xref: /openbmc/qemu/target/hppa/translate.c (revision 33423472f03c7693324ee86cbd76fe34346837ed)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
961766fe9SRichard Henderson  * version 2 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2561766fe9SRichard Henderson #include "tcg-op.h"
2661766fe9SRichard Henderson #include "exec/cpu_ldst.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "trace-tcg.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
34eaa3783bSRichard Henderson    we need to redefine all of these.  */
35eaa3783bSRichard Henderson 
36eaa3783bSRichard Henderson #undef TCGv
37eaa3783bSRichard Henderson #undef tcg_temp_new
38eaa3783bSRichard Henderson #undef tcg_global_reg_new
39eaa3783bSRichard Henderson #undef tcg_global_mem_new
40eaa3783bSRichard Henderson #undef tcg_temp_local_new
41eaa3783bSRichard Henderson #undef tcg_temp_free
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i64
47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
49eaa3783bSRichard Henderson #else
50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
51eaa3783bSRichard Henderson #endif
52eaa3783bSRichard Henderson #else
53eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
54eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
55eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i32
56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
57eaa3783bSRichard Henderson #endif
58eaa3783bSRichard Henderson 
59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
60eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
61eaa3783bSRichard Henderson 
62eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
63eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i64
64eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
65eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i64
66eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i64
67eaa3783bSRichard Henderson 
68eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
69eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
76eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
77eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
78eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
79eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
80eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
81eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
82eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
83eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
84eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
86eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
87eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
88eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
89eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
90eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
91eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
92eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
93eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
94eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
95eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
96eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
97eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
98eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
99eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
104eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
105eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
106eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
107eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
108eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
109eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
110eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
127eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
129eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
130eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
131eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
132eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
144eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
146eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i64
147eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i64
148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
149eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
154eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX
155eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
156eaa3783bSRichard Henderson     tcg_gen_trunc_i64_i32(TCGV_PTR_TO_NAT(p), r)
157eaa3783bSRichard Henderson #else
158eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
159eaa3783bSRichard Henderson     tcg_gen_mov_i64(TCGV_PTR_TO_NAT(p), r)
160eaa3783bSRichard Henderson #endif
161eaa3783bSRichard Henderson #else
162eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
163eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
164eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i32
165eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
166eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i32
167eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i32
168eaa3783bSRichard Henderson 
169eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
170eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
171eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
172eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
173eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
174eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
175eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
176eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
177eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
178eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
179eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
180eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
181eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
182eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
183eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
184eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
185eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
186eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
187eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
188eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
189eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
190eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
191eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
192eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
193eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
194eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
195eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
196eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
197eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
198eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
199eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
200eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
201eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
202eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
203eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
204eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
205eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
206eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
207eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
208eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
209eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
210eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
211eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
212eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
213eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
214eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
215eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
216eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
217eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
218eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
219eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
220eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
221eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
222eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
223eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
224eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
225eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
226eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
227eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
228eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
229eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
230eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
231eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
232eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
233eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
234eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
235eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
236eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
237eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
238eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
239eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
240eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
241eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
242eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
243eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
244eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
245eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
246eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i32
247eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i32
248eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
249eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
250eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
251eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
252eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
253eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
254eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX
255eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
256eaa3783bSRichard Henderson     tcg_gen_mov_i32(TCGV_PTR_TO_NAT(p), r)
257eaa3783bSRichard Henderson #else
258eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
259eaa3783bSRichard Henderson     tcg_gen_extu_i32_i64(TCGV_PTR_TO_NAT(p), r)
260eaa3783bSRichard Henderson #endif
261eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
262eaa3783bSRichard Henderson 
26361766fe9SRichard Henderson typedef struct DisasCond {
26461766fe9SRichard Henderson     TCGCond c;
265eaa3783bSRichard Henderson     TCGv_reg a0, a1;
26661766fe9SRichard Henderson     bool a0_is_n;
26761766fe9SRichard Henderson     bool a1_is_0;
26861766fe9SRichard Henderson } DisasCond;
26961766fe9SRichard Henderson 
27061766fe9SRichard Henderson typedef struct DisasContext {
271d01a3625SRichard Henderson     DisasContextBase base;
27261766fe9SRichard Henderson     CPUState *cs;
27361766fe9SRichard Henderson 
274eaa3783bSRichard Henderson     target_ureg iaoq_f;
275eaa3783bSRichard Henderson     target_ureg iaoq_b;
276eaa3783bSRichard Henderson     target_ureg iaoq_n;
277eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
27861766fe9SRichard Henderson 
27961766fe9SRichard Henderson     int ntemps;
280eaa3783bSRichard Henderson     TCGv_reg temps[8];
28161766fe9SRichard Henderson 
28261766fe9SRichard Henderson     DisasCond null_cond;
28361766fe9SRichard Henderson     TCGLabel *null_lab;
28461766fe9SRichard Henderson 
2853d68ee7bSRichard Henderson     int mmu_idx;
2863d68ee7bSRichard Henderson     int privilege;
28761766fe9SRichard Henderson     bool psw_n_nonzero;
28861766fe9SRichard Henderson } DisasContext;
28961766fe9SRichard Henderson 
290869051eaSRichard Henderson /* Target-specific return values from translate_one, indicating the
291869051eaSRichard Henderson    state of the TB.  Note that DISAS_NEXT indicates that we are not
292869051eaSRichard Henderson    exiting the TB.  */
29361766fe9SRichard Henderson 
29461766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
29561766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
296869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
29761766fe9SRichard Henderson 
29861766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
29961766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
300869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
30161766fe9SRichard Henderson 
302e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
303e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
304e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
305e1b5a5edSRichard Henderson 
30661766fe9SRichard Henderson typedef struct DisasInsn {
30761766fe9SRichard Henderson     uint32_t insn, mask;
308869051eaSRichard Henderson     DisasJumpType (*trans)(DisasContext *ctx, uint32_t insn,
30961766fe9SRichard Henderson                            const struct DisasInsn *f);
310b2167459SRichard Henderson     union {
311eaa3783bSRichard Henderson         void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg);
312eff235ebSPaolo Bonzini         void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32);
313eff235ebSPaolo Bonzini         void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64);
314eff235ebSPaolo Bonzini         void (*wew)(TCGv_i32, TCGv_env, TCGv_i32);
315eff235ebSPaolo Bonzini         void (*ded)(TCGv_i64, TCGv_env, TCGv_i64);
316eff235ebSPaolo Bonzini         void (*wed)(TCGv_i32, TCGv_env, TCGv_i64);
317eff235ebSPaolo Bonzini         void (*dew)(TCGv_i64, TCGv_env, TCGv_i32);
318eff235ebSPaolo Bonzini     } f;
31961766fe9SRichard Henderson } DisasInsn;
32061766fe9SRichard Henderson 
32161766fe9SRichard Henderson /* global register indexes */
322eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
323*33423472SRichard Henderson static TCGv_i64 cpu_sr[4];
324eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
325eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
326eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
327eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
328eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
329eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
330eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
331eaa3783bSRichard Henderson static TCGv_reg cpu_cr26;
332eaa3783bSRichard Henderson static TCGv_reg cpu_cr27;
33361766fe9SRichard Henderson 
33461766fe9SRichard Henderson #include "exec/gen-icount.h"
33561766fe9SRichard Henderson 
33661766fe9SRichard Henderson void hppa_translate_init(void)
33761766fe9SRichard Henderson {
33861766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
33961766fe9SRichard Henderson 
340eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
34161766fe9SRichard Henderson     static const GlobalVar vars[] = {
34261766fe9SRichard Henderson         DEF_VAR(sar),
34361766fe9SRichard Henderson         DEF_VAR(cr26),
34461766fe9SRichard Henderson         DEF_VAR(cr27),
34561766fe9SRichard Henderson         DEF_VAR(psw_n),
34661766fe9SRichard Henderson         DEF_VAR(psw_v),
34761766fe9SRichard Henderson         DEF_VAR(psw_cb),
34861766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
34961766fe9SRichard Henderson         DEF_VAR(iaoq_f),
35061766fe9SRichard Henderson         DEF_VAR(iaoq_b),
35161766fe9SRichard Henderson     };
35261766fe9SRichard Henderson 
35361766fe9SRichard Henderson #undef DEF_VAR
35461766fe9SRichard Henderson 
35561766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
35661766fe9SRichard Henderson     static const char gr_names[32][4] = {
35761766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
35861766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
35961766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
36061766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
36161766fe9SRichard Henderson     };
362*33423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
363*33423472SRichard Henderson     static const char sr_names[4][4] = {
364*33423472SRichard Henderson         "sr0", "sr1", "sr2", "sr3"
365*33423472SRichard Henderson     };
36661766fe9SRichard Henderson 
36761766fe9SRichard Henderson     int i;
36861766fe9SRichard Henderson 
369f764718dSRichard Henderson     cpu_gr[0] = NULL;
37061766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
37161766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(cpu_env,
37261766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
37361766fe9SRichard Henderson                                        gr_names[i]);
37461766fe9SRichard Henderson     }
375*33423472SRichard Henderson     for (i = 0; i < 4; i++) {
376*33423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(cpu_env,
377*33423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
378*33423472SRichard Henderson                                            sr_names[i]);
379*33423472SRichard Henderson     }
38061766fe9SRichard Henderson 
38161766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
38261766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
38361766fe9SRichard Henderson         *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name);
38461766fe9SRichard Henderson     }
38561766fe9SRichard Henderson }
38661766fe9SRichard Henderson 
387129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
388129e9cc3SRichard Henderson {
389f764718dSRichard Henderson     return (DisasCond){
390f764718dSRichard Henderson         .c = TCG_COND_NEVER,
391f764718dSRichard Henderson         .a0 = NULL,
392f764718dSRichard Henderson         .a1 = NULL,
393f764718dSRichard Henderson     };
394129e9cc3SRichard Henderson }
395129e9cc3SRichard Henderson 
396129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
397129e9cc3SRichard Henderson {
398f764718dSRichard Henderson     return (DisasCond){
399f764718dSRichard Henderson         .c = TCG_COND_NE,
400f764718dSRichard Henderson         .a0 = cpu_psw_n,
401f764718dSRichard Henderson         .a0_is_n = true,
402f764718dSRichard Henderson         .a1 = NULL,
403f764718dSRichard Henderson         .a1_is_0 = true
404f764718dSRichard Henderson     };
405129e9cc3SRichard Henderson }
406129e9cc3SRichard Henderson 
407eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
408129e9cc3SRichard Henderson {
409f764718dSRichard Henderson     DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true };
410129e9cc3SRichard Henderson 
411129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
412129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
413eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
414129e9cc3SRichard Henderson 
415129e9cc3SRichard Henderson     return r;
416129e9cc3SRichard Henderson }
417129e9cc3SRichard Henderson 
418eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
419129e9cc3SRichard Henderson {
420129e9cc3SRichard Henderson     DisasCond r = { .c = c };
421129e9cc3SRichard Henderson 
422129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
423129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
424eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
425129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
426eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
427129e9cc3SRichard Henderson 
428129e9cc3SRichard Henderson     return r;
429129e9cc3SRichard Henderson }
430129e9cc3SRichard Henderson 
431129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond)
432129e9cc3SRichard Henderson {
433129e9cc3SRichard Henderson     if (cond->a1_is_0) {
434129e9cc3SRichard Henderson         cond->a1_is_0 = false;
435eaa3783bSRichard Henderson         cond->a1 = tcg_const_reg(0);
436129e9cc3SRichard Henderson     }
437129e9cc3SRichard Henderson }
438129e9cc3SRichard Henderson 
439129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
440129e9cc3SRichard Henderson {
441129e9cc3SRichard Henderson     switch (cond->c) {
442129e9cc3SRichard Henderson     default:
443129e9cc3SRichard Henderson         if (!cond->a0_is_n) {
444129e9cc3SRichard Henderson             tcg_temp_free(cond->a0);
445129e9cc3SRichard Henderson         }
446129e9cc3SRichard Henderson         if (!cond->a1_is_0) {
447129e9cc3SRichard Henderson             tcg_temp_free(cond->a1);
448129e9cc3SRichard Henderson         }
449129e9cc3SRichard Henderson         cond->a0_is_n = false;
450129e9cc3SRichard Henderson         cond->a1_is_0 = false;
451f764718dSRichard Henderson         cond->a0 = NULL;
452f764718dSRichard Henderson         cond->a1 = NULL;
453129e9cc3SRichard Henderson         /* fallthru */
454129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
455129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
456129e9cc3SRichard Henderson         break;
457129e9cc3SRichard Henderson     case TCG_COND_NEVER:
458129e9cc3SRichard Henderson         break;
459129e9cc3SRichard Henderson     }
460129e9cc3SRichard Henderson }
461129e9cc3SRichard Henderson 
462eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx)
46361766fe9SRichard Henderson {
46461766fe9SRichard Henderson     unsigned i = ctx->ntemps++;
46561766fe9SRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->temps));
46661766fe9SRichard Henderson     return ctx->temps[i] = tcg_temp_new();
46761766fe9SRichard Henderson }
46861766fe9SRichard Henderson 
469eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v)
47061766fe9SRichard Henderson {
471eaa3783bSRichard Henderson     TCGv_reg t = get_temp(ctx);
472eaa3783bSRichard Henderson     tcg_gen_movi_reg(t, v);
47361766fe9SRichard Henderson     return t;
47461766fe9SRichard Henderson }
47561766fe9SRichard Henderson 
476eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
47761766fe9SRichard Henderson {
47861766fe9SRichard Henderson     if (reg == 0) {
479eaa3783bSRichard Henderson         TCGv_reg t = get_temp(ctx);
480eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
48161766fe9SRichard Henderson         return t;
48261766fe9SRichard Henderson     } else {
48361766fe9SRichard Henderson         return cpu_gr[reg];
48461766fe9SRichard Henderson     }
48561766fe9SRichard Henderson }
48661766fe9SRichard Henderson 
487eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
48861766fe9SRichard Henderson {
489129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
49061766fe9SRichard Henderson         return get_temp(ctx);
49161766fe9SRichard Henderson     } else {
49261766fe9SRichard Henderson         return cpu_gr[reg];
49361766fe9SRichard Henderson     }
49461766fe9SRichard Henderson }
49561766fe9SRichard Henderson 
496eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
497129e9cc3SRichard Henderson {
498129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
499129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
500eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
501129e9cc3SRichard Henderson                            ctx->null_cond.a1, dest, t);
502129e9cc3SRichard Henderson     } else {
503eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
504129e9cc3SRichard Henderson     }
505129e9cc3SRichard Henderson }
506129e9cc3SRichard Henderson 
507eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
508129e9cc3SRichard Henderson {
509129e9cc3SRichard Henderson     if (reg != 0) {
510129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
511129e9cc3SRichard Henderson     }
512129e9cc3SRichard Henderson }
513129e9cc3SRichard Henderson 
51496d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN
51596d6407fSRichard Henderson # define HI_OFS  0
51696d6407fSRichard Henderson # define LO_OFS  4
51796d6407fSRichard Henderson #else
51896d6407fSRichard Henderson # define HI_OFS  4
51996d6407fSRichard Henderson # define LO_OFS  0
52096d6407fSRichard Henderson #endif
52196d6407fSRichard Henderson 
52296d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
52396d6407fSRichard Henderson {
52496d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
52596d6407fSRichard Henderson     tcg_gen_ld_i32(ret, cpu_env,
52696d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
52796d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
52896d6407fSRichard Henderson     return ret;
52996d6407fSRichard Henderson }
53096d6407fSRichard Henderson 
531ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
532ebe9383cSRichard Henderson {
533ebe9383cSRichard Henderson     if (rt == 0) {
534ebe9383cSRichard Henderson         return tcg_const_i32(0);
535ebe9383cSRichard Henderson     } else {
536ebe9383cSRichard Henderson         return load_frw_i32(rt);
537ebe9383cSRichard Henderson     }
538ebe9383cSRichard Henderson }
539ebe9383cSRichard Henderson 
540ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
541ebe9383cSRichard Henderson {
542ebe9383cSRichard Henderson     if (rt == 0) {
543ebe9383cSRichard Henderson         return tcg_const_i64(0);
544ebe9383cSRichard Henderson     } else {
545ebe9383cSRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
546ebe9383cSRichard Henderson         tcg_gen_ld32u_i64(ret, cpu_env,
547ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
548ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
549ebe9383cSRichard Henderson         return ret;
550ebe9383cSRichard Henderson     }
551ebe9383cSRichard Henderson }
552ebe9383cSRichard Henderson 
55396d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
55496d6407fSRichard Henderson {
55596d6407fSRichard Henderson     tcg_gen_st_i32(val, cpu_env,
55696d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
55796d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
55896d6407fSRichard Henderson }
55996d6407fSRichard Henderson 
56096d6407fSRichard Henderson #undef HI_OFS
56196d6407fSRichard Henderson #undef LO_OFS
56296d6407fSRichard Henderson 
56396d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
56496d6407fSRichard Henderson {
56596d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
56696d6407fSRichard Henderson     tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt]));
56796d6407fSRichard Henderson     return ret;
56896d6407fSRichard Henderson }
56996d6407fSRichard Henderson 
570ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
571ebe9383cSRichard Henderson {
572ebe9383cSRichard Henderson     if (rt == 0) {
573ebe9383cSRichard Henderson         return tcg_const_i64(0);
574ebe9383cSRichard Henderson     } else {
575ebe9383cSRichard Henderson         return load_frd(rt);
576ebe9383cSRichard Henderson     }
577ebe9383cSRichard Henderson }
578ebe9383cSRichard Henderson 
57996d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
58096d6407fSRichard Henderson {
58196d6407fSRichard Henderson     tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt]));
58296d6407fSRichard Henderson }
58396d6407fSRichard Henderson 
584*33423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
585*33423472SRichard Henderson {
586*33423472SRichard Henderson #ifdef CONFIG_USER_ONLY
587*33423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
588*33423472SRichard Henderson #else
589*33423472SRichard Henderson     if (reg < 4) {
590*33423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
591*33423472SRichard Henderson     } else {
592*33423472SRichard Henderson         tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg]));
593*33423472SRichard Henderson     }
594*33423472SRichard Henderson #endif
595*33423472SRichard Henderson }
596*33423472SRichard Henderson 
597129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
598129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
599129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
600129e9cc3SRichard Henderson {
601129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
602129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
603129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
604129e9cc3SRichard Henderson 
605129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
606129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
607129e9cc3SRichard Henderson 
608129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
609129e9cc3SRichard Henderson         if (ctx->null_cond.a0_is_n) {
610129e9cc3SRichard Henderson             ctx->null_cond.a0_is_n = false;
611129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
612eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
613129e9cc3SRichard Henderson         }
614129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
615129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
616129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
617129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
618129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
619eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
620129e9cc3SRichard Henderson         }
621129e9cc3SRichard Henderson 
622eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
623129e9cc3SRichard Henderson                           ctx->null_cond.a1, ctx->null_lab);
624129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
625129e9cc3SRichard Henderson     }
626129e9cc3SRichard Henderson }
627129e9cc3SRichard Henderson 
628129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
629129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
630129e9cc3SRichard Henderson {
631129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
632129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
633eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
634129e9cc3SRichard Henderson         }
635129e9cc3SRichard Henderson         return;
636129e9cc3SRichard Henderson     }
637129e9cc3SRichard Henderson     if (!ctx->null_cond.a0_is_n) {
638129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
639eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
640129e9cc3SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1);
641129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
642129e9cc3SRichard Henderson     }
643129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
644129e9cc3SRichard Henderson }
645129e9cc3SRichard Henderson 
646129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
647129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
648129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
649129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
650129e9cc3SRichard Henderson {
651129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
652eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
653129e9cc3SRichard Henderson     }
654129e9cc3SRichard Henderson }
655129e9cc3SRichard Henderson 
656129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
657129e9cc3SRichard Henderson    This is the pair to nullify_over.  */
658869051eaSRichard Henderson static DisasJumpType nullify_end(DisasContext *ctx, DisasJumpType status)
659129e9cc3SRichard Henderson {
660129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
661129e9cc3SRichard Henderson 
662129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
663129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
664129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
665129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
666129e9cc3SRichard Henderson         return status;
667129e9cc3SRichard Henderson     }
668129e9cc3SRichard Henderson     ctx->null_lab = NULL;
669129e9cc3SRichard Henderson 
670129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
671129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
672129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
673129e9cc3SRichard Henderson         gen_set_label(null_lab);
674129e9cc3SRichard Henderson     } else {
675129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
676129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
677129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
678129e9cc3SRichard Henderson            label we have the proper value in place.  */
679129e9cc3SRichard Henderson         nullify_save(ctx);
680129e9cc3SRichard Henderson         gen_set_label(null_lab);
681129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
682129e9cc3SRichard Henderson     }
683129e9cc3SRichard Henderson 
684869051eaSRichard Henderson     assert(status != DISAS_NORETURN && status != DISAS_IAQ_N_UPDATED);
685869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
686869051eaSRichard Henderson         status = DISAS_NEXT;
687129e9cc3SRichard Henderson     }
688129e9cc3SRichard Henderson     return status;
689129e9cc3SRichard Henderson }
690129e9cc3SRichard Henderson 
691eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
69261766fe9SRichard Henderson {
69361766fe9SRichard Henderson     if (unlikely(ival == -1)) {
694eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
69561766fe9SRichard Henderson     } else {
696eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
69761766fe9SRichard Henderson     }
69861766fe9SRichard Henderson }
69961766fe9SRichard Henderson 
700eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
70161766fe9SRichard Henderson {
70261766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
70361766fe9SRichard Henderson }
70461766fe9SRichard Henderson 
70561766fe9SRichard Henderson static void gen_excp_1(int exception)
70661766fe9SRichard Henderson {
70761766fe9SRichard Henderson     TCGv_i32 t = tcg_const_i32(exception);
70861766fe9SRichard Henderson     gen_helper_excp(cpu_env, t);
70961766fe9SRichard Henderson     tcg_temp_free_i32(t);
71061766fe9SRichard Henderson }
71161766fe9SRichard Henderson 
712869051eaSRichard Henderson static DisasJumpType gen_excp(DisasContext *ctx, int exception)
71361766fe9SRichard Henderson {
71461766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
71561766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
716129e9cc3SRichard Henderson     nullify_save(ctx);
71761766fe9SRichard Henderson     gen_excp_1(exception);
718869051eaSRichard Henderson     return DISAS_NORETURN;
71961766fe9SRichard Henderson }
72061766fe9SRichard Henderson 
721869051eaSRichard Henderson static DisasJumpType gen_illegal(DisasContext *ctx)
72261766fe9SRichard Henderson {
723129e9cc3SRichard Henderson     nullify_over(ctx);
7242986721dSRichard Henderson     return nullify_end(ctx, gen_excp(ctx, EXCP_ILL));
72561766fe9SRichard Henderson }
72661766fe9SRichard Henderson 
727e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP)                               \
728e1b5a5edSRichard Henderson     do {                                                          \
729e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {                                \
730e1b5a5edSRichard Henderson             nullify_over(ctx);                                    \
731e1b5a5edSRichard Henderson             return nullify_end(ctx, gen_excp(ctx, EXCP));         \
732e1b5a5edSRichard Henderson         }                                                         \
733e1b5a5edSRichard Henderson     } while (0)
734e1b5a5edSRichard Henderson 
735eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
73661766fe9SRichard Henderson {
73761766fe9SRichard Henderson     /* Suppress goto_tb in the case of single-steping and IO.  */
738c5a49c63SEmilio G. Cota     if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) || ctx->base.singlestep_enabled) {
73961766fe9SRichard Henderson         return false;
74061766fe9SRichard Henderson     }
74161766fe9SRichard Henderson     return true;
74261766fe9SRichard Henderson }
74361766fe9SRichard Henderson 
744129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
745129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
746129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
747129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
748129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
749129e9cc3SRichard Henderson {
750129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
751129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
752129e9cc3SRichard Henderson }
753129e9cc3SRichard Henderson 
75461766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
755eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
75661766fe9SRichard Henderson {
75761766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
75861766fe9SRichard Henderson         tcg_gen_goto_tb(which);
759eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
760eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
761d01a3625SRichard Henderson         tcg_gen_exit_tb((uintptr_t)ctx->base.tb + which);
76261766fe9SRichard Henderson     } else {
76361766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
76461766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
765d01a3625SRichard Henderson         if (ctx->base.singlestep_enabled) {
76661766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
76761766fe9SRichard Henderson         } else {
7687f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
76961766fe9SRichard Henderson         }
77061766fe9SRichard Henderson     }
77161766fe9SRichard Henderson }
77261766fe9SRichard Henderson 
773b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign,
774b2167459SRichard Henderson    with the rest of the field becoming the least significant bits.  */
775eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len)
776b2167459SRichard Henderson {
777eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)extract32(val, pos, 1);
778b2167459SRichard Henderson     x = (x << (len - 1)) | extract32(val, pos + 1, len - 1);
779b2167459SRichard Henderson     return x;
780b2167459SRichard Henderson }
781b2167459SRichard Henderson 
782ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn)
783ebe9383cSRichard Henderson {
784ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 6, 1);
785ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 0, 5);
786ebe9383cSRichard Henderson     return r1 * 32 + r0;
787ebe9383cSRichard Henderson }
788ebe9383cSRichard Henderson 
789ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn)
790ebe9383cSRichard Henderson {
791ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 7, 1);
792ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 21, 5);
793ebe9383cSRichard Henderson     return r1 * 32 + r0;
794ebe9383cSRichard Henderson }
795ebe9383cSRichard Henderson 
796ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn)
797ebe9383cSRichard Henderson {
798ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 12, 1);
799ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 16, 5);
800ebe9383cSRichard Henderson     return r1 * 32 + r0;
801ebe9383cSRichard Henderson }
802ebe9383cSRichard Henderson 
803ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn)
804ebe9383cSRichard Henderson {
805ebe9383cSRichard Henderson     unsigned r2 = extract32(insn, 8, 1);
806ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 13, 3);
807ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 9, 2);
808ebe9383cSRichard Henderson     return r2 * 32 + r1 * 4 + r0;
809ebe9383cSRichard Henderson }
810ebe9383cSRichard Henderson 
811*33423472SRichard Henderson static unsigned assemble_sr3(uint32_t insn)
812*33423472SRichard Henderson {
813*33423472SRichard Henderson     unsigned s2 = extract32(insn, 13, 1);
814*33423472SRichard Henderson     unsigned s0 = extract32(insn, 14, 2);
815*33423472SRichard Henderson     return s2 * 4 + s0;
816*33423472SRichard Henderson }
817*33423472SRichard Henderson 
818eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn)
81998cd9ca7SRichard Henderson {
820eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
82198cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
82298cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
82398cd9ca7SRichard Henderson     return x;
82498cd9ca7SRichard Henderson }
82598cd9ca7SRichard Henderson 
826eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn)
827b2167459SRichard Henderson {
828b2167459SRichard Henderson     /* Take the name from PA2.0, which produces a 16-bit number
829b2167459SRichard Henderson        only with wide mode; otherwise a 14-bit number.  Since we don't
830b2167459SRichard Henderson        implement wide mode, this is always the 14-bit number.  */
831b2167459SRichard Henderson     return low_sextract(insn, 0, 14);
832b2167459SRichard Henderson }
833b2167459SRichard Henderson 
834eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn)
83596d6407fSRichard Henderson {
83696d6407fSRichard Henderson     /* Take the name from PA2.0, which produces a 14-bit shifted number
83796d6407fSRichard Henderson        only with wide mode; otherwise a 12-bit shifted number.  Since we
83896d6407fSRichard Henderson        don't implement wide mode, this is always the 12-bit number.  */
839eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
84096d6407fSRichard Henderson     x = (x << 11) | extract32(insn, 2, 11);
84196d6407fSRichard Henderson     return x << 2;
84296d6407fSRichard Henderson }
84396d6407fSRichard Henderson 
844eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn)
84598cd9ca7SRichard Henderson {
846eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
84798cd9ca7SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
84898cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
84998cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
85098cd9ca7SRichard Henderson     return x << 2;
85198cd9ca7SRichard Henderson }
85298cd9ca7SRichard Henderson 
853eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn)
854b2167459SRichard Henderson {
855eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
856b2167459SRichard Henderson     x = (x << 11) | extract32(insn, 1, 11);
857b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 14, 2);
858b2167459SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
859b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 12, 2);
860b2167459SRichard Henderson     return x << 11;
861b2167459SRichard Henderson }
862b2167459SRichard Henderson 
863eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn)
86498cd9ca7SRichard Henderson {
865eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
86698cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 16, 10);
86798cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
86898cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
86998cd9ca7SRichard Henderson     return x << 2;
87098cd9ca7SRichard Henderson }
87198cd9ca7SRichard Henderson 
872b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of
873b2167459SRichard Henderson    the conditions, without describing their exact implementation.  The
874b2167459SRichard Henderson    interpretations do not stand up well when considering ADD,C and SUB,B.
875b2167459SRichard Henderson    However, considering the Addition, Subtraction and Logical conditions
876b2167459SRichard Henderson    as a whole it would appear that these relations are similar to what
877b2167459SRichard Henderson    a traditional NZCV set of flags would produce.  */
878b2167459SRichard Henderson 
879eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
880eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
881b2167459SRichard Henderson {
882b2167459SRichard Henderson     DisasCond cond;
883eaa3783bSRichard Henderson     TCGv_reg tmp;
884b2167459SRichard Henderson 
885b2167459SRichard Henderson     switch (cf >> 1) {
886b2167459SRichard Henderson     case 0: /* Never / TR */
887b2167459SRichard Henderson         cond = cond_make_f();
888b2167459SRichard Henderson         break;
889b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
890b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
891b2167459SRichard Henderson         break;
892b2167459SRichard Henderson     case 2: /* < / >=        (N / !N) */
893b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, res);
894b2167459SRichard Henderson         break;
895b2167459SRichard Henderson     case 3: /* <= / >        (N | Z / !N & !Z) */
896b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LE, res);
897b2167459SRichard Henderson         break;
898b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
899b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
900b2167459SRichard Henderson         break;
901b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
902b2167459SRichard Henderson         tmp = tcg_temp_new();
903eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
904eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
905b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, tmp);
906b2167459SRichard Henderson         tcg_temp_free(tmp);
907b2167459SRichard Henderson         break;
908b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
909b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
910b2167459SRichard Henderson         break;
911b2167459SRichard Henderson     case 7: /* OD / EV */
912b2167459SRichard Henderson         tmp = tcg_temp_new();
913eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
914b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
915b2167459SRichard Henderson         tcg_temp_free(tmp);
916b2167459SRichard Henderson         break;
917b2167459SRichard Henderson     default:
918b2167459SRichard Henderson         g_assert_not_reached();
919b2167459SRichard Henderson     }
920b2167459SRichard Henderson     if (cf & 1) {
921b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
922b2167459SRichard Henderson     }
923b2167459SRichard Henderson 
924b2167459SRichard Henderson     return cond;
925b2167459SRichard Henderson }
926b2167459SRichard Henderson 
927b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
928b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
929b2167459SRichard Henderson    deleted as unused.  */
930b2167459SRichard Henderson 
931eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
932eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
933b2167459SRichard Henderson {
934b2167459SRichard Henderson     DisasCond cond;
935b2167459SRichard Henderson 
936b2167459SRichard Henderson     switch (cf >> 1) {
937b2167459SRichard Henderson     case 1: /* = / <> */
938b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
939b2167459SRichard Henderson         break;
940b2167459SRichard Henderson     case 2: /* < / >= */
941b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
942b2167459SRichard Henderson         break;
943b2167459SRichard Henderson     case 3: /* <= / > */
944b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
945b2167459SRichard Henderson         break;
946b2167459SRichard Henderson     case 4: /* << / >>= */
947b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
948b2167459SRichard Henderson         break;
949b2167459SRichard Henderson     case 5: /* <<= / >> */
950b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
951b2167459SRichard Henderson         break;
952b2167459SRichard Henderson     default:
953b2167459SRichard Henderson         return do_cond(cf, res, sv, sv);
954b2167459SRichard Henderson     }
955b2167459SRichard Henderson     if (cf & 1) {
956b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
957b2167459SRichard Henderson     }
958b2167459SRichard Henderson 
959b2167459SRichard Henderson     return cond;
960b2167459SRichard Henderson }
961b2167459SRichard Henderson 
962b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not
963b2167459SRichard Henderson    computed, and use of them is undefined.  */
964b2167459SRichard Henderson 
965eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
966b2167459SRichard Henderson {
967b2167459SRichard Henderson     switch (cf >> 1) {
968b2167459SRichard Henderson     case 4: case 5: case 6:
969b2167459SRichard Henderson         cf &= 1;
970b2167459SRichard Henderson         break;
971b2167459SRichard Henderson     }
972b2167459SRichard Henderson     return do_cond(cf, res, res, res);
973b2167459SRichard Henderson }
974b2167459SRichard Henderson 
97598cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
97698cd9ca7SRichard Henderson 
977eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
97898cd9ca7SRichard Henderson {
97998cd9ca7SRichard Henderson     unsigned c, f;
98098cd9ca7SRichard Henderson 
98198cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
98298cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
98398cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
98498cd9ca7SRichard Henderson     c = orig & 3;
98598cd9ca7SRichard Henderson     if (c == 3) {
98698cd9ca7SRichard Henderson         c = 7;
98798cd9ca7SRichard Henderson     }
98898cd9ca7SRichard Henderson     f = (orig & 4) / 4;
98998cd9ca7SRichard Henderson 
99098cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
99198cd9ca7SRichard Henderson }
99298cd9ca7SRichard Henderson 
993b2167459SRichard Henderson /* Similar, but for unit conditions.  */
994b2167459SRichard Henderson 
995eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
996eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
997b2167459SRichard Henderson {
998b2167459SRichard Henderson     DisasCond cond;
999eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1000b2167459SRichard Henderson 
1001b2167459SRichard Henderson     if (cf & 8) {
1002b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1003b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1004b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1005b2167459SRichard Henderson          */
1006b2167459SRichard Henderson         cb = tcg_temp_new();
1007b2167459SRichard Henderson         tmp = tcg_temp_new();
1008eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1009eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1010eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1011eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1012b2167459SRichard Henderson         tcg_temp_free(tmp);
1013b2167459SRichard Henderson     }
1014b2167459SRichard Henderson 
1015b2167459SRichard Henderson     switch (cf >> 1) {
1016b2167459SRichard Henderson     case 0: /* never / TR */
1017b2167459SRichard Henderson     case 1: /* undefined */
1018b2167459SRichard Henderson     case 5: /* undefined */
1019b2167459SRichard Henderson         cond = cond_make_f();
1020b2167459SRichard Henderson         break;
1021b2167459SRichard Henderson 
1022b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1023b2167459SRichard Henderson         /* See hasless(v,1) from
1024b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1025b2167459SRichard Henderson          */
1026b2167459SRichard Henderson         tmp = tcg_temp_new();
1027eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1028eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1029eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1030b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1031b2167459SRichard Henderson         tcg_temp_free(tmp);
1032b2167459SRichard Henderson         break;
1033b2167459SRichard Henderson 
1034b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1035b2167459SRichard Henderson         tmp = tcg_temp_new();
1036eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1037eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1038eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1039b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1040b2167459SRichard Henderson         tcg_temp_free(tmp);
1041b2167459SRichard Henderson         break;
1042b2167459SRichard Henderson 
1043b2167459SRichard Henderson     case 4: /* SDC / NDC */
1044eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1045b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1046b2167459SRichard Henderson         break;
1047b2167459SRichard Henderson 
1048b2167459SRichard Henderson     case 6: /* SBC / NBC */
1049eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1050b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1051b2167459SRichard Henderson         break;
1052b2167459SRichard Henderson 
1053b2167459SRichard Henderson     case 7: /* SHC / NHC */
1054eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1055b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1056b2167459SRichard Henderson         break;
1057b2167459SRichard Henderson 
1058b2167459SRichard Henderson     default:
1059b2167459SRichard Henderson         g_assert_not_reached();
1060b2167459SRichard Henderson     }
1061b2167459SRichard Henderson     if (cf & 8) {
1062b2167459SRichard Henderson         tcg_temp_free(cb);
1063b2167459SRichard Henderson     }
1064b2167459SRichard Henderson     if (cf & 1) {
1065b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1066b2167459SRichard Henderson     }
1067b2167459SRichard Henderson 
1068b2167459SRichard Henderson     return cond;
1069b2167459SRichard Henderson }
1070b2167459SRichard Henderson 
1071b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1072eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1073eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1074b2167459SRichard Henderson {
1075eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1076eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1077b2167459SRichard Henderson 
1078eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1079eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1080eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1081b2167459SRichard Henderson     tcg_temp_free(tmp);
1082b2167459SRichard Henderson 
1083b2167459SRichard Henderson     return sv;
1084b2167459SRichard Henderson }
1085b2167459SRichard Henderson 
1086b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1087eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1088eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1089b2167459SRichard Henderson {
1090eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1091eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1092b2167459SRichard Henderson 
1093eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1094eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1095eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1096b2167459SRichard Henderson     tcg_temp_free(tmp);
1097b2167459SRichard Henderson 
1098b2167459SRichard Henderson     return sv;
1099b2167459SRichard Henderson }
1100b2167459SRichard Henderson 
1101eaa3783bSRichard Henderson static DisasJumpType do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1102eaa3783bSRichard Henderson                             TCGv_reg in2, unsigned shift, bool is_l,
1103eaa3783bSRichard Henderson                             bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1104b2167459SRichard Henderson {
1105eaa3783bSRichard Henderson     TCGv_reg dest, cb, cb_msb, sv, tmp;
1106b2167459SRichard Henderson     unsigned c = cf >> 1;
1107b2167459SRichard Henderson     DisasCond cond;
1108b2167459SRichard Henderson 
1109b2167459SRichard Henderson     dest = tcg_temp_new();
1110f764718dSRichard Henderson     cb = NULL;
1111f764718dSRichard Henderson     cb_msb = NULL;
1112b2167459SRichard Henderson 
1113b2167459SRichard Henderson     if (shift) {
1114b2167459SRichard Henderson         tmp = get_temp(ctx);
1115eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1116b2167459SRichard Henderson         in1 = tmp;
1117b2167459SRichard Henderson     }
1118b2167459SRichard Henderson 
1119b2167459SRichard Henderson     if (!is_l || c == 4 || c == 5) {
1120eaa3783bSRichard Henderson         TCGv_reg zero = tcg_const_reg(0);
1121b2167459SRichard Henderson         cb_msb = get_temp(ctx);
1122eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1123b2167459SRichard Henderson         if (is_c) {
1124eaa3783bSRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero);
1125b2167459SRichard Henderson         }
1126b2167459SRichard Henderson         tcg_temp_free(zero);
1127b2167459SRichard Henderson         if (!is_l) {
1128b2167459SRichard Henderson             cb = get_temp(ctx);
1129eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, in1, in2);
1130eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, cb, dest);
1131b2167459SRichard Henderson         }
1132b2167459SRichard Henderson     } else {
1133eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1134b2167459SRichard Henderson         if (is_c) {
1135eaa3783bSRichard Henderson             tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb);
1136b2167459SRichard Henderson         }
1137b2167459SRichard Henderson     }
1138b2167459SRichard Henderson 
1139b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1140f764718dSRichard Henderson     sv = NULL;
1141b2167459SRichard Henderson     if (is_tsv || c == 6) {
1142b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1143b2167459SRichard Henderson         if (is_tsv) {
1144b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1145b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1146b2167459SRichard Henderson         }
1147b2167459SRichard Henderson     }
1148b2167459SRichard Henderson 
1149b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1150b2167459SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
1151b2167459SRichard Henderson     if (is_tc) {
1152b2167459SRichard Henderson         cond_prep(&cond);
1153b2167459SRichard Henderson         tmp = tcg_temp_new();
1154eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1155b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1156b2167459SRichard Henderson         tcg_temp_free(tmp);
1157b2167459SRichard Henderson     }
1158b2167459SRichard Henderson 
1159b2167459SRichard Henderson     /* Write back the result.  */
1160b2167459SRichard Henderson     if (!is_l) {
1161b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1162b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1163b2167459SRichard Henderson     }
1164b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1165b2167459SRichard Henderson     tcg_temp_free(dest);
1166b2167459SRichard Henderson 
1167b2167459SRichard Henderson     /* Install the new nullification.  */
1168b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1169b2167459SRichard Henderson     ctx->null_cond = cond;
1170869051eaSRichard Henderson     return DISAS_NEXT;
1171b2167459SRichard Henderson }
1172b2167459SRichard Henderson 
1173eaa3783bSRichard Henderson static DisasJumpType do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1174eaa3783bSRichard Henderson                             TCGv_reg in2, bool is_tsv, bool is_b,
1175eaa3783bSRichard Henderson                             bool is_tc, unsigned cf)
1176b2167459SRichard Henderson {
1177eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1178b2167459SRichard Henderson     unsigned c = cf >> 1;
1179b2167459SRichard Henderson     DisasCond cond;
1180b2167459SRichard Henderson 
1181b2167459SRichard Henderson     dest = tcg_temp_new();
1182b2167459SRichard Henderson     cb = tcg_temp_new();
1183b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1184b2167459SRichard Henderson 
1185eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
1186b2167459SRichard Henderson     if (is_b) {
1187b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1188eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1189eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero);
1190eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1191eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1192eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1193b2167459SRichard Henderson     } else {
1194b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1195b2167459SRichard Henderson            operations by seeding the high word with 1 and subtracting.  */
1196eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 1);
1197eaa3783bSRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero);
1198eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1199eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1200b2167459SRichard Henderson     }
1201b2167459SRichard Henderson     tcg_temp_free(zero);
1202b2167459SRichard Henderson 
1203b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1204f764718dSRichard Henderson     sv = NULL;
1205b2167459SRichard Henderson     if (is_tsv || c == 6) {
1206b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1207b2167459SRichard Henderson         if (is_tsv) {
1208b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1209b2167459SRichard Henderson         }
1210b2167459SRichard Henderson     }
1211b2167459SRichard Henderson 
1212b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1213b2167459SRichard Henderson     if (!is_b) {
1214b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1215b2167459SRichard Henderson     } else {
1216b2167459SRichard Henderson         cond = do_cond(cf, dest, cb_msb, sv);
1217b2167459SRichard Henderson     }
1218b2167459SRichard Henderson 
1219b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1220b2167459SRichard Henderson     if (is_tc) {
1221b2167459SRichard Henderson         cond_prep(&cond);
1222b2167459SRichard Henderson         tmp = tcg_temp_new();
1223eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1224b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1225b2167459SRichard Henderson         tcg_temp_free(tmp);
1226b2167459SRichard Henderson     }
1227b2167459SRichard Henderson 
1228b2167459SRichard Henderson     /* Write back the result.  */
1229b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1230b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1231b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1232b2167459SRichard Henderson     tcg_temp_free(dest);
1233b2167459SRichard Henderson 
1234b2167459SRichard Henderson     /* Install the new nullification.  */
1235b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1236b2167459SRichard Henderson     ctx->null_cond = cond;
1237869051eaSRichard Henderson     return DISAS_NEXT;
1238b2167459SRichard Henderson }
1239b2167459SRichard Henderson 
1240eaa3783bSRichard Henderson static DisasJumpType do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1241eaa3783bSRichard Henderson                                TCGv_reg in2, unsigned cf)
1242b2167459SRichard Henderson {
1243eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1244b2167459SRichard Henderson     DisasCond cond;
1245b2167459SRichard Henderson 
1246b2167459SRichard Henderson     dest = tcg_temp_new();
1247eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1248b2167459SRichard Henderson 
1249b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1250f764718dSRichard Henderson     sv = NULL;
1251b2167459SRichard Henderson     if ((cf >> 1) == 6) {
1252b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1253b2167459SRichard Henderson     }
1254b2167459SRichard Henderson 
1255b2167459SRichard Henderson     /* Form the condition for the compare.  */
1256b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1257b2167459SRichard Henderson 
1258b2167459SRichard Henderson     /* Clear.  */
1259eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1260b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1261b2167459SRichard Henderson     tcg_temp_free(dest);
1262b2167459SRichard Henderson 
1263b2167459SRichard Henderson     /* Install the new nullification.  */
1264b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1265b2167459SRichard Henderson     ctx->null_cond = cond;
1266869051eaSRichard Henderson     return DISAS_NEXT;
1267b2167459SRichard Henderson }
1268b2167459SRichard Henderson 
1269eaa3783bSRichard Henderson static DisasJumpType do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1270eaa3783bSRichard Henderson                             TCGv_reg in2, unsigned cf,
1271eaa3783bSRichard Henderson                             void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1272b2167459SRichard Henderson {
1273eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1274b2167459SRichard Henderson 
1275b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1276b2167459SRichard Henderson     fn(dest, in1, in2);
1277b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1278b2167459SRichard Henderson 
1279b2167459SRichard Henderson     /* Install the new nullification.  */
1280b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1281b2167459SRichard Henderson     if (cf) {
1282b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1283b2167459SRichard Henderson     }
1284869051eaSRichard Henderson     return DISAS_NEXT;
1285b2167459SRichard Henderson }
1286b2167459SRichard Henderson 
1287eaa3783bSRichard Henderson static DisasJumpType do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1288eaa3783bSRichard Henderson                              TCGv_reg in2, unsigned cf, bool is_tc,
1289eaa3783bSRichard Henderson                              void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1290b2167459SRichard Henderson {
1291eaa3783bSRichard Henderson     TCGv_reg dest;
1292b2167459SRichard Henderson     DisasCond cond;
1293b2167459SRichard Henderson 
1294b2167459SRichard Henderson     if (cf == 0) {
1295b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1296b2167459SRichard Henderson         fn(dest, in1, in2);
1297b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1298b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1299b2167459SRichard Henderson     } else {
1300b2167459SRichard Henderson         dest = tcg_temp_new();
1301b2167459SRichard Henderson         fn(dest, in1, in2);
1302b2167459SRichard Henderson 
1303b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1304b2167459SRichard Henderson 
1305b2167459SRichard Henderson         if (is_tc) {
1306eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1307b2167459SRichard Henderson             cond_prep(&cond);
1308eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1309b2167459SRichard Henderson             gen_helper_tcond(cpu_env, tmp);
1310b2167459SRichard Henderson             tcg_temp_free(tmp);
1311b2167459SRichard Henderson         }
1312b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1313b2167459SRichard Henderson 
1314b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1315b2167459SRichard Henderson         ctx->null_cond = cond;
1316b2167459SRichard Henderson     }
1317869051eaSRichard Henderson     return DISAS_NEXT;
1318b2167459SRichard Henderson }
1319b2167459SRichard Henderson 
132096d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
132196d6407fSRichard Henderson  * < 0 for pre-modify,
132296d6407fSRichard Henderson  * > 0 for post-modify,
132396d6407fSRichard Henderson  * = 0 for no base register update.
132496d6407fSRichard Henderson  */
132596d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1326eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
132796d6407fSRichard Henderson                        int modify, TCGMemOp mop)
132896d6407fSRichard Henderson {
1329eaa3783bSRichard Henderson     TCGv_reg addr, base;
133096d6407fSRichard Henderson 
133196d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
133296d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
133396d6407fSRichard Henderson 
133496d6407fSRichard Henderson     addr = tcg_temp_new();
133596d6407fSRichard Henderson     base = load_gpr(ctx, rb);
133696d6407fSRichard Henderson 
133796d6407fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
133896d6407fSRichard Henderson     if (rx) {
1339eaa3783bSRichard Henderson         tcg_gen_shli_reg(addr, cpu_gr[rx], scale);
1340eaa3783bSRichard Henderson         tcg_gen_add_reg(addr, addr, base);
134196d6407fSRichard Henderson     } else {
1342eaa3783bSRichard Henderson         tcg_gen_addi_reg(addr, base, disp);
134396d6407fSRichard Henderson     }
134496d6407fSRichard Henderson 
134596d6407fSRichard Henderson     if (modify == 0) {
13463d68ee7bSRichard Henderson         tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop);
134796d6407fSRichard Henderson     } else {
134896d6407fSRichard Henderson         tcg_gen_qemu_ld_i32(dest, (modify < 0 ? addr : base),
13493d68ee7bSRichard Henderson                             ctx->mmu_idx, mop);
135096d6407fSRichard Henderson         save_gpr(ctx, rb, addr);
135196d6407fSRichard Henderson     }
135296d6407fSRichard Henderson     tcg_temp_free(addr);
135396d6407fSRichard Henderson }
135496d6407fSRichard Henderson 
135596d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1356eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
135796d6407fSRichard Henderson                        int modify, TCGMemOp mop)
135896d6407fSRichard Henderson {
1359eaa3783bSRichard Henderson     TCGv_reg addr, base;
136096d6407fSRichard Henderson 
136196d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
136296d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
136396d6407fSRichard Henderson 
136496d6407fSRichard Henderson     addr = tcg_temp_new();
136596d6407fSRichard Henderson     base = load_gpr(ctx, rb);
136696d6407fSRichard Henderson 
136796d6407fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
136896d6407fSRichard Henderson     if (rx) {
1369eaa3783bSRichard Henderson         tcg_gen_shli_reg(addr, cpu_gr[rx], scale);
1370eaa3783bSRichard Henderson         tcg_gen_add_reg(addr, addr, base);
137196d6407fSRichard Henderson     } else {
1372eaa3783bSRichard Henderson         tcg_gen_addi_reg(addr, base, disp);
137396d6407fSRichard Henderson     }
137496d6407fSRichard Henderson 
137596d6407fSRichard Henderson     if (modify == 0) {
13763d68ee7bSRichard Henderson         tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop);
137796d6407fSRichard Henderson     } else {
137896d6407fSRichard Henderson         tcg_gen_qemu_ld_i64(dest, (modify < 0 ? addr : base),
13793d68ee7bSRichard Henderson                             ctx->mmu_idx, mop);
138096d6407fSRichard Henderson         save_gpr(ctx, rb, addr);
138196d6407fSRichard Henderson     }
138296d6407fSRichard Henderson     tcg_temp_free(addr);
138396d6407fSRichard Henderson }
138496d6407fSRichard Henderson 
138596d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1386eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
138796d6407fSRichard Henderson                         int modify, TCGMemOp mop)
138896d6407fSRichard Henderson {
1389eaa3783bSRichard Henderson     TCGv_reg addr, base;
139096d6407fSRichard Henderson 
139196d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
139296d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
139396d6407fSRichard Henderson 
139496d6407fSRichard Henderson     addr = tcg_temp_new();
139596d6407fSRichard Henderson     base = load_gpr(ctx, rb);
139696d6407fSRichard Henderson 
139796d6407fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
139896d6407fSRichard Henderson     if (rx) {
1399eaa3783bSRichard Henderson         tcg_gen_shli_reg(addr, cpu_gr[rx], scale);
1400eaa3783bSRichard Henderson         tcg_gen_add_reg(addr, addr, base);
140196d6407fSRichard Henderson     } else {
1402eaa3783bSRichard Henderson         tcg_gen_addi_reg(addr, base, disp);
140396d6407fSRichard Henderson     }
140496d6407fSRichard Henderson 
14053d68ee7bSRichard Henderson     tcg_gen_qemu_st_i32(src, (modify <= 0 ? addr : base), ctx->mmu_idx, mop);
140696d6407fSRichard Henderson 
140796d6407fSRichard Henderson     if (modify != 0) {
140896d6407fSRichard Henderson         save_gpr(ctx, rb, addr);
140996d6407fSRichard Henderson     }
141096d6407fSRichard Henderson     tcg_temp_free(addr);
141196d6407fSRichard Henderson }
141296d6407fSRichard Henderson 
141396d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1414eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
141596d6407fSRichard Henderson                         int modify, TCGMemOp mop)
141696d6407fSRichard Henderson {
1417eaa3783bSRichard Henderson     TCGv_reg addr, base;
141896d6407fSRichard Henderson 
141996d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
142096d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
142196d6407fSRichard Henderson 
142296d6407fSRichard Henderson     addr = tcg_temp_new();
142396d6407fSRichard Henderson     base = load_gpr(ctx, rb);
142496d6407fSRichard Henderson 
142596d6407fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
142696d6407fSRichard Henderson     if (rx) {
1427eaa3783bSRichard Henderson         tcg_gen_shli_reg(addr, cpu_gr[rx], scale);
1428eaa3783bSRichard Henderson         tcg_gen_add_reg(addr, addr, base);
142996d6407fSRichard Henderson     } else {
1430eaa3783bSRichard Henderson         tcg_gen_addi_reg(addr, base, disp);
143196d6407fSRichard Henderson     }
143296d6407fSRichard Henderson 
14333d68ee7bSRichard Henderson     tcg_gen_qemu_st_i64(src, (modify <= 0 ? addr : base), ctx->mmu_idx, mop);
143496d6407fSRichard Henderson 
143596d6407fSRichard Henderson     if (modify != 0) {
143696d6407fSRichard Henderson         save_gpr(ctx, rb, addr);
143796d6407fSRichard Henderson     }
143896d6407fSRichard Henderson     tcg_temp_free(addr);
143996d6407fSRichard Henderson }
144096d6407fSRichard Henderson 
1441eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1442eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1443eaa3783bSRichard Henderson #define do_store_reg  do_store_64
144496d6407fSRichard Henderson #else
1445eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1446eaa3783bSRichard Henderson #define do_store_reg  do_store_32
144796d6407fSRichard Henderson #endif
144896d6407fSRichard Henderson 
1449869051eaSRichard Henderson static DisasJumpType do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1450eaa3783bSRichard Henderson                              unsigned rx, int scale, target_sreg disp,
145196d6407fSRichard Henderson                              int modify, TCGMemOp mop)
145296d6407fSRichard Henderson {
1453eaa3783bSRichard Henderson     TCGv_reg dest;
145496d6407fSRichard Henderson 
145596d6407fSRichard Henderson     nullify_over(ctx);
145696d6407fSRichard Henderson 
145796d6407fSRichard Henderson     if (modify == 0) {
145896d6407fSRichard Henderson         /* No base register update.  */
145996d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
146096d6407fSRichard Henderson     } else {
146196d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
146296d6407fSRichard Henderson         dest = get_temp(ctx);
146396d6407fSRichard Henderson     }
1464eaa3783bSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, modify, mop);
146596d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
146696d6407fSRichard Henderson 
1467869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
146896d6407fSRichard Henderson }
146996d6407fSRichard Henderson 
1470869051eaSRichard Henderson static DisasJumpType do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1471eaa3783bSRichard Henderson                                unsigned rx, int scale, target_sreg disp,
147296d6407fSRichard Henderson                                int modify)
147396d6407fSRichard Henderson {
147496d6407fSRichard Henderson     TCGv_i32 tmp;
147596d6407fSRichard Henderson 
147696d6407fSRichard Henderson     nullify_over(ctx);
147796d6407fSRichard Henderson 
147896d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
147996d6407fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, modify, MO_TEUL);
148096d6407fSRichard Henderson     save_frw_i32(rt, tmp);
148196d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
148296d6407fSRichard Henderson 
148396d6407fSRichard Henderson     if (rt == 0) {
148496d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
148596d6407fSRichard Henderson     }
148696d6407fSRichard Henderson 
1487869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
148896d6407fSRichard Henderson }
148996d6407fSRichard Henderson 
1490869051eaSRichard Henderson static DisasJumpType do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1491eaa3783bSRichard Henderson                                unsigned rx, int scale, target_sreg disp,
149296d6407fSRichard Henderson                                int modify)
149396d6407fSRichard Henderson {
149496d6407fSRichard Henderson     TCGv_i64 tmp;
149596d6407fSRichard Henderson 
149696d6407fSRichard Henderson     nullify_over(ctx);
149796d6407fSRichard Henderson 
149896d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
149996d6407fSRichard Henderson     do_load_64(ctx, tmp, rb, rx, scale, disp, modify, MO_TEQ);
150096d6407fSRichard Henderson     save_frd(rt, tmp);
150196d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
150296d6407fSRichard Henderson 
150396d6407fSRichard Henderson     if (rt == 0) {
150496d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
150596d6407fSRichard Henderson     }
150696d6407fSRichard Henderson 
1507869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
150896d6407fSRichard Henderson }
150996d6407fSRichard Henderson 
1510869051eaSRichard Henderson static DisasJumpType do_store(DisasContext *ctx, unsigned rt, unsigned rb,
1511eaa3783bSRichard Henderson                               target_sreg disp, int modify, TCGMemOp mop)
151296d6407fSRichard Henderson {
151396d6407fSRichard Henderson     nullify_over(ctx);
1514eaa3783bSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, modify, mop);
1515869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
151696d6407fSRichard Henderson }
151796d6407fSRichard Henderson 
1518869051eaSRichard Henderson static DisasJumpType do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1519eaa3783bSRichard Henderson                                 unsigned rx, int scale, target_sreg disp,
152096d6407fSRichard Henderson                                 int modify)
152196d6407fSRichard Henderson {
152296d6407fSRichard Henderson     TCGv_i32 tmp;
152396d6407fSRichard Henderson 
152496d6407fSRichard Henderson     nullify_over(ctx);
152596d6407fSRichard Henderson 
152696d6407fSRichard Henderson     tmp = load_frw_i32(rt);
152796d6407fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, modify, MO_TEUL);
152896d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
152996d6407fSRichard Henderson 
1530869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
153196d6407fSRichard Henderson }
153296d6407fSRichard Henderson 
1533869051eaSRichard Henderson static DisasJumpType do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1534eaa3783bSRichard Henderson                                 unsigned rx, int scale, target_sreg disp,
153596d6407fSRichard Henderson                                 int modify)
153696d6407fSRichard Henderson {
153796d6407fSRichard Henderson     TCGv_i64 tmp;
153896d6407fSRichard Henderson 
153996d6407fSRichard Henderson     nullify_over(ctx);
154096d6407fSRichard Henderson 
154196d6407fSRichard Henderson     tmp = load_frd(rt);
154296d6407fSRichard Henderson     do_store_64(ctx, tmp, rb, rx, scale, disp, modify, MO_TEQ);
154396d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
154496d6407fSRichard Henderson 
1545869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
154696d6407fSRichard Henderson }
154796d6407fSRichard Henderson 
1548869051eaSRichard Henderson static DisasJumpType do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1549ebe9383cSRichard Henderson                                 void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1550ebe9383cSRichard Henderson {
1551ebe9383cSRichard Henderson     TCGv_i32 tmp;
1552ebe9383cSRichard Henderson 
1553ebe9383cSRichard Henderson     nullify_over(ctx);
1554ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1555ebe9383cSRichard Henderson 
1556ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1557ebe9383cSRichard Henderson 
1558ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
1559ebe9383cSRichard Henderson     tcg_temp_free_i32(tmp);
1560869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1561ebe9383cSRichard Henderson }
1562ebe9383cSRichard Henderson 
1563869051eaSRichard Henderson static DisasJumpType do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1564ebe9383cSRichard Henderson                                 void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1565ebe9383cSRichard Henderson {
1566ebe9383cSRichard Henderson     TCGv_i32 dst;
1567ebe9383cSRichard Henderson     TCGv_i64 src;
1568ebe9383cSRichard Henderson 
1569ebe9383cSRichard Henderson     nullify_over(ctx);
1570ebe9383cSRichard Henderson     src = load_frd(ra);
1571ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1572ebe9383cSRichard Henderson 
1573ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1574ebe9383cSRichard Henderson 
1575ebe9383cSRichard Henderson     tcg_temp_free_i64(src);
1576ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
1577ebe9383cSRichard Henderson     tcg_temp_free_i32(dst);
1578869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1579ebe9383cSRichard Henderson }
1580ebe9383cSRichard Henderson 
1581869051eaSRichard Henderson static DisasJumpType do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1582ebe9383cSRichard Henderson                                 void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1583ebe9383cSRichard Henderson {
1584ebe9383cSRichard Henderson     TCGv_i64 tmp;
1585ebe9383cSRichard Henderson 
1586ebe9383cSRichard Henderson     nullify_over(ctx);
1587ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1588ebe9383cSRichard Henderson 
1589ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1590ebe9383cSRichard Henderson 
1591ebe9383cSRichard Henderson     save_frd(rt, tmp);
1592ebe9383cSRichard Henderson     tcg_temp_free_i64(tmp);
1593869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1594ebe9383cSRichard Henderson }
1595ebe9383cSRichard Henderson 
1596869051eaSRichard Henderson static DisasJumpType do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1597ebe9383cSRichard Henderson                                 void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1598ebe9383cSRichard Henderson {
1599ebe9383cSRichard Henderson     TCGv_i32 src;
1600ebe9383cSRichard Henderson     TCGv_i64 dst;
1601ebe9383cSRichard Henderson 
1602ebe9383cSRichard Henderson     nullify_over(ctx);
1603ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1604ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1605ebe9383cSRichard Henderson 
1606ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1607ebe9383cSRichard Henderson 
1608ebe9383cSRichard Henderson     tcg_temp_free_i32(src);
1609ebe9383cSRichard Henderson     save_frd(rt, dst);
1610ebe9383cSRichard Henderson     tcg_temp_free_i64(dst);
1611869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1612ebe9383cSRichard Henderson }
1613ebe9383cSRichard Henderson 
1614869051eaSRichard Henderson static DisasJumpType do_fop_weww(DisasContext *ctx, unsigned rt,
1615ebe9383cSRichard Henderson                                  unsigned ra, unsigned rb,
1616ebe9383cSRichard Henderson                                  void (*func)(TCGv_i32, TCGv_env,
1617ebe9383cSRichard Henderson                                               TCGv_i32, TCGv_i32))
1618ebe9383cSRichard Henderson {
1619ebe9383cSRichard Henderson     TCGv_i32 a, b;
1620ebe9383cSRichard Henderson 
1621ebe9383cSRichard Henderson     nullify_over(ctx);
1622ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1623ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1624ebe9383cSRichard Henderson 
1625ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1626ebe9383cSRichard Henderson 
1627ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
1628ebe9383cSRichard Henderson     save_frw_i32(rt, a);
1629ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
1630869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1631ebe9383cSRichard Henderson }
1632ebe9383cSRichard Henderson 
1633869051eaSRichard Henderson static DisasJumpType do_fop_dedd(DisasContext *ctx, unsigned rt,
1634ebe9383cSRichard Henderson                                  unsigned ra, unsigned rb,
1635ebe9383cSRichard Henderson                                  void (*func)(TCGv_i64, TCGv_env,
1636ebe9383cSRichard Henderson                                               TCGv_i64, TCGv_i64))
1637ebe9383cSRichard Henderson {
1638ebe9383cSRichard Henderson     TCGv_i64 a, b;
1639ebe9383cSRichard Henderson 
1640ebe9383cSRichard Henderson     nullify_over(ctx);
1641ebe9383cSRichard Henderson     a = load_frd0(ra);
1642ebe9383cSRichard Henderson     b = load_frd0(rb);
1643ebe9383cSRichard Henderson 
1644ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1645ebe9383cSRichard Henderson 
1646ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
1647ebe9383cSRichard Henderson     save_frd(rt, a);
1648ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
1649869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1650ebe9383cSRichard Henderson }
1651ebe9383cSRichard Henderson 
165298cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
165398cd9ca7SRichard Henderson    have already had nullification handled.  */
1654eaa3783bSRichard Henderson static DisasJumpType do_dbranch(DisasContext *ctx, target_ureg dest,
165598cd9ca7SRichard Henderson                                 unsigned link, bool is_n)
165698cd9ca7SRichard Henderson {
165798cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
165898cd9ca7SRichard Henderson         if (link != 0) {
165998cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
166098cd9ca7SRichard Henderson         }
166198cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
166298cd9ca7SRichard Henderson         if (is_n) {
166398cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
166498cd9ca7SRichard Henderson         }
1665869051eaSRichard Henderson         return DISAS_NEXT;
166698cd9ca7SRichard Henderson     } else {
166798cd9ca7SRichard Henderson         nullify_over(ctx);
166898cd9ca7SRichard Henderson 
166998cd9ca7SRichard Henderson         if (link != 0) {
167098cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
167198cd9ca7SRichard Henderson         }
167298cd9ca7SRichard Henderson 
167398cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
167498cd9ca7SRichard Henderson             nullify_set(ctx, 0);
167598cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
167698cd9ca7SRichard Henderson         } else {
167798cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
167898cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
167998cd9ca7SRichard Henderson         }
168098cd9ca7SRichard Henderson 
1681869051eaSRichard Henderson         nullify_end(ctx, DISAS_NEXT);
168298cd9ca7SRichard Henderson 
168398cd9ca7SRichard Henderson         nullify_set(ctx, 0);
168498cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
1685869051eaSRichard Henderson         return DISAS_NORETURN;
168698cd9ca7SRichard Henderson     }
168798cd9ca7SRichard Henderson }
168898cd9ca7SRichard Henderson 
168998cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
169098cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
1691eaa3783bSRichard Henderson static DisasJumpType do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
169298cd9ca7SRichard Henderson                                 DisasCond *cond)
169398cd9ca7SRichard Henderson {
1694eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
169598cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
169698cd9ca7SRichard Henderson     TCGCond c = cond->c;
169798cd9ca7SRichard Henderson     bool n;
169898cd9ca7SRichard Henderson 
169998cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
170098cd9ca7SRichard Henderson 
170198cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
170298cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
170398cd9ca7SRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
170498cd9ca7SRichard Henderson     }
170598cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
170698cd9ca7SRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
170798cd9ca7SRichard Henderson     }
170898cd9ca7SRichard Henderson 
170998cd9ca7SRichard Henderson     taken = gen_new_label();
171098cd9ca7SRichard Henderson     cond_prep(cond);
1711eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
171298cd9ca7SRichard Henderson     cond_free(cond);
171398cd9ca7SRichard Henderson 
171498cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
171598cd9ca7SRichard Henderson     n = is_n && disp < 0;
171698cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
171798cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1718a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
171998cd9ca7SRichard Henderson     } else {
172098cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
172198cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
172298cd9ca7SRichard Henderson             ctx->null_lab = NULL;
172398cd9ca7SRichard Henderson         }
172498cd9ca7SRichard Henderson         nullify_set(ctx, n);
1725a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
172698cd9ca7SRichard Henderson     }
172798cd9ca7SRichard Henderson 
172898cd9ca7SRichard Henderson     gen_set_label(taken);
172998cd9ca7SRichard Henderson 
173098cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
173198cd9ca7SRichard Henderson     n = is_n && disp >= 0;
173298cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
173398cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1734a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
173598cd9ca7SRichard Henderson     } else {
173698cd9ca7SRichard Henderson         nullify_set(ctx, n);
1737a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
173898cd9ca7SRichard Henderson     }
173998cd9ca7SRichard Henderson 
174098cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
174198cd9ca7SRichard Henderson     if (ctx->null_lab) {
174298cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
174398cd9ca7SRichard Henderson         ctx->null_lab = NULL;
1744869051eaSRichard Henderson         return DISAS_IAQ_N_STALE;
174598cd9ca7SRichard Henderson     } else {
1746869051eaSRichard Henderson         return DISAS_NORETURN;
174798cd9ca7SRichard Henderson     }
174898cd9ca7SRichard Henderson }
174998cd9ca7SRichard Henderson 
175098cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
175198cd9ca7SRichard Henderson    nullification of the branch itself.  */
1752eaa3783bSRichard Henderson static DisasJumpType do_ibranch(DisasContext *ctx, TCGv_reg dest,
175398cd9ca7SRichard Henderson                                 unsigned link, bool is_n)
175498cd9ca7SRichard Henderson {
1755eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
175698cd9ca7SRichard Henderson     TCGCond c;
175798cd9ca7SRichard Henderson 
175898cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
175998cd9ca7SRichard Henderson 
176098cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
176198cd9ca7SRichard Henderson         if (link != 0) {
176298cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
176398cd9ca7SRichard Henderson         }
176498cd9ca7SRichard Henderson         next = get_temp(ctx);
1765eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
176698cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
176798cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
176898cd9ca7SRichard Henderson         if (is_n) {
176998cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
177098cd9ca7SRichard Henderson         }
177198cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
177298cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
177398cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
17744137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
177598cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
177698cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
177798cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
177898cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
177998cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
178098cd9ca7SRichard Henderson 
178198cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
178298cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
178398cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1784eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1785eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
178698cd9ca7SRichard Henderson 
178798cd9ca7SRichard Henderson         nullify_over(ctx);
178898cd9ca7SRichard Henderson         if (link != 0) {
1789eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
179098cd9ca7SRichard Henderson         }
17917f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
1792869051eaSRichard Henderson         return nullify_end(ctx, DISAS_NEXT);
179398cd9ca7SRichard Henderson     } else {
179498cd9ca7SRichard Henderson         cond_prep(&ctx->null_cond);
179598cd9ca7SRichard Henderson         c = ctx->null_cond.c;
179698cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
179798cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
179898cd9ca7SRichard Henderson 
179998cd9ca7SRichard Henderson         tmp = tcg_temp_new();
180098cd9ca7SRichard Henderson         next = get_temp(ctx);
180198cd9ca7SRichard Henderson 
180298cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1803eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
180498cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
180598cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
180698cd9ca7SRichard Henderson 
180798cd9ca7SRichard Henderson         if (link != 0) {
1808eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
180998cd9ca7SRichard Henderson         }
181098cd9ca7SRichard Henderson 
181198cd9ca7SRichard Henderson         if (is_n) {
181298cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
181398cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
181498cd9ca7SRichard Henderson                to the branch.  */
1815eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
181698cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
181798cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
181898cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
181998cd9ca7SRichard Henderson         } else {
182098cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
182198cd9ca7SRichard Henderson         }
182298cd9ca7SRichard Henderson     }
182398cd9ca7SRichard Henderson 
1824869051eaSRichard Henderson     return DISAS_NEXT;
182598cd9ca7SRichard Henderson }
182698cd9ca7SRichard Henderson 
1827ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
18287ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
18297ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
18307ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
18317ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
18327ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
18337ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
18347ad439dfSRichard Henderson    aforementioned BE.  */
1835869051eaSRichard Henderson static DisasJumpType do_page_zero(DisasContext *ctx)
18367ad439dfSRichard Henderson {
18377ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
18387ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
18397ad439dfSRichard Henderson        next insn within the privilaged page.  */
18407ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
18417ad439dfSRichard Henderson     case TCG_COND_NEVER:
18427ad439dfSRichard Henderson         break;
18437ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
1844eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
18457ad439dfSRichard Henderson         goto do_sigill;
18467ad439dfSRichard Henderson     default:
18477ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
18487ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
18497ad439dfSRichard Henderson         g_assert_not_reached();
18507ad439dfSRichard Henderson     }
18517ad439dfSRichard Henderson 
18527ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
18537ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
18547ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
18557ad439dfSRichard Henderson        under such conditions.  */
18567ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
18577ad439dfSRichard Henderson         goto do_sigill;
18587ad439dfSRichard Henderson     }
18597ad439dfSRichard Henderson 
18607ad439dfSRichard Henderson     switch (ctx->iaoq_f) {
18617ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
18622986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
1863869051eaSRichard Henderson         return DISAS_NORETURN;
18647ad439dfSRichard Henderson 
18657ad439dfSRichard Henderson     case 0xb0: /* LWS */
18667ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
1867869051eaSRichard Henderson         return DISAS_NORETURN;
18687ad439dfSRichard Henderson 
18697ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
1870eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_cr27, cpu_gr[26]);
1871eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_gr[31]);
1872eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
1873869051eaSRichard Henderson         return DISAS_IAQ_N_UPDATED;
18747ad439dfSRichard Henderson 
18757ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
18767ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
1877869051eaSRichard Henderson         return DISAS_NORETURN;
18787ad439dfSRichard Henderson 
18797ad439dfSRichard Henderson     default:
18807ad439dfSRichard Henderson     do_sigill:
18812986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
1882869051eaSRichard Henderson         return DISAS_NORETURN;
18837ad439dfSRichard Henderson     }
18847ad439dfSRichard Henderson }
1885ba1d0b44SRichard Henderson #endif
18867ad439dfSRichard Henderson 
1887869051eaSRichard Henderson static DisasJumpType trans_nop(DisasContext *ctx, uint32_t insn,
1888b2167459SRichard Henderson                                const DisasInsn *di)
1889b2167459SRichard Henderson {
1890b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1891869051eaSRichard Henderson     return DISAS_NEXT;
1892b2167459SRichard Henderson }
1893b2167459SRichard Henderson 
1894869051eaSRichard Henderson static DisasJumpType trans_break(DisasContext *ctx, uint32_t insn,
189598a9cb79SRichard Henderson                                  const DisasInsn *di)
189698a9cb79SRichard Henderson {
189798a9cb79SRichard Henderson     nullify_over(ctx);
18982986721dSRichard Henderson     return nullify_end(ctx, gen_excp(ctx, EXCP_BREAK));
189998a9cb79SRichard Henderson }
190098a9cb79SRichard Henderson 
1901869051eaSRichard Henderson static DisasJumpType trans_sync(DisasContext *ctx, uint32_t insn,
190298a9cb79SRichard Henderson                                 const DisasInsn *di)
190398a9cb79SRichard Henderson {
190498a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
190598a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
190698a9cb79SRichard Henderson 
190798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
1908869051eaSRichard Henderson     return DISAS_NEXT;
190998a9cb79SRichard Henderson }
191098a9cb79SRichard Henderson 
1911869051eaSRichard Henderson static DisasJumpType trans_mfia(DisasContext *ctx, uint32_t insn,
191298a9cb79SRichard Henderson                                 const DisasInsn *di)
191398a9cb79SRichard Henderson {
191498a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
1915eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
1916eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
191798a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
191898a9cb79SRichard Henderson 
191998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
1920869051eaSRichard Henderson     return DISAS_NEXT;
192198a9cb79SRichard Henderson }
192298a9cb79SRichard Henderson 
1923869051eaSRichard Henderson static DisasJumpType trans_mfsp(DisasContext *ctx, uint32_t insn,
192498a9cb79SRichard Henderson                                 const DisasInsn *di)
192598a9cb79SRichard Henderson {
192698a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
1927*33423472SRichard Henderson     unsigned rs = assemble_sr3(insn);
1928*33423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
1929*33423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
193098a9cb79SRichard Henderson 
1931*33423472SRichard Henderson     load_spr(ctx, t0, rs);
1932*33423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
1933*33423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
1934*33423472SRichard Henderson 
1935*33423472SRichard Henderson     save_gpr(ctx, rt, t1);
1936*33423472SRichard Henderson     tcg_temp_free(t1);
1937*33423472SRichard Henderson     tcg_temp_free_i64(t0);
193898a9cb79SRichard Henderson 
193998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
1940869051eaSRichard Henderson     return DISAS_NEXT;
194198a9cb79SRichard Henderson }
194298a9cb79SRichard Henderson 
1943869051eaSRichard Henderson static DisasJumpType trans_mfctl(DisasContext *ctx, uint32_t insn,
194498a9cb79SRichard Henderson                                  const DisasInsn *di)
194598a9cb79SRichard Henderson {
194698a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
194798a9cb79SRichard Henderson     unsigned ctl = extract32(insn, 21, 5);
1948eaa3783bSRichard Henderson     TCGv_reg tmp;
194998a9cb79SRichard Henderson 
195098a9cb79SRichard Henderson     switch (ctl) {
195198a9cb79SRichard Henderson     case 11: /* SAR */
195298a9cb79SRichard Henderson #ifdef TARGET_HPPA64
195398a9cb79SRichard Henderson         if (extract32(insn, 14, 1) == 0) {
195498a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
195598a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
1956eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
195798a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
195898a9cb79SRichard Henderson             break;
195998a9cb79SRichard Henderson         }
196098a9cb79SRichard Henderson #endif
196198a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
196298a9cb79SRichard Henderson         break;
196398a9cb79SRichard Henderson     case 16: /* Interval Timer */
196498a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
196598a9cb79SRichard Henderson         tcg_gen_movi_tl(tmp, 0); /* FIXME */
196698a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
196798a9cb79SRichard Henderson         break;
196898a9cb79SRichard Henderson     case 26:
196998a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_cr26);
197098a9cb79SRichard Henderson         break;
197198a9cb79SRichard Henderson     case 27:
197298a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_cr27);
197398a9cb79SRichard Henderson         break;
197498a9cb79SRichard Henderson     default:
197598a9cb79SRichard Henderson         /* All other control registers are privileged.  */
197698a9cb79SRichard Henderson         return gen_illegal(ctx);
197798a9cb79SRichard Henderson     }
197898a9cb79SRichard Henderson 
197998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
1980869051eaSRichard Henderson     return DISAS_NEXT;
198198a9cb79SRichard Henderson }
198298a9cb79SRichard Henderson 
1983*33423472SRichard Henderson static DisasJumpType trans_mtsp(DisasContext *ctx, uint32_t insn,
1984*33423472SRichard Henderson                                 const DisasInsn *di)
1985*33423472SRichard Henderson {
1986*33423472SRichard Henderson     unsigned rr = extract32(insn, 16, 5);
1987*33423472SRichard Henderson     unsigned rs = assemble_sr3(insn);
1988*33423472SRichard Henderson     TCGv_i64 t64;
1989*33423472SRichard Henderson 
1990*33423472SRichard Henderson     if (rs >= 5) {
1991*33423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
1992*33423472SRichard Henderson     }
1993*33423472SRichard Henderson     nullify_over(ctx);
1994*33423472SRichard Henderson 
1995*33423472SRichard Henderson     t64 = tcg_temp_new_i64();
1996*33423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
1997*33423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
1998*33423472SRichard Henderson 
1999*33423472SRichard Henderson     if (rs >= 4) {
2000*33423472SRichard Henderson         tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs]));
2001*33423472SRichard Henderson     } else {
2002*33423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
2003*33423472SRichard Henderson     }
2004*33423472SRichard Henderson     tcg_temp_free_i64(t64);
2005*33423472SRichard Henderson 
2006*33423472SRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
2007*33423472SRichard Henderson }
2008*33423472SRichard Henderson 
2009869051eaSRichard Henderson static DisasJumpType trans_mtctl(DisasContext *ctx, uint32_t insn,
201098a9cb79SRichard Henderson                                  const DisasInsn *di)
201198a9cb79SRichard Henderson {
201298a9cb79SRichard Henderson     unsigned rin = extract32(insn, 16, 5);
201398a9cb79SRichard Henderson     unsigned ctl = extract32(insn, 21, 5);
2014eaa3783bSRichard Henderson     TCGv_reg tmp;
201598a9cb79SRichard Henderson 
201698a9cb79SRichard Henderson     if (ctl == 11) { /* SAR */
201798a9cb79SRichard Henderson         tmp = tcg_temp_new();
2018eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, load_gpr(ctx, rin), TARGET_REGISTER_BITS - 1);
201998a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
202098a9cb79SRichard Henderson         tcg_temp_free(tmp);
202198a9cb79SRichard Henderson     } else {
202298a9cb79SRichard Henderson         /* All other control registers are privileged or read-only.  */
202398a9cb79SRichard Henderson         return gen_illegal(ctx);
202498a9cb79SRichard Henderson     }
202598a9cb79SRichard Henderson 
202698a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2027869051eaSRichard Henderson     return DISAS_NEXT;
202898a9cb79SRichard Henderson }
202998a9cb79SRichard Henderson 
2030869051eaSRichard Henderson static DisasJumpType trans_mtsarcm(DisasContext *ctx, uint32_t insn,
203198a9cb79SRichard Henderson                                    const DisasInsn *di)
203298a9cb79SRichard Henderson {
203398a9cb79SRichard Henderson     unsigned rin = extract32(insn, 16, 5);
2034eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
203598a9cb79SRichard Henderson 
2036eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, rin));
2037eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
203898a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
203998a9cb79SRichard Henderson     tcg_temp_free(tmp);
204098a9cb79SRichard Henderson 
204198a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2042869051eaSRichard Henderson     return DISAS_NEXT;
204398a9cb79SRichard Henderson }
204498a9cb79SRichard Henderson 
2045869051eaSRichard Henderson static DisasJumpType trans_ldsid(DisasContext *ctx, uint32_t insn,
204698a9cb79SRichard Henderson                                  const DisasInsn *di)
204798a9cb79SRichard Henderson {
204898a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2049eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
205098a9cb79SRichard Henderson 
205198a9cb79SRichard Henderson     /* Since we don't implement space registers, this returns zero.  */
2052eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
205398a9cb79SRichard Henderson     save_gpr(ctx, rt, dest);
205498a9cb79SRichard Henderson 
205598a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2056869051eaSRichard Henderson     return DISAS_NEXT;
205798a9cb79SRichard Henderson }
205898a9cb79SRichard Henderson 
2059e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2060e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
2061e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn)
2062e1b5a5edSRichard Henderson {
2063e1b5a5edSRichard Henderson     target_ureg val = extract32(insn, 16, 10);
2064e1b5a5edSRichard Henderson 
2065e1b5a5edSRichard Henderson     if (val & PSW_SM_E) {
2066e1b5a5edSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
2067e1b5a5edSRichard Henderson     }
2068e1b5a5edSRichard Henderson     if (val & PSW_SM_W) {
2069e1b5a5edSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
2070e1b5a5edSRichard Henderson     }
2071e1b5a5edSRichard Henderson     return val;
2072e1b5a5edSRichard Henderson }
2073e1b5a5edSRichard Henderson 
2074e1b5a5edSRichard Henderson static DisasJumpType trans_rsm(DisasContext *ctx, uint32_t insn,
2075e1b5a5edSRichard Henderson                                const DisasInsn *di)
2076e1b5a5edSRichard Henderson {
2077e1b5a5edSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2078e1b5a5edSRichard Henderson     target_ureg sm = extract_sm_imm(insn);
2079e1b5a5edSRichard Henderson     TCGv_reg tmp;
2080e1b5a5edSRichard Henderson 
2081e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2082e1b5a5edSRichard Henderson     nullify_over(ctx);
2083e1b5a5edSRichard Henderson 
2084e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2085e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2086e1b5a5edSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~sm);
2087e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2088e1b5a5edSRichard Henderson     save_gpr(ctx, rt, tmp);
2089e1b5a5edSRichard Henderson 
2090e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
2091e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2092e1b5a5edSRichard Henderson }
2093e1b5a5edSRichard Henderson 
2094e1b5a5edSRichard Henderson static DisasJumpType trans_ssm(DisasContext *ctx, uint32_t insn,
2095e1b5a5edSRichard Henderson                                const DisasInsn *di)
2096e1b5a5edSRichard Henderson {
2097e1b5a5edSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2098e1b5a5edSRichard Henderson     target_ureg sm = extract_sm_imm(insn);
2099e1b5a5edSRichard Henderson     TCGv_reg tmp;
2100e1b5a5edSRichard Henderson 
2101e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2102e1b5a5edSRichard Henderson     nullify_over(ctx);
2103e1b5a5edSRichard Henderson 
2104e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2105e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2106e1b5a5edSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, sm);
2107e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2108e1b5a5edSRichard Henderson     save_gpr(ctx, rt, tmp);
2109e1b5a5edSRichard Henderson 
2110e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
2111e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2112e1b5a5edSRichard Henderson }
2113e1b5a5edSRichard Henderson 
2114e1b5a5edSRichard Henderson static DisasJumpType trans_mtsm(DisasContext *ctx, uint32_t insn,
2115e1b5a5edSRichard Henderson                                 const DisasInsn *di)
2116e1b5a5edSRichard Henderson {
2117e1b5a5edSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
2118e1b5a5edSRichard Henderson     TCGv_reg tmp, reg;
2119e1b5a5edSRichard Henderson 
2120e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2121e1b5a5edSRichard Henderson     nullify_over(ctx);
2122e1b5a5edSRichard Henderson 
2123e1b5a5edSRichard Henderson     reg = load_gpr(ctx, rr);
2124e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2125e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, reg);
2126e1b5a5edSRichard Henderson 
2127e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2128e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2129e1b5a5edSRichard Henderson }
2130e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */
2131e1b5a5edSRichard Henderson 
213298a9cb79SRichard Henderson static const DisasInsn table_system[] = {
213398a9cb79SRichard Henderson     { 0x00000000u, 0xfc001fe0u, trans_break },
2134*33423472SRichard Henderson     { 0x00001820u, 0xffe01fffu, trans_mtsp },
213598a9cb79SRichard Henderson     { 0x00001840u, 0xfc00ffffu, trans_mtctl },
213698a9cb79SRichard Henderson     { 0x016018c0u, 0xffe0ffffu, trans_mtsarcm },
213798a9cb79SRichard Henderson     { 0x000014a0u, 0xffffffe0u, trans_mfia },
213898a9cb79SRichard Henderson     { 0x000004a0u, 0xffff1fe0u, trans_mfsp },
213998a9cb79SRichard Henderson     { 0x000008a0u, 0xfc1fffe0u, trans_mfctl },
214098a9cb79SRichard Henderson     { 0x00000400u, 0xffffffffu, trans_sync },
214198a9cb79SRichard Henderson     { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid },
2142e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2143e1b5a5edSRichard Henderson     { 0x00000e60u, 0xfc00ffe0u, trans_rsm },
2144e1b5a5edSRichard Henderson     { 0x00000d60u, 0xfc00ffe0u, trans_ssm },
2145e1b5a5edSRichard Henderson     { 0x00001860u, 0xffe0ffffu, trans_mtsm },
2146e1b5a5edSRichard Henderson #endif
214798a9cb79SRichard Henderson };
214898a9cb79SRichard Henderson 
2149869051eaSRichard Henderson static DisasJumpType trans_base_idx_mod(DisasContext *ctx, uint32_t insn,
215098a9cb79SRichard Henderson                                         const DisasInsn *di)
215198a9cb79SRichard Henderson {
215298a9cb79SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
215398a9cb79SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
2154eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rb);
2155eaa3783bSRichard Henderson     TCGv_reg src1 = load_gpr(ctx, rb);
2156eaa3783bSRichard Henderson     TCGv_reg src2 = load_gpr(ctx, rx);
215798a9cb79SRichard Henderson 
215898a9cb79SRichard Henderson     /* The only thing we need to do is the base register modification.  */
2159eaa3783bSRichard Henderson     tcg_gen_add_reg(dest, src1, src2);
216098a9cb79SRichard Henderson     save_gpr(ctx, rb, dest);
216198a9cb79SRichard Henderson 
216298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2163869051eaSRichard Henderson     return DISAS_NEXT;
216498a9cb79SRichard Henderson }
216598a9cb79SRichard Henderson 
2166869051eaSRichard Henderson static DisasJumpType trans_probe(DisasContext *ctx, uint32_t insn,
216798a9cb79SRichard Henderson                                  const DisasInsn *di)
216898a9cb79SRichard Henderson {
216998a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
217098a9cb79SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
217198a9cb79SRichard Henderson     unsigned is_write = extract32(insn, 6, 1);
2172eaa3783bSRichard Henderson     TCGv_reg dest;
217398a9cb79SRichard Henderson 
217498a9cb79SRichard Henderson     nullify_over(ctx);
217598a9cb79SRichard Henderson 
217698a9cb79SRichard Henderson     /* ??? Do something with priv level operand.  */
217798a9cb79SRichard Henderson     dest = dest_gpr(ctx, rt);
217898a9cb79SRichard Henderson     if (is_write) {
217998a9cb79SRichard Henderson         gen_helper_probe_w(dest, load_gpr(ctx, rb));
218098a9cb79SRichard Henderson     } else {
218198a9cb79SRichard Henderson         gen_helper_probe_r(dest, load_gpr(ctx, rb));
218298a9cb79SRichard Henderson     }
218398a9cb79SRichard Henderson     save_gpr(ctx, rt, dest);
2184869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
218598a9cb79SRichard Henderson }
218698a9cb79SRichard Henderson 
218798a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = {
218898a9cb79SRichard Henderson     { 0x04003280u, 0xfc003fffu, trans_nop },          /* fdc, disp */
218998a9cb79SRichard Henderson     { 0x04001280u, 0xfc003fffu, trans_nop },          /* fdc, index */
219098a9cb79SRichard Henderson     { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */
219198a9cb79SRichard Henderson     { 0x040012c0u, 0xfc003fffu, trans_nop },          /* fdce */
219298a9cb79SRichard Henderson     { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */
219398a9cb79SRichard Henderson     { 0x04000280u, 0xfc001fffu, trans_nop },          /* fic 0a */
219498a9cb79SRichard Henderson     { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */
219598a9cb79SRichard Henderson     { 0x040013c0u, 0xfc003fffu, trans_nop },          /* fic 4f */
219698a9cb79SRichard Henderson     { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */
219798a9cb79SRichard Henderson     { 0x040002c0u, 0xfc001fffu, trans_nop },          /* fice */
219898a9cb79SRichard Henderson     { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */
219998a9cb79SRichard Henderson     { 0x04002700u, 0xfc003fffu, trans_nop },          /* pdc */
220098a9cb79SRichard Henderson     { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */
220198a9cb79SRichard Henderson     { 0x04001180u, 0xfc003fa0u, trans_probe },        /* probe */
220298a9cb79SRichard Henderson     { 0x04003180u, 0xfc003fa0u, trans_probe },        /* probei */
220398a9cb79SRichard Henderson };
220498a9cb79SRichard Henderson 
2205869051eaSRichard Henderson static DisasJumpType trans_add(DisasContext *ctx, uint32_t insn,
2206b2167459SRichard Henderson                                const DisasInsn *di)
2207b2167459SRichard Henderson {
2208b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2209b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2210b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2211b2167459SRichard Henderson     unsigned ext = extract32(insn, 8, 4);
2212b2167459SRichard Henderson     unsigned shift = extract32(insn, 6, 2);
2213b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2214eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2215b2167459SRichard Henderson     bool is_c = false;
2216b2167459SRichard Henderson     bool is_l = false;
2217b2167459SRichard Henderson     bool is_tc = false;
2218b2167459SRichard Henderson     bool is_tsv = false;
2219869051eaSRichard Henderson     DisasJumpType ret;
2220b2167459SRichard Henderson 
2221b2167459SRichard Henderson     switch (ext) {
2222b2167459SRichard Henderson     case 0x6: /* ADD, SHLADD */
2223b2167459SRichard Henderson         break;
2224b2167459SRichard Henderson     case 0xa: /* ADD,L, SHLADD,L */
2225b2167459SRichard Henderson         is_l = true;
2226b2167459SRichard Henderson         break;
2227b2167459SRichard Henderson     case 0xe: /* ADD,TSV, SHLADD,TSV (1) */
2228b2167459SRichard Henderson         is_tsv = true;
2229b2167459SRichard Henderson         break;
2230b2167459SRichard Henderson     case 0x7: /* ADD,C */
2231b2167459SRichard Henderson         is_c = true;
2232b2167459SRichard Henderson         break;
2233b2167459SRichard Henderson     case 0xf: /* ADD,C,TSV */
2234b2167459SRichard Henderson         is_c = is_tsv = true;
2235b2167459SRichard Henderson         break;
2236b2167459SRichard Henderson     default:
2237b2167459SRichard Henderson         return gen_illegal(ctx);
2238b2167459SRichard Henderson     }
2239b2167459SRichard Henderson 
2240b2167459SRichard Henderson     if (cf) {
2241b2167459SRichard Henderson         nullify_over(ctx);
2242b2167459SRichard Henderson     }
2243b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2244b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2245b2167459SRichard Henderson     ret = do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf);
2246b2167459SRichard Henderson     return nullify_end(ctx, ret);
2247b2167459SRichard Henderson }
2248b2167459SRichard Henderson 
2249869051eaSRichard Henderson static DisasJumpType trans_sub(DisasContext *ctx, uint32_t insn,
2250b2167459SRichard Henderson                                const DisasInsn *di)
2251b2167459SRichard Henderson {
2252b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2253b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2254b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2255b2167459SRichard Henderson     unsigned ext = extract32(insn, 6, 6);
2256b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2257eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2258b2167459SRichard Henderson     bool is_b = false;
2259b2167459SRichard Henderson     bool is_tc = false;
2260b2167459SRichard Henderson     bool is_tsv = false;
2261869051eaSRichard Henderson     DisasJumpType ret;
2262b2167459SRichard Henderson 
2263b2167459SRichard Henderson     switch (ext) {
2264b2167459SRichard Henderson     case 0x10: /* SUB */
2265b2167459SRichard Henderson         break;
2266b2167459SRichard Henderson     case 0x30: /* SUB,TSV */
2267b2167459SRichard Henderson         is_tsv = true;
2268b2167459SRichard Henderson         break;
2269b2167459SRichard Henderson     case 0x14: /* SUB,B */
2270b2167459SRichard Henderson         is_b = true;
2271b2167459SRichard Henderson         break;
2272b2167459SRichard Henderson     case 0x34: /* SUB,B,TSV */
2273b2167459SRichard Henderson         is_b = is_tsv = true;
2274b2167459SRichard Henderson         break;
2275b2167459SRichard Henderson     case 0x13: /* SUB,TC */
2276b2167459SRichard Henderson         is_tc = true;
2277b2167459SRichard Henderson         break;
2278b2167459SRichard Henderson     case 0x33: /* SUB,TSV,TC */
2279b2167459SRichard Henderson         is_tc = is_tsv = true;
2280b2167459SRichard Henderson         break;
2281b2167459SRichard Henderson     default:
2282b2167459SRichard Henderson         return gen_illegal(ctx);
2283b2167459SRichard Henderson     }
2284b2167459SRichard Henderson 
2285b2167459SRichard Henderson     if (cf) {
2286b2167459SRichard Henderson         nullify_over(ctx);
2287b2167459SRichard Henderson     }
2288b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2289b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2290b2167459SRichard Henderson     ret = do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf);
2291b2167459SRichard Henderson     return nullify_end(ctx, ret);
2292b2167459SRichard Henderson }
2293b2167459SRichard Henderson 
2294869051eaSRichard Henderson static DisasJumpType trans_log(DisasContext *ctx, uint32_t insn,
2295b2167459SRichard Henderson                                const DisasInsn *di)
2296b2167459SRichard Henderson {
2297b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2298b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2299b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2300b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2301eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2302869051eaSRichard Henderson     DisasJumpType ret;
2303b2167459SRichard Henderson 
2304b2167459SRichard Henderson     if (cf) {
2305b2167459SRichard Henderson         nullify_over(ctx);
2306b2167459SRichard Henderson     }
2307b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2308b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2309eff235ebSPaolo Bonzini     ret = do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt);
2310b2167459SRichard Henderson     return nullify_end(ctx, ret);
2311b2167459SRichard Henderson }
2312b2167459SRichard Henderson 
2313b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */
2314869051eaSRichard Henderson static DisasJumpType trans_copy(DisasContext *ctx, uint32_t insn,
2315b2167459SRichard Henderson                                 const DisasInsn *di)
2316b2167459SRichard Henderson {
2317b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2318b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2319b2167459SRichard Henderson 
2320b2167459SRichard Henderson     if (r1 == 0) {
2321eaa3783bSRichard Henderson         TCGv_reg dest = dest_gpr(ctx, rt);
2322eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
2323b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
2324b2167459SRichard Henderson     } else {
2325b2167459SRichard Henderson         save_gpr(ctx, rt, cpu_gr[r1]);
2326b2167459SRichard Henderson     }
2327b2167459SRichard Henderson     cond_free(&ctx->null_cond);
2328869051eaSRichard Henderson     return DISAS_NEXT;
2329b2167459SRichard Henderson }
2330b2167459SRichard Henderson 
2331869051eaSRichard Henderson static DisasJumpType trans_cmpclr(DisasContext *ctx, uint32_t insn,
2332b2167459SRichard Henderson                                   const DisasInsn *di)
2333b2167459SRichard Henderson {
2334b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2335b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2336b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2337b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2338eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2339869051eaSRichard Henderson     DisasJumpType ret;
2340b2167459SRichard Henderson 
2341b2167459SRichard Henderson     if (cf) {
2342b2167459SRichard Henderson         nullify_over(ctx);
2343b2167459SRichard Henderson     }
2344b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2345b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2346b2167459SRichard Henderson     ret = do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf);
2347b2167459SRichard Henderson     return nullify_end(ctx, ret);
2348b2167459SRichard Henderson }
2349b2167459SRichard Henderson 
2350869051eaSRichard Henderson static DisasJumpType trans_uxor(DisasContext *ctx, uint32_t insn,
2351b2167459SRichard Henderson                                 const DisasInsn *di)
2352b2167459SRichard Henderson {
2353b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2354b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2355b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2356b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2357eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2358869051eaSRichard Henderson     DisasJumpType ret;
2359b2167459SRichard Henderson 
2360b2167459SRichard Henderson     if (cf) {
2361b2167459SRichard Henderson         nullify_over(ctx);
2362b2167459SRichard Henderson     }
2363b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2364b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2365eaa3783bSRichard Henderson     ret = do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg);
2366b2167459SRichard Henderson     return nullify_end(ctx, ret);
2367b2167459SRichard Henderson }
2368b2167459SRichard Henderson 
2369869051eaSRichard Henderson static DisasJumpType trans_uaddcm(DisasContext *ctx, uint32_t insn,
2370b2167459SRichard Henderson                                   const DisasInsn *di)
2371b2167459SRichard Henderson {
2372b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2373b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2374b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2375b2167459SRichard Henderson     unsigned is_tc = extract32(insn, 6, 1);
2376b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2377eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2378869051eaSRichard Henderson     DisasJumpType ret;
2379b2167459SRichard Henderson 
2380b2167459SRichard Henderson     if (cf) {
2381b2167459SRichard Henderson         nullify_over(ctx);
2382b2167459SRichard Henderson     }
2383b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2384b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2385b2167459SRichard Henderson     tmp = get_temp(ctx);
2386eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
2387eaa3783bSRichard Henderson     ret = do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg);
2388b2167459SRichard Henderson     return nullify_end(ctx, ret);
2389b2167459SRichard Henderson }
2390b2167459SRichard Henderson 
2391869051eaSRichard Henderson static DisasJumpType trans_dcor(DisasContext *ctx, uint32_t insn,
2392b2167459SRichard Henderson                                 const DisasInsn *di)
2393b2167459SRichard Henderson {
2394b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2395b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2396b2167459SRichard Henderson     unsigned is_i = extract32(insn, 6, 1);
2397b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2398eaa3783bSRichard Henderson     TCGv_reg tmp;
2399869051eaSRichard Henderson     DisasJumpType ret;
2400b2167459SRichard Henderson 
2401b2167459SRichard Henderson     nullify_over(ctx);
2402b2167459SRichard Henderson 
2403b2167459SRichard Henderson     tmp = get_temp(ctx);
2404eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2405b2167459SRichard Henderson     if (!is_i) {
2406eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2407b2167459SRichard Henderson     }
2408eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2409eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
2410b2167459SRichard Henderson     ret = do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false,
2411eaa3783bSRichard Henderson                   is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
2412b2167459SRichard Henderson 
2413b2167459SRichard Henderson     return nullify_end(ctx, ret);
2414b2167459SRichard Henderson }
2415b2167459SRichard Henderson 
2416869051eaSRichard Henderson static DisasJumpType trans_ds(DisasContext *ctx, uint32_t insn,
2417b2167459SRichard Henderson                               const DisasInsn *di)
2418b2167459SRichard Henderson {
2419b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2420b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2421b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2422b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2423eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
2424b2167459SRichard Henderson 
2425b2167459SRichard Henderson     nullify_over(ctx);
2426b2167459SRichard Henderson 
2427b2167459SRichard Henderson     in1 = load_gpr(ctx, r1);
2428b2167459SRichard Henderson     in2 = load_gpr(ctx, r2);
2429b2167459SRichard Henderson 
2430b2167459SRichard Henderson     add1 = tcg_temp_new();
2431b2167459SRichard Henderson     add2 = tcg_temp_new();
2432b2167459SRichard Henderson     addc = tcg_temp_new();
2433b2167459SRichard Henderson     dest = tcg_temp_new();
2434eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
2435b2167459SRichard Henderson 
2436b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2437eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
2438eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb);
2439b2167459SRichard Henderson 
2440b2167459SRichard Henderson     /* Add or subtract R2, depending on PSW[V].  Proper computation of
2441b2167459SRichard Henderson        carry{8} requires that we subtract via + ~R2 + 1, as described in
2442b2167459SRichard Henderson        the manual.  By extracting and masking V, we can produce the
2443b2167459SRichard Henderson        proper inputs to the addition without movcond.  */
2444eaa3783bSRichard Henderson     tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1);
2445eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2446eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
2447b2167459SRichard Henderson     /* ??? This is only correct for 32-bit.  */
2448b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
2449b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2450b2167459SRichard Henderson 
2451b2167459SRichard Henderson     tcg_temp_free(addc);
2452b2167459SRichard Henderson     tcg_temp_free(zero);
2453b2167459SRichard Henderson 
2454b2167459SRichard Henderson     /* Write back the result register.  */
2455b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
2456b2167459SRichard Henderson 
2457b2167459SRichard Henderson     /* Write back PSW[CB].  */
2458eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2459eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2460b2167459SRichard Henderson 
2461b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
2462eaa3783bSRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb);
2463eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2464b2167459SRichard Henderson 
2465b2167459SRichard Henderson     /* Install the new nullification.  */
2466b2167459SRichard Henderson     if (cf) {
2467eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
2468b2167459SRichard Henderson         if (cf >> 1 == 6) {
2469b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2470b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2471b2167459SRichard Henderson         }
2472b2167459SRichard Henderson         ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv);
2473b2167459SRichard Henderson     }
2474b2167459SRichard Henderson 
2475b2167459SRichard Henderson     tcg_temp_free(add1);
2476b2167459SRichard Henderson     tcg_temp_free(add2);
2477b2167459SRichard Henderson     tcg_temp_free(dest);
2478b2167459SRichard Henderson 
2479869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
2480b2167459SRichard Henderson }
2481b2167459SRichard Henderson 
2482b2167459SRichard Henderson static const DisasInsn table_arith_log[] = {
2483b2167459SRichard Henderson     { 0x08000240u, 0xfc00ffffu, trans_nop },  /* or x,y,0 */
2484b2167459SRichard Henderson     { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */
2485eaa3783bSRichard Henderson     { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg },
2486eaa3783bSRichard Henderson     { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg },
2487eaa3783bSRichard Henderson     { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg },
2488eaa3783bSRichard Henderson     { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg },
2489b2167459SRichard Henderson     { 0x08000880u, 0xfc000fe0u, trans_cmpclr },
2490b2167459SRichard Henderson     { 0x08000380u, 0xfc000fe0u, trans_uxor },
2491b2167459SRichard Henderson     { 0x08000980u, 0xfc000fa0u, trans_uaddcm },
2492b2167459SRichard Henderson     { 0x08000b80u, 0xfc1f0fa0u, trans_dcor },
2493b2167459SRichard Henderson     { 0x08000440u, 0xfc000fe0u, trans_ds },
2494b2167459SRichard Henderson     { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */
2495b2167459SRichard Henderson     { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */
2496b2167459SRichard Henderson     { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */
2497b2167459SRichard Henderson     { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */
2498b2167459SRichard Henderson };
2499b2167459SRichard Henderson 
2500869051eaSRichard Henderson static DisasJumpType trans_addi(DisasContext *ctx, uint32_t insn)
2501b2167459SRichard Henderson {
2502eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2503b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2504b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2505b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2506b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2507b2167459SRichard Henderson     unsigned o1 = extract32(insn, 26, 1);
2508eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2509869051eaSRichard Henderson     DisasJumpType ret;
2510b2167459SRichard Henderson 
2511b2167459SRichard Henderson     if (cf) {
2512b2167459SRichard Henderson         nullify_over(ctx);
2513b2167459SRichard Henderson     }
2514b2167459SRichard Henderson 
2515b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2516b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2517b2167459SRichard Henderson     ret = do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf);
2518b2167459SRichard Henderson 
2519b2167459SRichard Henderson     return nullify_end(ctx, ret);
2520b2167459SRichard Henderson }
2521b2167459SRichard Henderson 
2522869051eaSRichard Henderson static DisasJumpType trans_subi(DisasContext *ctx, uint32_t insn)
2523b2167459SRichard Henderson {
2524eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2525b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2526b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2527b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2528b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2529eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2530869051eaSRichard Henderson     DisasJumpType ret;
2531b2167459SRichard Henderson 
2532b2167459SRichard Henderson     if (cf) {
2533b2167459SRichard Henderson         nullify_over(ctx);
2534b2167459SRichard Henderson     }
2535b2167459SRichard Henderson 
2536b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2537b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2538b2167459SRichard Henderson     ret = do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf);
2539b2167459SRichard Henderson 
2540b2167459SRichard Henderson     return nullify_end(ctx, ret);
2541b2167459SRichard Henderson }
2542b2167459SRichard Henderson 
2543869051eaSRichard Henderson static DisasJumpType trans_cmpiclr(DisasContext *ctx, uint32_t insn)
2544b2167459SRichard Henderson {
2545eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2546b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2547b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2548b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2549eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2550869051eaSRichard Henderson     DisasJumpType ret;
2551b2167459SRichard Henderson 
2552b2167459SRichard Henderson     if (cf) {
2553b2167459SRichard Henderson         nullify_over(ctx);
2554b2167459SRichard Henderson     }
2555b2167459SRichard Henderson 
2556b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2557b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2558b2167459SRichard Henderson     ret = do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf);
2559b2167459SRichard Henderson 
2560b2167459SRichard Henderson     return nullify_end(ctx, ret);
2561b2167459SRichard Henderson }
2562b2167459SRichard Henderson 
2563869051eaSRichard Henderson static DisasJumpType trans_ld_idx_i(DisasContext *ctx, uint32_t insn,
256496d6407fSRichard Henderson                                     const DisasInsn *di)
256596d6407fSRichard Henderson {
256696d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
256796d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
256896d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
256996d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
257096d6407fSRichard Henderson     int disp = low_sextract(insn, 16, 5);
257196d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
257296d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
257396d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
257496d6407fSRichard Henderson 
257596d6407fSRichard Henderson     return do_load(ctx, rt, rb, 0, 0, disp, modify, mop);
257696d6407fSRichard Henderson }
257796d6407fSRichard Henderson 
2578869051eaSRichard Henderson static DisasJumpType trans_ld_idx_x(DisasContext *ctx, uint32_t insn,
257996d6407fSRichard Henderson                                     const DisasInsn *di)
258096d6407fSRichard Henderson {
258196d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
258296d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
258396d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
258496d6407fSRichard Henderson     unsigned u = extract32(insn, 13, 1);
258596d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
258696d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
258796d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
258896d6407fSRichard Henderson 
258996d6407fSRichard Henderson     return do_load(ctx, rt, rb, rx, u ? sz : 0, 0, m, mop);
259096d6407fSRichard Henderson }
259196d6407fSRichard Henderson 
2592869051eaSRichard Henderson static DisasJumpType trans_st_idx_i(DisasContext *ctx, uint32_t insn,
259396d6407fSRichard Henderson                                     const DisasInsn *di)
259496d6407fSRichard Henderson {
259596d6407fSRichard Henderson     int disp = low_sextract(insn, 0, 5);
259696d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
259796d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
259896d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
259996d6407fSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
260096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
260196d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
260296d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
260396d6407fSRichard Henderson 
260496d6407fSRichard Henderson     return do_store(ctx, rr, rb, disp, modify, mop);
260596d6407fSRichard Henderson }
260696d6407fSRichard Henderson 
2607869051eaSRichard Henderson static DisasJumpType trans_ldcw(DisasContext *ctx, uint32_t insn,
260896d6407fSRichard Henderson                                 const DisasInsn *di)
260996d6407fSRichard Henderson {
261096d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
261196d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
261296d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
261396d6407fSRichard Henderson     unsigned au = extract32(insn, 13, 1);
261496d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
261596d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
261696d6407fSRichard Henderson     TCGMemOp mop = MO_TEUL | MO_ALIGN_16;
2617eaa3783bSRichard Henderson     TCGv_reg zero, addr, base, dest;
261896d6407fSRichard Henderson     int modify, disp = 0, scale = 0;
261996d6407fSRichard Henderson 
262096d6407fSRichard Henderson     nullify_over(ctx);
262196d6407fSRichard Henderson 
262296d6407fSRichard Henderson     /* ??? Share more code with do_load and do_load_{32,64}.  */
262396d6407fSRichard Henderson 
262496d6407fSRichard Henderson     if (i) {
262596d6407fSRichard Henderson         modify = (m ? (au ? -1 : 1) : 0);
262696d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
262796d6407fSRichard Henderson         rx = 0;
262896d6407fSRichard Henderson     } else {
262996d6407fSRichard Henderson         modify = m;
263096d6407fSRichard Henderson         if (au) {
263196d6407fSRichard Henderson             scale = mop & MO_SIZE;
263296d6407fSRichard Henderson         }
263396d6407fSRichard Henderson     }
263496d6407fSRichard Henderson     if (modify) {
263596d6407fSRichard Henderson         /* Base register modification.  Make sure if RT == RB, we see
263696d6407fSRichard Henderson            the result of the load.  */
263796d6407fSRichard Henderson         dest = get_temp(ctx);
263896d6407fSRichard Henderson     } else {
263996d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
264096d6407fSRichard Henderson     }
264196d6407fSRichard Henderson 
264296d6407fSRichard Henderson     addr = tcg_temp_new();
264396d6407fSRichard Henderson     base = load_gpr(ctx, rb);
264496d6407fSRichard Henderson     if (rx) {
2645eaa3783bSRichard Henderson         tcg_gen_shli_reg(addr, cpu_gr[rx], scale);
2646eaa3783bSRichard Henderson         tcg_gen_add_reg(addr, addr, base);
264796d6407fSRichard Henderson     } else {
2648eaa3783bSRichard Henderson         tcg_gen_addi_reg(addr, base, disp);
264996d6407fSRichard Henderson     }
265096d6407fSRichard Henderson 
2651eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
2652eaa3783bSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, (modify <= 0 ? addr : base),
26533d68ee7bSRichard Henderson                             zero, ctx->mmu_idx, mop);
265496d6407fSRichard Henderson     if (modify) {
265596d6407fSRichard Henderson         save_gpr(ctx, rb, addr);
265696d6407fSRichard Henderson     }
265796d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
265896d6407fSRichard Henderson 
2659869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
266096d6407fSRichard Henderson }
266196d6407fSRichard Henderson 
2662869051eaSRichard Henderson static DisasJumpType trans_stby(DisasContext *ctx, uint32_t insn,
266396d6407fSRichard Henderson                                 const DisasInsn *di)
266496d6407fSRichard Henderson {
2665eaa3783bSRichard Henderson     target_sreg disp = low_sextract(insn, 0, 5);
266696d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
266796d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
266896d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
266996d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
2670eaa3783bSRichard Henderson     TCGv_reg addr, val;
267196d6407fSRichard Henderson 
267296d6407fSRichard Henderson     nullify_over(ctx);
267396d6407fSRichard Henderson 
267496d6407fSRichard Henderson     addr = tcg_temp_new();
267596d6407fSRichard Henderson     if (m || disp == 0) {
2676eaa3783bSRichard Henderson         tcg_gen_mov_reg(addr, load_gpr(ctx, rb));
267796d6407fSRichard Henderson     } else {
2678eaa3783bSRichard Henderson         tcg_gen_addi_reg(addr, load_gpr(ctx, rb), disp);
267996d6407fSRichard Henderson     }
268096d6407fSRichard Henderson     val = load_gpr(ctx, rt);
268196d6407fSRichard Henderson 
268296d6407fSRichard Henderson     if (a) {
2683f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2684f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(cpu_env, addr, val);
2685f9f46db4SEmilio G. Cota         } else {
268696d6407fSRichard Henderson             gen_helper_stby_e(cpu_env, addr, val);
2687f9f46db4SEmilio G. Cota         }
2688f9f46db4SEmilio G. Cota     } else {
2689f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2690f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(cpu_env, addr, val);
269196d6407fSRichard Henderson         } else {
269296d6407fSRichard Henderson             gen_helper_stby_b(cpu_env, addr, val);
269396d6407fSRichard Henderson         }
2694f9f46db4SEmilio G. Cota     }
269596d6407fSRichard Henderson 
269696d6407fSRichard Henderson     if (m) {
2697eaa3783bSRichard Henderson         tcg_gen_addi_reg(addr, addr, disp);
2698eaa3783bSRichard Henderson         tcg_gen_andi_reg(addr, addr, ~3);
269996d6407fSRichard Henderson         save_gpr(ctx, rb, addr);
270096d6407fSRichard Henderson     }
270196d6407fSRichard Henderson     tcg_temp_free(addr);
270296d6407fSRichard Henderson 
2703869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
270496d6407fSRichard Henderson }
270596d6407fSRichard Henderson 
270696d6407fSRichard Henderson static const DisasInsn table_index_mem[] = {
270796d6407fSRichard Henderson     { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */
270896d6407fSRichard Henderson     { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */
270996d6407fSRichard Henderson     { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */
271096d6407fSRichard Henderson     { 0x0c0001c0u, 0xfc0003c0, trans_ldcw },
271196d6407fSRichard Henderson     { 0x0c001300u, 0xfc0013c0, trans_stby },
271296d6407fSRichard Henderson };
271396d6407fSRichard Henderson 
2714869051eaSRichard Henderson static DisasJumpType trans_ldil(DisasContext *ctx, uint32_t insn)
2715b2167459SRichard Henderson {
2716b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
2717eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
2718eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
2719b2167459SRichard Henderson 
2720eaa3783bSRichard Henderson     tcg_gen_movi_reg(tcg_rt, i);
2721b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
2722b2167459SRichard Henderson     cond_free(&ctx->null_cond);
2723b2167459SRichard Henderson 
2724869051eaSRichard Henderson     return DISAS_NEXT;
2725b2167459SRichard Henderson }
2726b2167459SRichard Henderson 
2727869051eaSRichard Henderson static DisasJumpType trans_addil(DisasContext *ctx, uint32_t insn)
2728b2167459SRichard Henderson {
2729b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
2730eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
2731eaa3783bSRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, rt);
2732eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
2733b2167459SRichard Henderson 
2734eaa3783bSRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, i);
2735b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
2736b2167459SRichard Henderson     cond_free(&ctx->null_cond);
2737b2167459SRichard Henderson 
2738869051eaSRichard Henderson     return DISAS_NEXT;
2739b2167459SRichard Henderson }
2740b2167459SRichard Henderson 
2741869051eaSRichard Henderson static DisasJumpType trans_ldo(DisasContext *ctx, uint32_t insn)
2742b2167459SRichard Henderson {
2743b2167459SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
2744b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2745eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
2746eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
2747b2167459SRichard Henderson 
2748b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
2749b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
2750b2167459SRichard Henderson     if (rb == 0) {
2751eaa3783bSRichard Henderson         tcg_gen_movi_reg(tcg_rt, i);
2752b2167459SRichard Henderson     } else {
2753eaa3783bSRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i);
2754b2167459SRichard Henderson     }
2755b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
2756b2167459SRichard Henderson     cond_free(&ctx->null_cond);
2757b2167459SRichard Henderson 
2758869051eaSRichard Henderson     return DISAS_NEXT;
2759b2167459SRichard Henderson }
2760b2167459SRichard Henderson 
2761869051eaSRichard Henderson static DisasJumpType trans_load(DisasContext *ctx, uint32_t insn,
276296d6407fSRichard Henderson                                 bool is_mod, TCGMemOp mop)
276396d6407fSRichard Henderson {
276496d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
276596d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2766eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
276796d6407fSRichard Henderson 
276896d6407fSRichard Henderson     return do_load(ctx, rt, rb, 0, 0, i, is_mod ? (i < 0 ? -1 : 1) : 0, mop);
276996d6407fSRichard Henderson }
277096d6407fSRichard Henderson 
2771869051eaSRichard Henderson static DisasJumpType trans_load_w(DisasContext *ctx, uint32_t insn)
277296d6407fSRichard Henderson {
277396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
277496d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2775eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
277696d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
277796d6407fSRichard Henderson 
277896d6407fSRichard Henderson     switch (ext2) {
277996d6407fSRichard Henderson     case 0:
278096d6407fSRichard Henderson     case 1:
278196d6407fSRichard Henderson         /* FLDW without modification.  */
278296d6407fSRichard Henderson         return do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, 0);
278396d6407fSRichard Henderson     case 2:
278496d6407fSRichard Henderson         /* LDW with modification.  Note that the sign of I selects
278596d6407fSRichard Henderson            post-dec vs pre-inc.  */
278696d6407fSRichard Henderson         return do_load(ctx, rt, rb, 0, 0, i, (i < 0 ? 1 : -1), MO_TEUL);
278796d6407fSRichard Henderson     default:
278896d6407fSRichard Henderson         return gen_illegal(ctx);
278996d6407fSRichard Henderson     }
279096d6407fSRichard Henderson }
279196d6407fSRichard Henderson 
2792869051eaSRichard Henderson static DisasJumpType trans_fload_mod(DisasContext *ctx, uint32_t insn)
279396d6407fSRichard Henderson {
2794eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
279596d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
279696d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
279796d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
279896d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
279996d6407fSRichard Henderson 
280096d6407fSRichard Henderson     /* FLDW with modification.  */
280196d6407fSRichard Henderson     return do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, (a ? -1 : 1));
280296d6407fSRichard Henderson }
280396d6407fSRichard Henderson 
2804869051eaSRichard Henderson static DisasJumpType trans_store(DisasContext *ctx, uint32_t insn,
280596d6407fSRichard Henderson                                  bool is_mod, TCGMemOp mop)
280696d6407fSRichard Henderson {
280796d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
280896d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2809eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
281096d6407fSRichard Henderson 
281196d6407fSRichard Henderson     return do_store(ctx, rt, rb, i, is_mod ? (i < 0 ? -1 : 1) : 0, mop);
281296d6407fSRichard Henderson }
281396d6407fSRichard Henderson 
2814869051eaSRichard Henderson static DisasJumpType trans_store_w(DisasContext *ctx, uint32_t insn)
281596d6407fSRichard Henderson {
281696d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
281796d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2818eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
281996d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
282096d6407fSRichard Henderson 
282196d6407fSRichard Henderson     switch (ext2) {
282296d6407fSRichard Henderson     case 0:
282396d6407fSRichard Henderson     case 1:
282496d6407fSRichard Henderson         /* FSTW without modification.  */
282596d6407fSRichard Henderson         return do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, 0);
282696d6407fSRichard Henderson     case 2:
282796d6407fSRichard Henderson         /* LDW with modification.  */
282896d6407fSRichard Henderson         return do_store(ctx, rt, rb, i, (i < 0 ? 1 : -1), MO_TEUL);
282996d6407fSRichard Henderson     default:
283096d6407fSRichard Henderson         return gen_illegal(ctx);
283196d6407fSRichard Henderson     }
283296d6407fSRichard Henderson }
283396d6407fSRichard Henderson 
2834869051eaSRichard Henderson static DisasJumpType trans_fstore_mod(DisasContext *ctx, uint32_t insn)
283596d6407fSRichard Henderson {
2836eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
283796d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
283896d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
283996d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
284096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
284196d6407fSRichard Henderson 
284296d6407fSRichard Henderson     /* FSTW with modification.  */
284396d6407fSRichard Henderson     return do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, (a ? -1 : 1));
284496d6407fSRichard Henderson }
284596d6407fSRichard Henderson 
2846869051eaSRichard Henderson static DisasJumpType trans_copr_w(DisasContext *ctx, uint32_t insn)
284796d6407fSRichard Henderson {
284896d6407fSRichard Henderson     unsigned t0 = extract32(insn, 0, 5);
284996d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
285096d6407fSRichard Henderson     unsigned t1 = extract32(insn, 6, 1);
285196d6407fSRichard Henderson     unsigned ext3 = extract32(insn, 7, 3);
285296d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
285396d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
285496d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
285596d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
285696d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
285796d6407fSRichard Henderson     unsigned rt = t1 * 32 + t0;
285896d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
285996d6407fSRichard Henderson     int disp, scale;
286096d6407fSRichard Henderson 
286196d6407fSRichard Henderson     if (i == 0) {
286296d6407fSRichard Henderson         scale = (ua ? 2 : 0);
286396d6407fSRichard Henderson         disp = 0;
286496d6407fSRichard Henderson         modify = m;
286596d6407fSRichard Henderson     } else {
286696d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
286796d6407fSRichard Henderson         scale = 0;
286896d6407fSRichard Henderson         rx = 0;
286996d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
287096d6407fSRichard Henderson     }
287196d6407fSRichard Henderson 
287296d6407fSRichard Henderson     switch (ext3) {
287396d6407fSRichard Henderson     case 0: /* FLDW */
287496d6407fSRichard Henderson         return do_floadw(ctx, rt, rb, rx, scale, disp, modify);
287596d6407fSRichard Henderson     case 4: /* FSTW */
287696d6407fSRichard Henderson         return do_fstorew(ctx, rt, rb, rx, scale, disp, modify);
287796d6407fSRichard Henderson     }
287896d6407fSRichard Henderson     return gen_illegal(ctx);
287996d6407fSRichard Henderson }
288096d6407fSRichard Henderson 
2881869051eaSRichard Henderson static DisasJumpType trans_copr_dw(DisasContext *ctx, uint32_t insn)
288296d6407fSRichard Henderson {
288396d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
288496d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
288596d6407fSRichard Henderson     unsigned ext4 = extract32(insn, 6, 4);
288696d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
288796d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
288896d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
288996d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
289096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
289196d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
289296d6407fSRichard Henderson     int disp, scale;
289396d6407fSRichard Henderson 
289496d6407fSRichard Henderson     if (i == 0) {
289596d6407fSRichard Henderson         scale = (ua ? 3 : 0);
289696d6407fSRichard Henderson         disp = 0;
289796d6407fSRichard Henderson         modify = m;
289896d6407fSRichard Henderson     } else {
289996d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
290096d6407fSRichard Henderson         scale = 0;
290196d6407fSRichard Henderson         rx = 0;
290296d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
290396d6407fSRichard Henderson     }
290496d6407fSRichard Henderson 
290596d6407fSRichard Henderson     switch (ext4) {
290696d6407fSRichard Henderson     case 0: /* FLDD */
290796d6407fSRichard Henderson         return do_floadd(ctx, rt, rb, rx, scale, disp, modify);
290896d6407fSRichard Henderson     case 8: /* FSTD */
290996d6407fSRichard Henderson         return do_fstored(ctx, rt, rb, rx, scale, disp, modify);
291096d6407fSRichard Henderson     default:
291196d6407fSRichard Henderson         return gen_illegal(ctx);
291296d6407fSRichard Henderson     }
291396d6407fSRichard Henderson }
291496d6407fSRichard Henderson 
2915869051eaSRichard Henderson static DisasJumpType trans_cmpb(DisasContext *ctx, uint32_t insn,
291698cd9ca7SRichard Henderson                                 bool is_true, bool is_imm, bool is_dw)
291798cd9ca7SRichard Henderson {
2918eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
291998cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
292098cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
292198cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
292298cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
2923eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv;
292498cd9ca7SRichard Henderson     DisasCond cond;
292598cd9ca7SRichard Henderson 
292698cd9ca7SRichard Henderson     nullify_over(ctx);
292798cd9ca7SRichard Henderson 
292898cd9ca7SRichard Henderson     if (is_imm) {
292998cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
293098cd9ca7SRichard Henderson     } else {
293198cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
293298cd9ca7SRichard Henderson     }
293398cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
293498cd9ca7SRichard Henderson     dest = get_temp(ctx);
293598cd9ca7SRichard Henderson 
2936eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
293798cd9ca7SRichard Henderson 
2938f764718dSRichard Henderson     sv = NULL;
293998cd9ca7SRichard Henderson     if (c == 6) {
294098cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
294198cd9ca7SRichard Henderson     }
294298cd9ca7SRichard Henderson 
294398cd9ca7SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
294498cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
294598cd9ca7SRichard Henderson }
294698cd9ca7SRichard Henderson 
2947869051eaSRichard Henderson static DisasJumpType trans_addb(DisasContext *ctx, uint32_t insn,
294898cd9ca7SRichard Henderson                                 bool is_true, bool is_imm)
294998cd9ca7SRichard Henderson {
2950eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
295198cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
295298cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
295398cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
295498cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
2955eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv, cb_msb;
295698cd9ca7SRichard Henderson     DisasCond cond;
295798cd9ca7SRichard Henderson 
295898cd9ca7SRichard Henderson     nullify_over(ctx);
295998cd9ca7SRichard Henderson 
296098cd9ca7SRichard Henderson     if (is_imm) {
296198cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
296298cd9ca7SRichard Henderson     } else {
296398cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
296498cd9ca7SRichard Henderson     }
296598cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
296698cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
2967f764718dSRichard Henderson     sv = NULL;
2968f764718dSRichard Henderson     cb_msb = NULL;
296998cd9ca7SRichard Henderson 
297098cd9ca7SRichard Henderson     switch (c) {
297198cd9ca7SRichard Henderson     default:
2972eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
297398cd9ca7SRichard Henderson         break;
297498cd9ca7SRichard Henderson     case 4: case 5:
297598cd9ca7SRichard Henderson         cb_msb = get_temp(ctx);
2976eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
2977eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
297898cd9ca7SRichard Henderson         break;
297998cd9ca7SRichard Henderson     case 6:
2980eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
298198cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
298298cd9ca7SRichard Henderson         break;
298398cd9ca7SRichard Henderson     }
298498cd9ca7SRichard Henderson 
298598cd9ca7SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
298698cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
298798cd9ca7SRichard Henderson }
298898cd9ca7SRichard Henderson 
2989869051eaSRichard Henderson static DisasJumpType trans_bb(DisasContext *ctx, uint32_t insn)
299098cd9ca7SRichard Henderson {
2991eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
299298cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
299398cd9ca7SRichard Henderson     unsigned c = extract32(insn, 15, 1);
299498cd9ca7SRichard Henderson     unsigned r = extract32(insn, 16, 5);
299598cd9ca7SRichard Henderson     unsigned p = extract32(insn, 21, 5);
299698cd9ca7SRichard Henderson     unsigned i = extract32(insn, 26, 1);
2997eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
299898cd9ca7SRichard Henderson     DisasCond cond;
299998cd9ca7SRichard Henderson 
300098cd9ca7SRichard Henderson     nullify_over(ctx);
300198cd9ca7SRichard Henderson 
300298cd9ca7SRichard Henderson     tmp = tcg_temp_new();
300398cd9ca7SRichard Henderson     tcg_r = load_gpr(ctx, r);
300498cd9ca7SRichard Henderson     if (i) {
3005eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, tcg_r, p);
300698cd9ca7SRichard Henderson     } else {
3007eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
300898cd9ca7SRichard Henderson     }
300998cd9ca7SRichard Henderson 
301098cd9ca7SRichard Henderson     cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp);
301198cd9ca7SRichard Henderson     tcg_temp_free(tmp);
301298cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
301398cd9ca7SRichard Henderson }
301498cd9ca7SRichard Henderson 
3015869051eaSRichard Henderson static DisasJumpType trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm)
301698cd9ca7SRichard Henderson {
3017eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
301898cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
301998cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
302098cd9ca7SRichard Henderson     unsigned t = extract32(insn, 16, 5);
302198cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
3022eaa3783bSRichard Henderson     TCGv_reg dest;
302398cd9ca7SRichard Henderson     DisasCond cond;
302498cd9ca7SRichard Henderson 
302598cd9ca7SRichard Henderson     nullify_over(ctx);
302698cd9ca7SRichard Henderson 
302798cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
302898cd9ca7SRichard Henderson     if (is_imm) {
3029eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, low_sextract(t, 0, 5));
303098cd9ca7SRichard Henderson     } else if (t == 0) {
3031eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
303298cd9ca7SRichard Henderson     } else {
3033eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[t]);
303498cd9ca7SRichard Henderson     }
303598cd9ca7SRichard Henderson 
303698cd9ca7SRichard Henderson     cond = do_sed_cond(c, dest);
303798cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
303898cd9ca7SRichard Henderson }
303998cd9ca7SRichard Henderson 
3040869051eaSRichard Henderson static DisasJumpType trans_shrpw_sar(DisasContext *ctx, uint32_t insn,
30410b1347d2SRichard Henderson                                     const DisasInsn *di)
30420b1347d2SRichard Henderson {
30430b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
30440b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
30450b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
30460b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
3047eaa3783bSRichard Henderson     TCGv_reg dest;
30480b1347d2SRichard Henderson 
30490b1347d2SRichard Henderson     if (c) {
30500b1347d2SRichard Henderson         nullify_over(ctx);
30510b1347d2SRichard Henderson     }
30520b1347d2SRichard Henderson 
30530b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
30540b1347d2SRichard Henderson     if (r1 == 0) {
3055eaa3783bSRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2));
3056eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
30570b1347d2SRichard Henderson     } else if (r1 == r2) {
30580b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3059eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2));
30600b1347d2SRichard Henderson         tcg_gen_rotr_i32(t32, t32, cpu_sar);
3061eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
30620b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
30630b1347d2SRichard Henderson     } else {
30640b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
30650b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
30660b1347d2SRichard Henderson 
3067eaa3783bSRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1));
3068eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
30690b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3070eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
30710b1347d2SRichard Henderson 
30720b1347d2SRichard Henderson         tcg_temp_free_i64(t);
30730b1347d2SRichard Henderson         tcg_temp_free_i64(s);
30740b1347d2SRichard Henderson     }
30750b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
30760b1347d2SRichard Henderson 
30770b1347d2SRichard Henderson     /* Install the new nullification.  */
30780b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
30790b1347d2SRichard Henderson     if (c) {
30800b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
30810b1347d2SRichard Henderson     }
3082869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
30830b1347d2SRichard Henderson }
30840b1347d2SRichard Henderson 
3085869051eaSRichard Henderson static DisasJumpType trans_shrpw_imm(DisasContext *ctx, uint32_t insn,
30860b1347d2SRichard Henderson                                      const DisasInsn *di)
30870b1347d2SRichard Henderson {
30880b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
30890b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
30900b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
30910b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
30920b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
30930b1347d2SRichard Henderson     unsigned sa = 31 - cpos;
3094eaa3783bSRichard Henderson     TCGv_reg dest, t2;
30950b1347d2SRichard Henderson 
30960b1347d2SRichard Henderson     if (c) {
30970b1347d2SRichard Henderson         nullify_over(ctx);
30980b1347d2SRichard Henderson     }
30990b1347d2SRichard Henderson 
31000b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
31010b1347d2SRichard Henderson     t2 = load_gpr(ctx, r2);
31020b1347d2SRichard Henderson     if (r1 == r2) {
31030b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3104eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
31050b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3106eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
31070b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
31080b1347d2SRichard Henderson     } else if (r1 == 0) {
3109eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
31100b1347d2SRichard Henderson     } else {
3111eaa3783bSRichard Henderson         TCGv_reg t0 = tcg_temp_new();
3112eaa3783bSRichard Henderson         tcg_gen_extract_reg(t0, t2, sa, 32 - sa);
3113eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa);
31140b1347d2SRichard Henderson         tcg_temp_free(t0);
31150b1347d2SRichard Henderson     }
31160b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
31170b1347d2SRichard Henderson 
31180b1347d2SRichard Henderson     /* Install the new nullification.  */
31190b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
31200b1347d2SRichard Henderson     if (c) {
31210b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
31220b1347d2SRichard Henderson     }
3123869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
31240b1347d2SRichard Henderson }
31250b1347d2SRichard Henderson 
3126869051eaSRichard Henderson static DisasJumpType trans_extrw_sar(DisasContext *ctx, uint32_t insn,
31270b1347d2SRichard Henderson                                      const DisasInsn *di)
31280b1347d2SRichard Henderson {
31290b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
31300b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
31310b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
31320b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
31330b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
31340b1347d2SRichard Henderson     unsigned len = 32 - clen;
3135eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
31360b1347d2SRichard Henderson 
31370b1347d2SRichard Henderson     if (c) {
31380b1347d2SRichard Henderson         nullify_over(ctx);
31390b1347d2SRichard Henderson     }
31400b1347d2SRichard Henderson 
31410b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
31420b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
31430b1347d2SRichard Henderson     tmp = tcg_temp_new();
31440b1347d2SRichard Henderson 
31450b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3146eaa3783bSRichard Henderson     tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1);
31470b1347d2SRichard Henderson     if (is_se) {
3148eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3149eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
31500b1347d2SRichard Henderson     } else {
3151eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3152eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
31530b1347d2SRichard Henderson     }
31540b1347d2SRichard Henderson     tcg_temp_free(tmp);
31550b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
31560b1347d2SRichard Henderson 
31570b1347d2SRichard Henderson     /* Install the new nullification.  */
31580b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
31590b1347d2SRichard Henderson     if (c) {
31600b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
31610b1347d2SRichard Henderson     }
3162869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
31630b1347d2SRichard Henderson }
31640b1347d2SRichard Henderson 
3165869051eaSRichard Henderson static DisasJumpType trans_extrw_imm(DisasContext *ctx, uint32_t insn,
31660b1347d2SRichard Henderson                                      const DisasInsn *di)
31670b1347d2SRichard Henderson {
31680b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
31690b1347d2SRichard Henderson     unsigned pos = extract32(insn, 5, 5);
31700b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
31710b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
31720b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
31730b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
31740b1347d2SRichard Henderson     unsigned len = 32 - clen;
31750b1347d2SRichard Henderson     unsigned cpos = 31 - pos;
3176eaa3783bSRichard Henderson     TCGv_reg dest, src;
31770b1347d2SRichard Henderson 
31780b1347d2SRichard Henderson     if (c) {
31790b1347d2SRichard Henderson         nullify_over(ctx);
31800b1347d2SRichard Henderson     }
31810b1347d2SRichard Henderson 
31820b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
31830b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
31840b1347d2SRichard Henderson     if (is_se) {
3185eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
31860b1347d2SRichard Henderson     } else {
3187eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
31880b1347d2SRichard Henderson     }
31890b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
31900b1347d2SRichard Henderson 
31910b1347d2SRichard Henderson     /* Install the new nullification.  */
31920b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
31930b1347d2SRichard Henderson     if (c) {
31940b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
31950b1347d2SRichard Henderson     }
3196869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
31970b1347d2SRichard Henderson }
31980b1347d2SRichard Henderson 
31990b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = {
32000b1347d2SRichard Henderson     { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar },
32010b1347d2SRichard Henderson     { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm },
32020b1347d2SRichard Henderson     { 0xd0001000u, 0xfc001be0u, trans_extrw_sar },
32030b1347d2SRichard Henderson     { 0xd0001800u, 0xfc001800u, trans_extrw_imm },
32040b1347d2SRichard Henderson };
32050b1347d2SRichard Henderson 
3206869051eaSRichard Henderson static DisasJumpType trans_depw_imm_c(DisasContext *ctx, uint32_t insn,
32070b1347d2SRichard Henderson                                       const DisasInsn *di)
32080b1347d2SRichard Henderson {
32090b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
32100b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
32110b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
32120b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
3213eaa3783bSRichard Henderson     target_sreg val = low_sextract(insn, 16, 5);
32140b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
32150b1347d2SRichard Henderson     unsigned len = 32 - clen;
3216eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3217eaa3783bSRichard Henderson     TCGv_reg dest;
32180b1347d2SRichard Henderson 
32190b1347d2SRichard Henderson     if (c) {
32200b1347d2SRichard Henderson         nullify_over(ctx);
32210b1347d2SRichard Henderson     }
32220b1347d2SRichard Henderson     if (cpos + len > 32) {
32230b1347d2SRichard Henderson         len = 32 - cpos;
32240b1347d2SRichard Henderson     }
32250b1347d2SRichard Henderson 
32260b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
32270b1347d2SRichard Henderson     mask0 = deposit64(0, cpos, len, val);
32280b1347d2SRichard Henderson     mask1 = deposit64(-1, cpos, len, val);
32290b1347d2SRichard Henderson 
32300b1347d2SRichard Henderson     if (nz) {
3231eaa3783bSRichard Henderson         TCGv_reg src = load_gpr(ctx, rt);
32320b1347d2SRichard Henderson         if (mask1 != -1) {
3233eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
32340b1347d2SRichard Henderson             src = dest;
32350b1347d2SRichard Henderson         }
3236eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
32370b1347d2SRichard Henderson     } else {
3238eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
32390b1347d2SRichard Henderson     }
32400b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
32410b1347d2SRichard Henderson 
32420b1347d2SRichard Henderson     /* Install the new nullification.  */
32430b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
32440b1347d2SRichard Henderson     if (c) {
32450b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
32460b1347d2SRichard Henderson     }
3247869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
32480b1347d2SRichard Henderson }
32490b1347d2SRichard Henderson 
3250869051eaSRichard Henderson static DisasJumpType trans_depw_imm(DisasContext *ctx, uint32_t insn,
32510b1347d2SRichard Henderson                                     const DisasInsn *di)
32520b1347d2SRichard Henderson {
32530b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
32540b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
32550b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
32560b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
32570b1347d2SRichard Henderson     unsigned rr = extract32(insn, 16, 5);
32580b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
32590b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
32600b1347d2SRichard Henderson     unsigned len = 32 - clen;
3261eaa3783bSRichard Henderson     TCGv_reg dest, val;
32620b1347d2SRichard Henderson 
32630b1347d2SRichard Henderson     if (c) {
32640b1347d2SRichard Henderson         nullify_over(ctx);
32650b1347d2SRichard Henderson     }
32660b1347d2SRichard Henderson     if (cpos + len > 32) {
32670b1347d2SRichard Henderson         len = 32 - cpos;
32680b1347d2SRichard Henderson     }
32690b1347d2SRichard Henderson 
32700b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
32710b1347d2SRichard Henderson     val = load_gpr(ctx, rr);
32720b1347d2SRichard Henderson     if (rs == 0) {
3273eaa3783bSRichard Henderson         tcg_gen_deposit_z_reg(dest, val, cpos, len);
32740b1347d2SRichard Henderson     } else {
3275eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len);
32760b1347d2SRichard Henderson     }
32770b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
32780b1347d2SRichard Henderson 
32790b1347d2SRichard Henderson     /* Install the new nullification.  */
32800b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
32810b1347d2SRichard Henderson     if (c) {
32820b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
32830b1347d2SRichard Henderson     }
3284869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
32850b1347d2SRichard Henderson }
32860b1347d2SRichard Henderson 
3287869051eaSRichard Henderson static DisasJumpType trans_depw_sar(DisasContext *ctx, uint32_t insn,
32880b1347d2SRichard Henderson                                     const DisasInsn *di)
32890b1347d2SRichard Henderson {
32900b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
32910b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
32920b1347d2SRichard Henderson     unsigned i = extract32(insn, 12, 1);
32930b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
32940b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
32950b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
32960b1347d2SRichard Henderson     unsigned len = 32 - clen;
3297eaa3783bSRichard Henderson     TCGv_reg val, mask, tmp, shift, dest;
32980b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
32990b1347d2SRichard Henderson 
33000b1347d2SRichard Henderson     if (c) {
33010b1347d2SRichard Henderson         nullify_over(ctx);
33020b1347d2SRichard Henderson     }
33030b1347d2SRichard Henderson 
33040b1347d2SRichard Henderson     if (i) {
33050b1347d2SRichard Henderson         val = load_const(ctx, low_sextract(insn, 16, 5));
33060b1347d2SRichard Henderson     } else {
33070b1347d2SRichard Henderson         val = load_gpr(ctx, extract32(insn, 16, 5));
33080b1347d2SRichard Henderson     }
33090b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
33100b1347d2SRichard Henderson     shift = tcg_temp_new();
33110b1347d2SRichard Henderson     tmp = tcg_temp_new();
33120b1347d2SRichard Henderson 
33130b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3314eaa3783bSRichard Henderson     tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1);
33150b1347d2SRichard Henderson 
3316eaa3783bSRichard Henderson     mask = tcg_const_reg(msb + (msb - 1));
3317eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
33180b1347d2SRichard Henderson     if (rs) {
3319eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3320eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3321eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3322eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
33230b1347d2SRichard Henderson     } else {
3324eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
33250b1347d2SRichard Henderson     }
33260b1347d2SRichard Henderson     tcg_temp_free(shift);
33270b1347d2SRichard Henderson     tcg_temp_free(mask);
33280b1347d2SRichard Henderson     tcg_temp_free(tmp);
33290b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
33300b1347d2SRichard Henderson 
33310b1347d2SRichard Henderson     /* Install the new nullification.  */
33320b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
33330b1347d2SRichard Henderson     if (c) {
33340b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
33350b1347d2SRichard Henderson     }
3336869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
33370b1347d2SRichard Henderson }
33380b1347d2SRichard Henderson 
33390b1347d2SRichard Henderson static const DisasInsn table_depw[] = {
33400b1347d2SRichard Henderson     { 0xd4000000u, 0xfc000be0u, trans_depw_sar },
33410b1347d2SRichard Henderson     { 0xd4000800u, 0xfc001800u, trans_depw_imm },
33420b1347d2SRichard Henderson     { 0xd4001800u, 0xfc001800u, trans_depw_imm_c },
33430b1347d2SRichard Henderson };
33440b1347d2SRichard Henderson 
3345869051eaSRichard Henderson static DisasJumpType trans_be(DisasContext *ctx, uint32_t insn, bool is_l)
334698cd9ca7SRichard Henderson {
334798cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
334898cd9ca7SRichard Henderson     unsigned b = extract32(insn, 21, 5);
3349eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
335098cd9ca7SRichard Henderson 
335198cd9ca7SRichard Henderson     /* unsigned s = low_uextract(insn, 13, 3); */
335298cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
335398cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
335498cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
335598cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
335698cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
335798cd9ca7SRichard Henderson 
335898cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
335998cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
336098cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
336198cd9ca7SRichard Henderson     if (b == 0) {
336298cd9ca7SRichard Henderson         return do_dbranch(ctx, disp, is_l ? 31 : 0, n);
336398cd9ca7SRichard Henderson     } else {
3364eaa3783bSRichard Henderson         TCGv_reg tmp = get_temp(ctx);
3365eaa3783bSRichard Henderson         tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp);
336698cd9ca7SRichard Henderson         return do_ibranch(ctx, tmp, is_l ? 31 : 0, n);
336798cd9ca7SRichard Henderson     }
336898cd9ca7SRichard Henderson }
336998cd9ca7SRichard Henderson 
3370869051eaSRichard Henderson static DisasJumpType trans_bl(DisasContext *ctx, uint32_t insn,
337198cd9ca7SRichard Henderson                               const DisasInsn *di)
337298cd9ca7SRichard Henderson {
337398cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
337498cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3375eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
337698cd9ca7SRichard Henderson 
337798cd9ca7SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, disp), link, n);
337898cd9ca7SRichard Henderson }
337998cd9ca7SRichard Henderson 
3380869051eaSRichard Henderson static DisasJumpType trans_bl_long(DisasContext *ctx, uint32_t insn,
338198cd9ca7SRichard Henderson                                    const DisasInsn *di)
338298cd9ca7SRichard Henderson {
338398cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
3384eaa3783bSRichard Henderson     target_sreg disp = assemble_22(insn);
338598cd9ca7SRichard Henderson 
338698cd9ca7SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n);
338798cd9ca7SRichard Henderson }
338898cd9ca7SRichard Henderson 
3389869051eaSRichard Henderson static DisasJumpType trans_blr(DisasContext *ctx, uint32_t insn,
339098cd9ca7SRichard Henderson                                const DisasInsn *di)
339198cd9ca7SRichard Henderson {
339298cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
339398cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
339498cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3395eaa3783bSRichard Henderson     TCGv_reg tmp = get_temp(ctx);
339698cd9ca7SRichard Henderson 
3397eaa3783bSRichard Henderson     tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3);
3398eaa3783bSRichard Henderson     tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
339998cd9ca7SRichard Henderson     return do_ibranch(ctx, tmp, link, n);
340098cd9ca7SRichard Henderson }
340198cd9ca7SRichard Henderson 
3402869051eaSRichard Henderson static DisasJumpType trans_bv(DisasContext *ctx, uint32_t insn,
340398cd9ca7SRichard Henderson                               const DisasInsn *di)
340498cd9ca7SRichard Henderson {
340598cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
340698cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
340798cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
3408eaa3783bSRichard Henderson     TCGv_reg dest;
340998cd9ca7SRichard Henderson 
341098cd9ca7SRichard Henderson     if (rx == 0) {
341198cd9ca7SRichard Henderson         dest = load_gpr(ctx, rb);
341298cd9ca7SRichard Henderson     } else {
341398cd9ca7SRichard Henderson         dest = get_temp(ctx);
3414eaa3783bSRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3);
3415eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb));
341698cd9ca7SRichard Henderson     }
341798cd9ca7SRichard Henderson     return do_ibranch(ctx, dest, 0, n);
341898cd9ca7SRichard Henderson }
341998cd9ca7SRichard Henderson 
3420869051eaSRichard Henderson static DisasJumpType trans_bve(DisasContext *ctx, uint32_t insn,
342198cd9ca7SRichard Henderson                                const DisasInsn *di)
342298cd9ca7SRichard Henderson {
342398cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
342498cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
342598cd9ca7SRichard Henderson     unsigned link = extract32(insn, 13, 1) ? 2 : 0;
342698cd9ca7SRichard Henderson 
342798cd9ca7SRichard Henderson     return do_ibranch(ctx, load_gpr(ctx, rb), link, n);
342898cd9ca7SRichard Henderson }
342998cd9ca7SRichard Henderson 
343098cd9ca7SRichard Henderson static const DisasInsn table_branch[] = {
343198cd9ca7SRichard Henderson     { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */
343298cd9ca7SRichard Henderson     { 0xe800a000u, 0xfc00e000u, trans_bl_long },
343398cd9ca7SRichard Henderson     { 0xe8004000u, 0xfc00fffdu, trans_blr },
343498cd9ca7SRichard Henderson     { 0xe800c000u, 0xfc00fffdu, trans_bv },
343598cd9ca7SRichard Henderson     { 0xe800d000u, 0xfc00dffcu, trans_bve },
343698cd9ca7SRichard Henderson };
343798cd9ca7SRichard Henderson 
3438869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0c(DisasContext *ctx, uint32_t insn,
3439ebe9383cSRichard Henderson                                       const DisasInsn *di)
3440ebe9383cSRichard Henderson {
3441ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3442ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3443eff235ebSPaolo Bonzini     return do_fop_wew(ctx, rt, ra, di->f.wew);
3444ebe9383cSRichard Henderson }
3445ebe9383cSRichard Henderson 
3446869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0e(DisasContext *ctx, uint32_t insn,
3447ebe9383cSRichard Henderson                                       const DisasInsn *di)
3448ebe9383cSRichard Henderson {
3449ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3450ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3451eff235ebSPaolo Bonzini     return do_fop_wew(ctx, rt, ra, di->f.wew);
3452ebe9383cSRichard Henderson }
3453ebe9383cSRichard Henderson 
3454869051eaSRichard Henderson static DisasJumpType trans_fop_ded(DisasContext *ctx, uint32_t insn,
3455ebe9383cSRichard Henderson                                    const DisasInsn *di)
3456ebe9383cSRichard Henderson {
3457ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3458ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3459eff235ebSPaolo Bonzini     return do_fop_ded(ctx, rt, ra, di->f.ded);
3460ebe9383cSRichard Henderson }
3461ebe9383cSRichard Henderson 
3462869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0c(DisasContext *ctx, uint32_t insn,
3463ebe9383cSRichard Henderson                                       const DisasInsn *di)
3464ebe9383cSRichard Henderson {
3465ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3466ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3467eff235ebSPaolo Bonzini     return do_fop_wed(ctx, rt, ra, di->f.wed);
3468ebe9383cSRichard Henderson }
3469ebe9383cSRichard Henderson 
3470869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0e(DisasContext *ctx, uint32_t insn,
3471ebe9383cSRichard Henderson                                       const DisasInsn *di)
3472ebe9383cSRichard Henderson {
3473ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3474ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3475eff235ebSPaolo Bonzini     return do_fop_wed(ctx, rt, ra, di->f.wed);
3476ebe9383cSRichard Henderson }
3477ebe9383cSRichard Henderson 
3478869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0c(DisasContext *ctx, uint32_t insn,
3479ebe9383cSRichard Henderson                                       const DisasInsn *di)
3480ebe9383cSRichard Henderson {
3481ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3482ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3483eff235ebSPaolo Bonzini     return do_fop_dew(ctx, rt, ra, di->f.dew);
3484ebe9383cSRichard Henderson }
3485ebe9383cSRichard Henderson 
3486869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0e(DisasContext *ctx, uint32_t insn,
3487ebe9383cSRichard Henderson                                       const DisasInsn *di)
3488ebe9383cSRichard Henderson {
3489ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3490ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3491eff235ebSPaolo Bonzini     return do_fop_dew(ctx, rt, ra, di->f.dew);
3492ebe9383cSRichard Henderson }
3493ebe9383cSRichard Henderson 
3494869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0c(DisasContext *ctx, uint32_t insn,
3495ebe9383cSRichard Henderson                                        const DisasInsn *di)
3496ebe9383cSRichard Henderson {
3497ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3498ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3499ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3500eff235ebSPaolo Bonzini     return do_fop_weww(ctx, rt, ra, rb, di->f.weww);
3501ebe9383cSRichard Henderson }
3502ebe9383cSRichard Henderson 
3503869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0e(DisasContext *ctx, uint32_t insn,
3504ebe9383cSRichard Henderson                                        const DisasInsn *di)
3505ebe9383cSRichard Henderson {
3506ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3507ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3508ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3509eff235ebSPaolo Bonzini     return do_fop_weww(ctx, rt, ra, rb, di->f.weww);
3510ebe9383cSRichard Henderson }
3511ebe9383cSRichard Henderson 
3512869051eaSRichard Henderson static DisasJumpType trans_fop_dedd(DisasContext *ctx, uint32_t insn,
3513ebe9383cSRichard Henderson                                     const DisasInsn *di)
3514ebe9383cSRichard Henderson {
3515ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3516ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3517ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3518eff235ebSPaolo Bonzini     return do_fop_dedd(ctx, rt, ra, rb, di->f.dedd);
3519ebe9383cSRichard Henderson }
3520ebe9383cSRichard Henderson 
3521ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3522ebe9383cSRichard Henderson {
3523ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3524ebe9383cSRichard Henderson }
3525ebe9383cSRichard Henderson 
3526ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3527ebe9383cSRichard Henderson {
3528ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
3529ebe9383cSRichard Henderson }
3530ebe9383cSRichard Henderson 
3531ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3532ebe9383cSRichard Henderson {
3533ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
3534ebe9383cSRichard Henderson }
3535ebe9383cSRichard Henderson 
3536ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3537ebe9383cSRichard Henderson {
3538ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
3539ebe9383cSRichard Henderson }
3540ebe9383cSRichard Henderson 
3541ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3542ebe9383cSRichard Henderson {
3543ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
3544ebe9383cSRichard Henderson }
3545ebe9383cSRichard Henderson 
3546ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3547ebe9383cSRichard Henderson {
3548ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
3549ebe9383cSRichard Henderson }
3550ebe9383cSRichard Henderson 
3551ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3552ebe9383cSRichard Henderson {
3553ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
3554ebe9383cSRichard Henderson }
3555ebe9383cSRichard Henderson 
3556ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3557ebe9383cSRichard Henderson {
3558ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
3559ebe9383cSRichard Henderson }
3560ebe9383cSRichard Henderson 
3561869051eaSRichard Henderson static DisasJumpType do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb,
3562ebe9383cSRichard Henderson                                unsigned y, unsigned c)
3563ebe9383cSRichard Henderson {
3564ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
3565ebe9383cSRichard Henderson 
3566ebe9383cSRichard Henderson     nullify_over(ctx);
3567ebe9383cSRichard Henderson 
3568ebe9383cSRichard Henderson     ta = load_frw0_i32(ra);
3569ebe9383cSRichard Henderson     tb = load_frw0_i32(rb);
3570ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
3571ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
3572ebe9383cSRichard Henderson 
3573ebe9383cSRichard Henderson     gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc);
3574ebe9383cSRichard Henderson 
3575ebe9383cSRichard Henderson     tcg_temp_free_i32(ta);
3576ebe9383cSRichard Henderson     tcg_temp_free_i32(tb);
3577ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3578ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3579ebe9383cSRichard Henderson 
3580869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3581ebe9383cSRichard Henderson }
3582ebe9383cSRichard Henderson 
3583869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn,
3584ebe9383cSRichard Henderson                                      const DisasInsn *di)
3585ebe9383cSRichard Henderson {
3586ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3587ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3588ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3589ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3590ebe9383cSRichard Henderson     return do_fcmp_s(ctx, ra, rb, y, c);
3591ebe9383cSRichard Henderson }
3592ebe9383cSRichard Henderson 
3593869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn,
3594ebe9383cSRichard Henderson                                      const DisasInsn *di)
3595ebe9383cSRichard Henderson {
3596ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3597ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3598ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3599ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3600ebe9383cSRichard Henderson     return do_fcmp_s(ctx, ra, rb, y, c);
3601ebe9383cSRichard Henderson }
3602ebe9383cSRichard Henderson 
3603869051eaSRichard Henderson static DisasJumpType trans_fcmp_d(DisasContext *ctx, uint32_t insn,
3604ebe9383cSRichard Henderson                                   const DisasInsn *di)
3605ebe9383cSRichard Henderson {
3606ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3607ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3608ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3609ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3610ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
3611ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
3612ebe9383cSRichard Henderson 
3613ebe9383cSRichard Henderson     nullify_over(ctx);
3614ebe9383cSRichard Henderson 
3615ebe9383cSRichard Henderson     ta = load_frd0(ra);
3616ebe9383cSRichard Henderson     tb = load_frd0(rb);
3617ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
3618ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
3619ebe9383cSRichard Henderson 
3620ebe9383cSRichard Henderson     gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc);
3621ebe9383cSRichard Henderson 
3622ebe9383cSRichard Henderson     tcg_temp_free_i64(ta);
3623ebe9383cSRichard Henderson     tcg_temp_free_i64(tb);
3624ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3625ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3626ebe9383cSRichard Henderson 
3627869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3628ebe9383cSRichard Henderson }
3629ebe9383cSRichard Henderson 
3630869051eaSRichard Henderson static DisasJumpType trans_ftest_t(DisasContext *ctx, uint32_t insn,
3631ebe9383cSRichard Henderson                                    const DisasInsn *di)
3632ebe9383cSRichard Henderson {
3633ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3634ebe9383cSRichard Henderson     unsigned cbit = (y ^ 1) - 1;
3635eaa3783bSRichard Henderson     TCGv_reg t;
3636ebe9383cSRichard Henderson 
3637ebe9383cSRichard Henderson     nullify_over(ctx);
3638ebe9383cSRichard Henderson 
3639ebe9383cSRichard Henderson     t = tcg_temp_new();
3640eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3641eaa3783bSRichard Henderson     tcg_gen_extract_reg(t, t, 21 - cbit, 1);
3642ebe9383cSRichard Henderson     ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3643ebe9383cSRichard Henderson     tcg_temp_free(t);
3644ebe9383cSRichard Henderson 
3645869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3646ebe9383cSRichard Henderson }
3647ebe9383cSRichard Henderson 
3648869051eaSRichard Henderson static DisasJumpType trans_ftest_q(DisasContext *ctx, uint32_t insn,
3649ebe9383cSRichard Henderson                                    const DisasInsn *di)
3650ebe9383cSRichard Henderson {
3651ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3652ebe9383cSRichard Henderson     int mask;
3653ebe9383cSRichard Henderson     bool inv = false;
3654eaa3783bSRichard Henderson     TCGv_reg t;
3655ebe9383cSRichard Henderson 
3656ebe9383cSRichard Henderson     nullify_over(ctx);
3657ebe9383cSRichard Henderson 
3658ebe9383cSRichard Henderson     t = tcg_temp_new();
3659eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3660ebe9383cSRichard Henderson 
3661ebe9383cSRichard Henderson     switch (c) {
3662ebe9383cSRichard Henderson     case 0: /* simple */
3663eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, 0x4000000);
3664ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3665ebe9383cSRichard Henderson         goto done;
3666ebe9383cSRichard Henderson     case 2: /* rej */
3667ebe9383cSRichard Henderson         inv = true;
3668ebe9383cSRichard Henderson         /* fallthru */
3669ebe9383cSRichard Henderson     case 1: /* acc */
3670ebe9383cSRichard Henderson         mask = 0x43ff800;
3671ebe9383cSRichard Henderson         break;
3672ebe9383cSRichard Henderson     case 6: /* rej8 */
3673ebe9383cSRichard Henderson         inv = true;
3674ebe9383cSRichard Henderson         /* fallthru */
3675ebe9383cSRichard Henderson     case 5: /* acc8 */
3676ebe9383cSRichard Henderson         mask = 0x43f8000;
3677ebe9383cSRichard Henderson         break;
3678ebe9383cSRichard Henderson     case 9: /* acc6 */
3679ebe9383cSRichard Henderson         mask = 0x43e0000;
3680ebe9383cSRichard Henderson         break;
3681ebe9383cSRichard Henderson     case 13: /* acc4 */
3682ebe9383cSRichard Henderson         mask = 0x4380000;
3683ebe9383cSRichard Henderson         break;
3684ebe9383cSRichard Henderson     case 17: /* acc2 */
3685ebe9383cSRichard Henderson         mask = 0x4200000;
3686ebe9383cSRichard Henderson         break;
3687ebe9383cSRichard Henderson     default:
3688ebe9383cSRichard Henderson         return gen_illegal(ctx);
3689ebe9383cSRichard Henderson     }
3690ebe9383cSRichard Henderson     if (inv) {
3691eaa3783bSRichard Henderson         TCGv_reg c = load_const(ctx, mask);
3692eaa3783bSRichard Henderson         tcg_gen_or_reg(t, t, c);
3693ebe9383cSRichard Henderson         ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
3694ebe9383cSRichard Henderson     } else {
3695eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, mask);
3696ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
3697ebe9383cSRichard Henderson     }
3698ebe9383cSRichard Henderson  done:
3699869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3700ebe9383cSRichard Henderson }
3701ebe9383cSRichard Henderson 
3702869051eaSRichard Henderson static DisasJumpType trans_xmpyu(DisasContext *ctx, uint32_t insn,
3703ebe9383cSRichard Henderson                                  const DisasInsn *di)
3704ebe9383cSRichard Henderson {
3705ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3706ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3707ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3708ebe9383cSRichard Henderson     TCGv_i64 a, b;
3709ebe9383cSRichard Henderson 
3710ebe9383cSRichard Henderson     nullify_over(ctx);
3711ebe9383cSRichard Henderson 
3712ebe9383cSRichard Henderson     a = load_frw0_i64(ra);
3713ebe9383cSRichard Henderson     b = load_frw0_i64(rb);
3714ebe9383cSRichard Henderson     tcg_gen_mul_i64(a, a, b);
3715ebe9383cSRichard Henderson     save_frd(rt, a);
3716ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
3717ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
3718ebe9383cSRichard Henderson 
3719869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3720ebe9383cSRichard Henderson }
3721ebe9383cSRichard Henderson 
3722eff235ebSPaolo Bonzini #define FOP_DED  trans_fop_ded, .f.ded
3723eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd
3724ebe9383cSRichard Henderson 
3725eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0c, .f.wew
3726eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0c, .f.dew
3727eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0c, .f.wed
3728eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww
3729ebe9383cSRichard Henderson 
3730ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = {
3731ebe9383cSRichard Henderson     /* floating point class zero */
3732ebe9383cSRichard Henderson     { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s },
3733ebe9383cSRichard Henderson     { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s },
3734ebe9383cSRichard Henderson     { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s },
3735ebe9383cSRichard Henderson     { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s },
3736ebe9383cSRichard Henderson     { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s },
3737ebe9383cSRichard Henderson     { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s },
3738ebe9383cSRichard Henderson 
3739ebe9383cSRichard Henderson     { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
3740ebe9383cSRichard Henderson     { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
3741ebe9383cSRichard Henderson     { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
3742ebe9383cSRichard Henderson     { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
3743ebe9383cSRichard Henderson     { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
3744ebe9383cSRichard Henderson     { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
3745ebe9383cSRichard Henderson 
3746ebe9383cSRichard Henderson     /* floating point class three */
3747ebe9383cSRichard Henderson     { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s },
3748ebe9383cSRichard Henderson     { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s },
3749ebe9383cSRichard Henderson     { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s },
3750ebe9383cSRichard Henderson     { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s },
3751ebe9383cSRichard Henderson 
3752ebe9383cSRichard Henderson     { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
3753ebe9383cSRichard Henderson     { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
3754ebe9383cSRichard Henderson     { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
3755ebe9383cSRichard Henderson     { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
3756ebe9383cSRichard Henderson 
3757ebe9383cSRichard Henderson     /* floating point class one */
3758ebe9383cSRichard Henderson     /* float/float */
3759ebe9383cSRichard Henderson     { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s },
3760ebe9383cSRichard Henderson     { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d },
3761ebe9383cSRichard Henderson     /* int/float */
3762ebe9383cSRichard Henderson     { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s },
3763ebe9383cSRichard Henderson     { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s },
3764ebe9383cSRichard Henderson     { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d },
3765ebe9383cSRichard Henderson     { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
3766ebe9383cSRichard Henderson     /* float/int */
3767ebe9383cSRichard Henderson     { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w },
3768ebe9383cSRichard Henderson     { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w },
3769ebe9383cSRichard Henderson     { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw },
3770ebe9383cSRichard Henderson     { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
3771ebe9383cSRichard Henderson     /* float/int truncate */
3772ebe9383cSRichard Henderson     { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w },
3773ebe9383cSRichard Henderson     { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w },
3774ebe9383cSRichard Henderson     { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw },
3775ebe9383cSRichard Henderson     { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
3776ebe9383cSRichard Henderson     /* uint/float */
3777ebe9383cSRichard Henderson     { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s },
3778ebe9383cSRichard Henderson     { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s },
3779ebe9383cSRichard Henderson     { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d },
3780ebe9383cSRichard Henderson     { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
3781ebe9383cSRichard Henderson     /* float/uint */
3782ebe9383cSRichard Henderson     { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw },
3783ebe9383cSRichard Henderson     { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw },
3784ebe9383cSRichard Henderson     { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw },
3785ebe9383cSRichard Henderson     { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
3786ebe9383cSRichard Henderson     /* float/uint truncate */
3787ebe9383cSRichard Henderson     { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw },
3788ebe9383cSRichard Henderson     { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw },
3789ebe9383cSRichard Henderson     { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw },
3790ebe9383cSRichard Henderson     { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
3791ebe9383cSRichard Henderson 
3792ebe9383cSRichard Henderson     /* floating point class two */
3793ebe9383cSRichard Henderson     { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c },
3794ebe9383cSRichard Henderson     { 0x30000c00, 0xfc001fe0, trans_fcmp_d },
3795ebe9383cSRichard Henderson     { 0x30002420, 0xffffffe0, trans_ftest_q },
3796ebe9383cSRichard Henderson     { 0x30000420, 0xffff1fff, trans_ftest_t },
3797ebe9383cSRichard Henderson 
3798ebe9383cSRichard Henderson     /* FID.  Note that ra == rt == 0, which via fcpy puts 0 into fr0.
3799ebe9383cSRichard Henderson        This is machine/revision == 0, which is reserved for simulator.  */
3800ebe9383cSRichard Henderson     { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s },
3801ebe9383cSRichard Henderson };
3802ebe9383cSRichard Henderson 
3803ebe9383cSRichard Henderson #undef FOP_WEW
3804ebe9383cSRichard Henderson #undef FOP_DEW
3805ebe9383cSRichard Henderson #undef FOP_WED
3806ebe9383cSRichard Henderson #undef FOP_WEWW
3807eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0e, .f.wew
3808eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0e, .f.dew
3809eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0e, .f.wed
3810eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww
3811ebe9383cSRichard Henderson 
3812ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = {
3813ebe9383cSRichard Henderson     /* floating point class zero */
3814ebe9383cSRichard Henderson     { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s },
3815ebe9383cSRichard Henderson     { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s },
3816ebe9383cSRichard Henderson     { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s },
3817ebe9383cSRichard Henderson     { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s },
3818ebe9383cSRichard Henderson     { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s },
3819ebe9383cSRichard Henderson     { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s },
3820ebe9383cSRichard Henderson 
3821ebe9383cSRichard Henderson     { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
3822ebe9383cSRichard Henderson     { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
3823ebe9383cSRichard Henderson     { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
3824ebe9383cSRichard Henderson     { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
3825ebe9383cSRichard Henderson     { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
3826ebe9383cSRichard Henderson     { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
3827ebe9383cSRichard Henderson 
3828ebe9383cSRichard Henderson     /* floating point class three */
3829ebe9383cSRichard Henderson     { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s },
3830ebe9383cSRichard Henderson     { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s },
3831ebe9383cSRichard Henderson     { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s },
3832ebe9383cSRichard Henderson     { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s },
3833ebe9383cSRichard Henderson 
3834ebe9383cSRichard Henderson     { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
3835ebe9383cSRichard Henderson     { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
3836ebe9383cSRichard Henderson     { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
3837ebe9383cSRichard Henderson     { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
3838ebe9383cSRichard Henderson 
3839ebe9383cSRichard Henderson     { 0x38004700, 0xfc00ef60, trans_xmpyu },
3840ebe9383cSRichard Henderson 
3841ebe9383cSRichard Henderson     /* floating point class one */
3842ebe9383cSRichard Henderson     /* float/float */
3843ebe9383cSRichard Henderson     { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s },
3844ebe9383cSRichard Henderson     { 0x38002200, 0xfc1fffc0, FOP_DEW = gen_helper_fcnv_s_d },
3845ebe9383cSRichard Henderson     /* int/float */
3846ebe9383cSRichard Henderson     { 0x38008200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_w_s },
3847ebe9383cSRichard Henderson     { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s },
3848ebe9383cSRichard Henderson     { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d },
3849ebe9383cSRichard Henderson     { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
3850ebe9383cSRichard Henderson     /* float/int */
3851ebe9383cSRichard Henderson     { 0x38010200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_w },
3852ebe9383cSRichard Henderson     { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w },
3853ebe9383cSRichard Henderson     { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw },
3854ebe9383cSRichard Henderson     { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
3855ebe9383cSRichard Henderson     /* float/int truncate */
3856ebe9383cSRichard Henderson     { 0x38018200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_w },
3857ebe9383cSRichard Henderson     { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w },
3858ebe9383cSRichard Henderson     { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw },
3859ebe9383cSRichard Henderson     { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
3860ebe9383cSRichard Henderson     /* uint/float */
3861ebe9383cSRichard Henderson     { 0x38028200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_uw_s },
3862ebe9383cSRichard Henderson     { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s },
3863ebe9383cSRichard Henderson     { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d },
3864ebe9383cSRichard Henderson     { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
3865ebe9383cSRichard Henderson     /* float/uint */
3866ebe9383cSRichard Henderson     { 0x38030200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_uw },
3867ebe9383cSRichard Henderson     { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw },
3868ebe9383cSRichard Henderson     { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw },
3869ebe9383cSRichard Henderson     { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
3870ebe9383cSRichard Henderson     /* float/uint truncate */
3871ebe9383cSRichard Henderson     { 0x38038200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_uw },
3872ebe9383cSRichard Henderson     { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw },
3873ebe9383cSRichard Henderson     { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw },
3874ebe9383cSRichard Henderson     { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
3875ebe9383cSRichard Henderson 
3876ebe9383cSRichard Henderson     /* floating point class two */
3877ebe9383cSRichard Henderson     { 0x38000400, 0xfc000f60, trans_fcmp_s_0e },
3878ebe9383cSRichard Henderson     { 0x38000c00, 0xfc001fe0, trans_fcmp_d },
3879ebe9383cSRichard Henderson };
3880ebe9383cSRichard Henderson 
3881ebe9383cSRichard Henderson #undef FOP_WEW
3882ebe9383cSRichard Henderson #undef FOP_DEW
3883ebe9383cSRichard Henderson #undef FOP_WED
3884ebe9383cSRichard Henderson #undef FOP_WEWW
3885ebe9383cSRichard Henderson #undef FOP_DED
3886ebe9383cSRichard Henderson #undef FOP_DEDD
3887ebe9383cSRichard Henderson 
3888ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
3889ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
3890ebe9383cSRichard Henderson {
3891ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
3892ebe9383cSRichard Henderson }
3893ebe9383cSRichard Henderson 
3894869051eaSRichard Henderson static DisasJumpType trans_fmpyadd(DisasContext *ctx,
3895869051eaSRichard Henderson                                    uint32_t insn, bool is_sub)
3896ebe9383cSRichard Henderson {
3897ebe9383cSRichard Henderson     unsigned tm = extract32(insn, 0, 5);
3898ebe9383cSRichard Henderson     unsigned f = extract32(insn, 5, 1);
3899ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 6, 5);
3900ebe9383cSRichard Henderson     unsigned ta = extract32(insn, 11, 5);
3901ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
3902ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
3903ebe9383cSRichard Henderson 
3904ebe9383cSRichard Henderson     nullify_over(ctx);
3905ebe9383cSRichard Henderson 
3906ebe9383cSRichard Henderson     /* Independent multiply & add/sub, with undefined behaviour
3907ebe9383cSRichard Henderson        if outputs overlap inputs.  */
3908ebe9383cSRichard Henderson     if (f == 0) {
3909ebe9383cSRichard Henderson         tm = fmpyadd_s_reg(tm);
3910ebe9383cSRichard Henderson         ra = fmpyadd_s_reg(ra);
3911ebe9383cSRichard Henderson         ta = fmpyadd_s_reg(ta);
3912ebe9383cSRichard Henderson         rm2 = fmpyadd_s_reg(rm2);
3913ebe9383cSRichard Henderson         rm1 = fmpyadd_s_reg(rm1);
3914ebe9383cSRichard Henderson         do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
3915ebe9383cSRichard Henderson         do_fop_weww(ctx, ta, ta, ra,
3916ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
3917ebe9383cSRichard Henderson     } else {
3918ebe9383cSRichard Henderson         do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d);
3919ebe9383cSRichard Henderson         do_fop_dedd(ctx, ta, ta, ra,
3920ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
3921ebe9383cSRichard Henderson     }
3922ebe9383cSRichard Henderson 
3923869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3924ebe9383cSRichard Henderson }
3925ebe9383cSRichard Henderson 
3926869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn,
3927ebe9383cSRichard Henderson                                       const DisasInsn *di)
3928ebe9383cSRichard Henderson {
3929ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3930ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
3931ebe9383cSRichard Henderson     unsigned rm1 = assemble_ra64(insn);
3932ebe9383cSRichard Henderson     unsigned rm2 = assemble_rb64(insn);
3933ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
3934ebe9383cSRichard Henderson     TCGv_i32 a, b, c;
3935ebe9383cSRichard Henderson 
3936ebe9383cSRichard Henderson     nullify_over(ctx);
3937ebe9383cSRichard Henderson     a = load_frw0_i32(rm1);
3938ebe9383cSRichard Henderson     b = load_frw0_i32(rm2);
3939ebe9383cSRichard Henderson     c = load_frw0_i32(ra3);
3940ebe9383cSRichard Henderson 
3941ebe9383cSRichard Henderson     if (neg) {
3942ebe9383cSRichard Henderson         gen_helper_fmpynfadd_s(a, cpu_env, a, b, c);
3943ebe9383cSRichard Henderson     } else {
3944ebe9383cSRichard Henderson         gen_helper_fmpyfadd_s(a, cpu_env, a, b, c);
3945ebe9383cSRichard Henderson     }
3946ebe9383cSRichard Henderson 
3947ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
3948ebe9383cSRichard Henderson     tcg_temp_free_i32(c);
3949ebe9383cSRichard Henderson     save_frw_i32(rt, a);
3950ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
3951869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3952ebe9383cSRichard Henderson }
3953ebe9383cSRichard Henderson 
3954869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn,
3955ebe9383cSRichard Henderson                                       const DisasInsn *di)
3956ebe9383cSRichard Henderson {
3957ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3958ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
3959ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
3960ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
3961ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
3962ebe9383cSRichard Henderson     TCGv_i64 a, b, c;
3963ebe9383cSRichard Henderson 
3964ebe9383cSRichard Henderson     nullify_over(ctx);
3965ebe9383cSRichard Henderson     a = load_frd0(rm1);
3966ebe9383cSRichard Henderson     b = load_frd0(rm2);
3967ebe9383cSRichard Henderson     c = load_frd0(ra3);
3968ebe9383cSRichard Henderson 
3969ebe9383cSRichard Henderson     if (neg) {
3970ebe9383cSRichard Henderson         gen_helper_fmpynfadd_d(a, cpu_env, a, b, c);
3971ebe9383cSRichard Henderson     } else {
3972ebe9383cSRichard Henderson         gen_helper_fmpyfadd_d(a, cpu_env, a, b, c);
3973ebe9383cSRichard Henderson     }
3974ebe9383cSRichard Henderson 
3975ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
3976ebe9383cSRichard Henderson     tcg_temp_free_i64(c);
3977ebe9383cSRichard Henderson     save_frd(rt, a);
3978ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
3979869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3980ebe9383cSRichard Henderson }
3981ebe9383cSRichard Henderson 
3982ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = {
3983ebe9383cSRichard Henderson     { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s },
3984ebe9383cSRichard Henderson     { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d }
3985ebe9383cSRichard Henderson };
3986ebe9383cSRichard Henderson 
3987869051eaSRichard Henderson static DisasJumpType translate_table_int(DisasContext *ctx, uint32_t insn,
398861766fe9SRichard Henderson                                          const DisasInsn table[], size_t n)
398961766fe9SRichard Henderson {
399061766fe9SRichard Henderson     size_t i;
399161766fe9SRichard Henderson     for (i = 0; i < n; ++i) {
399261766fe9SRichard Henderson         if ((insn & table[i].mask) == table[i].insn) {
399361766fe9SRichard Henderson             return table[i].trans(ctx, insn, &table[i]);
399461766fe9SRichard Henderson         }
399561766fe9SRichard Henderson     }
399661766fe9SRichard Henderson     return gen_illegal(ctx);
399761766fe9SRichard Henderson }
399861766fe9SRichard Henderson 
399961766fe9SRichard Henderson #define translate_table(ctx, insn, table) \
400061766fe9SRichard Henderson     translate_table_int(ctx, insn, table, ARRAY_SIZE(table))
400161766fe9SRichard Henderson 
4002869051eaSRichard Henderson static DisasJumpType translate_one(DisasContext *ctx, uint32_t insn)
400361766fe9SRichard Henderson {
400461766fe9SRichard Henderson     uint32_t opc = extract32(insn, 26, 6);
400561766fe9SRichard Henderson 
400661766fe9SRichard Henderson     switch (opc) {
400798a9cb79SRichard Henderson     case 0x00: /* system op */
400898a9cb79SRichard Henderson         return translate_table(ctx, insn, table_system);
400998a9cb79SRichard Henderson     case 0x01:
401098a9cb79SRichard Henderson         return translate_table(ctx, insn, table_mem_mgmt);
4011b2167459SRichard Henderson     case 0x02:
4012b2167459SRichard Henderson         return translate_table(ctx, insn, table_arith_log);
401396d6407fSRichard Henderson     case 0x03:
401496d6407fSRichard Henderson         return translate_table(ctx, insn, table_index_mem);
4015ebe9383cSRichard Henderson     case 0x06:
4016ebe9383cSRichard Henderson         return trans_fmpyadd(ctx, insn, false);
4017b2167459SRichard Henderson     case 0x08:
4018b2167459SRichard Henderson         return trans_ldil(ctx, insn);
401996d6407fSRichard Henderson     case 0x09:
402096d6407fSRichard Henderson         return trans_copr_w(ctx, insn);
4021b2167459SRichard Henderson     case 0x0A:
4022b2167459SRichard Henderson         return trans_addil(ctx, insn);
402396d6407fSRichard Henderson     case 0x0B:
402496d6407fSRichard Henderson         return trans_copr_dw(ctx, insn);
4025ebe9383cSRichard Henderson     case 0x0C:
4026ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_float_0c);
4027b2167459SRichard Henderson     case 0x0D:
4028b2167459SRichard Henderson         return trans_ldo(ctx, insn);
4029ebe9383cSRichard Henderson     case 0x0E:
4030ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_float_0e);
403196d6407fSRichard Henderson 
403296d6407fSRichard Henderson     case 0x10:
403396d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_UB);
403496d6407fSRichard Henderson     case 0x11:
403596d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_TEUW);
403696d6407fSRichard Henderson     case 0x12:
403796d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_TEUL);
403896d6407fSRichard Henderson     case 0x13:
403996d6407fSRichard Henderson         return trans_load(ctx, insn, true, MO_TEUL);
404096d6407fSRichard Henderson     case 0x16:
404196d6407fSRichard Henderson         return trans_fload_mod(ctx, insn);
404296d6407fSRichard Henderson     case 0x17:
404396d6407fSRichard Henderson         return trans_load_w(ctx, insn);
404496d6407fSRichard Henderson     case 0x18:
404596d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_UB);
404696d6407fSRichard Henderson     case 0x19:
404796d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_TEUW);
404896d6407fSRichard Henderson     case 0x1A:
404996d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_TEUL);
405096d6407fSRichard Henderson     case 0x1B:
405196d6407fSRichard Henderson         return trans_store(ctx, insn, true, MO_TEUL);
405296d6407fSRichard Henderson     case 0x1E:
405396d6407fSRichard Henderson         return trans_fstore_mod(ctx, insn);
405496d6407fSRichard Henderson     case 0x1F:
405596d6407fSRichard Henderson         return trans_store_w(ctx, insn);
405696d6407fSRichard Henderson 
405798cd9ca7SRichard Henderson     case 0x20:
405898cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, false, false);
405998cd9ca7SRichard Henderson     case 0x21:
406098cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, true, false);
406198cd9ca7SRichard Henderson     case 0x22:
406298cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, false, false);
406398cd9ca7SRichard Henderson     case 0x23:
406498cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, true, false);
4065b2167459SRichard Henderson     case 0x24:
4066b2167459SRichard Henderson         return trans_cmpiclr(ctx, insn);
4067b2167459SRichard Henderson     case 0x25:
4068b2167459SRichard Henderson         return trans_subi(ctx, insn);
4069ebe9383cSRichard Henderson     case 0x26:
4070ebe9383cSRichard Henderson         return trans_fmpyadd(ctx, insn, true);
407198cd9ca7SRichard Henderson     case 0x27:
407298cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, false, true);
407398cd9ca7SRichard Henderson     case 0x28:
407498cd9ca7SRichard Henderson         return trans_addb(ctx, insn, true, false);
407598cd9ca7SRichard Henderson     case 0x29:
407698cd9ca7SRichard Henderson         return trans_addb(ctx, insn, true, true);
407798cd9ca7SRichard Henderson     case 0x2A:
407898cd9ca7SRichard Henderson         return trans_addb(ctx, insn, false, false);
407998cd9ca7SRichard Henderson     case 0x2B:
408098cd9ca7SRichard Henderson         return trans_addb(ctx, insn, false, true);
4081b2167459SRichard Henderson     case 0x2C:
4082b2167459SRichard Henderson     case 0x2D:
4083b2167459SRichard Henderson         return trans_addi(ctx, insn);
4084ebe9383cSRichard Henderson     case 0x2E:
4085ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_fp_fused);
408698cd9ca7SRichard Henderson     case 0x2F:
408798cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, false, true);
408896d6407fSRichard Henderson 
408998cd9ca7SRichard Henderson     case 0x30:
409098cd9ca7SRichard Henderson     case 0x31:
409198cd9ca7SRichard Henderson         return trans_bb(ctx, insn);
409298cd9ca7SRichard Henderson     case 0x32:
409398cd9ca7SRichard Henderson         return trans_movb(ctx, insn, false);
409498cd9ca7SRichard Henderson     case 0x33:
409598cd9ca7SRichard Henderson         return trans_movb(ctx, insn, true);
40960b1347d2SRichard Henderson     case 0x34:
40970b1347d2SRichard Henderson         return translate_table(ctx, insn, table_sh_ex);
40980b1347d2SRichard Henderson     case 0x35:
40990b1347d2SRichard Henderson         return translate_table(ctx, insn, table_depw);
410098cd9ca7SRichard Henderson     case 0x38:
410198cd9ca7SRichard Henderson         return trans_be(ctx, insn, false);
410298cd9ca7SRichard Henderson     case 0x39:
410398cd9ca7SRichard Henderson         return trans_be(ctx, insn, true);
410498cd9ca7SRichard Henderson     case 0x3A:
410598cd9ca7SRichard Henderson         return translate_table(ctx, insn, table_branch);
410696d6407fSRichard Henderson 
410796d6407fSRichard Henderson     case 0x04: /* spopn */
410896d6407fSRichard Henderson     case 0x05: /* diag */
410996d6407fSRichard Henderson     case 0x0F: /* product specific */
411096d6407fSRichard Henderson         break;
411196d6407fSRichard Henderson 
411296d6407fSRichard Henderson     case 0x07: /* unassigned */
411396d6407fSRichard Henderson     case 0x15: /* unassigned */
411496d6407fSRichard Henderson     case 0x1D: /* unassigned */
411596d6407fSRichard Henderson     case 0x37: /* unassigned */
411696d6407fSRichard Henderson     case 0x3F: /* unassigned */
411761766fe9SRichard Henderson     default:
411861766fe9SRichard Henderson         break;
411961766fe9SRichard Henderson     }
412061766fe9SRichard Henderson     return gen_illegal(ctx);
412161766fe9SRichard Henderson }
412261766fe9SRichard Henderson 
412351b061fbSRichard Henderson static int hppa_tr_init_disas_context(DisasContextBase *dcbase,
412451b061fbSRichard Henderson                                       CPUState *cs, int max_insns)
412561766fe9SRichard Henderson {
412651b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4127f764718dSRichard Henderson     int bound;
412861766fe9SRichard Henderson 
412951b061fbSRichard Henderson     ctx->cs = cs;
41303d68ee7bSRichard Henderson 
41313d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
41323d68ee7bSRichard Henderson     ctx->privilege = MMU_USER_IDX;
41333d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
41343d68ee7bSRichard Henderson #else
41353d68ee7bSRichard Henderson     ctx->privilege = ctx->base.pc_first & 3;
41363d68ee7bSRichard Henderson     ctx->mmu_idx = (ctx->base.tb->flags & PSW_D
41373d68ee7bSRichard Henderson                     ? ctx->privilege : MMU_PHYS_IDX);
41383d68ee7bSRichard Henderson #endif
41393d68ee7bSRichard Henderson     ctx->iaoq_f = ctx->base.pc_first;
41403d68ee7bSRichard Henderson     ctx->iaoq_b = ctx->base.tb->cs_base;
41413d68ee7bSRichard Henderson     ctx->base.pc_first &= -4;
41423d68ee7bSRichard Henderson 
414351b061fbSRichard Henderson     ctx->iaoq_n = -1;
4144f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
414561766fe9SRichard Henderson 
41463d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
41473d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
41483d68ee7bSRichard Henderson     bound = MIN(max_insns, bound);
41493d68ee7bSRichard Henderson 
415051b061fbSRichard Henderson     ctx->ntemps = 0;
4151f764718dSRichard Henderson     memset(ctx->temps, 0, sizeof(ctx->temps));
415261766fe9SRichard Henderson 
41533d68ee7bSRichard Henderson     return bound;
415461766fe9SRichard Henderson }
415561766fe9SRichard Henderson 
415651b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
415751b061fbSRichard Henderson {
415851b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
415961766fe9SRichard Henderson 
41603d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
416151b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
416251b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
41633d68ee7bSRichard Henderson     if (ctx->base.tb->flags & PSW_N) {
416451b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
416551b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4166129e9cc3SRichard Henderson     }
416751b061fbSRichard Henderson     ctx->null_lab = NULL;
416861766fe9SRichard Henderson }
416961766fe9SRichard Henderson 
417051b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
417151b061fbSRichard Henderson {
417251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
417351b061fbSRichard Henderson 
417451b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
417551b061fbSRichard Henderson }
417651b061fbSRichard Henderson 
417751b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs,
417851b061fbSRichard Henderson                                       const CPUBreakpoint *bp)
417951b061fbSRichard Henderson {
418051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
418151b061fbSRichard Henderson 
418251b061fbSRichard Henderson     ctx->base.is_jmp = gen_excp(ctx, EXCP_DEBUG);
41833d68ee7bSRichard Henderson     ctx->base.pc_next = (ctx->iaoq_f & -4) + 4;
418451b061fbSRichard Henderson     return true;
418551b061fbSRichard Henderson }
418651b061fbSRichard Henderson 
418751b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
418851b061fbSRichard Henderson {
418951b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
419051b061fbSRichard Henderson     CPUHPPAState *env = cs->env_ptr;
419151b061fbSRichard Henderson     DisasJumpType ret;
419251b061fbSRichard Henderson     int i, n;
419351b061fbSRichard Henderson 
419451b061fbSRichard Henderson     /* Execute one insn.  */
4195ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
419651b061fbSRichard Henderson     if (ctx->iaoq_f < TARGET_PAGE_SIZE) {
419751b061fbSRichard Henderson         ret = do_page_zero(ctx);
4198869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4199ba1d0b44SRichard Henderson     } else
4200ba1d0b44SRichard Henderson #endif
4201ba1d0b44SRichard Henderson     {
420261766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
420361766fe9SRichard Henderson            the page permissions for execute.  */
42043d68ee7bSRichard Henderson         uint32_t insn = cpu_ldl_code(env, ctx->iaoq_f & -4);
420561766fe9SRichard Henderson 
420661766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
420761766fe9SRichard Henderson            This will be overwritten by a branch.  */
420851b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
420951b061fbSRichard Henderson             ctx->iaoq_n = -1;
421051b061fbSRichard Henderson             ctx->iaoq_n_var = get_temp(ctx);
4211eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
421261766fe9SRichard Henderson         } else {
421351b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4214f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
421561766fe9SRichard Henderson         }
421661766fe9SRichard Henderson 
421751b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
421851b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4219869051eaSRichard Henderson             ret = DISAS_NEXT;
4220129e9cc3SRichard Henderson         } else {
422151b061fbSRichard Henderson             ret = translate_one(ctx, insn);
422251b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4223129e9cc3SRichard Henderson         }
422461766fe9SRichard Henderson     }
422561766fe9SRichard Henderson 
422651b061fbSRichard Henderson     /* Free any temporaries allocated.  */
422751b061fbSRichard Henderson     for (i = 0, n = ctx->ntemps; i < n; ++i) {
422851b061fbSRichard Henderson         tcg_temp_free(ctx->temps[i]);
4229f764718dSRichard Henderson         ctx->temps[i] = NULL;
423061766fe9SRichard Henderson     }
423151b061fbSRichard Henderson     ctx->ntemps = 0;
423261766fe9SRichard Henderson 
42333d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
42343d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
423551b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
423651b061fbSRichard Henderson         if (ctx->null_cond.c == TCG_COND_NEVER
423751b061fbSRichard Henderson             || ctx->null_cond.c == TCG_COND_ALWAYS) {
423851b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
423951b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
4240869051eaSRichard Henderson             ret = DISAS_NORETURN;
4241129e9cc3SRichard Henderson         } else {
4242869051eaSRichard Henderson             ret = DISAS_IAQ_N_STALE;
424361766fe9SRichard Henderson        }
4244129e9cc3SRichard Henderson     }
424551b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
424651b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
424751b061fbSRichard Henderson     ctx->base.is_jmp = ret;
424861766fe9SRichard Henderson 
4249869051eaSRichard Henderson     if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) {
425051b061fbSRichard Henderson         return;
425161766fe9SRichard Henderson     }
425251b061fbSRichard Henderson     if (ctx->iaoq_f == -1) {
4253eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
425451b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
425551b061fbSRichard Henderson         nullify_save(ctx);
425651b061fbSRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
425751b061fbSRichard Henderson     } else if (ctx->iaoq_b == -1) {
4258eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
425961766fe9SRichard Henderson     }
426061766fe9SRichard Henderson }
426161766fe9SRichard Henderson 
426251b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
426351b061fbSRichard Henderson {
426451b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4265e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
426651b061fbSRichard Henderson 
4267e1b5a5edSRichard Henderson     switch (is_jmp) {
4268869051eaSRichard Henderson     case DISAS_NORETURN:
426961766fe9SRichard Henderson         break;
427051b061fbSRichard Henderson     case DISAS_TOO_MANY:
4271869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4272e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
427351b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
427451b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
427551b061fbSRichard Henderson         nullify_save(ctx);
427661766fe9SRichard Henderson         /* FALLTHRU */
4277869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
427851b061fbSRichard Henderson         if (ctx->base.singlestep_enabled) {
427961766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
4280e1b5a5edSRichard Henderson         } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
4281e1b5a5edSRichard Henderson             tcg_gen_exit_tb(0);
428261766fe9SRichard Henderson         } else {
42837f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
428461766fe9SRichard Henderson         }
428561766fe9SRichard Henderson         break;
428661766fe9SRichard Henderson     default:
428751b061fbSRichard Henderson         g_assert_not_reached();
428861766fe9SRichard Henderson     }
428961766fe9SRichard Henderson 
429051b061fbSRichard Henderson     /* We don't actually use this during normal translation,
429151b061fbSRichard Henderson        but we should interact with the generic main loop.  */
42923d68ee7bSRichard Henderson     ctx->base.pc_next = ctx->base.pc_first + 4 * ctx->base.num_insns;
429351b061fbSRichard Henderson }
429461766fe9SRichard Henderson 
429551b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
429651b061fbSRichard Henderson {
4297eaa3783bSRichard Henderson     target_ureg pc = dcbase->pc_first;
429861766fe9SRichard Henderson 
4299ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4300ba1d0b44SRichard Henderson     switch (pc) {
43017ad439dfSRichard Henderson     case 0x00:
430251b061fbSRichard Henderson         qemu_log("IN:\n0x00000000:  (null)\n");
4303ba1d0b44SRichard Henderson         return;
43047ad439dfSRichard Henderson     case 0xb0:
430551b061fbSRichard Henderson         qemu_log("IN:\n0x000000b0:  light-weight-syscall\n");
4306ba1d0b44SRichard Henderson         return;
43077ad439dfSRichard Henderson     case 0xe0:
430851b061fbSRichard Henderson         qemu_log("IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4309ba1d0b44SRichard Henderson         return;
43107ad439dfSRichard Henderson     case 0x100:
431151b061fbSRichard Henderson         qemu_log("IN:\n0x00000100:  syscall\n");
4312ba1d0b44SRichard Henderson         return;
43137ad439dfSRichard Henderson     }
4314ba1d0b44SRichard Henderson #endif
4315ba1d0b44SRichard Henderson 
4316ba1d0b44SRichard Henderson     qemu_log("IN: %s\n", lookup_symbol(pc));
4317eaa3783bSRichard Henderson     log_target_disas(cs, pc, dcbase->tb->size);
431861766fe9SRichard Henderson }
431951b061fbSRichard Henderson 
432051b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
432151b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
432251b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
432351b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
432451b061fbSRichard Henderson     .breakpoint_check   = hppa_tr_breakpoint_check,
432551b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
432651b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
432751b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
432851b061fbSRichard Henderson };
432951b061fbSRichard Henderson 
433051b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb)
433151b061fbSRichard Henderson 
433251b061fbSRichard Henderson {
433351b061fbSRichard Henderson     DisasContext ctx;
433451b061fbSRichard Henderson     translator_loop(&hppa_tr_ops, &ctx.base, cs, tb);
433561766fe9SRichard Henderson }
433661766fe9SRichard Henderson 
433761766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb,
433861766fe9SRichard Henderson                           target_ulong *data)
433961766fe9SRichard Henderson {
434061766fe9SRichard Henderson     env->iaoq_f = data[0];
434161766fe9SRichard Henderson     if (data[1] != -1) {
434261766fe9SRichard Henderson         env->iaoq_b = data[1];
434361766fe9SRichard Henderson     }
434461766fe9SRichard Henderson     /* Since we were executing the instruction at IAOQ_F, and took some
434561766fe9SRichard Henderson        sort of action that provoked the cpu_restore_state, we can infer
434661766fe9SRichard Henderson        that the instruction was not nullified.  */
434761766fe9SRichard Henderson     env->psw_n = 0;
434861766fe9SRichard Henderson }
4349