161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 243eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 250eaa3783bSRichard Henderson 25161766fe9SRichard Henderson typedef struct DisasCond { 25261766fe9SRichard Henderson TCGCond c; 253eaa3783bSRichard Henderson TCGv_reg a0, a1; 25461766fe9SRichard Henderson bool a0_is_n; 25561766fe9SRichard Henderson bool a1_is_0; 25661766fe9SRichard Henderson } DisasCond; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson typedef struct DisasContext { 259d01a3625SRichard Henderson DisasContextBase base; 26061766fe9SRichard Henderson CPUState *cs; 26161766fe9SRichard Henderson 262eaa3783bSRichard Henderson target_ureg iaoq_f; 263eaa3783bSRichard Henderson target_ureg iaoq_b; 264eaa3783bSRichard Henderson target_ureg iaoq_n; 265eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26661766fe9SRichard Henderson 26786f8d05fSRichard Henderson int ntempr, ntempl; 2685eecd37aSRichard Henderson TCGv_reg tempr[8]; 26986f8d05fSRichard Henderson TCGv_tl templ[4]; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson DisasCond null_cond; 27261766fe9SRichard Henderson TCGLabel *null_lab; 27361766fe9SRichard Henderson 2741a19da0dSRichard Henderson uint32_t insn; 275494737b7SRichard Henderson uint32_t tb_flags; 2763d68ee7bSRichard Henderson int mmu_idx; 2773d68ee7bSRichard Henderson int privilege; 27861766fe9SRichard Henderson bool psw_n_nonzero; 27961766fe9SRichard Henderson } DisasContext; 28061766fe9SRichard Henderson 28161766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 28261766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 283869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 28461766fe9SRichard Henderson 28561766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 28661766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 287869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 28861766fe9SRichard Henderson 289e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 290e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 291e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 292e1b5a5edSRichard Henderson 29361766fe9SRichard Henderson typedef struct DisasInsn { 29461766fe9SRichard Henderson uint32_t insn, mask; 295*31234768SRichard Henderson bool (*trans)(DisasContext *ctx, uint32_t insn, 29661766fe9SRichard Henderson const struct DisasInsn *f); 297b2167459SRichard Henderson union { 298eaa3783bSRichard Henderson void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg); 299eff235ebSPaolo Bonzini void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32); 300eff235ebSPaolo Bonzini void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64); 301eff235ebSPaolo Bonzini void (*wew)(TCGv_i32, TCGv_env, TCGv_i32); 302eff235ebSPaolo Bonzini void (*ded)(TCGv_i64, TCGv_env, TCGv_i64); 303eff235ebSPaolo Bonzini void (*wed)(TCGv_i32, TCGv_env, TCGv_i64); 304eff235ebSPaolo Bonzini void (*dew)(TCGv_i64, TCGv_env, TCGv_i32); 305eff235ebSPaolo Bonzini } f; 30661766fe9SRichard Henderson } DisasInsn; 30761766fe9SRichard Henderson 30861766fe9SRichard Henderson /* global register indexes */ 309eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 31033423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 311494737b7SRichard Henderson static TCGv_i64 cpu_srH; 312eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 313eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 314c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 315c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 316eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 317eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 318eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 319eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 320eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 32161766fe9SRichard Henderson 32261766fe9SRichard Henderson #include "exec/gen-icount.h" 32361766fe9SRichard Henderson 32461766fe9SRichard Henderson void hppa_translate_init(void) 32561766fe9SRichard Henderson { 32661766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 32761766fe9SRichard Henderson 328eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 32961766fe9SRichard Henderson static const GlobalVar vars[] = { 33035136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 33161766fe9SRichard Henderson DEF_VAR(psw_n), 33261766fe9SRichard Henderson DEF_VAR(psw_v), 33361766fe9SRichard Henderson DEF_VAR(psw_cb), 33461766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 33561766fe9SRichard Henderson DEF_VAR(iaoq_f), 33661766fe9SRichard Henderson DEF_VAR(iaoq_b), 33761766fe9SRichard Henderson }; 33861766fe9SRichard Henderson 33961766fe9SRichard Henderson #undef DEF_VAR 34061766fe9SRichard Henderson 34161766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 34261766fe9SRichard Henderson static const char gr_names[32][4] = { 34361766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 34461766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 34561766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 34661766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 34761766fe9SRichard Henderson }; 34833423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 349494737b7SRichard Henderson static const char sr_names[5][4] = { 350494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 35133423472SRichard Henderson }; 35261766fe9SRichard Henderson 35361766fe9SRichard Henderson int i; 35461766fe9SRichard Henderson 355f764718dSRichard Henderson cpu_gr[0] = NULL; 35661766fe9SRichard Henderson for (i = 1; i < 32; i++) { 35761766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 35861766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 35961766fe9SRichard Henderson gr_names[i]); 36061766fe9SRichard Henderson } 36133423472SRichard Henderson for (i = 0; i < 4; i++) { 36233423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 36333423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 36433423472SRichard Henderson sr_names[i]); 36533423472SRichard Henderson } 366494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 367494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 368494737b7SRichard Henderson sr_names[4]); 36961766fe9SRichard Henderson 37061766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 37161766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 37261766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 37361766fe9SRichard Henderson } 374c301f34eSRichard Henderson 375c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 376c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 377c301f34eSRichard Henderson "iasq_f"); 378c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 379c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 380c301f34eSRichard Henderson "iasq_b"); 38161766fe9SRichard Henderson } 38261766fe9SRichard Henderson 383129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 384129e9cc3SRichard Henderson { 385f764718dSRichard Henderson return (DisasCond){ 386f764718dSRichard Henderson .c = TCG_COND_NEVER, 387f764718dSRichard Henderson .a0 = NULL, 388f764718dSRichard Henderson .a1 = NULL, 389f764718dSRichard Henderson }; 390129e9cc3SRichard Henderson } 391129e9cc3SRichard Henderson 392129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 393129e9cc3SRichard Henderson { 394f764718dSRichard Henderson return (DisasCond){ 395f764718dSRichard Henderson .c = TCG_COND_NE, 396f764718dSRichard Henderson .a0 = cpu_psw_n, 397f764718dSRichard Henderson .a0_is_n = true, 398f764718dSRichard Henderson .a1 = NULL, 399f764718dSRichard Henderson .a1_is_0 = true 400f764718dSRichard Henderson }; 401129e9cc3SRichard Henderson } 402129e9cc3SRichard Henderson 403eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 404129e9cc3SRichard Henderson { 405f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 406129e9cc3SRichard Henderson 407129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 408129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 409eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 410129e9cc3SRichard Henderson 411129e9cc3SRichard Henderson return r; 412129e9cc3SRichard Henderson } 413129e9cc3SRichard Henderson 414eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 415129e9cc3SRichard Henderson { 416129e9cc3SRichard Henderson DisasCond r = { .c = c }; 417129e9cc3SRichard Henderson 418129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 419129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 420eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 421129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 422eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 423129e9cc3SRichard Henderson 424129e9cc3SRichard Henderson return r; 425129e9cc3SRichard Henderson } 426129e9cc3SRichard Henderson 427129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 428129e9cc3SRichard Henderson { 429129e9cc3SRichard Henderson if (cond->a1_is_0) { 430129e9cc3SRichard Henderson cond->a1_is_0 = false; 431eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 432129e9cc3SRichard Henderson } 433129e9cc3SRichard Henderson } 434129e9cc3SRichard Henderson 435129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 436129e9cc3SRichard Henderson { 437129e9cc3SRichard Henderson switch (cond->c) { 438129e9cc3SRichard Henderson default: 439129e9cc3SRichard Henderson if (!cond->a0_is_n) { 440129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 441129e9cc3SRichard Henderson } 442129e9cc3SRichard Henderson if (!cond->a1_is_0) { 443129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 444129e9cc3SRichard Henderson } 445129e9cc3SRichard Henderson cond->a0_is_n = false; 446129e9cc3SRichard Henderson cond->a1_is_0 = false; 447f764718dSRichard Henderson cond->a0 = NULL; 448f764718dSRichard Henderson cond->a1 = NULL; 449129e9cc3SRichard Henderson /* fallthru */ 450129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 451129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 452129e9cc3SRichard Henderson break; 453129e9cc3SRichard Henderson case TCG_COND_NEVER: 454129e9cc3SRichard Henderson break; 455129e9cc3SRichard Henderson } 456129e9cc3SRichard Henderson } 457129e9cc3SRichard Henderson 458eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 45961766fe9SRichard Henderson { 46086f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 46186f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 46286f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 46361766fe9SRichard Henderson } 46461766fe9SRichard Henderson 46586f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 46686f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 46786f8d05fSRichard Henderson { 46886f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 46986f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 47086f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 47186f8d05fSRichard Henderson } 47286f8d05fSRichard Henderson #endif 47386f8d05fSRichard Henderson 474eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 47561766fe9SRichard Henderson { 476eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 477eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 47861766fe9SRichard Henderson return t; 47961766fe9SRichard Henderson } 48061766fe9SRichard Henderson 481eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 48261766fe9SRichard Henderson { 48361766fe9SRichard Henderson if (reg == 0) { 484eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 485eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 48661766fe9SRichard Henderson return t; 48761766fe9SRichard Henderson } else { 48861766fe9SRichard Henderson return cpu_gr[reg]; 48961766fe9SRichard Henderson } 49061766fe9SRichard Henderson } 49161766fe9SRichard Henderson 492eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 49361766fe9SRichard Henderson { 494129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 49561766fe9SRichard Henderson return get_temp(ctx); 49661766fe9SRichard Henderson } else { 49761766fe9SRichard Henderson return cpu_gr[reg]; 49861766fe9SRichard Henderson } 49961766fe9SRichard Henderson } 50061766fe9SRichard Henderson 501eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 502129e9cc3SRichard Henderson { 503129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 504129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 505eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 506129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 507129e9cc3SRichard Henderson } else { 508eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 509129e9cc3SRichard Henderson } 510129e9cc3SRichard Henderson } 511129e9cc3SRichard Henderson 512eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 513129e9cc3SRichard Henderson { 514129e9cc3SRichard Henderson if (reg != 0) { 515129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 516129e9cc3SRichard Henderson } 517129e9cc3SRichard Henderson } 518129e9cc3SRichard Henderson 51996d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 52096d6407fSRichard Henderson # define HI_OFS 0 52196d6407fSRichard Henderson # define LO_OFS 4 52296d6407fSRichard Henderson #else 52396d6407fSRichard Henderson # define HI_OFS 4 52496d6407fSRichard Henderson # define LO_OFS 0 52596d6407fSRichard Henderson #endif 52696d6407fSRichard Henderson 52796d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 52896d6407fSRichard Henderson { 52996d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 53096d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 53196d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 53296d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 53396d6407fSRichard Henderson return ret; 53496d6407fSRichard Henderson } 53596d6407fSRichard Henderson 536ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 537ebe9383cSRichard Henderson { 538ebe9383cSRichard Henderson if (rt == 0) { 539ebe9383cSRichard Henderson return tcg_const_i32(0); 540ebe9383cSRichard Henderson } else { 541ebe9383cSRichard Henderson return load_frw_i32(rt); 542ebe9383cSRichard Henderson } 543ebe9383cSRichard Henderson } 544ebe9383cSRichard Henderson 545ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 546ebe9383cSRichard Henderson { 547ebe9383cSRichard Henderson if (rt == 0) { 548ebe9383cSRichard Henderson return tcg_const_i64(0); 549ebe9383cSRichard Henderson } else { 550ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 551ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 552ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 553ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 554ebe9383cSRichard Henderson return ret; 555ebe9383cSRichard Henderson } 556ebe9383cSRichard Henderson } 557ebe9383cSRichard Henderson 55896d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 55996d6407fSRichard Henderson { 56096d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 56196d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 56296d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 56396d6407fSRichard Henderson } 56496d6407fSRichard Henderson 56596d6407fSRichard Henderson #undef HI_OFS 56696d6407fSRichard Henderson #undef LO_OFS 56796d6407fSRichard Henderson 56896d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 56996d6407fSRichard Henderson { 57096d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 57196d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 57296d6407fSRichard Henderson return ret; 57396d6407fSRichard Henderson } 57496d6407fSRichard Henderson 575ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 576ebe9383cSRichard Henderson { 577ebe9383cSRichard Henderson if (rt == 0) { 578ebe9383cSRichard Henderson return tcg_const_i64(0); 579ebe9383cSRichard Henderson } else { 580ebe9383cSRichard Henderson return load_frd(rt); 581ebe9383cSRichard Henderson } 582ebe9383cSRichard Henderson } 583ebe9383cSRichard Henderson 58496d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 58596d6407fSRichard Henderson { 58696d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 58796d6407fSRichard Henderson } 58896d6407fSRichard Henderson 58933423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 59033423472SRichard Henderson { 59133423472SRichard Henderson #ifdef CONFIG_USER_ONLY 59233423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 59333423472SRichard Henderson #else 59433423472SRichard Henderson if (reg < 4) { 59533423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 596494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 597494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 59833423472SRichard Henderson } else { 59933423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 60033423472SRichard Henderson } 60133423472SRichard Henderson #endif 60233423472SRichard Henderson } 60333423472SRichard Henderson 604129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 605129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 606129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 607129e9cc3SRichard Henderson { 608129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 609129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 610129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 611129e9cc3SRichard Henderson 612129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 613129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 614129e9cc3SRichard Henderson 615129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 616129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 617129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 618129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 619eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 620129e9cc3SRichard Henderson } 621129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 622129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 623129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 624129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 625129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 626eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 627129e9cc3SRichard Henderson } 628129e9cc3SRichard Henderson 629eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 630129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 631129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 632129e9cc3SRichard Henderson } 633129e9cc3SRichard Henderson } 634129e9cc3SRichard Henderson 635129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 636129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 637129e9cc3SRichard Henderson { 638129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 639129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 640eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 641129e9cc3SRichard Henderson } 642129e9cc3SRichard Henderson return; 643129e9cc3SRichard Henderson } 644129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 645129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 646eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 647129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 648129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 649129e9cc3SRichard Henderson } 650129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 651129e9cc3SRichard Henderson } 652129e9cc3SRichard Henderson 653129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 654129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 655129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 656129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 657129e9cc3SRichard Henderson { 658129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 659eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 660129e9cc3SRichard Henderson } 661129e9cc3SRichard Henderson } 662129e9cc3SRichard Henderson 663129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 664129e9cc3SRichard Henderson This is the pair to nullify_over. */ 665*31234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 666129e9cc3SRichard Henderson { 667129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 668*31234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 669129e9cc3SRichard Henderson 670f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 671f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 672f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 673f49b3537SRichard Henderson 674129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 675129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 676129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 677129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 678*31234768SRichard Henderson return true; 679129e9cc3SRichard Henderson } 680129e9cc3SRichard Henderson ctx->null_lab = NULL; 681129e9cc3SRichard Henderson 682129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 683129e9cc3SRichard Henderson /* The next instruction will be unconditional, 684129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 685129e9cc3SRichard Henderson gen_set_label(null_lab); 686129e9cc3SRichard Henderson } else { 687129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 688129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 689129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 690129e9cc3SRichard Henderson label we have the proper value in place. */ 691129e9cc3SRichard Henderson nullify_save(ctx); 692129e9cc3SRichard Henderson gen_set_label(null_lab); 693129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 694129e9cc3SRichard Henderson } 695869051eaSRichard Henderson if (status == DISAS_NORETURN) { 696*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 697129e9cc3SRichard Henderson } 698*31234768SRichard Henderson return true; 699129e9cc3SRichard Henderson } 700129e9cc3SRichard Henderson 701eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 70261766fe9SRichard Henderson { 70361766fe9SRichard Henderson if (unlikely(ival == -1)) { 704eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 70561766fe9SRichard Henderson } else { 706eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 70761766fe9SRichard Henderson } 70861766fe9SRichard Henderson } 70961766fe9SRichard Henderson 710eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 71161766fe9SRichard Henderson { 71261766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 71361766fe9SRichard Henderson } 71461766fe9SRichard Henderson 71561766fe9SRichard Henderson static void gen_excp_1(int exception) 71661766fe9SRichard Henderson { 71761766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 71861766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 71961766fe9SRichard Henderson tcg_temp_free_i32(t); 72061766fe9SRichard Henderson } 72161766fe9SRichard Henderson 722*31234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 72361766fe9SRichard Henderson { 72461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 72561766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 726129e9cc3SRichard Henderson nullify_save(ctx); 72761766fe9SRichard Henderson gen_excp_1(exception); 728*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 72961766fe9SRichard Henderson } 73061766fe9SRichard Henderson 731*31234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7321a19da0dSRichard Henderson { 733*31234768SRichard Henderson TCGv_reg tmp; 734*31234768SRichard Henderson 735*31234768SRichard Henderson nullify_over(ctx); 736*31234768SRichard Henderson tmp = tcg_const_reg(ctx->insn); 7371a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7381a19da0dSRichard Henderson tcg_temp_free(tmp); 739*31234768SRichard Henderson gen_excp(ctx, exc); 740*31234768SRichard Henderson return nullify_end(ctx); 7411a19da0dSRichard Henderson } 7421a19da0dSRichard Henderson 743*31234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 74461766fe9SRichard Henderson { 745*31234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 74661766fe9SRichard Henderson } 74761766fe9SRichard Henderson 748e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 749e1b5a5edSRichard Henderson do { \ 750e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 751*31234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 752e1b5a5edSRichard Henderson } \ 753e1b5a5edSRichard Henderson } while (0) 754e1b5a5edSRichard Henderson 755eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 75661766fe9SRichard Henderson { 75761766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 758*31234768SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) 759*31234768SRichard Henderson || ctx->base.singlestep_enabled) { 76061766fe9SRichard Henderson return false; 76161766fe9SRichard Henderson } 76261766fe9SRichard Henderson return true; 76361766fe9SRichard Henderson } 76461766fe9SRichard Henderson 765129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 766129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 767129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 768129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 769129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 770129e9cc3SRichard Henderson { 771129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 772129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 773129e9cc3SRichard Henderson } 774129e9cc3SRichard Henderson 77561766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 776eaa3783bSRichard Henderson target_ureg f, target_ureg b) 77761766fe9SRichard Henderson { 77861766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 77961766fe9SRichard Henderson tcg_gen_goto_tb(which); 780eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 781eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 78207ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 78361766fe9SRichard Henderson } else { 78461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 78561766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 786d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 78761766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 78861766fe9SRichard Henderson } else { 7897f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 79061766fe9SRichard Henderson } 79161766fe9SRichard Henderson } 79261766fe9SRichard Henderson } 79361766fe9SRichard Henderson 794b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign, 795b2167459SRichard Henderson with the rest of the field becoming the least significant bits. */ 796eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len) 797b2167459SRichard Henderson { 798eaa3783bSRichard Henderson target_ureg x = -(target_ureg)extract32(val, pos, 1); 799b2167459SRichard Henderson x = (x << (len - 1)) | extract32(val, pos + 1, len - 1); 800b2167459SRichard Henderson return x; 801b2167459SRichard Henderson } 802b2167459SRichard Henderson 803ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn) 804ebe9383cSRichard Henderson { 805ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 6, 1); 806ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 0, 5); 807ebe9383cSRichard Henderson return r1 * 32 + r0; 808ebe9383cSRichard Henderson } 809ebe9383cSRichard Henderson 810ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn) 811ebe9383cSRichard Henderson { 812ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 7, 1); 813ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 21, 5); 814ebe9383cSRichard Henderson return r1 * 32 + r0; 815ebe9383cSRichard Henderson } 816ebe9383cSRichard Henderson 817ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn) 818ebe9383cSRichard Henderson { 819ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 12, 1); 820ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 16, 5); 821ebe9383cSRichard Henderson return r1 * 32 + r0; 822ebe9383cSRichard Henderson } 823ebe9383cSRichard Henderson 824ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn) 825ebe9383cSRichard Henderson { 826ebe9383cSRichard Henderson unsigned r2 = extract32(insn, 8, 1); 827ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 13, 3); 828ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 9, 2); 829ebe9383cSRichard Henderson return r2 * 32 + r1 * 4 + r0; 830ebe9383cSRichard Henderson } 831ebe9383cSRichard Henderson 83233423472SRichard Henderson static unsigned assemble_sr3(uint32_t insn) 83333423472SRichard Henderson { 83433423472SRichard Henderson unsigned s2 = extract32(insn, 13, 1); 83533423472SRichard Henderson unsigned s0 = extract32(insn, 14, 2); 83633423472SRichard Henderson return s2 * 4 + s0; 83733423472SRichard Henderson } 83833423472SRichard Henderson 839eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn) 84098cd9ca7SRichard Henderson { 841eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 84298cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 84398cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 84498cd9ca7SRichard Henderson return x; 84598cd9ca7SRichard Henderson } 84698cd9ca7SRichard Henderson 847eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn) 848b2167459SRichard Henderson { 849b2167459SRichard Henderson /* Take the name from PA2.0, which produces a 16-bit number 850b2167459SRichard Henderson only with wide mode; otherwise a 14-bit number. Since we don't 851b2167459SRichard Henderson implement wide mode, this is always the 14-bit number. */ 852b2167459SRichard Henderson return low_sextract(insn, 0, 14); 853b2167459SRichard Henderson } 854b2167459SRichard Henderson 855eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn) 85696d6407fSRichard Henderson { 85796d6407fSRichard Henderson /* Take the name from PA2.0, which produces a 14-bit shifted number 85896d6407fSRichard Henderson only with wide mode; otherwise a 12-bit shifted number. Since we 85996d6407fSRichard Henderson don't implement wide mode, this is always the 12-bit number. */ 860eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 86196d6407fSRichard Henderson x = (x << 11) | extract32(insn, 2, 11); 86296d6407fSRichard Henderson return x << 2; 86396d6407fSRichard Henderson } 86496d6407fSRichard Henderson 865eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn) 86698cd9ca7SRichard Henderson { 867eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 86898cd9ca7SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 86998cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 87098cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 87198cd9ca7SRichard Henderson return x << 2; 87298cd9ca7SRichard Henderson } 87398cd9ca7SRichard Henderson 874eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn) 875b2167459SRichard Henderson { 876eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 877b2167459SRichard Henderson x = (x << 11) | extract32(insn, 1, 11); 878b2167459SRichard Henderson x = (x << 2) | extract32(insn, 14, 2); 879b2167459SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 880b2167459SRichard Henderson x = (x << 2) | extract32(insn, 12, 2); 881b2167459SRichard Henderson return x << 11; 882b2167459SRichard Henderson } 883b2167459SRichard Henderson 884eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn) 88598cd9ca7SRichard Henderson { 886eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 88798cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 16, 10); 88898cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 88998cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 89098cd9ca7SRichard Henderson return x << 2; 89198cd9ca7SRichard Henderson } 89298cd9ca7SRichard Henderson 893b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 894b2167459SRichard Henderson the conditions, without describing their exact implementation. The 895b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 896b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 897b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 898b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 899b2167459SRichard Henderson 900eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 901eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 902b2167459SRichard Henderson { 903b2167459SRichard Henderson DisasCond cond; 904eaa3783bSRichard Henderson TCGv_reg tmp; 905b2167459SRichard Henderson 906b2167459SRichard Henderson switch (cf >> 1) { 907b2167459SRichard Henderson case 0: /* Never / TR */ 908b2167459SRichard Henderson cond = cond_make_f(); 909b2167459SRichard Henderson break; 910b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 911b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 912b2167459SRichard Henderson break; 913b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 914b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 915b2167459SRichard Henderson break; 916b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 917b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 918b2167459SRichard Henderson break; 919b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 920b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 921b2167459SRichard Henderson break; 922b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 923b2167459SRichard Henderson tmp = tcg_temp_new(); 924eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 925eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 926b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 927b2167459SRichard Henderson tcg_temp_free(tmp); 928b2167459SRichard Henderson break; 929b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 930b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 931b2167459SRichard Henderson break; 932b2167459SRichard Henderson case 7: /* OD / EV */ 933b2167459SRichard Henderson tmp = tcg_temp_new(); 934eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 935b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 936b2167459SRichard Henderson tcg_temp_free(tmp); 937b2167459SRichard Henderson break; 938b2167459SRichard Henderson default: 939b2167459SRichard Henderson g_assert_not_reached(); 940b2167459SRichard Henderson } 941b2167459SRichard Henderson if (cf & 1) { 942b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 943b2167459SRichard Henderson } 944b2167459SRichard Henderson 945b2167459SRichard Henderson return cond; 946b2167459SRichard Henderson } 947b2167459SRichard Henderson 948b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 949b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 950b2167459SRichard Henderson deleted as unused. */ 951b2167459SRichard Henderson 952eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 953eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 954b2167459SRichard Henderson { 955b2167459SRichard Henderson DisasCond cond; 956b2167459SRichard Henderson 957b2167459SRichard Henderson switch (cf >> 1) { 958b2167459SRichard Henderson case 1: /* = / <> */ 959b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 960b2167459SRichard Henderson break; 961b2167459SRichard Henderson case 2: /* < / >= */ 962b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 963b2167459SRichard Henderson break; 964b2167459SRichard Henderson case 3: /* <= / > */ 965b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 966b2167459SRichard Henderson break; 967b2167459SRichard Henderson case 4: /* << / >>= */ 968b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 969b2167459SRichard Henderson break; 970b2167459SRichard Henderson case 5: /* <<= / >> */ 971b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 972b2167459SRichard Henderson break; 973b2167459SRichard Henderson default: 974b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 975b2167459SRichard Henderson } 976b2167459SRichard Henderson if (cf & 1) { 977b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 978b2167459SRichard Henderson } 979b2167459SRichard Henderson 980b2167459SRichard Henderson return cond; 981b2167459SRichard Henderson } 982b2167459SRichard Henderson 983b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 984b2167459SRichard Henderson computed, and use of them is undefined. */ 985b2167459SRichard Henderson 986eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 987b2167459SRichard Henderson { 988b2167459SRichard Henderson switch (cf >> 1) { 989b2167459SRichard Henderson case 4: case 5: case 6: 990b2167459SRichard Henderson cf &= 1; 991b2167459SRichard Henderson break; 992b2167459SRichard Henderson } 993b2167459SRichard Henderson return do_cond(cf, res, res, res); 994b2167459SRichard Henderson } 995b2167459SRichard Henderson 99698cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 99798cd9ca7SRichard Henderson 998eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 99998cd9ca7SRichard Henderson { 100098cd9ca7SRichard Henderson unsigned c, f; 100198cd9ca7SRichard Henderson 100298cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 100398cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 100498cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 100598cd9ca7SRichard Henderson c = orig & 3; 100698cd9ca7SRichard Henderson if (c == 3) { 100798cd9ca7SRichard Henderson c = 7; 100898cd9ca7SRichard Henderson } 100998cd9ca7SRichard Henderson f = (orig & 4) / 4; 101098cd9ca7SRichard Henderson 101198cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 101298cd9ca7SRichard Henderson } 101398cd9ca7SRichard Henderson 1014b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1015b2167459SRichard Henderson 1016eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1017eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1018b2167459SRichard Henderson { 1019b2167459SRichard Henderson DisasCond cond; 1020eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1021b2167459SRichard Henderson 1022b2167459SRichard Henderson if (cf & 8) { 1023b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1024b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1025b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1026b2167459SRichard Henderson */ 1027b2167459SRichard Henderson cb = tcg_temp_new(); 1028b2167459SRichard Henderson tmp = tcg_temp_new(); 1029eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1030eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1031eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1032eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1033b2167459SRichard Henderson tcg_temp_free(tmp); 1034b2167459SRichard Henderson } 1035b2167459SRichard Henderson 1036b2167459SRichard Henderson switch (cf >> 1) { 1037b2167459SRichard Henderson case 0: /* never / TR */ 1038b2167459SRichard Henderson case 1: /* undefined */ 1039b2167459SRichard Henderson case 5: /* undefined */ 1040b2167459SRichard Henderson cond = cond_make_f(); 1041b2167459SRichard Henderson break; 1042b2167459SRichard Henderson 1043b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1044b2167459SRichard Henderson /* See hasless(v,1) from 1045b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1046b2167459SRichard Henderson */ 1047b2167459SRichard Henderson tmp = tcg_temp_new(); 1048eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1049eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1050eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1051b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1052b2167459SRichard Henderson tcg_temp_free(tmp); 1053b2167459SRichard Henderson break; 1054b2167459SRichard Henderson 1055b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1056b2167459SRichard Henderson tmp = tcg_temp_new(); 1057eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1058eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1059eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1060b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1061b2167459SRichard Henderson tcg_temp_free(tmp); 1062b2167459SRichard Henderson break; 1063b2167459SRichard Henderson 1064b2167459SRichard Henderson case 4: /* SDC / NDC */ 1065eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1066b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1067b2167459SRichard Henderson break; 1068b2167459SRichard Henderson 1069b2167459SRichard Henderson case 6: /* SBC / NBC */ 1070eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1071b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1072b2167459SRichard Henderson break; 1073b2167459SRichard Henderson 1074b2167459SRichard Henderson case 7: /* SHC / NHC */ 1075eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1076b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1077b2167459SRichard Henderson break; 1078b2167459SRichard Henderson 1079b2167459SRichard Henderson default: 1080b2167459SRichard Henderson g_assert_not_reached(); 1081b2167459SRichard Henderson } 1082b2167459SRichard Henderson if (cf & 8) { 1083b2167459SRichard Henderson tcg_temp_free(cb); 1084b2167459SRichard Henderson } 1085b2167459SRichard Henderson if (cf & 1) { 1086b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1087b2167459SRichard Henderson } 1088b2167459SRichard Henderson 1089b2167459SRichard Henderson return cond; 1090b2167459SRichard Henderson } 1091b2167459SRichard Henderson 1092b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1093eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1094eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1095b2167459SRichard Henderson { 1096eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1097eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1098b2167459SRichard Henderson 1099eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1100eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1101eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1102b2167459SRichard Henderson tcg_temp_free(tmp); 1103b2167459SRichard Henderson 1104b2167459SRichard Henderson return sv; 1105b2167459SRichard Henderson } 1106b2167459SRichard Henderson 1107b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1108eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1109eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1110b2167459SRichard Henderson { 1111eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1112eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1113b2167459SRichard Henderson 1114eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1115eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1116eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1117b2167459SRichard Henderson tcg_temp_free(tmp); 1118b2167459SRichard Henderson 1119b2167459SRichard Henderson return sv; 1120b2167459SRichard Henderson } 1121b2167459SRichard Henderson 1122*31234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1123eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1124eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1125b2167459SRichard Henderson { 1126eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1127b2167459SRichard Henderson unsigned c = cf >> 1; 1128b2167459SRichard Henderson DisasCond cond; 1129b2167459SRichard Henderson 1130b2167459SRichard Henderson dest = tcg_temp_new(); 1131f764718dSRichard Henderson cb = NULL; 1132f764718dSRichard Henderson cb_msb = NULL; 1133b2167459SRichard Henderson 1134b2167459SRichard Henderson if (shift) { 1135b2167459SRichard Henderson tmp = get_temp(ctx); 1136eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1137b2167459SRichard Henderson in1 = tmp; 1138b2167459SRichard Henderson } 1139b2167459SRichard Henderson 1140b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1141eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1142b2167459SRichard Henderson cb_msb = get_temp(ctx); 1143eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1144b2167459SRichard Henderson if (is_c) { 1145eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1146b2167459SRichard Henderson } 1147b2167459SRichard Henderson tcg_temp_free(zero); 1148b2167459SRichard Henderson if (!is_l) { 1149b2167459SRichard Henderson cb = get_temp(ctx); 1150eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1151eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1152b2167459SRichard Henderson } 1153b2167459SRichard Henderson } else { 1154eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1155b2167459SRichard Henderson if (is_c) { 1156eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1157b2167459SRichard Henderson } 1158b2167459SRichard Henderson } 1159b2167459SRichard Henderson 1160b2167459SRichard Henderson /* Compute signed overflow if required. */ 1161f764718dSRichard Henderson sv = NULL; 1162b2167459SRichard Henderson if (is_tsv || c == 6) { 1163b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1164b2167459SRichard Henderson if (is_tsv) { 1165b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1166b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1167b2167459SRichard Henderson } 1168b2167459SRichard Henderson } 1169b2167459SRichard Henderson 1170b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1171b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1172b2167459SRichard Henderson if (is_tc) { 1173b2167459SRichard Henderson cond_prep(&cond); 1174b2167459SRichard Henderson tmp = tcg_temp_new(); 1175eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1176b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1177b2167459SRichard Henderson tcg_temp_free(tmp); 1178b2167459SRichard Henderson } 1179b2167459SRichard Henderson 1180b2167459SRichard Henderson /* Write back the result. */ 1181b2167459SRichard Henderson if (!is_l) { 1182b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1183b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1184b2167459SRichard Henderson } 1185b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1186b2167459SRichard Henderson tcg_temp_free(dest); 1187b2167459SRichard Henderson 1188b2167459SRichard Henderson /* Install the new nullification. */ 1189b2167459SRichard Henderson cond_free(&ctx->null_cond); 1190b2167459SRichard Henderson ctx->null_cond = cond; 1191b2167459SRichard Henderson } 1192b2167459SRichard Henderson 1193*31234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1194eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1195eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1196b2167459SRichard Henderson { 1197eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1198b2167459SRichard Henderson unsigned c = cf >> 1; 1199b2167459SRichard Henderson DisasCond cond; 1200b2167459SRichard Henderson 1201b2167459SRichard Henderson dest = tcg_temp_new(); 1202b2167459SRichard Henderson cb = tcg_temp_new(); 1203b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1204b2167459SRichard Henderson 1205eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1206b2167459SRichard Henderson if (is_b) { 1207b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1208eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1209eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1210eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1211eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1212eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1213b2167459SRichard Henderson } else { 1214b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1215b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1216eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1217eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1218eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1219eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1220b2167459SRichard Henderson } 1221b2167459SRichard Henderson tcg_temp_free(zero); 1222b2167459SRichard Henderson 1223b2167459SRichard Henderson /* Compute signed overflow if required. */ 1224f764718dSRichard Henderson sv = NULL; 1225b2167459SRichard Henderson if (is_tsv || c == 6) { 1226b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1227b2167459SRichard Henderson if (is_tsv) { 1228b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1229b2167459SRichard Henderson } 1230b2167459SRichard Henderson } 1231b2167459SRichard Henderson 1232b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1233b2167459SRichard Henderson if (!is_b) { 1234b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1235b2167459SRichard Henderson } else { 1236b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1237b2167459SRichard Henderson } 1238b2167459SRichard Henderson 1239b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1240b2167459SRichard Henderson if (is_tc) { 1241b2167459SRichard Henderson cond_prep(&cond); 1242b2167459SRichard Henderson tmp = tcg_temp_new(); 1243eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1244b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1245b2167459SRichard Henderson tcg_temp_free(tmp); 1246b2167459SRichard Henderson } 1247b2167459SRichard Henderson 1248b2167459SRichard Henderson /* Write back the result. */ 1249b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1250b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1251b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1252b2167459SRichard Henderson tcg_temp_free(dest); 1253b2167459SRichard Henderson 1254b2167459SRichard Henderson /* Install the new nullification. */ 1255b2167459SRichard Henderson cond_free(&ctx->null_cond); 1256b2167459SRichard Henderson ctx->null_cond = cond; 1257b2167459SRichard Henderson } 1258b2167459SRichard Henderson 1259*31234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1260eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1261b2167459SRichard Henderson { 1262eaa3783bSRichard Henderson TCGv_reg dest, sv; 1263b2167459SRichard Henderson DisasCond cond; 1264b2167459SRichard Henderson 1265b2167459SRichard Henderson dest = tcg_temp_new(); 1266eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1267b2167459SRichard Henderson 1268b2167459SRichard Henderson /* Compute signed overflow if required. */ 1269f764718dSRichard Henderson sv = NULL; 1270b2167459SRichard Henderson if ((cf >> 1) == 6) { 1271b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1272b2167459SRichard Henderson } 1273b2167459SRichard Henderson 1274b2167459SRichard Henderson /* Form the condition for the compare. */ 1275b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1276b2167459SRichard Henderson 1277b2167459SRichard Henderson /* Clear. */ 1278eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1279b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1280b2167459SRichard Henderson tcg_temp_free(dest); 1281b2167459SRichard Henderson 1282b2167459SRichard Henderson /* Install the new nullification. */ 1283b2167459SRichard Henderson cond_free(&ctx->null_cond); 1284b2167459SRichard Henderson ctx->null_cond = cond; 1285b2167459SRichard Henderson } 1286b2167459SRichard Henderson 1287*31234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1288eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1289eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1290b2167459SRichard Henderson { 1291eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1292b2167459SRichard Henderson 1293b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1294b2167459SRichard Henderson fn(dest, in1, in2); 1295b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1296b2167459SRichard Henderson 1297b2167459SRichard Henderson /* Install the new nullification. */ 1298b2167459SRichard Henderson cond_free(&ctx->null_cond); 1299b2167459SRichard Henderson if (cf) { 1300b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1301b2167459SRichard Henderson } 1302b2167459SRichard Henderson } 1303b2167459SRichard Henderson 1304*31234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1305eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1306eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1307b2167459SRichard Henderson { 1308eaa3783bSRichard Henderson TCGv_reg dest; 1309b2167459SRichard Henderson DisasCond cond; 1310b2167459SRichard Henderson 1311b2167459SRichard Henderson if (cf == 0) { 1312b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1313b2167459SRichard Henderson fn(dest, in1, in2); 1314b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1315b2167459SRichard Henderson cond_free(&ctx->null_cond); 1316b2167459SRichard Henderson } else { 1317b2167459SRichard Henderson dest = tcg_temp_new(); 1318b2167459SRichard Henderson fn(dest, in1, in2); 1319b2167459SRichard Henderson 1320b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1321b2167459SRichard Henderson 1322b2167459SRichard Henderson if (is_tc) { 1323eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1324b2167459SRichard Henderson cond_prep(&cond); 1325eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1326b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1327b2167459SRichard Henderson tcg_temp_free(tmp); 1328b2167459SRichard Henderson } 1329b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1330b2167459SRichard Henderson 1331b2167459SRichard Henderson cond_free(&ctx->null_cond); 1332b2167459SRichard Henderson ctx->null_cond = cond; 1333b2167459SRichard Henderson } 1334b2167459SRichard Henderson } 1335b2167459SRichard Henderson 133686f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13378d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13388d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13398d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13408d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 134186f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 134286f8d05fSRichard Henderson { 134386f8d05fSRichard Henderson TCGv_ptr ptr; 134486f8d05fSRichard Henderson TCGv_reg tmp; 134586f8d05fSRichard Henderson TCGv_i64 spc; 134686f8d05fSRichard Henderson 134786f8d05fSRichard Henderson if (sp != 0) { 13488d6ae7fbSRichard Henderson if (sp < 0) { 13498d6ae7fbSRichard Henderson sp = ~sp; 13508d6ae7fbSRichard Henderson } 13518d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 13528d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13538d6ae7fbSRichard Henderson return spc; 135486f8d05fSRichard Henderson } 1355494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1356494737b7SRichard Henderson return cpu_srH; 1357494737b7SRichard Henderson } 135886f8d05fSRichard Henderson 135986f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 136086f8d05fSRichard Henderson tmp = tcg_temp_new(); 136186f8d05fSRichard Henderson spc = get_temp_tl(ctx); 136286f8d05fSRichard Henderson 136386f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 136486f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 136586f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 136686f8d05fSRichard Henderson tcg_temp_free(tmp); 136786f8d05fSRichard Henderson 136886f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 136986f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 137086f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 137186f8d05fSRichard Henderson 137286f8d05fSRichard Henderson return spc; 137386f8d05fSRichard Henderson } 137486f8d05fSRichard Henderson #endif 137586f8d05fSRichard Henderson 137686f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 137786f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 137886f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 137986f8d05fSRichard Henderson { 138086f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 138186f8d05fSRichard Henderson TCGv_reg ofs; 138286f8d05fSRichard Henderson 138386f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 138486f8d05fSRichard Henderson if (rx) { 138586f8d05fSRichard Henderson ofs = get_temp(ctx); 138686f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 138786f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 138886f8d05fSRichard Henderson } else if (disp || modify) { 138986f8d05fSRichard Henderson ofs = get_temp(ctx); 139086f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 139186f8d05fSRichard Henderson } else { 139286f8d05fSRichard Henderson ofs = base; 139386f8d05fSRichard Henderson } 139486f8d05fSRichard Henderson 139586f8d05fSRichard Henderson *pofs = ofs; 139686f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 139786f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 139886f8d05fSRichard Henderson #else 139986f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 140086f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1401494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 140286f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 140386f8d05fSRichard Henderson } 140486f8d05fSRichard Henderson if (!is_phys) { 140586f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 140686f8d05fSRichard Henderson } 140786f8d05fSRichard Henderson *pgva = addr; 140886f8d05fSRichard Henderson #endif 140986f8d05fSRichard Henderson } 141086f8d05fSRichard Henderson 141196d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 141296d6407fSRichard Henderson * < 0 for pre-modify, 141396d6407fSRichard Henderson * > 0 for post-modify, 141496d6407fSRichard Henderson * = 0 for no base register update. 141596d6407fSRichard Henderson */ 141696d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1417eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 141886f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 141996d6407fSRichard Henderson { 142086f8d05fSRichard Henderson TCGv_reg ofs; 142186f8d05fSRichard Henderson TCGv_tl addr; 142296d6407fSRichard Henderson 142396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 142496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 142596d6407fSRichard Henderson 142686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 142786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 142886f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 142986f8d05fSRichard Henderson if (modify) { 143086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 143196d6407fSRichard Henderson } 143296d6407fSRichard Henderson } 143396d6407fSRichard Henderson 143496d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1435eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 143686f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 143796d6407fSRichard Henderson { 143886f8d05fSRichard Henderson TCGv_reg ofs; 143986f8d05fSRichard Henderson TCGv_tl addr; 144096d6407fSRichard Henderson 144196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 144296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 144396d6407fSRichard Henderson 144486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 144586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 14463d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 144786f8d05fSRichard Henderson if (modify) { 144886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 144996d6407fSRichard Henderson } 145096d6407fSRichard Henderson } 145196d6407fSRichard Henderson 145296d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1453eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 145486f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 145596d6407fSRichard Henderson { 145686f8d05fSRichard Henderson TCGv_reg ofs; 145786f8d05fSRichard Henderson TCGv_tl addr; 145896d6407fSRichard Henderson 145996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146196d6407fSRichard Henderson 146286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 146486f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 146586f8d05fSRichard Henderson if (modify) { 146686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 146796d6407fSRichard Henderson } 146896d6407fSRichard Henderson } 146996d6407fSRichard Henderson 147096d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1471eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147286f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 147396d6407fSRichard Henderson { 147486f8d05fSRichard Henderson TCGv_reg ofs; 147586f8d05fSRichard Henderson TCGv_tl addr; 147696d6407fSRichard Henderson 147796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 147896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 147996d6407fSRichard Henderson 148086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 148286f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 148386f8d05fSRichard Henderson if (modify) { 148486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 148596d6407fSRichard Henderson } 148696d6407fSRichard Henderson } 148796d6407fSRichard Henderson 1488eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1489eaa3783bSRichard Henderson #define do_load_reg do_load_64 1490eaa3783bSRichard Henderson #define do_store_reg do_store_64 149196d6407fSRichard Henderson #else 1492eaa3783bSRichard Henderson #define do_load_reg do_load_32 1493eaa3783bSRichard Henderson #define do_store_reg do_store_32 149496d6407fSRichard Henderson #endif 149596d6407fSRichard Henderson 1496*31234768SRichard Henderson static void do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1497eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 149886f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 149996d6407fSRichard Henderson { 1500eaa3783bSRichard Henderson TCGv_reg dest; 150196d6407fSRichard Henderson 150296d6407fSRichard Henderson nullify_over(ctx); 150396d6407fSRichard Henderson 150496d6407fSRichard Henderson if (modify == 0) { 150596d6407fSRichard Henderson /* No base register update. */ 150696d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 150796d6407fSRichard Henderson } else { 150896d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 150996d6407fSRichard Henderson dest = get_temp(ctx); 151096d6407fSRichard Henderson } 151186f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 151296d6407fSRichard Henderson save_gpr(ctx, rt, dest); 151396d6407fSRichard Henderson 1514*31234768SRichard Henderson nullify_end(ctx); 151596d6407fSRichard Henderson } 151696d6407fSRichard Henderson 1517*31234768SRichard Henderson static void do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1518eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 151986f8d05fSRichard Henderson unsigned sp, int modify) 152096d6407fSRichard Henderson { 152196d6407fSRichard Henderson TCGv_i32 tmp; 152296d6407fSRichard Henderson 152396d6407fSRichard Henderson nullify_over(ctx); 152496d6407fSRichard Henderson 152596d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 152686f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 152796d6407fSRichard Henderson save_frw_i32(rt, tmp); 152896d6407fSRichard Henderson tcg_temp_free_i32(tmp); 152996d6407fSRichard Henderson 153096d6407fSRichard Henderson if (rt == 0) { 153196d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 153296d6407fSRichard Henderson } 153396d6407fSRichard Henderson 1534*31234768SRichard Henderson nullify_end(ctx); 153596d6407fSRichard Henderson } 153696d6407fSRichard Henderson 1537*31234768SRichard Henderson static void do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1538eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153986f8d05fSRichard Henderson unsigned sp, int modify) 154096d6407fSRichard Henderson { 154196d6407fSRichard Henderson TCGv_i64 tmp; 154296d6407fSRichard Henderson 154396d6407fSRichard Henderson nullify_over(ctx); 154496d6407fSRichard Henderson 154596d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 154686f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 154796d6407fSRichard Henderson save_frd(rt, tmp); 154896d6407fSRichard Henderson tcg_temp_free_i64(tmp); 154996d6407fSRichard Henderson 155096d6407fSRichard Henderson if (rt == 0) { 155196d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 155296d6407fSRichard Henderson } 155396d6407fSRichard Henderson 1554*31234768SRichard Henderson nullify_end(ctx); 155596d6407fSRichard Henderson } 155696d6407fSRichard Henderson 1557*31234768SRichard Henderson static void do_store(DisasContext *ctx, unsigned rt, unsigned rb, 155886f8d05fSRichard Henderson target_sreg disp, unsigned sp, 155986f8d05fSRichard Henderson int modify, TCGMemOp mop) 156096d6407fSRichard Henderson { 156196d6407fSRichard Henderson nullify_over(ctx); 156286f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 1563*31234768SRichard Henderson nullify_end(ctx); 156496d6407fSRichard Henderson } 156596d6407fSRichard Henderson 1566*31234768SRichard Henderson static void do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1567eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 156886f8d05fSRichard Henderson unsigned sp, int modify) 156996d6407fSRichard Henderson { 157096d6407fSRichard Henderson TCGv_i32 tmp; 157196d6407fSRichard Henderson 157296d6407fSRichard Henderson nullify_over(ctx); 157396d6407fSRichard Henderson 157496d6407fSRichard Henderson tmp = load_frw_i32(rt); 157586f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 157696d6407fSRichard Henderson tcg_temp_free_i32(tmp); 157796d6407fSRichard Henderson 1578*31234768SRichard Henderson nullify_end(ctx); 157996d6407fSRichard Henderson } 158096d6407fSRichard Henderson 1581*31234768SRichard Henderson static void do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1582eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158386f8d05fSRichard Henderson unsigned sp, int modify) 158496d6407fSRichard Henderson { 158596d6407fSRichard Henderson TCGv_i64 tmp; 158696d6407fSRichard Henderson 158796d6407fSRichard Henderson nullify_over(ctx); 158896d6407fSRichard Henderson 158996d6407fSRichard Henderson tmp = load_frd(rt); 159086f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 159196d6407fSRichard Henderson tcg_temp_free_i64(tmp); 159296d6407fSRichard Henderson 1593*31234768SRichard Henderson nullify_end(ctx); 159496d6407fSRichard Henderson } 159596d6407fSRichard Henderson 1596*31234768SRichard Henderson static void do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1597ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1598ebe9383cSRichard Henderson { 1599ebe9383cSRichard Henderson TCGv_i32 tmp; 1600ebe9383cSRichard Henderson 1601ebe9383cSRichard Henderson nullify_over(ctx); 1602ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1603ebe9383cSRichard Henderson 1604ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1605ebe9383cSRichard Henderson 1606ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1607ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 1608*31234768SRichard Henderson nullify_end(ctx); 1609ebe9383cSRichard Henderson } 1610ebe9383cSRichard Henderson 1611*31234768SRichard Henderson static void do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1612ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1613ebe9383cSRichard Henderson { 1614ebe9383cSRichard Henderson TCGv_i32 dst; 1615ebe9383cSRichard Henderson TCGv_i64 src; 1616ebe9383cSRichard Henderson 1617ebe9383cSRichard Henderson nullify_over(ctx); 1618ebe9383cSRichard Henderson src = load_frd(ra); 1619ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1620ebe9383cSRichard Henderson 1621ebe9383cSRichard Henderson func(dst, cpu_env, src); 1622ebe9383cSRichard Henderson 1623ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1624ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1625ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 1626*31234768SRichard Henderson nullify_end(ctx); 1627ebe9383cSRichard Henderson } 1628ebe9383cSRichard Henderson 1629*31234768SRichard Henderson static void do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1630ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1631ebe9383cSRichard Henderson { 1632ebe9383cSRichard Henderson TCGv_i64 tmp; 1633ebe9383cSRichard Henderson 1634ebe9383cSRichard Henderson nullify_over(ctx); 1635ebe9383cSRichard Henderson tmp = load_frd0(ra); 1636ebe9383cSRichard Henderson 1637ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1638ebe9383cSRichard Henderson 1639ebe9383cSRichard Henderson save_frd(rt, tmp); 1640ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 1641*31234768SRichard Henderson nullify_end(ctx); 1642ebe9383cSRichard Henderson } 1643ebe9383cSRichard Henderson 1644*31234768SRichard Henderson static void do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1645ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1646ebe9383cSRichard Henderson { 1647ebe9383cSRichard Henderson TCGv_i32 src; 1648ebe9383cSRichard Henderson TCGv_i64 dst; 1649ebe9383cSRichard Henderson 1650ebe9383cSRichard Henderson nullify_over(ctx); 1651ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1652ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1653ebe9383cSRichard Henderson 1654ebe9383cSRichard Henderson func(dst, cpu_env, src); 1655ebe9383cSRichard Henderson 1656ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1657ebe9383cSRichard Henderson save_frd(rt, dst); 1658ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 1659*31234768SRichard Henderson nullify_end(ctx); 1660ebe9383cSRichard Henderson } 1661ebe9383cSRichard Henderson 1662*31234768SRichard Henderson static void do_fop_weww(DisasContext *ctx, unsigned rt, 1663ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1664*31234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1665ebe9383cSRichard Henderson { 1666ebe9383cSRichard Henderson TCGv_i32 a, b; 1667ebe9383cSRichard Henderson 1668ebe9383cSRichard Henderson nullify_over(ctx); 1669ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1670ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1671ebe9383cSRichard Henderson 1672ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1673ebe9383cSRichard Henderson 1674ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1675ebe9383cSRichard Henderson save_frw_i32(rt, a); 1676ebe9383cSRichard Henderson tcg_temp_free_i32(a); 1677*31234768SRichard Henderson nullify_end(ctx); 1678ebe9383cSRichard Henderson } 1679ebe9383cSRichard Henderson 1680*31234768SRichard Henderson static void do_fop_dedd(DisasContext *ctx, unsigned rt, 1681ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1682*31234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1683ebe9383cSRichard Henderson { 1684ebe9383cSRichard Henderson TCGv_i64 a, b; 1685ebe9383cSRichard Henderson 1686ebe9383cSRichard Henderson nullify_over(ctx); 1687ebe9383cSRichard Henderson a = load_frd0(ra); 1688ebe9383cSRichard Henderson b = load_frd0(rb); 1689ebe9383cSRichard Henderson 1690ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1691ebe9383cSRichard Henderson 1692ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1693ebe9383cSRichard Henderson save_frd(rt, a); 1694ebe9383cSRichard Henderson tcg_temp_free_i64(a); 1695*31234768SRichard Henderson nullify_end(ctx); 1696ebe9383cSRichard Henderson } 1697ebe9383cSRichard Henderson 169898cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 169998cd9ca7SRichard Henderson have already had nullification handled. */ 1700*31234768SRichard Henderson static void do_dbranch(DisasContext *ctx, target_ureg dest, 170198cd9ca7SRichard Henderson unsigned link, bool is_n) 170298cd9ca7SRichard Henderson { 170398cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 170498cd9ca7SRichard Henderson if (link != 0) { 170598cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 170698cd9ca7SRichard Henderson } 170798cd9ca7SRichard Henderson ctx->iaoq_n = dest; 170898cd9ca7SRichard Henderson if (is_n) { 170998cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 171098cd9ca7SRichard Henderson } 171198cd9ca7SRichard Henderson } else { 171298cd9ca7SRichard Henderson nullify_over(ctx); 171398cd9ca7SRichard Henderson 171498cd9ca7SRichard Henderson if (link != 0) { 171598cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 171698cd9ca7SRichard Henderson } 171798cd9ca7SRichard Henderson 171898cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 171998cd9ca7SRichard Henderson nullify_set(ctx, 0); 172098cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 172198cd9ca7SRichard Henderson } else { 172298cd9ca7SRichard Henderson nullify_set(ctx, is_n); 172398cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 172498cd9ca7SRichard Henderson } 172598cd9ca7SRichard Henderson 1726*31234768SRichard Henderson nullify_end(ctx); 172798cd9ca7SRichard Henderson 172898cd9ca7SRichard Henderson nullify_set(ctx, 0); 172998cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 1730*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 173198cd9ca7SRichard Henderson } 173298cd9ca7SRichard Henderson } 173398cd9ca7SRichard Henderson 173498cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 173598cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1736*31234768SRichard Henderson static void do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 173798cd9ca7SRichard Henderson DisasCond *cond) 173898cd9ca7SRichard Henderson { 1739eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 174098cd9ca7SRichard Henderson TCGLabel *taken = NULL; 174198cd9ca7SRichard Henderson TCGCond c = cond->c; 174298cd9ca7SRichard Henderson bool n; 174398cd9ca7SRichard Henderson 174498cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 174598cd9ca7SRichard Henderson 174698cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 174798cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 1748*31234768SRichard Henderson do_dbranch(ctx, dest, 0, is_n && disp >= 0); 1749*31234768SRichard Henderson return; 175098cd9ca7SRichard Henderson } 175198cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 1752*31234768SRichard Henderson do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 1753*31234768SRichard Henderson return; 175498cd9ca7SRichard Henderson } 175598cd9ca7SRichard Henderson 175698cd9ca7SRichard Henderson taken = gen_new_label(); 175798cd9ca7SRichard Henderson cond_prep(cond); 1758eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 175998cd9ca7SRichard Henderson cond_free(cond); 176098cd9ca7SRichard Henderson 176198cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 176298cd9ca7SRichard Henderson n = is_n && disp < 0; 176398cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 176498cd9ca7SRichard Henderson nullify_set(ctx, 0); 1765a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 176698cd9ca7SRichard Henderson } else { 176798cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 176898cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 176998cd9ca7SRichard Henderson ctx->null_lab = NULL; 177098cd9ca7SRichard Henderson } 177198cd9ca7SRichard Henderson nullify_set(ctx, n); 1772c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1773c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1774c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1775c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1776c301f34eSRichard Henderson } 1777a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 177898cd9ca7SRichard Henderson } 177998cd9ca7SRichard Henderson 178098cd9ca7SRichard Henderson gen_set_label(taken); 178198cd9ca7SRichard Henderson 178298cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 178398cd9ca7SRichard Henderson n = is_n && disp >= 0; 178498cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 178598cd9ca7SRichard Henderson nullify_set(ctx, 0); 1786a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 178798cd9ca7SRichard Henderson } else { 178898cd9ca7SRichard Henderson nullify_set(ctx, n); 1789a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 179098cd9ca7SRichard Henderson } 179198cd9ca7SRichard Henderson 179298cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 179398cd9ca7SRichard Henderson if (ctx->null_lab) { 179498cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 179598cd9ca7SRichard Henderson ctx->null_lab = NULL; 1796*31234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 179798cd9ca7SRichard Henderson } else { 1798*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 179998cd9ca7SRichard Henderson } 180098cd9ca7SRichard Henderson } 180198cd9ca7SRichard Henderson 180298cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 180398cd9ca7SRichard Henderson nullification of the branch itself. */ 1804*31234768SRichard Henderson static void do_ibranch(DisasContext *ctx, TCGv_reg dest, 180598cd9ca7SRichard Henderson unsigned link, bool is_n) 180698cd9ca7SRichard Henderson { 1807eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 180898cd9ca7SRichard Henderson TCGCond c; 180998cd9ca7SRichard Henderson 181098cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 181198cd9ca7SRichard Henderson 181298cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 181398cd9ca7SRichard Henderson if (link != 0) { 181498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 181598cd9ca7SRichard Henderson } 181698cd9ca7SRichard Henderson next = get_temp(ctx); 1817eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 181898cd9ca7SRichard Henderson if (is_n) { 1819c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1820c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1821c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1822c301f34eSRichard Henderson nullify_set(ctx, 0); 1823*31234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 1824*31234768SRichard Henderson return; 1825c301f34eSRichard Henderson } 182698cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 182798cd9ca7SRichard Henderson } 1828c301f34eSRichard Henderson ctx->iaoq_n = -1; 1829c301f34eSRichard Henderson ctx->iaoq_n_var = next; 183098cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 183198cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 183298cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18334137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 183498cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 183598cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 183698cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 183798cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 183898cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 183998cd9ca7SRichard Henderson 184098cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 184198cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 184298cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1843eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1844eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 184598cd9ca7SRichard Henderson 184698cd9ca7SRichard Henderson nullify_over(ctx); 184798cd9ca7SRichard Henderson if (link != 0) { 1848eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 184998cd9ca7SRichard Henderson } 18507f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 1851*31234768SRichard Henderson nullify_end(ctx); 185298cd9ca7SRichard Henderson } else { 185398cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 185498cd9ca7SRichard Henderson c = ctx->null_cond.c; 185598cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 185698cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 185798cd9ca7SRichard Henderson 185898cd9ca7SRichard Henderson tmp = tcg_temp_new(); 185998cd9ca7SRichard Henderson next = get_temp(ctx); 186098cd9ca7SRichard Henderson 186198cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1862eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 186398cd9ca7SRichard Henderson ctx->iaoq_n = -1; 186498cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 186598cd9ca7SRichard Henderson 186698cd9ca7SRichard Henderson if (link != 0) { 1867eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 186898cd9ca7SRichard Henderson } 186998cd9ca7SRichard Henderson 187098cd9ca7SRichard Henderson if (is_n) { 187198cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 187298cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 187398cd9ca7SRichard Henderson to the branch. */ 1874eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 187598cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 187698cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 187798cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 187898cd9ca7SRichard Henderson } else { 187998cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188098cd9ca7SRichard Henderson } 188198cd9ca7SRichard Henderson } 188298cd9ca7SRichard Henderson } 188398cd9ca7SRichard Henderson 1884660eefe1SRichard Henderson /* Implement 1885660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1886660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1887660eefe1SRichard Henderson * else 1888660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1889660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1890660eefe1SRichard Henderson */ 1891660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1892660eefe1SRichard Henderson { 1893660eefe1SRichard Henderson TCGv_reg dest; 1894660eefe1SRichard Henderson switch (ctx->privilege) { 1895660eefe1SRichard Henderson case 0: 1896660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1897660eefe1SRichard Henderson return offset; 1898660eefe1SRichard Henderson case 3: 1899660eefe1SRichard Henderson /* Privilege 3 is minimum and is never allowed increase. */ 1900660eefe1SRichard Henderson dest = get_temp(ctx); 1901660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1902660eefe1SRichard Henderson break; 1903660eefe1SRichard Henderson default: 1904660eefe1SRichard Henderson dest = tcg_temp_new(); 1905660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1906660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1907660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1908660eefe1SRichard Henderson tcg_temp_free(dest); 1909660eefe1SRichard Henderson break; 1910660eefe1SRichard Henderson } 1911660eefe1SRichard Henderson return dest; 1912660eefe1SRichard Henderson } 1913660eefe1SRichard Henderson 1914ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19157ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19167ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19177ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19187ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19197ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19207ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19217ad439dfSRichard Henderson aforementioned BE. */ 1922*31234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19237ad439dfSRichard Henderson { 19247ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19257ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19267ad439dfSRichard Henderson next insn within the privilaged page. */ 19277ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19287ad439dfSRichard Henderson case TCG_COND_NEVER: 19297ad439dfSRichard Henderson break; 19307ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1931eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19327ad439dfSRichard Henderson goto do_sigill; 19337ad439dfSRichard Henderson default: 19347ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19357ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19367ad439dfSRichard Henderson g_assert_not_reached(); 19377ad439dfSRichard Henderson } 19387ad439dfSRichard Henderson 19397ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19407ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19417ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19427ad439dfSRichard Henderson under such conditions. */ 19437ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19447ad439dfSRichard Henderson goto do_sigill; 19457ad439dfSRichard Henderson } 19467ad439dfSRichard Henderson 1947ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19487ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19492986721dSRichard Henderson gen_excp_1(EXCP_IMP); 1950*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1951*31234768SRichard Henderson break; 19527ad439dfSRichard Henderson 19537ad439dfSRichard Henderson case 0xb0: /* LWS */ 19547ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 1955*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1956*31234768SRichard Henderson break; 19577ad439dfSRichard Henderson 19587ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 195935136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 1960ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 1961eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 1962*31234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 1963*31234768SRichard Henderson break; 19647ad439dfSRichard Henderson 19657ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 19667ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 1967*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1968*31234768SRichard Henderson break; 19697ad439dfSRichard Henderson 19707ad439dfSRichard Henderson default: 19717ad439dfSRichard Henderson do_sigill: 19722986721dSRichard Henderson gen_excp_1(EXCP_ILL); 1973*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1974*31234768SRichard Henderson break; 19757ad439dfSRichard Henderson } 19767ad439dfSRichard Henderson } 1977ba1d0b44SRichard Henderson #endif 19787ad439dfSRichard Henderson 1979*31234768SRichard Henderson static bool trans_nop(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 1980b2167459SRichard Henderson { 1981b2167459SRichard Henderson cond_free(&ctx->null_cond); 1982*31234768SRichard Henderson return true; 1983b2167459SRichard Henderson } 1984b2167459SRichard Henderson 1985*31234768SRichard Henderson static bool trans_break(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 198698a9cb79SRichard Henderson { 1987*31234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 198898a9cb79SRichard Henderson } 198998a9cb79SRichard Henderson 1990*31234768SRichard Henderson static bool trans_sync(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 199198a9cb79SRichard Henderson { 199298a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 199398a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 199498a9cb79SRichard Henderson 199598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1996*31234768SRichard Henderson return true; 199798a9cb79SRichard Henderson } 199898a9cb79SRichard Henderson 1999*31234768SRichard Henderson static bool trans_mfia(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 200098a9cb79SRichard Henderson { 200198a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2002eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2003eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 200498a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 200598a9cb79SRichard Henderson 200698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2007*31234768SRichard Henderson return true; 200898a9cb79SRichard Henderson } 200998a9cb79SRichard Henderson 2010*31234768SRichard Henderson static bool trans_mfsp(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 201198a9cb79SRichard Henderson { 201298a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 201333423472SRichard Henderson unsigned rs = assemble_sr3(insn); 201433423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 201533423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 201698a9cb79SRichard Henderson 201733423472SRichard Henderson load_spr(ctx, t0, rs); 201833423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 201933423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 202033423472SRichard Henderson 202133423472SRichard Henderson save_gpr(ctx, rt, t1); 202233423472SRichard Henderson tcg_temp_free(t1); 202333423472SRichard Henderson tcg_temp_free_i64(t0); 202498a9cb79SRichard Henderson 202598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2026*31234768SRichard Henderson return true; 202798a9cb79SRichard Henderson } 202898a9cb79SRichard Henderson 2029*31234768SRichard Henderson static bool trans_mfctl(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 203098a9cb79SRichard Henderson { 203198a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 203298a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 2033eaa3783bSRichard Henderson TCGv_reg tmp; 203498a9cb79SRichard Henderson 203598a9cb79SRichard Henderson switch (ctl) { 203635136a77SRichard Henderson case CR_SAR: 203798a9cb79SRichard Henderson #ifdef TARGET_HPPA64 203898a9cb79SRichard Henderson if (extract32(insn, 14, 1) == 0) { 203998a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 204098a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2041eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 204298a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 204335136a77SRichard Henderson goto done; 204498a9cb79SRichard Henderson } 204598a9cb79SRichard Henderson #endif 204698a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 204735136a77SRichard Henderson goto done; 204835136a77SRichard Henderson case CR_IT: /* Interval Timer */ 204935136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 205035136a77SRichard Henderson nullify_over(ctx); 205198a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 205284b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 205349c29d6cSRichard Henderson gen_io_start(); 205449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 205549c29d6cSRichard Henderson gen_io_end(); 2056*31234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 205749c29d6cSRichard Henderson } else { 205849c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 205949c29d6cSRichard Henderson } 206098a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 2061*31234768SRichard Henderson return nullify_end(ctx); 206298a9cb79SRichard Henderson case 26: 206398a9cb79SRichard Henderson case 27: 206498a9cb79SRichard Henderson break; 206598a9cb79SRichard Henderson default: 206698a9cb79SRichard Henderson /* All other control registers are privileged. */ 206735136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 206835136a77SRichard Henderson break; 206998a9cb79SRichard Henderson } 207098a9cb79SRichard Henderson 207135136a77SRichard Henderson tmp = get_temp(ctx); 207235136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 207335136a77SRichard Henderson save_gpr(ctx, rt, tmp); 207435136a77SRichard Henderson 207535136a77SRichard Henderson done: 207698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2077*31234768SRichard Henderson return true; 207898a9cb79SRichard Henderson } 207998a9cb79SRichard Henderson 2080*31234768SRichard Henderson static bool trans_mtsp(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 208133423472SRichard Henderson { 208233423472SRichard Henderson unsigned rr = extract32(insn, 16, 5); 208333423472SRichard Henderson unsigned rs = assemble_sr3(insn); 208433423472SRichard Henderson TCGv_i64 t64; 208533423472SRichard Henderson 208633423472SRichard Henderson if (rs >= 5) { 208733423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 208833423472SRichard Henderson } 208933423472SRichard Henderson nullify_over(ctx); 209033423472SRichard Henderson 209133423472SRichard Henderson t64 = tcg_temp_new_i64(); 209233423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 209333423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 209433423472SRichard Henderson 209533423472SRichard Henderson if (rs >= 4) { 209633423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2097494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 209833423472SRichard Henderson } else { 209933423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 210033423472SRichard Henderson } 210133423472SRichard Henderson tcg_temp_free_i64(t64); 210233423472SRichard Henderson 2103*31234768SRichard Henderson return nullify_end(ctx); 210433423472SRichard Henderson } 210533423472SRichard Henderson 2106*31234768SRichard Henderson static bool trans_mtctl(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 210798a9cb79SRichard Henderson { 210898a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 210998a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 211035136a77SRichard Henderson TCGv_reg reg = load_gpr(ctx, rin); 2111eaa3783bSRichard Henderson TCGv_reg tmp; 211298a9cb79SRichard Henderson 211335136a77SRichard Henderson if (ctl == CR_SAR) { 211498a9cb79SRichard Henderson tmp = tcg_temp_new(); 211535136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 211698a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 211798a9cb79SRichard Henderson tcg_temp_free(tmp); 211898a9cb79SRichard Henderson 211998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2120*31234768SRichard Henderson return true; 212198a9cb79SRichard Henderson } 212298a9cb79SRichard Henderson 212335136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 212435136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 212535136a77SRichard Henderson 21264f5f2548SRichard Henderson #ifdef CONFIG_USER_ONLY 21274f5f2548SRichard Henderson g_assert_not_reached(); 21284f5f2548SRichard Henderson #else 212935136a77SRichard Henderson nullify_over(ctx); 213035136a77SRichard Henderson switch (ctl) { 213135136a77SRichard Henderson case CR_IT: 213249c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 213335136a77SRichard Henderson break; 21344f5f2548SRichard Henderson case CR_EIRR: 21354f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 21364f5f2548SRichard Henderson break; 21374f5f2548SRichard Henderson case CR_EIEM: 21384f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 2139*31234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21404f5f2548SRichard Henderson break; 21414f5f2548SRichard Henderson 214235136a77SRichard Henderson case CR_IIASQ: 214335136a77SRichard Henderson case CR_IIAOQ: 214435136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 214535136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 214635136a77SRichard Henderson tmp = get_temp(ctx); 214735136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 214835136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 214935136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 215035136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 215135136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 215235136a77SRichard Henderson break; 215335136a77SRichard Henderson 215435136a77SRichard Henderson default: 215535136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 215635136a77SRichard Henderson break; 215735136a77SRichard Henderson } 2158*31234768SRichard Henderson return nullify_end(ctx); 21594f5f2548SRichard Henderson #endif 216035136a77SRichard Henderson } 216135136a77SRichard Henderson 2162*31234768SRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 216398a9cb79SRichard Henderson { 216498a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 2165eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 216698a9cb79SRichard Henderson 2167eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, rin)); 2168eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 216998a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 217098a9cb79SRichard Henderson tcg_temp_free(tmp); 217198a9cb79SRichard Henderson 217298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2173*31234768SRichard Henderson return true; 217498a9cb79SRichard Henderson } 217598a9cb79SRichard Henderson 2176*31234768SRichard Henderson static bool trans_ldsid(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 217798a9cb79SRichard Henderson { 217898a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2179eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 218098a9cb79SRichard Henderson 21812330504cSHelge Deller #ifdef CONFIG_USER_ONLY 21822330504cSHelge Deller /* We don't implement space registers in user mode. */ 2183eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 21842330504cSHelge Deller #else 21852330504cSHelge Deller unsigned rb = extract32(insn, 21, 5); 21862330504cSHelge Deller unsigned sp = extract32(insn, 14, 2); 21872330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 21882330504cSHelge Deller 21892330504cSHelge Deller tcg_gen_mov_i64(t0, space_select(ctx, sp, load_gpr(ctx, rb))); 21902330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 21912330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 21922330504cSHelge Deller 21932330504cSHelge Deller tcg_temp_free_i64(t0); 21942330504cSHelge Deller #endif 219598a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 219698a9cb79SRichard Henderson 219798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2198*31234768SRichard Henderson return true; 219998a9cb79SRichard Henderson } 220098a9cb79SRichard Henderson 2201e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2202e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 2203e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn) 2204e1b5a5edSRichard Henderson { 2205e1b5a5edSRichard Henderson target_ureg val = extract32(insn, 16, 10); 2206e1b5a5edSRichard Henderson 2207e1b5a5edSRichard Henderson if (val & PSW_SM_E) { 2208e1b5a5edSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 2209e1b5a5edSRichard Henderson } 2210e1b5a5edSRichard Henderson if (val & PSW_SM_W) { 2211e1b5a5edSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 2212e1b5a5edSRichard Henderson } 2213e1b5a5edSRichard Henderson return val; 2214e1b5a5edSRichard Henderson } 2215e1b5a5edSRichard Henderson 2216*31234768SRichard Henderson static bool trans_rsm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2217e1b5a5edSRichard Henderson { 2218e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2219e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2220e1b5a5edSRichard Henderson TCGv_reg tmp; 2221e1b5a5edSRichard Henderson 2222e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2223e1b5a5edSRichard Henderson nullify_over(ctx); 2224e1b5a5edSRichard Henderson 2225e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2226e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2227e1b5a5edSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~sm); 2228e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2229e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2230e1b5a5edSRichard Henderson 2231e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 2232*31234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 2233*31234768SRichard Henderson return nullify_end(ctx); 2234e1b5a5edSRichard Henderson } 2235e1b5a5edSRichard Henderson 2236*31234768SRichard Henderson static bool trans_ssm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2237e1b5a5edSRichard Henderson { 2238e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2239e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2240e1b5a5edSRichard Henderson TCGv_reg tmp; 2241e1b5a5edSRichard Henderson 2242e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2243e1b5a5edSRichard Henderson nullify_over(ctx); 2244e1b5a5edSRichard Henderson 2245e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2246e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2247e1b5a5edSRichard Henderson tcg_gen_ori_reg(tmp, tmp, sm); 2248e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2249e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2250e1b5a5edSRichard Henderson 2251e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 2252*31234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 2253*31234768SRichard Henderson return nullify_end(ctx); 2254e1b5a5edSRichard Henderson } 2255e1b5a5edSRichard Henderson 2256*31234768SRichard Henderson static bool trans_mtsm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2257e1b5a5edSRichard Henderson { 2258e1b5a5edSRichard Henderson unsigned rr = extract32(insn, 16, 5); 2259e1b5a5edSRichard Henderson TCGv_reg tmp, reg; 2260e1b5a5edSRichard Henderson 2261e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2262e1b5a5edSRichard Henderson nullify_over(ctx); 2263e1b5a5edSRichard Henderson 2264e1b5a5edSRichard Henderson reg = load_gpr(ctx, rr); 2265e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2266e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2267e1b5a5edSRichard Henderson 2268e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 2269*31234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 2270*31234768SRichard Henderson return nullify_end(ctx); 2271e1b5a5edSRichard Henderson } 2272f49b3537SRichard Henderson 2273*31234768SRichard Henderson static bool trans_rfi(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2274f49b3537SRichard Henderson { 2275f49b3537SRichard Henderson unsigned comp = extract32(insn, 5, 4); 2276f49b3537SRichard Henderson 2277f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2278f49b3537SRichard Henderson nullify_over(ctx); 2279f49b3537SRichard Henderson 2280f49b3537SRichard Henderson if (comp == 5) { 2281f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2282f49b3537SRichard Henderson } else { 2283f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2284f49b3537SRichard Henderson } 2285*31234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2286f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2287f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2288f49b3537SRichard Henderson } else { 228907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2290f49b3537SRichard Henderson } 2291*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2292f49b3537SRichard Henderson 2293*31234768SRichard Henderson return nullify_end(ctx); 2294f49b3537SRichard Henderson } 22956210db05SHelge Deller 2296*31234768SRichard Henderson static bool gen_hlt(DisasContext *ctx, int reset) 22976210db05SHelge Deller { 22986210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22996210db05SHelge Deller nullify_over(ctx); 23006210db05SHelge Deller if (reset) { 23016210db05SHelge Deller gen_helper_reset(cpu_env); 23026210db05SHelge Deller } else { 23036210db05SHelge Deller gen_helper_halt(cpu_env); 23046210db05SHelge Deller } 2305*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2306*31234768SRichard Henderson return nullify_end(ctx); 23076210db05SHelge Deller } 2308e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2309e1b5a5edSRichard Henderson 231098a9cb79SRichard Henderson static const DisasInsn table_system[] = { 231198a9cb79SRichard Henderson { 0x00000000u, 0xfc001fe0u, trans_break }, 231233423472SRichard Henderson { 0x00001820u, 0xffe01fffu, trans_mtsp }, 231398a9cb79SRichard Henderson { 0x00001840u, 0xfc00ffffu, trans_mtctl }, 231498a9cb79SRichard Henderson { 0x016018c0u, 0xffe0ffffu, trans_mtsarcm }, 231598a9cb79SRichard Henderson { 0x000014a0u, 0xffffffe0u, trans_mfia }, 231698a9cb79SRichard Henderson { 0x000004a0u, 0xffff1fe0u, trans_mfsp }, 23177f221b07SRichard Henderson { 0x000008a0u, 0xfc1fbfe0u, trans_mfctl }, 2318e216a77eSRichard Henderson { 0x00000400u, 0xffffffffu, trans_sync }, /* sync */ 2319e216a77eSRichard Henderson { 0x00100400u, 0xffffffffu, trans_sync }, /* syncdma */ 232098a9cb79SRichard Henderson { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid }, 2321e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2322e1b5a5edSRichard Henderson { 0x00000e60u, 0xfc00ffe0u, trans_rsm }, 2323e1b5a5edSRichard Henderson { 0x00000d60u, 0xfc00ffe0u, trans_ssm }, 2324e1b5a5edSRichard Henderson { 0x00001860u, 0xffe0ffffu, trans_mtsm }, 2325f49b3537SRichard Henderson { 0x00000c00u, 0xfffffe1fu, trans_rfi }, 2326e1b5a5edSRichard Henderson #endif 232798a9cb79SRichard Henderson }; 232898a9cb79SRichard Henderson 2329*31234768SRichard Henderson static bool trans_base_idx_mod(DisasContext *ctx, uint32_t insn, 233098a9cb79SRichard Henderson const DisasInsn *di) 233198a9cb79SRichard Henderson { 233298a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 233398a9cb79SRichard Henderson unsigned rx = extract32(insn, 16, 5); 2334eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rb); 2335eaa3783bSRichard Henderson TCGv_reg src1 = load_gpr(ctx, rb); 2336eaa3783bSRichard Henderson TCGv_reg src2 = load_gpr(ctx, rx); 233798a9cb79SRichard Henderson 233898a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2339eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 234098a9cb79SRichard Henderson save_gpr(ctx, rb, dest); 234198a9cb79SRichard Henderson 234298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2343*31234768SRichard Henderson return true; 234498a9cb79SRichard Henderson } 234598a9cb79SRichard Henderson 2346*31234768SRichard Henderson static bool trans_probe(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 234798a9cb79SRichard Henderson { 234898a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 234986f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 2350eed14219SRichard Henderson unsigned rr = extract32(insn, 16, 5); 235198a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 235298a9cb79SRichard Henderson unsigned is_write = extract32(insn, 6, 1); 2353eed14219SRichard Henderson unsigned is_imm = extract32(insn, 13, 1); 235486f8d05fSRichard Henderson TCGv_reg dest, ofs; 2355eed14219SRichard Henderson TCGv_i32 level, want; 235686f8d05fSRichard Henderson TCGv_tl addr; 235798a9cb79SRichard Henderson 235898a9cb79SRichard Henderson nullify_over(ctx); 235998a9cb79SRichard Henderson 236098a9cb79SRichard Henderson dest = dest_gpr(ctx, rt); 236186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 2362eed14219SRichard Henderson 2363eed14219SRichard Henderson if (is_imm) { 2364eed14219SRichard Henderson level = tcg_const_i32(extract32(insn, 16, 2)); 236598a9cb79SRichard Henderson } else { 2366eed14219SRichard Henderson level = tcg_temp_new_i32(); 2367eed14219SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, rr)); 2368eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 236998a9cb79SRichard Henderson } 2370eed14219SRichard Henderson want = tcg_const_i32(is_write ? PAGE_WRITE : PAGE_READ); 2371eed14219SRichard Henderson 2372eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2373eed14219SRichard Henderson 2374eed14219SRichard Henderson tcg_temp_free_i32(want); 2375eed14219SRichard Henderson tcg_temp_free_i32(level); 2376eed14219SRichard Henderson 237798a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 2378*31234768SRichard Henderson return nullify_end(ctx); 237998a9cb79SRichard Henderson } 238098a9cb79SRichard Henderson 23818d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 2382*31234768SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 23838d6ae7fbSRichard Henderson { 23848d6ae7fbSRichard Henderson unsigned sp; 23858d6ae7fbSRichard Henderson unsigned rr = extract32(insn, 16, 5); 23868d6ae7fbSRichard Henderson unsigned rb = extract32(insn, 21, 5); 23878d6ae7fbSRichard Henderson unsigned is_data = insn & 0x1000; 23888d6ae7fbSRichard Henderson unsigned is_addr = insn & 0x40; 23898d6ae7fbSRichard Henderson TCGv_tl addr; 23908d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 23918d6ae7fbSRichard Henderson 23928d6ae7fbSRichard Henderson if (is_data) { 23938d6ae7fbSRichard Henderson sp = extract32(insn, 14, 2); 23948d6ae7fbSRichard Henderson } else { 23958d6ae7fbSRichard Henderson sp = ~assemble_sr3(insn); 23968d6ae7fbSRichard Henderson } 23978d6ae7fbSRichard Henderson 23988d6ae7fbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23998d6ae7fbSRichard Henderson nullify_over(ctx); 24008d6ae7fbSRichard Henderson 24018d6ae7fbSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 24028d6ae7fbSRichard Henderson reg = load_gpr(ctx, rr); 24038d6ae7fbSRichard Henderson if (is_addr) { 24048d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24058d6ae7fbSRichard Henderson } else { 24068d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24078d6ae7fbSRichard Henderson } 24088d6ae7fbSRichard Henderson 24098d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24108d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 2411*31234768SRichard Henderson if (!is_data && (ctx->tb_flags & PSW_C)) { 2412*31234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2413*31234768SRichard Henderson } 2414*31234768SRichard Henderson return nullify_end(ctx); 24158d6ae7fbSRichard Henderson } 241663300a00SRichard Henderson 2417*31234768SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 241863300a00SRichard Henderson { 241963300a00SRichard Henderson unsigned m = extract32(insn, 5, 1); 242063300a00SRichard Henderson unsigned sp; 242163300a00SRichard Henderson unsigned rx = extract32(insn, 16, 5); 242263300a00SRichard Henderson unsigned rb = extract32(insn, 21, 5); 242363300a00SRichard Henderson unsigned is_data = insn & 0x1000; 242463300a00SRichard Henderson unsigned is_local = insn & 0x40; 242563300a00SRichard Henderson TCGv_tl addr; 242663300a00SRichard Henderson TCGv_reg ofs; 242763300a00SRichard Henderson 242863300a00SRichard Henderson if (is_data) { 242963300a00SRichard Henderson sp = extract32(insn, 14, 2); 243063300a00SRichard Henderson } else { 243163300a00SRichard Henderson sp = ~assemble_sr3(insn); 243263300a00SRichard Henderson } 243363300a00SRichard Henderson 243463300a00SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 243563300a00SRichard Henderson nullify_over(ctx); 243663300a00SRichard Henderson 243763300a00SRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, 0, 0, sp, m, false); 243863300a00SRichard Henderson if (m) { 243963300a00SRichard Henderson save_gpr(ctx, rb, ofs); 244063300a00SRichard Henderson } 244163300a00SRichard Henderson if (is_local) { 244263300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 244363300a00SRichard Henderson } else { 244463300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 244563300a00SRichard Henderson } 244663300a00SRichard Henderson 244763300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2448*31234768SRichard Henderson if (!is_data && (ctx->tb_flags & PSW_C)) { 2449*31234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2450*31234768SRichard Henderson } 2451*31234768SRichard Henderson return nullify_end(ctx); 245263300a00SRichard Henderson } 24532dfcca9fSRichard Henderson 2454*31234768SRichard Henderson static bool trans_lpa(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 24552dfcca9fSRichard Henderson { 24562dfcca9fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 24572dfcca9fSRichard Henderson unsigned m = extract32(insn, 5, 1); 24582dfcca9fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 24592dfcca9fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 24602dfcca9fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 24612dfcca9fSRichard Henderson TCGv_tl vaddr; 24622dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 24632dfcca9fSRichard Henderson 24642dfcca9fSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24652dfcca9fSRichard Henderson nullify_over(ctx); 24662dfcca9fSRichard Henderson 24672dfcca9fSRichard Henderson form_gva(ctx, &vaddr, &ofs, rb, rx, 0, 0, sp, m, false); 24682dfcca9fSRichard Henderson 24692dfcca9fSRichard Henderson paddr = tcg_temp_new(); 24702dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 24712dfcca9fSRichard Henderson 24722dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 24732dfcca9fSRichard Henderson if (m) { 24742dfcca9fSRichard Henderson save_gpr(ctx, rb, ofs); 24752dfcca9fSRichard Henderson } 24762dfcca9fSRichard Henderson save_gpr(ctx, rt, paddr); 24772dfcca9fSRichard Henderson tcg_temp_free(paddr); 24782dfcca9fSRichard Henderson 2479*31234768SRichard Henderson return nullify_end(ctx); 24802dfcca9fSRichard Henderson } 248143a97b81SRichard Henderson 2482*31234768SRichard Henderson static bool trans_lci(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 248343a97b81SRichard Henderson { 248443a97b81SRichard Henderson unsigned rt = extract32(insn, 0, 5); 248543a97b81SRichard Henderson TCGv_reg ci; 248643a97b81SRichard Henderson 248743a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 248843a97b81SRichard Henderson 248943a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 249043a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 249143a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 249243a97b81SRichard Henderson since the entire address space is coherent. */ 249343a97b81SRichard Henderson ci = tcg_const_reg(0); 249443a97b81SRichard Henderson save_gpr(ctx, rt, ci); 249543a97b81SRichard Henderson tcg_temp_free(ci); 249643a97b81SRichard Henderson 2497*31234768SRichard Henderson cond_free(&ctx->null_cond); 2498*31234768SRichard Henderson return true; 249943a97b81SRichard Henderson } 25008d6ae7fbSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 25018d6ae7fbSRichard Henderson 250298a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = { 250398a9cb79SRichard Henderson { 0x04003280u, 0xfc003fffu, trans_nop }, /* fdc, disp */ 250498a9cb79SRichard Henderson { 0x04001280u, 0xfc003fffu, trans_nop }, /* fdc, index */ 250598a9cb79SRichard Henderson { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */ 250698a9cb79SRichard Henderson { 0x040012c0u, 0xfc003fffu, trans_nop }, /* fdce */ 250798a9cb79SRichard Henderson { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */ 250898a9cb79SRichard Henderson { 0x04000280u, 0xfc001fffu, trans_nop }, /* fic 0a */ 250998a9cb79SRichard Henderson { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */ 251098a9cb79SRichard Henderson { 0x040013c0u, 0xfc003fffu, trans_nop }, /* fic 4f */ 251198a9cb79SRichard Henderson { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */ 251298a9cb79SRichard Henderson { 0x040002c0u, 0xfc001fffu, trans_nop }, /* fice */ 251398a9cb79SRichard Henderson { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */ 251498a9cb79SRichard Henderson { 0x04002700u, 0xfc003fffu, trans_nop }, /* pdc */ 251598a9cb79SRichard Henderson { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */ 251698a9cb79SRichard Henderson { 0x04001180u, 0xfc003fa0u, trans_probe }, /* probe */ 251798a9cb79SRichard Henderson { 0x04003180u, 0xfc003fa0u, trans_probe }, /* probei */ 25188d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 25198d6ae7fbSRichard Henderson { 0x04000000u, 0xfc001fffu, trans_ixtlbx }, /* iitlbp */ 25208d6ae7fbSRichard Henderson { 0x04000040u, 0xfc001fffu, trans_ixtlbx }, /* iitlba */ 25218d6ae7fbSRichard Henderson { 0x04001000u, 0xfc001fffu, trans_ixtlbx }, /* idtlbp */ 25228d6ae7fbSRichard Henderson { 0x04001040u, 0xfc001fffu, trans_ixtlbx }, /* idtlba */ 252363300a00SRichard Henderson { 0x04000200u, 0xfc001fdfu, trans_pxtlbx }, /* pitlb */ 252463300a00SRichard Henderson { 0x04000240u, 0xfc001fdfu, trans_pxtlbx }, /* pitlbe */ 252563300a00SRichard Henderson { 0x04001200u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlb */ 252663300a00SRichard Henderson { 0x04001240u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlbe */ 25272dfcca9fSRichard Henderson { 0x04001340u, 0xfc003fc0u, trans_lpa }, 252843a97b81SRichard Henderson { 0x04001300u, 0xfc003fe0u, trans_lci }, 25298d6ae7fbSRichard Henderson #endif 253098a9cb79SRichard Henderson }; 253198a9cb79SRichard Henderson 2532*31234768SRichard Henderson static bool trans_add(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2533b2167459SRichard Henderson { 2534b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2535b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2536b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2537b2167459SRichard Henderson unsigned ext = extract32(insn, 8, 4); 2538b2167459SRichard Henderson unsigned shift = extract32(insn, 6, 2); 2539b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2540eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2541b2167459SRichard Henderson bool is_c = false; 2542b2167459SRichard Henderson bool is_l = false; 2543b2167459SRichard Henderson bool is_tc = false; 2544b2167459SRichard Henderson bool is_tsv = false; 2545b2167459SRichard Henderson 2546b2167459SRichard Henderson switch (ext) { 2547b2167459SRichard Henderson case 0x6: /* ADD, SHLADD */ 2548b2167459SRichard Henderson break; 2549b2167459SRichard Henderson case 0xa: /* ADD,L, SHLADD,L */ 2550b2167459SRichard Henderson is_l = true; 2551b2167459SRichard Henderson break; 2552b2167459SRichard Henderson case 0xe: /* ADD,TSV, SHLADD,TSV (1) */ 2553b2167459SRichard Henderson is_tsv = true; 2554b2167459SRichard Henderson break; 2555b2167459SRichard Henderson case 0x7: /* ADD,C */ 2556b2167459SRichard Henderson is_c = true; 2557b2167459SRichard Henderson break; 2558b2167459SRichard Henderson case 0xf: /* ADD,C,TSV */ 2559b2167459SRichard Henderson is_c = is_tsv = true; 2560b2167459SRichard Henderson break; 2561b2167459SRichard Henderson default: 2562b2167459SRichard Henderson return gen_illegal(ctx); 2563b2167459SRichard Henderson } 2564b2167459SRichard Henderson 2565b2167459SRichard Henderson if (cf) { 2566b2167459SRichard Henderson nullify_over(ctx); 2567b2167459SRichard Henderson } 2568b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2569b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2570*31234768SRichard Henderson do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf); 2571*31234768SRichard Henderson return nullify_end(ctx); 2572b2167459SRichard Henderson } 2573b2167459SRichard Henderson 2574*31234768SRichard Henderson static bool trans_sub(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2575b2167459SRichard Henderson { 2576b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2577b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2578b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2579b2167459SRichard Henderson unsigned ext = extract32(insn, 6, 6); 2580b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2581eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2582b2167459SRichard Henderson bool is_b = false; 2583b2167459SRichard Henderson bool is_tc = false; 2584b2167459SRichard Henderson bool is_tsv = false; 2585b2167459SRichard Henderson 2586b2167459SRichard Henderson switch (ext) { 2587b2167459SRichard Henderson case 0x10: /* SUB */ 2588b2167459SRichard Henderson break; 2589b2167459SRichard Henderson case 0x30: /* SUB,TSV */ 2590b2167459SRichard Henderson is_tsv = true; 2591b2167459SRichard Henderson break; 2592b2167459SRichard Henderson case 0x14: /* SUB,B */ 2593b2167459SRichard Henderson is_b = true; 2594b2167459SRichard Henderson break; 2595b2167459SRichard Henderson case 0x34: /* SUB,B,TSV */ 2596b2167459SRichard Henderson is_b = is_tsv = true; 2597b2167459SRichard Henderson break; 2598b2167459SRichard Henderson case 0x13: /* SUB,TC */ 2599b2167459SRichard Henderson is_tc = true; 2600b2167459SRichard Henderson break; 2601b2167459SRichard Henderson case 0x33: /* SUB,TSV,TC */ 2602b2167459SRichard Henderson is_tc = is_tsv = true; 2603b2167459SRichard Henderson break; 2604b2167459SRichard Henderson default: 2605b2167459SRichard Henderson return gen_illegal(ctx); 2606b2167459SRichard Henderson } 2607b2167459SRichard Henderson 2608b2167459SRichard Henderson if (cf) { 2609b2167459SRichard Henderson nullify_over(ctx); 2610b2167459SRichard Henderson } 2611b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2612b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2613*31234768SRichard Henderson do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf); 2614*31234768SRichard Henderson return nullify_end(ctx); 2615b2167459SRichard Henderson } 2616b2167459SRichard Henderson 2617*31234768SRichard Henderson static bool trans_log(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2618b2167459SRichard Henderson { 2619b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2620b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2621b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2622b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2623eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2624b2167459SRichard Henderson 2625b2167459SRichard Henderson if (cf) { 2626b2167459SRichard Henderson nullify_over(ctx); 2627b2167459SRichard Henderson } 2628b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2629b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2630*31234768SRichard Henderson do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt); 2631*31234768SRichard Henderson return nullify_end(ctx); 2632b2167459SRichard Henderson } 2633b2167459SRichard Henderson 2634b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */ 2635*31234768SRichard Henderson static bool trans_copy(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2636b2167459SRichard Henderson { 2637b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2638b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2639b2167459SRichard Henderson 2640b2167459SRichard Henderson if (r1 == 0) { 2641eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2642eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2643b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2644b2167459SRichard Henderson } else { 2645b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2646b2167459SRichard Henderson } 2647b2167459SRichard Henderson cond_free(&ctx->null_cond); 2648*31234768SRichard Henderson return true; 2649b2167459SRichard Henderson } 2650b2167459SRichard Henderson 2651*31234768SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2652b2167459SRichard Henderson { 2653b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2654b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2655b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2656b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2657eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2658b2167459SRichard Henderson 2659b2167459SRichard Henderson if (cf) { 2660b2167459SRichard Henderson nullify_over(ctx); 2661b2167459SRichard Henderson } 2662b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2663b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2664*31234768SRichard Henderson do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf); 2665*31234768SRichard Henderson return nullify_end(ctx); 2666b2167459SRichard Henderson } 2667b2167459SRichard Henderson 2668*31234768SRichard Henderson static bool trans_uxor(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2669b2167459SRichard Henderson { 2670b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2671b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2672b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2673b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2674eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2675b2167459SRichard Henderson 2676b2167459SRichard Henderson if (cf) { 2677b2167459SRichard Henderson nullify_over(ctx); 2678b2167459SRichard Henderson } 2679b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2680b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2681*31234768SRichard Henderson do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg); 2682*31234768SRichard Henderson return nullify_end(ctx); 2683b2167459SRichard Henderson } 2684b2167459SRichard Henderson 2685*31234768SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2686b2167459SRichard Henderson { 2687b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2688b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2689b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2690b2167459SRichard Henderson unsigned is_tc = extract32(insn, 6, 1); 2691b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2692eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2693b2167459SRichard Henderson 2694b2167459SRichard Henderson if (cf) { 2695b2167459SRichard Henderson nullify_over(ctx); 2696b2167459SRichard Henderson } 2697b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2698b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2699b2167459SRichard Henderson tmp = get_temp(ctx); 2700eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 2701*31234768SRichard Henderson do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg); 2702*31234768SRichard Henderson return nullify_end(ctx); 2703b2167459SRichard Henderson } 2704b2167459SRichard Henderson 2705*31234768SRichard Henderson static bool trans_dcor(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2706b2167459SRichard Henderson { 2707b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2708b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2709b2167459SRichard Henderson unsigned is_i = extract32(insn, 6, 1); 2710b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2711eaa3783bSRichard Henderson TCGv_reg tmp; 2712b2167459SRichard Henderson 2713b2167459SRichard Henderson nullify_over(ctx); 2714b2167459SRichard Henderson 2715b2167459SRichard Henderson tmp = get_temp(ctx); 2716eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2717b2167459SRichard Henderson if (!is_i) { 2718eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2719b2167459SRichard Henderson } 2720eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2721eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 2722*31234768SRichard Henderson do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false, 2723eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 2724b2167459SRichard Henderson 2725*31234768SRichard Henderson return nullify_end(ctx); 2726b2167459SRichard Henderson } 2727b2167459SRichard Henderson 2728*31234768SRichard Henderson static bool trans_ds(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2729b2167459SRichard Henderson { 2730b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2731b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2732b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2733b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2734eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2735b2167459SRichard Henderson 2736b2167459SRichard Henderson nullify_over(ctx); 2737b2167459SRichard Henderson 2738b2167459SRichard Henderson in1 = load_gpr(ctx, r1); 2739b2167459SRichard Henderson in2 = load_gpr(ctx, r2); 2740b2167459SRichard Henderson 2741b2167459SRichard Henderson add1 = tcg_temp_new(); 2742b2167459SRichard Henderson add2 = tcg_temp_new(); 2743b2167459SRichard Henderson addc = tcg_temp_new(); 2744b2167459SRichard Henderson dest = tcg_temp_new(); 2745eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2746b2167459SRichard Henderson 2747b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2748eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2749eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2750b2167459SRichard Henderson 2751b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2752b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2753b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2754b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2755eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2756eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2757eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2758b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2759b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2760b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2761b2167459SRichard Henderson 2762b2167459SRichard Henderson tcg_temp_free(addc); 2763b2167459SRichard Henderson tcg_temp_free(zero); 2764b2167459SRichard Henderson 2765b2167459SRichard Henderson /* Write back the result register. */ 2766b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2767b2167459SRichard Henderson 2768b2167459SRichard Henderson /* Write back PSW[CB]. */ 2769eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2770eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2771b2167459SRichard Henderson 2772b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2773eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2774eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2775b2167459SRichard Henderson 2776b2167459SRichard Henderson /* Install the new nullification. */ 2777b2167459SRichard Henderson if (cf) { 2778eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2779b2167459SRichard Henderson if (cf >> 1 == 6) { 2780b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2781b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2782b2167459SRichard Henderson } 2783b2167459SRichard Henderson ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv); 2784b2167459SRichard Henderson } 2785b2167459SRichard Henderson 2786b2167459SRichard Henderson tcg_temp_free(add1); 2787b2167459SRichard Henderson tcg_temp_free(add2); 2788b2167459SRichard Henderson tcg_temp_free(dest); 2789b2167459SRichard Henderson 2790*31234768SRichard Henderson return nullify_end(ctx); 2791b2167459SRichard Henderson } 2792b2167459SRichard Henderson 2793b49572d3SRichard Henderson #ifndef CONFIG_USER_ONLY 2794b49572d3SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 2795b49572d3SRichard Henderson * 2796b49572d3SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 2797b49572d3SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 2798b49572d3SRichard Henderson * currently implemented as idle. 2799b49572d3SRichard Henderson */ 2800*31234768SRichard Henderson static bool trans_pause(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2801b49572d3SRichard Henderson { 2802b49572d3SRichard Henderson TCGv_i32 tmp; 2803b49572d3SRichard Henderson 2804b49572d3SRichard Henderson /* No need to check for supervisor, as userland can only pause 2805b49572d3SRichard Henderson until the next timer interrupt. */ 2806b49572d3SRichard Henderson nullify_over(ctx); 2807b49572d3SRichard Henderson 2808b49572d3SRichard Henderson /* Advance the instruction queue. */ 2809b49572d3SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2810b49572d3SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 2811b49572d3SRichard Henderson nullify_set(ctx, 0); 2812b49572d3SRichard Henderson 2813b49572d3SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2814b49572d3SRichard Henderson tmp = tcg_const_i32(1); 2815b49572d3SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 2816b49572d3SRichard Henderson offsetof(CPUState, halted)); 2817b49572d3SRichard Henderson tcg_temp_free_i32(tmp); 2818b49572d3SRichard Henderson gen_excp_1(EXCP_HALTED); 2819*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2820b49572d3SRichard Henderson 2821*31234768SRichard Henderson return nullify_end(ctx); 2822b49572d3SRichard Henderson } 2823b49572d3SRichard Henderson #endif 2824b49572d3SRichard Henderson 2825b2167459SRichard Henderson static const DisasInsn table_arith_log[] = { 2826b2167459SRichard Henderson { 0x08000240u, 0xfc00ffffu, trans_nop }, /* or x,y,0 */ 2827b2167459SRichard Henderson { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */ 2828b49572d3SRichard Henderson #ifndef CONFIG_USER_ONLY 2829b49572d3SRichard Henderson { 0x094a024au, 0xffffffffu, trans_pause }, /* or r10,r10,r10 */ 2830b49572d3SRichard Henderson { 0x0bff025fu, 0xffffffffu, trans_pause }, /* or r31,r31,r31 */ 2831b49572d3SRichard Henderson #endif 2832eaa3783bSRichard Henderson { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg }, 2833eaa3783bSRichard Henderson { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg }, 2834eaa3783bSRichard Henderson { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg }, 2835eaa3783bSRichard Henderson { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg }, 2836b2167459SRichard Henderson { 0x08000880u, 0xfc000fe0u, trans_cmpclr }, 2837b2167459SRichard Henderson { 0x08000380u, 0xfc000fe0u, trans_uxor }, 2838b2167459SRichard Henderson { 0x08000980u, 0xfc000fa0u, trans_uaddcm }, 2839b2167459SRichard Henderson { 0x08000b80u, 0xfc1f0fa0u, trans_dcor }, 2840b2167459SRichard Henderson { 0x08000440u, 0xfc000fe0u, trans_ds }, 2841b2167459SRichard Henderson { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */ 2842b2167459SRichard Henderson { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */ 2843b2167459SRichard Henderson { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */ 2844b2167459SRichard Henderson { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */ 2845b2167459SRichard Henderson }; 2846b2167459SRichard Henderson 2847*31234768SRichard Henderson static bool trans_addi(DisasContext *ctx, uint32_t insn) 2848b2167459SRichard Henderson { 2849eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2850b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2851b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2852b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2853b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2854b2167459SRichard Henderson unsigned o1 = extract32(insn, 26, 1); 2855eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2856b2167459SRichard Henderson 2857b2167459SRichard Henderson if (cf) { 2858b2167459SRichard Henderson nullify_over(ctx); 2859b2167459SRichard Henderson } 2860b2167459SRichard Henderson 2861b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2862b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2863*31234768SRichard Henderson do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf); 2864b2167459SRichard Henderson 2865*31234768SRichard Henderson return nullify_end(ctx); 2866b2167459SRichard Henderson } 2867b2167459SRichard Henderson 2868*31234768SRichard Henderson static bool trans_subi(DisasContext *ctx, uint32_t insn) 2869b2167459SRichard Henderson { 2870eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2871b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2872b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2873b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2874b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2875eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2876b2167459SRichard Henderson 2877b2167459SRichard Henderson if (cf) { 2878b2167459SRichard Henderson nullify_over(ctx); 2879b2167459SRichard Henderson } 2880b2167459SRichard Henderson 2881b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2882b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2883*31234768SRichard Henderson do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf); 2884b2167459SRichard Henderson 2885*31234768SRichard Henderson return nullify_end(ctx); 2886b2167459SRichard Henderson } 2887b2167459SRichard Henderson 2888*31234768SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, uint32_t insn) 2889b2167459SRichard Henderson { 2890eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2891b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2892b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2893b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2894eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2895b2167459SRichard Henderson 2896b2167459SRichard Henderson if (cf) { 2897b2167459SRichard Henderson nullify_over(ctx); 2898b2167459SRichard Henderson } 2899b2167459SRichard Henderson 2900b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2901b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2902*31234768SRichard Henderson do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf); 2903b2167459SRichard Henderson 2904*31234768SRichard Henderson return nullify_end(ctx); 2905b2167459SRichard Henderson } 2906b2167459SRichard Henderson 2907*31234768SRichard Henderson static bool trans_ld_idx_i(DisasContext *ctx, uint32_t insn, 290896d6407fSRichard Henderson const DisasInsn *di) 290996d6407fSRichard Henderson { 291096d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 291196d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 291296d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 291396d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 291486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 291596d6407fSRichard Henderson int disp = low_sextract(insn, 16, 5); 291696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 291796d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 291896d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 291996d6407fSRichard Henderson 2920*31234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop); 2921*31234768SRichard Henderson return true; 292296d6407fSRichard Henderson } 292396d6407fSRichard Henderson 2924*31234768SRichard Henderson static bool trans_ld_idx_x(DisasContext *ctx, uint32_t insn, 292596d6407fSRichard Henderson const DisasInsn *di) 292696d6407fSRichard Henderson { 292796d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 292896d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 292996d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 293096d6407fSRichard Henderson unsigned u = extract32(insn, 13, 1); 293186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 293296d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 293396d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 293496d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 293596d6407fSRichard Henderson 2936*31234768SRichard Henderson do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop); 2937*31234768SRichard Henderson return true; 293896d6407fSRichard Henderson } 293996d6407fSRichard Henderson 2940*31234768SRichard Henderson static bool trans_st_idx_i(DisasContext *ctx, uint32_t insn, 294196d6407fSRichard Henderson const DisasInsn *di) 294296d6407fSRichard Henderson { 294396d6407fSRichard Henderson int disp = low_sextract(insn, 0, 5); 294496d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 294596d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 294696d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 294786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 294896d6407fSRichard Henderson unsigned rr = extract32(insn, 16, 5); 294996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 295096d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 295196d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 295296d6407fSRichard Henderson 2953*31234768SRichard Henderson do_store(ctx, rr, rb, disp, sp, modify, mop); 2954*31234768SRichard Henderson return true; 295596d6407fSRichard Henderson } 295696d6407fSRichard Henderson 2957*31234768SRichard Henderson static bool trans_ldcw(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 295896d6407fSRichard Henderson { 295996d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 296096d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 296196d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 296296d6407fSRichard Henderson unsigned au = extract32(insn, 13, 1); 296386f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 296496d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 296596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 296696d6407fSRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16; 296786f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 296886f8d05fSRichard Henderson TCGv_tl addr; 296996d6407fSRichard Henderson int modify, disp = 0, scale = 0; 297096d6407fSRichard Henderson 297196d6407fSRichard Henderson nullify_over(ctx); 297296d6407fSRichard Henderson 297396d6407fSRichard Henderson if (i) { 297496d6407fSRichard Henderson modify = (m ? (au ? -1 : 1) : 0); 297596d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 297696d6407fSRichard Henderson rx = 0; 297796d6407fSRichard Henderson } else { 297896d6407fSRichard Henderson modify = m; 297996d6407fSRichard Henderson if (au) { 298096d6407fSRichard Henderson scale = mop & MO_SIZE; 298196d6407fSRichard Henderson } 298296d6407fSRichard Henderson } 298396d6407fSRichard Henderson if (modify) { 298486f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 298586f8d05fSRichard Henderson we see the result of the load. */ 298696d6407fSRichard Henderson dest = get_temp(ctx); 298796d6407fSRichard Henderson } else { 298896d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 298996d6407fSRichard Henderson } 299096d6407fSRichard Henderson 299186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 299286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 2993eaa3783bSRichard Henderson zero = tcg_const_reg(0); 299486f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 299596d6407fSRichard Henderson if (modify) { 299686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 299796d6407fSRichard Henderson } 299896d6407fSRichard Henderson save_gpr(ctx, rt, dest); 299996d6407fSRichard Henderson 3000*31234768SRichard Henderson return nullify_end(ctx); 300196d6407fSRichard Henderson } 300296d6407fSRichard Henderson 3003*31234768SRichard Henderson static bool trans_stby(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 300496d6407fSRichard Henderson { 3005eaa3783bSRichard Henderson target_sreg disp = low_sextract(insn, 0, 5); 300696d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 300796d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 300886f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 300996d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 301096d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 301186f8d05fSRichard Henderson TCGv_reg ofs, val; 301286f8d05fSRichard Henderson TCGv_tl addr; 301396d6407fSRichard Henderson 301496d6407fSRichard Henderson nullify_over(ctx); 301596d6407fSRichard Henderson 301686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m, 301786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 301896d6407fSRichard Henderson val = load_gpr(ctx, rt); 301996d6407fSRichard Henderson if (a) { 3020f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3021f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 3022f9f46db4SEmilio G. Cota } else { 302396d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 3024f9f46db4SEmilio G. Cota } 3025f9f46db4SEmilio G. Cota } else { 3026f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3027f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 302896d6407fSRichard Henderson } else { 302996d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 303096d6407fSRichard Henderson } 3031f9f46db4SEmilio G. Cota } 303296d6407fSRichard Henderson 303396d6407fSRichard Henderson if (m) { 303486f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 303586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 303696d6407fSRichard Henderson } 303796d6407fSRichard Henderson 3038*31234768SRichard Henderson return nullify_end(ctx); 303996d6407fSRichard Henderson } 304096d6407fSRichard Henderson 3041d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 3042*31234768SRichard Henderson static bool trans_ldwa_idx_i(DisasContext *ctx, uint32_t insn, 3043d0a851ccSRichard Henderson const DisasInsn *di) 3044d0a851ccSRichard Henderson { 3045d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3046d0a851ccSRichard Henderson 3047d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3048d0a851ccSRichard Henderson 3049d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 3050d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 3051d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 3052*31234768SRichard Henderson trans_ld_idx_i(ctx, insn, di); 3053d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 3054*31234768SRichard Henderson return true; 3055d0a851ccSRichard Henderson } 3056d0a851ccSRichard Henderson 3057*31234768SRichard Henderson static bool trans_ldwa_idx_x(DisasContext *ctx, uint32_t insn, 3058d0a851ccSRichard Henderson const DisasInsn *di) 3059d0a851ccSRichard Henderson { 3060d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3061d0a851ccSRichard Henderson 3062d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3063d0a851ccSRichard Henderson 3064d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 3065d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 3066d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 3067*31234768SRichard Henderson trans_ld_idx_x(ctx, insn, di); 3068d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 3069*31234768SRichard Henderson return true; 3070d0a851ccSRichard Henderson } 307195412a61SRichard Henderson 3072*31234768SRichard Henderson static bool trans_stwa_idx_i(DisasContext *ctx, uint32_t insn, 307395412a61SRichard Henderson const DisasInsn *di) 307495412a61SRichard Henderson { 307595412a61SRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 307695412a61SRichard Henderson 307795412a61SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 307895412a61SRichard Henderson 307995412a61SRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 308095412a61SRichard Henderson format wrt the sub-opcode in bits 6:9. */ 308195412a61SRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 3082*31234768SRichard Henderson trans_st_idx_i(ctx, insn, di); 308395412a61SRichard Henderson ctx->mmu_idx = hold_mmu_idx; 3084*31234768SRichard Henderson return true; 308595412a61SRichard Henderson } 3086d0a851ccSRichard Henderson #endif 3087d0a851ccSRichard Henderson 308896d6407fSRichard Henderson static const DisasInsn table_index_mem[] = { 308996d6407fSRichard Henderson { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */ 309096d6407fSRichard Henderson { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */ 309196d6407fSRichard Henderson { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */ 309296d6407fSRichard Henderson { 0x0c0001c0u, 0xfc0003c0, trans_ldcw }, 309396d6407fSRichard Henderson { 0x0c001300u, 0xfc0013c0, trans_stby }, 3094d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 3095d0a851ccSRichard Henderson { 0x0c000180u, 0xfc00d3c0, trans_ldwa_idx_x }, /* LDWA, rx */ 309695412a61SRichard Henderson { 0x0c001180u, 0xfc00d3c0, trans_ldwa_idx_i }, /* LDWA, im */ 309795412a61SRichard Henderson { 0x0c001380u, 0xfc00d3c0, trans_stwa_idx_i }, /* STWA, im */ 3098d0a851ccSRichard Henderson #endif 309996d6407fSRichard Henderson }; 310096d6407fSRichard Henderson 3101*31234768SRichard Henderson static bool trans_ldil(DisasContext *ctx, uint32_t insn) 3102b2167459SRichard Henderson { 3103b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3104eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3105eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3106b2167459SRichard Henderson 3107eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3108b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3109b2167459SRichard Henderson cond_free(&ctx->null_cond); 3110*31234768SRichard Henderson return true; 3111b2167459SRichard Henderson } 3112b2167459SRichard Henderson 3113*31234768SRichard Henderson static bool trans_addil(DisasContext *ctx, uint32_t insn) 3114b2167459SRichard Henderson { 3115b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3116eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3117eaa3783bSRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, rt); 3118eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3119b2167459SRichard Henderson 3120eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, i); 3121b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3122b2167459SRichard Henderson cond_free(&ctx->null_cond); 3123*31234768SRichard Henderson return true; 3124b2167459SRichard Henderson } 3125b2167459SRichard Henderson 3126*31234768SRichard Henderson static bool trans_ldo(DisasContext *ctx, uint32_t insn) 3127b2167459SRichard Henderson { 3128b2167459SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3129b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 3130eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 3131eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3132b2167459SRichard Henderson 3133b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3134b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 3135b2167459SRichard Henderson if (rb == 0) { 3136eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3137b2167459SRichard Henderson } else { 3138eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i); 3139b2167459SRichard Henderson } 3140b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3141b2167459SRichard Henderson cond_free(&ctx->null_cond); 3142*31234768SRichard Henderson return true; 3143b2167459SRichard Henderson } 3144b2167459SRichard Henderson 3145*31234768SRichard Henderson static bool trans_load(DisasContext *ctx, uint32_t insn, 314696d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 314796d6407fSRichard Henderson { 314896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 314996d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 315086f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3151eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 315296d6407fSRichard Henderson 3153*31234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 3154*31234768SRichard Henderson return true; 315596d6407fSRichard Henderson } 315696d6407fSRichard Henderson 3157*31234768SRichard Henderson static bool trans_load_w(DisasContext *ctx, uint32_t insn) 315896d6407fSRichard Henderson { 315996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 316096d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 316186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3162eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 316396d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 316496d6407fSRichard Henderson 316596d6407fSRichard Henderson switch (ext2) { 316696d6407fSRichard Henderson case 0: 316796d6407fSRichard Henderson case 1: 316896d6407fSRichard Henderson /* FLDW without modification. */ 3169*31234768SRichard Henderson do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 3170*31234768SRichard Henderson break; 317196d6407fSRichard Henderson case 2: 317296d6407fSRichard Henderson /* LDW with modification. Note that the sign of I selects 317396d6407fSRichard Henderson post-dec vs pre-inc. */ 3174*31234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 3175*31234768SRichard Henderson break; 317696d6407fSRichard Henderson default: 317796d6407fSRichard Henderson return gen_illegal(ctx); 317896d6407fSRichard Henderson } 3179*31234768SRichard Henderson return true; 318096d6407fSRichard Henderson } 318196d6407fSRichard Henderson 3182*31234768SRichard Henderson static bool trans_fload_mod(DisasContext *ctx, uint32_t insn) 318396d6407fSRichard Henderson { 3184eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 318596d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 318696d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 318786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 318896d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 318996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 319096d6407fSRichard Henderson 319196d6407fSRichard Henderson /* FLDW with modification. */ 3192*31234768SRichard Henderson do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 3193*31234768SRichard Henderson return true; 319496d6407fSRichard Henderson } 319596d6407fSRichard Henderson 3196*31234768SRichard Henderson static bool trans_store(DisasContext *ctx, uint32_t insn, 319796d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 319896d6407fSRichard Henderson { 319996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 320096d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 320186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3202eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 320396d6407fSRichard Henderson 3204*31234768SRichard Henderson do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 3205*31234768SRichard Henderson return true; 320696d6407fSRichard Henderson } 320796d6407fSRichard Henderson 3208*31234768SRichard Henderson static bool trans_store_w(DisasContext *ctx, uint32_t insn) 320996d6407fSRichard Henderson { 321096d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 321196d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 321286f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3213eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 321496d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 321596d6407fSRichard Henderson 321696d6407fSRichard Henderson switch (ext2) { 321796d6407fSRichard Henderson case 0: 321896d6407fSRichard Henderson case 1: 321996d6407fSRichard Henderson /* FSTW without modification. */ 3220*31234768SRichard Henderson do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 3221*31234768SRichard Henderson break; 322296d6407fSRichard Henderson case 2: 32233f7367e2SHelge Deller /* STW with modification. */ 3224*31234768SRichard Henderson do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 3225*31234768SRichard Henderson break; 322696d6407fSRichard Henderson default: 322796d6407fSRichard Henderson return gen_illegal(ctx); 322896d6407fSRichard Henderson } 3229*31234768SRichard Henderson return true; 323096d6407fSRichard Henderson } 323196d6407fSRichard Henderson 3232*31234768SRichard Henderson static bool trans_fstore_mod(DisasContext *ctx, uint32_t insn) 323396d6407fSRichard Henderson { 3234eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 323596d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 323696d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 323786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 323896d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 323996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 324096d6407fSRichard Henderson 324196d6407fSRichard Henderson /* FSTW with modification. */ 3242*31234768SRichard Henderson do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 3243*31234768SRichard Henderson return true; 324496d6407fSRichard Henderson } 324596d6407fSRichard Henderson 3246*31234768SRichard Henderson static bool trans_copr_w(DisasContext *ctx, uint32_t insn) 324796d6407fSRichard Henderson { 324896d6407fSRichard Henderson unsigned t0 = extract32(insn, 0, 5); 324996d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 325096d6407fSRichard Henderson unsigned t1 = extract32(insn, 6, 1); 325196d6407fSRichard Henderson unsigned ext3 = extract32(insn, 7, 3); 325296d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 325396d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 325496d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 325586f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 325696d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 325796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 325896d6407fSRichard Henderson unsigned rt = t1 * 32 + t0; 325996d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 326096d6407fSRichard Henderson int disp, scale; 326196d6407fSRichard Henderson 326296d6407fSRichard Henderson if (i == 0) { 326396d6407fSRichard Henderson scale = (ua ? 2 : 0); 326496d6407fSRichard Henderson disp = 0; 326596d6407fSRichard Henderson modify = m; 326696d6407fSRichard Henderson } else { 326796d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 326896d6407fSRichard Henderson scale = 0; 326996d6407fSRichard Henderson rx = 0; 327096d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 327196d6407fSRichard Henderson } 327296d6407fSRichard Henderson 327396d6407fSRichard Henderson switch (ext3) { 327496d6407fSRichard Henderson case 0: /* FLDW */ 3275*31234768SRichard Henderson do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify); 3276*31234768SRichard Henderson break; 327796d6407fSRichard Henderson case 4: /* FSTW */ 3278*31234768SRichard Henderson do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify); 3279*31234768SRichard Henderson break; 3280*31234768SRichard Henderson default: 328196d6407fSRichard Henderson return gen_illegal(ctx); 328296d6407fSRichard Henderson } 3283*31234768SRichard Henderson return true; 3284*31234768SRichard Henderson } 328596d6407fSRichard Henderson 3286*31234768SRichard Henderson static bool trans_copr_dw(DisasContext *ctx, uint32_t insn) 328796d6407fSRichard Henderson { 328896d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 328996d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 329096d6407fSRichard Henderson unsigned ext4 = extract32(insn, 6, 4); 329196d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 329296d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 329396d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 329486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 329596d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 329696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 329796d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 329896d6407fSRichard Henderson int disp, scale; 329996d6407fSRichard Henderson 330096d6407fSRichard Henderson if (i == 0) { 330196d6407fSRichard Henderson scale = (ua ? 3 : 0); 330296d6407fSRichard Henderson disp = 0; 330396d6407fSRichard Henderson modify = m; 330496d6407fSRichard Henderson } else { 330596d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 330696d6407fSRichard Henderson scale = 0; 330796d6407fSRichard Henderson rx = 0; 330896d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 330996d6407fSRichard Henderson } 331096d6407fSRichard Henderson 331196d6407fSRichard Henderson switch (ext4) { 331296d6407fSRichard Henderson case 0: /* FLDD */ 3313*31234768SRichard Henderson do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify); 3314*31234768SRichard Henderson break; 331596d6407fSRichard Henderson case 8: /* FSTD */ 3316*31234768SRichard Henderson do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify); 3317*31234768SRichard Henderson break; 331896d6407fSRichard Henderson default: 331996d6407fSRichard Henderson return gen_illegal(ctx); 332096d6407fSRichard Henderson } 3321*31234768SRichard Henderson return true; 332296d6407fSRichard Henderson } 332396d6407fSRichard Henderson 3324*31234768SRichard Henderson static bool trans_cmpb(DisasContext *ctx, uint32_t insn, 332598cd9ca7SRichard Henderson bool is_true, bool is_imm, bool is_dw) 332698cd9ca7SRichard Henderson { 3327eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 332898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 332998cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 333098cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 333198cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3332eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv; 333398cd9ca7SRichard Henderson DisasCond cond; 333498cd9ca7SRichard Henderson 333598cd9ca7SRichard Henderson nullify_over(ctx); 333698cd9ca7SRichard Henderson 333798cd9ca7SRichard Henderson if (is_imm) { 333898cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 333998cd9ca7SRichard Henderson } else { 334098cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 334198cd9ca7SRichard Henderson } 334298cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 334398cd9ca7SRichard Henderson dest = get_temp(ctx); 334498cd9ca7SRichard Henderson 3345eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 334698cd9ca7SRichard Henderson 3347f764718dSRichard Henderson sv = NULL; 334898cd9ca7SRichard Henderson if (c == 6) { 334998cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 335098cd9ca7SRichard Henderson } 335198cd9ca7SRichard Henderson 335298cd9ca7SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 3353*31234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 3354*31234768SRichard Henderson return true; 335598cd9ca7SRichard Henderson } 335698cd9ca7SRichard Henderson 3357*31234768SRichard Henderson static bool trans_addb(DisasContext *ctx, uint32_t insn, 335898cd9ca7SRichard Henderson bool is_true, bool is_imm) 335998cd9ca7SRichard Henderson { 3360eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 336198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 336298cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 336398cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 336498cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3365eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv, cb_msb; 336698cd9ca7SRichard Henderson DisasCond cond; 336798cd9ca7SRichard Henderson 336898cd9ca7SRichard Henderson nullify_over(ctx); 336998cd9ca7SRichard Henderson 337098cd9ca7SRichard Henderson if (is_imm) { 337198cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 337298cd9ca7SRichard Henderson } else { 337398cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 337498cd9ca7SRichard Henderson } 337598cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 337698cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 3377f764718dSRichard Henderson sv = NULL; 3378f764718dSRichard Henderson cb_msb = NULL; 337998cd9ca7SRichard Henderson 338098cd9ca7SRichard Henderson switch (c) { 338198cd9ca7SRichard Henderson default: 3382eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 338398cd9ca7SRichard Henderson break; 338498cd9ca7SRichard Henderson case 4: case 5: 338598cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3386eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3387eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 338898cd9ca7SRichard Henderson break; 338998cd9ca7SRichard Henderson case 6: 3390eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 339198cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 339298cd9ca7SRichard Henderson break; 339398cd9ca7SRichard Henderson } 339498cd9ca7SRichard Henderson 339598cd9ca7SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 3396*31234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 3397*31234768SRichard Henderson return true; 339898cd9ca7SRichard Henderson } 339998cd9ca7SRichard Henderson 3400*31234768SRichard Henderson static bool trans_bb(DisasContext *ctx, uint32_t insn) 340198cd9ca7SRichard Henderson { 3402eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 340398cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 340498cd9ca7SRichard Henderson unsigned c = extract32(insn, 15, 1); 340598cd9ca7SRichard Henderson unsigned r = extract32(insn, 16, 5); 340698cd9ca7SRichard Henderson unsigned p = extract32(insn, 21, 5); 340798cd9ca7SRichard Henderson unsigned i = extract32(insn, 26, 1); 3408eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 340998cd9ca7SRichard Henderson DisasCond cond; 341098cd9ca7SRichard Henderson 341198cd9ca7SRichard Henderson nullify_over(ctx); 341298cd9ca7SRichard Henderson 341398cd9ca7SRichard Henderson tmp = tcg_temp_new(); 341498cd9ca7SRichard Henderson tcg_r = load_gpr(ctx, r); 341598cd9ca7SRichard Henderson if (i) { 3416eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 341798cd9ca7SRichard Henderson } else { 3418eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 341998cd9ca7SRichard Henderson } 342098cd9ca7SRichard Henderson 342198cd9ca7SRichard Henderson cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp); 342298cd9ca7SRichard Henderson tcg_temp_free(tmp); 3423*31234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 3424*31234768SRichard Henderson return true; 342598cd9ca7SRichard Henderson } 342698cd9ca7SRichard Henderson 3427*31234768SRichard Henderson static bool trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm) 342898cd9ca7SRichard Henderson { 3429eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 343098cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 343198cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 343298cd9ca7SRichard Henderson unsigned t = extract32(insn, 16, 5); 343398cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 3434eaa3783bSRichard Henderson TCGv_reg dest; 343598cd9ca7SRichard Henderson DisasCond cond; 343698cd9ca7SRichard Henderson 343798cd9ca7SRichard Henderson nullify_over(ctx); 343898cd9ca7SRichard Henderson 343998cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 344098cd9ca7SRichard Henderson if (is_imm) { 3441eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, low_sextract(t, 0, 5)); 344298cd9ca7SRichard Henderson } else if (t == 0) { 3443eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 344498cd9ca7SRichard Henderson } else { 3445eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[t]); 344698cd9ca7SRichard Henderson } 344798cd9ca7SRichard Henderson 344898cd9ca7SRichard Henderson cond = do_sed_cond(c, dest); 3449*31234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 3450*31234768SRichard Henderson return true; 345198cd9ca7SRichard Henderson } 345298cd9ca7SRichard Henderson 3453*31234768SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, uint32_t insn, 34540b1347d2SRichard Henderson const DisasInsn *di) 34550b1347d2SRichard Henderson { 34560b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 34570b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 34580b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 34590b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 3460eaa3783bSRichard Henderson TCGv_reg dest; 34610b1347d2SRichard Henderson 34620b1347d2SRichard Henderson if (c) { 34630b1347d2SRichard Henderson nullify_over(ctx); 34640b1347d2SRichard Henderson } 34650b1347d2SRichard Henderson 34660b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34670b1347d2SRichard Henderson if (r1 == 0) { 3468eaa3783bSRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2)); 3469eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 34700b1347d2SRichard Henderson } else if (r1 == r2) { 34710b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3472eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2)); 34730b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3474eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 34750b1347d2SRichard Henderson tcg_temp_free_i32(t32); 34760b1347d2SRichard Henderson } else { 34770b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 34780b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 34790b1347d2SRichard Henderson 3480eaa3783bSRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1)); 3481eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 34820b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3483eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 34840b1347d2SRichard Henderson 34850b1347d2SRichard Henderson tcg_temp_free_i64(t); 34860b1347d2SRichard Henderson tcg_temp_free_i64(s); 34870b1347d2SRichard Henderson } 34880b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34890b1347d2SRichard Henderson 34900b1347d2SRichard Henderson /* Install the new nullification. */ 34910b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34920b1347d2SRichard Henderson if (c) { 34930b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34940b1347d2SRichard Henderson } 3495*31234768SRichard Henderson return nullify_end(ctx); 34960b1347d2SRichard Henderson } 34970b1347d2SRichard Henderson 3498*31234768SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, uint32_t insn, 34990b1347d2SRichard Henderson const DisasInsn *di) 35000b1347d2SRichard Henderson { 35010b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 35020b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 35030b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35040b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 35050b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 35060b1347d2SRichard Henderson unsigned sa = 31 - cpos; 3507eaa3783bSRichard Henderson TCGv_reg dest, t2; 35080b1347d2SRichard Henderson 35090b1347d2SRichard Henderson if (c) { 35100b1347d2SRichard Henderson nullify_over(ctx); 35110b1347d2SRichard Henderson } 35120b1347d2SRichard Henderson 35130b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35140b1347d2SRichard Henderson t2 = load_gpr(ctx, r2); 35150b1347d2SRichard Henderson if (r1 == r2) { 35160b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3517eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 35180b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3519eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 35200b1347d2SRichard Henderson tcg_temp_free_i32(t32); 35210b1347d2SRichard Henderson } else if (r1 == 0) { 3522eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 35230b1347d2SRichard Henderson } else { 3524eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3525eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 3526eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa); 35270b1347d2SRichard Henderson tcg_temp_free(t0); 35280b1347d2SRichard Henderson } 35290b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35300b1347d2SRichard Henderson 35310b1347d2SRichard Henderson /* Install the new nullification. */ 35320b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35330b1347d2SRichard Henderson if (c) { 35340b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35350b1347d2SRichard Henderson } 3536*31234768SRichard Henderson return nullify_end(ctx); 35370b1347d2SRichard Henderson } 35380b1347d2SRichard Henderson 3539*31234768SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, uint32_t insn, 35400b1347d2SRichard Henderson const DisasInsn *di) 35410b1347d2SRichard Henderson { 35420b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35430b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 35440b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35450b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 35460b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 35470b1347d2SRichard Henderson unsigned len = 32 - clen; 3548eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 35490b1347d2SRichard Henderson 35500b1347d2SRichard Henderson if (c) { 35510b1347d2SRichard Henderson nullify_over(ctx); 35520b1347d2SRichard Henderson } 35530b1347d2SRichard Henderson 35540b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35550b1347d2SRichard Henderson src = load_gpr(ctx, rr); 35560b1347d2SRichard Henderson tmp = tcg_temp_new(); 35570b1347d2SRichard Henderson 35580b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3559eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 35600b1347d2SRichard Henderson if (is_se) { 3561eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3562eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 35630b1347d2SRichard Henderson } else { 3564eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3565eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 35660b1347d2SRichard Henderson } 35670b1347d2SRichard Henderson tcg_temp_free(tmp); 35680b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35690b1347d2SRichard Henderson 35700b1347d2SRichard Henderson /* Install the new nullification. */ 35710b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35720b1347d2SRichard Henderson if (c) { 35730b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35740b1347d2SRichard Henderson } 3575*31234768SRichard Henderson return nullify_end(ctx); 35760b1347d2SRichard Henderson } 35770b1347d2SRichard Henderson 3578*31234768SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, uint32_t insn, 35790b1347d2SRichard Henderson const DisasInsn *di) 35800b1347d2SRichard Henderson { 35810b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35820b1347d2SRichard Henderson unsigned pos = extract32(insn, 5, 5); 35830b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 35840b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35850b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 35860b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 35870b1347d2SRichard Henderson unsigned len = 32 - clen; 35880b1347d2SRichard Henderson unsigned cpos = 31 - pos; 3589eaa3783bSRichard Henderson TCGv_reg dest, src; 35900b1347d2SRichard Henderson 35910b1347d2SRichard Henderson if (c) { 35920b1347d2SRichard Henderson nullify_over(ctx); 35930b1347d2SRichard Henderson } 35940b1347d2SRichard Henderson 35950b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35960b1347d2SRichard Henderson src = load_gpr(ctx, rr); 35970b1347d2SRichard Henderson if (is_se) { 3598eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 35990b1347d2SRichard Henderson } else { 3600eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 36010b1347d2SRichard Henderson } 36020b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36030b1347d2SRichard Henderson 36040b1347d2SRichard Henderson /* Install the new nullification. */ 36050b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36060b1347d2SRichard Henderson if (c) { 36070b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36080b1347d2SRichard Henderson } 3609*31234768SRichard Henderson return nullify_end(ctx); 36100b1347d2SRichard Henderson } 36110b1347d2SRichard Henderson 36120b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = { 36130b1347d2SRichard Henderson { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar }, 36140b1347d2SRichard Henderson { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm }, 36150b1347d2SRichard Henderson { 0xd0001000u, 0xfc001be0u, trans_extrw_sar }, 36160b1347d2SRichard Henderson { 0xd0001800u, 0xfc001800u, trans_extrw_imm }, 36170b1347d2SRichard Henderson }; 36180b1347d2SRichard Henderson 3619*31234768SRichard Henderson static bool trans_depw_imm_c(DisasContext *ctx, uint32_t insn, 36200b1347d2SRichard Henderson const DisasInsn *di) 36210b1347d2SRichard Henderson { 36220b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36230b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 36240b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 36250b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 3626eaa3783bSRichard Henderson target_sreg val = low_sextract(insn, 16, 5); 36270b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 36280b1347d2SRichard Henderson unsigned len = 32 - clen; 3629eaa3783bSRichard Henderson target_sreg mask0, mask1; 3630eaa3783bSRichard Henderson TCGv_reg dest; 36310b1347d2SRichard Henderson 36320b1347d2SRichard Henderson if (c) { 36330b1347d2SRichard Henderson nullify_over(ctx); 36340b1347d2SRichard Henderson } 36350b1347d2SRichard Henderson if (cpos + len > 32) { 36360b1347d2SRichard Henderson len = 32 - cpos; 36370b1347d2SRichard Henderson } 36380b1347d2SRichard Henderson 36390b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36400b1347d2SRichard Henderson mask0 = deposit64(0, cpos, len, val); 36410b1347d2SRichard Henderson mask1 = deposit64(-1, cpos, len, val); 36420b1347d2SRichard Henderson 36430b1347d2SRichard Henderson if (nz) { 3644eaa3783bSRichard Henderson TCGv_reg src = load_gpr(ctx, rt); 36450b1347d2SRichard Henderson if (mask1 != -1) { 3646eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 36470b1347d2SRichard Henderson src = dest; 36480b1347d2SRichard Henderson } 3649eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 36500b1347d2SRichard Henderson } else { 3651eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 36520b1347d2SRichard Henderson } 36530b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36540b1347d2SRichard Henderson 36550b1347d2SRichard Henderson /* Install the new nullification. */ 36560b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36570b1347d2SRichard Henderson if (c) { 36580b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36590b1347d2SRichard Henderson } 3660*31234768SRichard Henderson return nullify_end(ctx); 36610b1347d2SRichard Henderson } 36620b1347d2SRichard Henderson 3663*31234768SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, uint32_t insn, 36640b1347d2SRichard Henderson const DisasInsn *di) 36650b1347d2SRichard Henderson { 36660b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36670b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 36680b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 36690b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 36700b1347d2SRichard Henderson unsigned rr = extract32(insn, 16, 5); 36710b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 36720b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 36730b1347d2SRichard Henderson unsigned len = 32 - clen; 3674eaa3783bSRichard Henderson TCGv_reg dest, val; 36750b1347d2SRichard Henderson 36760b1347d2SRichard Henderson if (c) { 36770b1347d2SRichard Henderson nullify_over(ctx); 36780b1347d2SRichard Henderson } 36790b1347d2SRichard Henderson if (cpos + len > 32) { 36800b1347d2SRichard Henderson len = 32 - cpos; 36810b1347d2SRichard Henderson } 36820b1347d2SRichard Henderson 36830b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36840b1347d2SRichard Henderson val = load_gpr(ctx, rr); 36850b1347d2SRichard Henderson if (rs == 0) { 3686eaa3783bSRichard Henderson tcg_gen_deposit_z_reg(dest, val, cpos, len); 36870b1347d2SRichard Henderson } else { 3688eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len); 36890b1347d2SRichard Henderson } 36900b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36910b1347d2SRichard Henderson 36920b1347d2SRichard Henderson /* Install the new nullification. */ 36930b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36940b1347d2SRichard Henderson if (c) { 36950b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36960b1347d2SRichard Henderson } 3697*31234768SRichard Henderson return nullify_end(ctx); 36980b1347d2SRichard Henderson } 36990b1347d2SRichard Henderson 3700*31234768SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, uint32_t insn, 37010b1347d2SRichard Henderson const DisasInsn *di) 37020b1347d2SRichard Henderson { 37030b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 37040b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 37050b1347d2SRichard Henderson unsigned i = extract32(insn, 12, 1); 37060b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 37070b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 37080b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 37090b1347d2SRichard Henderson unsigned len = 32 - clen; 3710eaa3783bSRichard Henderson TCGv_reg val, mask, tmp, shift, dest; 37110b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 37120b1347d2SRichard Henderson 37130b1347d2SRichard Henderson if (c) { 37140b1347d2SRichard Henderson nullify_over(ctx); 37150b1347d2SRichard Henderson } 37160b1347d2SRichard Henderson 37170b1347d2SRichard Henderson if (i) { 37180b1347d2SRichard Henderson val = load_const(ctx, low_sextract(insn, 16, 5)); 37190b1347d2SRichard Henderson } else { 37200b1347d2SRichard Henderson val = load_gpr(ctx, extract32(insn, 16, 5)); 37210b1347d2SRichard Henderson } 37220b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 37230b1347d2SRichard Henderson shift = tcg_temp_new(); 37240b1347d2SRichard Henderson tmp = tcg_temp_new(); 37250b1347d2SRichard Henderson 37260b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3727eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 37280b1347d2SRichard Henderson 3729eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3730eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 37310b1347d2SRichard Henderson if (rs) { 3732eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3733eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3734eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3735eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 37360b1347d2SRichard Henderson } else { 3737eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 37380b1347d2SRichard Henderson } 37390b1347d2SRichard Henderson tcg_temp_free(shift); 37400b1347d2SRichard Henderson tcg_temp_free(mask); 37410b1347d2SRichard Henderson tcg_temp_free(tmp); 37420b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 37430b1347d2SRichard Henderson 37440b1347d2SRichard Henderson /* Install the new nullification. */ 37450b1347d2SRichard Henderson cond_free(&ctx->null_cond); 37460b1347d2SRichard Henderson if (c) { 37470b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 37480b1347d2SRichard Henderson } 3749*31234768SRichard Henderson return nullify_end(ctx); 37500b1347d2SRichard Henderson } 37510b1347d2SRichard Henderson 37520b1347d2SRichard Henderson static const DisasInsn table_depw[] = { 37530b1347d2SRichard Henderson { 0xd4000000u, 0xfc000be0u, trans_depw_sar }, 37540b1347d2SRichard Henderson { 0xd4000800u, 0xfc001800u, trans_depw_imm }, 37550b1347d2SRichard Henderson { 0xd4001800u, 0xfc001800u, trans_depw_imm_c }, 37560b1347d2SRichard Henderson }; 37570b1347d2SRichard Henderson 3758*31234768SRichard Henderson static bool trans_be(DisasContext *ctx, uint32_t insn, bool is_l) 375998cd9ca7SRichard Henderson { 376098cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 376198cd9ca7SRichard Henderson unsigned b = extract32(insn, 21, 5); 3762eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 3763660eefe1SRichard Henderson TCGv_reg tmp; 376498cd9ca7SRichard Henderson 3765c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 376698cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 376798cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 376898cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 376998cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 377098cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 377198cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 377298cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 377398cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 377498cd9ca7SRichard Henderson if (b == 0) { 3775*31234768SRichard Henderson do_dbranch(ctx, disp, is_l ? 31 : 0, n); 3776*31234768SRichard Henderson return true; 377798cd9ca7SRichard Henderson } 3778c301f34eSRichard Henderson #else 3779c301f34eSRichard Henderson int sp = assemble_sr3(insn); 3780c301f34eSRichard Henderson nullify_over(ctx); 3781660eefe1SRichard Henderson #endif 3782660eefe1SRichard Henderson 3783660eefe1SRichard Henderson tmp = get_temp(ctx); 3784660eefe1SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp); 3785660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3786c301f34eSRichard Henderson 3787c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3788*31234768SRichard Henderson do_ibranch(ctx, tmp, is_l ? 31 : 0, n); 3789c301f34eSRichard Henderson #else 3790c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3791c301f34eSRichard Henderson 3792c301f34eSRichard Henderson load_spr(ctx, new_spc, sp); 3793c301f34eSRichard Henderson if (is_l) { 3794c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3795c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3796c301f34eSRichard Henderson } 3797c301f34eSRichard Henderson if (n && use_nullify_skip(ctx)) { 3798c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3799c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3800c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3801c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3802c301f34eSRichard Henderson } else { 3803c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3804c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3805c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3806c301f34eSRichard Henderson } 3807c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3808c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 3809c301f34eSRichard Henderson nullify_set(ctx, n); 3810c301f34eSRichard Henderson } 3811c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3812c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 3813*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 3814*31234768SRichard Henderson return nullify_end(ctx); 3815c301f34eSRichard Henderson #endif 3816*31234768SRichard Henderson return true; 381798cd9ca7SRichard Henderson } 381898cd9ca7SRichard Henderson 3819*31234768SRichard Henderson static bool trans_bl(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 382098cd9ca7SRichard Henderson { 382198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 382298cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3823eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 382498cd9ca7SRichard Henderson 3825*31234768SRichard Henderson do_dbranch(ctx, iaoq_dest(ctx, disp), link, n); 3826*31234768SRichard Henderson return true; 382798cd9ca7SRichard Henderson } 382898cd9ca7SRichard Henderson 3829*31234768SRichard Henderson static bool trans_b_gate(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 383043e05652SRichard Henderson { 383143e05652SRichard Henderson unsigned n = extract32(insn, 1, 1); 383243e05652SRichard Henderson unsigned link = extract32(insn, 21, 5); 383343e05652SRichard Henderson target_sreg disp = assemble_17(insn); 383443e05652SRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 383543e05652SRichard Henderson 383643e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 383743e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 383843e05652SRichard Henderson * expensive to track. Real hardware will trap for 383943e05652SRichard Henderson * b gateway 384043e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 384143e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 384243e05652SRichard Henderson * diagnose the security hole 384343e05652SRichard Henderson * b gateway 384443e05652SRichard Henderson * b evil 384543e05652SRichard Henderson * in which instructions at evil would run with increased privs. 384643e05652SRichard Henderson */ 384743e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 384843e05652SRichard Henderson return gen_illegal(ctx); 384943e05652SRichard Henderson } 385043e05652SRichard Henderson 385143e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 385243e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 385343e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 385443e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 385543e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 385643e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 385743e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 385843e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 385943e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 386043e05652SRichard Henderson if (type < 0) { 3861*31234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 3862*31234768SRichard Henderson return true; 386343e05652SRichard Henderson } 386443e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 386543e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 386643e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 386743e05652SRichard Henderson } 386843e05652SRichard Henderson } else { 386943e05652SRichard Henderson dest &= -4; /* priv = 0 */ 387043e05652SRichard Henderson } 387143e05652SRichard Henderson #endif 387243e05652SRichard Henderson 3873*31234768SRichard Henderson do_dbranch(ctx, dest, link, n); 3874*31234768SRichard Henderson return true; 387543e05652SRichard Henderson } 387643e05652SRichard Henderson 3877*31234768SRichard Henderson static bool trans_bl_long(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 387898cd9ca7SRichard Henderson { 387998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 3880eaa3783bSRichard Henderson target_sreg disp = assemble_22(insn); 388198cd9ca7SRichard Henderson 3882*31234768SRichard Henderson do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n); 3883*31234768SRichard Henderson return true; 388498cd9ca7SRichard Henderson } 388598cd9ca7SRichard Henderson 3886*31234768SRichard Henderson static bool trans_blr(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 388798cd9ca7SRichard Henderson { 388898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 388998cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 389098cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3891eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 389298cd9ca7SRichard Henderson 3893eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3); 3894eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3895660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 3896*31234768SRichard Henderson do_ibranch(ctx, tmp, link, n); 3897*31234768SRichard Henderson return true; 389898cd9ca7SRichard Henderson } 389998cd9ca7SRichard Henderson 3900*31234768SRichard Henderson static bool trans_bv(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 390198cd9ca7SRichard Henderson { 390298cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 390398cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 390498cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3905eaa3783bSRichard Henderson TCGv_reg dest; 390698cd9ca7SRichard Henderson 390798cd9ca7SRichard Henderson if (rx == 0) { 390898cd9ca7SRichard Henderson dest = load_gpr(ctx, rb); 390998cd9ca7SRichard Henderson } else { 391098cd9ca7SRichard Henderson dest = get_temp(ctx); 3911eaa3783bSRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3); 3912eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb)); 391398cd9ca7SRichard Henderson } 3914660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 3915*31234768SRichard Henderson do_ibranch(ctx, dest, 0, n); 3916*31234768SRichard Henderson return true; 391798cd9ca7SRichard Henderson } 391898cd9ca7SRichard Henderson 3919*31234768SRichard Henderson static bool trans_bve(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 392098cd9ca7SRichard Henderson { 392198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 392298cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 392398cd9ca7SRichard Henderson unsigned link = extract32(insn, 13, 1) ? 2 : 0; 3924660eefe1SRichard Henderson TCGv_reg dest; 392598cd9ca7SRichard Henderson 3926c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3927660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3928*31234768SRichard Henderson do_ibranch(ctx, dest, link, n); 3929c301f34eSRichard Henderson #else 3930c301f34eSRichard Henderson nullify_over(ctx); 3931c301f34eSRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3932c301f34eSRichard Henderson 3933c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3934c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3935c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3936c301f34eSRichard Henderson } 3937c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3938c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 3939c301f34eSRichard Henderson if (link) { 3940c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 3941c301f34eSRichard Henderson } 3942c301f34eSRichard Henderson nullify_set(ctx, n); 3943c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 3944*31234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 3945*31234768SRichard Henderson return nullify_end(ctx); 3946c301f34eSRichard Henderson #endif 3947*31234768SRichard Henderson return true; 394898cd9ca7SRichard Henderson } 394998cd9ca7SRichard Henderson 395098cd9ca7SRichard Henderson static const DisasInsn table_branch[] = { 395198cd9ca7SRichard Henderson { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */ 395298cd9ca7SRichard Henderson { 0xe800a000u, 0xfc00e000u, trans_bl_long }, 395398cd9ca7SRichard Henderson { 0xe8004000u, 0xfc00fffdu, trans_blr }, 395498cd9ca7SRichard Henderson { 0xe800c000u, 0xfc00fffdu, trans_bv }, 395598cd9ca7SRichard Henderson { 0xe800d000u, 0xfc00dffcu, trans_bve }, 395643e05652SRichard Henderson { 0xe8002000u, 0xfc00e000u, trans_b_gate }, 395798cd9ca7SRichard Henderson }; 395898cd9ca7SRichard Henderson 3959*31234768SRichard Henderson static bool trans_fop_wew_0c(DisasContext *ctx, uint32_t insn, 3960ebe9383cSRichard Henderson const DisasInsn *di) 3961ebe9383cSRichard Henderson { 3962ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3963ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3964*31234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 3965*31234768SRichard Henderson return true; 3966ebe9383cSRichard Henderson } 3967ebe9383cSRichard Henderson 3968*31234768SRichard Henderson static bool trans_fop_wew_0e(DisasContext *ctx, uint32_t insn, 3969ebe9383cSRichard Henderson const DisasInsn *di) 3970ebe9383cSRichard Henderson { 3971ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3972ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3973*31234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 3974*31234768SRichard Henderson return true; 3975ebe9383cSRichard Henderson } 3976ebe9383cSRichard Henderson 3977*31234768SRichard Henderson static bool trans_fop_ded(DisasContext *ctx, uint32_t insn, 3978ebe9383cSRichard Henderson const DisasInsn *di) 3979ebe9383cSRichard Henderson { 3980ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3981ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3982*31234768SRichard Henderson do_fop_ded(ctx, rt, ra, di->f.ded); 3983*31234768SRichard Henderson return true; 3984ebe9383cSRichard Henderson } 3985ebe9383cSRichard Henderson 3986*31234768SRichard Henderson static bool trans_fop_wed_0c(DisasContext *ctx, uint32_t insn, 3987ebe9383cSRichard Henderson const DisasInsn *di) 3988ebe9383cSRichard Henderson { 3989ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3990ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3991*31234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 3992*31234768SRichard Henderson return true; 3993ebe9383cSRichard Henderson } 3994ebe9383cSRichard Henderson 3995*31234768SRichard Henderson static bool trans_fop_wed_0e(DisasContext *ctx, uint32_t insn, 3996ebe9383cSRichard Henderson const DisasInsn *di) 3997ebe9383cSRichard Henderson { 3998ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3999ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4000*31234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 4001*31234768SRichard Henderson return true; 4002ebe9383cSRichard Henderson } 4003ebe9383cSRichard Henderson 4004*31234768SRichard Henderson static bool trans_fop_dew_0c(DisasContext *ctx, uint32_t insn, 4005ebe9383cSRichard Henderson const DisasInsn *di) 4006ebe9383cSRichard Henderson { 4007ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4008ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4009*31234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 4010*31234768SRichard Henderson return true; 4011ebe9383cSRichard Henderson } 4012ebe9383cSRichard Henderson 4013*31234768SRichard Henderson static bool trans_fop_dew_0e(DisasContext *ctx, uint32_t insn, 4014ebe9383cSRichard Henderson const DisasInsn *di) 4015ebe9383cSRichard Henderson { 4016ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4017ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4018*31234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 4019*31234768SRichard Henderson return true; 4020ebe9383cSRichard Henderson } 4021ebe9383cSRichard Henderson 4022*31234768SRichard Henderson static bool trans_fop_weww_0c(DisasContext *ctx, uint32_t insn, 4023ebe9383cSRichard Henderson const DisasInsn *di) 4024ebe9383cSRichard Henderson { 4025ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4026ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4027ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4028*31234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 4029*31234768SRichard Henderson return true; 4030ebe9383cSRichard Henderson } 4031ebe9383cSRichard Henderson 4032*31234768SRichard Henderson static bool trans_fop_weww_0e(DisasContext *ctx, uint32_t insn, 4033ebe9383cSRichard Henderson const DisasInsn *di) 4034ebe9383cSRichard Henderson { 4035ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4036ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4037ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4038*31234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 4039*31234768SRichard Henderson return true; 4040ebe9383cSRichard Henderson } 4041ebe9383cSRichard Henderson 4042*31234768SRichard Henderson static bool trans_fop_dedd(DisasContext *ctx, uint32_t insn, 4043ebe9383cSRichard Henderson const DisasInsn *di) 4044ebe9383cSRichard Henderson { 4045ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4046ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4047ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4048*31234768SRichard Henderson do_fop_dedd(ctx, rt, ra, rb, di->f.dedd); 4049*31234768SRichard Henderson return true; 4050ebe9383cSRichard Henderson } 4051ebe9383cSRichard Henderson 4052ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4053ebe9383cSRichard Henderson { 4054ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 4055ebe9383cSRichard Henderson } 4056ebe9383cSRichard Henderson 4057ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4058ebe9383cSRichard Henderson { 4059ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4060ebe9383cSRichard Henderson } 4061ebe9383cSRichard Henderson 4062ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4063ebe9383cSRichard Henderson { 4064ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4065ebe9383cSRichard Henderson } 4066ebe9383cSRichard Henderson 4067ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4068ebe9383cSRichard Henderson { 4069ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4070ebe9383cSRichard Henderson } 4071ebe9383cSRichard Henderson 4072ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4073ebe9383cSRichard Henderson { 4074ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4075ebe9383cSRichard Henderson } 4076ebe9383cSRichard Henderson 4077ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4078ebe9383cSRichard Henderson { 4079ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4080ebe9383cSRichard Henderson } 4081ebe9383cSRichard Henderson 4082ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4083ebe9383cSRichard Henderson { 4084ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4085ebe9383cSRichard Henderson } 4086ebe9383cSRichard Henderson 4087ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4088ebe9383cSRichard Henderson { 4089ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4090ebe9383cSRichard Henderson } 4091ebe9383cSRichard Henderson 4092*31234768SRichard Henderson static void do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb, 4093ebe9383cSRichard Henderson unsigned y, unsigned c) 4094ebe9383cSRichard Henderson { 4095ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4096ebe9383cSRichard Henderson 4097ebe9383cSRichard Henderson nullify_over(ctx); 4098ebe9383cSRichard Henderson 4099ebe9383cSRichard Henderson ta = load_frw0_i32(ra); 4100ebe9383cSRichard Henderson tb = load_frw0_i32(rb); 4101ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4102ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4103ebe9383cSRichard Henderson 4104ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 4105ebe9383cSRichard Henderson 4106ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 4107ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 4108ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4109ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4110ebe9383cSRichard Henderson 4111*31234768SRichard Henderson nullify_end(ctx); 4112ebe9383cSRichard Henderson } 4113ebe9383cSRichard Henderson 4114*31234768SRichard Henderson static bool trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn, 4115ebe9383cSRichard Henderson const DisasInsn *di) 4116ebe9383cSRichard Henderson { 4117ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4118ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4119ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4120ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4121*31234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 4122*31234768SRichard Henderson return true; 4123ebe9383cSRichard Henderson } 4124ebe9383cSRichard Henderson 4125*31234768SRichard Henderson static bool trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn, 4126ebe9383cSRichard Henderson const DisasInsn *di) 4127ebe9383cSRichard Henderson { 4128ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4129ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4130ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4131ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4132*31234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 4133*31234768SRichard Henderson return true; 4134ebe9383cSRichard Henderson } 4135ebe9383cSRichard Henderson 4136*31234768SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 4137ebe9383cSRichard Henderson { 4138ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4139ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4140ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4141ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4142ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4143ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4144ebe9383cSRichard Henderson 4145ebe9383cSRichard Henderson nullify_over(ctx); 4146ebe9383cSRichard Henderson 4147ebe9383cSRichard Henderson ta = load_frd0(ra); 4148ebe9383cSRichard Henderson tb = load_frd0(rb); 4149ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4150ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4151ebe9383cSRichard Henderson 4152ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 4153ebe9383cSRichard Henderson 4154ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 4155ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 4156ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4157ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4158ebe9383cSRichard Henderson 4159*31234768SRichard Henderson return nullify_end(ctx); 4160ebe9383cSRichard Henderson } 4161ebe9383cSRichard Henderson 4162*31234768SRichard Henderson static bool trans_ftest_t(DisasContext *ctx, uint32_t insn, 4163ebe9383cSRichard Henderson const DisasInsn *di) 4164ebe9383cSRichard Henderson { 4165ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4166ebe9383cSRichard Henderson unsigned cbit = (y ^ 1) - 1; 4167eaa3783bSRichard Henderson TCGv_reg t; 4168ebe9383cSRichard Henderson 4169ebe9383cSRichard Henderson nullify_over(ctx); 4170ebe9383cSRichard Henderson 4171ebe9383cSRichard Henderson t = tcg_temp_new(); 4172eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4173eaa3783bSRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 4174ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4175ebe9383cSRichard Henderson tcg_temp_free(t); 4176ebe9383cSRichard Henderson 4177*31234768SRichard Henderson return nullify_end(ctx); 4178ebe9383cSRichard Henderson } 4179ebe9383cSRichard Henderson 4180*31234768SRichard Henderson static bool trans_ftest_q(DisasContext *ctx, uint32_t insn, 4181ebe9383cSRichard Henderson const DisasInsn *di) 4182ebe9383cSRichard Henderson { 4183ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4184ebe9383cSRichard Henderson int mask; 4185ebe9383cSRichard Henderson bool inv = false; 4186eaa3783bSRichard Henderson TCGv_reg t; 4187ebe9383cSRichard Henderson 4188ebe9383cSRichard Henderson nullify_over(ctx); 4189ebe9383cSRichard Henderson 4190ebe9383cSRichard Henderson t = tcg_temp_new(); 4191eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4192ebe9383cSRichard Henderson 4193ebe9383cSRichard Henderson switch (c) { 4194ebe9383cSRichard Henderson case 0: /* simple */ 4195eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 4196ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4197ebe9383cSRichard Henderson goto done; 4198ebe9383cSRichard Henderson case 2: /* rej */ 4199ebe9383cSRichard Henderson inv = true; 4200ebe9383cSRichard Henderson /* fallthru */ 4201ebe9383cSRichard Henderson case 1: /* acc */ 4202ebe9383cSRichard Henderson mask = 0x43ff800; 4203ebe9383cSRichard Henderson break; 4204ebe9383cSRichard Henderson case 6: /* rej8 */ 4205ebe9383cSRichard Henderson inv = true; 4206ebe9383cSRichard Henderson /* fallthru */ 4207ebe9383cSRichard Henderson case 5: /* acc8 */ 4208ebe9383cSRichard Henderson mask = 0x43f8000; 4209ebe9383cSRichard Henderson break; 4210ebe9383cSRichard Henderson case 9: /* acc6 */ 4211ebe9383cSRichard Henderson mask = 0x43e0000; 4212ebe9383cSRichard Henderson break; 4213ebe9383cSRichard Henderson case 13: /* acc4 */ 4214ebe9383cSRichard Henderson mask = 0x4380000; 4215ebe9383cSRichard Henderson break; 4216ebe9383cSRichard Henderson case 17: /* acc2 */ 4217ebe9383cSRichard Henderson mask = 0x4200000; 4218ebe9383cSRichard Henderson break; 4219ebe9383cSRichard Henderson default: 4220ebe9383cSRichard Henderson return gen_illegal(ctx); 4221ebe9383cSRichard Henderson } 4222ebe9383cSRichard Henderson if (inv) { 4223eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 4224eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4225ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4226ebe9383cSRichard Henderson } else { 4227eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4228ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4229ebe9383cSRichard Henderson } 4230ebe9383cSRichard Henderson done: 4231*31234768SRichard Henderson return nullify_end(ctx); 4232ebe9383cSRichard Henderson } 4233ebe9383cSRichard Henderson 4234*31234768SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 4235ebe9383cSRichard Henderson { 4236ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4237ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4238ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4239ebe9383cSRichard Henderson TCGv_i64 a, b; 4240ebe9383cSRichard Henderson 4241ebe9383cSRichard Henderson nullify_over(ctx); 4242ebe9383cSRichard Henderson 4243ebe9383cSRichard Henderson a = load_frw0_i64(ra); 4244ebe9383cSRichard Henderson b = load_frw0_i64(rb); 4245ebe9383cSRichard Henderson tcg_gen_mul_i64(a, a, b); 4246ebe9383cSRichard Henderson save_frd(rt, a); 4247ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4248ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4249ebe9383cSRichard Henderson 4250*31234768SRichard Henderson return nullify_end(ctx); 4251ebe9383cSRichard Henderson } 4252ebe9383cSRichard Henderson 4253eff235ebSPaolo Bonzini #define FOP_DED trans_fop_ded, .f.ded 4254eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd 4255ebe9383cSRichard Henderson 4256eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0c, .f.wew 4257eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0c, .f.dew 4258eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0c, .f.wed 4259eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww 4260ebe9383cSRichard Henderson 4261ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = { 4262ebe9383cSRichard Henderson /* floating point class zero */ 4263ebe9383cSRichard Henderson { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s }, 4264ebe9383cSRichard Henderson { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s }, 4265ebe9383cSRichard Henderson { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s }, 4266ebe9383cSRichard Henderson { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s }, 4267ebe9383cSRichard Henderson { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s }, 4268ebe9383cSRichard Henderson { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s }, 4269ebe9383cSRichard Henderson 4270ebe9383cSRichard Henderson { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4271ebe9383cSRichard Henderson { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4272ebe9383cSRichard Henderson { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4273ebe9383cSRichard Henderson { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4274ebe9383cSRichard Henderson { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4275ebe9383cSRichard Henderson { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4276ebe9383cSRichard Henderson 4277ebe9383cSRichard Henderson /* floating point class three */ 4278ebe9383cSRichard Henderson { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s }, 4279ebe9383cSRichard Henderson { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s }, 4280ebe9383cSRichard Henderson { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s }, 4281ebe9383cSRichard Henderson { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s }, 4282ebe9383cSRichard Henderson 4283ebe9383cSRichard Henderson { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4284ebe9383cSRichard Henderson { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4285ebe9383cSRichard Henderson { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4286ebe9383cSRichard Henderson { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4287ebe9383cSRichard Henderson 4288ebe9383cSRichard Henderson /* floating point class one */ 4289ebe9383cSRichard Henderson /* float/float */ 4290ebe9383cSRichard Henderson { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s }, 4291ebe9383cSRichard Henderson { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d }, 4292ebe9383cSRichard Henderson /* int/float */ 4293ebe9383cSRichard Henderson { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s }, 4294ebe9383cSRichard Henderson { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s }, 4295ebe9383cSRichard Henderson { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d }, 4296ebe9383cSRichard Henderson { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4297ebe9383cSRichard Henderson /* float/int */ 4298ebe9383cSRichard Henderson { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w }, 4299ebe9383cSRichard Henderson { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w }, 4300ebe9383cSRichard Henderson { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw }, 4301ebe9383cSRichard Henderson { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4302ebe9383cSRichard Henderson /* float/int truncate */ 4303ebe9383cSRichard Henderson { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w }, 4304ebe9383cSRichard Henderson { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w }, 4305ebe9383cSRichard Henderson { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4306ebe9383cSRichard Henderson { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4307ebe9383cSRichard Henderson /* uint/float */ 4308ebe9383cSRichard Henderson { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s }, 4309ebe9383cSRichard Henderson { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s }, 4310ebe9383cSRichard Henderson { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d }, 4311ebe9383cSRichard Henderson { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4312ebe9383cSRichard Henderson /* float/uint */ 4313ebe9383cSRichard Henderson { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw }, 4314ebe9383cSRichard Henderson { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw }, 4315ebe9383cSRichard Henderson { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw }, 4316ebe9383cSRichard Henderson { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4317ebe9383cSRichard Henderson /* float/uint truncate */ 4318ebe9383cSRichard Henderson { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4319ebe9383cSRichard Henderson { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4320ebe9383cSRichard Henderson { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4321ebe9383cSRichard Henderson { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4322ebe9383cSRichard Henderson 4323ebe9383cSRichard Henderson /* floating point class two */ 4324ebe9383cSRichard Henderson { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c }, 4325ebe9383cSRichard Henderson { 0x30000c00, 0xfc001fe0, trans_fcmp_d }, 4326ebe9383cSRichard Henderson { 0x30002420, 0xffffffe0, trans_ftest_q }, 4327ebe9383cSRichard Henderson { 0x30000420, 0xffff1fff, trans_ftest_t }, 4328ebe9383cSRichard Henderson 4329ebe9383cSRichard Henderson /* FID. Note that ra == rt == 0, which via fcpy puts 0 into fr0. 4330ebe9383cSRichard Henderson This is machine/revision == 0, which is reserved for simulator. */ 4331ebe9383cSRichard Henderson { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s }, 4332ebe9383cSRichard Henderson }; 4333ebe9383cSRichard Henderson 4334ebe9383cSRichard Henderson #undef FOP_WEW 4335ebe9383cSRichard Henderson #undef FOP_DEW 4336ebe9383cSRichard Henderson #undef FOP_WED 4337ebe9383cSRichard Henderson #undef FOP_WEWW 4338eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0e, .f.wew 4339eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0e, .f.dew 4340eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0e, .f.wed 4341eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww 4342ebe9383cSRichard Henderson 4343ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = { 4344ebe9383cSRichard Henderson /* floating point class zero */ 4345ebe9383cSRichard Henderson { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s }, 4346ebe9383cSRichard Henderson { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s }, 4347ebe9383cSRichard Henderson { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s }, 4348ebe9383cSRichard Henderson { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s }, 4349ebe9383cSRichard Henderson { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s }, 4350ebe9383cSRichard Henderson { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s }, 4351ebe9383cSRichard Henderson 4352ebe9383cSRichard Henderson { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4353ebe9383cSRichard Henderson { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4354ebe9383cSRichard Henderson { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4355ebe9383cSRichard Henderson { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4356ebe9383cSRichard Henderson { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4357ebe9383cSRichard Henderson { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4358ebe9383cSRichard Henderson 4359ebe9383cSRichard Henderson /* floating point class three */ 4360ebe9383cSRichard Henderson { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s }, 4361ebe9383cSRichard Henderson { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s }, 4362ebe9383cSRichard Henderson { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s }, 4363ebe9383cSRichard Henderson { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s }, 4364ebe9383cSRichard Henderson 4365ebe9383cSRichard Henderson { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4366ebe9383cSRichard Henderson { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4367ebe9383cSRichard Henderson { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4368ebe9383cSRichard Henderson { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4369ebe9383cSRichard Henderson 4370ebe9383cSRichard Henderson { 0x38004700, 0xfc00ef60, trans_xmpyu }, 4371ebe9383cSRichard Henderson 4372ebe9383cSRichard Henderson /* floating point class one */ 4373ebe9383cSRichard Henderson /* float/float */ 4374ebe9383cSRichard Henderson { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s }, 4375fe0a69ccSRichard Henderson { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d }, 4376ebe9383cSRichard Henderson /* int/float */ 4377fe0a69ccSRichard Henderson { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s }, 4378ebe9383cSRichard Henderson { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s }, 4379ebe9383cSRichard Henderson { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d }, 4380ebe9383cSRichard Henderson { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4381ebe9383cSRichard Henderson /* float/int */ 4382fe0a69ccSRichard Henderson { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w }, 4383ebe9383cSRichard Henderson { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w }, 4384ebe9383cSRichard Henderson { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw }, 4385ebe9383cSRichard Henderson { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4386ebe9383cSRichard Henderson /* float/int truncate */ 4387fe0a69ccSRichard Henderson { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w }, 4388ebe9383cSRichard Henderson { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w }, 4389ebe9383cSRichard Henderson { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4390ebe9383cSRichard Henderson { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4391ebe9383cSRichard Henderson /* uint/float */ 4392fe0a69ccSRichard Henderson { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s }, 4393ebe9383cSRichard Henderson { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s }, 4394ebe9383cSRichard Henderson { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d }, 4395ebe9383cSRichard Henderson { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4396ebe9383cSRichard Henderson /* float/uint */ 4397fe0a69ccSRichard Henderson { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw }, 4398ebe9383cSRichard Henderson { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw }, 4399ebe9383cSRichard Henderson { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw }, 4400ebe9383cSRichard Henderson { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4401ebe9383cSRichard Henderson /* float/uint truncate */ 4402fe0a69ccSRichard Henderson { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4403ebe9383cSRichard Henderson { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4404ebe9383cSRichard Henderson { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4405ebe9383cSRichard Henderson { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4406ebe9383cSRichard Henderson 4407ebe9383cSRichard Henderson /* floating point class two */ 4408ebe9383cSRichard Henderson { 0x38000400, 0xfc000f60, trans_fcmp_s_0e }, 4409ebe9383cSRichard Henderson { 0x38000c00, 0xfc001fe0, trans_fcmp_d }, 4410ebe9383cSRichard Henderson }; 4411ebe9383cSRichard Henderson 4412ebe9383cSRichard Henderson #undef FOP_WEW 4413ebe9383cSRichard Henderson #undef FOP_DEW 4414ebe9383cSRichard Henderson #undef FOP_WED 4415ebe9383cSRichard Henderson #undef FOP_WEWW 4416ebe9383cSRichard Henderson #undef FOP_DED 4417ebe9383cSRichard Henderson #undef FOP_DEDD 4418ebe9383cSRichard Henderson 4419ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4420ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4421ebe9383cSRichard Henderson { 4422ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4423ebe9383cSRichard Henderson } 4424ebe9383cSRichard Henderson 4425*31234768SRichard Henderson static bool trans_fmpyadd(DisasContext *ctx, uint32_t insn, bool is_sub) 4426ebe9383cSRichard Henderson { 4427ebe9383cSRichard Henderson unsigned tm = extract32(insn, 0, 5); 4428ebe9383cSRichard Henderson unsigned f = extract32(insn, 5, 1); 4429ebe9383cSRichard Henderson unsigned ra = extract32(insn, 6, 5); 4430ebe9383cSRichard Henderson unsigned ta = extract32(insn, 11, 5); 4431ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4432ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4433ebe9383cSRichard Henderson 4434ebe9383cSRichard Henderson nullify_over(ctx); 4435ebe9383cSRichard Henderson 4436ebe9383cSRichard Henderson /* Independent multiply & add/sub, with undefined behaviour 4437ebe9383cSRichard Henderson if outputs overlap inputs. */ 4438ebe9383cSRichard Henderson if (f == 0) { 4439ebe9383cSRichard Henderson tm = fmpyadd_s_reg(tm); 4440ebe9383cSRichard Henderson ra = fmpyadd_s_reg(ra); 4441ebe9383cSRichard Henderson ta = fmpyadd_s_reg(ta); 4442ebe9383cSRichard Henderson rm2 = fmpyadd_s_reg(rm2); 4443ebe9383cSRichard Henderson rm1 = fmpyadd_s_reg(rm1); 4444ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4445ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4446ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4447ebe9383cSRichard Henderson } else { 4448ebe9383cSRichard Henderson do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d); 4449ebe9383cSRichard Henderson do_fop_dedd(ctx, ta, ta, ra, 4450ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4451ebe9383cSRichard Henderson } 4452ebe9383cSRichard Henderson 4453*31234768SRichard Henderson return nullify_end(ctx); 4454ebe9383cSRichard Henderson } 4455ebe9383cSRichard Henderson 4456*31234768SRichard Henderson static bool trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn, 4457ebe9383cSRichard Henderson const DisasInsn *di) 4458ebe9383cSRichard Henderson { 4459ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4460ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4461ebe9383cSRichard Henderson unsigned rm1 = assemble_ra64(insn); 4462ebe9383cSRichard Henderson unsigned rm2 = assemble_rb64(insn); 4463ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4464ebe9383cSRichard Henderson TCGv_i32 a, b, c; 4465ebe9383cSRichard Henderson 4466ebe9383cSRichard Henderson nullify_over(ctx); 4467ebe9383cSRichard Henderson a = load_frw0_i32(rm1); 4468ebe9383cSRichard Henderson b = load_frw0_i32(rm2); 4469ebe9383cSRichard Henderson c = load_frw0_i32(ra3); 4470ebe9383cSRichard Henderson 4471ebe9383cSRichard Henderson if (neg) { 4472ebe9383cSRichard Henderson gen_helper_fmpynfadd_s(a, cpu_env, a, b, c); 4473ebe9383cSRichard Henderson } else { 4474ebe9383cSRichard Henderson gen_helper_fmpyfadd_s(a, cpu_env, a, b, c); 4475ebe9383cSRichard Henderson } 4476ebe9383cSRichard Henderson 4477ebe9383cSRichard Henderson tcg_temp_free_i32(b); 4478ebe9383cSRichard Henderson tcg_temp_free_i32(c); 4479ebe9383cSRichard Henderson save_frw_i32(rt, a); 4480ebe9383cSRichard Henderson tcg_temp_free_i32(a); 4481*31234768SRichard Henderson return nullify_end(ctx); 4482ebe9383cSRichard Henderson } 4483ebe9383cSRichard Henderson 4484*31234768SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn, 4485ebe9383cSRichard Henderson const DisasInsn *di) 4486ebe9383cSRichard Henderson { 4487ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4488ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4489ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4490ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4491ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4492ebe9383cSRichard Henderson TCGv_i64 a, b, c; 4493ebe9383cSRichard Henderson 4494ebe9383cSRichard Henderson nullify_over(ctx); 4495ebe9383cSRichard Henderson a = load_frd0(rm1); 4496ebe9383cSRichard Henderson b = load_frd0(rm2); 4497ebe9383cSRichard Henderson c = load_frd0(ra3); 4498ebe9383cSRichard Henderson 4499ebe9383cSRichard Henderson if (neg) { 4500ebe9383cSRichard Henderson gen_helper_fmpynfadd_d(a, cpu_env, a, b, c); 4501ebe9383cSRichard Henderson } else { 4502ebe9383cSRichard Henderson gen_helper_fmpyfadd_d(a, cpu_env, a, b, c); 4503ebe9383cSRichard Henderson } 4504ebe9383cSRichard Henderson 4505ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4506ebe9383cSRichard Henderson tcg_temp_free_i64(c); 4507ebe9383cSRichard Henderson save_frd(rt, a); 4508ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4509*31234768SRichard Henderson return nullify_end(ctx); 4510ebe9383cSRichard Henderson } 4511ebe9383cSRichard Henderson 4512ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = { 4513ebe9383cSRichard Henderson { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s }, 4514ebe9383cSRichard Henderson { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d } 4515ebe9383cSRichard Henderson }; 4516ebe9383cSRichard Henderson 4517*31234768SRichard Henderson static void translate_table_int(DisasContext *ctx, uint32_t insn, 451861766fe9SRichard Henderson const DisasInsn table[], size_t n) 451961766fe9SRichard Henderson { 452061766fe9SRichard Henderson size_t i; 452161766fe9SRichard Henderson for (i = 0; i < n; ++i) { 452261766fe9SRichard Henderson if ((insn & table[i].mask) == table[i].insn) { 4523*31234768SRichard Henderson table[i].trans(ctx, insn, &table[i]); 4524*31234768SRichard Henderson return; 452561766fe9SRichard Henderson } 452661766fe9SRichard Henderson } 4527b36942a6SRichard Henderson qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n", 4528b36942a6SRichard Henderson insn, ctx->base.pc_next); 4529*31234768SRichard Henderson gen_illegal(ctx); 453061766fe9SRichard Henderson } 453161766fe9SRichard Henderson 453261766fe9SRichard Henderson #define translate_table(ctx, insn, table) \ 453361766fe9SRichard Henderson translate_table_int(ctx, insn, table, ARRAY_SIZE(table)) 453461766fe9SRichard Henderson 4535*31234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn) 453661766fe9SRichard Henderson { 453761766fe9SRichard Henderson uint32_t opc = extract32(insn, 26, 6); 453861766fe9SRichard Henderson 453961766fe9SRichard Henderson switch (opc) { 454098a9cb79SRichard Henderson case 0x00: /* system op */ 4541*31234768SRichard Henderson translate_table(ctx, insn, table_system); 4542*31234768SRichard Henderson return; 454398a9cb79SRichard Henderson case 0x01: 4544*31234768SRichard Henderson translate_table(ctx, insn, table_mem_mgmt); 4545*31234768SRichard Henderson return; 4546b2167459SRichard Henderson case 0x02: 4547*31234768SRichard Henderson translate_table(ctx, insn, table_arith_log); 4548*31234768SRichard Henderson return; 454996d6407fSRichard Henderson case 0x03: 4550*31234768SRichard Henderson translate_table(ctx, insn, table_index_mem); 4551*31234768SRichard Henderson return; 4552ebe9383cSRichard Henderson case 0x06: 4553*31234768SRichard Henderson trans_fmpyadd(ctx, insn, false); 4554*31234768SRichard Henderson return; 4555b2167459SRichard Henderson case 0x08: 4556*31234768SRichard Henderson trans_ldil(ctx, insn); 4557*31234768SRichard Henderson return; 455896d6407fSRichard Henderson case 0x09: 4559*31234768SRichard Henderson trans_copr_w(ctx, insn); 4560*31234768SRichard Henderson return; 4561b2167459SRichard Henderson case 0x0A: 4562*31234768SRichard Henderson trans_addil(ctx, insn); 4563*31234768SRichard Henderson return; 456496d6407fSRichard Henderson case 0x0B: 4565*31234768SRichard Henderson trans_copr_dw(ctx, insn); 4566*31234768SRichard Henderson return; 4567ebe9383cSRichard Henderson case 0x0C: 4568*31234768SRichard Henderson translate_table(ctx, insn, table_float_0c); 4569*31234768SRichard Henderson return; 4570b2167459SRichard Henderson case 0x0D: 4571*31234768SRichard Henderson trans_ldo(ctx, insn); 4572*31234768SRichard Henderson return; 4573ebe9383cSRichard Henderson case 0x0E: 4574*31234768SRichard Henderson translate_table(ctx, insn, table_float_0e); 4575*31234768SRichard Henderson return; 457696d6407fSRichard Henderson 457796d6407fSRichard Henderson case 0x10: 4578*31234768SRichard Henderson trans_load(ctx, insn, false, MO_UB); 4579*31234768SRichard Henderson return; 458096d6407fSRichard Henderson case 0x11: 4581*31234768SRichard Henderson trans_load(ctx, insn, false, MO_TEUW); 4582*31234768SRichard Henderson return; 458396d6407fSRichard Henderson case 0x12: 4584*31234768SRichard Henderson trans_load(ctx, insn, false, MO_TEUL); 4585*31234768SRichard Henderson return; 458696d6407fSRichard Henderson case 0x13: 4587*31234768SRichard Henderson trans_load(ctx, insn, true, MO_TEUL); 4588*31234768SRichard Henderson return; 458996d6407fSRichard Henderson case 0x16: 4590*31234768SRichard Henderson trans_fload_mod(ctx, insn); 4591*31234768SRichard Henderson return; 459296d6407fSRichard Henderson case 0x17: 4593*31234768SRichard Henderson trans_load_w(ctx, insn); 4594*31234768SRichard Henderson return; 459596d6407fSRichard Henderson case 0x18: 4596*31234768SRichard Henderson trans_store(ctx, insn, false, MO_UB); 4597*31234768SRichard Henderson return; 459896d6407fSRichard Henderson case 0x19: 4599*31234768SRichard Henderson trans_store(ctx, insn, false, MO_TEUW); 4600*31234768SRichard Henderson return; 460196d6407fSRichard Henderson case 0x1A: 4602*31234768SRichard Henderson trans_store(ctx, insn, false, MO_TEUL); 4603*31234768SRichard Henderson return; 460496d6407fSRichard Henderson case 0x1B: 4605*31234768SRichard Henderson trans_store(ctx, insn, true, MO_TEUL); 4606*31234768SRichard Henderson return; 460796d6407fSRichard Henderson case 0x1E: 4608*31234768SRichard Henderson trans_fstore_mod(ctx, insn); 4609*31234768SRichard Henderson return; 461096d6407fSRichard Henderson case 0x1F: 4611*31234768SRichard Henderson trans_store_w(ctx, insn); 4612*31234768SRichard Henderson return; 461396d6407fSRichard Henderson 461498cd9ca7SRichard Henderson case 0x20: 4615*31234768SRichard Henderson trans_cmpb(ctx, insn, true, false, false); 4616*31234768SRichard Henderson return; 461798cd9ca7SRichard Henderson case 0x21: 4618*31234768SRichard Henderson trans_cmpb(ctx, insn, true, true, false); 4619*31234768SRichard Henderson return; 462098cd9ca7SRichard Henderson case 0x22: 4621*31234768SRichard Henderson trans_cmpb(ctx, insn, false, false, false); 4622*31234768SRichard Henderson return; 462398cd9ca7SRichard Henderson case 0x23: 4624*31234768SRichard Henderson trans_cmpb(ctx, insn, false, true, false); 4625*31234768SRichard Henderson return; 4626b2167459SRichard Henderson case 0x24: 4627*31234768SRichard Henderson trans_cmpiclr(ctx, insn); 4628*31234768SRichard Henderson return; 4629b2167459SRichard Henderson case 0x25: 4630*31234768SRichard Henderson trans_subi(ctx, insn); 4631*31234768SRichard Henderson return; 4632ebe9383cSRichard Henderson case 0x26: 4633*31234768SRichard Henderson trans_fmpyadd(ctx, insn, true); 4634*31234768SRichard Henderson return; 463598cd9ca7SRichard Henderson case 0x27: 4636*31234768SRichard Henderson trans_cmpb(ctx, insn, true, false, true); 4637*31234768SRichard Henderson return; 463898cd9ca7SRichard Henderson case 0x28: 4639*31234768SRichard Henderson trans_addb(ctx, insn, true, false); 4640*31234768SRichard Henderson return; 464198cd9ca7SRichard Henderson case 0x29: 4642*31234768SRichard Henderson trans_addb(ctx, insn, true, true); 4643*31234768SRichard Henderson return; 464498cd9ca7SRichard Henderson case 0x2A: 4645*31234768SRichard Henderson trans_addb(ctx, insn, false, false); 4646*31234768SRichard Henderson return; 464798cd9ca7SRichard Henderson case 0x2B: 4648*31234768SRichard Henderson trans_addb(ctx, insn, false, true); 4649*31234768SRichard Henderson return; 4650b2167459SRichard Henderson case 0x2C: 4651b2167459SRichard Henderson case 0x2D: 4652*31234768SRichard Henderson trans_addi(ctx, insn); 4653*31234768SRichard Henderson return; 4654ebe9383cSRichard Henderson case 0x2E: 4655*31234768SRichard Henderson translate_table(ctx, insn, table_fp_fused); 4656*31234768SRichard Henderson return; 465798cd9ca7SRichard Henderson case 0x2F: 4658*31234768SRichard Henderson trans_cmpb(ctx, insn, false, false, true); 4659*31234768SRichard Henderson return; 466096d6407fSRichard Henderson 466198cd9ca7SRichard Henderson case 0x30: 466298cd9ca7SRichard Henderson case 0x31: 4663*31234768SRichard Henderson trans_bb(ctx, insn); 4664*31234768SRichard Henderson return; 466598cd9ca7SRichard Henderson case 0x32: 4666*31234768SRichard Henderson trans_movb(ctx, insn, false); 4667*31234768SRichard Henderson return; 466898cd9ca7SRichard Henderson case 0x33: 4669*31234768SRichard Henderson trans_movb(ctx, insn, true); 4670*31234768SRichard Henderson return; 46710b1347d2SRichard Henderson case 0x34: 4672*31234768SRichard Henderson translate_table(ctx, insn, table_sh_ex); 4673*31234768SRichard Henderson return; 46740b1347d2SRichard Henderson case 0x35: 4675*31234768SRichard Henderson translate_table(ctx, insn, table_depw); 4676*31234768SRichard Henderson return; 467798cd9ca7SRichard Henderson case 0x38: 4678*31234768SRichard Henderson trans_be(ctx, insn, false); 4679*31234768SRichard Henderson return; 468098cd9ca7SRichard Henderson case 0x39: 4681*31234768SRichard Henderson trans_be(ctx, insn, true); 4682*31234768SRichard Henderson return; 468398cd9ca7SRichard Henderson case 0x3A: 4684*31234768SRichard Henderson translate_table(ctx, insn, table_branch); 4685*31234768SRichard Henderson return; 468696d6407fSRichard Henderson 468796d6407fSRichard Henderson case 0x04: /* spopn */ 468896d6407fSRichard Henderson case 0x05: /* diag */ 468996d6407fSRichard Henderson case 0x0F: /* product specific */ 469096d6407fSRichard Henderson break; 469196d6407fSRichard Henderson 469296d6407fSRichard Henderson case 0x07: /* unassigned */ 469396d6407fSRichard Henderson case 0x15: /* unassigned */ 469496d6407fSRichard Henderson case 0x1D: /* unassigned */ 469596d6407fSRichard Henderson case 0x37: /* unassigned */ 46966210db05SHelge Deller break; 46976210db05SHelge Deller case 0x3F: 46986210db05SHelge Deller #ifndef CONFIG_USER_ONLY 46996210db05SHelge Deller /* Unassigned, but use as system-halt. */ 47006210db05SHelge Deller if (insn == 0xfffdead0) { 4701*31234768SRichard Henderson gen_hlt(ctx, 0); /* halt system */ 4702*31234768SRichard Henderson return; 47036210db05SHelge Deller } 47046210db05SHelge Deller if (insn == 0xfffdead1) { 4705*31234768SRichard Henderson gen_hlt(ctx, 1); /* reset system */ 4706*31234768SRichard Henderson return; 47076210db05SHelge Deller } 47086210db05SHelge Deller #endif 47096210db05SHelge Deller break; 471061766fe9SRichard Henderson default: 471161766fe9SRichard Henderson break; 471261766fe9SRichard Henderson } 4713*31234768SRichard Henderson gen_illegal(ctx); 471461766fe9SRichard Henderson } 471561766fe9SRichard Henderson 4716b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 471761766fe9SRichard Henderson { 471851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4719f764718dSRichard Henderson int bound; 472061766fe9SRichard Henderson 472151b061fbSRichard Henderson ctx->cs = cs; 4722494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 47233d68ee7bSRichard Henderson 47243d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 47253d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 47263d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4727ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4728ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4729c301f34eSRichard Henderson #else 4730494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4731494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 47323d68ee7bSRichard Henderson 4733c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4734c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4735c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4736c301f34eSRichard Henderson int32_t diff = cs_base; 4737c301f34eSRichard Henderson 4738c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4739c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4740c301f34eSRichard Henderson #endif 474151b061fbSRichard Henderson ctx->iaoq_n = -1; 4742f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 474361766fe9SRichard Henderson 47443d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 47453d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4746b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 47473d68ee7bSRichard Henderson 474886f8d05fSRichard Henderson ctx->ntempr = 0; 474986f8d05fSRichard Henderson ctx->ntempl = 0; 475086f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 475186f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 475261766fe9SRichard Henderson } 475361766fe9SRichard Henderson 475451b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 475551b061fbSRichard Henderson { 475651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 475761766fe9SRichard Henderson 47583d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 475951b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 476051b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4761494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 476251b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 476351b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4764129e9cc3SRichard Henderson } 476551b061fbSRichard Henderson ctx->null_lab = NULL; 476661766fe9SRichard Henderson } 476761766fe9SRichard Henderson 476851b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 476951b061fbSRichard Henderson { 477051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 477151b061fbSRichard Henderson 477251b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 477351b061fbSRichard Henderson } 477451b061fbSRichard Henderson 477551b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 477651b061fbSRichard Henderson const CPUBreakpoint *bp) 477751b061fbSRichard Henderson { 477851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 477951b061fbSRichard Henderson 4780*31234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4781c301f34eSRichard Henderson ctx->base.pc_next += 4; 478251b061fbSRichard Henderson return true; 478351b061fbSRichard Henderson } 478451b061fbSRichard Henderson 478551b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 478651b061fbSRichard Henderson { 478751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 478851b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 478951b061fbSRichard Henderson DisasJumpType ret; 479051b061fbSRichard Henderson int i, n; 479151b061fbSRichard Henderson 479251b061fbSRichard Henderson /* Execute one insn. */ 4793ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4794c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 4795*31234768SRichard Henderson do_page_zero(ctx); 4796*31234768SRichard Henderson ret = ctx->base.is_jmp; 4797869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4798ba1d0b44SRichard Henderson } else 4799ba1d0b44SRichard Henderson #endif 4800ba1d0b44SRichard Henderson { 480161766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 480261766fe9SRichard Henderson the page permissions for execute. */ 4803c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 480461766fe9SRichard Henderson 480561766fe9SRichard Henderson /* Set up the IA queue for the next insn. 480661766fe9SRichard Henderson This will be overwritten by a branch. */ 480751b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 480851b061fbSRichard Henderson ctx->iaoq_n = -1; 480951b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4810eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 481161766fe9SRichard Henderson } else { 481251b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4813f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 481461766fe9SRichard Henderson } 481561766fe9SRichard Henderson 481651b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 481751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4818869051eaSRichard Henderson ret = DISAS_NEXT; 4819129e9cc3SRichard Henderson } else { 48201a19da0dSRichard Henderson ctx->insn = insn; 4821*31234768SRichard Henderson translate_one(ctx, insn); 4822*31234768SRichard Henderson ret = ctx->base.is_jmp; 482351b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4824129e9cc3SRichard Henderson } 482561766fe9SRichard Henderson } 482661766fe9SRichard Henderson 482751b061fbSRichard Henderson /* Free any temporaries allocated. */ 482886f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 482986f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 483086f8d05fSRichard Henderson ctx->tempr[i] = NULL; 483161766fe9SRichard Henderson } 483286f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 483386f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 483486f8d05fSRichard Henderson ctx->templ[i] = NULL; 483586f8d05fSRichard Henderson } 483686f8d05fSRichard Henderson ctx->ntempr = 0; 483786f8d05fSRichard Henderson ctx->ntempl = 0; 483861766fe9SRichard Henderson 48393d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 48403d68ee7bSRichard Henderson a priority change within the instruction queue. */ 484151b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4842c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4843c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4844c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4845c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 484651b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 484751b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 4848*31234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4849129e9cc3SRichard Henderson } else { 4850*31234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 485161766fe9SRichard Henderson } 4852129e9cc3SRichard Henderson } 485351b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 485451b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4855c301f34eSRichard Henderson ctx->base.pc_next += 4; 485661766fe9SRichard Henderson 4857869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 485851b061fbSRichard Henderson return; 485961766fe9SRichard Henderson } 486051b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4861eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 486251b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4863c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4864c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4865c301f34eSRichard Henderson #endif 486651b061fbSRichard Henderson nullify_save(ctx); 486751b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 486851b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4869eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 487061766fe9SRichard Henderson } 487161766fe9SRichard Henderson } 487261766fe9SRichard Henderson 487351b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 487451b061fbSRichard Henderson { 487551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4876e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 487751b061fbSRichard Henderson 4878e1b5a5edSRichard Henderson switch (is_jmp) { 4879869051eaSRichard Henderson case DISAS_NORETURN: 488061766fe9SRichard Henderson break; 488151b061fbSRichard Henderson case DISAS_TOO_MANY: 4882869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4883e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 488451b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 488551b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 488651b061fbSRichard Henderson nullify_save(ctx); 488761766fe9SRichard Henderson /* FALLTHRU */ 4888869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 488951b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 489061766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4891e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 489207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 489361766fe9SRichard Henderson } else { 48947f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 489561766fe9SRichard Henderson } 489661766fe9SRichard Henderson break; 489761766fe9SRichard Henderson default: 489851b061fbSRichard Henderson g_assert_not_reached(); 489961766fe9SRichard Henderson } 490051b061fbSRichard Henderson } 490161766fe9SRichard Henderson 490251b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 490351b061fbSRichard Henderson { 4904c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 490561766fe9SRichard Henderson 4906ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4907ba1d0b44SRichard Henderson switch (pc) { 49087ad439dfSRichard Henderson case 0x00: 490951b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4910ba1d0b44SRichard Henderson return; 49117ad439dfSRichard Henderson case 0xb0: 491251b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4913ba1d0b44SRichard Henderson return; 49147ad439dfSRichard Henderson case 0xe0: 491551b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4916ba1d0b44SRichard Henderson return; 49177ad439dfSRichard Henderson case 0x100: 491851b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4919ba1d0b44SRichard Henderson return; 49207ad439dfSRichard Henderson } 4921ba1d0b44SRichard Henderson #endif 4922ba1d0b44SRichard Henderson 4923ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4924eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 492561766fe9SRichard Henderson } 492651b061fbSRichard Henderson 492751b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 492851b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 492951b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 493051b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 493151b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 493251b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 493351b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 493451b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 493551b061fbSRichard Henderson }; 493651b061fbSRichard Henderson 493751b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 493851b061fbSRichard Henderson 493951b061fbSRichard Henderson { 494051b061fbSRichard Henderson DisasContext ctx; 494151b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 494261766fe9SRichard Henderson } 494361766fe9SRichard Henderson 494461766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 494561766fe9SRichard Henderson target_ulong *data) 494661766fe9SRichard Henderson { 494761766fe9SRichard Henderson env->iaoq_f = data[0]; 494886f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 494961766fe9SRichard Henderson env->iaoq_b = data[1]; 495061766fe9SRichard Henderson } 495161766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 495261766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 495361766fe9SRichard Henderson that the instruction was not nullified. */ 495461766fe9SRichard Henderson env->psw_n = 0; 495561766fe9SRichard Henderson } 4956