xref: /openbmc/qemu/target/hppa/translate.c (revision 30878590bc55066bb93efbe4f2bba9b02b0f06a9)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
961766fe9SRichard Henderson  * version 2 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2561766fe9SRichard Henderson #include "tcg-op.h"
2661766fe9SRichard Henderson #include "exec/cpu_ldst.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "trace-tcg.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
34eaa3783bSRichard Henderson    we need to redefine all of these.  */
35eaa3783bSRichard Henderson 
36eaa3783bSRichard Henderson #undef TCGv
37eaa3783bSRichard Henderson #undef tcg_temp_new
38eaa3783bSRichard Henderson #undef tcg_global_reg_new
39eaa3783bSRichard Henderson #undef tcg_global_mem_new
40eaa3783bSRichard Henderson #undef tcg_temp_local_new
41eaa3783bSRichard Henderson #undef tcg_temp_free
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i64
47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
49eaa3783bSRichard Henderson #else
50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
51eaa3783bSRichard Henderson #endif
52eaa3783bSRichard Henderson #else
53eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
54eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
55eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i32
56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
57eaa3783bSRichard Henderson #endif
58eaa3783bSRichard Henderson 
59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
60eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
61eaa3783bSRichard Henderson 
62eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
63eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i64
64eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
65eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i64
66eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i64
67eaa3783bSRichard Henderson 
68eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
69eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
76eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
77eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
78eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
79eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
80eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
81eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
82eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
83eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
84eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
86eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
87eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
88eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
89eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
90eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
91eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
92eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
93eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
94eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
95eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
96eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
97eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
98eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
99eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
104eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
105eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
106eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
107eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
108eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
109eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
110eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
127eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
129eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
130eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
131eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
132eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
144eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
146eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i64
147eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i64
148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
149eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_trunc_i64_ptr
155eaa3783bSRichard Henderson #else
156eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
157eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
158eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i32
159eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
160eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i32
161eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i32
162eaa3783bSRichard Henderson 
163eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
164eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
171eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
172eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
173eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
174eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
175eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
176eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
177eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
178eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
179eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
181eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
182eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
183eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
184eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
185eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
186eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
187eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
188eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
189eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
190eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
191eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
192eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
193eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
194eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
199eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
200eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
201eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
202eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
203eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
204eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
205eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
221eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
223eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
224eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
225eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
226eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
238eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
240eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i32
241eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i32
242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
243eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_ext_i32_ptr
249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
250eaa3783bSRichard Henderson 
25161766fe9SRichard Henderson typedef struct DisasCond {
25261766fe9SRichard Henderson     TCGCond c;
253eaa3783bSRichard Henderson     TCGv_reg a0, a1;
25461766fe9SRichard Henderson     bool a0_is_n;
25561766fe9SRichard Henderson     bool a1_is_0;
25661766fe9SRichard Henderson } DisasCond;
25761766fe9SRichard Henderson 
25861766fe9SRichard Henderson typedef struct DisasContext {
259d01a3625SRichard Henderson     DisasContextBase base;
26061766fe9SRichard Henderson     CPUState *cs;
26161766fe9SRichard Henderson 
262eaa3783bSRichard Henderson     target_ureg iaoq_f;
263eaa3783bSRichard Henderson     target_ureg iaoq_b;
264eaa3783bSRichard Henderson     target_ureg iaoq_n;
265eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
26661766fe9SRichard Henderson 
26786f8d05fSRichard Henderson     int ntempr, ntempl;
2685eecd37aSRichard Henderson     TCGv_reg tempr[8];
26986f8d05fSRichard Henderson     TCGv_tl  templ[4];
27061766fe9SRichard Henderson 
27161766fe9SRichard Henderson     DisasCond null_cond;
27261766fe9SRichard Henderson     TCGLabel *null_lab;
27361766fe9SRichard Henderson 
2741a19da0dSRichard Henderson     uint32_t insn;
275494737b7SRichard Henderson     uint32_t tb_flags;
2763d68ee7bSRichard Henderson     int mmu_idx;
2773d68ee7bSRichard Henderson     int privilege;
27861766fe9SRichard Henderson     bool psw_n_nonzero;
27961766fe9SRichard Henderson } DisasContext;
28061766fe9SRichard Henderson 
281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
282e36f27efSRichard Henderson static int expand_sm_imm(int val)
283e36f27efSRichard Henderson {
284e36f27efSRichard Henderson     if (val & PSW_SM_E) {
285e36f27efSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
286e36f27efSRichard Henderson     }
287e36f27efSRichard Henderson     if (val & PSW_SM_W) {
288e36f27efSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
289e36f27efSRichard Henderson     }
290e36f27efSRichard Henderson     return val;
291e36f27efSRichard Henderson }
292e36f27efSRichard Henderson 
293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
294deee69a1SRichard Henderson static int expand_sr3x(int val)
295deee69a1SRichard Henderson {
296deee69a1SRichard Henderson     return ~val;
297deee69a1SRichard Henderson }
298deee69a1SRichard Henderson 
2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
3001cd012a5SRichard Henderson    we use for the final M.  */
3011cd012a5SRichard Henderson static int ma_to_m(int val)
3021cd012a5SRichard Henderson {
3031cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
3041cd012a5SRichard Henderson }
3051cd012a5SRichard Henderson 
30601afb7beSRichard Henderson /* Used for branch targets.  */
30701afb7beSRichard Henderson static int expand_shl2(int val)
30801afb7beSRichard Henderson {
30901afb7beSRichard Henderson     return val << 2;
31001afb7beSRichard Henderson }
31101afb7beSRichard Henderson 
31201afb7beSRichard Henderson 
31340f9f908SRichard Henderson /* Include the auto-generated decoder.  */
31440f9f908SRichard Henderson #include "decode.inc.c"
31540f9f908SRichard Henderson 
31661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
31761766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
318869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
31961766fe9SRichard Henderson 
32061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
32161766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
322869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
32361766fe9SRichard Henderson 
324e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
325e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
326e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
327e1b5a5edSRichard Henderson 
32861766fe9SRichard Henderson typedef struct DisasInsn {
32961766fe9SRichard Henderson     uint32_t insn, mask;
33031234768SRichard Henderson     bool (*trans)(DisasContext *ctx, uint32_t insn,
33161766fe9SRichard Henderson                   const struct DisasInsn *f);
332b2167459SRichard Henderson     union {
333eaa3783bSRichard Henderson         void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg);
334eff235ebSPaolo Bonzini         void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32);
335eff235ebSPaolo Bonzini         void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64);
336eff235ebSPaolo Bonzini         void (*wew)(TCGv_i32, TCGv_env, TCGv_i32);
337eff235ebSPaolo Bonzini         void (*ded)(TCGv_i64, TCGv_env, TCGv_i64);
338eff235ebSPaolo Bonzini         void (*wed)(TCGv_i32, TCGv_env, TCGv_i64);
339eff235ebSPaolo Bonzini         void (*dew)(TCGv_i64, TCGv_env, TCGv_i32);
340eff235ebSPaolo Bonzini     } f;
34161766fe9SRichard Henderson } DisasInsn;
34261766fe9SRichard Henderson 
34361766fe9SRichard Henderson /* global register indexes */
344eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
34533423472SRichard Henderson static TCGv_i64 cpu_sr[4];
346494737b7SRichard Henderson static TCGv_i64 cpu_srH;
347eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
348eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
349c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
350c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
351eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
352eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
353eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
354eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
355eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
35661766fe9SRichard Henderson 
35761766fe9SRichard Henderson #include "exec/gen-icount.h"
35861766fe9SRichard Henderson 
35961766fe9SRichard Henderson void hppa_translate_init(void)
36061766fe9SRichard Henderson {
36161766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
36261766fe9SRichard Henderson 
363eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
36461766fe9SRichard Henderson     static const GlobalVar vars[] = {
36535136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
36661766fe9SRichard Henderson         DEF_VAR(psw_n),
36761766fe9SRichard Henderson         DEF_VAR(psw_v),
36861766fe9SRichard Henderson         DEF_VAR(psw_cb),
36961766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
37061766fe9SRichard Henderson         DEF_VAR(iaoq_f),
37161766fe9SRichard Henderson         DEF_VAR(iaoq_b),
37261766fe9SRichard Henderson     };
37361766fe9SRichard Henderson 
37461766fe9SRichard Henderson #undef DEF_VAR
37561766fe9SRichard Henderson 
37661766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
37761766fe9SRichard Henderson     static const char gr_names[32][4] = {
37861766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
37961766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
38061766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
38161766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
38261766fe9SRichard Henderson     };
38333423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
384494737b7SRichard Henderson     static const char sr_names[5][4] = {
385494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
38633423472SRichard Henderson     };
38761766fe9SRichard Henderson 
38861766fe9SRichard Henderson     int i;
38961766fe9SRichard Henderson 
390f764718dSRichard Henderson     cpu_gr[0] = NULL;
39161766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
39261766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(cpu_env,
39361766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
39461766fe9SRichard Henderson                                        gr_names[i]);
39561766fe9SRichard Henderson     }
39633423472SRichard Henderson     for (i = 0; i < 4; i++) {
39733423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(cpu_env,
39833423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
39933423472SRichard Henderson                                            sr_names[i]);
40033423472SRichard Henderson     }
401494737b7SRichard Henderson     cpu_srH = tcg_global_mem_new_i64(cpu_env,
402494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
403494737b7SRichard Henderson                                      sr_names[4]);
40461766fe9SRichard Henderson 
40561766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
40661766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
40761766fe9SRichard Henderson         *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name);
40861766fe9SRichard Henderson     }
409c301f34eSRichard Henderson 
410c301f34eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(cpu_env,
411c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
412c301f34eSRichard Henderson                                         "iasq_f");
413c301f34eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(cpu_env,
414c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
415c301f34eSRichard Henderson                                         "iasq_b");
41661766fe9SRichard Henderson }
41761766fe9SRichard Henderson 
418129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
419129e9cc3SRichard Henderson {
420f764718dSRichard Henderson     return (DisasCond){
421f764718dSRichard Henderson         .c = TCG_COND_NEVER,
422f764718dSRichard Henderson         .a0 = NULL,
423f764718dSRichard Henderson         .a1 = NULL,
424f764718dSRichard Henderson     };
425129e9cc3SRichard Henderson }
426129e9cc3SRichard Henderson 
427129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
428129e9cc3SRichard Henderson {
429f764718dSRichard Henderson     return (DisasCond){
430f764718dSRichard Henderson         .c = TCG_COND_NE,
431f764718dSRichard Henderson         .a0 = cpu_psw_n,
432f764718dSRichard Henderson         .a0_is_n = true,
433f764718dSRichard Henderson         .a1 = NULL,
434f764718dSRichard Henderson         .a1_is_0 = true
435f764718dSRichard Henderson     };
436129e9cc3SRichard Henderson }
437129e9cc3SRichard Henderson 
438eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
439129e9cc3SRichard Henderson {
440f764718dSRichard Henderson     DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true };
441129e9cc3SRichard Henderson 
442129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
443129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
444eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
445129e9cc3SRichard Henderson 
446129e9cc3SRichard Henderson     return r;
447129e9cc3SRichard Henderson }
448129e9cc3SRichard Henderson 
449eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
450129e9cc3SRichard Henderson {
451129e9cc3SRichard Henderson     DisasCond r = { .c = c };
452129e9cc3SRichard Henderson 
453129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
454129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
455eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
456129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
457eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
458129e9cc3SRichard Henderson 
459129e9cc3SRichard Henderson     return r;
460129e9cc3SRichard Henderson }
461129e9cc3SRichard Henderson 
462129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond)
463129e9cc3SRichard Henderson {
464129e9cc3SRichard Henderson     if (cond->a1_is_0) {
465129e9cc3SRichard Henderson         cond->a1_is_0 = false;
466eaa3783bSRichard Henderson         cond->a1 = tcg_const_reg(0);
467129e9cc3SRichard Henderson     }
468129e9cc3SRichard Henderson }
469129e9cc3SRichard Henderson 
470129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
471129e9cc3SRichard Henderson {
472129e9cc3SRichard Henderson     switch (cond->c) {
473129e9cc3SRichard Henderson     default:
474129e9cc3SRichard Henderson         if (!cond->a0_is_n) {
475129e9cc3SRichard Henderson             tcg_temp_free(cond->a0);
476129e9cc3SRichard Henderson         }
477129e9cc3SRichard Henderson         if (!cond->a1_is_0) {
478129e9cc3SRichard Henderson             tcg_temp_free(cond->a1);
479129e9cc3SRichard Henderson         }
480129e9cc3SRichard Henderson         cond->a0_is_n = false;
481129e9cc3SRichard Henderson         cond->a1_is_0 = false;
482f764718dSRichard Henderson         cond->a0 = NULL;
483f764718dSRichard Henderson         cond->a1 = NULL;
484129e9cc3SRichard Henderson         /* fallthru */
485129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
486129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
487129e9cc3SRichard Henderson         break;
488129e9cc3SRichard Henderson     case TCG_COND_NEVER:
489129e9cc3SRichard Henderson         break;
490129e9cc3SRichard Henderson     }
491129e9cc3SRichard Henderson }
492129e9cc3SRichard Henderson 
493eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx)
49461766fe9SRichard Henderson {
49586f8d05fSRichard Henderson     unsigned i = ctx->ntempr++;
49686f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->tempr));
49786f8d05fSRichard Henderson     return ctx->tempr[i] = tcg_temp_new();
49861766fe9SRichard Henderson }
49961766fe9SRichard Henderson 
50086f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
50186f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx)
50286f8d05fSRichard Henderson {
50386f8d05fSRichard Henderson     unsigned i = ctx->ntempl++;
50486f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->templ));
50586f8d05fSRichard Henderson     return ctx->templ[i] = tcg_temp_new_tl();
50686f8d05fSRichard Henderson }
50786f8d05fSRichard Henderson #endif
50886f8d05fSRichard Henderson 
509eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v)
51061766fe9SRichard Henderson {
511eaa3783bSRichard Henderson     TCGv_reg t = get_temp(ctx);
512eaa3783bSRichard Henderson     tcg_gen_movi_reg(t, v);
51361766fe9SRichard Henderson     return t;
51461766fe9SRichard Henderson }
51561766fe9SRichard Henderson 
516eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
51761766fe9SRichard Henderson {
51861766fe9SRichard Henderson     if (reg == 0) {
519eaa3783bSRichard Henderson         TCGv_reg t = get_temp(ctx);
520eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
52161766fe9SRichard Henderson         return t;
52261766fe9SRichard Henderson     } else {
52361766fe9SRichard Henderson         return cpu_gr[reg];
52461766fe9SRichard Henderson     }
52561766fe9SRichard Henderson }
52661766fe9SRichard Henderson 
527eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
52861766fe9SRichard Henderson {
529129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
53061766fe9SRichard Henderson         return get_temp(ctx);
53161766fe9SRichard Henderson     } else {
53261766fe9SRichard Henderson         return cpu_gr[reg];
53361766fe9SRichard Henderson     }
53461766fe9SRichard Henderson }
53561766fe9SRichard Henderson 
536eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
537129e9cc3SRichard Henderson {
538129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
539129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
540eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
541129e9cc3SRichard Henderson                            ctx->null_cond.a1, dest, t);
542129e9cc3SRichard Henderson     } else {
543eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
544129e9cc3SRichard Henderson     }
545129e9cc3SRichard Henderson }
546129e9cc3SRichard Henderson 
547eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
548129e9cc3SRichard Henderson {
549129e9cc3SRichard Henderson     if (reg != 0) {
550129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
551129e9cc3SRichard Henderson     }
552129e9cc3SRichard Henderson }
553129e9cc3SRichard Henderson 
55496d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN
55596d6407fSRichard Henderson # define HI_OFS  0
55696d6407fSRichard Henderson # define LO_OFS  4
55796d6407fSRichard Henderson #else
55896d6407fSRichard Henderson # define HI_OFS  4
55996d6407fSRichard Henderson # define LO_OFS  0
56096d6407fSRichard Henderson #endif
56196d6407fSRichard Henderson 
56296d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
56396d6407fSRichard Henderson {
56496d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
56596d6407fSRichard Henderson     tcg_gen_ld_i32(ret, cpu_env,
56696d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
56796d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
56896d6407fSRichard Henderson     return ret;
56996d6407fSRichard Henderson }
57096d6407fSRichard Henderson 
571ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
572ebe9383cSRichard Henderson {
573ebe9383cSRichard Henderson     if (rt == 0) {
574ebe9383cSRichard Henderson         return tcg_const_i32(0);
575ebe9383cSRichard Henderson     } else {
576ebe9383cSRichard Henderson         return load_frw_i32(rt);
577ebe9383cSRichard Henderson     }
578ebe9383cSRichard Henderson }
579ebe9383cSRichard Henderson 
580ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
581ebe9383cSRichard Henderson {
582ebe9383cSRichard Henderson     if (rt == 0) {
583ebe9383cSRichard Henderson         return tcg_const_i64(0);
584ebe9383cSRichard Henderson     } else {
585ebe9383cSRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
586ebe9383cSRichard Henderson         tcg_gen_ld32u_i64(ret, cpu_env,
587ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
588ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
589ebe9383cSRichard Henderson         return ret;
590ebe9383cSRichard Henderson     }
591ebe9383cSRichard Henderson }
592ebe9383cSRichard Henderson 
59396d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
59496d6407fSRichard Henderson {
59596d6407fSRichard Henderson     tcg_gen_st_i32(val, cpu_env,
59696d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
59796d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
59896d6407fSRichard Henderson }
59996d6407fSRichard Henderson 
60096d6407fSRichard Henderson #undef HI_OFS
60196d6407fSRichard Henderson #undef LO_OFS
60296d6407fSRichard Henderson 
60396d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
60496d6407fSRichard Henderson {
60596d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
60696d6407fSRichard Henderson     tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt]));
60796d6407fSRichard Henderson     return ret;
60896d6407fSRichard Henderson }
60996d6407fSRichard Henderson 
610ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
611ebe9383cSRichard Henderson {
612ebe9383cSRichard Henderson     if (rt == 0) {
613ebe9383cSRichard Henderson         return tcg_const_i64(0);
614ebe9383cSRichard Henderson     } else {
615ebe9383cSRichard Henderson         return load_frd(rt);
616ebe9383cSRichard Henderson     }
617ebe9383cSRichard Henderson }
618ebe9383cSRichard Henderson 
61996d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
62096d6407fSRichard Henderson {
62196d6407fSRichard Henderson     tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt]));
62296d6407fSRichard Henderson }
62396d6407fSRichard Henderson 
62433423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
62533423472SRichard Henderson {
62633423472SRichard Henderson #ifdef CONFIG_USER_ONLY
62733423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
62833423472SRichard Henderson #else
62933423472SRichard Henderson     if (reg < 4) {
63033423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
631494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
632494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
63333423472SRichard Henderson     } else {
63433423472SRichard Henderson         tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg]));
63533423472SRichard Henderson     }
63633423472SRichard Henderson #endif
63733423472SRichard Henderson }
63833423472SRichard Henderson 
639129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
640129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
641129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
642129e9cc3SRichard Henderson {
643129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
644129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
645129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
646129e9cc3SRichard Henderson 
647129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
648129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
649129e9cc3SRichard Henderson 
650129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
651129e9cc3SRichard Henderson         if (ctx->null_cond.a0_is_n) {
652129e9cc3SRichard Henderson             ctx->null_cond.a0_is_n = false;
653129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
654eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
655129e9cc3SRichard Henderson         }
656129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
657129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
658129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
659129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
660129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
661eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
662129e9cc3SRichard Henderson         }
663129e9cc3SRichard Henderson 
664eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
665129e9cc3SRichard Henderson                           ctx->null_cond.a1, ctx->null_lab);
666129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
667129e9cc3SRichard Henderson     }
668129e9cc3SRichard Henderson }
669129e9cc3SRichard Henderson 
670129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
671129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
672129e9cc3SRichard Henderson {
673129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
674129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
675eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
676129e9cc3SRichard Henderson         }
677129e9cc3SRichard Henderson         return;
678129e9cc3SRichard Henderson     }
679129e9cc3SRichard Henderson     if (!ctx->null_cond.a0_is_n) {
680129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
681eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
682129e9cc3SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1);
683129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
684129e9cc3SRichard Henderson     }
685129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
686129e9cc3SRichard Henderson }
687129e9cc3SRichard Henderson 
688129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
689129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
690129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
691129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
692129e9cc3SRichard Henderson {
693129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
694eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
695129e9cc3SRichard Henderson     }
696129e9cc3SRichard Henderson }
697129e9cc3SRichard Henderson 
698129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
69940f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
70040f9f908SRichard Henderson    it may be tail-called from a translate function.  */
70131234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
702129e9cc3SRichard Henderson {
703129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
70431234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
705129e9cc3SRichard Henderson 
706f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
707f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
708f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
709f49b3537SRichard Henderson 
710129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
711129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
712129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
713129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
71431234768SRichard Henderson         return true;
715129e9cc3SRichard Henderson     }
716129e9cc3SRichard Henderson     ctx->null_lab = NULL;
717129e9cc3SRichard Henderson 
718129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
719129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
720129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
721129e9cc3SRichard Henderson         gen_set_label(null_lab);
722129e9cc3SRichard Henderson     } else {
723129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
724129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
725129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
726129e9cc3SRichard Henderson            label we have the proper value in place.  */
727129e9cc3SRichard Henderson         nullify_save(ctx);
728129e9cc3SRichard Henderson         gen_set_label(null_lab);
729129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
730129e9cc3SRichard Henderson     }
731869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
73231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
733129e9cc3SRichard Henderson     }
73431234768SRichard Henderson     return true;
735129e9cc3SRichard Henderson }
736129e9cc3SRichard Henderson 
737eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
73861766fe9SRichard Henderson {
73961766fe9SRichard Henderson     if (unlikely(ival == -1)) {
740eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
74161766fe9SRichard Henderson     } else {
742eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
74361766fe9SRichard Henderson     }
74461766fe9SRichard Henderson }
74561766fe9SRichard Henderson 
746eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
74761766fe9SRichard Henderson {
74861766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
74961766fe9SRichard Henderson }
75061766fe9SRichard Henderson 
75161766fe9SRichard Henderson static void gen_excp_1(int exception)
75261766fe9SRichard Henderson {
75361766fe9SRichard Henderson     TCGv_i32 t = tcg_const_i32(exception);
75461766fe9SRichard Henderson     gen_helper_excp(cpu_env, t);
75561766fe9SRichard Henderson     tcg_temp_free_i32(t);
75661766fe9SRichard Henderson }
75761766fe9SRichard Henderson 
75831234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
75961766fe9SRichard Henderson {
76061766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
76161766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
762129e9cc3SRichard Henderson     nullify_save(ctx);
76361766fe9SRichard Henderson     gen_excp_1(exception);
76431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
76561766fe9SRichard Henderson }
76661766fe9SRichard Henderson 
76731234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
7681a19da0dSRichard Henderson {
76931234768SRichard Henderson     TCGv_reg tmp;
77031234768SRichard Henderson 
77131234768SRichard Henderson     nullify_over(ctx);
77231234768SRichard Henderson     tmp = tcg_const_reg(ctx->insn);
7731a19da0dSRichard Henderson     tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR]));
7741a19da0dSRichard Henderson     tcg_temp_free(tmp);
77531234768SRichard Henderson     gen_excp(ctx, exc);
77631234768SRichard Henderson     return nullify_end(ctx);
7771a19da0dSRichard Henderson }
7781a19da0dSRichard Henderson 
77931234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
78061766fe9SRichard Henderson {
78131234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
78261766fe9SRichard Henderson }
78361766fe9SRichard Henderson 
78440f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
78540f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
78640f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
78740f9f908SRichard Henderson #else
788e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
789e1b5a5edSRichard Henderson     do {                                     \
790e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
79131234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
792e1b5a5edSRichard Henderson         }                                    \
793e1b5a5edSRichard Henderson     } while (0)
79440f9f908SRichard Henderson #endif
795e1b5a5edSRichard Henderson 
796eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
79761766fe9SRichard Henderson {
79861766fe9SRichard Henderson     /* Suppress goto_tb in the case of single-steping and IO.  */
79931234768SRichard Henderson     if ((tb_cflags(ctx->base.tb) & CF_LAST_IO)
80031234768SRichard Henderson         || ctx->base.singlestep_enabled) {
80161766fe9SRichard Henderson         return false;
80261766fe9SRichard Henderson     }
80361766fe9SRichard Henderson     return true;
80461766fe9SRichard Henderson }
80561766fe9SRichard Henderson 
806129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
807129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
808129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
809129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
810129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
811129e9cc3SRichard Henderson {
812129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
813129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
814129e9cc3SRichard Henderson }
815129e9cc3SRichard Henderson 
81661766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
817eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
81861766fe9SRichard Henderson {
81961766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
82061766fe9SRichard Henderson         tcg_gen_goto_tb(which);
821eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
822eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
82307ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
82461766fe9SRichard Henderson     } else {
82561766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
82661766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
827d01a3625SRichard Henderson         if (ctx->base.singlestep_enabled) {
82861766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
82961766fe9SRichard Henderson         } else {
8307f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
83161766fe9SRichard Henderson         }
83261766fe9SRichard Henderson     }
83361766fe9SRichard Henderson }
83461766fe9SRichard Henderson 
835b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign,
836b2167459SRichard Henderson    with the rest of the field becoming the least significant bits.  */
837eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len)
838b2167459SRichard Henderson {
839eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)extract32(val, pos, 1);
840b2167459SRichard Henderson     x = (x << (len - 1)) | extract32(val, pos + 1, len - 1);
841b2167459SRichard Henderson     return x;
842b2167459SRichard Henderson }
843b2167459SRichard Henderson 
844ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn)
845ebe9383cSRichard Henderson {
846ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 6, 1);
847ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 0, 5);
848ebe9383cSRichard Henderson     return r1 * 32 + r0;
849ebe9383cSRichard Henderson }
850ebe9383cSRichard Henderson 
851ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn)
852ebe9383cSRichard Henderson {
853ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 7, 1);
854ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 21, 5);
855ebe9383cSRichard Henderson     return r1 * 32 + r0;
856ebe9383cSRichard Henderson }
857ebe9383cSRichard Henderson 
858ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn)
859ebe9383cSRichard Henderson {
860ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 12, 1);
861ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 16, 5);
862ebe9383cSRichard Henderson     return r1 * 32 + r0;
863ebe9383cSRichard Henderson }
864ebe9383cSRichard Henderson 
865ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn)
866ebe9383cSRichard Henderson {
867ebe9383cSRichard Henderson     unsigned r2 = extract32(insn, 8, 1);
868ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 13, 3);
869ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 9, 2);
870ebe9383cSRichard Henderson     return r2 * 32 + r1 * 4 + r0;
871ebe9383cSRichard Henderson }
872ebe9383cSRichard Henderson 
873c603e14aSRichard Henderson static inline unsigned assemble_sr3(uint32_t insn)
87433423472SRichard Henderson {
87533423472SRichard Henderson     unsigned s2 = extract32(insn, 13, 1);
87633423472SRichard Henderson     unsigned s0 = extract32(insn, 14, 2);
87733423472SRichard Henderson     return s2 * 4 + s0;
87833423472SRichard Henderson }
87933423472SRichard Henderson 
880eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn)
881b2167459SRichard Henderson {
882b2167459SRichard Henderson     /* Take the name from PA2.0, which produces a 16-bit number
883b2167459SRichard Henderson        only with wide mode; otherwise a 14-bit number.  Since we don't
884b2167459SRichard Henderson        implement wide mode, this is always the 14-bit number.  */
885b2167459SRichard Henderson     return low_sextract(insn, 0, 14);
886b2167459SRichard Henderson }
887b2167459SRichard Henderson 
888eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn)
88996d6407fSRichard Henderson {
89096d6407fSRichard Henderson     /* Take the name from PA2.0, which produces a 14-bit shifted number
89196d6407fSRichard Henderson        only with wide mode; otherwise a 12-bit shifted number.  Since we
89296d6407fSRichard Henderson        don't implement wide mode, this is always the 12-bit number.  */
893eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
89496d6407fSRichard Henderson     x = (x << 11) | extract32(insn, 2, 11);
89596d6407fSRichard Henderson     return x << 2;
89696d6407fSRichard Henderson }
89796d6407fSRichard Henderson 
898eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn)
89998cd9ca7SRichard Henderson {
900eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
90198cd9ca7SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
90298cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
90398cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
90498cd9ca7SRichard Henderson     return x << 2;
90598cd9ca7SRichard Henderson }
90698cd9ca7SRichard Henderson 
907eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn)
908b2167459SRichard Henderson {
909eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
910b2167459SRichard Henderson     x = (x << 11) | extract32(insn, 1, 11);
911b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 14, 2);
912b2167459SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
913b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 12, 2);
914b2167459SRichard Henderson     return x << 11;
915b2167459SRichard Henderson }
916b2167459SRichard Henderson 
917eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn)
91898cd9ca7SRichard Henderson {
919eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
92098cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 16, 10);
92198cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
92298cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
92398cd9ca7SRichard Henderson     return x << 2;
92498cd9ca7SRichard Henderson }
92598cd9ca7SRichard Henderson 
926b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of
927b2167459SRichard Henderson    the conditions, without describing their exact implementation.  The
928b2167459SRichard Henderson    interpretations do not stand up well when considering ADD,C and SUB,B.
929b2167459SRichard Henderson    However, considering the Addition, Subtraction and Logical conditions
930b2167459SRichard Henderson    as a whole it would appear that these relations are similar to what
931b2167459SRichard Henderson    a traditional NZCV set of flags would produce.  */
932b2167459SRichard Henderson 
933eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
934eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
935b2167459SRichard Henderson {
936b2167459SRichard Henderson     DisasCond cond;
937eaa3783bSRichard Henderson     TCGv_reg tmp;
938b2167459SRichard Henderson 
939b2167459SRichard Henderson     switch (cf >> 1) {
940b2167459SRichard Henderson     case 0: /* Never / TR */
941b2167459SRichard Henderson         cond = cond_make_f();
942b2167459SRichard Henderson         break;
943b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
944b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
945b2167459SRichard Henderson         break;
946b2167459SRichard Henderson     case 2: /* < / >=        (N / !N) */
947b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, res);
948b2167459SRichard Henderson         break;
949b2167459SRichard Henderson     case 3: /* <= / >        (N | Z / !N & !Z) */
950b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LE, res);
951b2167459SRichard Henderson         break;
952b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
953b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
954b2167459SRichard Henderson         break;
955b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
956b2167459SRichard Henderson         tmp = tcg_temp_new();
957eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
958eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
959b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, tmp);
960b2167459SRichard Henderson         tcg_temp_free(tmp);
961b2167459SRichard Henderson         break;
962b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
963b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
964b2167459SRichard Henderson         break;
965b2167459SRichard Henderson     case 7: /* OD / EV */
966b2167459SRichard Henderson         tmp = tcg_temp_new();
967eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
968b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
969b2167459SRichard Henderson         tcg_temp_free(tmp);
970b2167459SRichard Henderson         break;
971b2167459SRichard Henderson     default:
972b2167459SRichard Henderson         g_assert_not_reached();
973b2167459SRichard Henderson     }
974b2167459SRichard Henderson     if (cf & 1) {
975b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
976b2167459SRichard Henderson     }
977b2167459SRichard Henderson 
978b2167459SRichard Henderson     return cond;
979b2167459SRichard Henderson }
980b2167459SRichard Henderson 
981b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
982b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
983b2167459SRichard Henderson    deleted as unused.  */
984b2167459SRichard Henderson 
985eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
986eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
987b2167459SRichard Henderson {
988b2167459SRichard Henderson     DisasCond cond;
989b2167459SRichard Henderson 
990b2167459SRichard Henderson     switch (cf >> 1) {
991b2167459SRichard Henderson     case 1: /* = / <> */
992b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
993b2167459SRichard Henderson         break;
994b2167459SRichard Henderson     case 2: /* < / >= */
995b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
996b2167459SRichard Henderson         break;
997b2167459SRichard Henderson     case 3: /* <= / > */
998b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
999b2167459SRichard Henderson         break;
1000b2167459SRichard Henderson     case 4: /* << / >>= */
1001b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
1002b2167459SRichard Henderson         break;
1003b2167459SRichard Henderson     case 5: /* <<= / >> */
1004b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
1005b2167459SRichard Henderson         break;
1006b2167459SRichard Henderson     default:
1007b2167459SRichard Henderson         return do_cond(cf, res, sv, sv);
1008b2167459SRichard Henderson     }
1009b2167459SRichard Henderson     if (cf & 1) {
1010b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1011b2167459SRichard Henderson     }
1012b2167459SRichard Henderson 
1013b2167459SRichard Henderson     return cond;
1014b2167459SRichard Henderson }
1015b2167459SRichard Henderson 
1016b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not
1017b2167459SRichard Henderson    computed, and use of them is undefined.  */
1018b2167459SRichard Henderson 
1019eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
1020b2167459SRichard Henderson {
1021b2167459SRichard Henderson     switch (cf >> 1) {
1022b2167459SRichard Henderson     case 4: case 5: case 6:
1023b2167459SRichard Henderson         cf &= 1;
1024b2167459SRichard Henderson         break;
1025b2167459SRichard Henderson     }
1026b2167459SRichard Henderson     return do_cond(cf, res, res, res);
1027b2167459SRichard Henderson }
1028b2167459SRichard Henderson 
102998cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
103098cd9ca7SRichard Henderson 
1031eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
103298cd9ca7SRichard Henderson {
103398cd9ca7SRichard Henderson     unsigned c, f;
103498cd9ca7SRichard Henderson 
103598cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
103698cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
103798cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
103898cd9ca7SRichard Henderson     c = orig & 3;
103998cd9ca7SRichard Henderson     if (c == 3) {
104098cd9ca7SRichard Henderson         c = 7;
104198cd9ca7SRichard Henderson     }
104298cd9ca7SRichard Henderson     f = (orig & 4) / 4;
104398cd9ca7SRichard Henderson 
104498cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
104598cd9ca7SRichard Henderson }
104698cd9ca7SRichard Henderson 
1047b2167459SRichard Henderson /* Similar, but for unit conditions.  */
1048b2167459SRichard Henderson 
1049eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
1050eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
1051b2167459SRichard Henderson {
1052b2167459SRichard Henderson     DisasCond cond;
1053eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1054b2167459SRichard Henderson 
1055b2167459SRichard Henderson     if (cf & 8) {
1056b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1057b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1058b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1059b2167459SRichard Henderson          */
1060b2167459SRichard Henderson         cb = tcg_temp_new();
1061b2167459SRichard Henderson         tmp = tcg_temp_new();
1062eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1063eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1064eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1065eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1066b2167459SRichard Henderson         tcg_temp_free(tmp);
1067b2167459SRichard Henderson     }
1068b2167459SRichard Henderson 
1069b2167459SRichard Henderson     switch (cf >> 1) {
1070b2167459SRichard Henderson     case 0: /* never / TR */
1071b2167459SRichard Henderson     case 1: /* undefined */
1072b2167459SRichard Henderson     case 5: /* undefined */
1073b2167459SRichard Henderson         cond = cond_make_f();
1074b2167459SRichard Henderson         break;
1075b2167459SRichard Henderson 
1076b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1077b2167459SRichard Henderson         /* See hasless(v,1) from
1078b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1079b2167459SRichard Henderson          */
1080b2167459SRichard Henderson         tmp = tcg_temp_new();
1081eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1082eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1083eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1084b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1085b2167459SRichard Henderson         tcg_temp_free(tmp);
1086b2167459SRichard Henderson         break;
1087b2167459SRichard Henderson 
1088b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1089b2167459SRichard Henderson         tmp = tcg_temp_new();
1090eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1091eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1092eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1093b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1094b2167459SRichard Henderson         tcg_temp_free(tmp);
1095b2167459SRichard Henderson         break;
1096b2167459SRichard Henderson 
1097b2167459SRichard Henderson     case 4: /* SDC / NDC */
1098eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1099b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1100b2167459SRichard Henderson         break;
1101b2167459SRichard Henderson 
1102b2167459SRichard Henderson     case 6: /* SBC / NBC */
1103eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1104b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1105b2167459SRichard Henderson         break;
1106b2167459SRichard Henderson 
1107b2167459SRichard Henderson     case 7: /* SHC / NHC */
1108eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1109b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1110b2167459SRichard Henderson         break;
1111b2167459SRichard Henderson 
1112b2167459SRichard Henderson     default:
1113b2167459SRichard Henderson         g_assert_not_reached();
1114b2167459SRichard Henderson     }
1115b2167459SRichard Henderson     if (cf & 8) {
1116b2167459SRichard Henderson         tcg_temp_free(cb);
1117b2167459SRichard Henderson     }
1118b2167459SRichard Henderson     if (cf & 1) {
1119b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1120b2167459SRichard Henderson     }
1121b2167459SRichard Henderson 
1122b2167459SRichard Henderson     return cond;
1123b2167459SRichard Henderson }
1124b2167459SRichard Henderson 
1125b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1126eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1127eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1128b2167459SRichard Henderson {
1129eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1130eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1131b2167459SRichard Henderson 
1132eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1133eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1134eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1135b2167459SRichard Henderson     tcg_temp_free(tmp);
1136b2167459SRichard Henderson 
1137b2167459SRichard Henderson     return sv;
1138b2167459SRichard Henderson }
1139b2167459SRichard Henderson 
1140b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1141eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1142eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1143b2167459SRichard Henderson {
1144eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1145eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1146b2167459SRichard Henderson 
1147eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1148eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1149eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1150b2167459SRichard Henderson     tcg_temp_free(tmp);
1151b2167459SRichard Henderson 
1152b2167459SRichard Henderson     return sv;
1153b2167459SRichard Henderson }
1154b2167459SRichard Henderson 
115531234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1156eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned shift, bool is_l,
1157eaa3783bSRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1158b2167459SRichard Henderson {
1159eaa3783bSRichard Henderson     TCGv_reg dest, cb, cb_msb, sv, tmp;
1160b2167459SRichard Henderson     unsigned c = cf >> 1;
1161b2167459SRichard Henderson     DisasCond cond;
1162b2167459SRichard Henderson 
1163b2167459SRichard Henderson     dest = tcg_temp_new();
1164f764718dSRichard Henderson     cb = NULL;
1165f764718dSRichard Henderson     cb_msb = NULL;
1166b2167459SRichard Henderson 
1167b2167459SRichard Henderson     if (shift) {
1168b2167459SRichard Henderson         tmp = get_temp(ctx);
1169eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1170b2167459SRichard Henderson         in1 = tmp;
1171b2167459SRichard Henderson     }
1172b2167459SRichard Henderson 
1173b2167459SRichard Henderson     if (!is_l || c == 4 || c == 5) {
1174eaa3783bSRichard Henderson         TCGv_reg zero = tcg_const_reg(0);
1175b2167459SRichard Henderson         cb_msb = get_temp(ctx);
1176eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1177b2167459SRichard Henderson         if (is_c) {
1178eaa3783bSRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero);
1179b2167459SRichard Henderson         }
1180b2167459SRichard Henderson         tcg_temp_free(zero);
1181b2167459SRichard Henderson         if (!is_l) {
1182b2167459SRichard Henderson             cb = get_temp(ctx);
1183eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, in1, in2);
1184eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, cb, dest);
1185b2167459SRichard Henderson         }
1186b2167459SRichard Henderson     } else {
1187eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1188b2167459SRichard Henderson         if (is_c) {
1189eaa3783bSRichard Henderson             tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb);
1190b2167459SRichard Henderson         }
1191b2167459SRichard Henderson     }
1192b2167459SRichard Henderson 
1193b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1194f764718dSRichard Henderson     sv = NULL;
1195b2167459SRichard Henderson     if (is_tsv || c == 6) {
1196b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1197b2167459SRichard Henderson         if (is_tsv) {
1198b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1199b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1200b2167459SRichard Henderson         }
1201b2167459SRichard Henderson     }
1202b2167459SRichard Henderson 
1203b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1204b2167459SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
1205b2167459SRichard Henderson     if (is_tc) {
1206b2167459SRichard Henderson         cond_prep(&cond);
1207b2167459SRichard Henderson         tmp = tcg_temp_new();
1208eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1209b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1210b2167459SRichard Henderson         tcg_temp_free(tmp);
1211b2167459SRichard Henderson     }
1212b2167459SRichard Henderson 
1213b2167459SRichard Henderson     /* Write back the result.  */
1214b2167459SRichard Henderson     if (!is_l) {
1215b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1216b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1217b2167459SRichard Henderson     }
1218b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1219b2167459SRichard Henderson     tcg_temp_free(dest);
1220b2167459SRichard Henderson 
1221b2167459SRichard Henderson     /* Install the new nullification.  */
1222b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1223b2167459SRichard Henderson     ctx->null_cond = cond;
1224b2167459SRichard Henderson }
1225b2167459SRichard Henderson 
12260c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a,
12270c982a28SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
12280c982a28SRichard Henderson {
12290c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
12300c982a28SRichard Henderson 
12310c982a28SRichard Henderson     if (a->cf) {
12320c982a28SRichard Henderson         nullify_over(ctx);
12330c982a28SRichard Henderson     }
12340c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12350c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
12360c982a28SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf);
12370c982a28SRichard Henderson     return nullify_end(ctx);
12380c982a28SRichard Henderson }
12390c982a28SRichard Henderson 
124031234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1241eaa3783bSRichard Henderson                    TCGv_reg in2, bool is_tsv, bool is_b,
1242eaa3783bSRichard Henderson                    bool is_tc, unsigned cf)
1243b2167459SRichard Henderson {
1244eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1245b2167459SRichard Henderson     unsigned c = cf >> 1;
1246b2167459SRichard Henderson     DisasCond cond;
1247b2167459SRichard Henderson 
1248b2167459SRichard Henderson     dest = tcg_temp_new();
1249b2167459SRichard Henderson     cb = tcg_temp_new();
1250b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1251b2167459SRichard Henderson 
1252eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
1253b2167459SRichard Henderson     if (is_b) {
1254b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1255eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1256eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero);
1257eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1258eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1259eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1260b2167459SRichard Henderson     } else {
1261b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1262b2167459SRichard Henderson            operations by seeding the high word with 1 and subtracting.  */
1263eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 1);
1264eaa3783bSRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero);
1265eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1266eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1267b2167459SRichard Henderson     }
1268b2167459SRichard Henderson     tcg_temp_free(zero);
1269b2167459SRichard Henderson 
1270b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1271f764718dSRichard Henderson     sv = NULL;
1272b2167459SRichard Henderson     if (is_tsv || c == 6) {
1273b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1274b2167459SRichard Henderson         if (is_tsv) {
1275b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1276b2167459SRichard Henderson         }
1277b2167459SRichard Henderson     }
1278b2167459SRichard Henderson 
1279b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1280b2167459SRichard Henderson     if (!is_b) {
1281b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1282b2167459SRichard Henderson     } else {
1283b2167459SRichard Henderson         cond = do_cond(cf, dest, cb_msb, sv);
1284b2167459SRichard Henderson     }
1285b2167459SRichard Henderson 
1286b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1287b2167459SRichard Henderson     if (is_tc) {
1288b2167459SRichard Henderson         cond_prep(&cond);
1289b2167459SRichard Henderson         tmp = tcg_temp_new();
1290eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1291b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1292b2167459SRichard Henderson         tcg_temp_free(tmp);
1293b2167459SRichard Henderson     }
1294b2167459SRichard Henderson 
1295b2167459SRichard Henderson     /* Write back the result.  */
1296b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1297b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1298b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1299b2167459SRichard Henderson     tcg_temp_free(dest);
1300b2167459SRichard Henderson 
1301b2167459SRichard Henderson     /* Install the new nullification.  */
1302b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1303b2167459SRichard Henderson     ctx->null_cond = cond;
1304b2167459SRichard Henderson }
1305b2167459SRichard Henderson 
13060c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a,
13070c982a28SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
13080c982a28SRichard Henderson {
13090c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
13100c982a28SRichard Henderson 
13110c982a28SRichard Henderson     if (a->cf) {
13120c982a28SRichard Henderson         nullify_over(ctx);
13130c982a28SRichard Henderson     }
13140c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13150c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13160c982a28SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf);
13170c982a28SRichard Henderson     return nullify_end(ctx);
13180c982a28SRichard Henderson }
13190c982a28SRichard Henderson 
132031234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1321eaa3783bSRichard Henderson                       TCGv_reg in2, unsigned cf)
1322b2167459SRichard Henderson {
1323eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1324b2167459SRichard Henderson     DisasCond cond;
1325b2167459SRichard Henderson 
1326b2167459SRichard Henderson     dest = tcg_temp_new();
1327eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1328b2167459SRichard Henderson 
1329b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1330f764718dSRichard Henderson     sv = NULL;
1331b2167459SRichard Henderson     if ((cf >> 1) == 6) {
1332b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1333b2167459SRichard Henderson     }
1334b2167459SRichard Henderson 
1335b2167459SRichard Henderson     /* Form the condition for the compare.  */
1336b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1337b2167459SRichard Henderson 
1338b2167459SRichard Henderson     /* Clear.  */
1339eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1340b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1341b2167459SRichard Henderson     tcg_temp_free(dest);
1342b2167459SRichard Henderson 
1343b2167459SRichard Henderson     /* Install the new nullification.  */
1344b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1345b2167459SRichard Henderson     ctx->null_cond = cond;
1346b2167459SRichard Henderson }
1347b2167459SRichard Henderson 
134831234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1349eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned cf,
1350eaa3783bSRichard Henderson                    void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1351b2167459SRichard Henderson {
1352eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1353b2167459SRichard Henderson 
1354b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1355b2167459SRichard Henderson     fn(dest, in1, in2);
1356b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1357b2167459SRichard Henderson 
1358b2167459SRichard Henderson     /* Install the new nullification.  */
1359b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1360b2167459SRichard Henderson     if (cf) {
1361b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1362b2167459SRichard Henderson     }
1363b2167459SRichard Henderson }
1364b2167459SRichard Henderson 
13650c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a,
13660c982a28SRichard Henderson                        void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
13670c982a28SRichard Henderson {
13680c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
13690c982a28SRichard Henderson 
13700c982a28SRichard Henderson     if (a->cf) {
13710c982a28SRichard Henderson         nullify_over(ctx);
13720c982a28SRichard Henderson     }
13730c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13740c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13750c982a28SRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn);
13760c982a28SRichard Henderson     return nullify_end(ctx);
13770c982a28SRichard Henderson }
13780c982a28SRichard Henderson 
137931234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1380eaa3783bSRichard Henderson                     TCGv_reg in2, unsigned cf, bool is_tc,
1381eaa3783bSRichard Henderson                     void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1382b2167459SRichard Henderson {
1383eaa3783bSRichard Henderson     TCGv_reg dest;
1384b2167459SRichard Henderson     DisasCond cond;
1385b2167459SRichard Henderson 
1386b2167459SRichard Henderson     if (cf == 0) {
1387b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1388b2167459SRichard Henderson         fn(dest, in1, in2);
1389b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1390b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1391b2167459SRichard Henderson     } else {
1392b2167459SRichard Henderson         dest = tcg_temp_new();
1393b2167459SRichard Henderson         fn(dest, in1, in2);
1394b2167459SRichard Henderson 
1395b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1396b2167459SRichard Henderson 
1397b2167459SRichard Henderson         if (is_tc) {
1398eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1399b2167459SRichard Henderson             cond_prep(&cond);
1400eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1401b2167459SRichard Henderson             gen_helper_tcond(cpu_env, tmp);
1402b2167459SRichard Henderson             tcg_temp_free(tmp);
1403b2167459SRichard Henderson         }
1404b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1405b2167459SRichard Henderson 
1406b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1407b2167459SRichard Henderson         ctx->null_cond = cond;
1408b2167459SRichard Henderson     }
1409b2167459SRichard Henderson }
1410b2167459SRichard Henderson 
141186f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
14128d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
14138d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
14148d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
14158d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
141686f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
141786f8d05fSRichard Henderson {
141886f8d05fSRichard Henderson     TCGv_ptr ptr;
141986f8d05fSRichard Henderson     TCGv_reg tmp;
142086f8d05fSRichard Henderson     TCGv_i64 spc;
142186f8d05fSRichard Henderson 
142286f8d05fSRichard Henderson     if (sp != 0) {
14238d6ae7fbSRichard Henderson         if (sp < 0) {
14248d6ae7fbSRichard Henderson             sp = ~sp;
14258d6ae7fbSRichard Henderson         }
14268d6ae7fbSRichard Henderson         spc = get_temp_tl(ctx);
14278d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
14288d6ae7fbSRichard Henderson         return spc;
142986f8d05fSRichard Henderson     }
1430494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1431494737b7SRichard Henderson         return cpu_srH;
1432494737b7SRichard Henderson     }
143386f8d05fSRichard Henderson 
143486f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
143586f8d05fSRichard Henderson     tmp = tcg_temp_new();
143686f8d05fSRichard Henderson     spc = get_temp_tl(ctx);
143786f8d05fSRichard Henderson 
143886f8d05fSRichard Henderson     tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5);
143986f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
144086f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
144186f8d05fSRichard Henderson     tcg_temp_free(tmp);
144286f8d05fSRichard Henderson 
144386f8d05fSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, cpu_env);
144486f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
144586f8d05fSRichard Henderson     tcg_temp_free_ptr(ptr);
144686f8d05fSRichard Henderson 
144786f8d05fSRichard Henderson     return spc;
144886f8d05fSRichard Henderson }
144986f8d05fSRichard Henderson #endif
145086f8d05fSRichard Henderson 
145186f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
145286f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
145386f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
145486f8d05fSRichard Henderson {
145586f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
145686f8d05fSRichard Henderson     TCGv_reg ofs;
145786f8d05fSRichard Henderson 
145886f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
145986f8d05fSRichard Henderson     if (rx) {
146086f8d05fSRichard Henderson         ofs = get_temp(ctx);
146186f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
146286f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
146386f8d05fSRichard Henderson     } else if (disp || modify) {
146486f8d05fSRichard Henderson         ofs = get_temp(ctx);
146586f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
146686f8d05fSRichard Henderson     } else {
146786f8d05fSRichard Henderson         ofs = base;
146886f8d05fSRichard Henderson     }
146986f8d05fSRichard Henderson 
147086f8d05fSRichard Henderson     *pofs = ofs;
147186f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY
147286f8d05fSRichard Henderson     *pgva = (modify <= 0 ? ofs : base);
147386f8d05fSRichard Henderson #else
147486f8d05fSRichard Henderson     TCGv_tl addr = get_temp_tl(ctx);
147586f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
1476494737b7SRichard Henderson     if (ctx->tb_flags & PSW_W) {
147786f8d05fSRichard Henderson         tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull);
147886f8d05fSRichard Henderson     }
147986f8d05fSRichard Henderson     if (!is_phys) {
148086f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
148186f8d05fSRichard Henderson     }
148286f8d05fSRichard Henderson     *pgva = addr;
148386f8d05fSRichard Henderson #endif
148486f8d05fSRichard Henderson }
148586f8d05fSRichard Henderson 
148696d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
148796d6407fSRichard Henderson  * < 0 for pre-modify,
148896d6407fSRichard Henderson  * > 0 for post-modify,
148996d6407fSRichard Henderson  * = 0 for no base register update.
149096d6407fSRichard Henderson  */
149196d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1492eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
149386f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
149496d6407fSRichard Henderson {
149586f8d05fSRichard Henderson     TCGv_reg ofs;
149686f8d05fSRichard Henderson     TCGv_tl addr;
149796d6407fSRichard Henderson 
149896d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
149996d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
150096d6407fSRichard Henderson 
150186f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
150286f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
150386f8d05fSRichard Henderson     tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop);
150486f8d05fSRichard Henderson     if (modify) {
150586f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
150696d6407fSRichard Henderson     }
150796d6407fSRichard Henderson }
150896d6407fSRichard Henderson 
150996d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1510eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
151186f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
151296d6407fSRichard Henderson {
151386f8d05fSRichard Henderson     TCGv_reg ofs;
151486f8d05fSRichard Henderson     TCGv_tl addr;
151596d6407fSRichard Henderson 
151696d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
151796d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
151896d6407fSRichard Henderson 
151986f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
152086f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
15213d68ee7bSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop);
152286f8d05fSRichard Henderson     if (modify) {
152386f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
152496d6407fSRichard Henderson     }
152596d6407fSRichard Henderson }
152696d6407fSRichard Henderson 
152796d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1528eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
152986f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
153096d6407fSRichard Henderson {
153186f8d05fSRichard Henderson     TCGv_reg ofs;
153286f8d05fSRichard Henderson     TCGv_tl addr;
153396d6407fSRichard Henderson 
153496d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
153596d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
153696d6407fSRichard Henderson 
153786f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
153886f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
153986f8d05fSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop);
154086f8d05fSRichard Henderson     if (modify) {
154186f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
154296d6407fSRichard Henderson     }
154396d6407fSRichard Henderson }
154496d6407fSRichard Henderson 
154596d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1546eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
154786f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
154896d6407fSRichard Henderson {
154986f8d05fSRichard Henderson     TCGv_reg ofs;
155086f8d05fSRichard Henderson     TCGv_tl addr;
155196d6407fSRichard Henderson 
155296d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
155396d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
155496d6407fSRichard Henderson 
155586f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
155686f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
155786f8d05fSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop);
155886f8d05fSRichard Henderson     if (modify) {
155986f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
156096d6407fSRichard Henderson     }
156196d6407fSRichard Henderson }
156296d6407fSRichard Henderson 
1563eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1564eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1565eaa3783bSRichard Henderson #define do_store_reg  do_store_64
156696d6407fSRichard Henderson #else
1567eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1568eaa3783bSRichard Henderson #define do_store_reg  do_store_32
156996d6407fSRichard Henderson #endif
157096d6407fSRichard Henderson 
15711cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1572eaa3783bSRichard Henderson                     unsigned rx, int scale, target_sreg disp,
157386f8d05fSRichard Henderson                     unsigned sp, int modify, TCGMemOp mop)
157496d6407fSRichard Henderson {
1575eaa3783bSRichard Henderson     TCGv_reg dest;
157696d6407fSRichard Henderson 
157796d6407fSRichard Henderson     nullify_over(ctx);
157896d6407fSRichard Henderson 
157996d6407fSRichard Henderson     if (modify == 0) {
158096d6407fSRichard Henderson         /* No base register update.  */
158196d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
158296d6407fSRichard Henderson     } else {
158396d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
158496d6407fSRichard Henderson         dest = get_temp(ctx);
158596d6407fSRichard Henderson     }
158686f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
158796d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
158896d6407fSRichard Henderson 
15891cd012a5SRichard Henderson     return nullify_end(ctx);
159096d6407fSRichard Henderson }
159196d6407fSRichard Henderson 
159231234768SRichard Henderson static void do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1593eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
159486f8d05fSRichard Henderson                       unsigned sp, int modify)
159596d6407fSRichard Henderson {
159696d6407fSRichard Henderson     TCGv_i32 tmp;
159796d6407fSRichard Henderson 
159896d6407fSRichard Henderson     nullify_over(ctx);
159996d6407fSRichard Henderson 
160096d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
160186f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
160296d6407fSRichard Henderson     save_frw_i32(rt, tmp);
160396d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
160496d6407fSRichard Henderson 
160596d6407fSRichard Henderson     if (rt == 0) {
160696d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
160796d6407fSRichard Henderson     }
160896d6407fSRichard Henderson 
160931234768SRichard Henderson     nullify_end(ctx);
161096d6407fSRichard Henderson }
161196d6407fSRichard Henderson 
161231234768SRichard Henderson static void do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1613eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
161486f8d05fSRichard Henderson                       unsigned sp, int modify)
161596d6407fSRichard Henderson {
161696d6407fSRichard Henderson     TCGv_i64 tmp;
161796d6407fSRichard Henderson 
161896d6407fSRichard Henderson     nullify_over(ctx);
161996d6407fSRichard Henderson 
162096d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
162186f8d05fSRichard Henderson     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
162296d6407fSRichard Henderson     save_frd(rt, tmp);
162396d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
162496d6407fSRichard Henderson 
162596d6407fSRichard Henderson     if (rt == 0) {
162696d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
162796d6407fSRichard Henderson     }
162896d6407fSRichard Henderson 
162931234768SRichard Henderson     nullify_end(ctx);
163096d6407fSRichard Henderson }
163196d6407fSRichard Henderson 
16321cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
163386f8d05fSRichard Henderson                      target_sreg disp, unsigned sp,
163486f8d05fSRichard Henderson                      int modify, TCGMemOp mop)
163596d6407fSRichard Henderson {
163696d6407fSRichard Henderson     nullify_over(ctx);
163786f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
16381cd012a5SRichard Henderson     return nullify_end(ctx);
163996d6407fSRichard Henderson }
164096d6407fSRichard Henderson 
164131234768SRichard Henderson static void do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1642eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
164386f8d05fSRichard Henderson                        unsigned sp, int modify)
164496d6407fSRichard Henderson {
164596d6407fSRichard Henderson     TCGv_i32 tmp;
164696d6407fSRichard Henderson 
164796d6407fSRichard Henderson     nullify_over(ctx);
164896d6407fSRichard Henderson 
164996d6407fSRichard Henderson     tmp = load_frw_i32(rt);
165086f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
165196d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
165296d6407fSRichard Henderson 
165331234768SRichard Henderson     nullify_end(ctx);
165496d6407fSRichard Henderson }
165596d6407fSRichard Henderson 
165631234768SRichard Henderson static void do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1657eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
165886f8d05fSRichard Henderson                        unsigned sp, int modify)
165996d6407fSRichard Henderson {
166096d6407fSRichard Henderson     TCGv_i64 tmp;
166196d6407fSRichard Henderson 
166296d6407fSRichard Henderson     nullify_over(ctx);
166396d6407fSRichard Henderson 
166496d6407fSRichard Henderson     tmp = load_frd(rt);
166586f8d05fSRichard Henderson     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
166696d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
166796d6407fSRichard Henderson 
166831234768SRichard Henderson     nullify_end(ctx);
166996d6407fSRichard Henderson }
167096d6407fSRichard Henderson 
167131234768SRichard Henderson static void do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1672ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1673ebe9383cSRichard Henderson {
1674ebe9383cSRichard Henderson     TCGv_i32 tmp;
1675ebe9383cSRichard Henderson 
1676ebe9383cSRichard Henderson     nullify_over(ctx);
1677ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1678ebe9383cSRichard Henderson 
1679ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1680ebe9383cSRichard Henderson 
1681ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
1682ebe9383cSRichard Henderson     tcg_temp_free_i32(tmp);
168331234768SRichard Henderson     nullify_end(ctx);
1684ebe9383cSRichard Henderson }
1685ebe9383cSRichard Henderson 
168631234768SRichard Henderson static void do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1687ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1688ebe9383cSRichard Henderson {
1689ebe9383cSRichard Henderson     TCGv_i32 dst;
1690ebe9383cSRichard Henderson     TCGv_i64 src;
1691ebe9383cSRichard Henderson 
1692ebe9383cSRichard Henderson     nullify_over(ctx);
1693ebe9383cSRichard Henderson     src = load_frd(ra);
1694ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1695ebe9383cSRichard Henderson 
1696ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1697ebe9383cSRichard Henderson 
1698ebe9383cSRichard Henderson     tcg_temp_free_i64(src);
1699ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
1700ebe9383cSRichard Henderson     tcg_temp_free_i32(dst);
170131234768SRichard Henderson     nullify_end(ctx);
1702ebe9383cSRichard Henderson }
1703ebe9383cSRichard Henderson 
170431234768SRichard Henderson static void do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1705ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1706ebe9383cSRichard Henderson {
1707ebe9383cSRichard Henderson     TCGv_i64 tmp;
1708ebe9383cSRichard Henderson 
1709ebe9383cSRichard Henderson     nullify_over(ctx);
1710ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1711ebe9383cSRichard Henderson 
1712ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1713ebe9383cSRichard Henderson 
1714ebe9383cSRichard Henderson     save_frd(rt, tmp);
1715ebe9383cSRichard Henderson     tcg_temp_free_i64(tmp);
171631234768SRichard Henderson     nullify_end(ctx);
1717ebe9383cSRichard Henderson }
1718ebe9383cSRichard Henderson 
171931234768SRichard Henderson static void do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1720ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1721ebe9383cSRichard Henderson {
1722ebe9383cSRichard Henderson     TCGv_i32 src;
1723ebe9383cSRichard Henderson     TCGv_i64 dst;
1724ebe9383cSRichard Henderson 
1725ebe9383cSRichard Henderson     nullify_over(ctx);
1726ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1727ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1728ebe9383cSRichard Henderson 
1729ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1730ebe9383cSRichard Henderson 
1731ebe9383cSRichard Henderson     tcg_temp_free_i32(src);
1732ebe9383cSRichard Henderson     save_frd(rt, dst);
1733ebe9383cSRichard Henderson     tcg_temp_free_i64(dst);
173431234768SRichard Henderson     nullify_end(ctx);
1735ebe9383cSRichard Henderson }
1736ebe9383cSRichard Henderson 
173731234768SRichard Henderson static void do_fop_weww(DisasContext *ctx, unsigned rt,
1738ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
173931234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1740ebe9383cSRichard Henderson {
1741ebe9383cSRichard Henderson     TCGv_i32 a, b;
1742ebe9383cSRichard Henderson 
1743ebe9383cSRichard Henderson     nullify_over(ctx);
1744ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1745ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1746ebe9383cSRichard Henderson 
1747ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1748ebe9383cSRichard Henderson 
1749ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
1750ebe9383cSRichard Henderson     save_frw_i32(rt, a);
1751ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
175231234768SRichard Henderson     nullify_end(ctx);
1753ebe9383cSRichard Henderson }
1754ebe9383cSRichard Henderson 
175531234768SRichard Henderson static void do_fop_dedd(DisasContext *ctx, unsigned rt,
1756ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
175731234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1758ebe9383cSRichard Henderson {
1759ebe9383cSRichard Henderson     TCGv_i64 a, b;
1760ebe9383cSRichard Henderson 
1761ebe9383cSRichard Henderson     nullify_over(ctx);
1762ebe9383cSRichard Henderson     a = load_frd0(ra);
1763ebe9383cSRichard Henderson     b = load_frd0(rb);
1764ebe9383cSRichard Henderson 
1765ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1766ebe9383cSRichard Henderson 
1767ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
1768ebe9383cSRichard Henderson     save_frd(rt, a);
1769ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
177031234768SRichard Henderson     nullify_end(ctx);
1771ebe9383cSRichard Henderson }
1772ebe9383cSRichard Henderson 
177398cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
177498cd9ca7SRichard Henderson    have already had nullification handled.  */
177501afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest,
177698cd9ca7SRichard Henderson                        unsigned link, bool is_n)
177798cd9ca7SRichard Henderson {
177898cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
177998cd9ca7SRichard Henderson         if (link != 0) {
178098cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
178198cd9ca7SRichard Henderson         }
178298cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
178398cd9ca7SRichard Henderson         if (is_n) {
178498cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
178598cd9ca7SRichard Henderson         }
178698cd9ca7SRichard Henderson     } else {
178798cd9ca7SRichard Henderson         nullify_over(ctx);
178898cd9ca7SRichard Henderson 
178998cd9ca7SRichard Henderson         if (link != 0) {
179098cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
179198cd9ca7SRichard Henderson         }
179298cd9ca7SRichard Henderson 
179398cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
179498cd9ca7SRichard Henderson             nullify_set(ctx, 0);
179598cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
179698cd9ca7SRichard Henderson         } else {
179798cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
179898cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
179998cd9ca7SRichard Henderson         }
180098cd9ca7SRichard Henderson 
180131234768SRichard Henderson         nullify_end(ctx);
180298cd9ca7SRichard Henderson 
180398cd9ca7SRichard Henderson         nullify_set(ctx, 0);
180498cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
180531234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
180698cd9ca7SRichard Henderson     }
180701afb7beSRichard Henderson     return true;
180898cd9ca7SRichard Henderson }
180998cd9ca7SRichard Henderson 
181098cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
181198cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
181201afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
181398cd9ca7SRichard Henderson                        DisasCond *cond)
181498cd9ca7SRichard Henderson {
1815eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
181698cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
181798cd9ca7SRichard Henderson     TCGCond c = cond->c;
181898cd9ca7SRichard Henderson     bool n;
181998cd9ca7SRichard Henderson 
182098cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
182198cd9ca7SRichard Henderson 
182298cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
182398cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
182401afb7beSRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
182598cd9ca7SRichard Henderson     }
182698cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
182701afb7beSRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
182898cd9ca7SRichard Henderson     }
182998cd9ca7SRichard Henderson 
183098cd9ca7SRichard Henderson     taken = gen_new_label();
183198cd9ca7SRichard Henderson     cond_prep(cond);
1832eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
183398cd9ca7SRichard Henderson     cond_free(cond);
183498cd9ca7SRichard Henderson 
183598cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
183698cd9ca7SRichard Henderson     n = is_n && disp < 0;
183798cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
183898cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1839a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
184098cd9ca7SRichard Henderson     } else {
184198cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
184298cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
184398cd9ca7SRichard Henderson             ctx->null_lab = NULL;
184498cd9ca7SRichard Henderson         }
184598cd9ca7SRichard Henderson         nullify_set(ctx, n);
1846c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1847c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1848c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
1849c301f34eSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1850c301f34eSRichard Henderson         }
1851a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
185298cd9ca7SRichard Henderson     }
185398cd9ca7SRichard Henderson 
185498cd9ca7SRichard Henderson     gen_set_label(taken);
185598cd9ca7SRichard Henderson 
185698cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
185798cd9ca7SRichard Henderson     n = is_n && disp >= 0;
185898cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
185998cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1860a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
186198cd9ca7SRichard Henderson     } else {
186298cd9ca7SRichard Henderson         nullify_set(ctx, n);
1863a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
186498cd9ca7SRichard Henderson     }
186598cd9ca7SRichard Henderson 
186698cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
186798cd9ca7SRichard Henderson     if (ctx->null_lab) {
186898cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
186998cd9ca7SRichard Henderson         ctx->null_lab = NULL;
187031234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
187198cd9ca7SRichard Henderson     } else {
187231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
187398cd9ca7SRichard Henderson     }
187401afb7beSRichard Henderson     return true;
187598cd9ca7SRichard Henderson }
187698cd9ca7SRichard Henderson 
187798cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
187898cd9ca7SRichard Henderson    nullification of the branch itself.  */
187901afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest,
188098cd9ca7SRichard Henderson                        unsigned link, bool is_n)
188198cd9ca7SRichard Henderson {
1882eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
188398cd9ca7SRichard Henderson     TCGCond c;
188498cd9ca7SRichard Henderson 
188598cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
188698cd9ca7SRichard Henderson 
188798cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
188898cd9ca7SRichard Henderson         if (link != 0) {
188998cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
189098cd9ca7SRichard Henderson         }
189198cd9ca7SRichard Henderson         next = get_temp(ctx);
1892eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
189398cd9ca7SRichard Henderson         if (is_n) {
1894c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1895c301f34eSRichard Henderson                 tcg_gen_mov_reg(cpu_iaoq_f, next);
1896c301f34eSRichard Henderson                 tcg_gen_addi_reg(cpu_iaoq_b, next, 4);
1897c301f34eSRichard Henderson                 nullify_set(ctx, 0);
189831234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
189901afb7beSRichard Henderson                 return true;
1900c301f34eSRichard Henderson             }
190198cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
190298cd9ca7SRichard Henderson         }
1903c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1904c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
190598cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
190698cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
190798cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
19084137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
190998cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
191098cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
191198cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
191298cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
191398cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
191498cd9ca7SRichard Henderson 
191598cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
191698cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
191798cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1918eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1919eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
192098cd9ca7SRichard Henderson 
192198cd9ca7SRichard Henderson         nullify_over(ctx);
192298cd9ca7SRichard Henderson         if (link != 0) {
1923eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
192498cd9ca7SRichard Henderson         }
19257f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
192601afb7beSRichard Henderson         return nullify_end(ctx);
192798cd9ca7SRichard Henderson     } else {
192898cd9ca7SRichard Henderson         cond_prep(&ctx->null_cond);
192998cd9ca7SRichard Henderson         c = ctx->null_cond.c;
193098cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
193198cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
193298cd9ca7SRichard Henderson 
193398cd9ca7SRichard Henderson         tmp = tcg_temp_new();
193498cd9ca7SRichard Henderson         next = get_temp(ctx);
193598cd9ca7SRichard Henderson 
193698cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1937eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
193898cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
193998cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
194098cd9ca7SRichard Henderson 
194198cd9ca7SRichard Henderson         if (link != 0) {
1942eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
194398cd9ca7SRichard Henderson         }
194498cd9ca7SRichard Henderson 
194598cd9ca7SRichard Henderson         if (is_n) {
194698cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
194798cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
194898cd9ca7SRichard Henderson                to the branch.  */
1949eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
195098cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
195198cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
195298cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
195398cd9ca7SRichard Henderson         } else {
195498cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
195598cd9ca7SRichard Henderson         }
195698cd9ca7SRichard Henderson     }
195701afb7beSRichard Henderson     return true;
195898cd9ca7SRichard Henderson }
195998cd9ca7SRichard Henderson 
1960660eefe1SRichard Henderson /* Implement
1961660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1962660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1963660eefe1SRichard Henderson  *    else
1964660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1965660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1966660eefe1SRichard Henderson  */
1967660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
1968660eefe1SRichard Henderson {
1969660eefe1SRichard Henderson     TCGv_reg dest;
1970660eefe1SRichard Henderson     switch (ctx->privilege) {
1971660eefe1SRichard Henderson     case 0:
1972660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1973660eefe1SRichard Henderson         return offset;
1974660eefe1SRichard Henderson     case 3:
1975660eefe1SRichard Henderson         /* Privilege 3 is minimum and is never allowed increase.  */
1976660eefe1SRichard Henderson         dest = get_temp(ctx);
1977660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
1978660eefe1SRichard Henderson         break;
1979660eefe1SRichard Henderson     default:
1980660eefe1SRichard Henderson         dest = tcg_temp_new();
1981660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
1982660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
1983660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
1984660eefe1SRichard Henderson         tcg_temp_free(dest);
1985660eefe1SRichard Henderson         break;
1986660eefe1SRichard Henderson     }
1987660eefe1SRichard Henderson     return dest;
1988660eefe1SRichard Henderson }
1989660eefe1SRichard Henderson 
1990ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
19917ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
19927ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
19937ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
19947ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
19957ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
19967ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
19977ad439dfSRichard Henderson    aforementioned BE.  */
199831234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
19997ad439dfSRichard Henderson {
20007ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
20017ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
20027ad439dfSRichard Henderson        next insn within the privilaged page.  */
20037ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
20047ad439dfSRichard Henderson     case TCG_COND_NEVER:
20057ad439dfSRichard Henderson         break;
20067ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
2007eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
20087ad439dfSRichard Henderson         goto do_sigill;
20097ad439dfSRichard Henderson     default:
20107ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
20117ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
20127ad439dfSRichard Henderson         g_assert_not_reached();
20137ad439dfSRichard Henderson     }
20147ad439dfSRichard Henderson 
20157ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
20167ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
20177ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
20187ad439dfSRichard Henderson        under such conditions.  */
20197ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
20207ad439dfSRichard Henderson         goto do_sigill;
20217ad439dfSRichard Henderson     }
20227ad439dfSRichard Henderson 
2023ebd0e151SRichard Henderson     switch (ctx->iaoq_f & -4) {
20247ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
20252986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
202631234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
202731234768SRichard Henderson         break;
20287ad439dfSRichard Henderson 
20297ad439dfSRichard Henderson     case 0xb0: /* LWS */
20307ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
203131234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
203231234768SRichard Henderson         break;
20337ad439dfSRichard Henderson 
20347ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
203535136a77SRichard Henderson         tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27]));
2036ebd0e151SRichard Henderson         tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3);
2037eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
203831234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
203931234768SRichard Henderson         break;
20407ad439dfSRichard Henderson 
20417ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
20427ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
204331234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
204431234768SRichard Henderson         break;
20457ad439dfSRichard Henderson 
20467ad439dfSRichard Henderson     default:
20477ad439dfSRichard Henderson     do_sigill:
20482986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
204931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
205031234768SRichard Henderson         break;
20517ad439dfSRichard Henderson     }
20527ad439dfSRichard Henderson }
2053ba1d0b44SRichard Henderson #endif
20547ad439dfSRichard Henderson 
2055deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2056b2167459SRichard Henderson {
2057b2167459SRichard Henderson     cond_free(&ctx->null_cond);
205831234768SRichard Henderson     return true;
2059b2167459SRichard Henderson }
2060b2167459SRichard Henderson 
206140f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
206298a9cb79SRichard Henderson {
206331234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
206498a9cb79SRichard Henderson }
206598a9cb79SRichard Henderson 
2066e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
206798a9cb79SRichard Henderson {
206898a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
206998a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
207098a9cb79SRichard Henderson 
207198a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
207231234768SRichard Henderson     return true;
207398a9cb79SRichard Henderson }
207498a9cb79SRichard Henderson 
2075c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
207698a9cb79SRichard Henderson {
2077c603e14aSRichard Henderson     unsigned rt = a->t;
2078eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
2079eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
208098a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
208198a9cb79SRichard Henderson 
208298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
208331234768SRichard Henderson     return true;
208498a9cb79SRichard Henderson }
208598a9cb79SRichard Henderson 
2086c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
208798a9cb79SRichard Henderson {
2088c603e14aSRichard Henderson     unsigned rt = a->t;
2089c603e14aSRichard Henderson     unsigned rs = a->sp;
209033423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
209133423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
209298a9cb79SRichard Henderson 
209333423472SRichard Henderson     load_spr(ctx, t0, rs);
209433423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
209533423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
209633423472SRichard Henderson 
209733423472SRichard Henderson     save_gpr(ctx, rt, t1);
209833423472SRichard Henderson     tcg_temp_free(t1);
209933423472SRichard Henderson     tcg_temp_free_i64(t0);
210098a9cb79SRichard Henderson 
210198a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
210231234768SRichard Henderson     return true;
210398a9cb79SRichard Henderson }
210498a9cb79SRichard Henderson 
2105c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
210698a9cb79SRichard Henderson {
2107c603e14aSRichard Henderson     unsigned rt = a->t;
2108c603e14aSRichard Henderson     unsigned ctl = a->r;
2109eaa3783bSRichard Henderson     TCGv_reg tmp;
211098a9cb79SRichard Henderson 
211198a9cb79SRichard Henderson     switch (ctl) {
211235136a77SRichard Henderson     case CR_SAR:
211398a9cb79SRichard Henderson #ifdef TARGET_HPPA64
2114c603e14aSRichard Henderson         if (a->e == 0) {
211598a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
211698a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2117eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
211898a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
211935136a77SRichard Henderson             goto done;
212098a9cb79SRichard Henderson         }
212198a9cb79SRichard Henderson #endif
212298a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
212335136a77SRichard Henderson         goto done;
212435136a77SRichard Henderson     case CR_IT: /* Interval Timer */
212535136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
212635136a77SRichard Henderson         nullify_over(ctx);
212798a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
212884b41e65SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) {
212949c29d6cSRichard Henderson             gen_io_start();
213049c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
213149c29d6cSRichard Henderson             gen_io_end();
213231234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
213349c29d6cSRichard Henderson         } else {
213449c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
213549c29d6cSRichard Henderson         }
213698a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
213731234768SRichard Henderson         return nullify_end(ctx);
213898a9cb79SRichard Henderson     case 26:
213998a9cb79SRichard Henderson     case 27:
214098a9cb79SRichard Henderson         break;
214198a9cb79SRichard Henderson     default:
214298a9cb79SRichard Henderson         /* All other control registers are privileged.  */
214335136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
214435136a77SRichard Henderson         break;
214598a9cb79SRichard Henderson     }
214698a9cb79SRichard Henderson 
214735136a77SRichard Henderson     tmp = get_temp(ctx);
214835136a77SRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
214935136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
215035136a77SRichard Henderson 
215135136a77SRichard Henderson  done:
215298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
215331234768SRichard Henderson     return true;
215498a9cb79SRichard Henderson }
215598a9cb79SRichard Henderson 
2156c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
215733423472SRichard Henderson {
2158c603e14aSRichard Henderson     unsigned rr = a->r;
2159c603e14aSRichard Henderson     unsigned rs = a->sp;
216033423472SRichard Henderson     TCGv_i64 t64;
216133423472SRichard Henderson 
216233423472SRichard Henderson     if (rs >= 5) {
216333423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
216433423472SRichard Henderson     }
216533423472SRichard Henderson     nullify_over(ctx);
216633423472SRichard Henderson 
216733423472SRichard Henderson     t64 = tcg_temp_new_i64();
216833423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
216933423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
217033423472SRichard Henderson 
217133423472SRichard Henderson     if (rs >= 4) {
217233423472SRichard Henderson         tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs]));
2173494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
217433423472SRichard Henderson     } else {
217533423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
217633423472SRichard Henderson     }
217733423472SRichard Henderson     tcg_temp_free_i64(t64);
217833423472SRichard Henderson 
217931234768SRichard Henderson     return nullify_end(ctx);
218033423472SRichard Henderson }
218133423472SRichard Henderson 
2182c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
218398a9cb79SRichard Henderson {
2184c603e14aSRichard Henderson     unsigned ctl = a->t;
2185c603e14aSRichard Henderson     TCGv_reg reg = load_gpr(ctx, a->r);
2186eaa3783bSRichard Henderson     TCGv_reg tmp;
218798a9cb79SRichard Henderson 
218835136a77SRichard Henderson     if (ctl == CR_SAR) {
218998a9cb79SRichard Henderson         tmp = tcg_temp_new();
219035136a77SRichard Henderson         tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1);
219198a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
219298a9cb79SRichard Henderson         tcg_temp_free(tmp);
219398a9cb79SRichard Henderson 
219498a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
219531234768SRichard Henderson         return true;
219698a9cb79SRichard Henderson     }
219798a9cb79SRichard Henderson 
219835136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
219935136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
220035136a77SRichard Henderson 
2201c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
220235136a77SRichard Henderson     nullify_over(ctx);
220335136a77SRichard Henderson     switch (ctl) {
220435136a77SRichard Henderson     case CR_IT:
220549c29d6cSRichard Henderson         gen_helper_write_interval_timer(cpu_env, reg);
220635136a77SRichard Henderson         break;
22074f5f2548SRichard Henderson     case CR_EIRR:
22084f5f2548SRichard Henderson         gen_helper_write_eirr(cpu_env, reg);
22094f5f2548SRichard Henderson         break;
22104f5f2548SRichard Henderson     case CR_EIEM:
22114f5f2548SRichard Henderson         gen_helper_write_eiem(cpu_env, reg);
221231234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
22134f5f2548SRichard Henderson         break;
22144f5f2548SRichard Henderson 
221535136a77SRichard Henderson     case CR_IIASQ:
221635136a77SRichard Henderson     case CR_IIAOQ:
221735136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
221835136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
221935136a77SRichard Henderson         tmp = get_temp(ctx);
222035136a77SRichard Henderson         tcg_gen_ld_reg(tmp, cpu_env,
222135136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
222235136a77SRichard Henderson         tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
222335136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env,
222435136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
222535136a77SRichard Henderson         break;
222635136a77SRichard Henderson 
222735136a77SRichard Henderson     default:
222835136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
222935136a77SRichard Henderson         break;
223035136a77SRichard Henderson     }
223131234768SRichard Henderson     return nullify_end(ctx);
22324f5f2548SRichard Henderson #endif
223335136a77SRichard Henderson }
223435136a77SRichard Henderson 
2235c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
223698a9cb79SRichard Henderson {
2237eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
223898a9cb79SRichard Henderson 
2239c603e14aSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, a->r));
2240eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
224198a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
224298a9cb79SRichard Henderson     tcg_temp_free(tmp);
224398a9cb79SRichard Henderson 
224498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
224531234768SRichard Henderson     return true;
224698a9cb79SRichard Henderson }
224798a9cb79SRichard Henderson 
2248e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
224998a9cb79SRichard Henderson {
2250e36f27efSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, a->t);
225198a9cb79SRichard Henderson 
22522330504cSHelge Deller #ifdef CONFIG_USER_ONLY
22532330504cSHelge Deller     /* We don't implement space registers in user mode. */
2254eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
22552330504cSHelge Deller #else
22562330504cSHelge Deller     TCGv_i64 t0 = tcg_temp_new_i64();
22572330504cSHelge Deller 
2258e36f27efSRichard Henderson     tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
22592330504cSHelge Deller     tcg_gen_shri_i64(t0, t0, 32);
22602330504cSHelge Deller     tcg_gen_trunc_i64_reg(dest, t0);
22612330504cSHelge Deller 
22622330504cSHelge Deller     tcg_temp_free_i64(t0);
22632330504cSHelge Deller #endif
2264e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
226598a9cb79SRichard Henderson 
226698a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
226731234768SRichard Henderson     return true;
226898a9cb79SRichard Henderson }
226998a9cb79SRichard Henderson 
2270e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2271e36f27efSRichard Henderson {
2272e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2273e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2274e1b5a5edSRichard Henderson     TCGv_reg tmp;
2275e1b5a5edSRichard Henderson 
2276e1b5a5edSRichard Henderson     nullify_over(ctx);
2277e1b5a5edSRichard Henderson 
2278e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2279e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2280e36f27efSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~a->i);
2281e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2282e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2283e1b5a5edSRichard Henderson 
2284e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
228531234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
228631234768SRichard Henderson     return nullify_end(ctx);
2287e36f27efSRichard Henderson #endif
2288e1b5a5edSRichard Henderson }
2289e1b5a5edSRichard Henderson 
2290e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2291e1b5a5edSRichard Henderson {
2292e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2293e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2294e1b5a5edSRichard Henderson     TCGv_reg tmp;
2295e1b5a5edSRichard Henderson 
2296e1b5a5edSRichard Henderson     nullify_over(ctx);
2297e1b5a5edSRichard Henderson 
2298e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2299e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2300e36f27efSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, a->i);
2301e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2302e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2303e1b5a5edSRichard Henderson 
2304e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
230531234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
230631234768SRichard Henderson     return nullify_end(ctx);
2307e36f27efSRichard Henderson #endif
2308e1b5a5edSRichard Henderson }
2309e1b5a5edSRichard Henderson 
2310c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2311e1b5a5edSRichard Henderson {
2312e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2313c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
2314c603e14aSRichard Henderson     TCGv_reg tmp, reg;
2315e1b5a5edSRichard Henderson     nullify_over(ctx);
2316e1b5a5edSRichard Henderson 
2317c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2318e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2319e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, reg);
2320e1b5a5edSRichard Henderson 
2321e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
232231234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
232331234768SRichard Henderson     return nullify_end(ctx);
2324c603e14aSRichard Henderson #endif
2325e1b5a5edSRichard Henderson }
2326f49b3537SRichard Henderson 
2327e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2328f49b3537SRichard Henderson {
2329f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2330e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2331f49b3537SRichard Henderson     nullify_over(ctx);
2332f49b3537SRichard Henderson 
2333e36f27efSRichard Henderson     if (rfi_r) {
2334f49b3537SRichard Henderson         gen_helper_rfi_r(cpu_env);
2335f49b3537SRichard Henderson     } else {
2336f49b3537SRichard Henderson         gen_helper_rfi(cpu_env);
2337f49b3537SRichard Henderson     }
233831234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2339f49b3537SRichard Henderson     if (ctx->base.singlestep_enabled) {
2340f49b3537SRichard Henderson         gen_excp_1(EXCP_DEBUG);
2341f49b3537SRichard Henderson     } else {
234207ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
2343f49b3537SRichard Henderson     }
234431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2345f49b3537SRichard Henderson 
234631234768SRichard Henderson     return nullify_end(ctx);
2347e36f27efSRichard Henderson #endif
2348f49b3537SRichard Henderson }
23496210db05SHelge Deller 
2350e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2351e36f27efSRichard Henderson {
2352e36f27efSRichard Henderson     return do_rfi(ctx, false);
2353e36f27efSRichard Henderson }
2354e36f27efSRichard Henderson 
2355e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2356e36f27efSRichard Henderson {
2357e36f27efSRichard Henderson     return do_rfi(ctx, true);
2358e36f27efSRichard Henderson }
2359e36f27efSRichard Henderson 
2360e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
236131234768SRichard Henderson static bool gen_hlt(DisasContext *ctx, int reset)
23626210db05SHelge Deller {
23636210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23646210db05SHelge Deller     nullify_over(ctx);
23656210db05SHelge Deller     if (reset) {
23666210db05SHelge Deller         gen_helper_reset(cpu_env);
23676210db05SHelge Deller     } else {
23686210db05SHelge Deller         gen_helper_halt(cpu_env);
23696210db05SHelge Deller     }
237031234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
237131234768SRichard Henderson     return nullify_end(ctx);
23726210db05SHelge Deller }
2373e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */
2374e1b5a5edSRichard Henderson 
2375deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
237698a9cb79SRichard Henderson {
2377deee69a1SRichard Henderson     if (a->m) {
2378deee69a1SRichard Henderson         TCGv_reg dest = dest_gpr(ctx, a->b);
2379deee69a1SRichard Henderson         TCGv_reg src1 = load_gpr(ctx, a->b);
2380deee69a1SRichard Henderson         TCGv_reg src2 = load_gpr(ctx, a->x);
238198a9cb79SRichard Henderson 
238298a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
2383eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, src1, src2);
2384deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2385deee69a1SRichard Henderson     }
238698a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
238731234768SRichard Henderson     return true;
238898a9cb79SRichard Henderson }
238998a9cb79SRichard Henderson 
2390deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
239198a9cb79SRichard Henderson {
239286f8d05fSRichard Henderson     TCGv_reg dest, ofs;
2393eed14219SRichard Henderson     TCGv_i32 level, want;
239486f8d05fSRichard Henderson     TCGv_tl addr;
239598a9cb79SRichard Henderson 
239698a9cb79SRichard Henderson     nullify_over(ctx);
239798a9cb79SRichard Henderson 
2398deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2399deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2400eed14219SRichard Henderson 
2401deee69a1SRichard Henderson     if (a->imm) {
2402deee69a1SRichard Henderson         level = tcg_const_i32(a->ri);
240398a9cb79SRichard Henderson     } else {
2404eed14219SRichard Henderson         level = tcg_temp_new_i32();
2405deee69a1SRichard Henderson         tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri));
2406eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
240798a9cb79SRichard Henderson     }
2408deee69a1SRichard Henderson     want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ);
2409eed14219SRichard Henderson 
2410eed14219SRichard Henderson     gen_helper_probe(dest, cpu_env, addr, level, want);
2411eed14219SRichard Henderson 
2412eed14219SRichard Henderson     tcg_temp_free_i32(want);
2413eed14219SRichard Henderson     tcg_temp_free_i32(level);
2414eed14219SRichard Henderson 
2415deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
241631234768SRichard Henderson     return nullify_end(ctx);
241798a9cb79SRichard Henderson }
241898a9cb79SRichard Henderson 
2419deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
24208d6ae7fbSRichard Henderson {
2421deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2422deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24238d6ae7fbSRichard Henderson     TCGv_tl addr;
24248d6ae7fbSRichard Henderson     TCGv_reg ofs, reg;
24258d6ae7fbSRichard Henderson 
24268d6ae7fbSRichard Henderson     nullify_over(ctx);
24278d6ae7fbSRichard Henderson 
2428deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2429deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2430deee69a1SRichard Henderson     if (a->addr) {
24318d6ae7fbSRichard Henderson         gen_helper_itlba(cpu_env, addr, reg);
24328d6ae7fbSRichard Henderson     } else {
24338d6ae7fbSRichard Henderson         gen_helper_itlbp(cpu_env, addr, reg);
24348d6ae7fbSRichard Henderson     }
24358d6ae7fbSRichard Henderson 
24368d6ae7fbSRichard Henderson     /* Exit TB for ITLB change if mmu is enabled.  This *should* not be
24378d6ae7fbSRichard Henderson        the case, since the OS TLB fill handler runs with mmu disabled.  */
2438deee69a1SRichard Henderson     if (!a->data && (ctx->tb_flags & PSW_C)) {
243931234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
244031234768SRichard Henderson     }
244131234768SRichard Henderson     return nullify_end(ctx);
2442deee69a1SRichard Henderson #endif
24438d6ae7fbSRichard Henderson }
244463300a00SRichard Henderson 
2445deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a)
244663300a00SRichard Henderson {
2447deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2448deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
244963300a00SRichard Henderson     TCGv_tl addr;
245063300a00SRichard Henderson     TCGv_reg ofs;
245163300a00SRichard Henderson 
245263300a00SRichard Henderson     nullify_over(ctx);
245363300a00SRichard Henderson 
2454deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2455deee69a1SRichard Henderson     if (a->m) {
2456deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
245763300a00SRichard Henderson     }
2458deee69a1SRichard Henderson     if (a->local) {
245963300a00SRichard Henderson         gen_helper_ptlbe(cpu_env);
246063300a00SRichard Henderson     } else {
246163300a00SRichard Henderson         gen_helper_ptlb(cpu_env, addr);
246263300a00SRichard Henderson     }
246363300a00SRichard Henderson 
246463300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
2465deee69a1SRichard Henderson     if (!a->data && (ctx->tb_flags & PSW_C)) {
246631234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
246731234768SRichard Henderson     }
246831234768SRichard Henderson     return nullify_end(ctx);
2469deee69a1SRichard Henderson #endif
247063300a00SRichard Henderson }
24712dfcca9fSRichard Henderson 
2472deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
24732dfcca9fSRichard Henderson {
2474deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2475deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24762dfcca9fSRichard Henderson     TCGv_tl vaddr;
24772dfcca9fSRichard Henderson     TCGv_reg ofs, paddr;
24782dfcca9fSRichard Henderson 
24792dfcca9fSRichard Henderson     nullify_over(ctx);
24802dfcca9fSRichard Henderson 
2481deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
24822dfcca9fSRichard Henderson 
24832dfcca9fSRichard Henderson     paddr = tcg_temp_new();
24842dfcca9fSRichard Henderson     gen_helper_lpa(paddr, cpu_env, vaddr);
24852dfcca9fSRichard Henderson 
24862dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2487deee69a1SRichard Henderson     if (a->m) {
2488deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
24892dfcca9fSRichard Henderson     }
2490deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
24912dfcca9fSRichard Henderson     tcg_temp_free(paddr);
24922dfcca9fSRichard Henderson 
249331234768SRichard Henderson     return nullify_end(ctx);
2494deee69a1SRichard Henderson #endif
24952dfcca9fSRichard Henderson }
249643a97b81SRichard Henderson 
2497deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
249843a97b81SRichard Henderson {
249943a97b81SRichard Henderson     TCGv_reg ci;
250043a97b81SRichard Henderson 
250143a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
250243a97b81SRichard Henderson 
250343a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
250443a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
250543a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
250643a97b81SRichard Henderson        since the entire address space is coherent.  */
250743a97b81SRichard Henderson     ci = tcg_const_reg(0);
2508deee69a1SRichard Henderson     save_gpr(ctx, a->t, ci);
250943a97b81SRichard Henderson     tcg_temp_free(ci);
251043a97b81SRichard Henderson 
251131234768SRichard Henderson     cond_free(&ctx->null_cond);
251231234768SRichard Henderson     return true;
251343a97b81SRichard Henderson }
251498a9cb79SRichard Henderson 
25150c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a)
2516b2167459SRichard Henderson {
25170c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
2518b2167459SRichard Henderson }
2519b2167459SRichard Henderson 
25200c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a)
2521b2167459SRichard Henderson {
25220c982a28SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
2523b2167459SRichard Henderson }
2524b2167459SRichard Henderson 
25250c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
2526b2167459SRichard Henderson {
25270c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
2528b2167459SRichard Henderson }
2529b2167459SRichard Henderson 
25300c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a)
2531b2167459SRichard Henderson {
25320c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
25330c982a28SRichard Henderson }
2534b2167459SRichard Henderson 
25350c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
25360c982a28SRichard Henderson {
25370c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
25380c982a28SRichard Henderson }
25390c982a28SRichard Henderson 
25400c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a)
25410c982a28SRichard Henderson {
25420c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
25430c982a28SRichard Henderson }
25440c982a28SRichard Henderson 
25450c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a)
25460c982a28SRichard Henderson {
25470c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
25480c982a28SRichard Henderson }
25490c982a28SRichard Henderson 
25500c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a)
25510c982a28SRichard Henderson {
25520c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
25530c982a28SRichard Henderson }
25540c982a28SRichard Henderson 
25550c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a)
25560c982a28SRichard Henderson {
25570c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
25580c982a28SRichard Henderson }
25590c982a28SRichard Henderson 
25600c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a)
25610c982a28SRichard Henderson {
25620c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
25630c982a28SRichard Henderson }
25640c982a28SRichard Henderson 
25650c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a)
25660c982a28SRichard Henderson {
25670c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
25680c982a28SRichard Henderson }
25690c982a28SRichard Henderson 
25700c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a)
25710c982a28SRichard Henderson {
25720c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_reg);
25730c982a28SRichard Henderson }
25740c982a28SRichard Henderson 
25750c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a)
25760c982a28SRichard Henderson {
25770c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_reg);
25780c982a28SRichard Henderson }
25790c982a28SRichard Henderson 
25800c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a)
25810c982a28SRichard Henderson {
25820c982a28SRichard Henderson     if (a->cf == 0) {
25830c982a28SRichard Henderson         unsigned r2 = a->r2;
25840c982a28SRichard Henderson         unsigned r1 = a->r1;
25850c982a28SRichard Henderson         unsigned rt = a->t;
25860c982a28SRichard Henderson 
25877aee8189SRichard Henderson         if (rt == 0) { /* NOP */
25887aee8189SRichard Henderson             cond_free(&ctx->null_cond);
25897aee8189SRichard Henderson             return true;
25907aee8189SRichard Henderson         }
25917aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2592b2167459SRichard Henderson             if (r1 == 0) {
2593eaa3783bSRichard Henderson                 TCGv_reg dest = dest_gpr(ctx, rt);
2594eaa3783bSRichard Henderson                 tcg_gen_movi_reg(dest, 0);
2595b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2596b2167459SRichard Henderson             } else {
2597b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2598b2167459SRichard Henderson             }
2599b2167459SRichard Henderson             cond_free(&ctx->null_cond);
260031234768SRichard Henderson             return true;
2601b2167459SRichard Henderson         }
26027aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
26037aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
26047aee8189SRichard Henderson          *
26057aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
26067aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
26077aee8189SRichard Henderson          *                      currently implemented as idle.
26087aee8189SRichard Henderson          */
26097aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
26107aee8189SRichard Henderson             TCGv_i32 tmp;
26117aee8189SRichard Henderson 
26127aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
26137aee8189SRichard Henderson                until the next timer interrupt.  */
26147aee8189SRichard Henderson             nullify_over(ctx);
26157aee8189SRichard Henderson 
26167aee8189SRichard Henderson             /* Advance the instruction queue.  */
26177aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
26187aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
26197aee8189SRichard Henderson             nullify_set(ctx, 0);
26207aee8189SRichard Henderson 
26217aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
26227aee8189SRichard Henderson             tmp = tcg_const_i32(1);
26237aee8189SRichard Henderson             tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) +
26247aee8189SRichard Henderson                                          offsetof(CPUState, halted));
26257aee8189SRichard Henderson             tcg_temp_free_i32(tmp);
26267aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
26277aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
26287aee8189SRichard Henderson 
26297aee8189SRichard Henderson             return nullify_end(ctx);
26307aee8189SRichard Henderson         }
26317aee8189SRichard Henderson #endif
26327aee8189SRichard Henderson     }
26330c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_reg);
26347aee8189SRichard Henderson }
2635b2167459SRichard Henderson 
26360c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a)
2637b2167459SRichard Henderson {
26380c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_reg);
26390c982a28SRichard Henderson }
26400c982a28SRichard Henderson 
26410c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a)
26420c982a28SRichard Henderson {
2643eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2644b2167459SRichard Henderson 
26450c982a28SRichard Henderson     if (a->cf) {
2646b2167459SRichard Henderson         nullify_over(ctx);
2647b2167459SRichard Henderson     }
26480c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26490c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
26500c982a28SRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf);
265131234768SRichard Henderson     return nullify_end(ctx);
2652b2167459SRichard Henderson }
2653b2167459SRichard Henderson 
26540c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a)
2655b2167459SRichard Henderson {
2656eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2657b2167459SRichard Henderson 
26580c982a28SRichard Henderson     if (a->cf) {
2659b2167459SRichard Henderson         nullify_over(ctx);
2660b2167459SRichard Henderson     }
26610c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26620c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
26630c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg);
266431234768SRichard Henderson     return nullify_end(ctx);
2665b2167459SRichard Henderson }
2666b2167459SRichard Henderson 
26670c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc)
2668b2167459SRichard Henderson {
2669eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2670b2167459SRichard Henderson 
26710c982a28SRichard Henderson     if (a->cf) {
2672b2167459SRichard Henderson         nullify_over(ctx);
2673b2167459SRichard Henderson     }
26740c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26750c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2676b2167459SRichard Henderson     tmp = get_temp(ctx);
2677eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
26780c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg);
267931234768SRichard Henderson     return nullify_end(ctx);
2680b2167459SRichard Henderson }
2681b2167459SRichard Henderson 
26820c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a)
2683b2167459SRichard Henderson {
26840c982a28SRichard Henderson     return do_uaddcm(ctx, a, false);
26850c982a28SRichard Henderson }
26860c982a28SRichard Henderson 
26870c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a)
26880c982a28SRichard Henderson {
26890c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
26900c982a28SRichard Henderson }
26910c982a28SRichard Henderson 
26920c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i)
26930c982a28SRichard Henderson {
2694eaa3783bSRichard Henderson     TCGv_reg tmp;
2695b2167459SRichard Henderson 
2696b2167459SRichard Henderson     nullify_over(ctx);
2697b2167459SRichard Henderson 
2698b2167459SRichard Henderson     tmp = get_temp(ctx);
2699eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2700b2167459SRichard Henderson     if (!is_i) {
2701eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2702b2167459SRichard Henderson     }
2703eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2704eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
27050c982a28SRichard Henderson     do_unit(ctx, a->t, tmp, load_gpr(ctx, a->r), a->cf, false,
2706eaa3783bSRichard Henderson             is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
270731234768SRichard Henderson     return nullify_end(ctx);
2708b2167459SRichard Henderson }
2709b2167459SRichard Henderson 
27100c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a)
2711b2167459SRichard Henderson {
27120c982a28SRichard Henderson     return do_dcor(ctx, a, false);
27130c982a28SRichard Henderson }
27140c982a28SRichard Henderson 
27150c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a)
27160c982a28SRichard Henderson {
27170c982a28SRichard Henderson     return do_dcor(ctx, a, true);
27180c982a28SRichard Henderson }
27190c982a28SRichard Henderson 
27200c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
27210c982a28SRichard Henderson {
2722eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
2723b2167459SRichard Henderson 
2724b2167459SRichard Henderson     nullify_over(ctx);
2725b2167459SRichard Henderson 
27260c982a28SRichard Henderson     in1 = load_gpr(ctx, a->r1);
27270c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
2728b2167459SRichard Henderson 
2729b2167459SRichard Henderson     add1 = tcg_temp_new();
2730b2167459SRichard Henderson     add2 = tcg_temp_new();
2731b2167459SRichard Henderson     addc = tcg_temp_new();
2732b2167459SRichard Henderson     dest = tcg_temp_new();
2733eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
2734b2167459SRichard Henderson 
2735b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2736eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
2737eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb);
2738b2167459SRichard Henderson 
2739b2167459SRichard Henderson     /* Add or subtract R2, depending on PSW[V].  Proper computation of
2740b2167459SRichard Henderson        carry{8} requires that we subtract via + ~R2 + 1, as described in
2741b2167459SRichard Henderson        the manual.  By extracting and masking V, we can produce the
2742b2167459SRichard Henderson        proper inputs to the addition without movcond.  */
2743eaa3783bSRichard Henderson     tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1);
2744eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2745eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
2746b2167459SRichard Henderson     /* ??? This is only correct for 32-bit.  */
2747b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
2748b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2749b2167459SRichard Henderson 
2750b2167459SRichard Henderson     tcg_temp_free(addc);
2751b2167459SRichard Henderson     tcg_temp_free(zero);
2752b2167459SRichard Henderson 
2753b2167459SRichard Henderson     /* Write back the result register.  */
27540c982a28SRichard Henderson     save_gpr(ctx, a->t, dest);
2755b2167459SRichard Henderson 
2756b2167459SRichard Henderson     /* Write back PSW[CB].  */
2757eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2758eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2759b2167459SRichard Henderson 
2760b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
2761eaa3783bSRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb);
2762eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2763b2167459SRichard Henderson 
2764b2167459SRichard Henderson     /* Install the new nullification.  */
27650c982a28SRichard Henderson     if (a->cf) {
2766eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
27670c982a28SRichard Henderson         if (a->cf >> 1 == 6) {
2768b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2769b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2770b2167459SRichard Henderson         }
27710c982a28SRichard Henderson         ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv);
2772b2167459SRichard Henderson     }
2773b2167459SRichard Henderson 
2774b2167459SRichard Henderson     tcg_temp_free(add1);
2775b2167459SRichard Henderson     tcg_temp_free(add2);
2776b2167459SRichard Henderson     tcg_temp_free(dest);
2777b2167459SRichard Henderson 
277831234768SRichard Henderson     return nullify_end(ctx);
2779b2167459SRichard Henderson }
2780b2167459SRichard Henderson 
278131234768SRichard Henderson static bool trans_addi(DisasContext *ctx, uint32_t insn)
2782b2167459SRichard Henderson {
2783eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2784b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2785b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2786b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2787b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2788b2167459SRichard Henderson     unsigned o1 = extract32(insn, 26, 1);
2789eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2790b2167459SRichard Henderson 
2791b2167459SRichard Henderson     if (cf) {
2792b2167459SRichard Henderson         nullify_over(ctx);
2793b2167459SRichard Henderson     }
2794b2167459SRichard Henderson 
2795b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2796b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
279731234768SRichard Henderson     do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf);
2798b2167459SRichard Henderson 
279931234768SRichard Henderson     return nullify_end(ctx);
2800b2167459SRichard Henderson }
2801b2167459SRichard Henderson 
280231234768SRichard Henderson static bool trans_subi(DisasContext *ctx, uint32_t insn)
2803b2167459SRichard Henderson {
2804eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2805b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2806b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2807b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2808b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2809eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2810b2167459SRichard Henderson 
2811b2167459SRichard Henderson     if (cf) {
2812b2167459SRichard Henderson         nullify_over(ctx);
2813b2167459SRichard Henderson     }
2814b2167459SRichard Henderson 
2815b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2816b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
281731234768SRichard Henderson     do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf);
2818b2167459SRichard Henderson 
281931234768SRichard Henderson     return nullify_end(ctx);
2820b2167459SRichard Henderson }
2821b2167459SRichard Henderson 
282231234768SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, uint32_t insn)
2823b2167459SRichard Henderson {
2824eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2825b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2826b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2827b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2828eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2829b2167459SRichard Henderson 
2830b2167459SRichard Henderson     if (cf) {
2831b2167459SRichard Henderson         nullify_over(ctx);
2832b2167459SRichard Henderson     }
2833b2167459SRichard Henderson 
2834b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2835b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
283631234768SRichard Henderson     do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf);
2837b2167459SRichard Henderson 
283831234768SRichard Henderson     return nullify_end(ctx);
2839b2167459SRichard Henderson }
2840b2167459SRichard Henderson 
28411cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
284296d6407fSRichard Henderson {
28431cd012a5SRichard Henderson     return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
28441cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
284596d6407fSRichard Henderson }
284696d6407fSRichard Henderson 
28471cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
284896d6407fSRichard Henderson {
28491cd012a5SRichard Henderson     assert(a->x == 0 && a->scale == 0);
28501cd012a5SRichard Henderson     return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
285196d6407fSRichard Henderson }
285296d6407fSRichard Henderson 
28531cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
285496d6407fSRichard Henderson {
28551cd012a5SRichard Henderson     TCGMemOp mop = MO_TEUL | MO_ALIGN_16 | a->size;
285686f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
285786f8d05fSRichard Henderson     TCGv_tl addr;
285896d6407fSRichard Henderson 
285996d6407fSRichard Henderson     nullify_over(ctx);
286096d6407fSRichard Henderson 
28611cd012a5SRichard Henderson     if (a->m) {
286286f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
286386f8d05fSRichard Henderson            we see the result of the load.  */
286496d6407fSRichard Henderson         dest = get_temp(ctx);
286596d6407fSRichard Henderson     } else {
28661cd012a5SRichard Henderson         dest = dest_gpr(ctx, a->t);
286796d6407fSRichard Henderson     }
286896d6407fSRichard Henderson 
28691cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0,
28701cd012a5SRichard Henderson              a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX);
2871eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
287286f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
28731cd012a5SRichard Henderson     if (a->m) {
28741cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
287596d6407fSRichard Henderson     }
28761cd012a5SRichard Henderson     save_gpr(ctx, a->t, dest);
287796d6407fSRichard Henderson 
287831234768SRichard Henderson     return nullify_end(ctx);
287996d6407fSRichard Henderson }
288096d6407fSRichard Henderson 
28811cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
288296d6407fSRichard Henderson {
288386f8d05fSRichard Henderson     TCGv_reg ofs, val;
288486f8d05fSRichard Henderson     TCGv_tl addr;
288596d6407fSRichard Henderson 
288696d6407fSRichard Henderson     nullify_over(ctx);
288796d6407fSRichard Henderson 
28881cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
288986f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
28901cd012a5SRichard Henderson     val = load_gpr(ctx, a->r);
28911cd012a5SRichard Henderson     if (a->a) {
2892f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2893f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(cpu_env, addr, val);
2894f9f46db4SEmilio G. Cota         } else {
289596d6407fSRichard Henderson             gen_helper_stby_e(cpu_env, addr, val);
2896f9f46db4SEmilio G. Cota         }
2897f9f46db4SEmilio G. Cota     } else {
2898f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2899f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(cpu_env, addr, val);
290096d6407fSRichard Henderson         } else {
290196d6407fSRichard Henderson             gen_helper_stby_b(cpu_env, addr, val);
290296d6407fSRichard Henderson         }
2903f9f46db4SEmilio G. Cota     }
29041cd012a5SRichard Henderson     if (a->m) {
290586f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
29061cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
290796d6407fSRichard Henderson     }
290896d6407fSRichard Henderson 
290931234768SRichard Henderson     return nullify_end(ctx);
291096d6407fSRichard Henderson }
291196d6407fSRichard Henderson 
29121cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
2913d0a851ccSRichard Henderson {
2914d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2915d0a851ccSRichard Henderson 
2916d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2917d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
29181cd012a5SRichard Henderson     trans_ld(ctx, a);
2919d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
292031234768SRichard Henderson     return true;
2921d0a851ccSRichard Henderson }
2922d0a851ccSRichard Henderson 
29231cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
2924d0a851ccSRichard Henderson {
2925d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2926d0a851ccSRichard Henderson 
2927d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2928d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
29291cd012a5SRichard Henderson     trans_st(ctx, a);
2930d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
293131234768SRichard Henderson     return true;
2932d0a851ccSRichard Henderson }
293395412a61SRichard Henderson 
293431234768SRichard Henderson static bool trans_ldil(DisasContext *ctx, uint32_t insn)
2935b2167459SRichard Henderson {
2936b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
2937eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
2938eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
2939b2167459SRichard Henderson 
2940eaa3783bSRichard Henderson     tcg_gen_movi_reg(tcg_rt, i);
2941b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
2942b2167459SRichard Henderson     cond_free(&ctx->null_cond);
294331234768SRichard Henderson     return true;
2944b2167459SRichard Henderson }
2945b2167459SRichard Henderson 
294631234768SRichard Henderson static bool trans_addil(DisasContext *ctx, uint32_t insn)
2947b2167459SRichard Henderson {
2948b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
2949eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
2950eaa3783bSRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, rt);
2951eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
2952b2167459SRichard Henderson 
2953eaa3783bSRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, i);
2954b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
2955b2167459SRichard Henderson     cond_free(&ctx->null_cond);
295631234768SRichard Henderson     return true;
2957b2167459SRichard Henderson }
2958b2167459SRichard Henderson 
295931234768SRichard Henderson static bool trans_ldo(DisasContext *ctx, uint32_t insn)
2960b2167459SRichard Henderson {
2961b2167459SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
2962b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2963eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
2964eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
2965b2167459SRichard Henderson 
2966b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
2967b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
2968b2167459SRichard Henderson     if (rb == 0) {
2969eaa3783bSRichard Henderson         tcg_gen_movi_reg(tcg_rt, i);
2970b2167459SRichard Henderson     } else {
2971eaa3783bSRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i);
2972b2167459SRichard Henderson     }
2973b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
2974b2167459SRichard Henderson     cond_free(&ctx->null_cond);
297531234768SRichard Henderson     return true;
2976b2167459SRichard Henderson }
2977b2167459SRichard Henderson 
297831234768SRichard Henderson static bool trans_load(DisasContext *ctx, uint32_t insn,
297996d6407fSRichard Henderson                        bool is_mod, TCGMemOp mop)
298096d6407fSRichard Henderson {
298196d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
298296d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
298386f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
2984eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
298596d6407fSRichard Henderson 
298631234768SRichard Henderson     do_load(ctx, rt, rb, 0, 0, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop);
298731234768SRichard Henderson     return true;
298896d6407fSRichard Henderson }
298996d6407fSRichard Henderson 
299031234768SRichard Henderson static bool trans_load_w(DisasContext *ctx, uint32_t insn)
299196d6407fSRichard Henderson {
299296d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
299396d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
299486f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
2995eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
299696d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
299796d6407fSRichard Henderson 
299896d6407fSRichard Henderson     switch (ext2) {
299996d6407fSRichard Henderson     case 0:
300096d6407fSRichard Henderson     case 1:
300196d6407fSRichard Henderson         /* FLDW without modification.  */
300231234768SRichard Henderson         do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
300331234768SRichard Henderson         break;
300496d6407fSRichard Henderson     case 2:
300596d6407fSRichard Henderson         /* LDW with modification.  Note that the sign of I selects
300696d6407fSRichard Henderson            post-dec vs pre-inc.  */
300731234768SRichard Henderson         do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
300831234768SRichard Henderson         break;
300996d6407fSRichard Henderson     default:
301096d6407fSRichard Henderson         return gen_illegal(ctx);
301196d6407fSRichard Henderson     }
301231234768SRichard Henderson     return true;
301396d6407fSRichard Henderson }
301496d6407fSRichard Henderson 
301531234768SRichard Henderson static bool trans_fload_mod(DisasContext *ctx, uint32_t insn)
301696d6407fSRichard Henderson {
3017eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
301896d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
301996d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
302086f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
302196d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
302296d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
302396d6407fSRichard Henderson 
302496d6407fSRichard Henderson     /* FLDW with modification.  */
302531234768SRichard Henderson     do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
302631234768SRichard Henderson     return true;
302796d6407fSRichard Henderson }
302896d6407fSRichard Henderson 
302931234768SRichard Henderson static bool trans_store(DisasContext *ctx, uint32_t insn,
303096d6407fSRichard Henderson                         bool is_mod, TCGMemOp mop)
303196d6407fSRichard Henderson {
303296d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
303396d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
303486f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3035eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
303696d6407fSRichard Henderson 
303731234768SRichard Henderson     do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop);
303831234768SRichard Henderson     return true;
303996d6407fSRichard Henderson }
304096d6407fSRichard Henderson 
304131234768SRichard Henderson static bool trans_store_w(DisasContext *ctx, uint32_t insn)
304296d6407fSRichard Henderson {
304396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
304496d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
304586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3046eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
304796d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
304896d6407fSRichard Henderson 
304996d6407fSRichard Henderson     switch (ext2) {
305096d6407fSRichard Henderson     case 0:
305196d6407fSRichard Henderson     case 1:
305296d6407fSRichard Henderson         /* FSTW without modification.  */
305331234768SRichard Henderson         do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
305431234768SRichard Henderson         break;
305596d6407fSRichard Henderson     case 2:
30563f7367e2SHelge Deller         /* STW with modification.  */
305731234768SRichard Henderson         do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
305831234768SRichard Henderson         break;
305996d6407fSRichard Henderson     default:
306096d6407fSRichard Henderson         return gen_illegal(ctx);
306196d6407fSRichard Henderson     }
306231234768SRichard Henderson     return true;
306396d6407fSRichard Henderson }
306496d6407fSRichard Henderson 
306531234768SRichard Henderson static bool trans_fstore_mod(DisasContext *ctx, uint32_t insn)
306696d6407fSRichard Henderson {
3067eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
306896d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
306996d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
307086f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
307196d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
307296d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
307396d6407fSRichard Henderson 
307496d6407fSRichard Henderson     /* FSTW with modification.  */
307531234768SRichard Henderson     do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
307631234768SRichard Henderson     return true;
307796d6407fSRichard Henderson }
307896d6407fSRichard Henderson 
307931234768SRichard Henderson static bool trans_copr_w(DisasContext *ctx, uint32_t insn)
308096d6407fSRichard Henderson {
308196d6407fSRichard Henderson     unsigned t0 = extract32(insn, 0, 5);
308296d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
308396d6407fSRichard Henderson     unsigned t1 = extract32(insn, 6, 1);
308496d6407fSRichard Henderson     unsigned ext3 = extract32(insn, 7, 3);
308596d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
308696d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
308796d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
308886f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
308996d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
309096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
309196d6407fSRichard Henderson     unsigned rt = t1 * 32 + t0;
309296d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
309396d6407fSRichard Henderson     int disp, scale;
309496d6407fSRichard Henderson 
309596d6407fSRichard Henderson     if (i == 0) {
309696d6407fSRichard Henderson         scale = (ua ? 2 : 0);
309796d6407fSRichard Henderson         disp = 0;
309896d6407fSRichard Henderson         modify = m;
309996d6407fSRichard Henderson     } else {
310096d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
310196d6407fSRichard Henderson         scale = 0;
310296d6407fSRichard Henderson         rx = 0;
310396d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
310496d6407fSRichard Henderson     }
310596d6407fSRichard Henderson 
310696d6407fSRichard Henderson     switch (ext3) {
310796d6407fSRichard Henderson     case 0: /* FLDW */
310831234768SRichard Henderson         do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify);
310931234768SRichard Henderson         break;
311096d6407fSRichard Henderson     case 4: /* FSTW */
311131234768SRichard Henderson         do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify);
311231234768SRichard Henderson         break;
311331234768SRichard Henderson     default:
311496d6407fSRichard Henderson         return gen_illegal(ctx);
311596d6407fSRichard Henderson     }
311631234768SRichard Henderson     return true;
311731234768SRichard Henderson }
311896d6407fSRichard Henderson 
311931234768SRichard Henderson static bool trans_copr_dw(DisasContext *ctx, uint32_t insn)
312096d6407fSRichard Henderson {
312196d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
312296d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
312396d6407fSRichard Henderson     unsigned ext4 = extract32(insn, 6, 4);
312496d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
312596d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
312696d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
312786f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
312896d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
312996d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
313096d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
313196d6407fSRichard Henderson     int disp, scale;
313296d6407fSRichard Henderson 
313396d6407fSRichard Henderson     if (i == 0) {
313496d6407fSRichard Henderson         scale = (ua ? 3 : 0);
313596d6407fSRichard Henderson         disp = 0;
313696d6407fSRichard Henderson         modify = m;
313796d6407fSRichard Henderson     } else {
313896d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
313996d6407fSRichard Henderson         scale = 0;
314096d6407fSRichard Henderson         rx = 0;
314196d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
314296d6407fSRichard Henderson     }
314396d6407fSRichard Henderson 
314496d6407fSRichard Henderson     switch (ext4) {
314596d6407fSRichard Henderson     case 0: /* FLDD */
314631234768SRichard Henderson         do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify);
314731234768SRichard Henderson         break;
314896d6407fSRichard Henderson     case 8: /* FSTD */
314931234768SRichard Henderson         do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify);
315031234768SRichard Henderson         break;
315196d6407fSRichard Henderson     default:
315296d6407fSRichard Henderson         return gen_illegal(ctx);
315396d6407fSRichard Henderson     }
315431234768SRichard Henderson     return true;
315596d6407fSRichard Henderson }
315696d6407fSRichard Henderson 
315701afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1,
315801afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
315998cd9ca7SRichard Henderson {
316001afb7beSRichard Henderson     TCGv_reg dest, in2, sv;
316198cd9ca7SRichard Henderson     DisasCond cond;
316298cd9ca7SRichard Henderson 
316398cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
316498cd9ca7SRichard Henderson     dest = get_temp(ctx);
316598cd9ca7SRichard Henderson 
3166eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
316798cd9ca7SRichard Henderson 
3168f764718dSRichard Henderson     sv = NULL;
316998cd9ca7SRichard Henderson     if (c == 6) {
317098cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
317198cd9ca7SRichard Henderson     }
317298cd9ca7SRichard Henderson 
317301afb7beSRichard Henderson     cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv);
317401afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
317598cd9ca7SRichard Henderson }
317698cd9ca7SRichard Henderson 
317701afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
317898cd9ca7SRichard Henderson {
317901afb7beSRichard Henderson     nullify_over(ctx);
318001afb7beSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
318101afb7beSRichard Henderson }
318201afb7beSRichard Henderson 
318301afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
318401afb7beSRichard Henderson {
318501afb7beSRichard Henderson     nullify_over(ctx);
318601afb7beSRichard Henderson     return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp);
318701afb7beSRichard Henderson }
318801afb7beSRichard Henderson 
318901afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1,
319001afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
319101afb7beSRichard Henderson {
319201afb7beSRichard Henderson     TCGv_reg dest, in2, sv, cb_msb;
319398cd9ca7SRichard Henderson     DisasCond cond;
319498cd9ca7SRichard Henderson 
319598cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
319698cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
3197f764718dSRichard Henderson     sv = NULL;
3198f764718dSRichard Henderson     cb_msb = NULL;
319998cd9ca7SRichard Henderson 
320098cd9ca7SRichard Henderson     switch (c) {
320198cd9ca7SRichard Henderson     default:
3202eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
320398cd9ca7SRichard Henderson         break;
320498cd9ca7SRichard Henderson     case 4: case 5:
320598cd9ca7SRichard Henderson         cb_msb = get_temp(ctx);
3206eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3207eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
320898cd9ca7SRichard Henderson         break;
320998cd9ca7SRichard Henderson     case 6:
3210eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
321198cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
321298cd9ca7SRichard Henderson         break;
321398cd9ca7SRichard Henderson     }
321498cd9ca7SRichard Henderson 
321501afb7beSRichard Henderson     cond = do_cond(c * 2 + f, dest, cb_msb, sv);
321601afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
321798cd9ca7SRichard Henderson }
321898cd9ca7SRichard Henderson 
321901afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
322098cd9ca7SRichard Henderson {
322101afb7beSRichard Henderson     nullify_over(ctx);
322201afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
322301afb7beSRichard Henderson }
322401afb7beSRichard Henderson 
322501afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
322601afb7beSRichard Henderson {
322701afb7beSRichard Henderson     nullify_over(ctx);
322801afb7beSRichard Henderson     return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp);
322901afb7beSRichard Henderson }
323001afb7beSRichard Henderson 
323101afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
323201afb7beSRichard Henderson {
3233eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
323498cd9ca7SRichard Henderson     DisasCond cond;
323598cd9ca7SRichard Henderson 
323698cd9ca7SRichard Henderson     nullify_over(ctx);
323798cd9ca7SRichard Henderson 
323898cd9ca7SRichard Henderson     tmp = tcg_temp_new();
323901afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
3240eaa3783bSRichard Henderson     tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
324198cd9ca7SRichard Henderson 
324201afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
324398cd9ca7SRichard Henderson     tcg_temp_free(tmp);
324401afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
324598cd9ca7SRichard Henderson }
324698cd9ca7SRichard Henderson 
324701afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
324898cd9ca7SRichard Henderson {
324901afb7beSRichard Henderson     TCGv_reg tmp, tcg_r;
325001afb7beSRichard Henderson     DisasCond cond;
325101afb7beSRichard Henderson 
325201afb7beSRichard Henderson     nullify_over(ctx);
325301afb7beSRichard Henderson 
325401afb7beSRichard Henderson     tmp = tcg_temp_new();
325501afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
325601afb7beSRichard Henderson     tcg_gen_shli_reg(tmp, tcg_r, a->p);
325701afb7beSRichard Henderson 
325801afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
325901afb7beSRichard Henderson     tcg_temp_free(tmp);
326001afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
326101afb7beSRichard Henderson }
326201afb7beSRichard Henderson 
326301afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
326401afb7beSRichard Henderson {
3265eaa3783bSRichard Henderson     TCGv_reg dest;
326698cd9ca7SRichard Henderson     DisasCond cond;
326798cd9ca7SRichard Henderson 
326898cd9ca7SRichard Henderson     nullify_over(ctx);
326998cd9ca7SRichard Henderson 
327001afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r2);
327101afb7beSRichard Henderson     if (a->r1 == 0) {
3272eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
327398cd9ca7SRichard Henderson     } else {
327401afb7beSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[a->r1]);
327598cd9ca7SRichard Henderson     }
327698cd9ca7SRichard Henderson 
327701afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
327801afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
327901afb7beSRichard Henderson }
328001afb7beSRichard Henderson 
328101afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
328201afb7beSRichard Henderson {
328301afb7beSRichard Henderson     TCGv_reg dest;
328401afb7beSRichard Henderson     DisasCond cond;
328501afb7beSRichard Henderson 
328601afb7beSRichard Henderson     nullify_over(ctx);
328701afb7beSRichard Henderson 
328801afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
328901afb7beSRichard Henderson     tcg_gen_movi_reg(dest, a->i);
329001afb7beSRichard Henderson 
329101afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
329201afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
329398cd9ca7SRichard Henderson }
329498cd9ca7SRichard Henderson 
3295*30878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a)
32960b1347d2SRichard Henderson {
3297eaa3783bSRichard Henderson     TCGv_reg dest;
32980b1347d2SRichard Henderson 
3299*30878590SRichard Henderson     if (a->c) {
33000b1347d2SRichard Henderson         nullify_over(ctx);
33010b1347d2SRichard Henderson     }
33020b1347d2SRichard Henderson 
3303*30878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
3304*30878590SRichard Henderson     if (a->r1 == 0) {
3305*30878590SRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2));
3306eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
3307*30878590SRichard Henderson     } else if (a->r1 == a->r2) {
33080b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3309*30878590SRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2));
33100b1347d2SRichard Henderson         tcg_gen_rotr_i32(t32, t32, cpu_sar);
3311eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
33120b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
33130b1347d2SRichard Henderson     } else {
33140b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
33150b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
33160b1347d2SRichard Henderson 
3317*30878590SRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1));
3318eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
33190b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3320eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
33210b1347d2SRichard Henderson 
33220b1347d2SRichard Henderson         tcg_temp_free_i64(t);
33230b1347d2SRichard Henderson         tcg_temp_free_i64(s);
33240b1347d2SRichard Henderson     }
3325*30878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33260b1347d2SRichard Henderson 
33270b1347d2SRichard Henderson     /* Install the new nullification.  */
33280b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
3329*30878590SRichard Henderson     if (a->c) {
3330*30878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33310b1347d2SRichard Henderson     }
333231234768SRichard Henderson     return nullify_end(ctx);
33330b1347d2SRichard Henderson }
33340b1347d2SRichard Henderson 
3335*30878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a)
33360b1347d2SRichard Henderson {
3337*30878590SRichard Henderson     unsigned sa = 31 - a->cpos;
3338eaa3783bSRichard Henderson     TCGv_reg dest, t2;
33390b1347d2SRichard Henderson 
3340*30878590SRichard Henderson     if (a->c) {
33410b1347d2SRichard Henderson         nullify_over(ctx);
33420b1347d2SRichard Henderson     }
33430b1347d2SRichard Henderson 
3344*30878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
3345*30878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
3346*30878590SRichard Henderson     if (a->r1 == a->r2) {
33470b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3348eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
33490b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3350eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
33510b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
3352*30878590SRichard Henderson     } else if (a->r1 == 0) {
3353eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
33540b1347d2SRichard Henderson     } else {
3355eaa3783bSRichard Henderson         TCGv_reg t0 = tcg_temp_new();
3356eaa3783bSRichard Henderson         tcg_gen_extract_reg(t0, t2, sa, 32 - sa);
3357*30878590SRichard Henderson         tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa);
33580b1347d2SRichard Henderson         tcg_temp_free(t0);
33590b1347d2SRichard Henderson     }
3360*30878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33610b1347d2SRichard Henderson 
33620b1347d2SRichard Henderson     /* Install the new nullification.  */
33630b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
3364*30878590SRichard Henderson     if (a->c) {
3365*30878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33660b1347d2SRichard Henderson     }
336731234768SRichard Henderson     return nullify_end(ctx);
33680b1347d2SRichard Henderson }
33690b1347d2SRichard Henderson 
3370*30878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a)
33710b1347d2SRichard Henderson {
3372*30878590SRichard Henderson     unsigned len = 32 - a->clen;
3373eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
33740b1347d2SRichard Henderson 
3375*30878590SRichard Henderson     if (a->c) {
33760b1347d2SRichard Henderson         nullify_over(ctx);
33770b1347d2SRichard Henderson     }
33780b1347d2SRichard Henderson 
3379*30878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
3380*30878590SRichard Henderson     src = load_gpr(ctx, a->r);
33810b1347d2SRichard Henderson     tmp = tcg_temp_new();
33820b1347d2SRichard Henderson 
33830b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3384eaa3783bSRichard Henderson     tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1);
3385*30878590SRichard Henderson     if (a->se) {
3386eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3387eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
33880b1347d2SRichard Henderson     } else {
3389eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3390eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
33910b1347d2SRichard Henderson     }
33920b1347d2SRichard Henderson     tcg_temp_free(tmp);
3393*30878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33940b1347d2SRichard Henderson 
33950b1347d2SRichard Henderson     /* Install the new nullification.  */
33960b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
3397*30878590SRichard Henderson     if (a->c) {
3398*30878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33990b1347d2SRichard Henderson     }
340031234768SRichard Henderson     return nullify_end(ctx);
34010b1347d2SRichard Henderson }
34020b1347d2SRichard Henderson 
3403*30878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a)
34040b1347d2SRichard Henderson {
3405*30878590SRichard Henderson     unsigned len = 32 - a->clen;
3406*30878590SRichard Henderson     unsigned cpos = 31 - a->pos;
3407eaa3783bSRichard Henderson     TCGv_reg dest, src;
34080b1347d2SRichard Henderson 
3409*30878590SRichard Henderson     if (a->c) {
34100b1347d2SRichard Henderson         nullify_over(ctx);
34110b1347d2SRichard Henderson     }
34120b1347d2SRichard Henderson 
3413*30878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
3414*30878590SRichard Henderson     src = load_gpr(ctx, a->r);
3415*30878590SRichard Henderson     if (a->se) {
3416eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
34170b1347d2SRichard Henderson     } else {
3418eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
34190b1347d2SRichard Henderson     }
3420*30878590SRichard Henderson     save_gpr(ctx, a->t, dest);
34210b1347d2SRichard Henderson 
34220b1347d2SRichard Henderson     /* Install the new nullification.  */
34230b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
3424*30878590SRichard Henderson     if (a->c) {
3425*30878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
34260b1347d2SRichard Henderson     }
342731234768SRichard Henderson     return nullify_end(ctx);
34280b1347d2SRichard Henderson }
34290b1347d2SRichard Henderson 
3430*30878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a)
34310b1347d2SRichard Henderson {
3432*30878590SRichard Henderson     unsigned len = 32 - a->clen;
3433eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3434eaa3783bSRichard Henderson     TCGv_reg dest;
34350b1347d2SRichard Henderson 
3436*30878590SRichard Henderson     if (a->c) {
34370b1347d2SRichard Henderson         nullify_over(ctx);
34380b1347d2SRichard Henderson     }
3439*30878590SRichard Henderson     if (a->cpos + len > 32) {
3440*30878590SRichard Henderson         len = 32 - a->cpos;
34410b1347d2SRichard Henderson     }
34420b1347d2SRichard Henderson 
3443*30878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
3444*30878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
3445*30878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
34460b1347d2SRichard Henderson 
3447*30878590SRichard Henderson     if (a->nz) {
3448*30878590SRichard Henderson         TCGv_reg src = load_gpr(ctx, a->t);
34490b1347d2SRichard Henderson         if (mask1 != -1) {
3450eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
34510b1347d2SRichard Henderson             src = dest;
34520b1347d2SRichard Henderson         }
3453eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
34540b1347d2SRichard Henderson     } else {
3455eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
34560b1347d2SRichard Henderson     }
3457*30878590SRichard Henderson     save_gpr(ctx, a->t, dest);
34580b1347d2SRichard Henderson 
34590b1347d2SRichard Henderson     /* Install the new nullification.  */
34600b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
3461*30878590SRichard Henderson     if (a->c) {
3462*30878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
34630b1347d2SRichard Henderson     }
346431234768SRichard Henderson     return nullify_end(ctx);
34650b1347d2SRichard Henderson }
34660b1347d2SRichard Henderson 
3467*30878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a)
34680b1347d2SRichard Henderson {
3469*30878590SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
3470*30878590SRichard Henderson     unsigned len = 32 - a->clen;
3471eaa3783bSRichard Henderson     TCGv_reg dest, val;
34720b1347d2SRichard Henderson 
3473*30878590SRichard Henderson     if (a->c) {
34740b1347d2SRichard Henderson         nullify_over(ctx);
34750b1347d2SRichard Henderson     }
3476*30878590SRichard Henderson     if (a->cpos + len > 32) {
3477*30878590SRichard Henderson         len = 32 - a->cpos;
34780b1347d2SRichard Henderson     }
34790b1347d2SRichard Henderson 
3480*30878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
3481*30878590SRichard Henderson     val = load_gpr(ctx, a->r);
34820b1347d2SRichard Henderson     if (rs == 0) {
3483*30878590SRichard Henderson         tcg_gen_deposit_z_reg(dest, val, a->cpos, len);
34840b1347d2SRichard Henderson     } else {
3485*30878590SRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len);
34860b1347d2SRichard Henderson     }
3487*30878590SRichard Henderson     save_gpr(ctx, a->t, dest);
34880b1347d2SRichard Henderson 
34890b1347d2SRichard Henderson     /* Install the new nullification.  */
34900b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
3491*30878590SRichard Henderson     if (a->c) {
3492*30878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
34930b1347d2SRichard Henderson     }
349431234768SRichard Henderson     return nullify_end(ctx);
34950b1347d2SRichard Henderson }
34960b1347d2SRichard Henderson 
3497*30878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c,
3498*30878590SRichard Henderson                         unsigned nz, unsigned clen, TCGv_reg val)
34990b1347d2SRichard Henderson {
35000b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
35010b1347d2SRichard Henderson     unsigned len = 32 - clen;
3502*30878590SRichard Henderson     TCGv_reg mask, tmp, shift, dest;
35030b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
35040b1347d2SRichard Henderson 
35050b1347d2SRichard Henderson     if (c) {
35060b1347d2SRichard Henderson         nullify_over(ctx);
35070b1347d2SRichard Henderson     }
35080b1347d2SRichard Henderson 
35090b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
35100b1347d2SRichard Henderson     shift = tcg_temp_new();
35110b1347d2SRichard Henderson     tmp = tcg_temp_new();
35120b1347d2SRichard Henderson 
35130b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3514eaa3783bSRichard Henderson     tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1);
35150b1347d2SRichard Henderson 
3516eaa3783bSRichard Henderson     mask = tcg_const_reg(msb + (msb - 1));
3517eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
35180b1347d2SRichard Henderson     if (rs) {
3519eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3520eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3521eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3522eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
35230b1347d2SRichard Henderson     } else {
3524eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
35250b1347d2SRichard Henderson     }
35260b1347d2SRichard Henderson     tcg_temp_free(shift);
35270b1347d2SRichard Henderson     tcg_temp_free(mask);
35280b1347d2SRichard Henderson     tcg_temp_free(tmp);
35290b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
35300b1347d2SRichard Henderson 
35310b1347d2SRichard Henderson     /* Install the new nullification.  */
35320b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
35330b1347d2SRichard Henderson     if (c) {
35340b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
35350b1347d2SRichard Henderson     }
353631234768SRichard Henderson     return nullify_end(ctx);
35370b1347d2SRichard Henderson }
35380b1347d2SRichard Henderson 
3539*30878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a)
3540*30878590SRichard Henderson {
3541*30878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r));
3542*30878590SRichard Henderson }
3543*30878590SRichard Henderson 
3544*30878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a)
3545*30878590SRichard Henderson {
3546*30878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i));
3547*30878590SRichard Henderson }
35480b1347d2SRichard Henderson 
354931234768SRichard Henderson static bool trans_be(DisasContext *ctx, uint32_t insn, bool is_l)
355098cd9ca7SRichard Henderson {
355198cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
355298cd9ca7SRichard Henderson     unsigned b = extract32(insn, 21, 5);
3553eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
3554660eefe1SRichard Henderson     TCGv_reg tmp;
355598cd9ca7SRichard Henderson 
3556c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
355798cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
355898cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
355998cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
356098cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
356198cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
356298cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
356398cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
356498cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
356598cd9ca7SRichard Henderson     if (b == 0) {
356601afb7beSRichard Henderson         return do_dbranch(ctx, disp, is_l ? 31 : 0, n);
356798cd9ca7SRichard Henderson     }
3568c301f34eSRichard Henderson #else
3569c301f34eSRichard Henderson     int sp = assemble_sr3(insn);
3570c301f34eSRichard Henderson     nullify_over(ctx);
3571660eefe1SRichard Henderson #endif
3572660eefe1SRichard Henderson 
3573660eefe1SRichard Henderson     tmp = get_temp(ctx);
3574660eefe1SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp);
3575660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3576c301f34eSRichard Henderson 
3577c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
357801afb7beSRichard Henderson     return do_ibranch(ctx, tmp, is_l ? 31 : 0, n);
3579c301f34eSRichard Henderson #else
3580c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3581c301f34eSRichard Henderson 
3582c301f34eSRichard Henderson     load_spr(ctx, new_spc, sp);
3583c301f34eSRichard Henderson     if (is_l) {
3584c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
3585c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f);
3586c301f34eSRichard Henderson     }
3587c301f34eSRichard Henderson     if (n && use_nullify_skip(ctx)) {
3588c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, tmp);
3589c301f34eSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
3590c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3591c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3592c301f34eSRichard Henderson     } else {
3593c301f34eSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3594c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3595c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3596c301f34eSRichard Henderson         }
3597c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, tmp);
3598c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
3599c301f34eSRichard Henderson         nullify_set(ctx, n);
3600c301f34eSRichard Henderson     }
3601c301f34eSRichard Henderson     tcg_temp_free_i64(new_spc);
3602c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
360331234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
360431234768SRichard Henderson     return nullify_end(ctx);
3605c301f34eSRichard Henderson #endif
360698cd9ca7SRichard Henderson }
360798cd9ca7SRichard Henderson 
360831234768SRichard Henderson static bool trans_bl(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
360998cd9ca7SRichard Henderson {
361098cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
361198cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3612eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
361398cd9ca7SRichard Henderson 
361431234768SRichard Henderson     do_dbranch(ctx, iaoq_dest(ctx, disp), link, n);
361531234768SRichard Henderson     return true;
361698cd9ca7SRichard Henderson }
361798cd9ca7SRichard Henderson 
361831234768SRichard Henderson static bool trans_b_gate(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
361943e05652SRichard Henderson {
362043e05652SRichard Henderson     unsigned n = extract32(insn, 1, 1);
362143e05652SRichard Henderson     unsigned link = extract32(insn, 21, 5);
362243e05652SRichard Henderson     target_sreg disp = assemble_17(insn);
362343e05652SRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
362443e05652SRichard Henderson 
362543e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
362643e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
362743e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
362843e05652SRichard Henderson      *    b  gateway
362943e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
363043e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
363143e05652SRichard Henderson      * diagnose the security hole
363243e05652SRichard Henderson      *    b  gateway
363343e05652SRichard Henderson      *    b  evil
363443e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
363543e05652SRichard Henderson      */
363643e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
363743e05652SRichard Henderson         return gen_illegal(ctx);
363843e05652SRichard Henderson     }
363943e05652SRichard Henderson 
364043e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
364143e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
364243e05652SRichard Henderson         CPUHPPAState *env = ctx->cs->env_ptr;
364343e05652SRichard Henderson         int type = hppa_artype_for_page(env, ctx->base.pc_next);
364443e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
364543e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
364643e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
364743e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
364843e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
364943e05652SRichard Henderson         if (type < 0) {
365031234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
365131234768SRichard Henderson             return true;
365243e05652SRichard Henderson         }
365343e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
365443e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
365543e05652SRichard Henderson             dest = deposit32(dest, 0, 2, type - 4);
365643e05652SRichard Henderson         }
365743e05652SRichard Henderson     } else {
365843e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
365943e05652SRichard Henderson     }
366043e05652SRichard Henderson #endif
366143e05652SRichard Henderson 
366231234768SRichard Henderson     do_dbranch(ctx, dest, link, n);
366331234768SRichard Henderson     return true;
366443e05652SRichard Henderson }
366543e05652SRichard Henderson 
366631234768SRichard Henderson static bool trans_bl_long(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
366798cd9ca7SRichard Henderson {
366898cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
3669eaa3783bSRichard Henderson     target_sreg disp = assemble_22(insn);
367098cd9ca7SRichard Henderson 
367131234768SRichard Henderson     do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n);
367231234768SRichard Henderson     return true;
367398cd9ca7SRichard Henderson }
367498cd9ca7SRichard Henderson 
367531234768SRichard Henderson static bool trans_blr(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
367698cd9ca7SRichard Henderson {
367798cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
367898cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
367998cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3680eaa3783bSRichard Henderson     TCGv_reg tmp = get_temp(ctx);
368198cd9ca7SRichard Henderson 
3682eaa3783bSRichard Henderson     tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3);
3683eaa3783bSRichard Henderson     tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3684660eefe1SRichard Henderson     /* The computation here never changes privilege level.  */
368531234768SRichard Henderson     do_ibranch(ctx, tmp, link, n);
368631234768SRichard Henderson     return true;
368798cd9ca7SRichard Henderson }
368898cd9ca7SRichard Henderson 
368931234768SRichard Henderson static bool trans_bv(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
369098cd9ca7SRichard Henderson {
369198cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
369298cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
369398cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
3694eaa3783bSRichard Henderson     TCGv_reg dest;
369598cd9ca7SRichard Henderson 
369698cd9ca7SRichard Henderson     if (rx == 0) {
369798cd9ca7SRichard Henderson         dest = load_gpr(ctx, rb);
369898cd9ca7SRichard Henderson     } else {
369998cd9ca7SRichard Henderson         dest = get_temp(ctx);
3700eaa3783bSRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3);
3701eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb));
370298cd9ca7SRichard Henderson     }
3703660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
370431234768SRichard Henderson     do_ibranch(ctx, dest, 0, n);
370531234768SRichard Henderson     return true;
370698cd9ca7SRichard Henderson }
370798cd9ca7SRichard Henderson 
370831234768SRichard Henderson static bool trans_bve(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
370998cd9ca7SRichard Henderson {
371098cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
371198cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
371298cd9ca7SRichard Henderson     unsigned link = extract32(insn, 13, 1) ? 2 : 0;
3713660eefe1SRichard Henderson     TCGv_reg dest;
371498cd9ca7SRichard Henderson 
3715c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
3716660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, rb));
371731234768SRichard Henderson     do_ibranch(ctx, dest, link, n);
3718c301f34eSRichard Henderson #else
3719c301f34eSRichard Henderson     nullify_over(ctx);
3720c301f34eSRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, rb));
3721c301f34eSRichard Henderson 
3722c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3723c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3724c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3725c301f34eSRichard Henderson     }
3726c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, -1, dest);
3727c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
3728c301f34eSRichard Henderson     if (link) {
3729c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
3730c301f34eSRichard Henderson     }
3731c301f34eSRichard Henderson     nullify_set(ctx, n);
3732c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
373331234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
373431234768SRichard Henderson     return nullify_end(ctx);
3735c301f34eSRichard Henderson #endif
373631234768SRichard Henderson     return true;
373798cd9ca7SRichard Henderson }
373898cd9ca7SRichard Henderson 
373998cd9ca7SRichard Henderson static const DisasInsn table_branch[] = {
374098cd9ca7SRichard Henderson     { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */
374198cd9ca7SRichard Henderson     { 0xe800a000u, 0xfc00e000u, trans_bl_long },
374298cd9ca7SRichard Henderson     { 0xe8004000u, 0xfc00fffdu, trans_blr },
374398cd9ca7SRichard Henderson     { 0xe800c000u, 0xfc00fffdu, trans_bv },
374498cd9ca7SRichard Henderson     { 0xe800d000u, 0xfc00dffcu, trans_bve },
374543e05652SRichard Henderson     { 0xe8002000u, 0xfc00e000u, trans_b_gate },
374698cd9ca7SRichard Henderson };
374798cd9ca7SRichard Henderson 
374831234768SRichard Henderson static bool trans_fop_wew_0c(DisasContext *ctx, uint32_t insn,
3749ebe9383cSRichard Henderson                              const DisasInsn *di)
3750ebe9383cSRichard Henderson {
3751ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3752ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
375331234768SRichard Henderson     do_fop_wew(ctx, rt, ra, di->f.wew);
375431234768SRichard Henderson     return true;
3755ebe9383cSRichard Henderson }
3756ebe9383cSRichard Henderson 
375731234768SRichard Henderson static bool trans_fop_wew_0e(DisasContext *ctx, uint32_t insn,
3758ebe9383cSRichard Henderson                              const DisasInsn *di)
3759ebe9383cSRichard Henderson {
3760ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3761ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
376231234768SRichard Henderson     do_fop_wew(ctx, rt, ra, di->f.wew);
376331234768SRichard Henderson     return true;
3764ebe9383cSRichard Henderson }
3765ebe9383cSRichard Henderson 
376631234768SRichard Henderson static bool trans_fop_ded(DisasContext *ctx, uint32_t insn,
3767ebe9383cSRichard Henderson                           const DisasInsn *di)
3768ebe9383cSRichard Henderson {
3769ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3770ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
377131234768SRichard Henderson     do_fop_ded(ctx, rt, ra, di->f.ded);
377231234768SRichard Henderson     return true;
3773ebe9383cSRichard Henderson }
3774ebe9383cSRichard Henderson 
377531234768SRichard Henderson static bool trans_fop_wed_0c(DisasContext *ctx, uint32_t insn,
3776ebe9383cSRichard Henderson                              const DisasInsn *di)
3777ebe9383cSRichard Henderson {
3778ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3779ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
378031234768SRichard Henderson     do_fop_wed(ctx, rt, ra, di->f.wed);
378131234768SRichard Henderson     return true;
3782ebe9383cSRichard Henderson }
3783ebe9383cSRichard Henderson 
378431234768SRichard Henderson static bool trans_fop_wed_0e(DisasContext *ctx, uint32_t insn,
3785ebe9383cSRichard Henderson                              const DisasInsn *di)
3786ebe9383cSRichard Henderson {
3787ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3788ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
378931234768SRichard Henderson     do_fop_wed(ctx, rt, ra, di->f.wed);
379031234768SRichard Henderson     return true;
3791ebe9383cSRichard Henderson }
3792ebe9383cSRichard Henderson 
379331234768SRichard Henderson static bool trans_fop_dew_0c(DisasContext *ctx, uint32_t insn,
3794ebe9383cSRichard Henderson                              const DisasInsn *di)
3795ebe9383cSRichard Henderson {
3796ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3797ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
379831234768SRichard Henderson     do_fop_dew(ctx, rt, ra, di->f.dew);
379931234768SRichard Henderson     return true;
3800ebe9383cSRichard Henderson }
3801ebe9383cSRichard Henderson 
380231234768SRichard Henderson static bool trans_fop_dew_0e(DisasContext *ctx, uint32_t insn,
3803ebe9383cSRichard Henderson                              const DisasInsn *di)
3804ebe9383cSRichard Henderson {
3805ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3806ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
380731234768SRichard Henderson     do_fop_dew(ctx, rt, ra, di->f.dew);
380831234768SRichard Henderson     return true;
3809ebe9383cSRichard Henderson }
3810ebe9383cSRichard Henderson 
381131234768SRichard Henderson static bool trans_fop_weww_0c(DisasContext *ctx, uint32_t insn,
3812ebe9383cSRichard Henderson                               const DisasInsn *di)
3813ebe9383cSRichard Henderson {
3814ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3815ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3816ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
381731234768SRichard Henderson     do_fop_weww(ctx, rt, ra, rb, di->f.weww);
381831234768SRichard Henderson     return true;
3819ebe9383cSRichard Henderson }
3820ebe9383cSRichard Henderson 
382131234768SRichard Henderson static bool trans_fop_weww_0e(DisasContext *ctx, uint32_t insn,
3822ebe9383cSRichard Henderson                               const DisasInsn *di)
3823ebe9383cSRichard Henderson {
3824ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3825ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3826ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
382731234768SRichard Henderson     do_fop_weww(ctx, rt, ra, rb, di->f.weww);
382831234768SRichard Henderson     return true;
3829ebe9383cSRichard Henderson }
3830ebe9383cSRichard Henderson 
383131234768SRichard Henderson static bool trans_fop_dedd(DisasContext *ctx, uint32_t insn,
3832ebe9383cSRichard Henderson                            const DisasInsn *di)
3833ebe9383cSRichard Henderson {
3834ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3835ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3836ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
383731234768SRichard Henderson     do_fop_dedd(ctx, rt, ra, rb, di->f.dedd);
383831234768SRichard Henderson     return true;
3839ebe9383cSRichard Henderson }
3840ebe9383cSRichard Henderson 
3841ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3842ebe9383cSRichard Henderson {
3843ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3844ebe9383cSRichard Henderson }
3845ebe9383cSRichard Henderson 
3846ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3847ebe9383cSRichard Henderson {
3848ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
3849ebe9383cSRichard Henderson }
3850ebe9383cSRichard Henderson 
3851ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3852ebe9383cSRichard Henderson {
3853ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
3854ebe9383cSRichard Henderson }
3855ebe9383cSRichard Henderson 
3856ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3857ebe9383cSRichard Henderson {
3858ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
3859ebe9383cSRichard Henderson }
3860ebe9383cSRichard Henderson 
3861ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3862ebe9383cSRichard Henderson {
3863ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
3864ebe9383cSRichard Henderson }
3865ebe9383cSRichard Henderson 
3866ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3867ebe9383cSRichard Henderson {
3868ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
3869ebe9383cSRichard Henderson }
3870ebe9383cSRichard Henderson 
3871ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3872ebe9383cSRichard Henderson {
3873ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
3874ebe9383cSRichard Henderson }
3875ebe9383cSRichard Henderson 
3876ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3877ebe9383cSRichard Henderson {
3878ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
3879ebe9383cSRichard Henderson }
3880ebe9383cSRichard Henderson 
388131234768SRichard Henderson static void do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb,
3882ebe9383cSRichard Henderson                       unsigned y, unsigned c)
3883ebe9383cSRichard Henderson {
3884ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
3885ebe9383cSRichard Henderson 
3886ebe9383cSRichard Henderson     nullify_over(ctx);
3887ebe9383cSRichard Henderson 
3888ebe9383cSRichard Henderson     ta = load_frw0_i32(ra);
3889ebe9383cSRichard Henderson     tb = load_frw0_i32(rb);
3890ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
3891ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
3892ebe9383cSRichard Henderson 
3893ebe9383cSRichard Henderson     gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc);
3894ebe9383cSRichard Henderson 
3895ebe9383cSRichard Henderson     tcg_temp_free_i32(ta);
3896ebe9383cSRichard Henderson     tcg_temp_free_i32(tb);
3897ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3898ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3899ebe9383cSRichard Henderson 
390031234768SRichard Henderson     nullify_end(ctx);
3901ebe9383cSRichard Henderson }
3902ebe9383cSRichard Henderson 
390331234768SRichard Henderson static bool trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn,
3904ebe9383cSRichard Henderson                             const DisasInsn *di)
3905ebe9383cSRichard Henderson {
3906ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3907ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3908ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3909ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
391031234768SRichard Henderson     do_fcmp_s(ctx, ra, rb, y, c);
391131234768SRichard Henderson     return true;
3912ebe9383cSRichard Henderson }
3913ebe9383cSRichard Henderson 
391431234768SRichard Henderson static bool trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn,
3915ebe9383cSRichard Henderson                             const DisasInsn *di)
3916ebe9383cSRichard Henderson {
3917ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3918ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3919ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3920ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
392131234768SRichard Henderson     do_fcmp_s(ctx, ra, rb, y, c);
392231234768SRichard Henderson     return true;
3923ebe9383cSRichard Henderson }
3924ebe9383cSRichard Henderson 
392531234768SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
3926ebe9383cSRichard Henderson {
3927ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3928ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3929ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3930ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3931ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
3932ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
3933ebe9383cSRichard Henderson 
3934ebe9383cSRichard Henderson     nullify_over(ctx);
3935ebe9383cSRichard Henderson 
3936ebe9383cSRichard Henderson     ta = load_frd0(ra);
3937ebe9383cSRichard Henderson     tb = load_frd0(rb);
3938ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
3939ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
3940ebe9383cSRichard Henderson 
3941ebe9383cSRichard Henderson     gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc);
3942ebe9383cSRichard Henderson 
3943ebe9383cSRichard Henderson     tcg_temp_free_i64(ta);
3944ebe9383cSRichard Henderson     tcg_temp_free_i64(tb);
3945ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3946ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3947ebe9383cSRichard Henderson 
394831234768SRichard Henderson     return nullify_end(ctx);
3949ebe9383cSRichard Henderson }
3950ebe9383cSRichard Henderson 
395131234768SRichard Henderson static bool trans_ftest_t(DisasContext *ctx, uint32_t insn,
3952ebe9383cSRichard Henderson                           const DisasInsn *di)
3953ebe9383cSRichard Henderson {
3954ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3955ebe9383cSRichard Henderson     unsigned cbit = (y ^ 1) - 1;
3956eaa3783bSRichard Henderson     TCGv_reg t;
3957ebe9383cSRichard Henderson 
3958ebe9383cSRichard Henderson     nullify_over(ctx);
3959ebe9383cSRichard Henderson 
3960ebe9383cSRichard Henderson     t = tcg_temp_new();
3961eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3962eaa3783bSRichard Henderson     tcg_gen_extract_reg(t, t, 21 - cbit, 1);
3963ebe9383cSRichard Henderson     ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3964ebe9383cSRichard Henderson     tcg_temp_free(t);
3965ebe9383cSRichard Henderson 
396631234768SRichard Henderson     return nullify_end(ctx);
3967ebe9383cSRichard Henderson }
3968ebe9383cSRichard Henderson 
396931234768SRichard Henderson static bool trans_ftest_q(DisasContext *ctx, uint32_t insn,
3970ebe9383cSRichard Henderson                           const DisasInsn *di)
3971ebe9383cSRichard Henderson {
3972ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3973ebe9383cSRichard Henderson     int mask;
3974ebe9383cSRichard Henderson     bool inv = false;
3975eaa3783bSRichard Henderson     TCGv_reg t;
3976ebe9383cSRichard Henderson 
3977ebe9383cSRichard Henderson     nullify_over(ctx);
3978ebe9383cSRichard Henderson 
3979ebe9383cSRichard Henderson     t = tcg_temp_new();
3980eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3981ebe9383cSRichard Henderson 
3982ebe9383cSRichard Henderson     switch (c) {
3983ebe9383cSRichard Henderson     case 0: /* simple */
3984eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, 0x4000000);
3985ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3986ebe9383cSRichard Henderson         goto done;
3987ebe9383cSRichard Henderson     case 2: /* rej */
3988ebe9383cSRichard Henderson         inv = true;
3989ebe9383cSRichard Henderson         /* fallthru */
3990ebe9383cSRichard Henderson     case 1: /* acc */
3991ebe9383cSRichard Henderson         mask = 0x43ff800;
3992ebe9383cSRichard Henderson         break;
3993ebe9383cSRichard Henderson     case 6: /* rej8 */
3994ebe9383cSRichard Henderson         inv = true;
3995ebe9383cSRichard Henderson         /* fallthru */
3996ebe9383cSRichard Henderson     case 5: /* acc8 */
3997ebe9383cSRichard Henderson         mask = 0x43f8000;
3998ebe9383cSRichard Henderson         break;
3999ebe9383cSRichard Henderson     case 9: /* acc6 */
4000ebe9383cSRichard Henderson         mask = 0x43e0000;
4001ebe9383cSRichard Henderson         break;
4002ebe9383cSRichard Henderson     case 13: /* acc4 */
4003ebe9383cSRichard Henderson         mask = 0x4380000;
4004ebe9383cSRichard Henderson         break;
4005ebe9383cSRichard Henderson     case 17: /* acc2 */
4006ebe9383cSRichard Henderson         mask = 0x4200000;
4007ebe9383cSRichard Henderson         break;
4008ebe9383cSRichard Henderson     default:
4009ebe9383cSRichard Henderson         return gen_illegal(ctx);
4010ebe9383cSRichard Henderson     }
4011ebe9383cSRichard Henderson     if (inv) {
4012eaa3783bSRichard Henderson         TCGv_reg c = load_const(ctx, mask);
4013eaa3783bSRichard Henderson         tcg_gen_or_reg(t, t, c);
4014ebe9383cSRichard Henderson         ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
4015ebe9383cSRichard Henderson     } else {
4016eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, mask);
4017ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
4018ebe9383cSRichard Henderson     }
4019ebe9383cSRichard Henderson  done:
402031234768SRichard Henderson     return nullify_end(ctx);
4021ebe9383cSRichard Henderson }
4022ebe9383cSRichard Henderson 
402331234768SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
4024ebe9383cSRichard Henderson {
4025ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4026ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
4027ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
4028ebe9383cSRichard Henderson     TCGv_i64 a, b;
4029ebe9383cSRichard Henderson 
4030ebe9383cSRichard Henderson     nullify_over(ctx);
4031ebe9383cSRichard Henderson 
4032ebe9383cSRichard Henderson     a = load_frw0_i64(ra);
4033ebe9383cSRichard Henderson     b = load_frw0_i64(rb);
4034ebe9383cSRichard Henderson     tcg_gen_mul_i64(a, a, b);
4035ebe9383cSRichard Henderson     save_frd(rt, a);
4036ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
4037ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4038ebe9383cSRichard Henderson 
403931234768SRichard Henderson     return nullify_end(ctx);
4040ebe9383cSRichard Henderson }
4041ebe9383cSRichard Henderson 
4042eff235ebSPaolo Bonzini #define FOP_DED  trans_fop_ded, .f.ded
4043eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd
4044ebe9383cSRichard Henderson 
4045eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0c, .f.wew
4046eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0c, .f.dew
4047eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0c, .f.wed
4048eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww
4049ebe9383cSRichard Henderson 
4050ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = {
4051ebe9383cSRichard Henderson     /* floating point class zero */
4052ebe9383cSRichard Henderson     { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s },
4053ebe9383cSRichard Henderson     { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s },
4054ebe9383cSRichard Henderson     { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s },
4055ebe9383cSRichard Henderson     { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s },
4056ebe9383cSRichard Henderson     { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s },
4057ebe9383cSRichard Henderson     { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s },
4058ebe9383cSRichard Henderson 
4059ebe9383cSRichard Henderson     { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
4060ebe9383cSRichard Henderson     { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
4061ebe9383cSRichard Henderson     { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
4062ebe9383cSRichard Henderson     { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
4063ebe9383cSRichard Henderson     { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
4064ebe9383cSRichard Henderson     { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
4065ebe9383cSRichard Henderson 
4066ebe9383cSRichard Henderson     /* floating point class three */
4067ebe9383cSRichard Henderson     { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s },
4068ebe9383cSRichard Henderson     { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s },
4069ebe9383cSRichard Henderson     { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s },
4070ebe9383cSRichard Henderson     { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s },
4071ebe9383cSRichard Henderson 
4072ebe9383cSRichard Henderson     { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
4073ebe9383cSRichard Henderson     { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
4074ebe9383cSRichard Henderson     { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
4075ebe9383cSRichard Henderson     { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
4076ebe9383cSRichard Henderson 
4077ebe9383cSRichard Henderson     /* floating point class one */
4078ebe9383cSRichard Henderson     /* float/float */
4079ebe9383cSRichard Henderson     { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s },
4080ebe9383cSRichard Henderson     { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d },
4081ebe9383cSRichard Henderson     /* int/float */
4082ebe9383cSRichard Henderson     { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s },
4083ebe9383cSRichard Henderson     { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s },
4084ebe9383cSRichard Henderson     { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d },
4085ebe9383cSRichard Henderson     { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
4086ebe9383cSRichard Henderson     /* float/int */
4087ebe9383cSRichard Henderson     { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w },
4088ebe9383cSRichard Henderson     { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w },
4089ebe9383cSRichard Henderson     { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw },
4090ebe9383cSRichard Henderson     { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
4091ebe9383cSRichard Henderson     /* float/int truncate */
4092ebe9383cSRichard Henderson     { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w },
4093ebe9383cSRichard Henderson     { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w },
4094ebe9383cSRichard Henderson     { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw },
4095ebe9383cSRichard Henderson     { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
4096ebe9383cSRichard Henderson     /* uint/float */
4097ebe9383cSRichard Henderson     { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s },
4098ebe9383cSRichard Henderson     { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s },
4099ebe9383cSRichard Henderson     { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d },
4100ebe9383cSRichard Henderson     { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4101ebe9383cSRichard Henderson     /* float/uint */
4102ebe9383cSRichard Henderson     { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw },
4103ebe9383cSRichard Henderson     { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw },
4104ebe9383cSRichard Henderson     { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw },
4105ebe9383cSRichard Henderson     { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4106ebe9383cSRichard Henderson     /* float/uint truncate */
4107ebe9383cSRichard Henderson     { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw },
4108ebe9383cSRichard Henderson     { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw },
4109ebe9383cSRichard Henderson     { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw },
4110ebe9383cSRichard Henderson     { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4111ebe9383cSRichard Henderson 
4112ebe9383cSRichard Henderson     /* floating point class two */
4113ebe9383cSRichard Henderson     { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c },
4114ebe9383cSRichard Henderson     { 0x30000c00, 0xfc001fe0, trans_fcmp_d },
4115ebe9383cSRichard Henderson     { 0x30002420, 0xffffffe0, trans_ftest_q },
4116ebe9383cSRichard Henderson     { 0x30000420, 0xffff1fff, trans_ftest_t },
4117ebe9383cSRichard Henderson 
4118ebe9383cSRichard Henderson     /* FID.  Note that ra == rt == 0, which via fcpy puts 0 into fr0.
4119ebe9383cSRichard Henderson        This is machine/revision == 0, which is reserved for simulator.  */
4120ebe9383cSRichard Henderson     { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s },
4121ebe9383cSRichard Henderson };
4122ebe9383cSRichard Henderson 
4123ebe9383cSRichard Henderson #undef FOP_WEW
4124ebe9383cSRichard Henderson #undef FOP_DEW
4125ebe9383cSRichard Henderson #undef FOP_WED
4126ebe9383cSRichard Henderson #undef FOP_WEWW
4127eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0e, .f.wew
4128eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0e, .f.dew
4129eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0e, .f.wed
4130eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww
4131ebe9383cSRichard Henderson 
4132ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = {
4133ebe9383cSRichard Henderson     /* floating point class zero */
4134ebe9383cSRichard Henderson     { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s },
4135ebe9383cSRichard Henderson     { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s },
4136ebe9383cSRichard Henderson     { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s },
4137ebe9383cSRichard Henderson     { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s },
4138ebe9383cSRichard Henderson     { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s },
4139ebe9383cSRichard Henderson     { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s },
4140ebe9383cSRichard Henderson 
4141ebe9383cSRichard Henderson     { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
4142ebe9383cSRichard Henderson     { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
4143ebe9383cSRichard Henderson     { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
4144ebe9383cSRichard Henderson     { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
4145ebe9383cSRichard Henderson     { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
4146ebe9383cSRichard Henderson     { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
4147ebe9383cSRichard Henderson 
4148ebe9383cSRichard Henderson     /* floating point class three */
4149ebe9383cSRichard Henderson     { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s },
4150ebe9383cSRichard Henderson     { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s },
4151ebe9383cSRichard Henderson     { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s },
4152ebe9383cSRichard Henderson     { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s },
4153ebe9383cSRichard Henderson 
4154ebe9383cSRichard Henderson     { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
4155ebe9383cSRichard Henderson     { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
4156ebe9383cSRichard Henderson     { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
4157ebe9383cSRichard Henderson     { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
4158ebe9383cSRichard Henderson 
4159ebe9383cSRichard Henderson     { 0x38004700, 0xfc00ef60, trans_xmpyu },
4160ebe9383cSRichard Henderson 
4161ebe9383cSRichard Henderson     /* floating point class one */
4162ebe9383cSRichard Henderson     /* float/float */
4163ebe9383cSRichard Henderson     { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s },
4164fe0a69ccSRichard Henderson     { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d },
4165ebe9383cSRichard Henderson     /* int/float */
4166fe0a69ccSRichard Henderson     { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s },
4167ebe9383cSRichard Henderson     { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s },
4168ebe9383cSRichard Henderson     { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d },
4169ebe9383cSRichard Henderson     { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
4170ebe9383cSRichard Henderson     /* float/int */
4171fe0a69ccSRichard Henderson     { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w },
4172ebe9383cSRichard Henderson     { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w },
4173ebe9383cSRichard Henderson     { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw },
4174ebe9383cSRichard Henderson     { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
4175ebe9383cSRichard Henderson     /* float/int truncate */
4176fe0a69ccSRichard Henderson     { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w },
4177ebe9383cSRichard Henderson     { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w },
4178ebe9383cSRichard Henderson     { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw },
4179ebe9383cSRichard Henderson     { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
4180ebe9383cSRichard Henderson     /* uint/float */
4181fe0a69ccSRichard Henderson     { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s },
4182ebe9383cSRichard Henderson     { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s },
4183ebe9383cSRichard Henderson     { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d },
4184ebe9383cSRichard Henderson     { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4185ebe9383cSRichard Henderson     /* float/uint */
4186fe0a69ccSRichard Henderson     { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw },
4187ebe9383cSRichard Henderson     { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw },
4188ebe9383cSRichard Henderson     { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw },
4189ebe9383cSRichard Henderson     { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4190ebe9383cSRichard Henderson     /* float/uint truncate */
4191fe0a69ccSRichard Henderson     { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw },
4192ebe9383cSRichard Henderson     { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw },
4193ebe9383cSRichard Henderson     { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw },
4194ebe9383cSRichard Henderson     { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4195ebe9383cSRichard Henderson 
4196ebe9383cSRichard Henderson     /* floating point class two */
4197ebe9383cSRichard Henderson     { 0x38000400, 0xfc000f60, trans_fcmp_s_0e },
4198ebe9383cSRichard Henderson     { 0x38000c00, 0xfc001fe0, trans_fcmp_d },
4199ebe9383cSRichard Henderson };
4200ebe9383cSRichard Henderson 
4201ebe9383cSRichard Henderson #undef FOP_WEW
4202ebe9383cSRichard Henderson #undef FOP_DEW
4203ebe9383cSRichard Henderson #undef FOP_WED
4204ebe9383cSRichard Henderson #undef FOP_WEWW
4205ebe9383cSRichard Henderson #undef FOP_DED
4206ebe9383cSRichard Henderson #undef FOP_DEDD
4207ebe9383cSRichard Henderson 
4208ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4209ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4210ebe9383cSRichard Henderson {
4211ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4212ebe9383cSRichard Henderson }
4213ebe9383cSRichard Henderson 
4214b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4215ebe9383cSRichard Henderson {
4216b1e2af57SRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
4217b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
4218b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
4219b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
4220b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
4221ebe9383cSRichard Henderson 
4222ebe9383cSRichard Henderson     nullify_over(ctx);
4223ebe9383cSRichard Henderson 
4224ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4225ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
4226ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4227ebe9383cSRichard Henderson 
422831234768SRichard Henderson     return nullify_end(ctx);
4229ebe9383cSRichard Henderson }
4230ebe9383cSRichard Henderson 
4231b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
4232b1e2af57SRichard Henderson {
4233b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
4234b1e2af57SRichard Henderson }
4235b1e2af57SRichard Henderson 
4236b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
4237b1e2af57SRichard Henderson {
4238b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
4239b1e2af57SRichard Henderson }
4240b1e2af57SRichard Henderson 
4241b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4242b1e2af57SRichard Henderson {
4243b1e2af57SRichard Henderson     nullify_over(ctx);
4244b1e2af57SRichard Henderson 
4245b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
4246b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
4247b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4248b1e2af57SRichard Henderson 
4249b1e2af57SRichard Henderson     return nullify_end(ctx);
4250b1e2af57SRichard Henderson }
4251b1e2af57SRichard Henderson 
4252b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
4253b1e2af57SRichard Henderson {
4254b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
4255b1e2af57SRichard Henderson }
4256b1e2af57SRichard Henderson 
4257b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4258b1e2af57SRichard Henderson {
4259b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4260b1e2af57SRichard Henderson }
4261b1e2af57SRichard Henderson 
426231234768SRichard Henderson static bool trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn,
4263ebe9383cSRichard Henderson                              const DisasInsn *di)
4264ebe9383cSRichard Henderson {
4265ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
4266ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4267ebe9383cSRichard Henderson     unsigned rm1 = assemble_ra64(insn);
4268ebe9383cSRichard Henderson     unsigned rm2 = assemble_rb64(insn);
4269ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4270ebe9383cSRichard Henderson     TCGv_i32 a, b, c;
4271ebe9383cSRichard Henderson 
4272ebe9383cSRichard Henderson     nullify_over(ctx);
4273ebe9383cSRichard Henderson     a = load_frw0_i32(rm1);
4274ebe9383cSRichard Henderson     b = load_frw0_i32(rm2);
4275ebe9383cSRichard Henderson     c = load_frw0_i32(ra3);
4276ebe9383cSRichard Henderson 
4277ebe9383cSRichard Henderson     if (neg) {
4278ebe9383cSRichard Henderson         gen_helper_fmpynfadd_s(a, cpu_env, a, b, c);
4279ebe9383cSRichard Henderson     } else {
4280ebe9383cSRichard Henderson         gen_helper_fmpyfadd_s(a, cpu_env, a, b, c);
4281ebe9383cSRichard Henderson     }
4282ebe9383cSRichard Henderson 
4283ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
4284ebe9383cSRichard Henderson     tcg_temp_free_i32(c);
4285ebe9383cSRichard Henderson     save_frw_i32(rt, a);
4286ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
428731234768SRichard Henderson     return nullify_end(ctx);
4288ebe9383cSRichard Henderson }
4289ebe9383cSRichard Henderson 
429031234768SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn,
4291ebe9383cSRichard Henderson                              const DisasInsn *di)
4292ebe9383cSRichard Henderson {
4293ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4294ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4295ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4296ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4297ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4298ebe9383cSRichard Henderson     TCGv_i64 a, b, c;
4299ebe9383cSRichard Henderson 
4300ebe9383cSRichard Henderson     nullify_over(ctx);
4301ebe9383cSRichard Henderson     a = load_frd0(rm1);
4302ebe9383cSRichard Henderson     b = load_frd0(rm2);
4303ebe9383cSRichard Henderson     c = load_frd0(ra3);
4304ebe9383cSRichard Henderson 
4305ebe9383cSRichard Henderson     if (neg) {
4306ebe9383cSRichard Henderson         gen_helper_fmpynfadd_d(a, cpu_env, a, b, c);
4307ebe9383cSRichard Henderson     } else {
4308ebe9383cSRichard Henderson         gen_helper_fmpyfadd_d(a, cpu_env, a, b, c);
4309ebe9383cSRichard Henderson     }
4310ebe9383cSRichard Henderson 
4311ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4312ebe9383cSRichard Henderson     tcg_temp_free_i64(c);
4313ebe9383cSRichard Henderson     save_frd(rt, a);
4314ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
431531234768SRichard Henderson     return nullify_end(ctx);
4316ebe9383cSRichard Henderson }
4317ebe9383cSRichard Henderson 
4318ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = {
4319ebe9383cSRichard Henderson     { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s },
4320ebe9383cSRichard Henderson     { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d }
4321ebe9383cSRichard Henderson };
4322ebe9383cSRichard Henderson 
432331234768SRichard Henderson static void translate_table_int(DisasContext *ctx, uint32_t insn,
432461766fe9SRichard Henderson                                 const DisasInsn table[], size_t n)
432561766fe9SRichard Henderson {
432661766fe9SRichard Henderson     size_t i;
432761766fe9SRichard Henderson     for (i = 0; i < n; ++i) {
432861766fe9SRichard Henderson         if ((insn & table[i].mask) == table[i].insn) {
432931234768SRichard Henderson             table[i].trans(ctx, insn, &table[i]);
433031234768SRichard Henderson             return;
433161766fe9SRichard Henderson         }
433261766fe9SRichard Henderson     }
4333b36942a6SRichard Henderson     qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n",
4334b36942a6SRichard Henderson                   insn, ctx->base.pc_next);
433531234768SRichard Henderson     gen_illegal(ctx);
433661766fe9SRichard Henderson }
433761766fe9SRichard Henderson 
433861766fe9SRichard Henderson #define translate_table(ctx, insn, table) \
433961766fe9SRichard Henderson     translate_table_int(ctx, insn, table, ARRAY_SIZE(table))
434061766fe9SRichard Henderson 
434131234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn)
434261766fe9SRichard Henderson {
434340f9f908SRichard Henderson     uint32_t opc;
434461766fe9SRichard Henderson 
434540f9f908SRichard Henderson     /* Transition to the auto-generated decoder.  */
434640f9f908SRichard Henderson     if (decode(ctx, insn)) {
434740f9f908SRichard Henderson         return;
434840f9f908SRichard Henderson     }
434940f9f908SRichard Henderson 
435040f9f908SRichard Henderson     opc = extract32(insn, 26, 6);
435161766fe9SRichard Henderson     switch (opc) {
4352b2167459SRichard Henderson     case 0x08:
435331234768SRichard Henderson         trans_ldil(ctx, insn);
435431234768SRichard Henderson         return;
435596d6407fSRichard Henderson     case 0x09:
435631234768SRichard Henderson         trans_copr_w(ctx, insn);
435731234768SRichard Henderson         return;
4358b2167459SRichard Henderson     case 0x0A:
435931234768SRichard Henderson         trans_addil(ctx, insn);
436031234768SRichard Henderson         return;
436196d6407fSRichard Henderson     case 0x0B:
436231234768SRichard Henderson         trans_copr_dw(ctx, insn);
436331234768SRichard Henderson         return;
4364ebe9383cSRichard Henderson     case 0x0C:
436531234768SRichard Henderson         translate_table(ctx, insn, table_float_0c);
436631234768SRichard Henderson         return;
4367b2167459SRichard Henderson     case 0x0D:
436831234768SRichard Henderson         trans_ldo(ctx, insn);
436931234768SRichard Henderson         return;
4370ebe9383cSRichard Henderson     case 0x0E:
437131234768SRichard Henderson         translate_table(ctx, insn, table_float_0e);
437231234768SRichard Henderson         return;
437396d6407fSRichard Henderson 
437496d6407fSRichard Henderson     case 0x10:
437531234768SRichard Henderson         trans_load(ctx, insn, false, MO_UB);
437631234768SRichard Henderson         return;
437796d6407fSRichard Henderson     case 0x11:
437831234768SRichard Henderson         trans_load(ctx, insn, false, MO_TEUW);
437931234768SRichard Henderson         return;
438096d6407fSRichard Henderson     case 0x12:
438131234768SRichard Henderson         trans_load(ctx, insn, false, MO_TEUL);
438231234768SRichard Henderson         return;
438396d6407fSRichard Henderson     case 0x13:
438431234768SRichard Henderson         trans_load(ctx, insn, true, MO_TEUL);
438531234768SRichard Henderson         return;
438696d6407fSRichard Henderson     case 0x16:
438731234768SRichard Henderson         trans_fload_mod(ctx, insn);
438831234768SRichard Henderson         return;
438996d6407fSRichard Henderson     case 0x17:
439031234768SRichard Henderson         trans_load_w(ctx, insn);
439131234768SRichard Henderson         return;
439296d6407fSRichard Henderson     case 0x18:
439331234768SRichard Henderson         trans_store(ctx, insn, false, MO_UB);
439431234768SRichard Henderson         return;
439596d6407fSRichard Henderson     case 0x19:
439631234768SRichard Henderson         trans_store(ctx, insn, false, MO_TEUW);
439731234768SRichard Henderson         return;
439896d6407fSRichard Henderson     case 0x1A:
439931234768SRichard Henderson         trans_store(ctx, insn, false, MO_TEUL);
440031234768SRichard Henderson         return;
440196d6407fSRichard Henderson     case 0x1B:
440231234768SRichard Henderson         trans_store(ctx, insn, true, MO_TEUL);
440331234768SRichard Henderson         return;
440496d6407fSRichard Henderson     case 0x1E:
440531234768SRichard Henderson         trans_fstore_mod(ctx, insn);
440631234768SRichard Henderson         return;
440796d6407fSRichard Henderson     case 0x1F:
440831234768SRichard Henderson         trans_store_w(ctx, insn);
440931234768SRichard Henderson         return;
441096d6407fSRichard Henderson 
4411b2167459SRichard Henderson     case 0x24:
441231234768SRichard Henderson         trans_cmpiclr(ctx, insn);
441331234768SRichard Henderson         return;
4414b2167459SRichard Henderson     case 0x25:
441531234768SRichard Henderson         trans_subi(ctx, insn);
441631234768SRichard Henderson         return;
4417b2167459SRichard Henderson     case 0x2C:
4418b2167459SRichard Henderson     case 0x2D:
441931234768SRichard Henderson         trans_addi(ctx, insn);
442031234768SRichard Henderson         return;
4421ebe9383cSRichard Henderson     case 0x2E:
442231234768SRichard Henderson         translate_table(ctx, insn, table_fp_fused);
442331234768SRichard Henderson         return;
442496d6407fSRichard Henderson 
442598cd9ca7SRichard Henderson     case 0x38:
442631234768SRichard Henderson         trans_be(ctx, insn, false);
442731234768SRichard Henderson         return;
442898cd9ca7SRichard Henderson     case 0x39:
442931234768SRichard Henderson         trans_be(ctx, insn, true);
443031234768SRichard Henderson         return;
443198cd9ca7SRichard Henderson     case 0x3A:
443231234768SRichard Henderson         translate_table(ctx, insn, table_branch);
443331234768SRichard Henderson         return;
443496d6407fSRichard Henderson 
443596d6407fSRichard Henderson     case 0x04: /* spopn */
443696d6407fSRichard Henderson     case 0x05: /* diag */
443796d6407fSRichard Henderson     case 0x0F: /* product specific */
443896d6407fSRichard Henderson         break;
443996d6407fSRichard Henderson 
444096d6407fSRichard Henderson     case 0x07: /* unassigned */
444196d6407fSRichard Henderson     case 0x15: /* unassigned */
444296d6407fSRichard Henderson     case 0x1D: /* unassigned */
444396d6407fSRichard Henderson     case 0x37: /* unassigned */
44446210db05SHelge Deller         break;
44456210db05SHelge Deller     case 0x3F:
44466210db05SHelge Deller #ifndef CONFIG_USER_ONLY
44476210db05SHelge Deller         /* Unassigned, but use as system-halt.  */
44486210db05SHelge Deller         if (insn == 0xfffdead0) {
444931234768SRichard Henderson             gen_hlt(ctx, 0); /* halt system */
445031234768SRichard Henderson             return;
44516210db05SHelge Deller         }
44526210db05SHelge Deller         if (insn == 0xfffdead1) {
445331234768SRichard Henderson             gen_hlt(ctx, 1); /* reset system */
445431234768SRichard Henderson             return;
44556210db05SHelge Deller         }
44566210db05SHelge Deller #endif
44576210db05SHelge Deller         break;
445861766fe9SRichard Henderson     default:
445961766fe9SRichard Henderson         break;
446061766fe9SRichard Henderson     }
446131234768SRichard Henderson     gen_illegal(ctx);
446261766fe9SRichard Henderson }
446361766fe9SRichard Henderson 
4464b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
446561766fe9SRichard Henderson {
446651b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4467f764718dSRichard Henderson     int bound;
446861766fe9SRichard Henderson 
446951b061fbSRichard Henderson     ctx->cs = cs;
4470494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
44713d68ee7bSRichard Henderson 
44723d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
44733d68ee7bSRichard Henderson     ctx->privilege = MMU_USER_IDX;
44743d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4475ebd0e151SRichard Henderson     ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX;
4476ebd0e151SRichard Henderson     ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX;
4477c301f34eSRichard Henderson #else
4478494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4479494737b7SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX);
44803d68ee7bSRichard Henderson 
4481c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4482c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4483c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4484c301f34eSRichard Henderson     int32_t diff = cs_base;
4485c301f34eSRichard Henderson 
4486c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4487c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4488c301f34eSRichard Henderson #endif
448951b061fbSRichard Henderson     ctx->iaoq_n = -1;
4490f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
449161766fe9SRichard Henderson 
44923d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
44933d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4494b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
44953d68ee7bSRichard Henderson 
449686f8d05fSRichard Henderson     ctx->ntempr = 0;
449786f8d05fSRichard Henderson     ctx->ntempl = 0;
449886f8d05fSRichard Henderson     memset(ctx->tempr, 0, sizeof(ctx->tempr));
449986f8d05fSRichard Henderson     memset(ctx->templ, 0, sizeof(ctx->templ));
450061766fe9SRichard Henderson }
450161766fe9SRichard Henderson 
450251b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
450351b061fbSRichard Henderson {
450451b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
450561766fe9SRichard Henderson 
45063d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
450751b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
450851b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4509494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
451051b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
451151b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4512129e9cc3SRichard Henderson     }
451351b061fbSRichard Henderson     ctx->null_lab = NULL;
451461766fe9SRichard Henderson }
451561766fe9SRichard Henderson 
451651b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
451751b061fbSRichard Henderson {
451851b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
451951b061fbSRichard Henderson 
452051b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
452151b061fbSRichard Henderson }
452251b061fbSRichard Henderson 
452351b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs,
452451b061fbSRichard Henderson                                       const CPUBreakpoint *bp)
452551b061fbSRichard Henderson {
452651b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
452751b061fbSRichard Henderson 
452831234768SRichard Henderson     gen_excp(ctx, EXCP_DEBUG);
4529c301f34eSRichard Henderson     ctx->base.pc_next += 4;
453051b061fbSRichard Henderson     return true;
453151b061fbSRichard Henderson }
453251b061fbSRichard Henderson 
453351b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
453451b061fbSRichard Henderson {
453551b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
453651b061fbSRichard Henderson     CPUHPPAState *env = cs->env_ptr;
453751b061fbSRichard Henderson     DisasJumpType ret;
453851b061fbSRichard Henderson     int i, n;
453951b061fbSRichard Henderson 
454051b061fbSRichard Henderson     /* Execute one insn.  */
4541ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4542c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
454331234768SRichard Henderson         do_page_zero(ctx);
454431234768SRichard Henderson         ret = ctx->base.is_jmp;
4545869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4546ba1d0b44SRichard Henderson     } else
4547ba1d0b44SRichard Henderson #endif
4548ba1d0b44SRichard Henderson     {
454961766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
455061766fe9SRichard Henderson            the page permissions for execute.  */
4551c301f34eSRichard Henderson         uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next);
455261766fe9SRichard Henderson 
455361766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
455461766fe9SRichard Henderson            This will be overwritten by a branch.  */
455551b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
455651b061fbSRichard Henderson             ctx->iaoq_n = -1;
455751b061fbSRichard Henderson             ctx->iaoq_n_var = get_temp(ctx);
4558eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
455961766fe9SRichard Henderson         } else {
456051b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4561f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
456261766fe9SRichard Henderson         }
456361766fe9SRichard Henderson 
456451b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
456551b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4566869051eaSRichard Henderson             ret = DISAS_NEXT;
4567129e9cc3SRichard Henderson         } else {
45681a19da0dSRichard Henderson             ctx->insn = insn;
456931234768SRichard Henderson             translate_one(ctx, insn);
457031234768SRichard Henderson             ret = ctx->base.is_jmp;
457151b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4572129e9cc3SRichard Henderson         }
457361766fe9SRichard Henderson     }
457461766fe9SRichard Henderson 
457551b061fbSRichard Henderson     /* Free any temporaries allocated.  */
457686f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempr; i < n; ++i) {
457786f8d05fSRichard Henderson         tcg_temp_free(ctx->tempr[i]);
457886f8d05fSRichard Henderson         ctx->tempr[i] = NULL;
457961766fe9SRichard Henderson     }
458086f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempl; i < n; ++i) {
458186f8d05fSRichard Henderson         tcg_temp_free_tl(ctx->templ[i]);
458286f8d05fSRichard Henderson         ctx->templ[i] = NULL;
458386f8d05fSRichard Henderson     }
458486f8d05fSRichard Henderson     ctx->ntempr = 0;
458586f8d05fSRichard Henderson     ctx->ntempl = 0;
458661766fe9SRichard Henderson 
45873d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
45883d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
458951b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4590c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4591c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4592c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4593c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
459451b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
459551b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
459631234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_NORETURN;
4597129e9cc3SRichard Henderson         } else {
459831234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE;
459961766fe9SRichard Henderson         }
4600129e9cc3SRichard Henderson     }
460151b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
460251b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
4603c301f34eSRichard Henderson     ctx->base.pc_next += 4;
460461766fe9SRichard Henderson 
4605869051eaSRichard Henderson     if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) {
460651b061fbSRichard Henderson         return;
460761766fe9SRichard Henderson     }
460851b061fbSRichard Henderson     if (ctx->iaoq_f == -1) {
4609eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
461051b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4611c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4612c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4613c301f34eSRichard Henderson #endif
461451b061fbSRichard Henderson         nullify_save(ctx);
461551b061fbSRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
461651b061fbSRichard Henderson     } else if (ctx->iaoq_b == -1) {
4617eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
461861766fe9SRichard Henderson     }
461961766fe9SRichard Henderson }
462061766fe9SRichard Henderson 
462151b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
462251b061fbSRichard Henderson {
462351b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4624e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
462551b061fbSRichard Henderson 
4626e1b5a5edSRichard Henderson     switch (is_jmp) {
4627869051eaSRichard Henderson     case DISAS_NORETURN:
462861766fe9SRichard Henderson         break;
462951b061fbSRichard Henderson     case DISAS_TOO_MANY:
4630869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4631e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
463251b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
463351b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
463451b061fbSRichard Henderson         nullify_save(ctx);
463561766fe9SRichard Henderson         /* FALLTHRU */
4636869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
463751b061fbSRichard Henderson         if (ctx->base.singlestep_enabled) {
463861766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
4639e1b5a5edSRichard Henderson         } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
464007ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
464161766fe9SRichard Henderson         } else {
46427f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
464361766fe9SRichard Henderson         }
464461766fe9SRichard Henderson         break;
464561766fe9SRichard Henderson     default:
464651b061fbSRichard Henderson         g_assert_not_reached();
464761766fe9SRichard Henderson     }
464851b061fbSRichard Henderson }
464961766fe9SRichard Henderson 
465051b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
465151b061fbSRichard Henderson {
4652c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
465361766fe9SRichard Henderson 
4654ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4655ba1d0b44SRichard Henderson     switch (pc) {
46567ad439dfSRichard Henderson     case 0x00:
465751b061fbSRichard Henderson         qemu_log("IN:\n0x00000000:  (null)\n");
4658ba1d0b44SRichard Henderson         return;
46597ad439dfSRichard Henderson     case 0xb0:
466051b061fbSRichard Henderson         qemu_log("IN:\n0x000000b0:  light-weight-syscall\n");
4661ba1d0b44SRichard Henderson         return;
46627ad439dfSRichard Henderson     case 0xe0:
466351b061fbSRichard Henderson         qemu_log("IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4664ba1d0b44SRichard Henderson         return;
46657ad439dfSRichard Henderson     case 0x100:
466651b061fbSRichard Henderson         qemu_log("IN:\n0x00000100:  syscall\n");
4667ba1d0b44SRichard Henderson         return;
46687ad439dfSRichard Henderson     }
4669ba1d0b44SRichard Henderson #endif
4670ba1d0b44SRichard Henderson 
4671ba1d0b44SRichard Henderson     qemu_log("IN: %s\n", lookup_symbol(pc));
4672eaa3783bSRichard Henderson     log_target_disas(cs, pc, dcbase->tb->size);
467361766fe9SRichard Henderson }
467451b061fbSRichard Henderson 
467551b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
467651b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
467751b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
467851b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
467951b061fbSRichard Henderson     .breakpoint_check   = hppa_tr_breakpoint_check,
468051b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
468151b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
468251b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
468351b061fbSRichard Henderson };
468451b061fbSRichard Henderson 
468551b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb)
468651b061fbSRichard Henderson 
468751b061fbSRichard Henderson {
468851b061fbSRichard Henderson     DisasContext ctx;
468951b061fbSRichard Henderson     translator_loop(&hppa_tr_ops, &ctx.base, cs, tb);
469061766fe9SRichard Henderson }
469161766fe9SRichard Henderson 
469261766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb,
469361766fe9SRichard Henderson                           target_ulong *data)
469461766fe9SRichard Henderson {
469561766fe9SRichard Henderson     env->iaoq_f = data[0];
469686f8d05fSRichard Henderson     if (data[1] != (target_ureg)-1) {
469761766fe9SRichard Henderson         env->iaoq_b = data[1];
469861766fe9SRichard Henderson     }
469961766fe9SRichard Henderson     /* Since we were executing the instruction at IAOQ_F, and took some
470061766fe9SRichard Henderson        sort of action that provoked the cpu_restore_state, we can infer
470161766fe9SRichard Henderson        that the instruction was not nullified.  */
470261766fe9SRichard Henderson     env->psw_n = 0;
470361766fe9SRichard Henderson }
4704