161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "exec/log.h" 3161766fe9SRichard Henderson 32eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 33eaa3783bSRichard Henderson we need to redefine all of these. */ 34eaa3783bSRichard Henderson 35eaa3783bSRichard Henderson #undef TCGv 36eaa3783bSRichard Henderson #undef tcg_temp_new 37eaa3783bSRichard Henderson #undef tcg_global_reg_new 38eaa3783bSRichard Henderson #undef tcg_global_mem_new 39eaa3783bSRichard Henderson #undef tcg_temp_local_new 40eaa3783bSRichard Henderson #undef tcg_temp_free 41eaa3783bSRichard Henderson 42eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 43eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 44eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 45eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 55eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 56eaa3783bSRichard Henderson #endif 57eaa3783bSRichard Henderson 58eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 59eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 60eaa3783bSRichard Henderson 61eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 62eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 63eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 64eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 66eaa3783bSRichard Henderson 67eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 68eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 76eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 77eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 78eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 79eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 80eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 81eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 82eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 83eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 84eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 85eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 86eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 87eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 88eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 89eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 90eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 91eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 92eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 93eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 94eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 95eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 96eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 97eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 98eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 99eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 101eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 103eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 104eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 105eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 106eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 107eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 108eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 109eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 110eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 111eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 122eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 125eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 126eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 127eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 128eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 129eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 130eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 131eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 133eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 134eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 136eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 137eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 141eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 143eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 144eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 145eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 146eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 147*29dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242*29dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 243eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 244eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 245eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 247eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 248eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 250eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 251eaa3783bSRichard Henderson 25261766fe9SRichard Henderson typedef struct DisasCond { 25361766fe9SRichard Henderson TCGCond c; 254eaa3783bSRichard Henderson TCGv_reg a0, a1; 25561766fe9SRichard Henderson bool a0_is_n; 25661766fe9SRichard Henderson bool a1_is_0; 25761766fe9SRichard Henderson } DisasCond; 25861766fe9SRichard Henderson 25961766fe9SRichard Henderson typedef struct DisasContext { 260d01a3625SRichard Henderson DisasContextBase base; 26161766fe9SRichard Henderson CPUState *cs; 26261766fe9SRichard Henderson 263eaa3783bSRichard Henderson target_ureg iaoq_f; 264eaa3783bSRichard Henderson target_ureg iaoq_b; 265eaa3783bSRichard Henderson target_ureg iaoq_n; 266eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26761766fe9SRichard Henderson 26886f8d05fSRichard Henderson int ntempr, ntempl; 2695eecd37aSRichard Henderson TCGv_reg tempr[8]; 27086f8d05fSRichard Henderson TCGv_tl templ[4]; 27161766fe9SRichard Henderson 27261766fe9SRichard Henderson DisasCond null_cond; 27361766fe9SRichard Henderson TCGLabel *null_lab; 27461766fe9SRichard Henderson 2751a19da0dSRichard Henderson uint32_t insn; 276494737b7SRichard Henderson uint32_t tb_flags; 2773d68ee7bSRichard Henderson int mmu_idx; 2783d68ee7bSRichard Henderson int privilege; 27961766fe9SRichard Henderson bool psw_n_nonzero; 28061766fe9SRichard Henderson } DisasContext; 28161766fe9SRichard Henderson 282e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 283451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 284e36f27efSRichard Henderson { 285e36f27efSRichard Henderson if (val & PSW_SM_E) { 286e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 287e36f27efSRichard Henderson } 288e36f27efSRichard Henderson if (val & PSW_SM_W) { 289e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 290e36f27efSRichard Henderson } 291e36f27efSRichard Henderson return val; 292e36f27efSRichard Henderson } 293e36f27efSRichard Henderson 294deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 295451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 296deee69a1SRichard Henderson { 297deee69a1SRichard Henderson return ~val; 298deee69a1SRichard Henderson } 299deee69a1SRichard Henderson 3001cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 3011cd012a5SRichard Henderson we use for the final M. */ 302451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 3031cd012a5SRichard Henderson { 3041cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3051cd012a5SRichard Henderson } 3061cd012a5SRichard Henderson 307740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 308451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 309740038d7SRichard Henderson { 310740038d7SRichard Henderson return val ? 1 : -1; 311740038d7SRichard Henderson } 312740038d7SRichard Henderson 313451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 314740038d7SRichard Henderson { 315740038d7SRichard Henderson return val ? -1 : 1; 316740038d7SRichard Henderson } 317740038d7SRichard Henderson 318740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 319451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 32001afb7beSRichard Henderson { 32101afb7beSRichard Henderson return val << 2; 32201afb7beSRichard Henderson } 32301afb7beSRichard Henderson 324740038d7SRichard Henderson /* Used for fp memory ops. */ 325451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 326740038d7SRichard Henderson { 327740038d7SRichard Henderson return val << 3; 328740038d7SRichard Henderson } 329740038d7SRichard Henderson 3300588e061SRichard Henderson /* Used for assemble_21. */ 331451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3320588e061SRichard Henderson { 3330588e061SRichard Henderson return val << 11; 3340588e061SRichard Henderson } 3350588e061SRichard Henderson 33601afb7beSRichard Henderson 33740f9f908SRichard Henderson /* Include the auto-generated decoder. */ 338abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33940f9f908SRichard Henderson 34061766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 34161766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 342869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34361766fe9SRichard Henderson 34461766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34561766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 346869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34761766fe9SRichard Henderson 348e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 349e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 350e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 351c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 352e1b5a5edSRichard Henderson 35361766fe9SRichard Henderson /* global register indexes */ 354eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35533423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 356494737b7SRichard Henderson static TCGv_i64 cpu_srH; 357eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 358eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 359c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 360c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 361eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 364eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 365eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36661766fe9SRichard Henderson 36761766fe9SRichard Henderson #include "exec/gen-icount.h" 36861766fe9SRichard Henderson 36961766fe9SRichard Henderson void hppa_translate_init(void) 37061766fe9SRichard Henderson { 37161766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 37261766fe9SRichard Henderson 373eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 37461766fe9SRichard Henderson static const GlobalVar vars[] = { 37535136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37661766fe9SRichard Henderson DEF_VAR(psw_n), 37761766fe9SRichard Henderson DEF_VAR(psw_v), 37861766fe9SRichard Henderson DEF_VAR(psw_cb), 37961766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 38061766fe9SRichard Henderson DEF_VAR(iaoq_f), 38161766fe9SRichard Henderson DEF_VAR(iaoq_b), 38261766fe9SRichard Henderson }; 38361766fe9SRichard Henderson 38461766fe9SRichard Henderson #undef DEF_VAR 38561766fe9SRichard Henderson 38661766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38761766fe9SRichard Henderson static const char gr_names[32][4] = { 38861766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38961766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 39061766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 39161766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 39261766fe9SRichard Henderson }; 39333423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 394494737b7SRichard Henderson static const char sr_names[5][4] = { 395494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39633423472SRichard Henderson }; 39761766fe9SRichard Henderson 39861766fe9SRichard Henderson int i; 39961766fe9SRichard Henderson 400f764718dSRichard Henderson cpu_gr[0] = NULL; 40161766fe9SRichard Henderson for (i = 1; i < 32; i++) { 40261766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 40361766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 40461766fe9SRichard Henderson gr_names[i]); 40561766fe9SRichard Henderson } 40633423472SRichard Henderson for (i = 0; i < 4; i++) { 40733423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 40833423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40933423472SRichard Henderson sr_names[i]); 41033423472SRichard Henderson } 411494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 412494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 413494737b7SRichard Henderson sr_names[4]); 41461766fe9SRichard Henderson 41561766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41661766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 41761766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 41861766fe9SRichard Henderson } 419c301f34eSRichard Henderson 420c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 421c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 422c301f34eSRichard Henderson "iasq_f"); 423c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 424c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 425c301f34eSRichard Henderson "iasq_b"); 42661766fe9SRichard Henderson } 42761766fe9SRichard Henderson 428129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 429129e9cc3SRichard Henderson { 430f764718dSRichard Henderson return (DisasCond){ 431f764718dSRichard Henderson .c = TCG_COND_NEVER, 432f764718dSRichard Henderson .a0 = NULL, 433f764718dSRichard Henderson .a1 = NULL, 434f764718dSRichard Henderson }; 435129e9cc3SRichard Henderson } 436129e9cc3SRichard Henderson 437df0232feSRichard Henderson static DisasCond cond_make_t(void) 438df0232feSRichard Henderson { 439df0232feSRichard Henderson return (DisasCond){ 440df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 441df0232feSRichard Henderson .a0 = NULL, 442df0232feSRichard Henderson .a1 = NULL, 443df0232feSRichard Henderson }; 444df0232feSRichard Henderson } 445df0232feSRichard Henderson 446129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 447129e9cc3SRichard Henderson { 448f764718dSRichard Henderson return (DisasCond){ 449f764718dSRichard Henderson .c = TCG_COND_NE, 450f764718dSRichard Henderson .a0 = cpu_psw_n, 451f764718dSRichard Henderson .a0_is_n = true, 452f764718dSRichard Henderson .a1 = NULL, 453f764718dSRichard Henderson .a1_is_0 = true 454f764718dSRichard Henderson }; 455129e9cc3SRichard Henderson } 456129e9cc3SRichard Henderson 457b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 458b47a4a02SSven Schnelle { 459b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 460b47a4a02SSven Schnelle return (DisasCond){ 461b47a4a02SSven Schnelle .c = c, .a0 = a0, .a1_is_0 = true 462b47a4a02SSven Schnelle }; 463b47a4a02SSven Schnelle } 464b47a4a02SSven Schnelle 465eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 466129e9cc3SRichard Henderson { 467b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 468b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 469b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 470129e9cc3SRichard Henderson } 471129e9cc3SRichard Henderson 472eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 473129e9cc3SRichard Henderson { 474129e9cc3SRichard Henderson DisasCond r = { .c = c }; 475129e9cc3SRichard Henderson 476129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 477129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 478eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 479129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 480eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 481129e9cc3SRichard Henderson 482129e9cc3SRichard Henderson return r; 483129e9cc3SRichard Henderson } 484129e9cc3SRichard Henderson 485129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 486129e9cc3SRichard Henderson { 487129e9cc3SRichard Henderson if (cond->a1_is_0) { 488129e9cc3SRichard Henderson cond->a1_is_0 = false; 489eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 490129e9cc3SRichard Henderson } 491129e9cc3SRichard Henderson } 492129e9cc3SRichard Henderson 493129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 494129e9cc3SRichard Henderson { 495129e9cc3SRichard Henderson switch (cond->c) { 496129e9cc3SRichard Henderson default: 497129e9cc3SRichard Henderson if (!cond->a0_is_n) { 498129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 499129e9cc3SRichard Henderson } 500129e9cc3SRichard Henderson if (!cond->a1_is_0) { 501129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 502129e9cc3SRichard Henderson } 503129e9cc3SRichard Henderson cond->a0_is_n = false; 504129e9cc3SRichard Henderson cond->a1_is_0 = false; 505f764718dSRichard Henderson cond->a0 = NULL; 506f764718dSRichard Henderson cond->a1 = NULL; 507129e9cc3SRichard Henderson /* fallthru */ 508129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 509129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 510129e9cc3SRichard Henderson break; 511129e9cc3SRichard Henderson case TCG_COND_NEVER: 512129e9cc3SRichard Henderson break; 513129e9cc3SRichard Henderson } 514129e9cc3SRichard Henderson } 515129e9cc3SRichard Henderson 516eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 51761766fe9SRichard Henderson { 51886f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 51986f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 52086f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 52161766fe9SRichard Henderson } 52261766fe9SRichard Henderson 52386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 52486f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 52586f8d05fSRichard Henderson { 52686f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 52786f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 52886f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 52986f8d05fSRichard Henderson } 53086f8d05fSRichard Henderson #endif 53186f8d05fSRichard Henderson 532eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 53361766fe9SRichard Henderson { 534eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 535eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 53661766fe9SRichard Henderson return t; 53761766fe9SRichard Henderson } 53861766fe9SRichard Henderson 539eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 54061766fe9SRichard Henderson { 54161766fe9SRichard Henderson if (reg == 0) { 542eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 543eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 54461766fe9SRichard Henderson return t; 54561766fe9SRichard Henderson } else { 54661766fe9SRichard Henderson return cpu_gr[reg]; 54761766fe9SRichard Henderson } 54861766fe9SRichard Henderson } 54961766fe9SRichard Henderson 550eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 55161766fe9SRichard Henderson { 552129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 55361766fe9SRichard Henderson return get_temp(ctx); 55461766fe9SRichard Henderson } else { 55561766fe9SRichard Henderson return cpu_gr[reg]; 55661766fe9SRichard Henderson } 55761766fe9SRichard Henderson } 55861766fe9SRichard Henderson 559eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 560129e9cc3SRichard Henderson { 561129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 562129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 563eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 564129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 565129e9cc3SRichard Henderson } else { 566eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 567129e9cc3SRichard Henderson } 568129e9cc3SRichard Henderson } 569129e9cc3SRichard Henderson 570eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 571129e9cc3SRichard Henderson { 572129e9cc3SRichard Henderson if (reg != 0) { 573129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 574129e9cc3SRichard Henderson } 575129e9cc3SRichard Henderson } 576129e9cc3SRichard Henderson 57796d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 57896d6407fSRichard Henderson # define HI_OFS 0 57996d6407fSRichard Henderson # define LO_OFS 4 58096d6407fSRichard Henderson #else 58196d6407fSRichard Henderson # define HI_OFS 4 58296d6407fSRichard Henderson # define LO_OFS 0 58396d6407fSRichard Henderson #endif 58496d6407fSRichard Henderson 58596d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 58696d6407fSRichard Henderson { 58796d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 58896d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 58996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 59096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 59196d6407fSRichard Henderson return ret; 59296d6407fSRichard Henderson } 59396d6407fSRichard Henderson 594ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 595ebe9383cSRichard Henderson { 596ebe9383cSRichard Henderson if (rt == 0) { 597ebe9383cSRichard Henderson return tcg_const_i32(0); 598ebe9383cSRichard Henderson } else { 599ebe9383cSRichard Henderson return load_frw_i32(rt); 600ebe9383cSRichard Henderson } 601ebe9383cSRichard Henderson } 602ebe9383cSRichard Henderson 603ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 604ebe9383cSRichard Henderson { 605ebe9383cSRichard Henderson if (rt == 0) { 606ebe9383cSRichard Henderson return tcg_const_i64(0); 607ebe9383cSRichard Henderson } else { 608ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 609ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 610ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 611ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 612ebe9383cSRichard Henderson return ret; 613ebe9383cSRichard Henderson } 614ebe9383cSRichard Henderson } 615ebe9383cSRichard Henderson 61696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 61796d6407fSRichard Henderson { 61896d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 61996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 62096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 62196d6407fSRichard Henderson } 62296d6407fSRichard Henderson 62396d6407fSRichard Henderson #undef HI_OFS 62496d6407fSRichard Henderson #undef LO_OFS 62596d6407fSRichard Henderson 62696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 62796d6407fSRichard Henderson { 62896d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 62996d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 63096d6407fSRichard Henderson return ret; 63196d6407fSRichard Henderson } 63296d6407fSRichard Henderson 633ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 634ebe9383cSRichard Henderson { 635ebe9383cSRichard Henderson if (rt == 0) { 636ebe9383cSRichard Henderson return tcg_const_i64(0); 637ebe9383cSRichard Henderson } else { 638ebe9383cSRichard Henderson return load_frd(rt); 639ebe9383cSRichard Henderson } 640ebe9383cSRichard Henderson } 641ebe9383cSRichard Henderson 64296d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 64396d6407fSRichard Henderson { 64496d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 64596d6407fSRichard Henderson } 64696d6407fSRichard Henderson 64733423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 64833423472SRichard Henderson { 64933423472SRichard Henderson #ifdef CONFIG_USER_ONLY 65033423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 65133423472SRichard Henderson #else 65233423472SRichard Henderson if (reg < 4) { 65333423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 654494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 655494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 65633423472SRichard Henderson } else { 65733423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 65833423472SRichard Henderson } 65933423472SRichard Henderson #endif 66033423472SRichard Henderson } 66133423472SRichard Henderson 662129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 663129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 664129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 665129e9cc3SRichard Henderson { 666129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 667129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 668129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 669129e9cc3SRichard Henderson 670129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 671129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 672129e9cc3SRichard Henderson 673129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 674129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 675129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 676129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 677eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 678129e9cc3SRichard Henderson } 679129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 680129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 681129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 682129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 683129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 684eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 685129e9cc3SRichard Henderson } 686129e9cc3SRichard Henderson 687eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 688129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 689129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 690129e9cc3SRichard Henderson } 691129e9cc3SRichard Henderson } 692129e9cc3SRichard Henderson 693129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 694129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 695129e9cc3SRichard Henderson { 696129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 697129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 698eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 699129e9cc3SRichard Henderson } 700129e9cc3SRichard Henderson return; 701129e9cc3SRichard Henderson } 702129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 703129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 704eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 705129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 706129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 707129e9cc3SRichard Henderson } 708129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 709129e9cc3SRichard Henderson } 710129e9cc3SRichard Henderson 711129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 712129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 713129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 714129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 715129e9cc3SRichard Henderson { 716129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 717eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 718129e9cc3SRichard Henderson } 719129e9cc3SRichard Henderson } 720129e9cc3SRichard Henderson 721129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 72240f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 72340f9f908SRichard Henderson it may be tail-called from a translate function. */ 72431234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 725129e9cc3SRichard Henderson { 726129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 72731234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 728129e9cc3SRichard Henderson 729f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 730f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 731f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 732f49b3537SRichard Henderson 733129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 734129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 735129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 736129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 73731234768SRichard Henderson return true; 738129e9cc3SRichard Henderson } 739129e9cc3SRichard Henderson ctx->null_lab = NULL; 740129e9cc3SRichard Henderson 741129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 742129e9cc3SRichard Henderson /* The next instruction will be unconditional, 743129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 744129e9cc3SRichard Henderson gen_set_label(null_lab); 745129e9cc3SRichard Henderson } else { 746129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 747129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 748129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 749129e9cc3SRichard Henderson label we have the proper value in place. */ 750129e9cc3SRichard Henderson nullify_save(ctx); 751129e9cc3SRichard Henderson gen_set_label(null_lab); 752129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 753129e9cc3SRichard Henderson } 754869051eaSRichard Henderson if (status == DISAS_NORETURN) { 75531234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 756129e9cc3SRichard Henderson } 75731234768SRichard Henderson return true; 758129e9cc3SRichard Henderson } 759129e9cc3SRichard Henderson 760eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 76161766fe9SRichard Henderson { 76261766fe9SRichard Henderson if (unlikely(ival == -1)) { 763eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 76461766fe9SRichard Henderson } else { 765eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 76661766fe9SRichard Henderson } 76761766fe9SRichard Henderson } 76861766fe9SRichard Henderson 769eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 77061766fe9SRichard Henderson { 77161766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 77261766fe9SRichard Henderson } 77361766fe9SRichard Henderson 77461766fe9SRichard Henderson static void gen_excp_1(int exception) 77561766fe9SRichard Henderson { 776*29dd6f64SRichard Henderson gen_helper_excp(cpu_env, tcg_constant_i32(exception)); 77761766fe9SRichard Henderson } 77861766fe9SRichard Henderson 77931234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 78061766fe9SRichard Henderson { 78161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 78261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 783129e9cc3SRichard Henderson nullify_save(ctx); 78461766fe9SRichard Henderson gen_excp_1(exception); 78531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 78661766fe9SRichard Henderson } 78761766fe9SRichard Henderson 78831234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7891a19da0dSRichard Henderson { 79031234768SRichard Henderson nullify_over(ctx); 791*29dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 792*29dd6f64SRichard Henderson cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 79331234768SRichard Henderson gen_excp(ctx, exc); 79431234768SRichard Henderson return nullify_end(ctx); 7951a19da0dSRichard Henderson } 7961a19da0dSRichard Henderson 79731234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 79861766fe9SRichard Henderson { 79931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 80061766fe9SRichard Henderson } 80161766fe9SRichard Henderson 80240f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 80340f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 80440f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 80540f9f908SRichard Henderson #else 806e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 807e1b5a5edSRichard Henderson do { \ 808e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 80931234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 810e1b5a5edSRichard Henderson } \ 811e1b5a5edSRichard Henderson } while (0) 81240f9f908SRichard Henderson #endif 813e1b5a5edSRichard Henderson 814eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 81561766fe9SRichard Henderson { 81657f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 81761766fe9SRichard Henderson } 81861766fe9SRichard Henderson 819129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 820129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 821129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 822129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 823129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 824129e9cc3SRichard Henderson { 825129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 826129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 827129e9cc3SRichard Henderson } 828129e9cc3SRichard Henderson 82961766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 830eaa3783bSRichard Henderson target_ureg f, target_ureg b) 83161766fe9SRichard Henderson { 83261766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 83361766fe9SRichard Henderson tcg_gen_goto_tb(which); 834eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 835eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 83607ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 83761766fe9SRichard Henderson } else { 83861766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 83961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 840d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 84161766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 84261766fe9SRichard Henderson } else { 8437f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 84461766fe9SRichard Henderson } 84561766fe9SRichard Henderson } 84661766fe9SRichard Henderson } 84761766fe9SRichard Henderson 848b47a4a02SSven Schnelle static bool cond_need_sv(int c) 849b47a4a02SSven Schnelle { 850b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 851b47a4a02SSven Schnelle } 852b47a4a02SSven Schnelle 853b47a4a02SSven Schnelle static bool cond_need_cb(int c) 854b47a4a02SSven Schnelle { 855b47a4a02SSven Schnelle return c == 4 || c == 5; 856b47a4a02SSven Schnelle } 857b47a4a02SSven Schnelle 858b47a4a02SSven Schnelle /* 859b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 860b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 861b47a4a02SSven Schnelle */ 862b2167459SRichard Henderson 863eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 864eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 865b2167459SRichard Henderson { 866b2167459SRichard Henderson DisasCond cond; 867eaa3783bSRichard Henderson TCGv_reg tmp; 868b2167459SRichard Henderson 869b2167459SRichard Henderson switch (cf >> 1) { 870b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 871b2167459SRichard Henderson cond = cond_make_f(); 872b2167459SRichard Henderson break; 873b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 874b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 875b2167459SRichard Henderson break; 876b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 877b47a4a02SSven Schnelle tmp = tcg_temp_new(); 878b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 879b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 880b2167459SRichard Henderson break; 881b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 882b47a4a02SSven Schnelle /* 883b47a4a02SSven Schnelle * Simplify: 884b47a4a02SSven Schnelle * (N ^ V) | Z 885b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 886b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 887b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 888b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 889b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 890b47a4a02SSven Schnelle */ 891b47a4a02SSven Schnelle tmp = tcg_temp_new(); 892b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 893b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 894b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 895b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 896b2167459SRichard Henderson break; 897b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 898b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 899b2167459SRichard Henderson break; 900b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 901b2167459SRichard Henderson tmp = tcg_temp_new(); 902eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 903eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 904b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 905b2167459SRichard Henderson break; 906b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 907b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 908b2167459SRichard Henderson break; 909b2167459SRichard Henderson case 7: /* OD / EV */ 910b2167459SRichard Henderson tmp = tcg_temp_new(); 911eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 912b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 913b2167459SRichard Henderson break; 914b2167459SRichard Henderson default: 915b2167459SRichard Henderson g_assert_not_reached(); 916b2167459SRichard Henderson } 917b2167459SRichard Henderson if (cf & 1) { 918b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 919b2167459SRichard Henderson } 920b2167459SRichard Henderson 921b2167459SRichard Henderson return cond; 922b2167459SRichard Henderson } 923b2167459SRichard Henderson 924b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 925b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 926b2167459SRichard Henderson deleted as unused. */ 927b2167459SRichard Henderson 928eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 929eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 930b2167459SRichard Henderson { 931b2167459SRichard Henderson DisasCond cond; 932b2167459SRichard Henderson 933b2167459SRichard Henderson switch (cf >> 1) { 934b2167459SRichard Henderson case 1: /* = / <> */ 935b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 936b2167459SRichard Henderson break; 937b2167459SRichard Henderson case 2: /* < / >= */ 938b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 939b2167459SRichard Henderson break; 940b2167459SRichard Henderson case 3: /* <= / > */ 941b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 942b2167459SRichard Henderson break; 943b2167459SRichard Henderson case 4: /* << / >>= */ 944b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 945b2167459SRichard Henderson break; 946b2167459SRichard Henderson case 5: /* <<= / >> */ 947b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 948b2167459SRichard Henderson break; 949b2167459SRichard Henderson default: 950b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 951b2167459SRichard Henderson } 952b2167459SRichard Henderson if (cf & 1) { 953b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 954b2167459SRichard Henderson } 955b2167459SRichard Henderson 956b2167459SRichard Henderson return cond; 957b2167459SRichard Henderson } 958b2167459SRichard Henderson 959df0232feSRichard Henderson /* 960df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 961df0232feSRichard Henderson * computed, and use of them is undefined. 962df0232feSRichard Henderson * 963df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 964df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 965df0232feSRichard Henderson * how cases c={2,3} are treated. 966df0232feSRichard Henderson */ 967b2167459SRichard Henderson 968eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 969b2167459SRichard Henderson { 970df0232feSRichard Henderson switch (cf) { 971df0232feSRichard Henderson case 0: /* never */ 972df0232feSRichard Henderson case 9: /* undef, C */ 973df0232feSRichard Henderson case 11: /* undef, C & !Z */ 974df0232feSRichard Henderson case 12: /* undef, V */ 975df0232feSRichard Henderson return cond_make_f(); 976df0232feSRichard Henderson 977df0232feSRichard Henderson case 1: /* true */ 978df0232feSRichard Henderson case 8: /* undef, !C */ 979df0232feSRichard Henderson case 10: /* undef, !C | Z */ 980df0232feSRichard Henderson case 13: /* undef, !V */ 981df0232feSRichard Henderson return cond_make_t(); 982df0232feSRichard Henderson 983df0232feSRichard Henderson case 2: /* == */ 984df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 985df0232feSRichard Henderson case 3: /* <> */ 986df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 987df0232feSRichard Henderson case 4: /* < */ 988df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 989df0232feSRichard Henderson case 5: /* >= */ 990df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 991df0232feSRichard Henderson case 6: /* <= */ 992df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 993df0232feSRichard Henderson case 7: /* > */ 994df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 995df0232feSRichard Henderson 996df0232feSRichard Henderson case 14: /* OD */ 997df0232feSRichard Henderson case 15: /* EV */ 998df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 999df0232feSRichard Henderson 1000df0232feSRichard Henderson default: 1001df0232feSRichard Henderson g_assert_not_reached(); 1002b2167459SRichard Henderson } 1003b2167459SRichard Henderson } 1004b2167459SRichard Henderson 100598cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 100698cd9ca7SRichard Henderson 1007eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 100898cd9ca7SRichard Henderson { 100998cd9ca7SRichard Henderson unsigned c, f; 101098cd9ca7SRichard Henderson 101198cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 101298cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 101398cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 101498cd9ca7SRichard Henderson c = orig & 3; 101598cd9ca7SRichard Henderson if (c == 3) { 101698cd9ca7SRichard Henderson c = 7; 101798cd9ca7SRichard Henderson } 101898cd9ca7SRichard Henderson f = (orig & 4) / 4; 101998cd9ca7SRichard Henderson 102098cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 102198cd9ca7SRichard Henderson } 102298cd9ca7SRichard Henderson 1023b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1024b2167459SRichard Henderson 1025eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1026eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1027b2167459SRichard Henderson { 1028b2167459SRichard Henderson DisasCond cond; 1029eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1030b2167459SRichard Henderson 1031b2167459SRichard Henderson if (cf & 8) { 1032b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1033b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1034b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1035b2167459SRichard Henderson */ 1036b2167459SRichard Henderson cb = tcg_temp_new(); 1037b2167459SRichard Henderson tmp = tcg_temp_new(); 1038eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1039eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1040eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1041eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1042b2167459SRichard Henderson tcg_temp_free(tmp); 1043b2167459SRichard Henderson } 1044b2167459SRichard Henderson 1045b2167459SRichard Henderson switch (cf >> 1) { 1046b2167459SRichard Henderson case 0: /* never / TR */ 1047b2167459SRichard Henderson case 1: /* undefined */ 1048b2167459SRichard Henderson case 5: /* undefined */ 1049b2167459SRichard Henderson cond = cond_make_f(); 1050b2167459SRichard Henderson break; 1051b2167459SRichard Henderson 1052b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1053b2167459SRichard Henderson /* See hasless(v,1) from 1054b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1055b2167459SRichard Henderson */ 1056b2167459SRichard Henderson tmp = tcg_temp_new(); 1057eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1058eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1059eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1060b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1061b2167459SRichard Henderson tcg_temp_free(tmp); 1062b2167459SRichard Henderson break; 1063b2167459SRichard Henderson 1064b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1065b2167459SRichard Henderson tmp = tcg_temp_new(); 1066eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1067eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1068eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1069b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1070b2167459SRichard Henderson tcg_temp_free(tmp); 1071b2167459SRichard Henderson break; 1072b2167459SRichard Henderson 1073b2167459SRichard Henderson case 4: /* SDC / NDC */ 1074eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1075b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1076b2167459SRichard Henderson break; 1077b2167459SRichard Henderson 1078b2167459SRichard Henderson case 6: /* SBC / NBC */ 1079eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1080b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1081b2167459SRichard Henderson break; 1082b2167459SRichard Henderson 1083b2167459SRichard Henderson case 7: /* SHC / NHC */ 1084eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1085b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1086b2167459SRichard Henderson break; 1087b2167459SRichard Henderson 1088b2167459SRichard Henderson default: 1089b2167459SRichard Henderson g_assert_not_reached(); 1090b2167459SRichard Henderson } 1091b2167459SRichard Henderson if (cf & 8) { 1092b2167459SRichard Henderson tcg_temp_free(cb); 1093b2167459SRichard Henderson } 1094b2167459SRichard Henderson if (cf & 1) { 1095b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1096b2167459SRichard Henderson } 1097b2167459SRichard Henderson 1098b2167459SRichard Henderson return cond; 1099b2167459SRichard Henderson } 1100b2167459SRichard Henderson 1101b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1102eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1103eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1104b2167459SRichard Henderson { 1105eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1106eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1107b2167459SRichard Henderson 1108eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1109eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1110eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1111b2167459SRichard Henderson tcg_temp_free(tmp); 1112b2167459SRichard Henderson 1113b2167459SRichard Henderson return sv; 1114b2167459SRichard Henderson } 1115b2167459SRichard Henderson 1116b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1117eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1118eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1119b2167459SRichard Henderson { 1120eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1121eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1122b2167459SRichard Henderson 1123eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1124eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1125eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1126b2167459SRichard Henderson tcg_temp_free(tmp); 1127b2167459SRichard Henderson 1128b2167459SRichard Henderson return sv; 1129b2167459SRichard Henderson } 1130b2167459SRichard Henderson 113131234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1132eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1133eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1134b2167459SRichard Henderson { 1135eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1136b2167459SRichard Henderson unsigned c = cf >> 1; 1137b2167459SRichard Henderson DisasCond cond; 1138b2167459SRichard Henderson 1139b2167459SRichard Henderson dest = tcg_temp_new(); 1140f764718dSRichard Henderson cb = NULL; 1141f764718dSRichard Henderson cb_msb = NULL; 1142b2167459SRichard Henderson 1143b2167459SRichard Henderson if (shift) { 1144b2167459SRichard Henderson tmp = get_temp(ctx); 1145eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1146b2167459SRichard Henderson in1 = tmp; 1147b2167459SRichard Henderson } 1148b2167459SRichard Henderson 1149b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1150*29dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1151b2167459SRichard Henderson cb_msb = get_temp(ctx); 1152eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1153b2167459SRichard Henderson if (is_c) { 1154eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1155b2167459SRichard Henderson } 1156b2167459SRichard Henderson if (!is_l) { 1157b2167459SRichard Henderson cb = get_temp(ctx); 1158eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1159eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1160b2167459SRichard Henderson } 1161b2167459SRichard Henderson } else { 1162eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1163b2167459SRichard Henderson if (is_c) { 1164eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1165b2167459SRichard Henderson } 1166b2167459SRichard Henderson } 1167b2167459SRichard Henderson 1168b2167459SRichard Henderson /* Compute signed overflow if required. */ 1169f764718dSRichard Henderson sv = NULL; 1170b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1171b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1172b2167459SRichard Henderson if (is_tsv) { 1173b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1174b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1175b2167459SRichard Henderson } 1176b2167459SRichard Henderson } 1177b2167459SRichard Henderson 1178b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1179b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1180b2167459SRichard Henderson if (is_tc) { 1181b2167459SRichard Henderson cond_prep(&cond); 1182b2167459SRichard Henderson tmp = tcg_temp_new(); 1183eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1184b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1185b2167459SRichard Henderson tcg_temp_free(tmp); 1186b2167459SRichard Henderson } 1187b2167459SRichard Henderson 1188b2167459SRichard Henderson /* Write back the result. */ 1189b2167459SRichard Henderson if (!is_l) { 1190b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1191b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1192b2167459SRichard Henderson } 1193b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1194b2167459SRichard Henderson tcg_temp_free(dest); 1195b2167459SRichard Henderson 1196b2167459SRichard Henderson /* Install the new nullification. */ 1197b2167459SRichard Henderson cond_free(&ctx->null_cond); 1198b2167459SRichard Henderson ctx->null_cond = cond; 1199b2167459SRichard Henderson } 1200b2167459SRichard Henderson 12010c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 12020c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 12030c982a28SRichard Henderson { 12040c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12050c982a28SRichard Henderson 12060c982a28SRichard Henderson if (a->cf) { 12070c982a28SRichard Henderson nullify_over(ctx); 12080c982a28SRichard Henderson } 12090c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12100c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12110c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 12120c982a28SRichard Henderson return nullify_end(ctx); 12130c982a28SRichard Henderson } 12140c982a28SRichard Henderson 12150588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12160588e061SRichard Henderson bool is_tsv, bool is_tc) 12170588e061SRichard Henderson { 12180588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12190588e061SRichard Henderson 12200588e061SRichard Henderson if (a->cf) { 12210588e061SRichard Henderson nullify_over(ctx); 12220588e061SRichard Henderson } 12230588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12240588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12250588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 12260588e061SRichard Henderson return nullify_end(ctx); 12270588e061SRichard Henderson } 12280588e061SRichard Henderson 122931234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1230eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1231eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1232b2167459SRichard Henderson { 1233eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1234b2167459SRichard Henderson unsigned c = cf >> 1; 1235b2167459SRichard Henderson DisasCond cond; 1236b2167459SRichard Henderson 1237b2167459SRichard Henderson dest = tcg_temp_new(); 1238b2167459SRichard Henderson cb = tcg_temp_new(); 1239b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1240b2167459SRichard Henderson 1241*29dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1242b2167459SRichard Henderson if (is_b) { 1243b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1244eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1245eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1246eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1247eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1248eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1249b2167459SRichard Henderson } else { 1250b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1251b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1252eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1253eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1254eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1255eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1256b2167459SRichard Henderson } 1257b2167459SRichard Henderson 1258b2167459SRichard Henderson /* Compute signed overflow if required. */ 1259f764718dSRichard Henderson sv = NULL; 1260b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1261b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1262b2167459SRichard Henderson if (is_tsv) { 1263b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1264b2167459SRichard Henderson } 1265b2167459SRichard Henderson } 1266b2167459SRichard Henderson 1267b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1268b2167459SRichard Henderson if (!is_b) { 1269b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1270b2167459SRichard Henderson } else { 1271b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1272b2167459SRichard Henderson } 1273b2167459SRichard Henderson 1274b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1275b2167459SRichard Henderson if (is_tc) { 1276b2167459SRichard Henderson cond_prep(&cond); 1277b2167459SRichard Henderson tmp = tcg_temp_new(); 1278eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1279b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1280b2167459SRichard Henderson tcg_temp_free(tmp); 1281b2167459SRichard Henderson } 1282b2167459SRichard Henderson 1283b2167459SRichard Henderson /* Write back the result. */ 1284b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1285b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1286b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1287b2167459SRichard Henderson tcg_temp_free(dest); 128879826f99SRichard Henderson tcg_temp_free(cb); 128979826f99SRichard Henderson tcg_temp_free(cb_msb); 1290b2167459SRichard Henderson 1291b2167459SRichard Henderson /* Install the new nullification. */ 1292b2167459SRichard Henderson cond_free(&ctx->null_cond); 1293b2167459SRichard Henderson ctx->null_cond = cond; 1294b2167459SRichard Henderson } 1295b2167459SRichard Henderson 12960c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12970c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12980c982a28SRichard Henderson { 12990c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13000c982a28SRichard Henderson 13010c982a28SRichard Henderson if (a->cf) { 13020c982a28SRichard Henderson nullify_over(ctx); 13030c982a28SRichard Henderson } 13040c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13050c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13060c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 13070c982a28SRichard Henderson return nullify_end(ctx); 13080c982a28SRichard Henderson } 13090c982a28SRichard Henderson 13100588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13110588e061SRichard Henderson { 13120588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 13130588e061SRichard Henderson 13140588e061SRichard Henderson if (a->cf) { 13150588e061SRichard Henderson nullify_over(ctx); 13160588e061SRichard Henderson } 13170588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 13180588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 13190588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 13200588e061SRichard Henderson return nullify_end(ctx); 13210588e061SRichard Henderson } 13220588e061SRichard Henderson 132331234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1324eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1325b2167459SRichard Henderson { 1326eaa3783bSRichard Henderson TCGv_reg dest, sv; 1327b2167459SRichard Henderson DisasCond cond; 1328b2167459SRichard Henderson 1329b2167459SRichard Henderson dest = tcg_temp_new(); 1330eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1331b2167459SRichard Henderson 1332b2167459SRichard Henderson /* Compute signed overflow if required. */ 1333f764718dSRichard Henderson sv = NULL; 1334b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1335b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1336b2167459SRichard Henderson } 1337b2167459SRichard Henderson 1338b2167459SRichard Henderson /* Form the condition for the compare. */ 1339b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1340b2167459SRichard Henderson 1341b2167459SRichard Henderson /* Clear. */ 1342eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1343b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1344b2167459SRichard Henderson tcg_temp_free(dest); 1345b2167459SRichard Henderson 1346b2167459SRichard Henderson /* Install the new nullification. */ 1347b2167459SRichard Henderson cond_free(&ctx->null_cond); 1348b2167459SRichard Henderson ctx->null_cond = cond; 1349b2167459SRichard Henderson } 1350b2167459SRichard Henderson 135131234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1352eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1353eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1354b2167459SRichard Henderson { 1355eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1356b2167459SRichard Henderson 1357b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1358b2167459SRichard Henderson fn(dest, in1, in2); 1359b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1360b2167459SRichard Henderson 1361b2167459SRichard Henderson /* Install the new nullification. */ 1362b2167459SRichard Henderson cond_free(&ctx->null_cond); 1363b2167459SRichard Henderson if (cf) { 1364b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1365b2167459SRichard Henderson } 1366b2167459SRichard Henderson } 1367b2167459SRichard Henderson 13680c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13690c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13700c982a28SRichard Henderson { 13710c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13720c982a28SRichard Henderson 13730c982a28SRichard Henderson if (a->cf) { 13740c982a28SRichard Henderson nullify_over(ctx); 13750c982a28SRichard Henderson } 13760c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13770c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13780c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13790c982a28SRichard Henderson return nullify_end(ctx); 13800c982a28SRichard Henderson } 13810c982a28SRichard Henderson 138231234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1383eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1384eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1385b2167459SRichard Henderson { 1386eaa3783bSRichard Henderson TCGv_reg dest; 1387b2167459SRichard Henderson DisasCond cond; 1388b2167459SRichard Henderson 1389b2167459SRichard Henderson if (cf == 0) { 1390b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1391b2167459SRichard Henderson fn(dest, in1, in2); 1392b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1393b2167459SRichard Henderson cond_free(&ctx->null_cond); 1394b2167459SRichard Henderson } else { 1395b2167459SRichard Henderson dest = tcg_temp_new(); 1396b2167459SRichard Henderson fn(dest, in1, in2); 1397b2167459SRichard Henderson 1398b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1399b2167459SRichard Henderson 1400b2167459SRichard Henderson if (is_tc) { 1401eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1402b2167459SRichard Henderson cond_prep(&cond); 1403eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1404b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1405b2167459SRichard Henderson tcg_temp_free(tmp); 1406b2167459SRichard Henderson } 1407b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1408b2167459SRichard Henderson 1409b2167459SRichard Henderson cond_free(&ctx->null_cond); 1410b2167459SRichard Henderson ctx->null_cond = cond; 1411b2167459SRichard Henderson } 1412b2167459SRichard Henderson } 1413b2167459SRichard Henderson 141486f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14158d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14168d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14178d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14188d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 141986f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 142086f8d05fSRichard Henderson { 142186f8d05fSRichard Henderson TCGv_ptr ptr; 142286f8d05fSRichard Henderson TCGv_reg tmp; 142386f8d05fSRichard Henderson TCGv_i64 spc; 142486f8d05fSRichard Henderson 142586f8d05fSRichard Henderson if (sp != 0) { 14268d6ae7fbSRichard Henderson if (sp < 0) { 14278d6ae7fbSRichard Henderson sp = ~sp; 14288d6ae7fbSRichard Henderson } 14298d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 14308d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14318d6ae7fbSRichard Henderson return spc; 143286f8d05fSRichard Henderson } 1433494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1434494737b7SRichard Henderson return cpu_srH; 1435494737b7SRichard Henderson } 143686f8d05fSRichard Henderson 143786f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 143886f8d05fSRichard Henderson tmp = tcg_temp_new(); 143986f8d05fSRichard Henderson spc = get_temp_tl(ctx); 144086f8d05fSRichard Henderson 144186f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 144286f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 144386f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 144486f8d05fSRichard Henderson tcg_temp_free(tmp); 144586f8d05fSRichard Henderson 144686f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 144786f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 144886f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 144986f8d05fSRichard Henderson 145086f8d05fSRichard Henderson return spc; 145186f8d05fSRichard Henderson } 145286f8d05fSRichard Henderson #endif 145386f8d05fSRichard Henderson 145486f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 145586f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 145686f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 145786f8d05fSRichard Henderson { 145886f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 145986f8d05fSRichard Henderson TCGv_reg ofs; 146086f8d05fSRichard Henderson 146186f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 146286f8d05fSRichard Henderson if (rx) { 146386f8d05fSRichard Henderson ofs = get_temp(ctx); 146486f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 146586f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 146686f8d05fSRichard Henderson } else if (disp || modify) { 146786f8d05fSRichard Henderson ofs = get_temp(ctx); 146886f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 146986f8d05fSRichard Henderson } else { 147086f8d05fSRichard Henderson ofs = base; 147186f8d05fSRichard Henderson } 147286f8d05fSRichard Henderson 147386f8d05fSRichard Henderson *pofs = ofs; 147486f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 147586f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 147686f8d05fSRichard Henderson #else 147786f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 147886f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1479494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 148086f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 148186f8d05fSRichard Henderson } 148286f8d05fSRichard Henderson if (!is_phys) { 148386f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 148486f8d05fSRichard Henderson } 148586f8d05fSRichard Henderson *pgva = addr; 148686f8d05fSRichard Henderson #endif 148786f8d05fSRichard Henderson } 148886f8d05fSRichard Henderson 148996d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 149096d6407fSRichard Henderson * < 0 for pre-modify, 149196d6407fSRichard Henderson * > 0 for post-modify, 149296d6407fSRichard Henderson * = 0 for no base register update. 149396d6407fSRichard Henderson */ 149496d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1495eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 149614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 149796d6407fSRichard Henderson { 149886f8d05fSRichard Henderson TCGv_reg ofs; 149986f8d05fSRichard Henderson TCGv_tl addr; 150096d6407fSRichard Henderson 150196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150396d6407fSRichard Henderson 150486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 150586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 150686f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 150786f8d05fSRichard Henderson if (modify) { 150886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150996d6407fSRichard Henderson } 151096d6407fSRichard Henderson } 151196d6407fSRichard Henderson 151296d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1513eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 151414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 151596d6407fSRichard Henderson { 151686f8d05fSRichard Henderson TCGv_reg ofs; 151786f8d05fSRichard Henderson TCGv_tl addr; 151896d6407fSRichard Henderson 151996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 152096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152196d6407fSRichard Henderson 152286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 152386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 15243d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 152586f8d05fSRichard Henderson if (modify) { 152686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 152796d6407fSRichard Henderson } 152896d6407fSRichard Henderson } 152996d6407fSRichard Henderson 153096d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1531eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 153396d6407fSRichard Henderson { 153486f8d05fSRichard Henderson TCGv_reg ofs; 153586f8d05fSRichard Henderson TCGv_tl addr; 153696d6407fSRichard Henderson 153796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 153896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 153996d6407fSRichard Henderson 154086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 154186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 154286f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 154386f8d05fSRichard Henderson if (modify) { 154486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 154596d6407fSRichard Henderson } 154696d6407fSRichard Henderson } 154796d6407fSRichard Henderson 154896d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1549eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 155196d6407fSRichard Henderson { 155286f8d05fSRichard Henderson TCGv_reg ofs; 155386f8d05fSRichard Henderson TCGv_tl addr; 155496d6407fSRichard Henderson 155596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 155696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 155796d6407fSRichard Henderson 155886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 155986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 156086f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 156186f8d05fSRichard Henderson if (modify) { 156286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 156396d6407fSRichard Henderson } 156496d6407fSRichard Henderson } 156596d6407fSRichard Henderson 1566eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1567eaa3783bSRichard Henderson #define do_load_reg do_load_64 1568eaa3783bSRichard Henderson #define do_store_reg do_store_64 156996d6407fSRichard Henderson #else 1570eaa3783bSRichard Henderson #define do_load_reg do_load_32 1571eaa3783bSRichard Henderson #define do_store_reg do_store_32 157296d6407fSRichard Henderson #endif 157396d6407fSRichard Henderson 15741cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1575eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 157796d6407fSRichard Henderson { 1578eaa3783bSRichard Henderson TCGv_reg dest; 157996d6407fSRichard Henderson 158096d6407fSRichard Henderson nullify_over(ctx); 158196d6407fSRichard Henderson 158296d6407fSRichard Henderson if (modify == 0) { 158396d6407fSRichard Henderson /* No base register update. */ 158496d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 158596d6407fSRichard Henderson } else { 158696d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 158796d6407fSRichard Henderson dest = get_temp(ctx); 158896d6407fSRichard Henderson } 158986f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 159096d6407fSRichard Henderson save_gpr(ctx, rt, dest); 159196d6407fSRichard Henderson 15921cd012a5SRichard Henderson return nullify_end(ctx); 159396d6407fSRichard Henderson } 159496d6407fSRichard Henderson 1595740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1596eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159786f8d05fSRichard Henderson unsigned sp, int modify) 159896d6407fSRichard Henderson { 159996d6407fSRichard Henderson TCGv_i32 tmp; 160096d6407fSRichard Henderson 160196d6407fSRichard Henderson nullify_over(ctx); 160296d6407fSRichard Henderson 160396d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 160486f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 160596d6407fSRichard Henderson save_frw_i32(rt, tmp); 160696d6407fSRichard Henderson tcg_temp_free_i32(tmp); 160796d6407fSRichard Henderson 160896d6407fSRichard Henderson if (rt == 0) { 160996d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 161096d6407fSRichard Henderson } 161196d6407fSRichard Henderson 1612740038d7SRichard Henderson return nullify_end(ctx); 161396d6407fSRichard Henderson } 161496d6407fSRichard Henderson 1615740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1616740038d7SRichard Henderson { 1617740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1618740038d7SRichard Henderson a->disp, a->sp, a->m); 1619740038d7SRichard Henderson } 1620740038d7SRichard Henderson 1621740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1622eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 162386f8d05fSRichard Henderson unsigned sp, int modify) 162496d6407fSRichard Henderson { 162596d6407fSRichard Henderson TCGv_i64 tmp; 162696d6407fSRichard Henderson 162796d6407fSRichard Henderson nullify_over(ctx); 162896d6407fSRichard Henderson 162996d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 163086f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 163196d6407fSRichard Henderson save_frd(rt, tmp); 163296d6407fSRichard Henderson tcg_temp_free_i64(tmp); 163396d6407fSRichard Henderson 163496d6407fSRichard Henderson if (rt == 0) { 163596d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 163696d6407fSRichard Henderson } 163796d6407fSRichard Henderson 1638740038d7SRichard Henderson return nullify_end(ctx); 1639740038d7SRichard Henderson } 1640740038d7SRichard Henderson 1641740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1642740038d7SRichard Henderson { 1643740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1644740038d7SRichard Henderson a->disp, a->sp, a->m); 164596d6407fSRichard Henderson } 164696d6407fSRichard Henderson 16471cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 164886f8d05fSRichard Henderson target_sreg disp, unsigned sp, 164914776ab5STony Nguyen int modify, MemOp mop) 165096d6407fSRichard Henderson { 165196d6407fSRichard Henderson nullify_over(ctx); 165286f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16531cd012a5SRichard Henderson return nullify_end(ctx); 165496d6407fSRichard Henderson } 165596d6407fSRichard Henderson 1656740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1657eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 165886f8d05fSRichard Henderson unsigned sp, int modify) 165996d6407fSRichard Henderson { 166096d6407fSRichard Henderson TCGv_i32 tmp; 166196d6407fSRichard Henderson 166296d6407fSRichard Henderson nullify_over(ctx); 166396d6407fSRichard Henderson 166496d6407fSRichard Henderson tmp = load_frw_i32(rt); 166586f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 166696d6407fSRichard Henderson tcg_temp_free_i32(tmp); 166796d6407fSRichard Henderson 1668740038d7SRichard Henderson return nullify_end(ctx); 166996d6407fSRichard Henderson } 167096d6407fSRichard Henderson 1671740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1672740038d7SRichard Henderson { 1673740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1674740038d7SRichard Henderson a->disp, a->sp, a->m); 1675740038d7SRichard Henderson } 1676740038d7SRichard Henderson 1677740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1678eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 167986f8d05fSRichard Henderson unsigned sp, int modify) 168096d6407fSRichard Henderson { 168196d6407fSRichard Henderson TCGv_i64 tmp; 168296d6407fSRichard Henderson 168396d6407fSRichard Henderson nullify_over(ctx); 168496d6407fSRichard Henderson 168596d6407fSRichard Henderson tmp = load_frd(rt); 168686f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 168796d6407fSRichard Henderson tcg_temp_free_i64(tmp); 168896d6407fSRichard Henderson 1689740038d7SRichard Henderson return nullify_end(ctx); 1690740038d7SRichard Henderson } 1691740038d7SRichard Henderson 1692740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1693740038d7SRichard Henderson { 1694740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1695740038d7SRichard Henderson a->disp, a->sp, a->m); 169696d6407fSRichard Henderson } 169796d6407fSRichard Henderson 16981ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1699ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1700ebe9383cSRichard Henderson { 1701ebe9383cSRichard Henderson TCGv_i32 tmp; 1702ebe9383cSRichard Henderson 1703ebe9383cSRichard Henderson nullify_over(ctx); 1704ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1705ebe9383cSRichard Henderson 1706ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1707ebe9383cSRichard Henderson 1708ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1709ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 17101ca74648SRichard Henderson return nullify_end(ctx); 1711ebe9383cSRichard Henderson } 1712ebe9383cSRichard Henderson 17131ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1714ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1715ebe9383cSRichard Henderson { 1716ebe9383cSRichard Henderson TCGv_i32 dst; 1717ebe9383cSRichard Henderson TCGv_i64 src; 1718ebe9383cSRichard Henderson 1719ebe9383cSRichard Henderson nullify_over(ctx); 1720ebe9383cSRichard Henderson src = load_frd(ra); 1721ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1722ebe9383cSRichard Henderson 1723ebe9383cSRichard Henderson func(dst, cpu_env, src); 1724ebe9383cSRichard Henderson 1725ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1726ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1727ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 17281ca74648SRichard Henderson return nullify_end(ctx); 1729ebe9383cSRichard Henderson } 1730ebe9383cSRichard Henderson 17311ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1732ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1733ebe9383cSRichard Henderson { 1734ebe9383cSRichard Henderson TCGv_i64 tmp; 1735ebe9383cSRichard Henderson 1736ebe9383cSRichard Henderson nullify_over(ctx); 1737ebe9383cSRichard Henderson tmp = load_frd0(ra); 1738ebe9383cSRichard Henderson 1739ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1740ebe9383cSRichard Henderson 1741ebe9383cSRichard Henderson save_frd(rt, tmp); 1742ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 17431ca74648SRichard Henderson return nullify_end(ctx); 1744ebe9383cSRichard Henderson } 1745ebe9383cSRichard Henderson 17461ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1747ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1748ebe9383cSRichard Henderson { 1749ebe9383cSRichard Henderson TCGv_i32 src; 1750ebe9383cSRichard Henderson TCGv_i64 dst; 1751ebe9383cSRichard Henderson 1752ebe9383cSRichard Henderson nullify_over(ctx); 1753ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1754ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1755ebe9383cSRichard Henderson 1756ebe9383cSRichard Henderson func(dst, cpu_env, src); 1757ebe9383cSRichard Henderson 1758ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1759ebe9383cSRichard Henderson save_frd(rt, dst); 1760ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 17611ca74648SRichard Henderson return nullify_end(ctx); 1762ebe9383cSRichard Henderson } 1763ebe9383cSRichard Henderson 17641ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1765ebe9383cSRichard Henderson unsigned ra, unsigned rb, 176631234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1767ebe9383cSRichard Henderson { 1768ebe9383cSRichard Henderson TCGv_i32 a, b; 1769ebe9383cSRichard Henderson 1770ebe9383cSRichard Henderson nullify_over(ctx); 1771ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1772ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1773ebe9383cSRichard Henderson 1774ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1775ebe9383cSRichard Henderson 1776ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1777ebe9383cSRichard Henderson save_frw_i32(rt, a); 1778ebe9383cSRichard Henderson tcg_temp_free_i32(a); 17791ca74648SRichard Henderson return nullify_end(ctx); 1780ebe9383cSRichard Henderson } 1781ebe9383cSRichard Henderson 17821ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1783ebe9383cSRichard Henderson unsigned ra, unsigned rb, 178431234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1785ebe9383cSRichard Henderson { 1786ebe9383cSRichard Henderson TCGv_i64 a, b; 1787ebe9383cSRichard Henderson 1788ebe9383cSRichard Henderson nullify_over(ctx); 1789ebe9383cSRichard Henderson a = load_frd0(ra); 1790ebe9383cSRichard Henderson b = load_frd0(rb); 1791ebe9383cSRichard Henderson 1792ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1793ebe9383cSRichard Henderson 1794ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1795ebe9383cSRichard Henderson save_frd(rt, a); 1796ebe9383cSRichard Henderson tcg_temp_free_i64(a); 17971ca74648SRichard Henderson return nullify_end(ctx); 1798ebe9383cSRichard Henderson } 1799ebe9383cSRichard Henderson 180098cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 180198cd9ca7SRichard Henderson have already had nullification handled. */ 180201afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 180398cd9ca7SRichard Henderson unsigned link, bool is_n) 180498cd9ca7SRichard Henderson { 180598cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 180698cd9ca7SRichard Henderson if (link != 0) { 180798cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 180898cd9ca7SRichard Henderson } 180998cd9ca7SRichard Henderson ctx->iaoq_n = dest; 181098cd9ca7SRichard Henderson if (is_n) { 181198cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 181298cd9ca7SRichard Henderson } 181398cd9ca7SRichard Henderson } else { 181498cd9ca7SRichard Henderson nullify_over(ctx); 181598cd9ca7SRichard Henderson 181698cd9ca7SRichard Henderson if (link != 0) { 181798cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 181898cd9ca7SRichard Henderson } 181998cd9ca7SRichard Henderson 182098cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 182198cd9ca7SRichard Henderson nullify_set(ctx, 0); 182298cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 182398cd9ca7SRichard Henderson } else { 182498cd9ca7SRichard Henderson nullify_set(ctx, is_n); 182598cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 182698cd9ca7SRichard Henderson } 182798cd9ca7SRichard Henderson 182831234768SRichard Henderson nullify_end(ctx); 182998cd9ca7SRichard Henderson 183098cd9ca7SRichard Henderson nullify_set(ctx, 0); 183198cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 183231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 183398cd9ca7SRichard Henderson } 183401afb7beSRichard Henderson return true; 183598cd9ca7SRichard Henderson } 183698cd9ca7SRichard Henderson 183798cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 183898cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 183901afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 184098cd9ca7SRichard Henderson DisasCond *cond) 184198cd9ca7SRichard Henderson { 1842eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 184398cd9ca7SRichard Henderson TCGLabel *taken = NULL; 184498cd9ca7SRichard Henderson TCGCond c = cond->c; 184598cd9ca7SRichard Henderson bool n; 184698cd9ca7SRichard Henderson 184798cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 184898cd9ca7SRichard Henderson 184998cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 185098cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 185101afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 185298cd9ca7SRichard Henderson } 185398cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 185401afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 185598cd9ca7SRichard Henderson } 185698cd9ca7SRichard Henderson 185798cd9ca7SRichard Henderson taken = gen_new_label(); 185898cd9ca7SRichard Henderson cond_prep(cond); 1859eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 186098cd9ca7SRichard Henderson cond_free(cond); 186198cd9ca7SRichard Henderson 186298cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 186398cd9ca7SRichard Henderson n = is_n && disp < 0; 186498cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 186598cd9ca7SRichard Henderson nullify_set(ctx, 0); 1866a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 186798cd9ca7SRichard Henderson } else { 186898cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 186998cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 187098cd9ca7SRichard Henderson ctx->null_lab = NULL; 187198cd9ca7SRichard Henderson } 187298cd9ca7SRichard Henderson nullify_set(ctx, n); 1873c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1874c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1875c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1876c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1877c301f34eSRichard Henderson } 1878a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 187998cd9ca7SRichard Henderson } 188098cd9ca7SRichard Henderson 188198cd9ca7SRichard Henderson gen_set_label(taken); 188298cd9ca7SRichard Henderson 188398cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 188498cd9ca7SRichard Henderson n = is_n && disp >= 0; 188598cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 188698cd9ca7SRichard Henderson nullify_set(ctx, 0); 1887a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 188898cd9ca7SRichard Henderson } else { 188998cd9ca7SRichard Henderson nullify_set(ctx, n); 1890a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 189198cd9ca7SRichard Henderson } 189298cd9ca7SRichard Henderson 189398cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 189498cd9ca7SRichard Henderson if (ctx->null_lab) { 189598cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 189698cd9ca7SRichard Henderson ctx->null_lab = NULL; 189731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 189898cd9ca7SRichard Henderson } else { 189931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 190098cd9ca7SRichard Henderson } 190101afb7beSRichard Henderson return true; 190298cd9ca7SRichard Henderson } 190398cd9ca7SRichard Henderson 190498cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 190598cd9ca7SRichard Henderson nullification of the branch itself. */ 190601afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 190798cd9ca7SRichard Henderson unsigned link, bool is_n) 190898cd9ca7SRichard Henderson { 1909eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 191098cd9ca7SRichard Henderson TCGCond c; 191198cd9ca7SRichard Henderson 191298cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 191398cd9ca7SRichard Henderson 191498cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 191598cd9ca7SRichard Henderson if (link != 0) { 191698cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 191798cd9ca7SRichard Henderson } 191898cd9ca7SRichard Henderson next = get_temp(ctx); 1919eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 192098cd9ca7SRichard Henderson if (is_n) { 1921c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1922c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1923c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1924c301f34eSRichard Henderson nullify_set(ctx, 0); 192531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 192601afb7beSRichard Henderson return true; 1927c301f34eSRichard Henderson } 192898cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 192998cd9ca7SRichard Henderson } 1930c301f34eSRichard Henderson ctx->iaoq_n = -1; 1931c301f34eSRichard Henderson ctx->iaoq_n_var = next; 193298cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 193398cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 193498cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19354137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 193698cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 193798cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 193898cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 193998cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 194098cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 194198cd9ca7SRichard Henderson 194298cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 194398cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 194498cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1945eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1946eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 194798cd9ca7SRichard Henderson 194898cd9ca7SRichard Henderson nullify_over(ctx); 194998cd9ca7SRichard Henderson if (link != 0) { 1950eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 195198cd9ca7SRichard Henderson } 19527f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 195301afb7beSRichard Henderson return nullify_end(ctx); 195498cd9ca7SRichard Henderson } else { 195598cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 195698cd9ca7SRichard Henderson c = ctx->null_cond.c; 195798cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 195898cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 195998cd9ca7SRichard Henderson 196098cd9ca7SRichard Henderson tmp = tcg_temp_new(); 196198cd9ca7SRichard Henderson next = get_temp(ctx); 196298cd9ca7SRichard Henderson 196398cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1964eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 196598cd9ca7SRichard Henderson ctx->iaoq_n = -1; 196698cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 196798cd9ca7SRichard Henderson 196898cd9ca7SRichard Henderson if (link != 0) { 1969eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 197098cd9ca7SRichard Henderson } 197198cd9ca7SRichard Henderson 197298cd9ca7SRichard Henderson if (is_n) { 197398cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 197498cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 197598cd9ca7SRichard Henderson to the branch. */ 1976eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 197798cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 197898cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 197998cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 198098cd9ca7SRichard Henderson } else { 198198cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 198298cd9ca7SRichard Henderson } 198398cd9ca7SRichard Henderson } 198401afb7beSRichard Henderson return true; 198598cd9ca7SRichard Henderson } 198698cd9ca7SRichard Henderson 1987660eefe1SRichard Henderson /* Implement 1988660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1989660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1990660eefe1SRichard Henderson * else 1991660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1992660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1993660eefe1SRichard Henderson */ 1994660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1995660eefe1SRichard Henderson { 1996660eefe1SRichard Henderson TCGv_reg dest; 1997660eefe1SRichard Henderson switch (ctx->privilege) { 1998660eefe1SRichard Henderson case 0: 1999660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 2000660eefe1SRichard Henderson return offset; 2001660eefe1SRichard Henderson case 3: 2002993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 2003660eefe1SRichard Henderson dest = get_temp(ctx); 2004660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 2005660eefe1SRichard Henderson break; 2006660eefe1SRichard Henderson default: 2007993119feSRichard Henderson dest = get_temp(ctx); 2008660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 2009660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 2010660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 2011660eefe1SRichard Henderson break; 2012660eefe1SRichard Henderson } 2013660eefe1SRichard Henderson return dest; 2014660eefe1SRichard Henderson } 2015660eefe1SRichard Henderson 2016ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20177ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20187ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20197ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20207ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20217ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20227ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20237ad439dfSRichard Henderson aforementioned BE. */ 202431234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20257ad439dfSRichard Henderson { 20267ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20277ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20287ad439dfSRichard Henderson next insn within the privilaged page. */ 20297ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20307ad439dfSRichard Henderson case TCG_COND_NEVER: 20317ad439dfSRichard Henderson break; 20327ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2033eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20347ad439dfSRichard Henderson goto do_sigill; 20357ad439dfSRichard Henderson default: 20367ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20377ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20387ad439dfSRichard Henderson g_assert_not_reached(); 20397ad439dfSRichard Henderson } 20407ad439dfSRichard Henderson 20417ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20427ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20437ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20447ad439dfSRichard Henderson under such conditions. */ 20457ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20467ad439dfSRichard Henderson goto do_sigill; 20477ad439dfSRichard Henderson } 20487ad439dfSRichard Henderson 2049ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20507ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20512986721dSRichard Henderson gen_excp_1(EXCP_IMP); 205231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 205331234768SRichard Henderson break; 20547ad439dfSRichard Henderson 20557ad439dfSRichard Henderson case 0xb0: /* LWS */ 20567ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 205731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 205831234768SRichard Henderson break; 20597ad439dfSRichard Henderson 20607ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 206135136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2062ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2063eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 206431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 206531234768SRichard Henderson break; 20667ad439dfSRichard Henderson 20677ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20687ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 206931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 207031234768SRichard Henderson break; 20717ad439dfSRichard Henderson 20727ad439dfSRichard Henderson default: 20737ad439dfSRichard Henderson do_sigill: 20742986721dSRichard Henderson gen_excp_1(EXCP_ILL); 207531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 207631234768SRichard Henderson break; 20777ad439dfSRichard Henderson } 20787ad439dfSRichard Henderson } 2079ba1d0b44SRichard Henderson #endif 20807ad439dfSRichard Henderson 2081deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2082b2167459SRichard Henderson { 2083b2167459SRichard Henderson cond_free(&ctx->null_cond); 208431234768SRichard Henderson return true; 2085b2167459SRichard Henderson } 2086b2167459SRichard Henderson 208740f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 208898a9cb79SRichard Henderson { 208931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 209098a9cb79SRichard Henderson } 209198a9cb79SRichard Henderson 2092e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 209398a9cb79SRichard Henderson { 209498a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 209598a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 209698a9cb79SRichard Henderson 209798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 209831234768SRichard Henderson return true; 209998a9cb79SRichard Henderson } 210098a9cb79SRichard Henderson 2101c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 210298a9cb79SRichard Henderson { 2103c603e14aSRichard Henderson unsigned rt = a->t; 2104eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2105eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 210698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 210798a9cb79SRichard Henderson 210898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210931234768SRichard Henderson return true; 211098a9cb79SRichard Henderson } 211198a9cb79SRichard Henderson 2112c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 211398a9cb79SRichard Henderson { 2114c603e14aSRichard Henderson unsigned rt = a->t; 2115c603e14aSRichard Henderson unsigned rs = a->sp; 211633423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 211733423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 211898a9cb79SRichard Henderson 211933423472SRichard Henderson load_spr(ctx, t0, rs); 212033423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 212133423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 212233423472SRichard Henderson 212333423472SRichard Henderson save_gpr(ctx, rt, t1); 212433423472SRichard Henderson tcg_temp_free(t1); 212533423472SRichard Henderson tcg_temp_free_i64(t0); 212698a9cb79SRichard Henderson 212798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 212831234768SRichard Henderson return true; 212998a9cb79SRichard Henderson } 213098a9cb79SRichard Henderson 2131c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 213298a9cb79SRichard Henderson { 2133c603e14aSRichard Henderson unsigned rt = a->t; 2134c603e14aSRichard Henderson unsigned ctl = a->r; 2135eaa3783bSRichard Henderson TCGv_reg tmp; 213698a9cb79SRichard Henderson 213798a9cb79SRichard Henderson switch (ctl) { 213835136a77SRichard Henderson case CR_SAR: 213998a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2140c603e14aSRichard Henderson if (a->e == 0) { 214198a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 214298a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2143eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 214498a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 214535136a77SRichard Henderson goto done; 214698a9cb79SRichard Henderson } 214798a9cb79SRichard Henderson #endif 214898a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 214935136a77SRichard Henderson goto done; 215035136a77SRichard Henderson case CR_IT: /* Interval Timer */ 215135136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 215235136a77SRichard Henderson nullify_over(ctx); 215398a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 215484b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 215549c29d6cSRichard Henderson gen_io_start(); 215649c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 215731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 215849c29d6cSRichard Henderson } else { 215949c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 216049c29d6cSRichard Henderson } 216198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 216231234768SRichard Henderson return nullify_end(ctx); 216398a9cb79SRichard Henderson case 26: 216498a9cb79SRichard Henderson case 27: 216598a9cb79SRichard Henderson break; 216698a9cb79SRichard Henderson default: 216798a9cb79SRichard Henderson /* All other control registers are privileged. */ 216835136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 216935136a77SRichard Henderson break; 217098a9cb79SRichard Henderson } 217198a9cb79SRichard Henderson 217235136a77SRichard Henderson tmp = get_temp(ctx); 217335136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 217435136a77SRichard Henderson save_gpr(ctx, rt, tmp); 217535136a77SRichard Henderson 217635136a77SRichard Henderson done: 217798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 217831234768SRichard Henderson return true; 217998a9cb79SRichard Henderson } 218098a9cb79SRichard Henderson 2181c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 218233423472SRichard Henderson { 2183c603e14aSRichard Henderson unsigned rr = a->r; 2184c603e14aSRichard Henderson unsigned rs = a->sp; 218533423472SRichard Henderson TCGv_i64 t64; 218633423472SRichard Henderson 218733423472SRichard Henderson if (rs >= 5) { 218833423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 218933423472SRichard Henderson } 219033423472SRichard Henderson nullify_over(ctx); 219133423472SRichard Henderson 219233423472SRichard Henderson t64 = tcg_temp_new_i64(); 219333423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 219433423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 219533423472SRichard Henderson 219633423472SRichard Henderson if (rs >= 4) { 219733423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2198494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 219933423472SRichard Henderson } else { 220033423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 220133423472SRichard Henderson } 220233423472SRichard Henderson tcg_temp_free_i64(t64); 220333423472SRichard Henderson 220431234768SRichard Henderson return nullify_end(ctx); 220533423472SRichard Henderson } 220633423472SRichard Henderson 2207c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 220898a9cb79SRichard Henderson { 2209c603e14aSRichard Henderson unsigned ctl = a->t; 22104845f015SSven Schnelle TCGv_reg reg; 2211eaa3783bSRichard Henderson TCGv_reg tmp; 221298a9cb79SRichard Henderson 221335136a77SRichard Henderson if (ctl == CR_SAR) { 22144845f015SSven Schnelle reg = load_gpr(ctx, a->r); 221598a9cb79SRichard Henderson tmp = tcg_temp_new(); 221635136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 221798a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 221898a9cb79SRichard Henderson tcg_temp_free(tmp); 221998a9cb79SRichard Henderson 222098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 222131234768SRichard Henderson return true; 222298a9cb79SRichard Henderson } 222398a9cb79SRichard Henderson 222435136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 222535136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 222635136a77SRichard Henderson 2227c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 222835136a77SRichard Henderson nullify_over(ctx); 22294845f015SSven Schnelle reg = load_gpr(ctx, a->r); 22304845f015SSven Schnelle 223135136a77SRichard Henderson switch (ctl) { 223235136a77SRichard Henderson case CR_IT: 223349c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 223435136a77SRichard Henderson break; 22354f5f2548SRichard Henderson case CR_EIRR: 22364f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 22374f5f2548SRichard Henderson break; 22384f5f2548SRichard Henderson case CR_EIEM: 22394f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 224031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22414f5f2548SRichard Henderson break; 22424f5f2548SRichard Henderson 224335136a77SRichard Henderson case CR_IIASQ: 224435136a77SRichard Henderson case CR_IIAOQ: 224535136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 224635136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 224735136a77SRichard Henderson tmp = get_temp(ctx); 224835136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 224935136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 225035136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 225135136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 225235136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 225335136a77SRichard Henderson break; 225435136a77SRichard Henderson 2255d5de20bdSSven Schnelle case CR_PID1: 2256d5de20bdSSven Schnelle case CR_PID2: 2257d5de20bdSSven Schnelle case CR_PID3: 2258d5de20bdSSven Schnelle case CR_PID4: 2259d5de20bdSSven Schnelle tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 2260d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2261d5de20bdSSven Schnelle gen_helper_change_prot_id(cpu_env); 2262d5de20bdSSven Schnelle #endif 2263d5de20bdSSven Schnelle break; 2264d5de20bdSSven Schnelle 226535136a77SRichard Henderson default: 226635136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 226735136a77SRichard Henderson break; 226835136a77SRichard Henderson } 226931234768SRichard Henderson return nullify_end(ctx); 22704f5f2548SRichard Henderson #endif 227135136a77SRichard Henderson } 227235136a77SRichard Henderson 2273c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 227498a9cb79SRichard Henderson { 2275eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 227698a9cb79SRichard Henderson 2277c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2278eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 227998a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 228098a9cb79SRichard Henderson tcg_temp_free(tmp); 228198a9cb79SRichard Henderson 228298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 228331234768SRichard Henderson return true; 228498a9cb79SRichard Henderson } 228598a9cb79SRichard Henderson 2286e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 228798a9cb79SRichard Henderson { 2288e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 228998a9cb79SRichard Henderson 22902330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22912330504cSHelge Deller /* We don't implement space registers in user mode. */ 2292eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22932330504cSHelge Deller #else 22942330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22952330504cSHelge Deller 2296e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22972330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22982330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22992330504cSHelge Deller 23002330504cSHelge Deller tcg_temp_free_i64(t0); 23012330504cSHelge Deller #endif 2302e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 230398a9cb79SRichard Henderson 230498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 230531234768SRichard Henderson return true; 230698a9cb79SRichard Henderson } 230798a9cb79SRichard Henderson 2308e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2309e36f27efSRichard Henderson { 2310e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2311e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2312e1b5a5edSRichard Henderson TCGv_reg tmp; 2313e1b5a5edSRichard Henderson 2314e1b5a5edSRichard Henderson nullify_over(ctx); 2315e1b5a5edSRichard Henderson 2316e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2317e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2318e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2319e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2320e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2321e1b5a5edSRichard Henderson 2322e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 232331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 232431234768SRichard Henderson return nullify_end(ctx); 2325e36f27efSRichard Henderson #endif 2326e1b5a5edSRichard Henderson } 2327e1b5a5edSRichard Henderson 2328e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2329e1b5a5edSRichard Henderson { 2330e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2331e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2332e1b5a5edSRichard Henderson TCGv_reg tmp; 2333e1b5a5edSRichard Henderson 2334e1b5a5edSRichard Henderson nullify_over(ctx); 2335e1b5a5edSRichard Henderson 2336e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2337e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2338e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2339e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2340e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2341e1b5a5edSRichard Henderson 2342e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 234331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 234431234768SRichard Henderson return nullify_end(ctx); 2345e36f27efSRichard Henderson #endif 2346e1b5a5edSRichard Henderson } 2347e1b5a5edSRichard Henderson 2348c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2349e1b5a5edSRichard Henderson { 2350e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2351c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2352c603e14aSRichard Henderson TCGv_reg tmp, reg; 2353e1b5a5edSRichard Henderson nullify_over(ctx); 2354e1b5a5edSRichard Henderson 2355c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2356e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2357e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2358e1b5a5edSRichard Henderson 2359e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 236031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 236131234768SRichard Henderson return nullify_end(ctx); 2362c603e14aSRichard Henderson #endif 2363e1b5a5edSRichard Henderson } 2364f49b3537SRichard Henderson 2365e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2366f49b3537SRichard Henderson { 2367f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2368e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2369f49b3537SRichard Henderson nullify_over(ctx); 2370f49b3537SRichard Henderson 2371e36f27efSRichard Henderson if (rfi_r) { 2372f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2373f49b3537SRichard Henderson } else { 2374f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2375f49b3537SRichard Henderson } 237631234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2377f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2378f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2379f49b3537SRichard Henderson } else { 238007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2381f49b3537SRichard Henderson } 238231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2383f49b3537SRichard Henderson 238431234768SRichard Henderson return nullify_end(ctx); 2385e36f27efSRichard Henderson #endif 2386f49b3537SRichard Henderson } 23876210db05SHelge Deller 2388e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2389e36f27efSRichard Henderson { 2390e36f27efSRichard Henderson return do_rfi(ctx, false); 2391e36f27efSRichard Henderson } 2392e36f27efSRichard Henderson 2393e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2394e36f27efSRichard Henderson { 2395e36f27efSRichard Henderson return do_rfi(ctx, true); 2396e36f27efSRichard Henderson } 2397e36f27efSRichard Henderson 239896927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23996210db05SHelge Deller { 24006210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 240196927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 24026210db05SHelge Deller nullify_over(ctx); 24036210db05SHelge Deller gen_helper_halt(cpu_env); 240431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 240531234768SRichard Henderson return nullify_end(ctx); 240696927adbSRichard Henderson #endif 24076210db05SHelge Deller } 240896927adbSRichard Henderson 240996927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 241096927adbSRichard Henderson { 241196927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 241296927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 241396927adbSRichard Henderson nullify_over(ctx); 241496927adbSRichard Henderson gen_helper_reset(cpu_env); 241596927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 241696927adbSRichard Henderson return nullify_end(ctx); 241796927adbSRichard Henderson #endif 241896927adbSRichard Henderson } 2419e1b5a5edSRichard Henderson 2420deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 242198a9cb79SRichard Henderson { 2422deee69a1SRichard Henderson if (a->m) { 2423deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2424deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2425deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 242698a9cb79SRichard Henderson 242798a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2428eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2429deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2430deee69a1SRichard Henderson } 243198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 243231234768SRichard Henderson return true; 243398a9cb79SRichard Henderson } 243498a9cb79SRichard Henderson 2435deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 243698a9cb79SRichard Henderson { 243786f8d05fSRichard Henderson TCGv_reg dest, ofs; 2438eed14219SRichard Henderson TCGv_i32 level, want; 243986f8d05fSRichard Henderson TCGv_tl addr; 244098a9cb79SRichard Henderson 244198a9cb79SRichard Henderson nullify_over(ctx); 244298a9cb79SRichard Henderson 2443deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2444deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2445eed14219SRichard Henderson 2446deee69a1SRichard Henderson if (a->imm) { 2447*29dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 244898a9cb79SRichard Henderson } else { 2449eed14219SRichard Henderson level = tcg_temp_new_i32(); 2450deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2451eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 245298a9cb79SRichard Henderson } 2453*29dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2454eed14219SRichard Henderson 2455eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2456eed14219SRichard Henderson 2457eed14219SRichard Henderson tcg_temp_free_i32(level); 2458eed14219SRichard Henderson 2459deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 246031234768SRichard Henderson return nullify_end(ctx); 246198a9cb79SRichard Henderson } 246298a9cb79SRichard Henderson 2463deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24648d6ae7fbSRichard Henderson { 2465deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2466deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24678d6ae7fbSRichard Henderson TCGv_tl addr; 24688d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24698d6ae7fbSRichard Henderson 24708d6ae7fbSRichard Henderson nullify_over(ctx); 24718d6ae7fbSRichard Henderson 2472deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2473deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2474deee69a1SRichard Henderson if (a->addr) { 24758d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24768d6ae7fbSRichard Henderson } else { 24778d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24788d6ae7fbSRichard Henderson } 24798d6ae7fbSRichard Henderson 248032dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 248132dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 248231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 248331234768SRichard Henderson } 248431234768SRichard Henderson return nullify_end(ctx); 2485deee69a1SRichard Henderson #endif 24868d6ae7fbSRichard Henderson } 248763300a00SRichard Henderson 2488deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 248963300a00SRichard Henderson { 2490deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2491deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 249263300a00SRichard Henderson TCGv_tl addr; 249363300a00SRichard Henderson TCGv_reg ofs; 249463300a00SRichard Henderson 249563300a00SRichard Henderson nullify_over(ctx); 249663300a00SRichard Henderson 2497deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2498deee69a1SRichard Henderson if (a->m) { 2499deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 250063300a00SRichard Henderson } 2501deee69a1SRichard Henderson if (a->local) { 250263300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 250363300a00SRichard Henderson } else { 250463300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 250563300a00SRichard Henderson } 250663300a00SRichard Henderson 250763300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 250832dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 250931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 251031234768SRichard Henderson } 251131234768SRichard Henderson return nullify_end(ctx); 2512deee69a1SRichard Henderson #endif 251363300a00SRichard Henderson } 25142dfcca9fSRichard Henderson 25156797c315SNick Hudson /* 25166797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25176797c315SNick Hudson * See 25186797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25196797c315SNick Hudson * page 13-9 (195/206) 25206797c315SNick Hudson */ 25216797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25226797c315SNick Hudson { 25236797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25246797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25256797c315SNick Hudson TCGv_tl addr, atl, stl; 25266797c315SNick Hudson TCGv_reg reg; 25276797c315SNick Hudson 25286797c315SNick Hudson nullify_over(ctx); 25296797c315SNick Hudson 25306797c315SNick Hudson /* 25316797c315SNick Hudson * FIXME: 25326797c315SNick Hudson * if (not (pcxl or pcxl2)) 25336797c315SNick Hudson * return gen_illegal(ctx); 25346797c315SNick Hudson * 25356797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 25366797c315SNick Hudson */ 25376797c315SNick Hudson 25386797c315SNick Hudson atl = tcg_temp_new_tl(); 25396797c315SNick Hudson stl = tcg_temp_new_tl(); 25406797c315SNick Hudson addr = tcg_temp_new_tl(); 25416797c315SNick Hudson 25426797c315SNick Hudson tcg_gen_ld32u_i64(stl, cpu_env, 25436797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25446797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 25456797c315SNick Hudson tcg_gen_ld32u_i64(atl, cpu_env, 25466797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25476797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25486797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 25496797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 25506797c315SNick Hudson tcg_temp_free_tl(atl); 25516797c315SNick Hudson tcg_temp_free_tl(stl); 25526797c315SNick Hudson 25536797c315SNick Hudson reg = load_gpr(ctx, a->r); 25546797c315SNick Hudson if (a->addr) { 25556797c315SNick Hudson gen_helper_itlba(cpu_env, addr, reg); 25566797c315SNick Hudson } else { 25576797c315SNick Hudson gen_helper_itlbp(cpu_env, addr, reg); 25586797c315SNick Hudson } 25596797c315SNick Hudson tcg_temp_free_tl(addr); 25606797c315SNick Hudson 25616797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25626797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25636797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25646797c315SNick Hudson } 25656797c315SNick Hudson return nullify_end(ctx); 25666797c315SNick Hudson #endif 25676797c315SNick Hudson } 25686797c315SNick Hudson 2569deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25702dfcca9fSRichard Henderson { 2571deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2572deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25732dfcca9fSRichard Henderson TCGv_tl vaddr; 25742dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25752dfcca9fSRichard Henderson 25762dfcca9fSRichard Henderson nullify_over(ctx); 25772dfcca9fSRichard Henderson 2578deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25792dfcca9fSRichard Henderson 25802dfcca9fSRichard Henderson paddr = tcg_temp_new(); 25812dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 25822dfcca9fSRichard Henderson 25832dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2584deee69a1SRichard Henderson if (a->m) { 2585deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25862dfcca9fSRichard Henderson } 2587deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25882dfcca9fSRichard Henderson tcg_temp_free(paddr); 25892dfcca9fSRichard Henderson 259031234768SRichard Henderson return nullify_end(ctx); 2591deee69a1SRichard Henderson #endif 25922dfcca9fSRichard Henderson } 259343a97b81SRichard Henderson 2594deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 259543a97b81SRichard Henderson { 259643a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 259743a97b81SRichard Henderson 259843a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 259943a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 260043a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 260143a97b81SRichard Henderson since the entire address space is coherent. */ 2602*29dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 260343a97b81SRichard Henderson 260431234768SRichard Henderson cond_free(&ctx->null_cond); 260531234768SRichard Henderson return true; 260643a97b81SRichard Henderson } 260798a9cb79SRichard Henderson 26080c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2609b2167459SRichard Henderson { 26100c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2611b2167459SRichard Henderson } 2612b2167459SRichard Henderson 26130c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2614b2167459SRichard Henderson { 26150c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2616b2167459SRichard Henderson } 2617b2167459SRichard Henderson 26180c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2619b2167459SRichard Henderson { 26200c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2621b2167459SRichard Henderson } 2622b2167459SRichard Henderson 26230c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2624b2167459SRichard Henderson { 26250c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26260c982a28SRichard Henderson } 2627b2167459SRichard Henderson 26280c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 26290c982a28SRichard Henderson { 26300c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26310c982a28SRichard Henderson } 26320c982a28SRichard Henderson 26330c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 26340c982a28SRichard Henderson { 26350c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26360c982a28SRichard Henderson } 26370c982a28SRichard Henderson 26380c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 26390c982a28SRichard Henderson { 26400c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26410c982a28SRichard Henderson } 26420c982a28SRichard Henderson 26430c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 26440c982a28SRichard Henderson { 26450c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26460c982a28SRichard Henderson } 26470c982a28SRichard Henderson 26480c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 26490c982a28SRichard Henderson { 26500c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26510c982a28SRichard Henderson } 26520c982a28SRichard Henderson 26530c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 26540c982a28SRichard Henderson { 26550c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26560c982a28SRichard Henderson } 26570c982a28SRichard Henderson 26580c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 26590c982a28SRichard Henderson { 26600c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26610c982a28SRichard Henderson } 26620c982a28SRichard Henderson 26630c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 26640c982a28SRichard Henderson { 26650c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26660c982a28SRichard Henderson } 26670c982a28SRichard Henderson 26680c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26690c982a28SRichard Henderson { 26700c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26710c982a28SRichard Henderson } 26720c982a28SRichard Henderson 26730c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26740c982a28SRichard Henderson { 26750c982a28SRichard Henderson if (a->cf == 0) { 26760c982a28SRichard Henderson unsigned r2 = a->r2; 26770c982a28SRichard Henderson unsigned r1 = a->r1; 26780c982a28SRichard Henderson unsigned rt = a->t; 26790c982a28SRichard Henderson 26807aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26817aee8189SRichard Henderson cond_free(&ctx->null_cond); 26827aee8189SRichard Henderson return true; 26837aee8189SRichard Henderson } 26847aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2685b2167459SRichard Henderson if (r1 == 0) { 2686eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2687eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2688b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2689b2167459SRichard Henderson } else { 2690b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2691b2167459SRichard Henderson } 2692b2167459SRichard Henderson cond_free(&ctx->null_cond); 269331234768SRichard Henderson return true; 2694b2167459SRichard Henderson } 26957aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26967aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26977aee8189SRichard Henderson * 26987aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26997aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27007aee8189SRichard Henderson * currently implemented as idle. 27017aee8189SRichard Henderson */ 27027aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27037aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27047aee8189SRichard Henderson until the next timer interrupt. */ 27057aee8189SRichard Henderson nullify_over(ctx); 27067aee8189SRichard Henderson 27077aee8189SRichard Henderson /* Advance the instruction queue. */ 27087aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 27097aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 27107aee8189SRichard Henderson nullify_set(ctx, 0); 27117aee8189SRichard Henderson 27127aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2713*29dd6f64SRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), cpu_env, 2714*29dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27157aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27167aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27177aee8189SRichard Henderson 27187aee8189SRichard Henderson return nullify_end(ctx); 27197aee8189SRichard Henderson } 27207aee8189SRichard Henderson #endif 27217aee8189SRichard Henderson } 27220c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 27237aee8189SRichard Henderson } 2724b2167459SRichard Henderson 27250c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2726b2167459SRichard Henderson { 27270c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 27280c982a28SRichard Henderson } 27290c982a28SRichard Henderson 27300c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 27310c982a28SRichard Henderson { 2732eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2733b2167459SRichard Henderson 27340c982a28SRichard Henderson if (a->cf) { 2735b2167459SRichard Henderson nullify_over(ctx); 2736b2167459SRichard Henderson } 27370c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27380c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27390c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 274031234768SRichard Henderson return nullify_end(ctx); 2741b2167459SRichard Henderson } 2742b2167459SRichard Henderson 27430c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2744b2167459SRichard Henderson { 2745eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2746b2167459SRichard Henderson 27470c982a28SRichard Henderson if (a->cf) { 2748b2167459SRichard Henderson nullify_over(ctx); 2749b2167459SRichard Henderson } 27500c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27510c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27520c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 275331234768SRichard Henderson return nullify_end(ctx); 2754b2167459SRichard Henderson } 2755b2167459SRichard Henderson 27560c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2757b2167459SRichard Henderson { 2758eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2759b2167459SRichard Henderson 27600c982a28SRichard Henderson if (a->cf) { 2761b2167459SRichard Henderson nullify_over(ctx); 2762b2167459SRichard Henderson } 27630c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27640c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2765b2167459SRichard Henderson tmp = get_temp(ctx); 2766eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27670c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 276831234768SRichard Henderson return nullify_end(ctx); 2769b2167459SRichard Henderson } 2770b2167459SRichard Henderson 27710c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2772b2167459SRichard Henderson { 27730c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27740c982a28SRichard Henderson } 27750c982a28SRichard Henderson 27760c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27770c982a28SRichard Henderson { 27780c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27790c982a28SRichard Henderson } 27800c982a28SRichard Henderson 27810c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27820c982a28SRichard Henderson { 2783eaa3783bSRichard Henderson TCGv_reg tmp; 2784b2167459SRichard Henderson 2785b2167459SRichard Henderson nullify_over(ctx); 2786b2167459SRichard Henderson 2787b2167459SRichard Henderson tmp = get_temp(ctx); 2788eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2789b2167459SRichard Henderson if (!is_i) { 2790eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2791b2167459SRichard Henderson } 2792eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2793eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 279460e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2795eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 279631234768SRichard Henderson return nullify_end(ctx); 2797b2167459SRichard Henderson } 2798b2167459SRichard Henderson 27990c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2800b2167459SRichard Henderson { 28010c982a28SRichard Henderson return do_dcor(ctx, a, false); 28020c982a28SRichard Henderson } 28030c982a28SRichard Henderson 28040c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 28050c982a28SRichard Henderson { 28060c982a28SRichard Henderson return do_dcor(ctx, a, true); 28070c982a28SRichard Henderson } 28080c982a28SRichard Henderson 28090c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 28100c982a28SRichard Henderson { 2811eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2812b2167459SRichard Henderson 2813b2167459SRichard Henderson nullify_over(ctx); 2814b2167459SRichard Henderson 28150c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 28160c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2817b2167459SRichard Henderson 2818b2167459SRichard Henderson add1 = tcg_temp_new(); 2819b2167459SRichard Henderson add2 = tcg_temp_new(); 2820b2167459SRichard Henderson addc = tcg_temp_new(); 2821b2167459SRichard Henderson dest = tcg_temp_new(); 2822*29dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2823b2167459SRichard Henderson 2824b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2825eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2826eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2827b2167459SRichard Henderson 2828b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2829b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2830b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2831b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2832eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2833eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2834eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2835b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2836b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2837b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2838b2167459SRichard Henderson 2839b2167459SRichard Henderson tcg_temp_free(addc); 2840b2167459SRichard Henderson 2841b2167459SRichard Henderson /* Write back the result register. */ 28420c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2843b2167459SRichard Henderson 2844b2167459SRichard Henderson /* Write back PSW[CB]. */ 2845eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2846eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2847b2167459SRichard Henderson 2848b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2849eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2850eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2851b2167459SRichard Henderson 2852b2167459SRichard Henderson /* Install the new nullification. */ 28530c982a28SRichard Henderson if (a->cf) { 2854eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2855b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2856b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2857b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2858b2167459SRichard Henderson } 28590c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2860b2167459SRichard Henderson } 2861b2167459SRichard Henderson 2862b2167459SRichard Henderson tcg_temp_free(add1); 2863b2167459SRichard Henderson tcg_temp_free(add2); 2864b2167459SRichard Henderson tcg_temp_free(dest); 2865b2167459SRichard Henderson 286631234768SRichard Henderson return nullify_end(ctx); 2867b2167459SRichard Henderson } 2868b2167459SRichard Henderson 28690588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2870b2167459SRichard Henderson { 28710588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28720588e061SRichard Henderson } 28730588e061SRichard Henderson 28740588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28750588e061SRichard Henderson { 28760588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28770588e061SRichard Henderson } 28780588e061SRichard Henderson 28790588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28800588e061SRichard Henderson { 28810588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28820588e061SRichard Henderson } 28830588e061SRichard Henderson 28840588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28850588e061SRichard Henderson { 28860588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28870588e061SRichard Henderson } 28880588e061SRichard Henderson 28890588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28900588e061SRichard Henderson { 28910588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28920588e061SRichard Henderson } 28930588e061SRichard Henderson 28940588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28950588e061SRichard Henderson { 28960588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28970588e061SRichard Henderson } 28980588e061SRichard Henderson 28990588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 29000588e061SRichard Henderson { 2901eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2902b2167459SRichard Henderson 29030588e061SRichard Henderson if (a->cf) { 2904b2167459SRichard Henderson nullify_over(ctx); 2905b2167459SRichard Henderson } 2906b2167459SRichard Henderson 29070588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 29080588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 29090588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2910b2167459SRichard Henderson 291131234768SRichard Henderson return nullify_end(ctx); 2912b2167459SRichard Henderson } 2913b2167459SRichard Henderson 29141cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 291596d6407fSRichard Henderson { 29161cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 29171cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 291896d6407fSRichard Henderson } 291996d6407fSRichard Henderson 29201cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 292196d6407fSRichard Henderson { 29221cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 29231cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 292496d6407fSRichard Henderson } 292596d6407fSRichard Henderson 29261cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 292796d6407fSRichard Henderson { 2928b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 292986f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 293086f8d05fSRichard Henderson TCGv_tl addr; 293196d6407fSRichard Henderson 293296d6407fSRichard Henderson nullify_over(ctx); 293396d6407fSRichard Henderson 29341cd012a5SRichard Henderson if (a->m) { 293586f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 293686f8d05fSRichard Henderson we see the result of the load. */ 293796d6407fSRichard Henderson dest = get_temp(ctx); 293896d6407fSRichard Henderson } else { 29391cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 294096d6407fSRichard Henderson } 294196d6407fSRichard Henderson 29421cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 29431cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2944b1af755cSRichard Henderson 2945b1af755cSRichard Henderson /* 2946b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2947b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2948b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2949b1af755cSRichard Henderson * 2950b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2951b1af755cSRichard Henderson * with the ,co completer. 2952b1af755cSRichard Henderson */ 2953b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2954b1af755cSRichard Henderson 2955*29dd6f64SRichard Henderson zero = tcg_constant_reg(0); 295686f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2957b1af755cSRichard Henderson 29581cd012a5SRichard Henderson if (a->m) { 29591cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 296096d6407fSRichard Henderson } 29611cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 296296d6407fSRichard Henderson 296331234768SRichard Henderson return nullify_end(ctx); 296496d6407fSRichard Henderson } 296596d6407fSRichard Henderson 29661cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 296796d6407fSRichard Henderson { 296886f8d05fSRichard Henderson TCGv_reg ofs, val; 296986f8d05fSRichard Henderson TCGv_tl addr; 297096d6407fSRichard Henderson 297196d6407fSRichard Henderson nullify_over(ctx); 297296d6407fSRichard Henderson 29731cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 297486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29751cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29761cd012a5SRichard Henderson if (a->a) { 2977f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2978f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2979f9f46db4SEmilio G. Cota } else { 298096d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2981f9f46db4SEmilio G. Cota } 2982f9f46db4SEmilio G. Cota } else { 2983f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2984f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 298596d6407fSRichard Henderson } else { 298696d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 298796d6407fSRichard Henderson } 2988f9f46db4SEmilio G. Cota } 29891cd012a5SRichard Henderson if (a->m) { 299086f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29911cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 299296d6407fSRichard Henderson } 299396d6407fSRichard Henderson 299431234768SRichard Henderson return nullify_end(ctx); 299596d6407fSRichard Henderson } 299696d6407fSRichard Henderson 29971cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2998d0a851ccSRichard Henderson { 2999d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3000d0a851ccSRichard Henderson 3001d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3002d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30031cd012a5SRichard Henderson trans_ld(ctx, a); 3004d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 300531234768SRichard Henderson return true; 3006d0a851ccSRichard Henderson } 3007d0a851ccSRichard Henderson 30081cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3009d0a851ccSRichard Henderson { 3010d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3011d0a851ccSRichard Henderson 3012d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3013d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30141cd012a5SRichard Henderson trans_st(ctx, a); 3015d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 301631234768SRichard Henderson return true; 3017d0a851ccSRichard Henderson } 301895412a61SRichard Henderson 30190588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3020b2167459SRichard Henderson { 30210588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3022b2167459SRichard Henderson 30230588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 30240588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3025b2167459SRichard Henderson cond_free(&ctx->null_cond); 302631234768SRichard Henderson return true; 3027b2167459SRichard Henderson } 3028b2167459SRichard Henderson 30290588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3030b2167459SRichard Henderson { 30310588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 3032eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3033b2167459SRichard Henderson 30340588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 3035b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3036b2167459SRichard Henderson cond_free(&ctx->null_cond); 303731234768SRichard Henderson return true; 3038b2167459SRichard Henderson } 3039b2167459SRichard Henderson 30400588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3041b2167459SRichard Henderson { 30420588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3043b2167459SRichard Henderson 3044b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3045b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 30460588e061SRichard Henderson if (a->b == 0) { 30470588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3048b2167459SRichard Henderson } else { 30490588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3050b2167459SRichard Henderson } 30510588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3052b2167459SRichard Henderson cond_free(&ctx->null_cond); 305331234768SRichard Henderson return true; 3054b2167459SRichard Henderson } 3055b2167459SRichard Henderson 305601afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 305701afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 305898cd9ca7SRichard Henderson { 305901afb7beSRichard Henderson TCGv_reg dest, in2, sv; 306098cd9ca7SRichard Henderson DisasCond cond; 306198cd9ca7SRichard Henderson 306298cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 306398cd9ca7SRichard Henderson dest = get_temp(ctx); 306498cd9ca7SRichard Henderson 3065eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 306698cd9ca7SRichard Henderson 3067f764718dSRichard Henderson sv = NULL; 3068b47a4a02SSven Schnelle if (cond_need_sv(c)) { 306998cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 307098cd9ca7SRichard Henderson } 307198cd9ca7SRichard Henderson 307201afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 307301afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 307498cd9ca7SRichard Henderson } 307598cd9ca7SRichard Henderson 307601afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 307798cd9ca7SRichard Henderson { 307801afb7beSRichard Henderson nullify_over(ctx); 307901afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 308001afb7beSRichard Henderson } 308101afb7beSRichard Henderson 308201afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 308301afb7beSRichard Henderson { 308401afb7beSRichard Henderson nullify_over(ctx); 308501afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 308601afb7beSRichard Henderson } 308701afb7beSRichard Henderson 308801afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 308901afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 309001afb7beSRichard Henderson { 309101afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 309298cd9ca7SRichard Henderson DisasCond cond; 309398cd9ca7SRichard Henderson 309498cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 309543675d20SSven Schnelle dest = tcg_temp_new(); 3096f764718dSRichard Henderson sv = NULL; 3097f764718dSRichard Henderson cb_msb = NULL; 309898cd9ca7SRichard Henderson 3099b47a4a02SSven Schnelle if (cond_need_cb(c)) { 310098cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3101eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3102eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3103b47a4a02SSven Schnelle } else { 3104eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3105b47a4a02SSven Schnelle } 3106b47a4a02SSven Schnelle if (cond_need_sv(c)) { 310798cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 310898cd9ca7SRichard Henderson } 310998cd9ca7SRichard Henderson 311001afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 311143675d20SSven Schnelle save_gpr(ctx, r, dest); 311243675d20SSven Schnelle tcg_temp_free(dest); 311301afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 311498cd9ca7SRichard Henderson } 311598cd9ca7SRichard Henderson 311601afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 311798cd9ca7SRichard Henderson { 311801afb7beSRichard Henderson nullify_over(ctx); 311901afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 312001afb7beSRichard Henderson } 312101afb7beSRichard Henderson 312201afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 312301afb7beSRichard Henderson { 312401afb7beSRichard Henderson nullify_over(ctx); 312501afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 312601afb7beSRichard Henderson } 312701afb7beSRichard Henderson 312801afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 312901afb7beSRichard Henderson { 3130eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 313198cd9ca7SRichard Henderson DisasCond cond; 313298cd9ca7SRichard Henderson 313398cd9ca7SRichard Henderson nullify_over(ctx); 313498cd9ca7SRichard Henderson 313598cd9ca7SRichard Henderson tmp = tcg_temp_new(); 313601afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3137eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 313898cd9ca7SRichard Henderson 313901afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 314098cd9ca7SRichard Henderson tcg_temp_free(tmp); 314101afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 314298cd9ca7SRichard Henderson } 314398cd9ca7SRichard Henderson 314401afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 314598cd9ca7SRichard Henderson { 314601afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 314701afb7beSRichard Henderson DisasCond cond; 314801afb7beSRichard Henderson 314901afb7beSRichard Henderson nullify_over(ctx); 315001afb7beSRichard Henderson 315101afb7beSRichard Henderson tmp = tcg_temp_new(); 315201afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 315301afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 315401afb7beSRichard Henderson 315501afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 315601afb7beSRichard Henderson tcg_temp_free(tmp); 315701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 315801afb7beSRichard Henderson } 315901afb7beSRichard Henderson 316001afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 316101afb7beSRichard Henderson { 3162eaa3783bSRichard Henderson TCGv_reg dest; 316398cd9ca7SRichard Henderson DisasCond cond; 316498cd9ca7SRichard Henderson 316598cd9ca7SRichard Henderson nullify_over(ctx); 316698cd9ca7SRichard Henderson 316701afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 316801afb7beSRichard Henderson if (a->r1 == 0) { 3169eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 317098cd9ca7SRichard Henderson } else { 317101afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 317298cd9ca7SRichard Henderson } 317398cd9ca7SRichard Henderson 317401afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 317501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 317601afb7beSRichard Henderson } 317701afb7beSRichard Henderson 317801afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 317901afb7beSRichard Henderson { 318001afb7beSRichard Henderson TCGv_reg dest; 318101afb7beSRichard Henderson DisasCond cond; 318201afb7beSRichard Henderson 318301afb7beSRichard Henderson nullify_over(ctx); 318401afb7beSRichard Henderson 318501afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 318601afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 318701afb7beSRichard Henderson 318801afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 318901afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 319098cd9ca7SRichard Henderson } 319198cd9ca7SRichard Henderson 319230878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31930b1347d2SRichard Henderson { 3194eaa3783bSRichard Henderson TCGv_reg dest; 31950b1347d2SRichard Henderson 319630878590SRichard Henderson if (a->c) { 31970b1347d2SRichard Henderson nullify_over(ctx); 31980b1347d2SRichard Henderson } 31990b1347d2SRichard Henderson 320030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 320130878590SRichard Henderson if (a->r1 == 0) { 320230878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3203eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 320430878590SRichard Henderson } else if (a->r1 == a->r2) { 32050b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 320630878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 32070b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3208eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32090b1347d2SRichard Henderson tcg_temp_free_i32(t32); 32100b1347d2SRichard Henderson } else { 32110b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 32120b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 32130b1347d2SRichard Henderson 321430878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3215eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 32160b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3217eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 32180b1347d2SRichard Henderson 32190b1347d2SRichard Henderson tcg_temp_free_i64(t); 32200b1347d2SRichard Henderson tcg_temp_free_i64(s); 32210b1347d2SRichard Henderson } 322230878590SRichard Henderson save_gpr(ctx, a->t, dest); 32230b1347d2SRichard Henderson 32240b1347d2SRichard Henderson /* Install the new nullification. */ 32250b1347d2SRichard Henderson cond_free(&ctx->null_cond); 322630878590SRichard Henderson if (a->c) { 322730878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32280b1347d2SRichard Henderson } 322931234768SRichard Henderson return nullify_end(ctx); 32300b1347d2SRichard Henderson } 32310b1347d2SRichard Henderson 323230878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 32330b1347d2SRichard Henderson { 323430878590SRichard Henderson unsigned sa = 31 - a->cpos; 3235eaa3783bSRichard Henderson TCGv_reg dest, t2; 32360b1347d2SRichard Henderson 323730878590SRichard Henderson if (a->c) { 32380b1347d2SRichard Henderson nullify_over(ctx); 32390b1347d2SRichard Henderson } 32400b1347d2SRichard Henderson 324130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 324230878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 324330878590SRichard Henderson if (a->r1 == a->r2) { 32440b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3245eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 32460b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3247eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32480b1347d2SRichard Henderson tcg_temp_free_i32(t32); 324930878590SRichard Henderson } else if (a->r1 == 0) { 3250eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 32510b1347d2SRichard Henderson } else { 3252eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3253eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 325430878590SRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa); 32550b1347d2SRichard Henderson tcg_temp_free(t0); 32560b1347d2SRichard Henderson } 325730878590SRichard Henderson save_gpr(ctx, a->t, dest); 32580b1347d2SRichard Henderson 32590b1347d2SRichard Henderson /* Install the new nullification. */ 32600b1347d2SRichard Henderson cond_free(&ctx->null_cond); 326130878590SRichard Henderson if (a->c) { 326230878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32630b1347d2SRichard Henderson } 326431234768SRichard Henderson return nullify_end(ctx); 32650b1347d2SRichard Henderson } 32660b1347d2SRichard Henderson 326730878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 32680b1347d2SRichard Henderson { 326930878590SRichard Henderson unsigned len = 32 - a->clen; 3270eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 32710b1347d2SRichard Henderson 327230878590SRichard Henderson if (a->c) { 32730b1347d2SRichard Henderson nullify_over(ctx); 32740b1347d2SRichard Henderson } 32750b1347d2SRichard Henderson 327630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 327730878590SRichard Henderson src = load_gpr(ctx, a->r); 32780b1347d2SRichard Henderson tmp = tcg_temp_new(); 32790b1347d2SRichard Henderson 32800b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3281eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 328230878590SRichard Henderson if (a->se) { 3283eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3284eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32850b1347d2SRichard Henderson } else { 3286eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3287eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32880b1347d2SRichard Henderson } 32890b1347d2SRichard Henderson tcg_temp_free(tmp); 329030878590SRichard Henderson save_gpr(ctx, a->t, dest); 32910b1347d2SRichard Henderson 32920b1347d2SRichard Henderson /* Install the new nullification. */ 32930b1347d2SRichard Henderson cond_free(&ctx->null_cond); 329430878590SRichard Henderson if (a->c) { 329530878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32960b1347d2SRichard Henderson } 329731234768SRichard Henderson return nullify_end(ctx); 32980b1347d2SRichard Henderson } 32990b1347d2SRichard Henderson 330030878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 33010b1347d2SRichard Henderson { 330230878590SRichard Henderson unsigned len = 32 - a->clen; 330330878590SRichard Henderson unsigned cpos = 31 - a->pos; 3304eaa3783bSRichard Henderson TCGv_reg dest, src; 33050b1347d2SRichard Henderson 330630878590SRichard Henderson if (a->c) { 33070b1347d2SRichard Henderson nullify_over(ctx); 33080b1347d2SRichard Henderson } 33090b1347d2SRichard Henderson 331030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 331130878590SRichard Henderson src = load_gpr(ctx, a->r); 331230878590SRichard Henderson if (a->se) { 3313eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 33140b1347d2SRichard Henderson } else { 3315eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 33160b1347d2SRichard Henderson } 331730878590SRichard Henderson save_gpr(ctx, a->t, dest); 33180b1347d2SRichard Henderson 33190b1347d2SRichard Henderson /* Install the new nullification. */ 33200b1347d2SRichard Henderson cond_free(&ctx->null_cond); 332130878590SRichard Henderson if (a->c) { 332230878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33230b1347d2SRichard Henderson } 332431234768SRichard Henderson return nullify_end(ctx); 33250b1347d2SRichard Henderson } 33260b1347d2SRichard Henderson 332730878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 33280b1347d2SRichard Henderson { 332930878590SRichard Henderson unsigned len = 32 - a->clen; 3330eaa3783bSRichard Henderson target_sreg mask0, mask1; 3331eaa3783bSRichard Henderson TCGv_reg dest; 33320b1347d2SRichard Henderson 333330878590SRichard Henderson if (a->c) { 33340b1347d2SRichard Henderson nullify_over(ctx); 33350b1347d2SRichard Henderson } 333630878590SRichard Henderson if (a->cpos + len > 32) { 333730878590SRichard Henderson len = 32 - a->cpos; 33380b1347d2SRichard Henderson } 33390b1347d2SRichard Henderson 334030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 334130878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 334230878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 33430b1347d2SRichard Henderson 334430878590SRichard Henderson if (a->nz) { 334530878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 33460b1347d2SRichard Henderson if (mask1 != -1) { 3347eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 33480b1347d2SRichard Henderson src = dest; 33490b1347d2SRichard Henderson } 3350eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 33510b1347d2SRichard Henderson } else { 3352eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 33530b1347d2SRichard Henderson } 335430878590SRichard Henderson save_gpr(ctx, a->t, dest); 33550b1347d2SRichard Henderson 33560b1347d2SRichard Henderson /* Install the new nullification. */ 33570b1347d2SRichard Henderson cond_free(&ctx->null_cond); 335830878590SRichard Henderson if (a->c) { 335930878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33600b1347d2SRichard Henderson } 336131234768SRichard Henderson return nullify_end(ctx); 33620b1347d2SRichard Henderson } 33630b1347d2SRichard Henderson 336430878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 33650b1347d2SRichard Henderson { 336630878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 336730878590SRichard Henderson unsigned len = 32 - a->clen; 3368eaa3783bSRichard Henderson TCGv_reg dest, val; 33690b1347d2SRichard Henderson 337030878590SRichard Henderson if (a->c) { 33710b1347d2SRichard Henderson nullify_over(ctx); 33720b1347d2SRichard Henderson } 337330878590SRichard Henderson if (a->cpos + len > 32) { 337430878590SRichard Henderson len = 32 - a->cpos; 33750b1347d2SRichard Henderson } 33760b1347d2SRichard Henderson 337730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 337830878590SRichard Henderson val = load_gpr(ctx, a->r); 33790b1347d2SRichard Henderson if (rs == 0) { 338030878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33810b1347d2SRichard Henderson } else { 338230878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33830b1347d2SRichard Henderson } 338430878590SRichard Henderson save_gpr(ctx, a->t, dest); 33850b1347d2SRichard Henderson 33860b1347d2SRichard Henderson /* Install the new nullification. */ 33870b1347d2SRichard Henderson cond_free(&ctx->null_cond); 338830878590SRichard Henderson if (a->c) { 338930878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33900b1347d2SRichard Henderson } 339131234768SRichard Henderson return nullify_end(ctx); 33920b1347d2SRichard Henderson } 33930b1347d2SRichard Henderson 339430878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 339530878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33960b1347d2SRichard Henderson { 33970b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33980b1347d2SRichard Henderson unsigned len = 32 - clen; 339930878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 34000b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 34010b1347d2SRichard Henderson 34020b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34030b1347d2SRichard Henderson shift = tcg_temp_new(); 34040b1347d2SRichard Henderson tmp = tcg_temp_new(); 34050b1347d2SRichard Henderson 34060b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3407eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 34080b1347d2SRichard Henderson 3409eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3410eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 34110b1347d2SRichard Henderson if (rs) { 3412eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3413eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3414eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3415eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 34160b1347d2SRichard Henderson } else { 3417eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 34180b1347d2SRichard Henderson } 34190b1347d2SRichard Henderson tcg_temp_free(shift); 34200b1347d2SRichard Henderson tcg_temp_free(mask); 34210b1347d2SRichard Henderson tcg_temp_free(tmp); 34220b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34230b1347d2SRichard Henderson 34240b1347d2SRichard Henderson /* Install the new nullification. */ 34250b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34260b1347d2SRichard Henderson if (c) { 34270b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34280b1347d2SRichard Henderson } 342931234768SRichard Henderson return nullify_end(ctx); 34300b1347d2SRichard Henderson } 34310b1347d2SRichard Henderson 343230878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 343330878590SRichard Henderson { 3434a6deecceSSven Schnelle if (a->c) { 3435a6deecceSSven Schnelle nullify_over(ctx); 3436a6deecceSSven Schnelle } 343730878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 343830878590SRichard Henderson } 343930878590SRichard Henderson 344030878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 344130878590SRichard Henderson { 3442a6deecceSSven Schnelle if (a->c) { 3443a6deecceSSven Schnelle nullify_over(ctx); 3444a6deecceSSven Schnelle } 344530878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 344630878590SRichard Henderson } 34470b1347d2SRichard Henderson 34488340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 344998cd9ca7SRichard Henderson { 3450660eefe1SRichard Henderson TCGv_reg tmp; 345198cd9ca7SRichard Henderson 3452c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 345398cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 345498cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 345598cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 345698cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 345798cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 345898cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 345998cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 346098cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 34618340f534SRichard Henderson if (a->b == 0) { 34628340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 346398cd9ca7SRichard Henderson } 3464c301f34eSRichard Henderson #else 3465c301f34eSRichard Henderson nullify_over(ctx); 3466660eefe1SRichard Henderson #endif 3467660eefe1SRichard Henderson 3468660eefe1SRichard Henderson tmp = get_temp(ctx); 34698340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3470660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3471c301f34eSRichard Henderson 3472c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34738340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3474c301f34eSRichard Henderson #else 3475c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3476c301f34eSRichard Henderson 34778340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34788340f534SRichard Henderson if (a->l) { 3479c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3480c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3481c301f34eSRichard Henderson } 34828340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3483c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3484c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3485c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3486c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3487c301f34eSRichard Henderson } else { 3488c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3489c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3490c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3491c301f34eSRichard Henderson } 3492c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3493c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34948340f534SRichard Henderson nullify_set(ctx, a->n); 3495c301f34eSRichard Henderson } 3496c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3497c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 349831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 349931234768SRichard Henderson return nullify_end(ctx); 3500c301f34eSRichard Henderson #endif 350198cd9ca7SRichard Henderson } 350298cd9ca7SRichard Henderson 35038340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 350498cd9ca7SRichard Henderson { 35058340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 350698cd9ca7SRichard Henderson } 350798cd9ca7SRichard Henderson 35088340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 350943e05652SRichard Henderson { 35108340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 351143e05652SRichard Henderson 35126e5f5300SSven Schnelle nullify_over(ctx); 35136e5f5300SSven Schnelle 351443e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 351543e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 351643e05652SRichard Henderson * expensive to track. Real hardware will trap for 351743e05652SRichard Henderson * b gateway 351843e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 351943e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 352043e05652SRichard Henderson * diagnose the security hole 352143e05652SRichard Henderson * b gateway 352243e05652SRichard Henderson * b evil 352343e05652SRichard Henderson * in which instructions at evil would run with increased privs. 352443e05652SRichard Henderson */ 352543e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 352643e05652SRichard Henderson return gen_illegal(ctx); 352743e05652SRichard Henderson } 352843e05652SRichard Henderson 352943e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 353043e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 353143e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 353243e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 353343e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 353443e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 353543e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 353643e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 353743e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 353843e05652SRichard Henderson if (type < 0) { 353931234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 354031234768SRichard Henderson return true; 354143e05652SRichard Henderson } 354243e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 354343e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 354443e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 354543e05652SRichard Henderson } 354643e05652SRichard Henderson } else { 354743e05652SRichard Henderson dest &= -4; /* priv = 0 */ 354843e05652SRichard Henderson } 354943e05652SRichard Henderson #endif 355043e05652SRichard Henderson 35516e5f5300SSven Schnelle if (a->l) { 35526e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 35536e5f5300SSven Schnelle if (ctx->privilege < 3) { 35546e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 35556e5f5300SSven Schnelle } 35566e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 35576e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 35586e5f5300SSven Schnelle } 35596e5f5300SSven Schnelle 35606e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 356143e05652SRichard Henderson } 356243e05652SRichard Henderson 35638340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 356498cd9ca7SRichard Henderson { 3565b35aec85SRichard Henderson if (a->x) { 3566eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 35678340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3568eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3569660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 35708340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3571b35aec85SRichard Henderson } else { 3572b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3573b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3574b35aec85SRichard Henderson } 357598cd9ca7SRichard Henderson } 357698cd9ca7SRichard Henderson 35778340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 357898cd9ca7SRichard Henderson { 3579eaa3783bSRichard Henderson TCGv_reg dest; 358098cd9ca7SRichard Henderson 35818340f534SRichard Henderson if (a->x == 0) { 35828340f534SRichard Henderson dest = load_gpr(ctx, a->b); 358398cd9ca7SRichard Henderson } else { 358498cd9ca7SRichard Henderson dest = get_temp(ctx); 35858340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35868340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 358798cd9ca7SRichard Henderson } 3588660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35898340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 359098cd9ca7SRichard Henderson } 359198cd9ca7SRichard Henderson 35928340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 359398cd9ca7SRichard Henderson { 3594660eefe1SRichard Henderson TCGv_reg dest; 359598cd9ca7SRichard Henderson 3596c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35978340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35988340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3599c301f34eSRichard Henderson #else 3600c301f34eSRichard Henderson nullify_over(ctx); 36018340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3602c301f34eSRichard Henderson 3603c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3604c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3605c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3606c301f34eSRichard Henderson } 3607c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3608c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 36098340f534SRichard Henderson if (a->l) { 36108340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3611c301f34eSRichard Henderson } 36128340f534SRichard Henderson nullify_set(ctx, a->n); 3613c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 361431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 361531234768SRichard Henderson return nullify_end(ctx); 3616c301f34eSRichard Henderson #endif 361798cd9ca7SRichard Henderson } 361898cd9ca7SRichard Henderson 36191ca74648SRichard Henderson /* 36201ca74648SRichard Henderson * Float class 0 36211ca74648SRichard Henderson */ 3622ebe9383cSRichard Henderson 36231ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3624ebe9383cSRichard Henderson { 3625ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3626ebe9383cSRichard Henderson } 3627ebe9383cSRichard Henderson 36281ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 36291ca74648SRichard Henderson { 36301ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 36311ca74648SRichard Henderson } 36321ca74648SRichard Henderson 3633ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3634ebe9383cSRichard Henderson { 3635ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3636ebe9383cSRichard Henderson } 3637ebe9383cSRichard Henderson 36381ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 36391ca74648SRichard Henderson { 36401ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 36411ca74648SRichard Henderson } 36421ca74648SRichard Henderson 36431ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3644ebe9383cSRichard Henderson { 3645ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3646ebe9383cSRichard Henderson } 3647ebe9383cSRichard Henderson 36481ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 36491ca74648SRichard Henderson { 36501ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 36511ca74648SRichard Henderson } 36521ca74648SRichard Henderson 3653ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3654ebe9383cSRichard Henderson { 3655ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3656ebe9383cSRichard Henderson } 3657ebe9383cSRichard Henderson 36581ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 36591ca74648SRichard Henderson { 36601ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 36611ca74648SRichard Henderson } 36621ca74648SRichard Henderson 36631ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 36641ca74648SRichard Henderson { 36651ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 36661ca74648SRichard Henderson } 36671ca74648SRichard Henderson 36681ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 36691ca74648SRichard Henderson { 36701ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36711ca74648SRichard Henderson } 36721ca74648SRichard Henderson 36731ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36741ca74648SRichard Henderson { 36751ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36761ca74648SRichard Henderson } 36771ca74648SRichard Henderson 36781ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36791ca74648SRichard Henderson { 36801ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36811ca74648SRichard Henderson } 36821ca74648SRichard Henderson 36831ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3684ebe9383cSRichard Henderson { 3685ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3686ebe9383cSRichard Henderson } 3687ebe9383cSRichard Henderson 36881ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36891ca74648SRichard Henderson { 36901ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36911ca74648SRichard Henderson } 36921ca74648SRichard Henderson 3693ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3694ebe9383cSRichard Henderson { 3695ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3696ebe9383cSRichard Henderson } 3697ebe9383cSRichard Henderson 36981ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36991ca74648SRichard Henderson { 37001ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 37011ca74648SRichard Henderson } 37021ca74648SRichard Henderson 37031ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3704ebe9383cSRichard Henderson { 3705ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3706ebe9383cSRichard Henderson } 3707ebe9383cSRichard Henderson 37081ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 37091ca74648SRichard Henderson { 37101ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 37111ca74648SRichard Henderson } 37121ca74648SRichard Henderson 3713ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3714ebe9383cSRichard Henderson { 3715ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3716ebe9383cSRichard Henderson } 3717ebe9383cSRichard Henderson 37181ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 37191ca74648SRichard Henderson { 37201ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 37211ca74648SRichard Henderson } 37221ca74648SRichard Henderson 37231ca74648SRichard Henderson /* 37241ca74648SRichard Henderson * Float class 1 37251ca74648SRichard Henderson */ 37261ca74648SRichard Henderson 37271ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 37281ca74648SRichard Henderson { 37291ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 37301ca74648SRichard Henderson } 37311ca74648SRichard Henderson 37321ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 37331ca74648SRichard Henderson { 37341ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 37351ca74648SRichard Henderson } 37361ca74648SRichard Henderson 37371ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 37381ca74648SRichard Henderson { 37391ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 37401ca74648SRichard Henderson } 37411ca74648SRichard Henderson 37421ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 37431ca74648SRichard Henderson { 37441ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 37451ca74648SRichard Henderson } 37461ca74648SRichard Henderson 37471ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 37481ca74648SRichard Henderson { 37491ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 37501ca74648SRichard Henderson } 37511ca74648SRichard Henderson 37521ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 37531ca74648SRichard Henderson { 37541ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 37551ca74648SRichard Henderson } 37561ca74648SRichard Henderson 37571ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 37581ca74648SRichard Henderson { 37591ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 37601ca74648SRichard Henderson } 37611ca74648SRichard Henderson 37621ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 37631ca74648SRichard Henderson { 37641ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 37651ca74648SRichard Henderson } 37661ca74648SRichard Henderson 37671ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 37681ca74648SRichard Henderson { 37691ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 37701ca74648SRichard Henderson } 37711ca74648SRichard Henderson 37721ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37731ca74648SRichard Henderson { 37741ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37751ca74648SRichard Henderson } 37761ca74648SRichard Henderson 37771ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37781ca74648SRichard Henderson { 37791ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37801ca74648SRichard Henderson } 37811ca74648SRichard Henderson 37821ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37831ca74648SRichard Henderson { 37841ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37851ca74648SRichard Henderson } 37861ca74648SRichard Henderson 37871ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37881ca74648SRichard Henderson { 37891ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37901ca74648SRichard Henderson } 37911ca74648SRichard Henderson 37921ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37931ca74648SRichard Henderson { 37941ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37951ca74648SRichard Henderson } 37961ca74648SRichard Henderson 37971ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37981ca74648SRichard Henderson { 37991ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 38001ca74648SRichard Henderson } 38011ca74648SRichard Henderson 38021ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 38031ca74648SRichard Henderson { 38041ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 38051ca74648SRichard Henderson } 38061ca74648SRichard Henderson 38071ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 38081ca74648SRichard Henderson { 38091ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 38101ca74648SRichard Henderson } 38111ca74648SRichard Henderson 38121ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 38131ca74648SRichard Henderson { 38141ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 38151ca74648SRichard Henderson } 38161ca74648SRichard Henderson 38171ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 38181ca74648SRichard Henderson { 38191ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 38201ca74648SRichard Henderson } 38211ca74648SRichard Henderson 38221ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 38231ca74648SRichard Henderson { 38241ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 38251ca74648SRichard Henderson } 38261ca74648SRichard Henderson 38271ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 38281ca74648SRichard Henderson { 38291ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 38301ca74648SRichard Henderson } 38311ca74648SRichard Henderson 38321ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 38331ca74648SRichard Henderson { 38341ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 38351ca74648SRichard Henderson } 38361ca74648SRichard Henderson 38371ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 38381ca74648SRichard Henderson { 38391ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 38401ca74648SRichard Henderson } 38411ca74648SRichard Henderson 38421ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 38431ca74648SRichard Henderson { 38441ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 38451ca74648SRichard Henderson } 38461ca74648SRichard Henderson 38471ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 38481ca74648SRichard Henderson { 38491ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 38501ca74648SRichard Henderson } 38511ca74648SRichard Henderson 38521ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 38531ca74648SRichard Henderson { 38541ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 38551ca74648SRichard Henderson } 38561ca74648SRichard Henderson 38571ca74648SRichard Henderson /* 38581ca74648SRichard Henderson * Float class 2 38591ca74648SRichard Henderson */ 38601ca74648SRichard Henderson 38611ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3862ebe9383cSRichard Henderson { 3863ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3864ebe9383cSRichard Henderson 3865ebe9383cSRichard Henderson nullify_over(ctx); 3866ebe9383cSRichard Henderson 38671ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 38681ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 3869*29dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 3870*29dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3871ebe9383cSRichard Henderson 3872ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3873ebe9383cSRichard Henderson 3874ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3875ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3876ebe9383cSRichard Henderson 38771ca74648SRichard Henderson return nullify_end(ctx); 3878ebe9383cSRichard Henderson } 3879ebe9383cSRichard Henderson 38801ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3881ebe9383cSRichard Henderson { 3882ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3883ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3884ebe9383cSRichard Henderson 3885ebe9383cSRichard Henderson nullify_over(ctx); 3886ebe9383cSRichard Henderson 38871ca74648SRichard Henderson ta = load_frd0(a->r1); 38881ca74648SRichard Henderson tb = load_frd0(a->r2); 3889*29dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 3890*29dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3891ebe9383cSRichard Henderson 3892ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3893ebe9383cSRichard Henderson 3894ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3895ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3896ebe9383cSRichard Henderson 389731234768SRichard Henderson return nullify_end(ctx); 3898ebe9383cSRichard Henderson } 3899ebe9383cSRichard Henderson 39001ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3901ebe9383cSRichard Henderson { 3902eaa3783bSRichard Henderson TCGv_reg t; 3903ebe9383cSRichard Henderson 3904ebe9383cSRichard Henderson nullify_over(ctx); 3905ebe9383cSRichard Henderson 39061ca74648SRichard Henderson t = get_temp(ctx); 3907eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3908ebe9383cSRichard Henderson 39091ca74648SRichard Henderson if (a->y == 1) { 3910ebe9383cSRichard Henderson int mask; 3911ebe9383cSRichard Henderson bool inv = false; 3912ebe9383cSRichard Henderson 39131ca74648SRichard Henderson switch (a->c) { 3914ebe9383cSRichard Henderson case 0: /* simple */ 3915eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3916ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3917ebe9383cSRichard Henderson goto done; 3918ebe9383cSRichard Henderson case 2: /* rej */ 3919ebe9383cSRichard Henderson inv = true; 3920ebe9383cSRichard Henderson /* fallthru */ 3921ebe9383cSRichard Henderson case 1: /* acc */ 3922ebe9383cSRichard Henderson mask = 0x43ff800; 3923ebe9383cSRichard Henderson break; 3924ebe9383cSRichard Henderson case 6: /* rej8 */ 3925ebe9383cSRichard Henderson inv = true; 3926ebe9383cSRichard Henderson /* fallthru */ 3927ebe9383cSRichard Henderson case 5: /* acc8 */ 3928ebe9383cSRichard Henderson mask = 0x43f8000; 3929ebe9383cSRichard Henderson break; 3930ebe9383cSRichard Henderson case 9: /* acc6 */ 3931ebe9383cSRichard Henderson mask = 0x43e0000; 3932ebe9383cSRichard Henderson break; 3933ebe9383cSRichard Henderson case 13: /* acc4 */ 3934ebe9383cSRichard Henderson mask = 0x4380000; 3935ebe9383cSRichard Henderson break; 3936ebe9383cSRichard Henderson case 17: /* acc2 */ 3937ebe9383cSRichard Henderson mask = 0x4200000; 3938ebe9383cSRichard Henderson break; 3939ebe9383cSRichard Henderson default: 39401ca74648SRichard Henderson gen_illegal(ctx); 39411ca74648SRichard Henderson return true; 3942ebe9383cSRichard Henderson } 3943ebe9383cSRichard Henderson if (inv) { 3944eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3945eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3946ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3947ebe9383cSRichard Henderson } else { 3948eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3949ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3950ebe9383cSRichard Henderson } 39511ca74648SRichard Henderson } else { 39521ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 39531ca74648SRichard Henderson 39541ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 39551ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 39561ca74648SRichard Henderson tcg_temp_free(t); 39571ca74648SRichard Henderson } 39581ca74648SRichard Henderson 3959ebe9383cSRichard Henderson done: 396031234768SRichard Henderson return nullify_end(ctx); 3961ebe9383cSRichard Henderson } 3962ebe9383cSRichard Henderson 39631ca74648SRichard Henderson /* 39641ca74648SRichard Henderson * Float class 2 39651ca74648SRichard Henderson */ 39661ca74648SRichard Henderson 39671ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3968ebe9383cSRichard Henderson { 39691ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 39701ca74648SRichard Henderson } 39711ca74648SRichard Henderson 39721ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 39731ca74648SRichard Henderson { 39741ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39751ca74648SRichard Henderson } 39761ca74648SRichard Henderson 39771ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39781ca74648SRichard Henderson { 39791ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39801ca74648SRichard Henderson } 39811ca74648SRichard Henderson 39821ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39831ca74648SRichard Henderson { 39841ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39851ca74648SRichard Henderson } 39861ca74648SRichard Henderson 39871ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39881ca74648SRichard Henderson { 39891ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39901ca74648SRichard Henderson } 39911ca74648SRichard Henderson 39921ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39931ca74648SRichard Henderson { 39941ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39951ca74648SRichard Henderson } 39961ca74648SRichard Henderson 39971ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39981ca74648SRichard Henderson { 39991ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 40001ca74648SRichard Henderson } 40011ca74648SRichard Henderson 40021ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 40031ca74648SRichard Henderson { 40041ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 40051ca74648SRichard Henderson } 40061ca74648SRichard Henderson 40071ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 40081ca74648SRichard Henderson { 40091ca74648SRichard Henderson TCGv_i64 x, y; 4010ebe9383cSRichard Henderson 4011ebe9383cSRichard Henderson nullify_over(ctx); 4012ebe9383cSRichard Henderson 40131ca74648SRichard Henderson x = load_frw0_i64(a->r1); 40141ca74648SRichard Henderson y = load_frw0_i64(a->r2); 40151ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 40161ca74648SRichard Henderson save_frd(a->t, x); 40171ca74648SRichard Henderson tcg_temp_free_i64(x); 40181ca74648SRichard Henderson tcg_temp_free_i64(y); 4019ebe9383cSRichard Henderson 402031234768SRichard Henderson return nullify_end(ctx); 4021ebe9383cSRichard Henderson } 4022ebe9383cSRichard Henderson 4023ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4024ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4025ebe9383cSRichard Henderson { 4026ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4027ebe9383cSRichard Henderson } 4028ebe9383cSRichard Henderson 4029b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4030ebe9383cSRichard Henderson { 4031b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4032b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4033b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4034b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4035b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4036ebe9383cSRichard Henderson 4037ebe9383cSRichard Henderson nullify_over(ctx); 4038ebe9383cSRichard Henderson 4039ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4040ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4041ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4042ebe9383cSRichard Henderson 404331234768SRichard Henderson return nullify_end(ctx); 4044ebe9383cSRichard Henderson } 4045ebe9383cSRichard Henderson 4046b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4047b1e2af57SRichard Henderson { 4048b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4049b1e2af57SRichard Henderson } 4050b1e2af57SRichard Henderson 4051b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4052b1e2af57SRichard Henderson { 4053b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4054b1e2af57SRichard Henderson } 4055b1e2af57SRichard Henderson 4056b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4057b1e2af57SRichard Henderson { 4058b1e2af57SRichard Henderson nullify_over(ctx); 4059b1e2af57SRichard Henderson 4060b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4061b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4062b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4063b1e2af57SRichard Henderson 4064b1e2af57SRichard Henderson return nullify_end(ctx); 4065b1e2af57SRichard Henderson } 4066b1e2af57SRichard Henderson 4067b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4068b1e2af57SRichard Henderson { 4069b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4070b1e2af57SRichard Henderson } 4071b1e2af57SRichard Henderson 4072b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4073b1e2af57SRichard Henderson { 4074b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4075b1e2af57SRichard Henderson } 4076b1e2af57SRichard Henderson 4077c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4078ebe9383cSRichard Henderson { 4079c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4080ebe9383cSRichard Henderson 4081ebe9383cSRichard Henderson nullify_over(ctx); 4082c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4083c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4084c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4085ebe9383cSRichard Henderson 4086c3bad4f8SRichard Henderson if (a->neg) { 4087c3bad4f8SRichard Henderson gen_helper_fmpynfadd_s(x, cpu_env, x, y, z); 4088ebe9383cSRichard Henderson } else { 4089c3bad4f8SRichard Henderson gen_helper_fmpyfadd_s(x, cpu_env, x, y, z); 4090ebe9383cSRichard Henderson } 4091ebe9383cSRichard Henderson 4092c3bad4f8SRichard Henderson tcg_temp_free_i32(y); 4093c3bad4f8SRichard Henderson tcg_temp_free_i32(z); 4094c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 4095c3bad4f8SRichard Henderson tcg_temp_free_i32(x); 409631234768SRichard Henderson return nullify_end(ctx); 4097ebe9383cSRichard Henderson } 4098ebe9383cSRichard Henderson 4099c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4100ebe9383cSRichard Henderson { 4101c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4102ebe9383cSRichard Henderson 4103ebe9383cSRichard Henderson nullify_over(ctx); 4104c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4105c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4106c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4107ebe9383cSRichard Henderson 4108c3bad4f8SRichard Henderson if (a->neg) { 4109c3bad4f8SRichard Henderson gen_helper_fmpynfadd_d(x, cpu_env, x, y, z); 4110ebe9383cSRichard Henderson } else { 4111c3bad4f8SRichard Henderson gen_helper_fmpyfadd_d(x, cpu_env, x, y, z); 4112ebe9383cSRichard Henderson } 4113ebe9383cSRichard Henderson 4114c3bad4f8SRichard Henderson tcg_temp_free_i64(y); 4115c3bad4f8SRichard Henderson tcg_temp_free_i64(z); 4116c3bad4f8SRichard Henderson save_frd(a->t, x); 4117c3bad4f8SRichard Henderson tcg_temp_free_i64(x); 411831234768SRichard Henderson return nullify_end(ctx); 4119ebe9383cSRichard Henderson } 4120ebe9383cSRichard Henderson 412115da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 412215da177bSSven Schnelle { 412315da177bSSven Schnelle qemu_log_mask(LOG_UNIMP, "DIAG opcode ignored\n"); 412415da177bSSven Schnelle cond_free(&ctx->null_cond); 412515da177bSSven Schnelle return true; 412615da177bSSven Schnelle } 412715da177bSSven Schnelle 4128b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 412961766fe9SRichard Henderson { 413051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4131f764718dSRichard Henderson int bound; 413261766fe9SRichard Henderson 413351b061fbSRichard Henderson ctx->cs = cs; 4134494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 41353d68ee7bSRichard Henderson 41363d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 41373d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 41383d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4139ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4140ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4141c301f34eSRichard Henderson #else 4142494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4143494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 41443d68ee7bSRichard Henderson 4145c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4146c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4147c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4148c301f34eSRichard Henderson int32_t diff = cs_base; 4149c301f34eSRichard Henderson 4150c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4151c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4152c301f34eSRichard Henderson #endif 415351b061fbSRichard Henderson ctx->iaoq_n = -1; 4154f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 415561766fe9SRichard Henderson 41563d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 41573d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4158b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 41593d68ee7bSRichard Henderson 416086f8d05fSRichard Henderson ctx->ntempr = 0; 416186f8d05fSRichard Henderson ctx->ntempl = 0; 416286f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 416386f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 416461766fe9SRichard Henderson } 416561766fe9SRichard Henderson 416651b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 416751b061fbSRichard Henderson { 416851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 416961766fe9SRichard Henderson 41703d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 417151b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 417251b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4173494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 417451b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 417551b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4176129e9cc3SRichard Henderson } 417751b061fbSRichard Henderson ctx->null_lab = NULL; 417861766fe9SRichard Henderson } 417961766fe9SRichard Henderson 418051b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 418151b061fbSRichard Henderson { 418251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 418351b061fbSRichard Henderson 418451b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 418551b061fbSRichard Henderson } 418651b061fbSRichard Henderson 418751b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 418851b061fbSRichard Henderson const CPUBreakpoint *bp) 418951b061fbSRichard Henderson { 419051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 419151b061fbSRichard Henderson 419231234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4193c301f34eSRichard Henderson ctx->base.pc_next += 4; 419451b061fbSRichard Henderson return true; 419551b061fbSRichard Henderson } 419651b061fbSRichard Henderson 419751b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 419851b061fbSRichard Henderson { 419951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 420051b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 420151b061fbSRichard Henderson DisasJumpType ret; 420251b061fbSRichard Henderson int i, n; 420351b061fbSRichard Henderson 420451b061fbSRichard Henderson /* Execute one insn. */ 4205ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4206c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 420731234768SRichard Henderson do_page_zero(ctx); 420831234768SRichard Henderson ret = ctx->base.is_jmp; 4209869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4210ba1d0b44SRichard Henderson } else 4211ba1d0b44SRichard Henderson #endif 4212ba1d0b44SRichard Henderson { 421361766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 421461766fe9SRichard Henderson the page permissions for execute. */ 4215d3733cbbSEmilio G. Cota uint32_t insn = translator_ldl(env, ctx->base.pc_next); 421661766fe9SRichard Henderson 421761766fe9SRichard Henderson /* Set up the IA queue for the next insn. 421861766fe9SRichard Henderson This will be overwritten by a branch. */ 421951b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 422051b061fbSRichard Henderson ctx->iaoq_n = -1; 422151b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4222eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 422361766fe9SRichard Henderson } else { 422451b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4225f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 422661766fe9SRichard Henderson } 422761766fe9SRichard Henderson 422851b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 422951b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4230869051eaSRichard Henderson ret = DISAS_NEXT; 4231129e9cc3SRichard Henderson } else { 42321a19da0dSRichard Henderson ctx->insn = insn; 423331274b46SRichard Henderson if (!decode(ctx, insn)) { 423431274b46SRichard Henderson gen_illegal(ctx); 423531274b46SRichard Henderson } 423631234768SRichard Henderson ret = ctx->base.is_jmp; 423751b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4238129e9cc3SRichard Henderson } 423961766fe9SRichard Henderson } 424061766fe9SRichard Henderson 424151b061fbSRichard Henderson /* Free any temporaries allocated. */ 424286f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 424386f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 424486f8d05fSRichard Henderson ctx->tempr[i] = NULL; 424561766fe9SRichard Henderson } 424686f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 424786f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 424886f8d05fSRichard Henderson ctx->templ[i] = NULL; 424986f8d05fSRichard Henderson } 425086f8d05fSRichard Henderson ctx->ntempr = 0; 425186f8d05fSRichard Henderson ctx->ntempl = 0; 425261766fe9SRichard Henderson 42533d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42543d68ee7bSRichard Henderson a priority change within the instruction queue. */ 425551b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4256c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4257c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4258c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4259c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 426051b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 426151b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 426231234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4263129e9cc3SRichard Henderson } else { 426431234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 426561766fe9SRichard Henderson } 4266129e9cc3SRichard Henderson } 426751b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 426851b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4269c301f34eSRichard Henderson ctx->base.pc_next += 4; 427061766fe9SRichard Henderson 4271c5d0aec2SRichard Henderson switch (ret) { 4272c5d0aec2SRichard Henderson case DISAS_NORETURN: 4273c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4274c5d0aec2SRichard Henderson break; 4275c5d0aec2SRichard Henderson 4276c5d0aec2SRichard Henderson case DISAS_NEXT: 4277c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4278c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 427951b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4280eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 428151b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4282c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4283c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4284c301f34eSRichard Henderson #endif 428551b061fbSRichard Henderson nullify_save(ctx); 4286c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4287c5d0aec2SRichard Henderson ? DISAS_EXIT 4288c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 428951b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4290eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 429161766fe9SRichard Henderson } 4292c5d0aec2SRichard Henderson break; 4293c5d0aec2SRichard Henderson 4294c5d0aec2SRichard Henderson default: 4295c5d0aec2SRichard Henderson g_assert_not_reached(); 4296c5d0aec2SRichard Henderson } 429761766fe9SRichard Henderson } 429861766fe9SRichard Henderson 429951b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 430051b061fbSRichard Henderson { 430151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4302e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 430351b061fbSRichard Henderson 4304e1b5a5edSRichard Henderson switch (is_jmp) { 4305869051eaSRichard Henderson case DISAS_NORETURN: 430661766fe9SRichard Henderson break; 430751b061fbSRichard Henderson case DISAS_TOO_MANY: 4308869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4309e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 431051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 431151b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 431251b061fbSRichard Henderson nullify_save(ctx); 431361766fe9SRichard Henderson /* FALLTHRU */ 4314869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 431551b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 431661766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4317c5d0aec2SRichard Henderson } else if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 43187f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 431961766fe9SRichard Henderson } 4320c5d0aec2SRichard Henderson /* FALLTHRU */ 4321c5d0aec2SRichard Henderson case DISAS_EXIT: 4322c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 432361766fe9SRichard Henderson break; 432461766fe9SRichard Henderson default: 432551b061fbSRichard Henderson g_assert_not_reached(); 432661766fe9SRichard Henderson } 432751b061fbSRichard Henderson } 432861766fe9SRichard Henderson 432951b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 433051b061fbSRichard Henderson { 4331c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 433261766fe9SRichard Henderson 4333ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4334ba1d0b44SRichard Henderson switch (pc) { 43357ad439dfSRichard Henderson case 0x00: 433651b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4337ba1d0b44SRichard Henderson return; 43387ad439dfSRichard Henderson case 0xb0: 433951b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4340ba1d0b44SRichard Henderson return; 43417ad439dfSRichard Henderson case 0xe0: 434251b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4343ba1d0b44SRichard Henderson return; 43447ad439dfSRichard Henderson case 0x100: 434551b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4346ba1d0b44SRichard Henderson return; 43477ad439dfSRichard Henderson } 4348ba1d0b44SRichard Henderson #endif 4349ba1d0b44SRichard Henderson 4350ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4351eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 435261766fe9SRichard Henderson } 435351b061fbSRichard Henderson 435451b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 435551b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 435651b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 435751b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 435851b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 435951b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 436051b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 436151b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 436251b061fbSRichard Henderson }; 436351b061fbSRichard Henderson 43648b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) 436551b061fbSRichard Henderson { 436651b061fbSRichard Henderson DisasContext ctx; 43678b86d6d2SRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb, max_insns); 436861766fe9SRichard Henderson } 436961766fe9SRichard Henderson 437061766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 437161766fe9SRichard Henderson target_ulong *data) 437261766fe9SRichard Henderson { 437361766fe9SRichard Henderson env->iaoq_f = data[0]; 437486f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 437561766fe9SRichard Henderson env->iaoq_b = data[1]; 437661766fe9SRichard Henderson } 437761766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 437861766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 437961766fe9SRichard Henderson that the instruction was not nullified. */ 438061766fe9SRichard Henderson env->psw_n = 0; 438161766fe9SRichard Henderson } 4382