xref: /openbmc/qemu/target/hppa/translate.c (revision 2330504ceec94e2cfa1138e5b256b5e1b4a1b444)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
961766fe9SRichard Henderson  * version 2 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2561766fe9SRichard Henderson #include "tcg-op.h"
2661766fe9SRichard Henderson #include "exec/cpu_ldst.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "trace-tcg.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
34eaa3783bSRichard Henderson    we need to redefine all of these.  */
35eaa3783bSRichard Henderson 
36eaa3783bSRichard Henderson #undef TCGv
37eaa3783bSRichard Henderson #undef tcg_temp_new
38eaa3783bSRichard Henderson #undef tcg_global_reg_new
39eaa3783bSRichard Henderson #undef tcg_global_mem_new
40eaa3783bSRichard Henderson #undef tcg_temp_local_new
41eaa3783bSRichard Henderson #undef tcg_temp_free
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i64
47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
49eaa3783bSRichard Henderson #else
50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
51eaa3783bSRichard Henderson #endif
52eaa3783bSRichard Henderson #else
53eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
54eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
55eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i32
56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
57eaa3783bSRichard Henderson #endif
58eaa3783bSRichard Henderson 
59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
60eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
61eaa3783bSRichard Henderson 
62eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
63eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i64
64eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
65eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i64
66eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i64
67eaa3783bSRichard Henderson 
68eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
69eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
76eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
77eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
78eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
79eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
80eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
81eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
82eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
83eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
84eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
86eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
87eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
88eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
89eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
90eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
91eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
92eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
93eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
94eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
95eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
96eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
97eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
98eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
99eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
104eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
105eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
106eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
107eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
108eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
109eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
110eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
127eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
129eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
130eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
131eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
132eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
144eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
146eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i64
147eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i64
148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
149eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
154eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX
155eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
156eaa3783bSRichard Henderson     tcg_gen_trunc_i64_i32(TCGV_PTR_TO_NAT(p), r)
157eaa3783bSRichard Henderson #else
158eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
159eaa3783bSRichard Henderson     tcg_gen_mov_i64(TCGV_PTR_TO_NAT(p), r)
160eaa3783bSRichard Henderson #endif
161eaa3783bSRichard Henderson #else
162eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
163eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
164eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i32
165eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
166eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i32
167eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i32
168eaa3783bSRichard Henderson 
169eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
170eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
171eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
172eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
173eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
174eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
175eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
176eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
177eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
178eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
179eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
180eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
181eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
182eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
183eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
184eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
185eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
186eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
187eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
188eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
189eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
190eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
191eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
192eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
193eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
194eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
195eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
196eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
197eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
198eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
199eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
200eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
201eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
202eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
203eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
204eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
205eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
206eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
207eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
208eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
209eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
210eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
211eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
212eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
213eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
214eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
215eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
216eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
217eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
218eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
219eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
220eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
221eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
222eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
223eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
224eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
225eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
226eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
227eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
228eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
229eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
230eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
231eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
232eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
233eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
234eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
235eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
236eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
237eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
238eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
239eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
240eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
241eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
242eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
243eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
244eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
245eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
246eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i32
247eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i32
248eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
249eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
250eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
251eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
252eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
253eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
254eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX
255eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
256eaa3783bSRichard Henderson     tcg_gen_mov_i32(TCGV_PTR_TO_NAT(p), r)
257eaa3783bSRichard Henderson #else
258eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
259eaa3783bSRichard Henderson     tcg_gen_extu_i32_i64(TCGV_PTR_TO_NAT(p), r)
260eaa3783bSRichard Henderson #endif
261eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
262eaa3783bSRichard Henderson 
26361766fe9SRichard Henderson typedef struct DisasCond {
26461766fe9SRichard Henderson     TCGCond c;
265eaa3783bSRichard Henderson     TCGv_reg a0, a1;
26661766fe9SRichard Henderson     bool a0_is_n;
26761766fe9SRichard Henderson     bool a1_is_0;
26861766fe9SRichard Henderson } DisasCond;
26961766fe9SRichard Henderson 
27061766fe9SRichard Henderson typedef struct DisasContext {
271d01a3625SRichard Henderson     DisasContextBase base;
27261766fe9SRichard Henderson     CPUState *cs;
27361766fe9SRichard Henderson 
274eaa3783bSRichard Henderson     target_ureg iaoq_f;
275eaa3783bSRichard Henderson     target_ureg iaoq_b;
276eaa3783bSRichard Henderson     target_ureg iaoq_n;
277eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
27861766fe9SRichard Henderson 
27986f8d05fSRichard Henderson     int ntempr, ntempl;
2805eecd37aSRichard Henderson     TCGv_reg tempr[8];
28186f8d05fSRichard Henderson     TCGv_tl  templ[4];
28261766fe9SRichard Henderson 
28361766fe9SRichard Henderson     DisasCond null_cond;
28461766fe9SRichard Henderson     TCGLabel *null_lab;
28561766fe9SRichard Henderson 
2861a19da0dSRichard Henderson     uint32_t insn;
287494737b7SRichard Henderson     uint32_t tb_flags;
2883d68ee7bSRichard Henderson     int mmu_idx;
2893d68ee7bSRichard Henderson     int privilege;
29061766fe9SRichard Henderson     bool psw_n_nonzero;
29161766fe9SRichard Henderson } DisasContext;
29261766fe9SRichard Henderson 
293869051eaSRichard Henderson /* Target-specific return values from translate_one, indicating the
294869051eaSRichard Henderson    state of the TB.  Note that DISAS_NEXT indicates that we are not
295869051eaSRichard Henderson    exiting the TB.  */
29661766fe9SRichard Henderson 
29761766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
29861766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
299869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
30061766fe9SRichard Henderson 
30161766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
30261766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
303869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
30461766fe9SRichard Henderson 
305e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
306e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
307e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
308e1b5a5edSRichard Henderson 
30961766fe9SRichard Henderson typedef struct DisasInsn {
31061766fe9SRichard Henderson     uint32_t insn, mask;
311869051eaSRichard Henderson     DisasJumpType (*trans)(DisasContext *ctx, uint32_t insn,
31261766fe9SRichard Henderson                            const struct DisasInsn *f);
313b2167459SRichard Henderson     union {
314eaa3783bSRichard Henderson         void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg);
315eff235ebSPaolo Bonzini         void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32);
316eff235ebSPaolo Bonzini         void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64);
317eff235ebSPaolo Bonzini         void (*wew)(TCGv_i32, TCGv_env, TCGv_i32);
318eff235ebSPaolo Bonzini         void (*ded)(TCGv_i64, TCGv_env, TCGv_i64);
319eff235ebSPaolo Bonzini         void (*wed)(TCGv_i32, TCGv_env, TCGv_i64);
320eff235ebSPaolo Bonzini         void (*dew)(TCGv_i64, TCGv_env, TCGv_i32);
321eff235ebSPaolo Bonzini     } f;
32261766fe9SRichard Henderson } DisasInsn;
32361766fe9SRichard Henderson 
32461766fe9SRichard Henderson /* global register indexes */
325eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
32633423472SRichard Henderson static TCGv_i64 cpu_sr[4];
327494737b7SRichard Henderson static TCGv_i64 cpu_srH;
328eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
329eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
330c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
331c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
332eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
333eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
334eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
335eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
336eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
33761766fe9SRichard Henderson 
33861766fe9SRichard Henderson #include "exec/gen-icount.h"
33961766fe9SRichard Henderson 
34061766fe9SRichard Henderson void hppa_translate_init(void)
34161766fe9SRichard Henderson {
34261766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
34361766fe9SRichard Henderson 
344eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
34561766fe9SRichard Henderson     static const GlobalVar vars[] = {
34635136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
34761766fe9SRichard Henderson         DEF_VAR(psw_n),
34861766fe9SRichard Henderson         DEF_VAR(psw_v),
34961766fe9SRichard Henderson         DEF_VAR(psw_cb),
35061766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
35161766fe9SRichard Henderson         DEF_VAR(iaoq_f),
35261766fe9SRichard Henderson         DEF_VAR(iaoq_b),
35361766fe9SRichard Henderson     };
35461766fe9SRichard Henderson 
35561766fe9SRichard Henderson #undef DEF_VAR
35661766fe9SRichard Henderson 
35761766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
35861766fe9SRichard Henderson     static const char gr_names[32][4] = {
35961766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
36061766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
36161766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
36261766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
36361766fe9SRichard Henderson     };
36433423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
365494737b7SRichard Henderson     static const char sr_names[5][4] = {
366494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
36733423472SRichard Henderson     };
36861766fe9SRichard Henderson 
36961766fe9SRichard Henderson     int i;
37061766fe9SRichard Henderson 
371f764718dSRichard Henderson     cpu_gr[0] = NULL;
37261766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
37361766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(cpu_env,
37461766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
37561766fe9SRichard Henderson                                        gr_names[i]);
37661766fe9SRichard Henderson     }
37733423472SRichard Henderson     for (i = 0; i < 4; i++) {
37833423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(cpu_env,
37933423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
38033423472SRichard Henderson                                            sr_names[i]);
38133423472SRichard Henderson     }
382494737b7SRichard Henderson     cpu_srH = tcg_global_mem_new_i64(cpu_env,
383494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
384494737b7SRichard Henderson                                      sr_names[4]);
38561766fe9SRichard Henderson 
38661766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
38761766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
38861766fe9SRichard Henderson         *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name);
38961766fe9SRichard Henderson     }
390c301f34eSRichard Henderson 
391c301f34eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(cpu_env,
392c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
393c301f34eSRichard Henderson                                         "iasq_f");
394c301f34eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(cpu_env,
395c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
396c301f34eSRichard Henderson                                         "iasq_b");
39761766fe9SRichard Henderson }
39861766fe9SRichard Henderson 
399129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
400129e9cc3SRichard Henderson {
401f764718dSRichard Henderson     return (DisasCond){
402f764718dSRichard Henderson         .c = TCG_COND_NEVER,
403f764718dSRichard Henderson         .a0 = NULL,
404f764718dSRichard Henderson         .a1 = NULL,
405f764718dSRichard Henderson     };
406129e9cc3SRichard Henderson }
407129e9cc3SRichard Henderson 
408129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
409129e9cc3SRichard Henderson {
410f764718dSRichard Henderson     return (DisasCond){
411f764718dSRichard Henderson         .c = TCG_COND_NE,
412f764718dSRichard Henderson         .a0 = cpu_psw_n,
413f764718dSRichard Henderson         .a0_is_n = true,
414f764718dSRichard Henderson         .a1 = NULL,
415f764718dSRichard Henderson         .a1_is_0 = true
416f764718dSRichard Henderson     };
417129e9cc3SRichard Henderson }
418129e9cc3SRichard Henderson 
419eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
420129e9cc3SRichard Henderson {
421f764718dSRichard Henderson     DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true };
422129e9cc3SRichard Henderson 
423129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
424129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
425eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
426129e9cc3SRichard Henderson 
427129e9cc3SRichard Henderson     return r;
428129e9cc3SRichard Henderson }
429129e9cc3SRichard Henderson 
430eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
431129e9cc3SRichard Henderson {
432129e9cc3SRichard Henderson     DisasCond r = { .c = c };
433129e9cc3SRichard Henderson 
434129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
435129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
436eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
437129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
438eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
439129e9cc3SRichard Henderson 
440129e9cc3SRichard Henderson     return r;
441129e9cc3SRichard Henderson }
442129e9cc3SRichard Henderson 
443129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond)
444129e9cc3SRichard Henderson {
445129e9cc3SRichard Henderson     if (cond->a1_is_0) {
446129e9cc3SRichard Henderson         cond->a1_is_0 = false;
447eaa3783bSRichard Henderson         cond->a1 = tcg_const_reg(0);
448129e9cc3SRichard Henderson     }
449129e9cc3SRichard Henderson }
450129e9cc3SRichard Henderson 
451129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
452129e9cc3SRichard Henderson {
453129e9cc3SRichard Henderson     switch (cond->c) {
454129e9cc3SRichard Henderson     default:
455129e9cc3SRichard Henderson         if (!cond->a0_is_n) {
456129e9cc3SRichard Henderson             tcg_temp_free(cond->a0);
457129e9cc3SRichard Henderson         }
458129e9cc3SRichard Henderson         if (!cond->a1_is_0) {
459129e9cc3SRichard Henderson             tcg_temp_free(cond->a1);
460129e9cc3SRichard Henderson         }
461129e9cc3SRichard Henderson         cond->a0_is_n = false;
462129e9cc3SRichard Henderson         cond->a1_is_0 = false;
463f764718dSRichard Henderson         cond->a0 = NULL;
464f764718dSRichard Henderson         cond->a1 = NULL;
465129e9cc3SRichard Henderson         /* fallthru */
466129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
467129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
468129e9cc3SRichard Henderson         break;
469129e9cc3SRichard Henderson     case TCG_COND_NEVER:
470129e9cc3SRichard Henderson         break;
471129e9cc3SRichard Henderson     }
472129e9cc3SRichard Henderson }
473129e9cc3SRichard Henderson 
474eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx)
47561766fe9SRichard Henderson {
47686f8d05fSRichard Henderson     unsigned i = ctx->ntempr++;
47786f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->tempr));
47886f8d05fSRichard Henderson     return ctx->tempr[i] = tcg_temp_new();
47961766fe9SRichard Henderson }
48061766fe9SRichard Henderson 
48186f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
48286f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx)
48386f8d05fSRichard Henderson {
48486f8d05fSRichard Henderson     unsigned i = ctx->ntempl++;
48586f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->templ));
48686f8d05fSRichard Henderson     return ctx->templ[i] = tcg_temp_new_tl();
48786f8d05fSRichard Henderson }
48886f8d05fSRichard Henderson #endif
48986f8d05fSRichard Henderson 
490eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v)
49161766fe9SRichard Henderson {
492eaa3783bSRichard Henderson     TCGv_reg t = get_temp(ctx);
493eaa3783bSRichard Henderson     tcg_gen_movi_reg(t, v);
49461766fe9SRichard Henderson     return t;
49561766fe9SRichard Henderson }
49661766fe9SRichard Henderson 
497eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
49861766fe9SRichard Henderson {
49961766fe9SRichard Henderson     if (reg == 0) {
500eaa3783bSRichard Henderson         TCGv_reg t = get_temp(ctx);
501eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
50261766fe9SRichard Henderson         return t;
50361766fe9SRichard Henderson     } else {
50461766fe9SRichard Henderson         return cpu_gr[reg];
50561766fe9SRichard Henderson     }
50661766fe9SRichard Henderson }
50761766fe9SRichard Henderson 
508eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
50961766fe9SRichard Henderson {
510129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
51161766fe9SRichard Henderson         return get_temp(ctx);
51261766fe9SRichard Henderson     } else {
51361766fe9SRichard Henderson         return cpu_gr[reg];
51461766fe9SRichard Henderson     }
51561766fe9SRichard Henderson }
51661766fe9SRichard Henderson 
517eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
518129e9cc3SRichard Henderson {
519129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
520129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
521eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
522129e9cc3SRichard Henderson                            ctx->null_cond.a1, dest, t);
523129e9cc3SRichard Henderson     } else {
524eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
525129e9cc3SRichard Henderson     }
526129e9cc3SRichard Henderson }
527129e9cc3SRichard Henderson 
528eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
529129e9cc3SRichard Henderson {
530129e9cc3SRichard Henderson     if (reg != 0) {
531129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
532129e9cc3SRichard Henderson     }
533129e9cc3SRichard Henderson }
534129e9cc3SRichard Henderson 
53596d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN
53696d6407fSRichard Henderson # define HI_OFS  0
53796d6407fSRichard Henderson # define LO_OFS  4
53896d6407fSRichard Henderson #else
53996d6407fSRichard Henderson # define HI_OFS  4
54096d6407fSRichard Henderson # define LO_OFS  0
54196d6407fSRichard Henderson #endif
54296d6407fSRichard Henderson 
54396d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
54496d6407fSRichard Henderson {
54596d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
54696d6407fSRichard Henderson     tcg_gen_ld_i32(ret, cpu_env,
54796d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
54896d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
54996d6407fSRichard Henderson     return ret;
55096d6407fSRichard Henderson }
55196d6407fSRichard Henderson 
552ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
553ebe9383cSRichard Henderson {
554ebe9383cSRichard Henderson     if (rt == 0) {
555ebe9383cSRichard Henderson         return tcg_const_i32(0);
556ebe9383cSRichard Henderson     } else {
557ebe9383cSRichard Henderson         return load_frw_i32(rt);
558ebe9383cSRichard Henderson     }
559ebe9383cSRichard Henderson }
560ebe9383cSRichard Henderson 
561ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
562ebe9383cSRichard Henderson {
563ebe9383cSRichard Henderson     if (rt == 0) {
564ebe9383cSRichard Henderson         return tcg_const_i64(0);
565ebe9383cSRichard Henderson     } else {
566ebe9383cSRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
567ebe9383cSRichard Henderson         tcg_gen_ld32u_i64(ret, cpu_env,
568ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
569ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
570ebe9383cSRichard Henderson         return ret;
571ebe9383cSRichard Henderson     }
572ebe9383cSRichard Henderson }
573ebe9383cSRichard Henderson 
57496d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
57596d6407fSRichard Henderson {
57696d6407fSRichard Henderson     tcg_gen_st_i32(val, cpu_env,
57796d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
57896d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
57996d6407fSRichard Henderson }
58096d6407fSRichard Henderson 
58196d6407fSRichard Henderson #undef HI_OFS
58296d6407fSRichard Henderson #undef LO_OFS
58396d6407fSRichard Henderson 
58496d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
58596d6407fSRichard Henderson {
58696d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
58796d6407fSRichard Henderson     tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt]));
58896d6407fSRichard Henderson     return ret;
58996d6407fSRichard Henderson }
59096d6407fSRichard Henderson 
591ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
592ebe9383cSRichard Henderson {
593ebe9383cSRichard Henderson     if (rt == 0) {
594ebe9383cSRichard Henderson         return tcg_const_i64(0);
595ebe9383cSRichard Henderson     } else {
596ebe9383cSRichard Henderson         return load_frd(rt);
597ebe9383cSRichard Henderson     }
598ebe9383cSRichard Henderson }
599ebe9383cSRichard Henderson 
60096d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
60196d6407fSRichard Henderson {
60296d6407fSRichard Henderson     tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt]));
60396d6407fSRichard Henderson }
60496d6407fSRichard Henderson 
60533423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
60633423472SRichard Henderson {
60733423472SRichard Henderson #ifdef CONFIG_USER_ONLY
60833423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
60933423472SRichard Henderson #else
61033423472SRichard Henderson     if (reg < 4) {
61133423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
612494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
613494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
61433423472SRichard Henderson     } else {
61533423472SRichard Henderson         tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg]));
61633423472SRichard Henderson     }
61733423472SRichard Henderson #endif
61833423472SRichard Henderson }
61933423472SRichard Henderson 
620129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
621129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
622129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
623129e9cc3SRichard Henderson {
624129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
625129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
626129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
627129e9cc3SRichard Henderson 
628129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
629129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
630129e9cc3SRichard Henderson 
631129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
632129e9cc3SRichard Henderson         if (ctx->null_cond.a0_is_n) {
633129e9cc3SRichard Henderson             ctx->null_cond.a0_is_n = false;
634129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
635eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
636129e9cc3SRichard Henderson         }
637129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
638129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
639129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
640129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
641129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
642eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
643129e9cc3SRichard Henderson         }
644129e9cc3SRichard Henderson 
645eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
646129e9cc3SRichard Henderson                           ctx->null_cond.a1, ctx->null_lab);
647129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
648129e9cc3SRichard Henderson     }
649129e9cc3SRichard Henderson }
650129e9cc3SRichard Henderson 
651129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
652129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
653129e9cc3SRichard Henderson {
654129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
655129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
656eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
657129e9cc3SRichard Henderson         }
658129e9cc3SRichard Henderson         return;
659129e9cc3SRichard Henderson     }
660129e9cc3SRichard Henderson     if (!ctx->null_cond.a0_is_n) {
661129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
662eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
663129e9cc3SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1);
664129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
665129e9cc3SRichard Henderson     }
666129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
667129e9cc3SRichard Henderson }
668129e9cc3SRichard Henderson 
669129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
670129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
671129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
672129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
673129e9cc3SRichard Henderson {
674129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
675eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
676129e9cc3SRichard Henderson     }
677129e9cc3SRichard Henderson }
678129e9cc3SRichard Henderson 
679129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
680129e9cc3SRichard Henderson    This is the pair to nullify_over.  */
681869051eaSRichard Henderson static DisasJumpType nullify_end(DisasContext *ctx, DisasJumpType status)
682129e9cc3SRichard Henderson {
683129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
684129e9cc3SRichard Henderson 
685f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
686f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
687f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
688f49b3537SRichard Henderson 
689129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
690129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
691129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
692129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
693129e9cc3SRichard Henderson         return status;
694129e9cc3SRichard Henderson     }
695129e9cc3SRichard Henderson     ctx->null_lab = NULL;
696129e9cc3SRichard Henderson 
697129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
698129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
699129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
700129e9cc3SRichard Henderson         gen_set_label(null_lab);
701129e9cc3SRichard Henderson     } else {
702129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
703129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
704129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
705129e9cc3SRichard Henderson            label we have the proper value in place.  */
706129e9cc3SRichard Henderson         nullify_save(ctx);
707129e9cc3SRichard Henderson         gen_set_label(null_lab);
708129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
709129e9cc3SRichard Henderson     }
710869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
711869051eaSRichard Henderson         status = DISAS_NEXT;
712129e9cc3SRichard Henderson     }
713129e9cc3SRichard Henderson     return status;
714129e9cc3SRichard Henderson }
715129e9cc3SRichard Henderson 
716eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
71761766fe9SRichard Henderson {
71861766fe9SRichard Henderson     if (unlikely(ival == -1)) {
719eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
72061766fe9SRichard Henderson     } else {
721eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
72261766fe9SRichard Henderson     }
72361766fe9SRichard Henderson }
72461766fe9SRichard Henderson 
725eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
72661766fe9SRichard Henderson {
72761766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
72861766fe9SRichard Henderson }
72961766fe9SRichard Henderson 
73061766fe9SRichard Henderson static void gen_excp_1(int exception)
73161766fe9SRichard Henderson {
73261766fe9SRichard Henderson     TCGv_i32 t = tcg_const_i32(exception);
73361766fe9SRichard Henderson     gen_helper_excp(cpu_env, t);
73461766fe9SRichard Henderson     tcg_temp_free_i32(t);
73561766fe9SRichard Henderson }
73661766fe9SRichard Henderson 
737869051eaSRichard Henderson static DisasJumpType gen_excp(DisasContext *ctx, int exception)
73861766fe9SRichard Henderson {
73961766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
74061766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
741129e9cc3SRichard Henderson     nullify_save(ctx);
74261766fe9SRichard Henderson     gen_excp_1(exception);
743869051eaSRichard Henderson     return DISAS_NORETURN;
74461766fe9SRichard Henderson }
74561766fe9SRichard Henderson 
7461a19da0dSRichard Henderson static DisasJumpType gen_excp_iir(DisasContext *ctx, int exc)
7471a19da0dSRichard Henderson {
7481a19da0dSRichard Henderson     TCGv_reg tmp = tcg_const_reg(ctx->insn);
7491a19da0dSRichard Henderson     tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR]));
7501a19da0dSRichard Henderson     tcg_temp_free(tmp);
7511a19da0dSRichard Henderson     return gen_excp(ctx, exc);
7521a19da0dSRichard Henderson }
7531a19da0dSRichard Henderson 
754869051eaSRichard Henderson static DisasJumpType gen_illegal(DisasContext *ctx)
75561766fe9SRichard Henderson {
756129e9cc3SRichard Henderson     nullify_over(ctx);
7571a19da0dSRichard Henderson     return nullify_end(ctx, gen_excp_iir(ctx, EXCP_ILL));
75861766fe9SRichard Henderson }
75961766fe9SRichard Henderson 
760e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP)                               \
761e1b5a5edSRichard Henderson     do {                                                          \
762e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {                                \
763e1b5a5edSRichard Henderson             nullify_over(ctx);                                    \
7641a19da0dSRichard Henderson             return nullify_end(ctx, gen_excp_iir(ctx, EXCP));     \
765e1b5a5edSRichard Henderson         }                                                         \
766e1b5a5edSRichard Henderson     } while (0)
767e1b5a5edSRichard Henderson 
768eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
76961766fe9SRichard Henderson {
77061766fe9SRichard Henderson     /* Suppress goto_tb in the case of single-steping and IO.  */
771c5a49c63SEmilio G. Cota     if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) || ctx->base.singlestep_enabled) {
77261766fe9SRichard Henderson         return false;
77361766fe9SRichard Henderson     }
77461766fe9SRichard Henderson     return true;
77561766fe9SRichard Henderson }
77661766fe9SRichard Henderson 
777129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
778129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
779129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
780129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
781129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
782129e9cc3SRichard Henderson {
783129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
784129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
785129e9cc3SRichard Henderson }
786129e9cc3SRichard Henderson 
78761766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
788eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
78961766fe9SRichard Henderson {
79061766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
79161766fe9SRichard Henderson         tcg_gen_goto_tb(which);
792eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
793eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
794d01a3625SRichard Henderson         tcg_gen_exit_tb((uintptr_t)ctx->base.tb + which);
79561766fe9SRichard Henderson     } else {
79661766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
79761766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
798d01a3625SRichard Henderson         if (ctx->base.singlestep_enabled) {
79961766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
80061766fe9SRichard Henderson         } else {
8017f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
80261766fe9SRichard Henderson         }
80361766fe9SRichard Henderson     }
80461766fe9SRichard Henderson }
80561766fe9SRichard Henderson 
806b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign,
807b2167459SRichard Henderson    with the rest of the field becoming the least significant bits.  */
808eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len)
809b2167459SRichard Henderson {
810eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)extract32(val, pos, 1);
811b2167459SRichard Henderson     x = (x << (len - 1)) | extract32(val, pos + 1, len - 1);
812b2167459SRichard Henderson     return x;
813b2167459SRichard Henderson }
814b2167459SRichard Henderson 
815ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn)
816ebe9383cSRichard Henderson {
817ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 6, 1);
818ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 0, 5);
819ebe9383cSRichard Henderson     return r1 * 32 + r0;
820ebe9383cSRichard Henderson }
821ebe9383cSRichard Henderson 
822ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn)
823ebe9383cSRichard Henderson {
824ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 7, 1);
825ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 21, 5);
826ebe9383cSRichard Henderson     return r1 * 32 + r0;
827ebe9383cSRichard Henderson }
828ebe9383cSRichard Henderson 
829ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn)
830ebe9383cSRichard Henderson {
831ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 12, 1);
832ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 16, 5);
833ebe9383cSRichard Henderson     return r1 * 32 + r0;
834ebe9383cSRichard Henderson }
835ebe9383cSRichard Henderson 
836ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn)
837ebe9383cSRichard Henderson {
838ebe9383cSRichard Henderson     unsigned r2 = extract32(insn, 8, 1);
839ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 13, 3);
840ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 9, 2);
841ebe9383cSRichard Henderson     return r2 * 32 + r1 * 4 + r0;
842ebe9383cSRichard Henderson }
843ebe9383cSRichard Henderson 
84433423472SRichard Henderson static unsigned assemble_sr3(uint32_t insn)
84533423472SRichard Henderson {
84633423472SRichard Henderson     unsigned s2 = extract32(insn, 13, 1);
84733423472SRichard Henderson     unsigned s0 = extract32(insn, 14, 2);
84833423472SRichard Henderson     return s2 * 4 + s0;
84933423472SRichard Henderson }
85033423472SRichard Henderson 
851eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn)
85298cd9ca7SRichard Henderson {
853eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
85498cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
85598cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
85698cd9ca7SRichard Henderson     return x;
85798cd9ca7SRichard Henderson }
85898cd9ca7SRichard Henderson 
859eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn)
860b2167459SRichard Henderson {
861b2167459SRichard Henderson     /* Take the name from PA2.0, which produces a 16-bit number
862b2167459SRichard Henderson        only with wide mode; otherwise a 14-bit number.  Since we don't
863b2167459SRichard Henderson        implement wide mode, this is always the 14-bit number.  */
864b2167459SRichard Henderson     return low_sextract(insn, 0, 14);
865b2167459SRichard Henderson }
866b2167459SRichard Henderson 
867eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn)
86896d6407fSRichard Henderson {
86996d6407fSRichard Henderson     /* Take the name from PA2.0, which produces a 14-bit shifted number
87096d6407fSRichard Henderson        only with wide mode; otherwise a 12-bit shifted number.  Since we
87196d6407fSRichard Henderson        don't implement wide mode, this is always the 12-bit number.  */
872eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
87396d6407fSRichard Henderson     x = (x << 11) | extract32(insn, 2, 11);
87496d6407fSRichard Henderson     return x << 2;
87596d6407fSRichard Henderson }
87696d6407fSRichard Henderson 
877eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn)
87898cd9ca7SRichard Henderson {
879eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
88098cd9ca7SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
88198cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
88298cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
88398cd9ca7SRichard Henderson     return x << 2;
88498cd9ca7SRichard Henderson }
88598cd9ca7SRichard Henderson 
886eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn)
887b2167459SRichard Henderson {
888eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
889b2167459SRichard Henderson     x = (x << 11) | extract32(insn, 1, 11);
890b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 14, 2);
891b2167459SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
892b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 12, 2);
893b2167459SRichard Henderson     return x << 11;
894b2167459SRichard Henderson }
895b2167459SRichard Henderson 
896eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn)
89798cd9ca7SRichard Henderson {
898eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
89998cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 16, 10);
90098cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
90198cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
90298cd9ca7SRichard Henderson     return x << 2;
90398cd9ca7SRichard Henderson }
90498cd9ca7SRichard Henderson 
905b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of
906b2167459SRichard Henderson    the conditions, without describing their exact implementation.  The
907b2167459SRichard Henderson    interpretations do not stand up well when considering ADD,C and SUB,B.
908b2167459SRichard Henderson    However, considering the Addition, Subtraction and Logical conditions
909b2167459SRichard Henderson    as a whole it would appear that these relations are similar to what
910b2167459SRichard Henderson    a traditional NZCV set of flags would produce.  */
911b2167459SRichard Henderson 
912eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
913eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
914b2167459SRichard Henderson {
915b2167459SRichard Henderson     DisasCond cond;
916eaa3783bSRichard Henderson     TCGv_reg tmp;
917b2167459SRichard Henderson 
918b2167459SRichard Henderson     switch (cf >> 1) {
919b2167459SRichard Henderson     case 0: /* Never / TR */
920b2167459SRichard Henderson         cond = cond_make_f();
921b2167459SRichard Henderson         break;
922b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
923b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
924b2167459SRichard Henderson         break;
925b2167459SRichard Henderson     case 2: /* < / >=        (N / !N) */
926b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, res);
927b2167459SRichard Henderson         break;
928b2167459SRichard Henderson     case 3: /* <= / >        (N | Z / !N & !Z) */
929b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LE, res);
930b2167459SRichard Henderson         break;
931b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
932b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
933b2167459SRichard Henderson         break;
934b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
935b2167459SRichard Henderson         tmp = tcg_temp_new();
936eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
937eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
938b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, tmp);
939b2167459SRichard Henderson         tcg_temp_free(tmp);
940b2167459SRichard Henderson         break;
941b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
942b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
943b2167459SRichard Henderson         break;
944b2167459SRichard Henderson     case 7: /* OD / EV */
945b2167459SRichard Henderson         tmp = tcg_temp_new();
946eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
947b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
948b2167459SRichard Henderson         tcg_temp_free(tmp);
949b2167459SRichard Henderson         break;
950b2167459SRichard Henderson     default:
951b2167459SRichard Henderson         g_assert_not_reached();
952b2167459SRichard Henderson     }
953b2167459SRichard Henderson     if (cf & 1) {
954b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
955b2167459SRichard Henderson     }
956b2167459SRichard Henderson 
957b2167459SRichard Henderson     return cond;
958b2167459SRichard Henderson }
959b2167459SRichard Henderson 
960b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
961b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
962b2167459SRichard Henderson    deleted as unused.  */
963b2167459SRichard Henderson 
964eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
965eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
966b2167459SRichard Henderson {
967b2167459SRichard Henderson     DisasCond cond;
968b2167459SRichard Henderson 
969b2167459SRichard Henderson     switch (cf >> 1) {
970b2167459SRichard Henderson     case 1: /* = / <> */
971b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
972b2167459SRichard Henderson         break;
973b2167459SRichard Henderson     case 2: /* < / >= */
974b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
975b2167459SRichard Henderson         break;
976b2167459SRichard Henderson     case 3: /* <= / > */
977b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
978b2167459SRichard Henderson         break;
979b2167459SRichard Henderson     case 4: /* << / >>= */
980b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
981b2167459SRichard Henderson         break;
982b2167459SRichard Henderson     case 5: /* <<= / >> */
983b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
984b2167459SRichard Henderson         break;
985b2167459SRichard Henderson     default:
986b2167459SRichard Henderson         return do_cond(cf, res, sv, sv);
987b2167459SRichard Henderson     }
988b2167459SRichard Henderson     if (cf & 1) {
989b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
990b2167459SRichard Henderson     }
991b2167459SRichard Henderson 
992b2167459SRichard Henderson     return cond;
993b2167459SRichard Henderson }
994b2167459SRichard Henderson 
995b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not
996b2167459SRichard Henderson    computed, and use of them is undefined.  */
997b2167459SRichard Henderson 
998eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
999b2167459SRichard Henderson {
1000b2167459SRichard Henderson     switch (cf >> 1) {
1001b2167459SRichard Henderson     case 4: case 5: case 6:
1002b2167459SRichard Henderson         cf &= 1;
1003b2167459SRichard Henderson         break;
1004b2167459SRichard Henderson     }
1005b2167459SRichard Henderson     return do_cond(cf, res, res, res);
1006b2167459SRichard Henderson }
1007b2167459SRichard Henderson 
100898cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
100998cd9ca7SRichard Henderson 
1010eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
101198cd9ca7SRichard Henderson {
101298cd9ca7SRichard Henderson     unsigned c, f;
101398cd9ca7SRichard Henderson 
101498cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
101598cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
101698cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
101798cd9ca7SRichard Henderson     c = orig & 3;
101898cd9ca7SRichard Henderson     if (c == 3) {
101998cd9ca7SRichard Henderson         c = 7;
102098cd9ca7SRichard Henderson     }
102198cd9ca7SRichard Henderson     f = (orig & 4) / 4;
102298cd9ca7SRichard Henderson 
102398cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
102498cd9ca7SRichard Henderson }
102598cd9ca7SRichard Henderson 
1026b2167459SRichard Henderson /* Similar, but for unit conditions.  */
1027b2167459SRichard Henderson 
1028eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
1029eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
1030b2167459SRichard Henderson {
1031b2167459SRichard Henderson     DisasCond cond;
1032eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1033b2167459SRichard Henderson 
1034b2167459SRichard Henderson     if (cf & 8) {
1035b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1036b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1037b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1038b2167459SRichard Henderson          */
1039b2167459SRichard Henderson         cb = tcg_temp_new();
1040b2167459SRichard Henderson         tmp = tcg_temp_new();
1041eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1042eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1043eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1044eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1045b2167459SRichard Henderson         tcg_temp_free(tmp);
1046b2167459SRichard Henderson     }
1047b2167459SRichard Henderson 
1048b2167459SRichard Henderson     switch (cf >> 1) {
1049b2167459SRichard Henderson     case 0: /* never / TR */
1050b2167459SRichard Henderson     case 1: /* undefined */
1051b2167459SRichard Henderson     case 5: /* undefined */
1052b2167459SRichard Henderson         cond = cond_make_f();
1053b2167459SRichard Henderson         break;
1054b2167459SRichard Henderson 
1055b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1056b2167459SRichard Henderson         /* See hasless(v,1) from
1057b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1058b2167459SRichard Henderson          */
1059b2167459SRichard Henderson         tmp = tcg_temp_new();
1060eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1061eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1062eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1063b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1064b2167459SRichard Henderson         tcg_temp_free(tmp);
1065b2167459SRichard Henderson         break;
1066b2167459SRichard Henderson 
1067b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1068b2167459SRichard Henderson         tmp = tcg_temp_new();
1069eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1070eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1071eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1072b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1073b2167459SRichard Henderson         tcg_temp_free(tmp);
1074b2167459SRichard Henderson         break;
1075b2167459SRichard Henderson 
1076b2167459SRichard Henderson     case 4: /* SDC / NDC */
1077eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1078b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1079b2167459SRichard Henderson         break;
1080b2167459SRichard Henderson 
1081b2167459SRichard Henderson     case 6: /* SBC / NBC */
1082eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1083b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1084b2167459SRichard Henderson         break;
1085b2167459SRichard Henderson 
1086b2167459SRichard Henderson     case 7: /* SHC / NHC */
1087eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1088b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1089b2167459SRichard Henderson         break;
1090b2167459SRichard Henderson 
1091b2167459SRichard Henderson     default:
1092b2167459SRichard Henderson         g_assert_not_reached();
1093b2167459SRichard Henderson     }
1094b2167459SRichard Henderson     if (cf & 8) {
1095b2167459SRichard Henderson         tcg_temp_free(cb);
1096b2167459SRichard Henderson     }
1097b2167459SRichard Henderson     if (cf & 1) {
1098b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1099b2167459SRichard Henderson     }
1100b2167459SRichard Henderson 
1101b2167459SRichard Henderson     return cond;
1102b2167459SRichard Henderson }
1103b2167459SRichard Henderson 
1104b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1105eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1106eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1107b2167459SRichard Henderson {
1108eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1109eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1110b2167459SRichard Henderson 
1111eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1112eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1113eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1114b2167459SRichard Henderson     tcg_temp_free(tmp);
1115b2167459SRichard Henderson 
1116b2167459SRichard Henderson     return sv;
1117b2167459SRichard Henderson }
1118b2167459SRichard Henderson 
1119b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1120eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1121eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1122b2167459SRichard Henderson {
1123eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1124eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1125b2167459SRichard Henderson 
1126eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1127eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1128eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1129b2167459SRichard Henderson     tcg_temp_free(tmp);
1130b2167459SRichard Henderson 
1131b2167459SRichard Henderson     return sv;
1132b2167459SRichard Henderson }
1133b2167459SRichard Henderson 
1134eaa3783bSRichard Henderson static DisasJumpType do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1135eaa3783bSRichard Henderson                             TCGv_reg in2, unsigned shift, bool is_l,
1136eaa3783bSRichard Henderson                             bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1137b2167459SRichard Henderson {
1138eaa3783bSRichard Henderson     TCGv_reg dest, cb, cb_msb, sv, tmp;
1139b2167459SRichard Henderson     unsigned c = cf >> 1;
1140b2167459SRichard Henderson     DisasCond cond;
1141b2167459SRichard Henderson 
1142b2167459SRichard Henderson     dest = tcg_temp_new();
1143f764718dSRichard Henderson     cb = NULL;
1144f764718dSRichard Henderson     cb_msb = NULL;
1145b2167459SRichard Henderson 
1146b2167459SRichard Henderson     if (shift) {
1147b2167459SRichard Henderson         tmp = get_temp(ctx);
1148eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1149b2167459SRichard Henderson         in1 = tmp;
1150b2167459SRichard Henderson     }
1151b2167459SRichard Henderson 
1152b2167459SRichard Henderson     if (!is_l || c == 4 || c == 5) {
1153eaa3783bSRichard Henderson         TCGv_reg zero = tcg_const_reg(0);
1154b2167459SRichard Henderson         cb_msb = get_temp(ctx);
1155eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1156b2167459SRichard Henderson         if (is_c) {
1157eaa3783bSRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero);
1158b2167459SRichard Henderson         }
1159b2167459SRichard Henderson         tcg_temp_free(zero);
1160b2167459SRichard Henderson         if (!is_l) {
1161b2167459SRichard Henderson             cb = get_temp(ctx);
1162eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, in1, in2);
1163eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, cb, dest);
1164b2167459SRichard Henderson         }
1165b2167459SRichard Henderson     } else {
1166eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1167b2167459SRichard Henderson         if (is_c) {
1168eaa3783bSRichard Henderson             tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb);
1169b2167459SRichard Henderson         }
1170b2167459SRichard Henderson     }
1171b2167459SRichard Henderson 
1172b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1173f764718dSRichard Henderson     sv = NULL;
1174b2167459SRichard Henderson     if (is_tsv || c == 6) {
1175b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1176b2167459SRichard Henderson         if (is_tsv) {
1177b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1178b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1179b2167459SRichard Henderson         }
1180b2167459SRichard Henderson     }
1181b2167459SRichard Henderson 
1182b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1183b2167459SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
1184b2167459SRichard Henderson     if (is_tc) {
1185b2167459SRichard Henderson         cond_prep(&cond);
1186b2167459SRichard Henderson         tmp = tcg_temp_new();
1187eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1188b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1189b2167459SRichard Henderson         tcg_temp_free(tmp);
1190b2167459SRichard Henderson     }
1191b2167459SRichard Henderson 
1192b2167459SRichard Henderson     /* Write back the result.  */
1193b2167459SRichard Henderson     if (!is_l) {
1194b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1195b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1196b2167459SRichard Henderson     }
1197b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1198b2167459SRichard Henderson     tcg_temp_free(dest);
1199b2167459SRichard Henderson 
1200b2167459SRichard Henderson     /* Install the new nullification.  */
1201b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1202b2167459SRichard Henderson     ctx->null_cond = cond;
1203869051eaSRichard Henderson     return DISAS_NEXT;
1204b2167459SRichard Henderson }
1205b2167459SRichard Henderson 
1206eaa3783bSRichard Henderson static DisasJumpType do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1207eaa3783bSRichard Henderson                             TCGv_reg in2, bool is_tsv, bool is_b,
1208eaa3783bSRichard Henderson                             bool is_tc, unsigned cf)
1209b2167459SRichard Henderson {
1210eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1211b2167459SRichard Henderson     unsigned c = cf >> 1;
1212b2167459SRichard Henderson     DisasCond cond;
1213b2167459SRichard Henderson 
1214b2167459SRichard Henderson     dest = tcg_temp_new();
1215b2167459SRichard Henderson     cb = tcg_temp_new();
1216b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1217b2167459SRichard Henderson 
1218eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
1219b2167459SRichard Henderson     if (is_b) {
1220b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1221eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1222eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero);
1223eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1224eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1225eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1226b2167459SRichard Henderson     } else {
1227b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1228b2167459SRichard Henderson            operations by seeding the high word with 1 and subtracting.  */
1229eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 1);
1230eaa3783bSRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero);
1231eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1232eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1233b2167459SRichard Henderson     }
1234b2167459SRichard Henderson     tcg_temp_free(zero);
1235b2167459SRichard Henderson 
1236b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1237f764718dSRichard Henderson     sv = NULL;
1238b2167459SRichard Henderson     if (is_tsv || c == 6) {
1239b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1240b2167459SRichard Henderson         if (is_tsv) {
1241b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1242b2167459SRichard Henderson         }
1243b2167459SRichard Henderson     }
1244b2167459SRichard Henderson 
1245b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1246b2167459SRichard Henderson     if (!is_b) {
1247b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1248b2167459SRichard Henderson     } else {
1249b2167459SRichard Henderson         cond = do_cond(cf, dest, cb_msb, sv);
1250b2167459SRichard Henderson     }
1251b2167459SRichard Henderson 
1252b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1253b2167459SRichard Henderson     if (is_tc) {
1254b2167459SRichard Henderson         cond_prep(&cond);
1255b2167459SRichard Henderson         tmp = tcg_temp_new();
1256eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1257b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1258b2167459SRichard Henderson         tcg_temp_free(tmp);
1259b2167459SRichard Henderson     }
1260b2167459SRichard Henderson 
1261b2167459SRichard Henderson     /* Write back the result.  */
1262b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1263b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1264b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1265b2167459SRichard Henderson     tcg_temp_free(dest);
1266b2167459SRichard Henderson 
1267b2167459SRichard Henderson     /* Install the new nullification.  */
1268b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1269b2167459SRichard Henderson     ctx->null_cond = cond;
1270869051eaSRichard Henderson     return DISAS_NEXT;
1271b2167459SRichard Henderson }
1272b2167459SRichard Henderson 
1273eaa3783bSRichard Henderson static DisasJumpType do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1274eaa3783bSRichard Henderson                                TCGv_reg in2, unsigned cf)
1275b2167459SRichard Henderson {
1276eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1277b2167459SRichard Henderson     DisasCond cond;
1278b2167459SRichard Henderson 
1279b2167459SRichard Henderson     dest = tcg_temp_new();
1280eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1281b2167459SRichard Henderson 
1282b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1283f764718dSRichard Henderson     sv = NULL;
1284b2167459SRichard Henderson     if ((cf >> 1) == 6) {
1285b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1286b2167459SRichard Henderson     }
1287b2167459SRichard Henderson 
1288b2167459SRichard Henderson     /* Form the condition for the compare.  */
1289b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1290b2167459SRichard Henderson 
1291b2167459SRichard Henderson     /* Clear.  */
1292eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1293b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1294b2167459SRichard Henderson     tcg_temp_free(dest);
1295b2167459SRichard Henderson 
1296b2167459SRichard Henderson     /* Install the new nullification.  */
1297b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1298b2167459SRichard Henderson     ctx->null_cond = cond;
1299869051eaSRichard Henderson     return DISAS_NEXT;
1300b2167459SRichard Henderson }
1301b2167459SRichard Henderson 
1302eaa3783bSRichard Henderson static DisasJumpType do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1303eaa3783bSRichard Henderson                             TCGv_reg in2, unsigned cf,
1304eaa3783bSRichard Henderson                             void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1305b2167459SRichard Henderson {
1306eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1307b2167459SRichard Henderson 
1308b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1309b2167459SRichard Henderson     fn(dest, in1, in2);
1310b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1311b2167459SRichard Henderson 
1312b2167459SRichard Henderson     /* Install the new nullification.  */
1313b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1314b2167459SRichard Henderson     if (cf) {
1315b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1316b2167459SRichard Henderson     }
1317869051eaSRichard Henderson     return DISAS_NEXT;
1318b2167459SRichard Henderson }
1319b2167459SRichard Henderson 
1320eaa3783bSRichard Henderson static DisasJumpType do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1321eaa3783bSRichard Henderson                              TCGv_reg in2, unsigned cf, bool is_tc,
1322eaa3783bSRichard Henderson                              void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1323b2167459SRichard Henderson {
1324eaa3783bSRichard Henderson     TCGv_reg dest;
1325b2167459SRichard Henderson     DisasCond cond;
1326b2167459SRichard Henderson 
1327b2167459SRichard Henderson     if (cf == 0) {
1328b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1329b2167459SRichard Henderson         fn(dest, in1, in2);
1330b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1331b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1332b2167459SRichard Henderson     } else {
1333b2167459SRichard Henderson         dest = tcg_temp_new();
1334b2167459SRichard Henderson         fn(dest, in1, in2);
1335b2167459SRichard Henderson 
1336b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1337b2167459SRichard Henderson 
1338b2167459SRichard Henderson         if (is_tc) {
1339eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1340b2167459SRichard Henderson             cond_prep(&cond);
1341eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1342b2167459SRichard Henderson             gen_helper_tcond(cpu_env, tmp);
1343b2167459SRichard Henderson             tcg_temp_free(tmp);
1344b2167459SRichard Henderson         }
1345b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1346b2167459SRichard Henderson 
1347b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1348b2167459SRichard Henderson         ctx->null_cond = cond;
1349b2167459SRichard Henderson     }
1350869051eaSRichard Henderson     return DISAS_NEXT;
1351b2167459SRichard Henderson }
1352b2167459SRichard Henderson 
135386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
13548d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
13558d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
13568d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
13578d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
135886f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
135986f8d05fSRichard Henderson {
136086f8d05fSRichard Henderson     TCGv_ptr ptr;
136186f8d05fSRichard Henderson     TCGv_reg tmp;
136286f8d05fSRichard Henderson     TCGv_i64 spc;
136386f8d05fSRichard Henderson 
136486f8d05fSRichard Henderson     if (sp != 0) {
13658d6ae7fbSRichard Henderson         if (sp < 0) {
13668d6ae7fbSRichard Henderson             sp = ~sp;
13678d6ae7fbSRichard Henderson         }
13688d6ae7fbSRichard Henderson         spc = get_temp_tl(ctx);
13698d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
13708d6ae7fbSRichard Henderson         return spc;
137186f8d05fSRichard Henderson     }
1372494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1373494737b7SRichard Henderson         return cpu_srH;
1374494737b7SRichard Henderson     }
137586f8d05fSRichard Henderson 
137686f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
137786f8d05fSRichard Henderson     tmp = tcg_temp_new();
137886f8d05fSRichard Henderson     spc = get_temp_tl(ctx);
137986f8d05fSRichard Henderson 
138086f8d05fSRichard Henderson     tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5);
138186f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
138286f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
138386f8d05fSRichard Henderson     tcg_temp_free(tmp);
138486f8d05fSRichard Henderson 
138586f8d05fSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, cpu_env);
138686f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
138786f8d05fSRichard Henderson     tcg_temp_free_ptr(ptr);
138886f8d05fSRichard Henderson 
138986f8d05fSRichard Henderson     return spc;
139086f8d05fSRichard Henderson }
139186f8d05fSRichard Henderson #endif
139286f8d05fSRichard Henderson 
139386f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
139486f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
139586f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
139686f8d05fSRichard Henderson {
139786f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
139886f8d05fSRichard Henderson     TCGv_reg ofs;
139986f8d05fSRichard Henderson 
140086f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
140186f8d05fSRichard Henderson     if (rx) {
140286f8d05fSRichard Henderson         ofs = get_temp(ctx);
140386f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
140486f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
140586f8d05fSRichard Henderson     } else if (disp || modify) {
140686f8d05fSRichard Henderson         ofs = get_temp(ctx);
140786f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
140886f8d05fSRichard Henderson     } else {
140986f8d05fSRichard Henderson         ofs = base;
141086f8d05fSRichard Henderson     }
141186f8d05fSRichard Henderson 
141286f8d05fSRichard Henderson     *pofs = ofs;
141386f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY
141486f8d05fSRichard Henderson     *pgva = (modify <= 0 ? ofs : base);
141586f8d05fSRichard Henderson #else
141686f8d05fSRichard Henderson     TCGv_tl addr = get_temp_tl(ctx);
141786f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
1418494737b7SRichard Henderson     if (ctx->tb_flags & PSW_W) {
141986f8d05fSRichard Henderson         tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull);
142086f8d05fSRichard Henderson     }
142186f8d05fSRichard Henderson     if (!is_phys) {
142286f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
142386f8d05fSRichard Henderson     }
142486f8d05fSRichard Henderson     *pgva = addr;
142586f8d05fSRichard Henderson #endif
142686f8d05fSRichard Henderson }
142786f8d05fSRichard Henderson 
142896d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
142996d6407fSRichard Henderson  * < 0 for pre-modify,
143096d6407fSRichard Henderson  * > 0 for post-modify,
143196d6407fSRichard Henderson  * = 0 for no base register update.
143296d6407fSRichard Henderson  */
143396d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1434eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
143586f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
143696d6407fSRichard Henderson {
143786f8d05fSRichard Henderson     TCGv_reg ofs;
143886f8d05fSRichard Henderson     TCGv_tl addr;
143996d6407fSRichard Henderson 
144096d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
144196d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
144296d6407fSRichard Henderson 
144386f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
144486f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
144586f8d05fSRichard Henderson     tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop);
144686f8d05fSRichard Henderson     if (modify) {
144786f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
144896d6407fSRichard Henderson     }
144996d6407fSRichard Henderson }
145096d6407fSRichard Henderson 
145196d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1452eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
145386f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
145496d6407fSRichard Henderson {
145586f8d05fSRichard Henderson     TCGv_reg ofs;
145686f8d05fSRichard Henderson     TCGv_tl addr;
145796d6407fSRichard Henderson 
145896d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
145996d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
146096d6407fSRichard Henderson 
146186f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
146286f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
14633d68ee7bSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop);
146486f8d05fSRichard Henderson     if (modify) {
146586f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
146696d6407fSRichard Henderson     }
146796d6407fSRichard Henderson }
146896d6407fSRichard Henderson 
146996d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1470eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
147186f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
147296d6407fSRichard Henderson {
147386f8d05fSRichard Henderson     TCGv_reg ofs;
147486f8d05fSRichard Henderson     TCGv_tl addr;
147596d6407fSRichard Henderson 
147696d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
147796d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
147896d6407fSRichard Henderson 
147986f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
148086f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
148186f8d05fSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop);
148286f8d05fSRichard Henderson     if (modify) {
148386f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
148496d6407fSRichard Henderson     }
148596d6407fSRichard Henderson }
148696d6407fSRichard Henderson 
148796d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1488eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
148986f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
149096d6407fSRichard Henderson {
149186f8d05fSRichard Henderson     TCGv_reg ofs;
149286f8d05fSRichard Henderson     TCGv_tl addr;
149396d6407fSRichard Henderson 
149496d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
149596d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
149696d6407fSRichard Henderson 
149786f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
149886f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
149986f8d05fSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop);
150086f8d05fSRichard Henderson     if (modify) {
150186f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
150296d6407fSRichard Henderson     }
150396d6407fSRichard Henderson }
150496d6407fSRichard Henderson 
1505eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1506eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1507eaa3783bSRichard Henderson #define do_store_reg  do_store_64
150896d6407fSRichard Henderson #else
1509eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1510eaa3783bSRichard Henderson #define do_store_reg  do_store_32
151196d6407fSRichard Henderson #endif
151296d6407fSRichard Henderson 
1513869051eaSRichard Henderson static DisasJumpType do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1514eaa3783bSRichard Henderson                              unsigned rx, int scale, target_sreg disp,
151586f8d05fSRichard Henderson                              unsigned sp, int modify, TCGMemOp mop)
151696d6407fSRichard Henderson {
1517eaa3783bSRichard Henderson     TCGv_reg dest;
151896d6407fSRichard Henderson 
151996d6407fSRichard Henderson     nullify_over(ctx);
152096d6407fSRichard Henderson 
152196d6407fSRichard Henderson     if (modify == 0) {
152296d6407fSRichard Henderson         /* No base register update.  */
152396d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
152496d6407fSRichard Henderson     } else {
152596d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
152696d6407fSRichard Henderson         dest = get_temp(ctx);
152796d6407fSRichard Henderson     }
152886f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
152996d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
153096d6407fSRichard Henderson 
1531869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
153296d6407fSRichard Henderson }
153396d6407fSRichard Henderson 
1534869051eaSRichard Henderson static DisasJumpType do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1535eaa3783bSRichard Henderson                                unsigned rx, int scale, target_sreg disp,
153686f8d05fSRichard Henderson                                unsigned sp, int modify)
153796d6407fSRichard Henderson {
153896d6407fSRichard Henderson     TCGv_i32 tmp;
153996d6407fSRichard Henderson 
154096d6407fSRichard Henderson     nullify_over(ctx);
154196d6407fSRichard Henderson 
154296d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
154386f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
154496d6407fSRichard Henderson     save_frw_i32(rt, tmp);
154596d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
154696d6407fSRichard Henderson 
154796d6407fSRichard Henderson     if (rt == 0) {
154896d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
154996d6407fSRichard Henderson     }
155096d6407fSRichard Henderson 
1551869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
155296d6407fSRichard Henderson }
155396d6407fSRichard Henderson 
1554869051eaSRichard Henderson static DisasJumpType do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1555eaa3783bSRichard Henderson                                unsigned rx, int scale, target_sreg disp,
155686f8d05fSRichard Henderson                                unsigned sp, int modify)
155796d6407fSRichard Henderson {
155896d6407fSRichard Henderson     TCGv_i64 tmp;
155996d6407fSRichard Henderson 
156096d6407fSRichard Henderson     nullify_over(ctx);
156196d6407fSRichard Henderson 
156296d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
156386f8d05fSRichard Henderson     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
156496d6407fSRichard Henderson     save_frd(rt, tmp);
156596d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
156696d6407fSRichard Henderson 
156796d6407fSRichard Henderson     if (rt == 0) {
156896d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
156996d6407fSRichard Henderson     }
157096d6407fSRichard Henderson 
1571869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
157296d6407fSRichard Henderson }
157396d6407fSRichard Henderson 
1574869051eaSRichard Henderson static DisasJumpType do_store(DisasContext *ctx, unsigned rt, unsigned rb,
157586f8d05fSRichard Henderson                               target_sreg disp, unsigned sp,
157686f8d05fSRichard Henderson                               int modify, TCGMemOp mop)
157796d6407fSRichard Henderson {
157896d6407fSRichard Henderson     nullify_over(ctx);
157986f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
1580869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
158196d6407fSRichard Henderson }
158296d6407fSRichard Henderson 
1583869051eaSRichard Henderson static DisasJumpType do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1584eaa3783bSRichard Henderson                                 unsigned rx, int scale, target_sreg disp,
158586f8d05fSRichard Henderson                                 unsigned sp, int modify)
158696d6407fSRichard Henderson {
158796d6407fSRichard Henderson     TCGv_i32 tmp;
158896d6407fSRichard Henderson 
158996d6407fSRichard Henderson     nullify_over(ctx);
159096d6407fSRichard Henderson 
159196d6407fSRichard Henderson     tmp = load_frw_i32(rt);
159286f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
159396d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
159496d6407fSRichard Henderson 
1595869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
159696d6407fSRichard Henderson }
159796d6407fSRichard Henderson 
1598869051eaSRichard Henderson static DisasJumpType do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1599eaa3783bSRichard Henderson                                 unsigned rx, int scale, target_sreg disp,
160086f8d05fSRichard Henderson                                 unsigned sp, int modify)
160196d6407fSRichard Henderson {
160296d6407fSRichard Henderson     TCGv_i64 tmp;
160396d6407fSRichard Henderson 
160496d6407fSRichard Henderson     nullify_over(ctx);
160596d6407fSRichard Henderson 
160696d6407fSRichard Henderson     tmp = load_frd(rt);
160786f8d05fSRichard Henderson     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
160896d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
160996d6407fSRichard Henderson 
1610869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
161196d6407fSRichard Henderson }
161296d6407fSRichard Henderson 
1613869051eaSRichard Henderson static DisasJumpType do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1614ebe9383cSRichard Henderson                                 void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1615ebe9383cSRichard Henderson {
1616ebe9383cSRichard Henderson     TCGv_i32 tmp;
1617ebe9383cSRichard Henderson 
1618ebe9383cSRichard Henderson     nullify_over(ctx);
1619ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1620ebe9383cSRichard Henderson 
1621ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1622ebe9383cSRichard Henderson 
1623ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
1624ebe9383cSRichard Henderson     tcg_temp_free_i32(tmp);
1625869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1626ebe9383cSRichard Henderson }
1627ebe9383cSRichard Henderson 
1628869051eaSRichard Henderson static DisasJumpType do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1629ebe9383cSRichard Henderson                                 void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1630ebe9383cSRichard Henderson {
1631ebe9383cSRichard Henderson     TCGv_i32 dst;
1632ebe9383cSRichard Henderson     TCGv_i64 src;
1633ebe9383cSRichard Henderson 
1634ebe9383cSRichard Henderson     nullify_over(ctx);
1635ebe9383cSRichard Henderson     src = load_frd(ra);
1636ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1637ebe9383cSRichard Henderson 
1638ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1639ebe9383cSRichard Henderson 
1640ebe9383cSRichard Henderson     tcg_temp_free_i64(src);
1641ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
1642ebe9383cSRichard Henderson     tcg_temp_free_i32(dst);
1643869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1644ebe9383cSRichard Henderson }
1645ebe9383cSRichard Henderson 
1646869051eaSRichard Henderson static DisasJumpType do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1647ebe9383cSRichard Henderson                                 void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1648ebe9383cSRichard Henderson {
1649ebe9383cSRichard Henderson     TCGv_i64 tmp;
1650ebe9383cSRichard Henderson 
1651ebe9383cSRichard Henderson     nullify_over(ctx);
1652ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1653ebe9383cSRichard Henderson 
1654ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1655ebe9383cSRichard Henderson 
1656ebe9383cSRichard Henderson     save_frd(rt, tmp);
1657ebe9383cSRichard Henderson     tcg_temp_free_i64(tmp);
1658869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1659ebe9383cSRichard Henderson }
1660ebe9383cSRichard Henderson 
1661869051eaSRichard Henderson static DisasJumpType do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1662ebe9383cSRichard Henderson                                 void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1663ebe9383cSRichard Henderson {
1664ebe9383cSRichard Henderson     TCGv_i32 src;
1665ebe9383cSRichard Henderson     TCGv_i64 dst;
1666ebe9383cSRichard Henderson 
1667ebe9383cSRichard Henderson     nullify_over(ctx);
1668ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1669ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1670ebe9383cSRichard Henderson 
1671ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1672ebe9383cSRichard Henderson 
1673ebe9383cSRichard Henderson     tcg_temp_free_i32(src);
1674ebe9383cSRichard Henderson     save_frd(rt, dst);
1675ebe9383cSRichard Henderson     tcg_temp_free_i64(dst);
1676869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1677ebe9383cSRichard Henderson }
1678ebe9383cSRichard Henderson 
1679869051eaSRichard Henderson static DisasJumpType do_fop_weww(DisasContext *ctx, unsigned rt,
1680ebe9383cSRichard Henderson                                  unsigned ra, unsigned rb,
1681ebe9383cSRichard Henderson                                  void (*func)(TCGv_i32, TCGv_env,
1682ebe9383cSRichard Henderson                                               TCGv_i32, TCGv_i32))
1683ebe9383cSRichard Henderson {
1684ebe9383cSRichard Henderson     TCGv_i32 a, b;
1685ebe9383cSRichard Henderson 
1686ebe9383cSRichard Henderson     nullify_over(ctx);
1687ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1688ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1689ebe9383cSRichard Henderson 
1690ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1691ebe9383cSRichard Henderson 
1692ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
1693ebe9383cSRichard Henderson     save_frw_i32(rt, a);
1694ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
1695869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1696ebe9383cSRichard Henderson }
1697ebe9383cSRichard Henderson 
1698869051eaSRichard Henderson static DisasJumpType do_fop_dedd(DisasContext *ctx, unsigned rt,
1699ebe9383cSRichard Henderson                                  unsigned ra, unsigned rb,
1700ebe9383cSRichard Henderson                                  void (*func)(TCGv_i64, TCGv_env,
1701ebe9383cSRichard Henderson                                               TCGv_i64, TCGv_i64))
1702ebe9383cSRichard Henderson {
1703ebe9383cSRichard Henderson     TCGv_i64 a, b;
1704ebe9383cSRichard Henderson 
1705ebe9383cSRichard Henderson     nullify_over(ctx);
1706ebe9383cSRichard Henderson     a = load_frd0(ra);
1707ebe9383cSRichard Henderson     b = load_frd0(rb);
1708ebe9383cSRichard Henderson 
1709ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1710ebe9383cSRichard Henderson 
1711ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
1712ebe9383cSRichard Henderson     save_frd(rt, a);
1713ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
1714869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1715ebe9383cSRichard Henderson }
1716ebe9383cSRichard Henderson 
171798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
171898cd9ca7SRichard Henderson    have already had nullification handled.  */
1719eaa3783bSRichard Henderson static DisasJumpType do_dbranch(DisasContext *ctx, target_ureg dest,
172098cd9ca7SRichard Henderson                                 unsigned link, bool is_n)
172198cd9ca7SRichard Henderson {
172298cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
172398cd9ca7SRichard Henderson         if (link != 0) {
172498cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
172598cd9ca7SRichard Henderson         }
172698cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
172798cd9ca7SRichard Henderson         if (is_n) {
172898cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
172998cd9ca7SRichard Henderson         }
1730869051eaSRichard Henderson         return DISAS_NEXT;
173198cd9ca7SRichard Henderson     } else {
173298cd9ca7SRichard Henderson         nullify_over(ctx);
173398cd9ca7SRichard Henderson 
173498cd9ca7SRichard Henderson         if (link != 0) {
173598cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
173698cd9ca7SRichard Henderson         }
173798cd9ca7SRichard Henderson 
173898cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
173998cd9ca7SRichard Henderson             nullify_set(ctx, 0);
174098cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
174198cd9ca7SRichard Henderson         } else {
174298cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
174398cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
174498cd9ca7SRichard Henderson         }
174598cd9ca7SRichard Henderson 
1746869051eaSRichard Henderson         nullify_end(ctx, DISAS_NEXT);
174798cd9ca7SRichard Henderson 
174898cd9ca7SRichard Henderson         nullify_set(ctx, 0);
174998cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
1750869051eaSRichard Henderson         return DISAS_NORETURN;
175198cd9ca7SRichard Henderson     }
175298cd9ca7SRichard Henderson }
175398cd9ca7SRichard Henderson 
175498cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
175598cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
1756eaa3783bSRichard Henderson static DisasJumpType do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
175798cd9ca7SRichard Henderson                                 DisasCond *cond)
175898cd9ca7SRichard Henderson {
1759eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
176098cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
176198cd9ca7SRichard Henderson     TCGCond c = cond->c;
176298cd9ca7SRichard Henderson     bool n;
176398cd9ca7SRichard Henderson 
176498cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
176598cd9ca7SRichard Henderson 
176698cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
176798cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
176898cd9ca7SRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
176998cd9ca7SRichard Henderson     }
177098cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
177198cd9ca7SRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
177298cd9ca7SRichard Henderson     }
177398cd9ca7SRichard Henderson 
177498cd9ca7SRichard Henderson     taken = gen_new_label();
177598cd9ca7SRichard Henderson     cond_prep(cond);
1776eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
177798cd9ca7SRichard Henderson     cond_free(cond);
177898cd9ca7SRichard Henderson 
177998cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
178098cd9ca7SRichard Henderson     n = is_n && disp < 0;
178198cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
178298cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1783a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
178498cd9ca7SRichard Henderson     } else {
178598cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
178698cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
178798cd9ca7SRichard Henderson             ctx->null_lab = NULL;
178898cd9ca7SRichard Henderson         }
178998cd9ca7SRichard Henderson         nullify_set(ctx, n);
1790c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1791c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1792c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
1793c301f34eSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1794c301f34eSRichard Henderson         }
1795a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
179698cd9ca7SRichard Henderson     }
179798cd9ca7SRichard Henderson 
179898cd9ca7SRichard Henderson     gen_set_label(taken);
179998cd9ca7SRichard Henderson 
180098cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
180198cd9ca7SRichard Henderson     n = is_n && disp >= 0;
180298cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
180398cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1804a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
180598cd9ca7SRichard Henderson     } else {
180698cd9ca7SRichard Henderson         nullify_set(ctx, n);
1807a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
180898cd9ca7SRichard Henderson     }
180998cd9ca7SRichard Henderson 
181098cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
181198cd9ca7SRichard Henderson     if (ctx->null_lab) {
181298cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
181398cd9ca7SRichard Henderson         ctx->null_lab = NULL;
1814869051eaSRichard Henderson         return DISAS_IAQ_N_STALE;
181598cd9ca7SRichard Henderson     } else {
1816869051eaSRichard Henderson         return DISAS_NORETURN;
181798cd9ca7SRichard Henderson     }
181898cd9ca7SRichard Henderson }
181998cd9ca7SRichard Henderson 
182098cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
182198cd9ca7SRichard Henderson    nullification of the branch itself.  */
1822eaa3783bSRichard Henderson static DisasJumpType do_ibranch(DisasContext *ctx, TCGv_reg dest,
182398cd9ca7SRichard Henderson                                 unsigned link, bool is_n)
182498cd9ca7SRichard Henderson {
1825eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
182698cd9ca7SRichard Henderson     TCGCond c;
182798cd9ca7SRichard Henderson 
182898cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
182998cd9ca7SRichard Henderson 
183098cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
183198cd9ca7SRichard Henderson         if (link != 0) {
183298cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
183398cd9ca7SRichard Henderson         }
183498cd9ca7SRichard Henderson         next = get_temp(ctx);
1835eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
183698cd9ca7SRichard Henderson         if (is_n) {
1837c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1838c301f34eSRichard Henderson                 tcg_gen_mov_reg(cpu_iaoq_f, next);
1839c301f34eSRichard Henderson                 tcg_gen_addi_reg(cpu_iaoq_b, next, 4);
1840c301f34eSRichard Henderson                 nullify_set(ctx, 0);
1841c301f34eSRichard Henderson                 return DISAS_IAQ_N_UPDATED;
1842c301f34eSRichard Henderson             }
184398cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
184498cd9ca7SRichard Henderson         }
1845c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1846c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
184798cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
184898cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
184998cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
18504137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
185198cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
185298cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
185398cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
185498cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
185598cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
185698cd9ca7SRichard Henderson 
185798cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
185898cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
185998cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1860eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1861eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
186298cd9ca7SRichard Henderson 
186398cd9ca7SRichard Henderson         nullify_over(ctx);
186498cd9ca7SRichard Henderson         if (link != 0) {
1865eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
186698cd9ca7SRichard Henderson         }
18677f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
1868869051eaSRichard Henderson         return nullify_end(ctx, DISAS_NEXT);
186998cd9ca7SRichard Henderson     } else {
187098cd9ca7SRichard Henderson         cond_prep(&ctx->null_cond);
187198cd9ca7SRichard Henderson         c = ctx->null_cond.c;
187298cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
187398cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
187498cd9ca7SRichard Henderson 
187598cd9ca7SRichard Henderson         tmp = tcg_temp_new();
187698cd9ca7SRichard Henderson         next = get_temp(ctx);
187798cd9ca7SRichard Henderson 
187898cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1879eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
188098cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
188198cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
188298cd9ca7SRichard Henderson 
188398cd9ca7SRichard Henderson         if (link != 0) {
1884eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
188598cd9ca7SRichard Henderson         }
188698cd9ca7SRichard Henderson 
188798cd9ca7SRichard Henderson         if (is_n) {
188898cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
188998cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
189098cd9ca7SRichard Henderson                to the branch.  */
1891eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
189298cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
189398cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
189498cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
189598cd9ca7SRichard Henderson         } else {
189698cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
189798cd9ca7SRichard Henderson         }
189898cd9ca7SRichard Henderson     }
189998cd9ca7SRichard Henderson 
1900869051eaSRichard Henderson     return DISAS_NEXT;
190198cd9ca7SRichard Henderson }
190298cd9ca7SRichard Henderson 
1903660eefe1SRichard Henderson /* Implement
1904660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1905660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1906660eefe1SRichard Henderson  *    else
1907660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1908660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1909660eefe1SRichard Henderson  */
1910660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
1911660eefe1SRichard Henderson {
1912660eefe1SRichard Henderson #ifdef CONFIG_USER_ONLY
1913660eefe1SRichard Henderson     return offset;
1914660eefe1SRichard Henderson #else
1915660eefe1SRichard Henderson     TCGv_reg dest;
1916660eefe1SRichard Henderson     switch (ctx->privilege) {
1917660eefe1SRichard Henderson     case 0:
1918660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1919660eefe1SRichard Henderson         return offset;
1920660eefe1SRichard Henderson     case 3:
1921660eefe1SRichard Henderson         /* Privilege 3 is minimum and is never allowed increase.  */
1922660eefe1SRichard Henderson         dest = get_temp(ctx);
1923660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
1924660eefe1SRichard Henderson         break;
1925660eefe1SRichard Henderson     default:
1926660eefe1SRichard Henderson         dest = tcg_temp_new();
1927660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
1928660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
1929660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
1930660eefe1SRichard Henderson         tcg_temp_free(dest);
1931660eefe1SRichard Henderson         break;
1932660eefe1SRichard Henderson     }
1933660eefe1SRichard Henderson     return dest;
1934660eefe1SRichard Henderson #endif
1935660eefe1SRichard Henderson }
1936660eefe1SRichard Henderson 
1937ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
19387ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
19397ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
19407ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
19417ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
19427ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
19437ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
19447ad439dfSRichard Henderson    aforementioned BE.  */
1945869051eaSRichard Henderson static DisasJumpType do_page_zero(DisasContext *ctx)
19467ad439dfSRichard Henderson {
19477ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
19487ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
19497ad439dfSRichard Henderson        next insn within the privilaged page.  */
19507ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
19517ad439dfSRichard Henderson     case TCG_COND_NEVER:
19527ad439dfSRichard Henderson         break;
19537ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
1954eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
19557ad439dfSRichard Henderson         goto do_sigill;
19567ad439dfSRichard Henderson     default:
19577ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
19587ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
19597ad439dfSRichard Henderson         g_assert_not_reached();
19607ad439dfSRichard Henderson     }
19617ad439dfSRichard Henderson 
19627ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
19637ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
19647ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
19657ad439dfSRichard Henderson        under such conditions.  */
19667ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
19677ad439dfSRichard Henderson         goto do_sigill;
19687ad439dfSRichard Henderson     }
19697ad439dfSRichard Henderson 
19707ad439dfSRichard Henderson     switch (ctx->iaoq_f) {
19717ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
19722986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
1973869051eaSRichard Henderson         return DISAS_NORETURN;
19747ad439dfSRichard Henderson 
19757ad439dfSRichard Henderson     case 0xb0: /* LWS */
19767ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
1977869051eaSRichard Henderson         return DISAS_NORETURN;
19787ad439dfSRichard Henderson 
19797ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
198035136a77SRichard Henderson         tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27]));
1981eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_gr[31]);
1982eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
1983869051eaSRichard Henderson         return DISAS_IAQ_N_UPDATED;
19847ad439dfSRichard Henderson 
19857ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
19867ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
1987869051eaSRichard Henderson         return DISAS_NORETURN;
19887ad439dfSRichard Henderson 
19897ad439dfSRichard Henderson     default:
19907ad439dfSRichard Henderson     do_sigill:
19912986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
1992869051eaSRichard Henderson         return DISAS_NORETURN;
19937ad439dfSRichard Henderson     }
19947ad439dfSRichard Henderson }
1995ba1d0b44SRichard Henderson #endif
19967ad439dfSRichard Henderson 
1997869051eaSRichard Henderson static DisasJumpType trans_nop(DisasContext *ctx, uint32_t insn,
1998b2167459SRichard Henderson                                const DisasInsn *di)
1999b2167459SRichard Henderson {
2000b2167459SRichard Henderson     cond_free(&ctx->null_cond);
2001869051eaSRichard Henderson     return DISAS_NEXT;
2002b2167459SRichard Henderson }
2003b2167459SRichard Henderson 
2004869051eaSRichard Henderson static DisasJumpType trans_break(DisasContext *ctx, uint32_t insn,
200598a9cb79SRichard Henderson                                  const DisasInsn *di)
200698a9cb79SRichard Henderson {
200798a9cb79SRichard Henderson     nullify_over(ctx);
20081a19da0dSRichard Henderson     return nullify_end(ctx, gen_excp_iir(ctx, EXCP_BREAK));
200998a9cb79SRichard Henderson }
201098a9cb79SRichard Henderson 
2011869051eaSRichard Henderson static DisasJumpType trans_sync(DisasContext *ctx, uint32_t insn,
201298a9cb79SRichard Henderson                                 const DisasInsn *di)
201398a9cb79SRichard Henderson {
201498a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
201598a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
201698a9cb79SRichard Henderson 
201798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2018869051eaSRichard Henderson     return DISAS_NEXT;
201998a9cb79SRichard Henderson }
202098a9cb79SRichard Henderson 
2021869051eaSRichard Henderson static DisasJumpType trans_mfia(DisasContext *ctx, uint32_t insn,
202298a9cb79SRichard Henderson                                 const DisasInsn *di)
202398a9cb79SRichard Henderson {
202498a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2025eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
2026eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
202798a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
202898a9cb79SRichard Henderson 
202998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2030869051eaSRichard Henderson     return DISAS_NEXT;
203198a9cb79SRichard Henderson }
203298a9cb79SRichard Henderson 
2033869051eaSRichard Henderson static DisasJumpType trans_mfsp(DisasContext *ctx, uint32_t insn,
203498a9cb79SRichard Henderson                                 const DisasInsn *di)
203598a9cb79SRichard Henderson {
203698a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
203733423472SRichard Henderson     unsigned rs = assemble_sr3(insn);
203833423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
203933423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
204098a9cb79SRichard Henderson 
204133423472SRichard Henderson     load_spr(ctx, t0, rs);
204233423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
204333423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
204433423472SRichard Henderson 
204533423472SRichard Henderson     save_gpr(ctx, rt, t1);
204633423472SRichard Henderson     tcg_temp_free(t1);
204733423472SRichard Henderson     tcg_temp_free_i64(t0);
204898a9cb79SRichard Henderson 
204998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2050869051eaSRichard Henderson     return DISAS_NEXT;
205198a9cb79SRichard Henderson }
205298a9cb79SRichard Henderson 
2053869051eaSRichard Henderson static DisasJumpType trans_mfctl(DisasContext *ctx, uint32_t insn,
205498a9cb79SRichard Henderson                                  const DisasInsn *di)
205598a9cb79SRichard Henderson {
205698a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
205798a9cb79SRichard Henderson     unsigned ctl = extract32(insn, 21, 5);
2058eaa3783bSRichard Henderson     TCGv_reg tmp;
205949c29d6cSRichard Henderson     DisasJumpType ret;
206098a9cb79SRichard Henderson 
206198a9cb79SRichard Henderson     switch (ctl) {
206235136a77SRichard Henderson     case CR_SAR:
206398a9cb79SRichard Henderson #ifdef TARGET_HPPA64
206498a9cb79SRichard Henderson         if (extract32(insn, 14, 1) == 0) {
206598a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
206698a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2067eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
206898a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
206935136a77SRichard Henderson             goto done;
207098a9cb79SRichard Henderson         }
207198a9cb79SRichard Henderson #endif
207298a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
207335136a77SRichard Henderson         goto done;
207435136a77SRichard Henderson     case CR_IT: /* Interval Timer */
207535136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
207635136a77SRichard Henderson         nullify_over(ctx);
207798a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
207849c29d6cSRichard Henderson         if (ctx->base.tb->cflags & CF_USE_ICOUNT) {
207949c29d6cSRichard Henderson             gen_io_start();
208049c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
208149c29d6cSRichard Henderson             gen_io_end();
208249c29d6cSRichard Henderson             ret = DISAS_IAQ_N_STALE;
208349c29d6cSRichard Henderson         } else {
208449c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
208549c29d6cSRichard Henderson             ret = DISAS_NEXT;
208649c29d6cSRichard Henderson         }
208798a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
208849c29d6cSRichard Henderson         return nullify_end(ctx, ret);
208998a9cb79SRichard Henderson     case 26:
209098a9cb79SRichard Henderson     case 27:
209198a9cb79SRichard Henderson         break;
209298a9cb79SRichard Henderson     default:
209398a9cb79SRichard Henderson         /* All other control registers are privileged.  */
209435136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
209535136a77SRichard Henderson         break;
209698a9cb79SRichard Henderson     }
209798a9cb79SRichard Henderson 
209835136a77SRichard Henderson     tmp = get_temp(ctx);
209935136a77SRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
210035136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
210135136a77SRichard Henderson 
210235136a77SRichard Henderson  done:
210398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2104869051eaSRichard Henderson     return DISAS_NEXT;
210598a9cb79SRichard Henderson }
210698a9cb79SRichard Henderson 
210733423472SRichard Henderson static DisasJumpType trans_mtsp(DisasContext *ctx, uint32_t insn,
210833423472SRichard Henderson                                 const DisasInsn *di)
210933423472SRichard Henderson {
211033423472SRichard Henderson     unsigned rr = extract32(insn, 16, 5);
211133423472SRichard Henderson     unsigned rs = assemble_sr3(insn);
211233423472SRichard Henderson     TCGv_i64 t64;
211333423472SRichard Henderson 
211433423472SRichard Henderson     if (rs >= 5) {
211533423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
211633423472SRichard Henderson     }
211733423472SRichard Henderson     nullify_over(ctx);
211833423472SRichard Henderson 
211933423472SRichard Henderson     t64 = tcg_temp_new_i64();
212033423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
212133423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
212233423472SRichard Henderson 
212333423472SRichard Henderson     if (rs >= 4) {
212433423472SRichard Henderson         tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs]));
2125494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
212633423472SRichard Henderson     } else {
212733423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
212833423472SRichard Henderson     }
212933423472SRichard Henderson     tcg_temp_free_i64(t64);
213033423472SRichard Henderson 
213133423472SRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
213233423472SRichard Henderson }
213333423472SRichard Henderson 
2134869051eaSRichard Henderson static DisasJumpType trans_mtctl(DisasContext *ctx, uint32_t insn,
213598a9cb79SRichard Henderson                                  const DisasInsn *di)
213698a9cb79SRichard Henderson {
213798a9cb79SRichard Henderson     unsigned rin = extract32(insn, 16, 5);
213898a9cb79SRichard Henderson     unsigned ctl = extract32(insn, 21, 5);
213935136a77SRichard Henderson     TCGv_reg reg = load_gpr(ctx, rin);
2140eaa3783bSRichard Henderson     TCGv_reg tmp;
214198a9cb79SRichard Henderson 
214235136a77SRichard Henderson     if (ctl == CR_SAR) {
214398a9cb79SRichard Henderson         tmp = tcg_temp_new();
214435136a77SRichard Henderson         tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1);
214598a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
214698a9cb79SRichard Henderson         tcg_temp_free(tmp);
214798a9cb79SRichard Henderson 
214898a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
2149869051eaSRichard Henderson         return DISAS_NEXT;
215098a9cb79SRichard Henderson     }
215198a9cb79SRichard Henderson 
215235136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
215335136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
215435136a77SRichard Henderson 
21554f5f2548SRichard Henderson #ifdef CONFIG_USER_ONLY
21564f5f2548SRichard Henderson     g_assert_not_reached();
21574f5f2548SRichard Henderson #else
21584f5f2548SRichard Henderson     DisasJumpType ret = DISAS_NEXT;
21594f5f2548SRichard Henderson 
216035136a77SRichard Henderson     nullify_over(ctx);
216135136a77SRichard Henderson     switch (ctl) {
216235136a77SRichard Henderson     case CR_IT:
216349c29d6cSRichard Henderson         gen_helper_write_interval_timer(cpu_env, reg);
216435136a77SRichard Henderson         break;
21654f5f2548SRichard Henderson     case CR_EIRR:
21664f5f2548SRichard Henderson         gen_helper_write_eirr(cpu_env, reg);
21674f5f2548SRichard Henderson         break;
21684f5f2548SRichard Henderson     case CR_EIEM:
21694f5f2548SRichard Henderson         gen_helper_write_eiem(cpu_env, reg);
21704f5f2548SRichard Henderson         ret = DISAS_IAQ_N_STALE_EXIT;
21714f5f2548SRichard Henderson         break;
21724f5f2548SRichard Henderson 
217335136a77SRichard Henderson     case CR_IIASQ:
217435136a77SRichard Henderson     case CR_IIAOQ:
217535136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
217635136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
217735136a77SRichard Henderson         tmp = get_temp(ctx);
217835136a77SRichard Henderson         tcg_gen_ld_reg(tmp, cpu_env,
217935136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
218035136a77SRichard Henderson         tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
218135136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env,
218235136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
218335136a77SRichard Henderson         break;
218435136a77SRichard Henderson 
218535136a77SRichard Henderson     default:
218635136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
218735136a77SRichard Henderson         break;
218835136a77SRichard Henderson     }
21894f5f2548SRichard Henderson     return nullify_end(ctx, ret);
21904f5f2548SRichard Henderson #endif
219135136a77SRichard Henderson }
219235136a77SRichard Henderson 
2193869051eaSRichard Henderson static DisasJumpType trans_mtsarcm(DisasContext *ctx, uint32_t insn,
219498a9cb79SRichard Henderson                                    const DisasInsn *di)
219598a9cb79SRichard Henderson {
219698a9cb79SRichard Henderson     unsigned rin = extract32(insn, 16, 5);
2197eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
219898a9cb79SRichard Henderson 
2199eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, rin));
2200eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
220198a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
220298a9cb79SRichard Henderson     tcg_temp_free(tmp);
220398a9cb79SRichard Henderson 
220498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2205869051eaSRichard Henderson     return DISAS_NEXT;
220698a9cb79SRichard Henderson }
220798a9cb79SRichard Henderson 
2208869051eaSRichard Henderson static DisasJumpType trans_ldsid(DisasContext *ctx, uint32_t insn,
220998a9cb79SRichard Henderson                                  const DisasInsn *di)
221098a9cb79SRichard Henderson {
221198a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2212eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
221398a9cb79SRichard Henderson 
2214*2330504cSHelge Deller #ifdef CONFIG_USER_ONLY
2215*2330504cSHelge Deller     /* We don't implement space registers in user mode. */
2216eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
2217*2330504cSHelge Deller #else
2218*2330504cSHelge Deller     unsigned rb = extract32(insn, 21, 5);
2219*2330504cSHelge Deller     unsigned sp = extract32(insn, 14, 2);
2220*2330504cSHelge Deller     TCGv_i64 t0 = tcg_temp_new_i64();
2221*2330504cSHelge Deller 
2222*2330504cSHelge Deller     tcg_gen_mov_i64(t0, space_select(ctx, sp, load_gpr(ctx, rb)));
2223*2330504cSHelge Deller     tcg_gen_shri_i64(t0, t0, 32);
2224*2330504cSHelge Deller     tcg_gen_trunc_i64_reg(dest, t0);
2225*2330504cSHelge Deller 
2226*2330504cSHelge Deller     tcg_temp_free_i64(t0);
2227*2330504cSHelge Deller #endif
222898a9cb79SRichard Henderson     save_gpr(ctx, rt, dest);
222998a9cb79SRichard Henderson 
223098a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2231869051eaSRichard Henderson     return DISAS_NEXT;
223298a9cb79SRichard Henderson }
223398a9cb79SRichard Henderson 
2234e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2235e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
2236e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn)
2237e1b5a5edSRichard Henderson {
2238e1b5a5edSRichard Henderson     target_ureg val = extract32(insn, 16, 10);
2239e1b5a5edSRichard Henderson 
2240e1b5a5edSRichard Henderson     if (val & PSW_SM_E) {
2241e1b5a5edSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
2242e1b5a5edSRichard Henderson     }
2243e1b5a5edSRichard Henderson     if (val & PSW_SM_W) {
2244e1b5a5edSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
2245e1b5a5edSRichard Henderson     }
2246e1b5a5edSRichard Henderson     return val;
2247e1b5a5edSRichard Henderson }
2248e1b5a5edSRichard Henderson 
2249e1b5a5edSRichard Henderson static DisasJumpType trans_rsm(DisasContext *ctx, uint32_t insn,
2250e1b5a5edSRichard Henderson                                const DisasInsn *di)
2251e1b5a5edSRichard Henderson {
2252e1b5a5edSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2253e1b5a5edSRichard Henderson     target_ureg sm = extract_sm_imm(insn);
2254e1b5a5edSRichard Henderson     TCGv_reg tmp;
2255e1b5a5edSRichard Henderson 
2256e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2257e1b5a5edSRichard Henderson     nullify_over(ctx);
2258e1b5a5edSRichard Henderson 
2259e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2260e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2261e1b5a5edSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~sm);
2262e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2263e1b5a5edSRichard Henderson     save_gpr(ctx, rt, tmp);
2264e1b5a5edSRichard Henderson 
2265e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
2266e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2267e1b5a5edSRichard Henderson }
2268e1b5a5edSRichard Henderson 
2269e1b5a5edSRichard Henderson static DisasJumpType trans_ssm(DisasContext *ctx, uint32_t insn,
2270e1b5a5edSRichard Henderson                                const DisasInsn *di)
2271e1b5a5edSRichard Henderson {
2272e1b5a5edSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2273e1b5a5edSRichard Henderson     target_ureg sm = extract_sm_imm(insn);
2274e1b5a5edSRichard Henderson     TCGv_reg tmp;
2275e1b5a5edSRichard Henderson 
2276e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2277e1b5a5edSRichard Henderson     nullify_over(ctx);
2278e1b5a5edSRichard Henderson 
2279e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2280e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2281e1b5a5edSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, sm);
2282e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2283e1b5a5edSRichard Henderson     save_gpr(ctx, rt, tmp);
2284e1b5a5edSRichard Henderson 
2285e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
2286e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2287e1b5a5edSRichard Henderson }
2288e1b5a5edSRichard Henderson 
2289e1b5a5edSRichard Henderson static DisasJumpType trans_mtsm(DisasContext *ctx, uint32_t insn,
2290e1b5a5edSRichard Henderson                                 const DisasInsn *di)
2291e1b5a5edSRichard Henderson {
2292e1b5a5edSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
2293e1b5a5edSRichard Henderson     TCGv_reg tmp, reg;
2294e1b5a5edSRichard Henderson 
2295e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2296e1b5a5edSRichard Henderson     nullify_over(ctx);
2297e1b5a5edSRichard Henderson 
2298e1b5a5edSRichard Henderson     reg = load_gpr(ctx, rr);
2299e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2300e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, reg);
2301e1b5a5edSRichard Henderson 
2302e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2303e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2304e1b5a5edSRichard Henderson }
2305f49b3537SRichard Henderson 
2306f49b3537SRichard Henderson static DisasJumpType trans_rfi(DisasContext *ctx, uint32_t insn,
2307f49b3537SRichard Henderson                                const DisasInsn *di)
2308f49b3537SRichard Henderson {
2309f49b3537SRichard Henderson     unsigned comp = extract32(insn, 5, 4);
2310f49b3537SRichard Henderson 
2311f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2312f49b3537SRichard Henderson     nullify_over(ctx);
2313f49b3537SRichard Henderson 
2314f49b3537SRichard Henderson     if (comp == 5) {
2315f49b3537SRichard Henderson         gen_helper_rfi_r(cpu_env);
2316f49b3537SRichard Henderson     } else {
2317f49b3537SRichard Henderson         gen_helper_rfi(cpu_env);
2318f49b3537SRichard Henderson     }
2319f49b3537SRichard Henderson     if (ctx->base.singlestep_enabled) {
2320f49b3537SRichard Henderson         gen_excp_1(EXCP_DEBUG);
2321f49b3537SRichard Henderson     } else {
2322f49b3537SRichard Henderson         tcg_gen_exit_tb(0);
2323f49b3537SRichard Henderson     }
2324f49b3537SRichard Henderson 
2325f49b3537SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2326f49b3537SRichard Henderson     return nullify_end(ctx, DISAS_NORETURN);
2327f49b3537SRichard Henderson }
23286210db05SHelge Deller 
23296210db05SHelge Deller static DisasJumpType gen_hlt(DisasContext *ctx, int reset)
23306210db05SHelge Deller {
23316210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23326210db05SHelge Deller     nullify_over(ctx);
23336210db05SHelge Deller     if (reset) {
23346210db05SHelge Deller         gen_helper_reset(cpu_env);
23356210db05SHelge Deller     } else {
23366210db05SHelge Deller         gen_helper_halt(cpu_env);
23376210db05SHelge Deller     }
23386210db05SHelge Deller     return nullify_end(ctx, DISAS_NORETURN);
23396210db05SHelge Deller }
2340e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */
2341e1b5a5edSRichard Henderson 
234298a9cb79SRichard Henderson static const DisasInsn table_system[] = {
234398a9cb79SRichard Henderson     { 0x00000000u, 0xfc001fe0u, trans_break },
234433423472SRichard Henderson     { 0x00001820u, 0xffe01fffu, trans_mtsp },
234598a9cb79SRichard Henderson     { 0x00001840u, 0xfc00ffffu, trans_mtctl },
234698a9cb79SRichard Henderson     { 0x016018c0u, 0xffe0ffffu, trans_mtsarcm },
234798a9cb79SRichard Henderson     { 0x000014a0u, 0xffffffe0u, trans_mfia },
234898a9cb79SRichard Henderson     { 0x000004a0u, 0xffff1fe0u, trans_mfsp },
23497f221b07SRichard Henderson     { 0x000008a0u, 0xfc1fbfe0u, trans_mfctl },
2350e216a77eSRichard Henderson     { 0x00000400u, 0xffffffffu, trans_sync },  /* sync */
2351e216a77eSRichard Henderson     { 0x00100400u, 0xffffffffu, trans_sync },  /* syncdma */
235298a9cb79SRichard Henderson     { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid },
2353e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2354e1b5a5edSRichard Henderson     { 0x00000e60u, 0xfc00ffe0u, trans_rsm },
2355e1b5a5edSRichard Henderson     { 0x00000d60u, 0xfc00ffe0u, trans_ssm },
2356e1b5a5edSRichard Henderson     { 0x00001860u, 0xffe0ffffu, trans_mtsm },
2357f49b3537SRichard Henderson     { 0x00000c00u, 0xfffffe1fu, trans_rfi },
2358e1b5a5edSRichard Henderson #endif
235998a9cb79SRichard Henderson };
236098a9cb79SRichard Henderson 
2361869051eaSRichard Henderson static DisasJumpType trans_base_idx_mod(DisasContext *ctx, uint32_t insn,
236298a9cb79SRichard Henderson                                         const DisasInsn *di)
236398a9cb79SRichard Henderson {
236498a9cb79SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
236598a9cb79SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
2366eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rb);
2367eaa3783bSRichard Henderson     TCGv_reg src1 = load_gpr(ctx, rb);
2368eaa3783bSRichard Henderson     TCGv_reg src2 = load_gpr(ctx, rx);
236998a9cb79SRichard Henderson 
237098a9cb79SRichard Henderson     /* The only thing we need to do is the base register modification.  */
2371eaa3783bSRichard Henderson     tcg_gen_add_reg(dest, src1, src2);
237298a9cb79SRichard Henderson     save_gpr(ctx, rb, dest);
237398a9cb79SRichard Henderson 
237498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2375869051eaSRichard Henderson     return DISAS_NEXT;
237698a9cb79SRichard Henderson }
237798a9cb79SRichard Henderson 
2378869051eaSRichard Henderson static DisasJumpType trans_probe(DisasContext *ctx, uint32_t insn,
237998a9cb79SRichard Henderson                                  const DisasInsn *di)
238098a9cb79SRichard Henderson {
238198a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
238286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
238398a9cb79SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
238498a9cb79SRichard Henderson     unsigned is_write = extract32(insn, 6, 1);
238586f8d05fSRichard Henderson     TCGv_reg dest, ofs;
238686f8d05fSRichard Henderson     TCGv_tl addr;
238798a9cb79SRichard Henderson 
238898a9cb79SRichard Henderson     nullify_over(ctx);
238998a9cb79SRichard Henderson 
239098a9cb79SRichard Henderson     /* ??? Do something with priv level operand.  */
239198a9cb79SRichard Henderson     dest = dest_gpr(ctx, rt);
239286f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false);
239398a9cb79SRichard Henderson     if (is_write) {
239486f8d05fSRichard Henderson         gen_helper_probe_w(dest, addr);
239598a9cb79SRichard Henderson     } else {
239686f8d05fSRichard Henderson         gen_helper_probe_r(dest, addr);
239798a9cb79SRichard Henderson     }
239898a9cb79SRichard Henderson     save_gpr(ctx, rt, dest);
2399869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
240098a9cb79SRichard Henderson }
240198a9cb79SRichard Henderson 
24028d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY
24038d6ae7fbSRichard Henderson static DisasJumpType trans_ixtlbx(DisasContext *ctx, uint32_t insn,
24048d6ae7fbSRichard Henderson                                   const DisasInsn *di)
24058d6ae7fbSRichard Henderson {
24068d6ae7fbSRichard Henderson     unsigned sp;
24078d6ae7fbSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
24088d6ae7fbSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
24098d6ae7fbSRichard Henderson     unsigned is_data = insn & 0x1000;
24108d6ae7fbSRichard Henderson     unsigned is_addr = insn & 0x40;
24118d6ae7fbSRichard Henderson     TCGv_tl addr;
24128d6ae7fbSRichard Henderson     TCGv_reg ofs, reg;
24138d6ae7fbSRichard Henderson 
24148d6ae7fbSRichard Henderson     if (is_data) {
24158d6ae7fbSRichard Henderson         sp = extract32(insn, 14, 2);
24168d6ae7fbSRichard Henderson     } else {
24178d6ae7fbSRichard Henderson         sp = ~assemble_sr3(insn);
24188d6ae7fbSRichard Henderson     }
24198d6ae7fbSRichard Henderson 
24208d6ae7fbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24218d6ae7fbSRichard Henderson     nullify_over(ctx);
24228d6ae7fbSRichard Henderson 
24238d6ae7fbSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false);
24248d6ae7fbSRichard Henderson     reg = load_gpr(ctx, rr);
24258d6ae7fbSRichard Henderson     if (is_addr) {
24268d6ae7fbSRichard Henderson         gen_helper_itlba(cpu_env, addr, reg);
24278d6ae7fbSRichard Henderson     } else {
24288d6ae7fbSRichard Henderson         gen_helper_itlbp(cpu_env, addr, reg);
24298d6ae7fbSRichard Henderson     }
24308d6ae7fbSRichard Henderson 
24318d6ae7fbSRichard Henderson     /* Exit TB for ITLB change if mmu is enabled.  This *should* not be
24328d6ae7fbSRichard Henderson        the case, since the OS TLB fill handler runs with mmu disabled.  */
2433494737b7SRichard Henderson     return nullify_end(ctx, !is_data && (ctx->tb_flags & PSW_C)
24348d6ae7fbSRichard Henderson                        ? DISAS_IAQ_N_STALE : DISAS_NEXT);
24358d6ae7fbSRichard Henderson }
243663300a00SRichard Henderson 
243763300a00SRichard Henderson static DisasJumpType trans_pxtlbx(DisasContext *ctx, uint32_t insn,
243863300a00SRichard Henderson                                   const DisasInsn *di)
243963300a00SRichard Henderson {
244063300a00SRichard Henderson     unsigned m = extract32(insn, 5, 1);
244163300a00SRichard Henderson     unsigned sp;
244263300a00SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
244363300a00SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
244463300a00SRichard Henderson     unsigned is_data = insn & 0x1000;
244563300a00SRichard Henderson     unsigned is_local = insn & 0x40;
244663300a00SRichard Henderson     TCGv_tl addr;
244763300a00SRichard Henderson     TCGv_reg ofs;
244863300a00SRichard Henderson 
244963300a00SRichard Henderson     if (is_data) {
245063300a00SRichard Henderson         sp = extract32(insn, 14, 2);
245163300a00SRichard Henderson     } else {
245263300a00SRichard Henderson         sp = ~assemble_sr3(insn);
245363300a00SRichard Henderson     }
245463300a00SRichard Henderson 
245563300a00SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
245663300a00SRichard Henderson     nullify_over(ctx);
245763300a00SRichard Henderson 
245863300a00SRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, 0, 0, sp, m, false);
245963300a00SRichard Henderson     if (m) {
246063300a00SRichard Henderson         save_gpr(ctx, rb, ofs);
246163300a00SRichard Henderson     }
246263300a00SRichard Henderson     if (is_local) {
246363300a00SRichard Henderson         gen_helper_ptlbe(cpu_env);
246463300a00SRichard Henderson     } else {
246563300a00SRichard Henderson         gen_helper_ptlb(cpu_env, addr);
246663300a00SRichard Henderson     }
246763300a00SRichard Henderson 
246863300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
2469494737b7SRichard Henderson     return nullify_end(ctx, !is_data && (ctx->tb_flags & PSW_C)
247063300a00SRichard Henderson                        ? DISAS_IAQ_N_STALE : DISAS_NEXT);
247163300a00SRichard Henderson }
24722dfcca9fSRichard Henderson 
24732dfcca9fSRichard Henderson static DisasJumpType trans_lpa(DisasContext *ctx, uint32_t insn,
24742dfcca9fSRichard Henderson                                const DisasInsn *di)
24752dfcca9fSRichard Henderson {
24762dfcca9fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
24772dfcca9fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
24782dfcca9fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
24792dfcca9fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
24802dfcca9fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
24812dfcca9fSRichard Henderson     TCGv_tl vaddr;
24822dfcca9fSRichard Henderson     TCGv_reg ofs, paddr;
24832dfcca9fSRichard Henderson 
24842dfcca9fSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24852dfcca9fSRichard Henderson     nullify_over(ctx);
24862dfcca9fSRichard Henderson 
24872dfcca9fSRichard Henderson     form_gva(ctx, &vaddr, &ofs, rb, rx, 0, 0, sp, m, false);
24882dfcca9fSRichard Henderson 
24892dfcca9fSRichard Henderson     paddr = tcg_temp_new();
24902dfcca9fSRichard Henderson     gen_helper_lpa(paddr, cpu_env, vaddr);
24912dfcca9fSRichard Henderson 
24922dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
24932dfcca9fSRichard Henderson     if (m) {
24942dfcca9fSRichard Henderson         save_gpr(ctx, rb, ofs);
24952dfcca9fSRichard Henderson     }
24962dfcca9fSRichard Henderson     save_gpr(ctx, rt, paddr);
24972dfcca9fSRichard Henderson     tcg_temp_free(paddr);
24982dfcca9fSRichard Henderson 
24992dfcca9fSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
25002dfcca9fSRichard Henderson }
250143a97b81SRichard Henderson 
250243a97b81SRichard Henderson static DisasJumpType trans_lci(DisasContext *ctx, uint32_t insn,
250343a97b81SRichard Henderson                                const DisasInsn *di)
250443a97b81SRichard Henderson {
250543a97b81SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
250643a97b81SRichard Henderson     TCGv_reg ci;
250743a97b81SRichard Henderson 
250843a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
250943a97b81SRichard Henderson 
251043a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
251143a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
251243a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
251343a97b81SRichard Henderson        since the entire address space is coherent.  */
251443a97b81SRichard Henderson     ci = tcg_const_reg(0);
251543a97b81SRichard Henderson     save_gpr(ctx, rt, ci);
251643a97b81SRichard Henderson     tcg_temp_free(ci);
251743a97b81SRichard Henderson 
251843a97b81SRichard Henderson     return DISAS_NEXT;
251943a97b81SRichard Henderson }
25208d6ae7fbSRichard Henderson #endif /* !CONFIG_USER_ONLY */
25218d6ae7fbSRichard Henderson 
252298a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = {
252398a9cb79SRichard Henderson     { 0x04003280u, 0xfc003fffu, trans_nop },          /* fdc, disp */
252498a9cb79SRichard Henderson     { 0x04001280u, 0xfc003fffu, trans_nop },          /* fdc, index */
252598a9cb79SRichard Henderson     { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */
252698a9cb79SRichard Henderson     { 0x040012c0u, 0xfc003fffu, trans_nop },          /* fdce */
252798a9cb79SRichard Henderson     { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */
252898a9cb79SRichard Henderson     { 0x04000280u, 0xfc001fffu, trans_nop },          /* fic 0a */
252998a9cb79SRichard Henderson     { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */
253098a9cb79SRichard Henderson     { 0x040013c0u, 0xfc003fffu, trans_nop },          /* fic 4f */
253198a9cb79SRichard Henderson     { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */
253298a9cb79SRichard Henderson     { 0x040002c0u, 0xfc001fffu, trans_nop },          /* fice */
253398a9cb79SRichard Henderson     { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */
253498a9cb79SRichard Henderson     { 0x04002700u, 0xfc003fffu, trans_nop },          /* pdc */
253598a9cb79SRichard Henderson     { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */
253698a9cb79SRichard Henderson     { 0x04001180u, 0xfc003fa0u, trans_probe },        /* probe */
253798a9cb79SRichard Henderson     { 0x04003180u, 0xfc003fa0u, trans_probe },        /* probei */
25388d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY
25398d6ae7fbSRichard Henderson     { 0x04000000u, 0xfc001fffu, trans_ixtlbx },       /* iitlbp */
25408d6ae7fbSRichard Henderson     { 0x04000040u, 0xfc001fffu, trans_ixtlbx },       /* iitlba */
25418d6ae7fbSRichard Henderson     { 0x04001000u, 0xfc001fffu, trans_ixtlbx },       /* idtlbp */
25428d6ae7fbSRichard Henderson     { 0x04001040u, 0xfc001fffu, trans_ixtlbx },       /* idtlba */
254363300a00SRichard Henderson     { 0x04000200u, 0xfc001fdfu, trans_pxtlbx },       /* pitlb */
254463300a00SRichard Henderson     { 0x04000240u, 0xfc001fdfu, trans_pxtlbx },       /* pitlbe */
254563300a00SRichard Henderson     { 0x04001200u, 0xfc001fdfu, trans_pxtlbx },       /* pdtlb */
254663300a00SRichard Henderson     { 0x04001240u, 0xfc001fdfu, trans_pxtlbx },       /* pdtlbe */
25472dfcca9fSRichard Henderson     { 0x04001340u, 0xfc003fc0u, trans_lpa },
254843a97b81SRichard Henderson     { 0x04001300u, 0xfc003fe0u, trans_lci },
25498d6ae7fbSRichard Henderson #endif
255098a9cb79SRichard Henderson };
255198a9cb79SRichard Henderson 
2552869051eaSRichard Henderson static DisasJumpType trans_add(DisasContext *ctx, uint32_t insn,
2553b2167459SRichard Henderson                                const DisasInsn *di)
2554b2167459SRichard Henderson {
2555b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2556b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2557b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2558b2167459SRichard Henderson     unsigned ext = extract32(insn, 8, 4);
2559b2167459SRichard Henderson     unsigned shift = extract32(insn, 6, 2);
2560b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2561eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2562b2167459SRichard Henderson     bool is_c = false;
2563b2167459SRichard Henderson     bool is_l = false;
2564b2167459SRichard Henderson     bool is_tc = false;
2565b2167459SRichard Henderson     bool is_tsv = false;
2566869051eaSRichard Henderson     DisasJumpType ret;
2567b2167459SRichard Henderson 
2568b2167459SRichard Henderson     switch (ext) {
2569b2167459SRichard Henderson     case 0x6: /* ADD, SHLADD */
2570b2167459SRichard Henderson         break;
2571b2167459SRichard Henderson     case 0xa: /* ADD,L, SHLADD,L */
2572b2167459SRichard Henderson         is_l = true;
2573b2167459SRichard Henderson         break;
2574b2167459SRichard Henderson     case 0xe: /* ADD,TSV, SHLADD,TSV (1) */
2575b2167459SRichard Henderson         is_tsv = true;
2576b2167459SRichard Henderson         break;
2577b2167459SRichard Henderson     case 0x7: /* ADD,C */
2578b2167459SRichard Henderson         is_c = true;
2579b2167459SRichard Henderson         break;
2580b2167459SRichard Henderson     case 0xf: /* ADD,C,TSV */
2581b2167459SRichard Henderson         is_c = is_tsv = true;
2582b2167459SRichard Henderson         break;
2583b2167459SRichard Henderson     default:
2584b2167459SRichard Henderson         return gen_illegal(ctx);
2585b2167459SRichard Henderson     }
2586b2167459SRichard Henderson 
2587b2167459SRichard Henderson     if (cf) {
2588b2167459SRichard Henderson         nullify_over(ctx);
2589b2167459SRichard Henderson     }
2590b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2591b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2592b2167459SRichard Henderson     ret = do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf);
2593b2167459SRichard Henderson     return nullify_end(ctx, ret);
2594b2167459SRichard Henderson }
2595b2167459SRichard Henderson 
2596869051eaSRichard Henderson static DisasJumpType trans_sub(DisasContext *ctx, uint32_t insn,
2597b2167459SRichard Henderson                                const DisasInsn *di)
2598b2167459SRichard Henderson {
2599b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2600b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2601b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2602b2167459SRichard Henderson     unsigned ext = extract32(insn, 6, 6);
2603b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2604eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2605b2167459SRichard Henderson     bool is_b = false;
2606b2167459SRichard Henderson     bool is_tc = false;
2607b2167459SRichard Henderson     bool is_tsv = false;
2608869051eaSRichard Henderson     DisasJumpType ret;
2609b2167459SRichard Henderson 
2610b2167459SRichard Henderson     switch (ext) {
2611b2167459SRichard Henderson     case 0x10: /* SUB */
2612b2167459SRichard Henderson         break;
2613b2167459SRichard Henderson     case 0x30: /* SUB,TSV */
2614b2167459SRichard Henderson         is_tsv = true;
2615b2167459SRichard Henderson         break;
2616b2167459SRichard Henderson     case 0x14: /* SUB,B */
2617b2167459SRichard Henderson         is_b = true;
2618b2167459SRichard Henderson         break;
2619b2167459SRichard Henderson     case 0x34: /* SUB,B,TSV */
2620b2167459SRichard Henderson         is_b = is_tsv = true;
2621b2167459SRichard Henderson         break;
2622b2167459SRichard Henderson     case 0x13: /* SUB,TC */
2623b2167459SRichard Henderson         is_tc = true;
2624b2167459SRichard Henderson         break;
2625b2167459SRichard Henderson     case 0x33: /* SUB,TSV,TC */
2626b2167459SRichard Henderson         is_tc = is_tsv = true;
2627b2167459SRichard Henderson         break;
2628b2167459SRichard Henderson     default:
2629b2167459SRichard Henderson         return gen_illegal(ctx);
2630b2167459SRichard Henderson     }
2631b2167459SRichard Henderson 
2632b2167459SRichard Henderson     if (cf) {
2633b2167459SRichard Henderson         nullify_over(ctx);
2634b2167459SRichard Henderson     }
2635b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2636b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2637b2167459SRichard Henderson     ret = do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf);
2638b2167459SRichard Henderson     return nullify_end(ctx, ret);
2639b2167459SRichard Henderson }
2640b2167459SRichard Henderson 
2641869051eaSRichard Henderson static DisasJumpType trans_log(DisasContext *ctx, uint32_t insn,
2642b2167459SRichard Henderson                                const DisasInsn *di)
2643b2167459SRichard Henderson {
2644b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2645b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2646b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2647b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2648eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2649869051eaSRichard Henderson     DisasJumpType ret;
2650b2167459SRichard Henderson 
2651b2167459SRichard Henderson     if (cf) {
2652b2167459SRichard Henderson         nullify_over(ctx);
2653b2167459SRichard Henderson     }
2654b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2655b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2656eff235ebSPaolo Bonzini     ret = do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt);
2657b2167459SRichard Henderson     return nullify_end(ctx, ret);
2658b2167459SRichard Henderson }
2659b2167459SRichard Henderson 
2660b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */
2661869051eaSRichard Henderson static DisasJumpType trans_copy(DisasContext *ctx, uint32_t insn,
2662b2167459SRichard Henderson                                 const DisasInsn *di)
2663b2167459SRichard Henderson {
2664b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2665b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2666b2167459SRichard Henderson 
2667b2167459SRichard Henderson     if (r1 == 0) {
2668eaa3783bSRichard Henderson         TCGv_reg dest = dest_gpr(ctx, rt);
2669eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
2670b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
2671b2167459SRichard Henderson     } else {
2672b2167459SRichard Henderson         save_gpr(ctx, rt, cpu_gr[r1]);
2673b2167459SRichard Henderson     }
2674b2167459SRichard Henderson     cond_free(&ctx->null_cond);
2675869051eaSRichard Henderson     return DISAS_NEXT;
2676b2167459SRichard Henderson }
2677b2167459SRichard Henderson 
2678869051eaSRichard Henderson static DisasJumpType trans_cmpclr(DisasContext *ctx, uint32_t insn,
2679b2167459SRichard Henderson                                   const DisasInsn *di)
2680b2167459SRichard Henderson {
2681b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2682b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2683b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2684b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2685eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2686869051eaSRichard Henderson     DisasJumpType ret;
2687b2167459SRichard Henderson 
2688b2167459SRichard Henderson     if (cf) {
2689b2167459SRichard Henderson         nullify_over(ctx);
2690b2167459SRichard Henderson     }
2691b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2692b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2693b2167459SRichard Henderson     ret = do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf);
2694b2167459SRichard Henderson     return nullify_end(ctx, ret);
2695b2167459SRichard Henderson }
2696b2167459SRichard Henderson 
2697869051eaSRichard Henderson static DisasJumpType trans_uxor(DisasContext *ctx, uint32_t insn,
2698b2167459SRichard Henderson                                 const DisasInsn *di)
2699b2167459SRichard Henderson {
2700b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2701b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2702b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2703b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2704eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2705869051eaSRichard Henderson     DisasJumpType ret;
2706b2167459SRichard Henderson 
2707b2167459SRichard Henderson     if (cf) {
2708b2167459SRichard Henderson         nullify_over(ctx);
2709b2167459SRichard Henderson     }
2710b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2711b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2712eaa3783bSRichard Henderson     ret = do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg);
2713b2167459SRichard Henderson     return nullify_end(ctx, ret);
2714b2167459SRichard Henderson }
2715b2167459SRichard Henderson 
2716869051eaSRichard Henderson static DisasJumpType trans_uaddcm(DisasContext *ctx, uint32_t insn,
2717b2167459SRichard Henderson                                   const DisasInsn *di)
2718b2167459SRichard Henderson {
2719b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2720b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2721b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2722b2167459SRichard Henderson     unsigned is_tc = extract32(insn, 6, 1);
2723b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2724eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2725869051eaSRichard Henderson     DisasJumpType ret;
2726b2167459SRichard Henderson 
2727b2167459SRichard Henderson     if (cf) {
2728b2167459SRichard Henderson         nullify_over(ctx);
2729b2167459SRichard Henderson     }
2730b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2731b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2732b2167459SRichard Henderson     tmp = get_temp(ctx);
2733eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
2734eaa3783bSRichard Henderson     ret = do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg);
2735b2167459SRichard Henderson     return nullify_end(ctx, ret);
2736b2167459SRichard Henderson }
2737b2167459SRichard Henderson 
2738869051eaSRichard Henderson static DisasJumpType trans_dcor(DisasContext *ctx, uint32_t insn,
2739b2167459SRichard Henderson                                 const DisasInsn *di)
2740b2167459SRichard Henderson {
2741b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2742b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2743b2167459SRichard Henderson     unsigned is_i = extract32(insn, 6, 1);
2744b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2745eaa3783bSRichard Henderson     TCGv_reg tmp;
2746869051eaSRichard Henderson     DisasJumpType ret;
2747b2167459SRichard Henderson 
2748b2167459SRichard Henderson     nullify_over(ctx);
2749b2167459SRichard Henderson 
2750b2167459SRichard Henderson     tmp = get_temp(ctx);
2751eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2752b2167459SRichard Henderson     if (!is_i) {
2753eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2754b2167459SRichard Henderson     }
2755eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2756eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
2757b2167459SRichard Henderson     ret = do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false,
2758eaa3783bSRichard Henderson                   is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
2759b2167459SRichard Henderson 
2760b2167459SRichard Henderson     return nullify_end(ctx, ret);
2761b2167459SRichard Henderson }
2762b2167459SRichard Henderson 
2763869051eaSRichard Henderson static DisasJumpType trans_ds(DisasContext *ctx, uint32_t insn,
2764b2167459SRichard Henderson                               const DisasInsn *di)
2765b2167459SRichard Henderson {
2766b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2767b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2768b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2769b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2770eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
2771b2167459SRichard Henderson 
2772b2167459SRichard Henderson     nullify_over(ctx);
2773b2167459SRichard Henderson 
2774b2167459SRichard Henderson     in1 = load_gpr(ctx, r1);
2775b2167459SRichard Henderson     in2 = load_gpr(ctx, r2);
2776b2167459SRichard Henderson 
2777b2167459SRichard Henderson     add1 = tcg_temp_new();
2778b2167459SRichard Henderson     add2 = tcg_temp_new();
2779b2167459SRichard Henderson     addc = tcg_temp_new();
2780b2167459SRichard Henderson     dest = tcg_temp_new();
2781eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
2782b2167459SRichard Henderson 
2783b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2784eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
2785eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb);
2786b2167459SRichard Henderson 
2787b2167459SRichard Henderson     /* Add or subtract R2, depending on PSW[V].  Proper computation of
2788b2167459SRichard Henderson        carry{8} requires that we subtract via + ~R2 + 1, as described in
2789b2167459SRichard Henderson        the manual.  By extracting and masking V, we can produce the
2790b2167459SRichard Henderson        proper inputs to the addition without movcond.  */
2791eaa3783bSRichard Henderson     tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1);
2792eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2793eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
2794b2167459SRichard Henderson     /* ??? This is only correct for 32-bit.  */
2795b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
2796b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2797b2167459SRichard Henderson 
2798b2167459SRichard Henderson     tcg_temp_free(addc);
2799b2167459SRichard Henderson     tcg_temp_free(zero);
2800b2167459SRichard Henderson 
2801b2167459SRichard Henderson     /* Write back the result register.  */
2802b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
2803b2167459SRichard Henderson 
2804b2167459SRichard Henderson     /* Write back PSW[CB].  */
2805eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2806eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2807b2167459SRichard Henderson 
2808b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
2809eaa3783bSRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb);
2810eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2811b2167459SRichard Henderson 
2812b2167459SRichard Henderson     /* Install the new nullification.  */
2813b2167459SRichard Henderson     if (cf) {
2814eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
2815b2167459SRichard Henderson         if (cf >> 1 == 6) {
2816b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2817b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2818b2167459SRichard Henderson         }
2819b2167459SRichard Henderson         ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv);
2820b2167459SRichard Henderson     }
2821b2167459SRichard Henderson 
2822b2167459SRichard Henderson     tcg_temp_free(add1);
2823b2167459SRichard Henderson     tcg_temp_free(add2);
2824b2167459SRichard Henderson     tcg_temp_free(dest);
2825b2167459SRichard Henderson 
2826869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
2827b2167459SRichard Henderson }
2828b2167459SRichard Henderson 
2829b2167459SRichard Henderson static const DisasInsn table_arith_log[] = {
2830b2167459SRichard Henderson     { 0x08000240u, 0xfc00ffffu, trans_nop },  /* or x,y,0 */
2831b2167459SRichard Henderson     { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */
2832eaa3783bSRichard Henderson     { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg },
2833eaa3783bSRichard Henderson     { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg },
2834eaa3783bSRichard Henderson     { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg },
2835eaa3783bSRichard Henderson     { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg },
2836b2167459SRichard Henderson     { 0x08000880u, 0xfc000fe0u, trans_cmpclr },
2837b2167459SRichard Henderson     { 0x08000380u, 0xfc000fe0u, trans_uxor },
2838b2167459SRichard Henderson     { 0x08000980u, 0xfc000fa0u, trans_uaddcm },
2839b2167459SRichard Henderson     { 0x08000b80u, 0xfc1f0fa0u, trans_dcor },
2840b2167459SRichard Henderson     { 0x08000440u, 0xfc000fe0u, trans_ds },
2841b2167459SRichard Henderson     { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */
2842b2167459SRichard Henderson     { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */
2843b2167459SRichard Henderson     { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */
2844b2167459SRichard Henderson     { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */
2845b2167459SRichard Henderson };
2846b2167459SRichard Henderson 
2847869051eaSRichard Henderson static DisasJumpType trans_addi(DisasContext *ctx, uint32_t insn)
2848b2167459SRichard Henderson {
2849eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2850b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2851b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2852b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2853b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2854b2167459SRichard Henderson     unsigned o1 = extract32(insn, 26, 1);
2855eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2856869051eaSRichard Henderson     DisasJumpType ret;
2857b2167459SRichard Henderson 
2858b2167459SRichard Henderson     if (cf) {
2859b2167459SRichard Henderson         nullify_over(ctx);
2860b2167459SRichard Henderson     }
2861b2167459SRichard Henderson 
2862b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2863b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2864b2167459SRichard Henderson     ret = do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf);
2865b2167459SRichard Henderson 
2866b2167459SRichard Henderson     return nullify_end(ctx, ret);
2867b2167459SRichard Henderson }
2868b2167459SRichard Henderson 
2869869051eaSRichard Henderson static DisasJumpType trans_subi(DisasContext *ctx, uint32_t insn)
2870b2167459SRichard Henderson {
2871eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2872b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2873b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2874b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2875b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2876eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2877869051eaSRichard Henderson     DisasJumpType ret;
2878b2167459SRichard Henderson 
2879b2167459SRichard Henderson     if (cf) {
2880b2167459SRichard Henderson         nullify_over(ctx);
2881b2167459SRichard Henderson     }
2882b2167459SRichard Henderson 
2883b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2884b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2885b2167459SRichard Henderson     ret = do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf);
2886b2167459SRichard Henderson 
2887b2167459SRichard Henderson     return nullify_end(ctx, ret);
2888b2167459SRichard Henderson }
2889b2167459SRichard Henderson 
2890869051eaSRichard Henderson static DisasJumpType trans_cmpiclr(DisasContext *ctx, uint32_t insn)
2891b2167459SRichard Henderson {
2892eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2893b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2894b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2895b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2896eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2897869051eaSRichard Henderson     DisasJumpType ret;
2898b2167459SRichard Henderson 
2899b2167459SRichard Henderson     if (cf) {
2900b2167459SRichard Henderson         nullify_over(ctx);
2901b2167459SRichard Henderson     }
2902b2167459SRichard Henderson 
2903b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2904b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2905b2167459SRichard Henderson     ret = do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf);
2906b2167459SRichard Henderson 
2907b2167459SRichard Henderson     return nullify_end(ctx, ret);
2908b2167459SRichard Henderson }
2909b2167459SRichard Henderson 
2910869051eaSRichard Henderson static DisasJumpType trans_ld_idx_i(DisasContext *ctx, uint32_t insn,
291196d6407fSRichard Henderson                                     const DisasInsn *di)
291296d6407fSRichard Henderson {
291396d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
291496d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
291596d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
291696d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
291786f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
291896d6407fSRichard Henderson     int disp = low_sextract(insn, 16, 5);
291996d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
292096d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
292196d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
292296d6407fSRichard Henderson 
292386f8d05fSRichard Henderson     return do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop);
292496d6407fSRichard Henderson }
292596d6407fSRichard Henderson 
2926869051eaSRichard Henderson static DisasJumpType trans_ld_idx_x(DisasContext *ctx, uint32_t insn,
292796d6407fSRichard Henderson                                     const DisasInsn *di)
292896d6407fSRichard Henderson {
292996d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
293096d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
293196d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
293296d6407fSRichard Henderson     unsigned u = extract32(insn, 13, 1);
293386f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
293496d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
293596d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
293696d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
293796d6407fSRichard Henderson 
293886f8d05fSRichard Henderson     return do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop);
293996d6407fSRichard Henderson }
294096d6407fSRichard Henderson 
2941869051eaSRichard Henderson static DisasJumpType trans_st_idx_i(DisasContext *ctx, uint32_t insn,
294296d6407fSRichard Henderson                                     const DisasInsn *di)
294396d6407fSRichard Henderson {
294496d6407fSRichard Henderson     int disp = low_sextract(insn, 0, 5);
294596d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
294696d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
294796d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
294886f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
294996d6407fSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
295096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
295196d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
295296d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
295396d6407fSRichard Henderson 
295486f8d05fSRichard Henderson     return do_store(ctx, rr, rb, disp, sp, modify, mop);
295596d6407fSRichard Henderson }
295696d6407fSRichard Henderson 
2957869051eaSRichard Henderson static DisasJumpType trans_ldcw(DisasContext *ctx, uint32_t insn,
295896d6407fSRichard Henderson                                 const DisasInsn *di)
295996d6407fSRichard Henderson {
296096d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
296196d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
296296d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
296396d6407fSRichard Henderson     unsigned au = extract32(insn, 13, 1);
296486f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
296596d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
296696d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
296796d6407fSRichard Henderson     TCGMemOp mop = MO_TEUL | MO_ALIGN_16;
296886f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
296986f8d05fSRichard Henderson     TCGv_tl addr;
297096d6407fSRichard Henderson     int modify, disp = 0, scale = 0;
297196d6407fSRichard Henderson 
297296d6407fSRichard Henderson     nullify_over(ctx);
297396d6407fSRichard Henderson 
297496d6407fSRichard Henderson     if (i) {
297596d6407fSRichard Henderson         modify = (m ? (au ? -1 : 1) : 0);
297696d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
297796d6407fSRichard Henderson         rx = 0;
297896d6407fSRichard Henderson     } else {
297996d6407fSRichard Henderson         modify = m;
298096d6407fSRichard Henderson         if (au) {
298196d6407fSRichard Henderson             scale = mop & MO_SIZE;
298296d6407fSRichard Henderson         }
298396d6407fSRichard Henderson     }
298496d6407fSRichard Henderson     if (modify) {
298586f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
298686f8d05fSRichard Henderson            we see the result of the load.  */
298796d6407fSRichard Henderson         dest = get_temp(ctx);
298896d6407fSRichard Henderson     } else {
298996d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
299096d6407fSRichard Henderson     }
299196d6407fSRichard Henderson 
299286f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
299386f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
2994eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
299586f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
299696d6407fSRichard Henderson     if (modify) {
299786f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
299896d6407fSRichard Henderson     }
299996d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
300096d6407fSRichard Henderson 
3001869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
300296d6407fSRichard Henderson }
300396d6407fSRichard Henderson 
3004869051eaSRichard Henderson static DisasJumpType trans_stby(DisasContext *ctx, uint32_t insn,
300596d6407fSRichard Henderson                                 const DisasInsn *di)
300696d6407fSRichard Henderson {
3007eaa3783bSRichard Henderson     target_sreg disp = low_sextract(insn, 0, 5);
300896d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
300996d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
301086f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
301196d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
301296d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
301386f8d05fSRichard Henderson     TCGv_reg ofs, val;
301486f8d05fSRichard Henderson     TCGv_tl addr;
301596d6407fSRichard Henderson 
301696d6407fSRichard Henderson     nullify_over(ctx);
301796d6407fSRichard Henderson 
301886f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m,
301986f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
302096d6407fSRichard Henderson     val = load_gpr(ctx, rt);
302196d6407fSRichard Henderson     if (a) {
3022f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3023f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(cpu_env, addr, val);
3024f9f46db4SEmilio G. Cota         } else {
302596d6407fSRichard Henderson             gen_helper_stby_e(cpu_env, addr, val);
3026f9f46db4SEmilio G. Cota         }
3027f9f46db4SEmilio G. Cota     } else {
3028f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3029f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(cpu_env, addr, val);
303096d6407fSRichard Henderson         } else {
303196d6407fSRichard Henderson             gen_helper_stby_b(cpu_env, addr, val);
303296d6407fSRichard Henderson         }
3033f9f46db4SEmilio G. Cota     }
303496d6407fSRichard Henderson 
303596d6407fSRichard Henderson     if (m) {
303686f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
303786f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
303896d6407fSRichard Henderson     }
303996d6407fSRichard Henderson 
3040869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
304196d6407fSRichard Henderson }
304296d6407fSRichard Henderson 
3043d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY
3044d0a851ccSRichard Henderson static DisasJumpType trans_ldwa_idx_i(DisasContext *ctx, uint32_t insn,
3045d0a851ccSRichard Henderson                                       const DisasInsn *di)
3046d0a851ccSRichard Henderson {
3047d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3048d0a851ccSRichard Henderson     DisasJumpType ret;
3049d0a851ccSRichard Henderson 
3050d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3051d0a851ccSRichard Henderson 
3052d0a851ccSRichard Henderson     /* ??? needs fixing for hppa64 -- ldda does not follow the same
3053d0a851ccSRichard Henderson        format wrt the sub-opcode in bits 6:9.  */
3054d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
3055d0a851ccSRichard Henderson     ret = trans_ld_idx_i(ctx, insn, di);
3056d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
3057d0a851ccSRichard Henderson     return ret;
3058d0a851ccSRichard Henderson }
3059d0a851ccSRichard Henderson 
3060d0a851ccSRichard Henderson static DisasJumpType trans_ldwa_idx_x(DisasContext *ctx, uint32_t insn,
3061d0a851ccSRichard Henderson                                       const DisasInsn *di)
3062d0a851ccSRichard Henderson {
3063d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3064d0a851ccSRichard Henderson     DisasJumpType ret;
3065d0a851ccSRichard Henderson 
3066d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3067d0a851ccSRichard Henderson 
3068d0a851ccSRichard Henderson     /* ??? needs fixing for hppa64 -- ldda does not follow the same
3069d0a851ccSRichard Henderson        format wrt the sub-opcode in bits 6:9.  */
3070d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
3071d0a851ccSRichard Henderson     ret = trans_ld_idx_x(ctx, insn, di);
3072d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
3073d0a851ccSRichard Henderson     return ret;
3074d0a851ccSRichard Henderson }
3075d0a851ccSRichard Henderson #endif
3076d0a851ccSRichard Henderson 
307796d6407fSRichard Henderson static const DisasInsn table_index_mem[] = {
307896d6407fSRichard Henderson     { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */
307996d6407fSRichard Henderson     { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */
308096d6407fSRichard Henderson     { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */
308196d6407fSRichard Henderson     { 0x0c0001c0u, 0xfc0003c0, trans_ldcw },
308296d6407fSRichard Henderson     { 0x0c001300u, 0xfc0013c0, trans_stby },
3083d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY
3084d0a851ccSRichard Henderson     { 0x0c001180u, 0xfc00d3c0, trans_ldwa_idx_i }, /* LDWA, im */
3085d0a851ccSRichard Henderson     { 0x0c000180u, 0xfc00d3c0, trans_ldwa_idx_x }, /* LDWA, rx */
3086d0a851ccSRichard Henderson #endif
308796d6407fSRichard Henderson };
308896d6407fSRichard Henderson 
3089869051eaSRichard Henderson static DisasJumpType trans_ldil(DisasContext *ctx, uint32_t insn)
3090b2167459SRichard Henderson {
3091b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
3092eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
3093eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
3094b2167459SRichard Henderson 
3095eaa3783bSRichard Henderson     tcg_gen_movi_reg(tcg_rt, i);
3096b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
3097b2167459SRichard Henderson     cond_free(&ctx->null_cond);
3098b2167459SRichard Henderson 
3099869051eaSRichard Henderson     return DISAS_NEXT;
3100b2167459SRichard Henderson }
3101b2167459SRichard Henderson 
3102869051eaSRichard Henderson static DisasJumpType trans_addil(DisasContext *ctx, uint32_t insn)
3103b2167459SRichard Henderson {
3104b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
3105eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
3106eaa3783bSRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, rt);
3107eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
3108b2167459SRichard Henderson 
3109eaa3783bSRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, i);
3110b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
3111b2167459SRichard Henderson     cond_free(&ctx->null_cond);
3112b2167459SRichard Henderson 
3113869051eaSRichard Henderson     return DISAS_NEXT;
3114b2167459SRichard Henderson }
3115b2167459SRichard Henderson 
3116869051eaSRichard Henderson static DisasJumpType trans_ldo(DisasContext *ctx, uint32_t insn)
3117b2167459SRichard Henderson {
3118b2167459SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
3119b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
3120eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
3121eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
3122b2167459SRichard Henderson 
3123b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
3124b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
3125b2167459SRichard Henderson     if (rb == 0) {
3126eaa3783bSRichard Henderson         tcg_gen_movi_reg(tcg_rt, i);
3127b2167459SRichard Henderson     } else {
3128eaa3783bSRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i);
3129b2167459SRichard Henderson     }
3130b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
3131b2167459SRichard Henderson     cond_free(&ctx->null_cond);
3132b2167459SRichard Henderson 
3133869051eaSRichard Henderson     return DISAS_NEXT;
3134b2167459SRichard Henderson }
3135b2167459SRichard Henderson 
3136869051eaSRichard Henderson static DisasJumpType trans_load(DisasContext *ctx, uint32_t insn,
313796d6407fSRichard Henderson                                 bool is_mod, TCGMemOp mop)
313896d6407fSRichard Henderson {
313996d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
314096d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
314186f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3142eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
314396d6407fSRichard Henderson 
314486f8d05fSRichard Henderson     return do_load(ctx, rt, rb, 0, 0, i, sp,
314586f8d05fSRichard Henderson                    is_mod ? (i < 0 ? -1 : 1) : 0, mop);
314696d6407fSRichard Henderson }
314796d6407fSRichard Henderson 
3148869051eaSRichard Henderson static DisasJumpType trans_load_w(DisasContext *ctx, uint32_t insn)
314996d6407fSRichard Henderson {
315096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
315196d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
315286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3153eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
315496d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
315596d6407fSRichard Henderson 
315696d6407fSRichard Henderson     switch (ext2) {
315796d6407fSRichard Henderson     case 0:
315896d6407fSRichard Henderson     case 1:
315996d6407fSRichard Henderson         /* FLDW without modification.  */
316086f8d05fSRichard Henderson         return do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
316196d6407fSRichard Henderson     case 2:
316296d6407fSRichard Henderson         /* LDW with modification.  Note that the sign of I selects
316396d6407fSRichard Henderson            post-dec vs pre-inc.  */
316486f8d05fSRichard Henderson         return do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
316596d6407fSRichard Henderson     default:
316696d6407fSRichard Henderson         return gen_illegal(ctx);
316796d6407fSRichard Henderson     }
316896d6407fSRichard Henderson }
316996d6407fSRichard Henderson 
3170869051eaSRichard Henderson static DisasJumpType trans_fload_mod(DisasContext *ctx, uint32_t insn)
317196d6407fSRichard Henderson {
3172eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
317396d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
317496d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
317586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
317696d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
317796d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
317896d6407fSRichard Henderson 
317996d6407fSRichard Henderson     /* FLDW with modification.  */
318086f8d05fSRichard Henderson     return do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
318196d6407fSRichard Henderson }
318296d6407fSRichard Henderson 
3183869051eaSRichard Henderson static DisasJumpType trans_store(DisasContext *ctx, uint32_t insn,
318496d6407fSRichard Henderson                                  bool is_mod, TCGMemOp mop)
318596d6407fSRichard Henderson {
318696d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
318796d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
318886f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3189eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
319096d6407fSRichard Henderson 
319186f8d05fSRichard Henderson     return do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop);
319296d6407fSRichard Henderson }
319396d6407fSRichard Henderson 
3194869051eaSRichard Henderson static DisasJumpType trans_store_w(DisasContext *ctx, uint32_t insn)
319596d6407fSRichard Henderson {
319696d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
319796d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
319886f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3199eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
320096d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
320196d6407fSRichard Henderson 
320296d6407fSRichard Henderson     switch (ext2) {
320396d6407fSRichard Henderson     case 0:
320496d6407fSRichard Henderson     case 1:
320596d6407fSRichard Henderson         /* FSTW without modification.  */
320686f8d05fSRichard Henderson         return do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
320796d6407fSRichard Henderson     case 2:
32083f7367e2SHelge Deller         /* STW with modification.  */
320986f8d05fSRichard Henderson         return do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
321096d6407fSRichard Henderson     default:
321196d6407fSRichard Henderson         return gen_illegal(ctx);
321296d6407fSRichard Henderson     }
321396d6407fSRichard Henderson }
321496d6407fSRichard Henderson 
3215869051eaSRichard Henderson static DisasJumpType trans_fstore_mod(DisasContext *ctx, uint32_t insn)
321696d6407fSRichard Henderson {
3217eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
321896d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
321996d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
322086f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
322196d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
322296d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
322396d6407fSRichard Henderson 
322496d6407fSRichard Henderson     /* FSTW with modification.  */
322586f8d05fSRichard Henderson     return do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
322696d6407fSRichard Henderson }
322796d6407fSRichard Henderson 
3228869051eaSRichard Henderson static DisasJumpType trans_copr_w(DisasContext *ctx, uint32_t insn)
322996d6407fSRichard Henderson {
323096d6407fSRichard Henderson     unsigned t0 = extract32(insn, 0, 5);
323196d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
323296d6407fSRichard Henderson     unsigned t1 = extract32(insn, 6, 1);
323396d6407fSRichard Henderson     unsigned ext3 = extract32(insn, 7, 3);
323496d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
323596d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
323696d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
323786f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
323896d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
323996d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
324096d6407fSRichard Henderson     unsigned rt = t1 * 32 + t0;
324196d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
324296d6407fSRichard Henderson     int disp, scale;
324396d6407fSRichard Henderson 
324496d6407fSRichard Henderson     if (i == 0) {
324596d6407fSRichard Henderson         scale = (ua ? 2 : 0);
324696d6407fSRichard Henderson         disp = 0;
324796d6407fSRichard Henderson         modify = m;
324896d6407fSRichard Henderson     } else {
324996d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
325096d6407fSRichard Henderson         scale = 0;
325196d6407fSRichard Henderson         rx = 0;
325296d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
325396d6407fSRichard Henderson     }
325496d6407fSRichard Henderson 
325596d6407fSRichard Henderson     switch (ext3) {
325696d6407fSRichard Henderson     case 0: /* FLDW */
325786f8d05fSRichard Henderson         return do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify);
325896d6407fSRichard Henderson     case 4: /* FSTW */
325986f8d05fSRichard Henderson         return do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify);
326096d6407fSRichard Henderson     }
326196d6407fSRichard Henderson     return gen_illegal(ctx);
326296d6407fSRichard Henderson }
326396d6407fSRichard Henderson 
3264869051eaSRichard Henderson static DisasJumpType trans_copr_dw(DisasContext *ctx, uint32_t insn)
326596d6407fSRichard Henderson {
326696d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
326796d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
326896d6407fSRichard Henderson     unsigned ext4 = extract32(insn, 6, 4);
326996d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
327096d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
327196d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
327286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
327396d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
327496d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
327596d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
327696d6407fSRichard Henderson     int disp, scale;
327796d6407fSRichard Henderson 
327896d6407fSRichard Henderson     if (i == 0) {
327996d6407fSRichard Henderson         scale = (ua ? 3 : 0);
328096d6407fSRichard Henderson         disp = 0;
328196d6407fSRichard Henderson         modify = m;
328296d6407fSRichard Henderson     } else {
328396d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
328496d6407fSRichard Henderson         scale = 0;
328596d6407fSRichard Henderson         rx = 0;
328696d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
328796d6407fSRichard Henderson     }
328896d6407fSRichard Henderson 
328996d6407fSRichard Henderson     switch (ext4) {
329096d6407fSRichard Henderson     case 0: /* FLDD */
329186f8d05fSRichard Henderson         return do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify);
329296d6407fSRichard Henderson     case 8: /* FSTD */
329386f8d05fSRichard Henderson         return do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify);
329496d6407fSRichard Henderson     default:
329596d6407fSRichard Henderson         return gen_illegal(ctx);
329696d6407fSRichard Henderson     }
329796d6407fSRichard Henderson }
329896d6407fSRichard Henderson 
3299869051eaSRichard Henderson static DisasJumpType trans_cmpb(DisasContext *ctx, uint32_t insn,
330098cd9ca7SRichard Henderson                                 bool is_true, bool is_imm, bool is_dw)
330198cd9ca7SRichard Henderson {
3302eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
330398cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
330498cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
330598cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
330698cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
3307eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv;
330898cd9ca7SRichard Henderson     DisasCond cond;
330998cd9ca7SRichard Henderson 
331098cd9ca7SRichard Henderson     nullify_over(ctx);
331198cd9ca7SRichard Henderson 
331298cd9ca7SRichard Henderson     if (is_imm) {
331398cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
331498cd9ca7SRichard Henderson     } else {
331598cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
331698cd9ca7SRichard Henderson     }
331798cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
331898cd9ca7SRichard Henderson     dest = get_temp(ctx);
331998cd9ca7SRichard Henderson 
3320eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
332198cd9ca7SRichard Henderson 
3322f764718dSRichard Henderson     sv = NULL;
332398cd9ca7SRichard Henderson     if (c == 6) {
332498cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
332598cd9ca7SRichard Henderson     }
332698cd9ca7SRichard Henderson 
332798cd9ca7SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
332898cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
332998cd9ca7SRichard Henderson }
333098cd9ca7SRichard Henderson 
3331869051eaSRichard Henderson static DisasJumpType trans_addb(DisasContext *ctx, uint32_t insn,
333298cd9ca7SRichard Henderson                                 bool is_true, bool is_imm)
333398cd9ca7SRichard Henderson {
3334eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
333598cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
333698cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
333798cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
333898cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
3339eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv, cb_msb;
334098cd9ca7SRichard Henderson     DisasCond cond;
334198cd9ca7SRichard Henderson 
334298cd9ca7SRichard Henderson     nullify_over(ctx);
334398cd9ca7SRichard Henderson 
334498cd9ca7SRichard Henderson     if (is_imm) {
334598cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
334698cd9ca7SRichard Henderson     } else {
334798cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
334898cd9ca7SRichard Henderson     }
334998cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
335098cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
3351f764718dSRichard Henderson     sv = NULL;
3352f764718dSRichard Henderson     cb_msb = NULL;
335398cd9ca7SRichard Henderson 
335498cd9ca7SRichard Henderson     switch (c) {
335598cd9ca7SRichard Henderson     default:
3356eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
335798cd9ca7SRichard Henderson         break;
335898cd9ca7SRichard Henderson     case 4: case 5:
335998cd9ca7SRichard Henderson         cb_msb = get_temp(ctx);
3360eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3361eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
336298cd9ca7SRichard Henderson         break;
336398cd9ca7SRichard Henderson     case 6:
3364eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
336598cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
336698cd9ca7SRichard Henderson         break;
336798cd9ca7SRichard Henderson     }
336898cd9ca7SRichard Henderson 
336998cd9ca7SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
337098cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
337198cd9ca7SRichard Henderson }
337298cd9ca7SRichard Henderson 
3373869051eaSRichard Henderson static DisasJumpType trans_bb(DisasContext *ctx, uint32_t insn)
337498cd9ca7SRichard Henderson {
3375eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
337698cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
337798cd9ca7SRichard Henderson     unsigned c = extract32(insn, 15, 1);
337898cd9ca7SRichard Henderson     unsigned r = extract32(insn, 16, 5);
337998cd9ca7SRichard Henderson     unsigned p = extract32(insn, 21, 5);
338098cd9ca7SRichard Henderson     unsigned i = extract32(insn, 26, 1);
3381eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
338298cd9ca7SRichard Henderson     DisasCond cond;
338398cd9ca7SRichard Henderson 
338498cd9ca7SRichard Henderson     nullify_over(ctx);
338598cd9ca7SRichard Henderson 
338698cd9ca7SRichard Henderson     tmp = tcg_temp_new();
338798cd9ca7SRichard Henderson     tcg_r = load_gpr(ctx, r);
338898cd9ca7SRichard Henderson     if (i) {
3389eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, tcg_r, p);
339098cd9ca7SRichard Henderson     } else {
3391eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
339298cd9ca7SRichard Henderson     }
339398cd9ca7SRichard Henderson 
339498cd9ca7SRichard Henderson     cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp);
339598cd9ca7SRichard Henderson     tcg_temp_free(tmp);
339698cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
339798cd9ca7SRichard Henderson }
339898cd9ca7SRichard Henderson 
3399869051eaSRichard Henderson static DisasJumpType trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm)
340098cd9ca7SRichard Henderson {
3401eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
340298cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
340398cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
340498cd9ca7SRichard Henderson     unsigned t = extract32(insn, 16, 5);
340598cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
3406eaa3783bSRichard Henderson     TCGv_reg dest;
340798cd9ca7SRichard Henderson     DisasCond cond;
340898cd9ca7SRichard Henderson 
340998cd9ca7SRichard Henderson     nullify_over(ctx);
341098cd9ca7SRichard Henderson 
341198cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
341298cd9ca7SRichard Henderson     if (is_imm) {
3413eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, low_sextract(t, 0, 5));
341498cd9ca7SRichard Henderson     } else if (t == 0) {
3415eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
341698cd9ca7SRichard Henderson     } else {
3417eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[t]);
341898cd9ca7SRichard Henderson     }
341998cd9ca7SRichard Henderson 
342098cd9ca7SRichard Henderson     cond = do_sed_cond(c, dest);
342198cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
342298cd9ca7SRichard Henderson }
342398cd9ca7SRichard Henderson 
3424869051eaSRichard Henderson static DisasJumpType trans_shrpw_sar(DisasContext *ctx, uint32_t insn,
34250b1347d2SRichard Henderson                                     const DisasInsn *di)
34260b1347d2SRichard Henderson {
34270b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
34280b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
34290b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
34300b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
3431eaa3783bSRichard Henderson     TCGv_reg dest;
34320b1347d2SRichard Henderson 
34330b1347d2SRichard Henderson     if (c) {
34340b1347d2SRichard Henderson         nullify_over(ctx);
34350b1347d2SRichard Henderson     }
34360b1347d2SRichard Henderson 
34370b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34380b1347d2SRichard Henderson     if (r1 == 0) {
3439eaa3783bSRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2));
3440eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
34410b1347d2SRichard Henderson     } else if (r1 == r2) {
34420b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3443eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2));
34440b1347d2SRichard Henderson         tcg_gen_rotr_i32(t32, t32, cpu_sar);
3445eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
34460b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
34470b1347d2SRichard Henderson     } else {
34480b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
34490b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
34500b1347d2SRichard Henderson 
3451eaa3783bSRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1));
3452eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
34530b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3454eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
34550b1347d2SRichard Henderson 
34560b1347d2SRichard Henderson         tcg_temp_free_i64(t);
34570b1347d2SRichard Henderson         tcg_temp_free_i64(s);
34580b1347d2SRichard Henderson     }
34590b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
34600b1347d2SRichard Henderson 
34610b1347d2SRichard Henderson     /* Install the new nullification.  */
34620b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
34630b1347d2SRichard Henderson     if (c) {
34640b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
34650b1347d2SRichard Henderson     }
3466869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
34670b1347d2SRichard Henderson }
34680b1347d2SRichard Henderson 
3469869051eaSRichard Henderson static DisasJumpType trans_shrpw_imm(DisasContext *ctx, uint32_t insn,
34700b1347d2SRichard Henderson                                      const DisasInsn *di)
34710b1347d2SRichard Henderson {
34720b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
34730b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
34740b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
34750b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
34760b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
34770b1347d2SRichard Henderson     unsigned sa = 31 - cpos;
3478eaa3783bSRichard Henderson     TCGv_reg dest, t2;
34790b1347d2SRichard Henderson 
34800b1347d2SRichard Henderson     if (c) {
34810b1347d2SRichard Henderson         nullify_over(ctx);
34820b1347d2SRichard Henderson     }
34830b1347d2SRichard Henderson 
34840b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34850b1347d2SRichard Henderson     t2 = load_gpr(ctx, r2);
34860b1347d2SRichard Henderson     if (r1 == r2) {
34870b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3488eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
34890b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3490eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
34910b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
34920b1347d2SRichard Henderson     } else if (r1 == 0) {
3493eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
34940b1347d2SRichard Henderson     } else {
3495eaa3783bSRichard Henderson         TCGv_reg t0 = tcg_temp_new();
3496eaa3783bSRichard Henderson         tcg_gen_extract_reg(t0, t2, sa, 32 - sa);
3497eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa);
34980b1347d2SRichard Henderson         tcg_temp_free(t0);
34990b1347d2SRichard Henderson     }
35000b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
35010b1347d2SRichard Henderson 
35020b1347d2SRichard Henderson     /* Install the new nullification.  */
35030b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
35040b1347d2SRichard Henderson     if (c) {
35050b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
35060b1347d2SRichard Henderson     }
3507869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
35080b1347d2SRichard Henderson }
35090b1347d2SRichard Henderson 
3510869051eaSRichard Henderson static DisasJumpType trans_extrw_sar(DisasContext *ctx, uint32_t insn,
35110b1347d2SRichard Henderson                                      const DisasInsn *di)
35120b1347d2SRichard Henderson {
35130b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
35140b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
35150b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
35160b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
35170b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
35180b1347d2SRichard Henderson     unsigned len = 32 - clen;
3519eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
35200b1347d2SRichard Henderson 
35210b1347d2SRichard Henderson     if (c) {
35220b1347d2SRichard Henderson         nullify_over(ctx);
35230b1347d2SRichard Henderson     }
35240b1347d2SRichard Henderson 
35250b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
35260b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
35270b1347d2SRichard Henderson     tmp = tcg_temp_new();
35280b1347d2SRichard Henderson 
35290b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3530eaa3783bSRichard Henderson     tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1);
35310b1347d2SRichard Henderson     if (is_se) {
3532eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3533eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
35340b1347d2SRichard Henderson     } else {
3535eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3536eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
35370b1347d2SRichard Henderson     }
35380b1347d2SRichard Henderson     tcg_temp_free(tmp);
35390b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
35400b1347d2SRichard Henderson 
35410b1347d2SRichard Henderson     /* Install the new nullification.  */
35420b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
35430b1347d2SRichard Henderson     if (c) {
35440b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
35450b1347d2SRichard Henderson     }
3546869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
35470b1347d2SRichard Henderson }
35480b1347d2SRichard Henderson 
3549869051eaSRichard Henderson static DisasJumpType trans_extrw_imm(DisasContext *ctx, uint32_t insn,
35500b1347d2SRichard Henderson                                      const DisasInsn *di)
35510b1347d2SRichard Henderson {
35520b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
35530b1347d2SRichard Henderson     unsigned pos = extract32(insn, 5, 5);
35540b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
35550b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
35560b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
35570b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
35580b1347d2SRichard Henderson     unsigned len = 32 - clen;
35590b1347d2SRichard Henderson     unsigned cpos = 31 - pos;
3560eaa3783bSRichard Henderson     TCGv_reg dest, src;
35610b1347d2SRichard Henderson 
35620b1347d2SRichard Henderson     if (c) {
35630b1347d2SRichard Henderson         nullify_over(ctx);
35640b1347d2SRichard Henderson     }
35650b1347d2SRichard Henderson 
35660b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
35670b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
35680b1347d2SRichard Henderson     if (is_se) {
3569eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
35700b1347d2SRichard Henderson     } else {
3571eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
35720b1347d2SRichard Henderson     }
35730b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
35740b1347d2SRichard Henderson 
35750b1347d2SRichard Henderson     /* Install the new nullification.  */
35760b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
35770b1347d2SRichard Henderson     if (c) {
35780b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
35790b1347d2SRichard Henderson     }
3580869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
35810b1347d2SRichard Henderson }
35820b1347d2SRichard Henderson 
35830b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = {
35840b1347d2SRichard Henderson     { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar },
35850b1347d2SRichard Henderson     { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm },
35860b1347d2SRichard Henderson     { 0xd0001000u, 0xfc001be0u, trans_extrw_sar },
35870b1347d2SRichard Henderson     { 0xd0001800u, 0xfc001800u, trans_extrw_imm },
35880b1347d2SRichard Henderson };
35890b1347d2SRichard Henderson 
3590869051eaSRichard Henderson static DisasJumpType trans_depw_imm_c(DisasContext *ctx, uint32_t insn,
35910b1347d2SRichard Henderson                                       const DisasInsn *di)
35920b1347d2SRichard Henderson {
35930b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
35940b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
35950b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
35960b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
3597eaa3783bSRichard Henderson     target_sreg val = low_sextract(insn, 16, 5);
35980b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
35990b1347d2SRichard Henderson     unsigned len = 32 - clen;
3600eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3601eaa3783bSRichard Henderson     TCGv_reg dest;
36020b1347d2SRichard Henderson 
36030b1347d2SRichard Henderson     if (c) {
36040b1347d2SRichard Henderson         nullify_over(ctx);
36050b1347d2SRichard Henderson     }
36060b1347d2SRichard Henderson     if (cpos + len > 32) {
36070b1347d2SRichard Henderson         len = 32 - cpos;
36080b1347d2SRichard Henderson     }
36090b1347d2SRichard Henderson 
36100b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
36110b1347d2SRichard Henderson     mask0 = deposit64(0, cpos, len, val);
36120b1347d2SRichard Henderson     mask1 = deposit64(-1, cpos, len, val);
36130b1347d2SRichard Henderson 
36140b1347d2SRichard Henderson     if (nz) {
3615eaa3783bSRichard Henderson         TCGv_reg src = load_gpr(ctx, rt);
36160b1347d2SRichard Henderson         if (mask1 != -1) {
3617eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
36180b1347d2SRichard Henderson             src = dest;
36190b1347d2SRichard Henderson         }
3620eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
36210b1347d2SRichard Henderson     } else {
3622eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
36230b1347d2SRichard Henderson     }
36240b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
36250b1347d2SRichard Henderson 
36260b1347d2SRichard Henderson     /* Install the new nullification.  */
36270b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
36280b1347d2SRichard Henderson     if (c) {
36290b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
36300b1347d2SRichard Henderson     }
3631869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
36320b1347d2SRichard Henderson }
36330b1347d2SRichard Henderson 
3634869051eaSRichard Henderson static DisasJumpType trans_depw_imm(DisasContext *ctx, uint32_t insn,
36350b1347d2SRichard Henderson                                     const DisasInsn *di)
36360b1347d2SRichard Henderson {
36370b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
36380b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
36390b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
36400b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
36410b1347d2SRichard Henderson     unsigned rr = extract32(insn, 16, 5);
36420b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
36430b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
36440b1347d2SRichard Henderson     unsigned len = 32 - clen;
3645eaa3783bSRichard Henderson     TCGv_reg dest, val;
36460b1347d2SRichard Henderson 
36470b1347d2SRichard Henderson     if (c) {
36480b1347d2SRichard Henderson         nullify_over(ctx);
36490b1347d2SRichard Henderson     }
36500b1347d2SRichard Henderson     if (cpos + len > 32) {
36510b1347d2SRichard Henderson         len = 32 - cpos;
36520b1347d2SRichard Henderson     }
36530b1347d2SRichard Henderson 
36540b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
36550b1347d2SRichard Henderson     val = load_gpr(ctx, rr);
36560b1347d2SRichard Henderson     if (rs == 0) {
3657eaa3783bSRichard Henderson         tcg_gen_deposit_z_reg(dest, val, cpos, len);
36580b1347d2SRichard Henderson     } else {
3659eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len);
36600b1347d2SRichard Henderson     }
36610b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
36620b1347d2SRichard Henderson 
36630b1347d2SRichard Henderson     /* Install the new nullification.  */
36640b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
36650b1347d2SRichard Henderson     if (c) {
36660b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
36670b1347d2SRichard Henderson     }
3668869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
36690b1347d2SRichard Henderson }
36700b1347d2SRichard Henderson 
3671869051eaSRichard Henderson static DisasJumpType trans_depw_sar(DisasContext *ctx, uint32_t insn,
36720b1347d2SRichard Henderson                                     const DisasInsn *di)
36730b1347d2SRichard Henderson {
36740b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
36750b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
36760b1347d2SRichard Henderson     unsigned i = extract32(insn, 12, 1);
36770b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
36780b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
36790b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
36800b1347d2SRichard Henderson     unsigned len = 32 - clen;
3681eaa3783bSRichard Henderson     TCGv_reg val, mask, tmp, shift, dest;
36820b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
36830b1347d2SRichard Henderson 
36840b1347d2SRichard Henderson     if (c) {
36850b1347d2SRichard Henderson         nullify_over(ctx);
36860b1347d2SRichard Henderson     }
36870b1347d2SRichard Henderson 
36880b1347d2SRichard Henderson     if (i) {
36890b1347d2SRichard Henderson         val = load_const(ctx, low_sextract(insn, 16, 5));
36900b1347d2SRichard Henderson     } else {
36910b1347d2SRichard Henderson         val = load_gpr(ctx, extract32(insn, 16, 5));
36920b1347d2SRichard Henderson     }
36930b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
36940b1347d2SRichard Henderson     shift = tcg_temp_new();
36950b1347d2SRichard Henderson     tmp = tcg_temp_new();
36960b1347d2SRichard Henderson 
36970b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3698eaa3783bSRichard Henderson     tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1);
36990b1347d2SRichard Henderson 
3700eaa3783bSRichard Henderson     mask = tcg_const_reg(msb + (msb - 1));
3701eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
37020b1347d2SRichard Henderson     if (rs) {
3703eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3704eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3705eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3706eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
37070b1347d2SRichard Henderson     } else {
3708eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
37090b1347d2SRichard Henderson     }
37100b1347d2SRichard Henderson     tcg_temp_free(shift);
37110b1347d2SRichard Henderson     tcg_temp_free(mask);
37120b1347d2SRichard Henderson     tcg_temp_free(tmp);
37130b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
37140b1347d2SRichard Henderson 
37150b1347d2SRichard Henderson     /* Install the new nullification.  */
37160b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
37170b1347d2SRichard Henderson     if (c) {
37180b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
37190b1347d2SRichard Henderson     }
3720869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
37210b1347d2SRichard Henderson }
37220b1347d2SRichard Henderson 
37230b1347d2SRichard Henderson static const DisasInsn table_depw[] = {
37240b1347d2SRichard Henderson     { 0xd4000000u, 0xfc000be0u, trans_depw_sar },
37250b1347d2SRichard Henderson     { 0xd4000800u, 0xfc001800u, trans_depw_imm },
37260b1347d2SRichard Henderson     { 0xd4001800u, 0xfc001800u, trans_depw_imm_c },
37270b1347d2SRichard Henderson };
37280b1347d2SRichard Henderson 
3729869051eaSRichard Henderson static DisasJumpType trans_be(DisasContext *ctx, uint32_t insn, bool is_l)
373098cd9ca7SRichard Henderson {
373198cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
373298cd9ca7SRichard Henderson     unsigned b = extract32(insn, 21, 5);
3733eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
3734660eefe1SRichard Henderson     TCGv_reg tmp;
373598cd9ca7SRichard Henderson 
3736c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
373798cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
373898cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
373998cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
374098cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
374198cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
374298cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
374398cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
374498cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
374598cd9ca7SRichard Henderson     if (b == 0) {
374698cd9ca7SRichard Henderson         return do_dbranch(ctx, disp, is_l ? 31 : 0, n);
374798cd9ca7SRichard Henderson     }
3748c301f34eSRichard Henderson #else
3749c301f34eSRichard Henderson     int sp = assemble_sr3(insn);
3750c301f34eSRichard Henderson     nullify_over(ctx);
3751660eefe1SRichard Henderson #endif
3752660eefe1SRichard Henderson 
3753660eefe1SRichard Henderson     tmp = get_temp(ctx);
3754660eefe1SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp);
3755660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3756c301f34eSRichard Henderson 
3757c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
3758660eefe1SRichard Henderson     return do_ibranch(ctx, tmp, is_l ? 31 : 0, n);
3759c301f34eSRichard Henderson #else
3760c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3761c301f34eSRichard Henderson 
3762c301f34eSRichard Henderson     load_spr(ctx, new_spc, sp);
3763c301f34eSRichard Henderson     if (is_l) {
3764c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
3765c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f);
3766c301f34eSRichard Henderson     }
3767c301f34eSRichard Henderson     if (n && use_nullify_skip(ctx)) {
3768c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, tmp);
3769c301f34eSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
3770c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3771c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3772c301f34eSRichard Henderson     } else {
3773c301f34eSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3774c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3775c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3776c301f34eSRichard Henderson         }
3777c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, tmp);
3778c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
3779c301f34eSRichard Henderson         nullify_set(ctx, n);
3780c301f34eSRichard Henderson     }
3781c301f34eSRichard Henderson     tcg_temp_free_i64(new_spc);
3782c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
3783c301f34eSRichard Henderson     return nullify_end(ctx, DISAS_NORETURN);
3784c301f34eSRichard Henderson #endif
378598cd9ca7SRichard Henderson }
378698cd9ca7SRichard Henderson 
3787869051eaSRichard Henderson static DisasJumpType trans_bl(DisasContext *ctx, uint32_t insn,
378898cd9ca7SRichard Henderson                               const DisasInsn *di)
378998cd9ca7SRichard Henderson {
379098cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
379198cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3792eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
379398cd9ca7SRichard Henderson 
379498cd9ca7SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, disp), link, n);
379598cd9ca7SRichard Henderson }
379698cd9ca7SRichard Henderson 
379743e05652SRichard Henderson static DisasJumpType trans_b_gate(DisasContext *ctx, uint32_t insn,
379843e05652SRichard Henderson                                   const DisasInsn *di)
379943e05652SRichard Henderson {
380043e05652SRichard Henderson     unsigned n = extract32(insn, 1, 1);
380143e05652SRichard Henderson     unsigned link = extract32(insn, 21, 5);
380243e05652SRichard Henderson     target_sreg disp = assemble_17(insn);
380343e05652SRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
380443e05652SRichard Henderson 
380543e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
380643e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
380743e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
380843e05652SRichard Henderson      *    b  gateway
380943e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
381043e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
381143e05652SRichard Henderson      * diagnose the security hole
381243e05652SRichard Henderson      *    b  gateway
381343e05652SRichard Henderson      *    b  evil
381443e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
381543e05652SRichard Henderson      */
381643e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
381743e05652SRichard Henderson         return gen_illegal(ctx);
381843e05652SRichard Henderson     }
381943e05652SRichard Henderson 
382043e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
382143e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
382243e05652SRichard Henderson         CPUHPPAState *env = ctx->cs->env_ptr;
382343e05652SRichard Henderson         int type = hppa_artype_for_page(env, ctx->base.pc_next);
382443e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
382543e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
382643e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
382743e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
382843e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
382943e05652SRichard Henderson         if (type < 0) {
383043e05652SRichard Henderson             return gen_excp(ctx, EXCP_ITLB_MISS);
383143e05652SRichard Henderson         }
383243e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
383343e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
383443e05652SRichard Henderson             dest = deposit32(dest, 0, 2, type - 4);
383543e05652SRichard Henderson         }
383643e05652SRichard Henderson     } else {
383743e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
383843e05652SRichard Henderson     }
383943e05652SRichard Henderson #endif
384043e05652SRichard Henderson 
384143e05652SRichard Henderson     return do_dbranch(ctx, dest, link, n);
384243e05652SRichard Henderson }
384343e05652SRichard Henderson 
3844869051eaSRichard Henderson static DisasJumpType trans_bl_long(DisasContext *ctx, uint32_t insn,
384598cd9ca7SRichard Henderson                                    const DisasInsn *di)
384698cd9ca7SRichard Henderson {
384798cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
3848eaa3783bSRichard Henderson     target_sreg disp = assemble_22(insn);
384998cd9ca7SRichard Henderson 
385098cd9ca7SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n);
385198cd9ca7SRichard Henderson }
385298cd9ca7SRichard Henderson 
3853869051eaSRichard Henderson static DisasJumpType trans_blr(DisasContext *ctx, uint32_t insn,
385498cd9ca7SRichard Henderson                                const DisasInsn *di)
385598cd9ca7SRichard Henderson {
385698cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
385798cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
385898cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3859eaa3783bSRichard Henderson     TCGv_reg tmp = get_temp(ctx);
386098cd9ca7SRichard Henderson 
3861eaa3783bSRichard Henderson     tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3);
3862eaa3783bSRichard Henderson     tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3863660eefe1SRichard Henderson     /* The computation here never changes privilege level.  */
386498cd9ca7SRichard Henderson     return do_ibranch(ctx, tmp, link, n);
386598cd9ca7SRichard Henderson }
386698cd9ca7SRichard Henderson 
3867869051eaSRichard Henderson static DisasJumpType trans_bv(DisasContext *ctx, uint32_t insn,
386898cd9ca7SRichard Henderson                               const DisasInsn *di)
386998cd9ca7SRichard Henderson {
387098cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
387198cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
387298cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
3873eaa3783bSRichard Henderson     TCGv_reg dest;
387498cd9ca7SRichard Henderson 
387598cd9ca7SRichard Henderson     if (rx == 0) {
387698cd9ca7SRichard Henderson         dest = load_gpr(ctx, rb);
387798cd9ca7SRichard Henderson     } else {
387898cd9ca7SRichard Henderson         dest = get_temp(ctx);
3879eaa3783bSRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3);
3880eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb));
388198cd9ca7SRichard Henderson     }
3882660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
388398cd9ca7SRichard Henderson     return do_ibranch(ctx, dest, 0, n);
388498cd9ca7SRichard Henderson }
388598cd9ca7SRichard Henderson 
3886869051eaSRichard Henderson static DisasJumpType trans_bve(DisasContext *ctx, uint32_t insn,
388798cd9ca7SRichard Henderson                                const DisasInsn *di)
388898cd9ca7SRichard Henderson {
388998cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
389098cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
389198cd9ca7SRichard Henderson     unsigned link = extract32(insn, 13, 1) ? 2 : 0;
3892660eefe1SRichard Henderson     TCGv_reg dest;
389398cd9ca7SRichard Henderson 
3894c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
3895660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, rb));
3896660eefe1SRichard Henderson     return do_ibranch(ctx, dest, link, n);
3897c301f34eSRichard Henderson #else
3898c301f34eSRichard Henderson     nullify_over(ctx);
3899c301f34eSRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, rb));
3900c301f34eSRichard Henderson 
3901c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3902c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3903c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3904c301f34eSRichard Henderson     }
3905c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, -1, dest);
3906c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
3907c301f34eSRichard Henderson     if (link) {
3908c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
3909c301f34eSRichard Henderson     }
3910c301f34eSRichard Henderson     nullify_set(ctx, n);
3911c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
3912c301f34eSRichard Henderson     return nullify_end(ctx, DISAS_NORETURN);
3913c301f34eSRichard Henderson #endif
391498cd9ca7SRichard Henderson }
391598cd9ca7SRichard Henderson 
391698cd9ca7SRichard Henderson static const DisasInsn table_branch[] = {
391798cd9ca7SRichard Henderson     { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */
391898cd9ca7SRichard Henderson     { 0xe800a000u, 0xfc00e000u, trans_bl_long },
391998cd9ca7SRichard Henderson     { 0xe8004000u, 0xfc00fffdu, trans_blr },
392098cd9ca7SRichard Henderson     { 0xe800c000u, 0xfc00fffdu, trans_bv },
392198cd9ca7SRichard Henderson     { 0xe800d000u, 0xfc00dffcu, trans_bve },
392243e05652SRichard Henderson     { 0xe8002000u, 0xfc00e000u, trans_b_gate },
392398cd9ca7SRichard Henderson };
392498cd9ca7SRichard Henderson 
3925869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0c(DisasContext *ctx, uint32_t insn,
3926ebe9383cSRichard Henderson                                       const DisasInsn *di)
3927ebe9383cSRichard Henderson {
3928ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3929ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3930eff235ebSPaolo Bonzini     return do_fop_wew(ctx, rt, ra, di->f.wew);
3931ebe9383cSRichard Henderson }
3932ebe9383cSRichard Henderson 
3933869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0e(DisasContext *ctx, uint32_t insn,
3934ebe9383cSRichard Henderson                                       const DisasInsn *di)
3935ebe9383cSRichard Henderson {
3936ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3937ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3938eff235ebSPaolo Bonzini     return do_fop_wew(ctx, rt, ra, di->f.wew);
3939ebe9383cSRichard Henderson }
3940ebe9383cSRichard Henderson 
3941869051eaSRichard Henderson static DisasJumpType trans_fop_ded(DisasContext *ctx, uint32_t insn,
3942ebe9383cSRichard Henderson                                    const DisasInsn *di)
3943ebe9383cSRichard Henderson {
3944ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3945ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3946eff235ebSPaolo Bonzini     return do_fop_ded(ctx, rt, ra, di->f.ded);
3947ebe9383cSRichard Henderson }
3948ebe9383cSRichard Henderson 
3949869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0c(DisasContext *ctx, uint32_t insn,
3950ebe9383cSRichard Henderson                                       const DisasInsn *di)
3951ebe9383cSRichard Henderson {
3952ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3953ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3954eff235ebSPaolo Bonzini     return do_fop_wed(ctx, rt, ra, di->f.wed);
3955ebe9383cSRichard Henderson }
3956ebe9383cSRichard Henderson 
3957869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0e(DisasContext *ctx, uint32_t insn,
3958ebe9383cSRichard Henderson                                       const DisasInsn *di)
3959ebe9383cSRichard Henderson {
3960ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3961ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3962eff235ebSPaolo Bonzini     return do_fop_wed(ctx, rt, ra, di->f.wed);
3963ebe9383cSRichard Henderson }
3964ebe9383cSRichard Henderson 
3965869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0c(DisasContext *ctx, uint32_t insn,
3966ebe9383cSRichard Henderson                                       const DisasInsn *di)
3967ebe9383cSRichard Henderson {
3968ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3969ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3970eff235ebSPaolo Bonzini     return do_fop_dew(ctx, rt, ra, di->f.dew);
3971ebe9383cSRichard Henderson }
3972ebe9383cSRichard Henderson 
3973869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0e(DisasContext *ctx, uint32_t insn,
3974ebe9383cSRichard Henderson                                       const DisasInsn *di)
3975ebe9383cSRichard Henderson {
3976ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3977ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3978eff235ebSPaolo Bonzini     return do_fop_dew(ctx, rt, ra, di->f.dew);
3979ebe9383cSRichard Henderson }
3980ebe9383cSRichard Henderson 
3981869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0c(DisasContext *ctx, uint32_t insn,
3982ebe9383cSRichard Henderson                                        const DisasInsn *di)
3983ebe9383cSRichard Henderson {
3984ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3985ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3986ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3987eff235ebSPaolo Bonzini     return do_fop_weww(ctx, rt, ra, rb, di->f.weww);
3988ebe9383cSRichard Henderson }
3989ebe9383cSRichard Henderson 
3990869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0e(DisasContext *ctx, uint32_t insn,
3991ebe9383cSRichard Henderson                                        const DisasInsn *di)
3992ebe9383cSRichard Henderson {
3993ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3994ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3995ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3996eff235ebSPaolo Bonzini     return do_fop_weww(ctx, rt, ra, rb, di->f.weww);
3997ebe9383cSRichard Henderson }
3998ebe9383cSRichard Henderson 
3999869051eaSRichard Henderson static DisasJumpType trans_fop_dedd(DisasContext *ctx, uint32_t insn,
4000ebe9383cSRichard Henderson                                     const DisasInsn *di)
4001ebe9383cSRichard Henderson {
4002ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4003ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
4004ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
4005eff235ebSPaolo Bonzini     return do_fop_dedd(ctx, rt, ra, rb, di->f.dedd);
4006ebe9383cSRichard Henderson }
4007ebe9383cSRichard Henderson 
4008ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4009ebe9383cSRichard Henderson {
4010ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
4011ebe9383cSRichard Henderson }
4012ebe9383cSRichard Henderson 
4013ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4014ebe9383cSRichard Henderson {
4015ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
4016ebe9383cSRichard Henderson }
4017ebe9383cSRichard Henderson 
4018ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4019ebe9383cSRichard Henderson {
4020ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
4021ebe9383cSRichard Henderson }
4022ebe9383cSRichard Henderson 
4023ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4024ebe9383cSRichard Henderson {
4025ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
4026ebe9383cSRichard Henderson }
4027ebe9383cSRichard Henderson 
4028ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4029ebe9383cSRichard Henderson {
4030ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
4031ebe9383cSRichard Henderson }
4032ebe9383cSRichard Henderson 
4033ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4034ebe9383cSRichard Henderson {
4035ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
4036ebe9383cSRichard Henderson }
4037ebe9383cSRichard Henderson 
4038ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4039ebe9383cSRichard Henderson {
4040ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
4041ebe9383cSRichard Henderson }
4042ebe9383cSRichard Henderson 
4043ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4044ebe9383cSRichard Henderson {
4045ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
4046ebe9383cSRichard Henderson }
4047ebe9383cSRichard Henderson 
4048869051eaSRichard Henderson static DisasJumpType do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb,
4049ebe9383cSRichard Henderson                                unsigned y, unsigned c)
4050ebe9383cSRichard Henderson {
4051ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
4052ebe9383cSRichard Henderson 
4053ebe9383cSRichard Henderson     nullify_over(ctx);
4054ebe9383cSRichard Henderson 
4055ebe9383cSRichard Henderson     ta = load_frw0_i32(ra);
4056ebe9383cSRichard Henderson     tb = load_frw0_i32(rb);
4057ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
4058ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
4059ebe9383cSRichard Henderson 
4060ebe9383cSRichard Henderson     gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc);
4061ebe9383cSRichard Henderson 
4062ebe9383cSRichard Henderson     tcg_temp_free_i32(ta);
4063ebe9383cSRichard Henderson     tcg_temp_free_i32(tb);
4064ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
4065ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
4066ebe9383cSRichard Henderson 
4067869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4068ebe9383cSRichard Henderson }
4069ebe9383cSRichard Henderson 
4070869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn,
4071ebe9383cSRichard Henderson                                      const DisasInsn *di)
4072ebe9383cSRichard Henderson {
4073ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4074ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4075ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
4076ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
4077ebe9383cSRichard Henderson     return do_fcmp_s(ctx, ra, rb, y, c);
4078ebe9383cSRichard Henderson }
4079ebe9383cSRichard Henderson 
4080869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn,
4081ebe9383cSRichard Henderson                                      const DisasInsn *di)
4082ebe9383cSRichard Henderson {
4083ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4084ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4085ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
4086ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
4087ebe9383cSRichard Henderson     return do_fcmp_s(ctx, ra, rb, y, c);
4088ebe9383cSRichard Henderson }
4089ebe9383cSRichard Henderson 
4090869051eaSRichard Henderson static DisasJumpType trans_fcmp_d(DisasContext *ctx, uint32_t insn,
4091ebe9383cSRichard Henderson                                   const DisasInsn *di)
4092ebe9383cSRichard Henderson {
4093ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4094ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4095ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
4096ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
4097ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
4098ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
4099ebe9383cSRichard Henderson 
4100ebe9383cSRichard Henderson     nullify_over(ctx);
4101ebe9383cSRichard Henderson 
4102ebe9383cSRichard Henderson     ta = load_frd0(ra);
4103ebe9383cSRichard Henderson     tb = load_frd0(rb);
4104ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
4105ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
4106ebe9383cSRichard Henderson 
4107ebe9383cSRichard Henderson     gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc);
4108ebe9383cSRichard Henderson 
4109ebe9383cSRichard Henderson     tcg_temp_free_i64(ta);
4110ebe9383cSRichard Henderson     tcg_temp_free_i64(tb);
4111ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
4112ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
4113ebe9383cSRichard Henderson 
4114869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4115ebe9383cSRichard Henderson }
4116ebe9383cSRichard Henderson 
4117869051eaSRichard Henderson static DisasJumpType trans_ftest_t(DisasContext *ctx, uint32_t insn,
4118ebe9383cSRichard Henderson                                    const DisasInsn *di)
4119ebe9383cSRichard Henderson {
4120ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4121ebe9383cSRichard Henderson     unsigned cbit = (y ^ 1) - 1;
4122eaa3783bSRichard Henderson     TCGv_reg t;
4123ebe9383cSRichard Henderson 
4124ebe9383cSRichard Henderson     nullify_over(ctx);
4125ebe9383cSRichard Henderson 
4126ebe9383cSRichard Henderson     t = tcg_temp_new();
4127eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
4128eaa3783bSRichard Henderson     tcg_gen_extract_reg(t, t, 21 - cbit, 1);
4129ebe9383cSRichard Henderson     ctx->null_cond = cond_make_0(TCG_COND_NE, t);
4130ebe9383cSRichard Henderson     tcg_temp_free(t);
4131ebe9383cSRichard Henderson 
4132869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4133ebe9383cSRichard Henderson }
4134ebe9383cSRichard Henderson 
4135869051eaSRichard Henderson static DisasJumpType trans_ftest_q(DisasContext *ctx, uint32_t insn,
4136ebe9383cSRichard Henderson                                    const DisasInsn *di)
4137ebe9383cSRichard Henderson {
4138ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4139ebe9383cSRichard Henderson     int mask;
4140ebe9383cSRichard Henderson     bool inv = false;
4141eaa3783bSRichard Henderson     TCGv_reg t;
4142ebe9383cSRichard Henderson 
4143ebe9383cSRichard Henderson     nullify_over(ctx);
4144ebe9383cSRichard Henderson 
4145ebe9383cSRichard Henderson     t = tcg_temp_new();
4146eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
4147ebe9383cSRichard Henderson 
4148ebe9383cSRichard Henderson     switch (c) {
4149ebe9383cSRichard Henderson     case 0: /* simple */
4150eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, 0x4000000);
4151ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
4152ebe9383cSRichard Henderson         goto done;
4153ebe9383cSRichard Henderson     case 2: /* rej */
4154ebe9383cSRichard Henderson         inv = true;
4155ebe9383cSRichard Henderson         /* fallthru */
4156ebe9383cSRichard Henderson     case 1: /* acc */
4157ebe9383cSRichard Henderson         mask = 0x43ff800;
4158ebe9383cSRichard Henderson         break;
4159ebe9383cSRichard Henderson     case 6: /* rej8 */
4160ebe9383cSRichard Henderson         inv = true;
4161ebe9383cSRichard Henderson         /* fallthru */
4162ebe9383cSRichard Henderson     case 5: /* acc8 */
4163ebe9383cSRichard Henderson         mask = 0x43f8000;
4164ebe9383cSRichard Henderson         break;
4165ebe9383cSRichard Henderson     case 9: /* acc6 */
4166ebe9383cSRichard Henderson         mask = 0x43e0000;
4167ebe9383cSRichard Henderson         break;
4168ebe9383cSRichard Henderson     case 13: /* acc4 */
4169ebe9383cSRichard Henderson         mask = 0x4380000;
4170ebe9383cSRichard Henderson         break;
4171ebe9383cSRichard Henderson     case 17: /* acc2 */
4172ebe9383cSRichard Henderson         mask = 0x4200000;
4173ebe9383cSRichard Henderson         break;
4174ebe9383cSRichard Henderson     default:
4175ebe9383cSRichard Henderson         return gen_illegal(ctx);
4176ebe9383cSRichard Henderson     }
4177ebe9383cSRichard Henderson     if (inv) {
4178eaa3783bSRichard Henderson         TCGv_reg c = load_const(ctx, mask);
4179eaa3783bSRichard Henderson         tcg_gen_or_reg(t, t, c);
4180ebe9383cSRichard Henderson         ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
4181ebe9383cSRichard Henderson     } else {
4182eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, mask);
4183ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
4184ebe9383cSRichard Henderson     }
4185ebe9383cSRichard Henderson  done:
4186869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4187ebe9383cSRichard Henderson }
4188ebe9383cSRichard Henderson 
4189869051eaSRichard Henderson static DisasJumpType trans_xmpyu(DisasContext *ctx, uint32_t insn,
4190ebe9383cSRichard Henderson                                  const DisasInsn *di)
4191ebe9383cSRichard Henderson {
4192ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4193ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
4194ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
4195ebe9383cSRichard Henderson     TCGv_i64 a, b;
4196ebe9383cSRichard Henderson 
4197ebe9383cSRichard Henderson     nullify_over(ctx);
4198ebe9383cSRichard Henderson 
4199ebe9383cSRichard Henderson     a = load_frw0_i64(ra);
4200ebe9383cSRichard Henderson     b = load_frw0_i64(rb);
4201ebe9383cSRichard Henderson     tcg_gen_mul_i64(a, a, b);
4202ebe9383cSRichard Henderson     save_frd(rt, a);
4203ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
4204ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4205ebe9383cSRichard Henderson 
4206869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4207ebe9383cSRichard Henderson }
4208ebe9383cSRichard Henderson 
4209eff235ebSPaolo Bonzini #define FOP_DED  trans_fop_ded, .f.ded
4210eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd
4211ebe9383cSRichard Henderson 
4212eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0c, .f.wew
4213eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0c, .f.dew
4214eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0c, .f.wed
4215eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww
4216ebe9383cSRichard Henderson 
4217ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = {
4218ebe9383cSRichard Henderson     /* floating point class zero */
4219ebe9383cSRichard Henderson     { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s },
4220ebe9383cSRichard Henderson     { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s },
4221ebe9383cSRichard Henderson     { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s },
4222ebe9383cSRichard Henderson     { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s },
4223ebe9383cSRichard Henderson     { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s },
4224ebe9383cSRichard Henderson     { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s },
4225ebe9383cSRichard Henderson 
4226ebe9383cSRichard Henderson     { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
4227ebe9383cSRichard Henderson     { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
4228ebe9383cSRichard Henderson     { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
4229ebe9383cSRichard Henderson     { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
4230ebe9383cSRichard Henderson     { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
4231ebe9383cSRichard Henderson     { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
4232ebe9383cSRichard Henderson 
4233ebe9383cSRichard Henderson     /* floating point class three */
4234ebe9383cSRichard Henderson     { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s },
4235ebe9383cSRichard Henderson     { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s },
4236ebe9383cSRichard Henderson     { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s },
4237ebe9383cSRichard Henderson     { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s },
4238ebe9383cSRichard Henderson 
4239ebe9383cSRichard Henderson     { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
4240ebe9383cSRichard Henderson     { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
4241ebe9383cSRichard Henderson     { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
4242ebe9383cSRichard Henderson     { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
4243ebe9383cSRichard Henderson 
4244ebe9383cSRichard Henderson     /* floating point class one */
4245ebe9383cSRichard Henderson     /* float/float */
4246ebe9383cSRichard Henderson     { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s },
4247ebe9383cSRichard Henderson     { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d },
4248ebe9383cSRichard Henderson     /* int/float */
4249ebe9383cSRichard Henderson     { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s },
4250ebe9383cSRichard Henderson     { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s },
4251ebe9383cSRichard Henderson     { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d },
4252ebe9383cSRichard Henderson     { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
4253ebe9383cSRichard Henderson     /* float/int */
4254ebe9383cSRichard Henderson     { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w },
4255ebe9383cSRichard Henderson     { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w },
4256ebe9383cSRichard Henderson     { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw },
4257ebe9383cSRichard Henderson     { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
4258ebe9383cSRichard Henderson     /* float/int truncate */
4259ebe9383cSRichard Henderson     { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w },
4260ebe9383cSRichard Henderson     { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w },
4261ebe9383cSRichard Henderson     { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw },
4262ebe9383cSRichard Henderson     { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
4263ebe9383cSRichard Henderson     /* uint/float */
4264ebe9383cSRichard Henderson     { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s },
4265ebe9383cSRichard Henderson     { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s },
4266ebe9383cSRichard Henderson     { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d },
4267ebe9383cSRichard Henderson     { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4268ebe9383cSRichard Henderson     /* float/uint */
4269ebe9383cSRichard Henderson     { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw },
4270ebe9383cSRichard Henderson     { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw },
4271ebe9383cSRichard Henderson     { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw },
4272ebe9383cSRichard Henderson     { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4273ebe9383cSRichard Henderson     /* float/uint truncate */
4274ebe9383cSRichard Henderson     { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw },
4275ebe9383cSRichard Henderson     { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw },
4276ebe9383cSRichard Henderson     { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw },
4277ebe9383cSRichard Henderson     { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4278ebe9383cSRichard Henderson 
4279ebe9383cSRichard Henderson     /* floating point class two */
4280ebe9383cSRichard Henderson     { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c },
4281ebe9383cSRichard Henderson     { 0x30000c00, 0xfc001fe0, trans_fcmp_d },
4282ebe9383cSRichard Henderson     { 0x30002420, 0xffffffe0, trans_ftest_q },
4283ebe9383cSRichard Henderson     { 0x30000420, 0xffff1fff, trans_ftest_t },
4284ebe9383cSRichard Henderson 
4285ebe9383cSRichard Henderson     /* FID.  Note that ra == rt == 0, which via fcpy puts 0 into fr0.
4286ebe9383cSRichard Henderson        This is machine/revision == 0, which is reserved for simulator.  */
4287ebe9383cSRichard Henderson     { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s },
4288ebe9383cSRichard Henderson };
4289ebe9383cSRichard Henderson 
4290ebe9383cSRichard Henderson #undef FOP_WEW
4291ebe9383cSRichard Henderson #undef FOP_DEW
4292ebe9383cSRichard Henderson #undef FOP_WED
4293ebe9383cSRichard Henderson #undef FOP_WEWW
4294eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0e, .f.wew
4295eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0e, .f.dew
4296eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0e, .f.wed
4297eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww
4298ebe9383cSRichard Henderson 
4299ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = {
4300ebe9383cSRichard Henderson     /* floating point class zero */
4301ebe9383cSRichard Henderson     { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s },
4302ebe9383cSRichard Henderson     { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s },
4303ebe9383cSRichard Henderson     { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s },
4304ebe9383cSRichard Henderson     { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s },
4305ebe9383cSRichard Henderson     { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s },
4306ebe9383cSRichard Henderson     { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s },
4307ebe9383cSRichard Henderson 
4308ebe9383cSRichard Henderson     { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
4309ebe9383cSRichard Henderson     { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
4310ebe9383cSRichard Henderson     { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
4311ebe9383cSRichard Henderson     { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
4312ebe9383cSRichard Henderson     { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
4313ebe9383cSRichard Henderson     { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
4314ebe9383cSRichard Henderson 
4315ebe9383cSRichard Henderson     /* floating point class three */
4316ebe9383cSRichard Henderson     { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s },
4317ebe9383cSRichard Henderson     { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s },
4318ebe9383cSRichard Henderson     { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s },
4319ebe9383cSRichard Henderson     { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s },
4320ebe9383cSRichard Henderson 
4321ebe9383cSRichard Henderson     { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
4322ebe9383cSRichard Henderson     { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
4323ebe9383cSRichard Henderson     { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
4324ebe9383cSRichard Henderson     { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
4325ebe9383cSRichard Henderson 
4326ebe9383cSRichard Henderson     { 0x38004700, 0xfc00ef60, trans_xmpyu },
4327ebe9383cSRichard Henderson 
4328ebe9383cSRichard Henderson     /* floating point class one */
4329ebe9383cSRichard Henderson     /* float/float */
4330ebe9383cSRichard Henderson     { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s },
4331ebe9383cSRichard Henderson     { 0x38002200, 0xfc1fffc0, FOP_DEW = gen_helper_fcnv_s_d },
4332ebe9383cSRichard Henderson     /* int/float */
4333ebe9383cSRichard Henderson     { 0x38008200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_w_s },
4334ebe9383cSRichard Henderson     { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s },
4335ebe9383cSRichard Henderson     { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d },
4336ebe9383cSRichard Henderson     { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
4337ebe9383cSRichard Henderson     /* float/int */
4338ebe9383cSRichard Henderson     { 0x38010200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_w },
4339ebe9383cSRichard Henderson     { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w },
4340ebe9383cSRichard Henderson     { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw },
4341ebe9383cSRichard Henderson     { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
4342ebe9383cSRichard Henderson     /* float/int truncate */
4343ebe9383cSRichard Henderson     { 0x38018200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_w },
4344ebe9383cSRichard Henderson     { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w },
4345ebe9383cSRichard Henderson     { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw },
4346ebe9383cSRichard Henderson     { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
4347ebe9383cSRichard Henderson     /* uint/float */
4348ebe9383cSRichard Henderson     { 0x38028200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_uw_s },
4349ebe9383cSRichard Henderson     { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s },
4350ebe9383cSRichard Henderson     { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d },
4351ebe9383cSRichard Henderson     { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4352ebe9383cSRichard Henderson     /* float/uint */
4353ebe9383cSRichard Henderson     { 0x38030200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_uw },
4354ebe9383cSRichard Henderson     { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw },
4355ebe9383cSRichard Henderson     { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw },
4356ebe9383cSRichard Henderson     { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4357ebe9383cSRichard Henderson     /* float/uint truncate */
4358ebe9383cSRichard Henderson     { 0x38038200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_uw },
4359ebe9383cSRichard Henderson     { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw },
4360ebe9383cSRichard Henderson     { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw },
4361ebe9383cSRichard Henderson     { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4362ebe9383cSRichard Henderson 
4363ebe9383cSRichard Henderson     /* floating point class two */
4364ebe9383cSRichard Henderson     { 0x38000400, 0xfc000f60, trans_fcmp_s_0e },
4365ebe9383cSRichard Henderson     { 0x38000c00, 0xfc001fe0, trans_fcmp_d },
4366ebe9383cSRichard Henderson };
4367ebe9383cSRichard Henderson 
4368ebe9383cSRichard Henderson #undef FOP_WEW
4369ebe9383cSRichard Henderson #undef FOP_DEW
4370ebe9383cSRichard Henderson #undef FOP_WED
4371ebe9383cSRichard Henderson #undef FOP_WEWW
4372ebe9383cSRichard Henderson #undef FOP_DED
4373ebe9383cSRichard Henderson #undef FOP_DEDD
4374ebe9383cSRichard Henderson 
4375ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4376ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4377ebe9383cSRichard Henderson {
4378ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4379ebe9383cSRichard Henderson }
4380ebe9383cSRichard Henderson 
4381869051eaSRichard Henderson static DisasJumpType trans_fmpyadd(DisasContext *ctx,
4382869051eaSRichard Henderson                                    uint32_t insn, bool is_sub)
4383ebe9383cSRichard Henderson {
4384ebe9383cSRichard Henderson     unsigned tm = extract32(insn, 0, 5);
4385ebe9383cSRichard Henderson     unsigned f = extract32(insn, 5, 1);
4386ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 6, 5);
4387ebe9383cSRichard Henderson     unsigned ta = extract32(insn, 11, 5);
4388ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4389ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4390ebe9383cSRichard Henderson 
4391ebe9383cSRichard Henderson     nullify_over(ctx);
4392ebe9383cSRichard Henderson 
4393ebe9383cSRichard Henderson     /* Independent multiply & add/sub, with undefined behaviour
4394ebe9383cSRichard Henderson        if outputs overlap inputs.  */
4395ebe9383cSRichard Henderson     if (f == 0) {
4396ebe9383cSRichard Henderson         tm = fmpyadd_s_reg(tm);
4397ebe9383cSRichard Henderson         ra = fmpyadd_s_reg(ra);
4398ebe9383cSRichard Henderson         ta = fmpyadd_s_reg(ta);
4399ebe9383cSRichard Henderson         rm2 = fmpyadd_s_reg(rm2);
4400ebe9383cSRichard Henderson         rm1 = fmpyadd_s_reg(rm1);
4401ebe9383cSRichard Henderson         do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4402ebe9383cSRichard Henderson         do_fop_weww(ctx, ta, ta, ra,
4403ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4404ebe9383cSRichard Henderson     } else {
4405ebe9383cSRichard Henderson         do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d);
4406ebe9383cSRichard Henderson         do_fop_dedd(ctx, ta, ta, ra,
4407ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4408ebe9383cSRichard Henderson     }
4409ebe9383cSRichard Henderson 
4410869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4411ebe9383cSRichard Henderson }
4412ebe9383cSRichard Henderson 
4413869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn,
4414ebe9383cSRichard Henderson                                       const DisasInsn *di)
4415ebe9383cSRichard Henderson {
4416ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
4417ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4418ebe9383cSRichard Henderson     unsigned rm1 = assemble_ra64(insn);
4419ebe9383cSRichard Henderson     unsigned rm2 = assemble_rb64(insn);
4420ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4421ebe9383cSRichard Henderson     TCGv_i32 a, b, c;
4422ebe9383cSRichard Henderson 
4423ebe9383cSRichard Henderson     nullify_over(ctx);
4424ebe9383cSRichard Henderson     a = load_frw0_i32(rm1);
4425ebe9383cSRichard Henderson     b = load_frw0_i32(rm2);
4426ebe9383cSRichard Henderson     c = load_frw0_i32(ra3);
4427ebe9383cSRichard Henderson 
4428ebe9383cSRichard Henderson     if (neg) {
4429ebe9383cSRichard Henderson         gen_helper_fmpynfadd_s(a, cpu_env, a, b, c);
4430ebe9383cSRichard Henderson     } else {
4431ebe9383cSRichard Henderson         gen_helper_fmpyfadd_s(a, cpu_env, a, b, c);
4432ebe9383cSRichard Henderson     }
4433ebe9383cSRichard Henderson 
4434ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
4435ebe9383cSRichard Henderson     tcg_temp_free_i32(c);
4436ebe9383cSRichard Henderson     save_frw_i32(rt, a);
4437ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
4438869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4439ebe9383cSRichard Henderson }
4440ebe9383cSRichard Henderson 
4441869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn,
4442ebe9383cSRichard Henderson                                       const DisasInsn *di)
4443ebe9383cSRichard Henderson {
4444ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4445ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4446ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4447ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4448ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4449ebe9383cSRichard Henderson     TCGv_i64 a, b, c;
4450ebe9383cSRichard Henderson 
4451ebe9383cSRichard Henderson     nullify_over(ctx);
4452ebe9383cSRichard Henderson     a = load_frd0(rm1);
4453ebe9383cSRichard Henderson     b = load_frd0(rm2);
4454ebe9383cSRichard Henderson     c = load_frd0(ra3);
4455ebe9383cSRichard Henderson 
4456ebe9383cSRichard Henderson     if (neg) {
4457ebe9383cSRichard Henderson         gen_helper_fmpynfadd_d(a, cpu_env, a, b, c);
4458ebe9383cSRichard Henderson     } else {
4459ebe9383cSRichard Henderson         gen_helper_fmpyfadd_d(a, cpu_env, a, b, c);
4460ebe9383cSRichard Henderson     }
4461ebe9383cSRichard Henderson 
4462ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4463ebe9383cSRichard Henderson     tcg_temp_free_i64(c);
4464ebe9383cSRichard Henderson     save_frd(rt, a);
4465ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
4466869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4467ebe9383cSRichard Henderson }
4468ebe9383cSRichard Henderson 
4469ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = {
4470ebe9383cSRichard Henderson     { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s },
4471ebe9383cSRichard Henderson     { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d }
4472ebe9383cSRichard Henderson };
4473ebe9383cSRichard Henderson 
4474869051eaSRichard Henderson static DisasJumpType translate_table_int(DisasContext *ctx, uint32_t insn,
447561766fe9SRichard Henderson                                          const DisasInsn table[], size_t n)
447661766fe9SRichard Henderson {
447761766fe9SRichard Henderson     size_t i;
447861766fe9SRichard Henderson     for (i = 0; i < n; ++i) {
447961766fe9SRichard Henderson         if ((insn & table[i].mask) == table[i].insn) {
448061766fe9SRichard Henderson             return table[i].trans(ctx, insn, &table[i]);
448161766fe9SRichard Henderson         }
448261766fe9SRichard Henderson     }
4483b36942a6SRichard Henderson     qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n",
4484b36942a6SRichard Henderson                   insn, ctx->base.pc_next);
448561766fe9SRichard Henderson     return gen_illegal(ctx);
448661766fe9SRichard Henderson }
448761766fe9SRichard Henderson 
448861766fe9SRichard Henderson #define translate_table(ctx, insn, table) \
448961766fe9SRichard Henderson     translate_table_int(ctx, insn, table, ARRAY_SIZE(table))
449061766fe9SRichard Henderson 
4491869051eaSRichard Henderson static DisasJumpType translate_one(DisasContext *ctx, uint32_t insn)
449261766fe9SRichard Henderson {
449361766fe9SRichard Henderson     uint32_t opc = extract32(insn, 26, 6);
449461766fe9SRichard Henderson 
449561766fe9SRichard Henderson     switch (opc) {
449698a9cb79SRichard Henderson     case 0x00: /* system op */
449798a9cb79SRichard Henderson         return translate_table(ctx, insn, table_system);
449898a9cb79SRichard Henderson     case 0x01:
449998a9cb79SRichard Henderson         return translate_table(ctx, insn, table_mem_mgmt);
4500b2167459SRichard Henderson     case 0x02:
4501b2167459SRichard Henderson         return translate_table(ctx, insn, table_arith_log);
450296d6407fSRichard Henderson     case 0x03:
450396d6407fSRichard Henderson         return translate_table(ctx, insn, table_index_mem);
4504ebe9383cSRichard Henderson     case 0x06:
4505ebe9383cSRichard Henderson         return trans_fmpyadd(ctx, insn, false);
4506b2167459SRichard Henderson     case 0x08:
4507b2167459SRichard Henderson         return trans_ldil(ctx, insn);
450896d6407fSRichard Henderson     case 0x09:
450996d6407fSRichard Henderson         return trans_copr_w(ctx, insn);
4510b2167459SRichard Henderson     case 0x0A:
4511b2167459SRichard Henderson         return trans_addil(ctx, insn);
451296d6407fSRichard Henderson     case 0x0B:
451396d6407fSRichard Henderson         return trans_copr_dw(ctx, insn);
4514ebe9383cSRichard Henderson     case 0x0C:
4515ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_float_0c);
4516b2167459SRichard Henderson     case 0x0D:
4517b2167459SRichard Henderson         return trans_ldo(ctx, insn);
4518ebe9383cSRichard Henderson     case 0x0E:
4519ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_float_0e);
452096d6407fSRichard Henderson 
452196d6407fSRichard Henderson     case 0x10:
452296d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_UB);
452396d6407fSRichard Henderson     case 0x11:
452496d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_TEUW);
452596d6407fSRichard Henderson     case 0x12:
452696d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_TEUL);
452796d6407fSRichard Henderson     case 0x13:
452896d6407fSRichard Henderson         return trans_load(ctx, insn, true, MO_TEUL);
452996d6407fSRichard Henderson     case 0x16:
453096d6407fSRichard Henderson         return trans_fload_mod(ctx, insn);
453196d6407fSRichard Henderson     case 0x17:
453296d6407fSRichard Henderson         return trans_load_w(ctx, insn);
453396d6407fSRichard Henderson     case 0x18:
453496d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_UB);
453596d6407fSRichard Henderson     case 0x19:
453696d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_TEUW);
453796d6407fSRichard Henderson     case 0x1A:
453896d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_TEUL);
453996d6407fSRichard Henderson     case 0x1B:
454096d6407fSRichard Henderson         return trans_store(ctx, insn, true, MO_TEUL);
454196d6407fSRichard Henderson     case 0x1E:
454296d6407fSRichard Henderson         return trans_fstore_mod(ctx, insn);
454396d6407fSRichard Henderson     case 0x1F:
454496d6407fSRichard Henderson         return trans_store_w(ctx, insn);
454596d6407fSRichard Henderson 
454698cd9ca7SRichard Henderson     case 0x20:
454798cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, false, false);
454898cd9ca7SRichard Henderson     case 0x21:
454998cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, true, false);
455098cd9ca7SRichard Henderson     case 0x22:
455198cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, false, false);
455298cd9ca7SRichard Henderson     case 0x23:
455398cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, true, false);
4554b2167459SRichard Henderson     case 0x24:
4555b2167459SRichard Henderson         return trans_cmpiclr(ctx, insn);
4556b2167459SRichard Henderson     case 0x25:
4557b2167459SRichard Henderson         return trans_subi(ctx, insn);
4558ebe9383cSRichard Henderson     case 0x26:
4559ebe9383cSRichard Henderson         return trans_fmpyadd(ctx, insn, true);
456098cd9ca7SRichard Henderson     case 0x27:
456198cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, false, true);
456298cd9ca7SRichard Henderson     case 0x28:
456398cd9ca7SRichard Henderson         return trans_addb(ctx, insn, true, false);
456498cd9ca7SRichard Henderson     case 0x29:
456598cd9ca7SRichard Henderson         return trans_addb(ctx, insn, true, true);
456698cd9ca7SRichard Henderson     case 0x2A:
456798cd9ca7SRichard Henderson         return trans_addb(ctx, insn, false, false);
456898cd9ca7SRichard Henderson     case 0x2B:
456998cd9ca7SRichard Henderson         return trans_addb(ctx, insn, false, true);
4570b2167459SRichard Henderson     case 0x2C:
4571b2167459SRichard Henderson     case 0x2D:
4572b2167459SRichard Henderson         return trans_addi(ctx, insn);
4573ebe9383cSRichard Henderson     case 0x2E:
4574ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_fp_fused);
457598cd9ca7SRichard Henderson     case 0x2F:
457698cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, false, true);
457796d6407fSRichard Henderson 
457898cd9ca7SRichard Henderson     case 0x30:
457998cd9ca7SRichard Henderson     case 0x31:
458098cd9ca7SRichard Henderson         return trans_bb(ctx, insn);
458198cd9ca7SRichard Henderson     case 0x32:
458298cd9ca7SRichard Henderson         return trans_movb(ctx, insn, false);
458398cd9ca7SRichard Henderson     case 0x33:
458498cd9ca7SRichard Henderson         return trans_movb(ctx, insn, true);
45850b1347d2SRichard Henderson     case 0x34:
45860b1347d2SRichard Henderson         return translate_table(ctx, insn, table_sh_ex);
45870b1347d2SRichard Henderson     case 0x35:
45880b1347d2SRichard Henderson         return translate_table(ctx, insn, table_depw);
458998cd9ca7SRichard Henderson     case 0x38:
459098cd9ca7SRichard Henderson         return trans_be(ctx, insn, false);
459198cd9ca7SRichard Henderson     case 0x39:
459298cd9ca7SRichard Henderson         return trans_be(ctx, insn, true);
459398cd9ca7SRichard Henderson     case 0x3A:
459498cd9ca7SRichard Henderson         return translate_table(ctx, insn, table_branch);
459596d6407fSRichard Henderson 
459696d6407fSRichard Henderson     case 0x04: /* spopn */
459796d6407fSRichard Henderson     case 0x05: /* diag */
459896d6407fSRichard Henderson     case 0x0F: /* product specific */
459996d6407fSRichard Henderson         break;
460096d6407fSRichard Henderson 
460196d6407fSRichard Henderson     case 0x07: /* unassigned */
460296d6407fSRichard Henderson     case 0x15: /* unassigned */
460396d6407fSRichard Henderson     case 0x1D: /* unassigned */
460496d6407fSRichard Henderson     case 0x37: /* unassigned */
46056210db05SHelge Deller         break;
46066210db05SHelge Deller     case 0x3F:
46076210db05SHelge Deller #ifndef CONFIG_USER_ONLY
46086210db05SHelge Deller         /* Unassigned, but use as system-halt.  */
46096210db05SHelge Deller         if (insn == 0xfffdead0) {
46106210db05SHelge Deller             return gen_hlt(ctx, 0); /* halt system */
46116210db05SHelge Deller         }
46126210db05SHelge Deller         if (insn == 0xfffdead1) {
46136210db05SHelge Deller             return gen_hlt(ctx, 1); /* reset system */
46146210db05SHelge Deller         }
46156210db05SHelge Deller #endif
46166210db05SHelge Deller         break;
461761766fe9SRichard Henderson     default:
461861766fe9SRichard Henderson         break;
461961766fe9SRichard Henderson     }
462061766fe9SRichard Henderson     return gen_illegal(ctx);
462161766fe9SRichard Henderson }
462261766fe9SRichard Henderson 
462351b061fbSRichard Henderson static int hppa_tr_init_disas_context(DisasContextBase *dcbase,
462451b061fbSRichard Henderson                                       CPUState *cs, int max_insns)
462561766fe9SRichard Henderson {
462651b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4627f764718dSRichard Henderson     int bound;
462861766fe9SRichard Henderson 
462951b061fbSRichard Henderson     ctx->cs = cs;
4630494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
46313d68ee7bSRichard Henderson 
46323d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
46333d68ee7bSRichard Henderson     ctx->privilege = MMU_USER_IDX;
46343d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
46353d68ee7bSRichard Henderson     ctx->iaoq_f = ctx->base.pc_first;
46363d68ee7bSRichard Henderson     ctx->iaoq_b = ctx->base.tb->cs_base;
4637c301f34eSRichard Henderson #else
4638494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4639494737b7SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX);
46403d68ee7bSRichard Henderson 
4641c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4642c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4643c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4644c301f34eSRichard Henderson     int32_t diff = cs_base;
4645c301f34eSRichard Henderson 
4646c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4647c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4648c301f34eSRichard Henderson #endif
464951b061fbSRichard Henderson     ctx->iaoq_n = -1;
4650f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
465161766fe9SRichard Henderson 
46523d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
46533d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
46543d68ee7bSRichard Henderson     bound = MIN(max_insns, bound);
46553d68ee7bSRichard Henderson 
465686f8d05fSRichard Henderson     ctx->ntempr = 0;
465786f8d05fSRichard Henderson     ctx->ntempl = 0;
465886f8d05fSRichard Henderson     memset(ctx->tempr, 0, sizeof(ctx->tempr));
465986f8d05fSRichard Henderson     memset(ctx->templ, 0, sizeof(ctx->templ));
466061766fe9SRichard Henderson 
46613d68ee7bSRichard Henderson     return bound;
466261766fe9SRichard Henderson }
466361766fe9SRichard Henderson 
466451b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
466551b061fbSRichard Henderson {
466651b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
466761766fe9SRichard Henderson 
46683d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
466951b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
467051b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4671494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
467251b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
467351b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4674129e9cc3SRichard Henderson     }
467551b061fbSRichard Henderson     ctx->null_lab = NULL;
467661766fe9SRichard Henderson }
467761766fe9SRichard Henderson 
467851b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
467951b061fbSRichard Henderson {
468051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
468151b061fbSRichard Henderson 
468251b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
468351b061fbSRichard Henderson }
468451b061fbSRichard Henderson 
468551b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs,
468651b061fbSRichard Henderson                                       const CPUBreakpoint *bp)
468751b061fbSRichard Henderson {
468851b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
468951b061fbSRichard Henderson 
469051b061fbSRichard Henderson     ctx->base.is_jmp = gen_excp(ctx, EXCP_DEBUG);
4691c301f34eSRichard Henderson     ctx->base.pc_next += 4;
469251b061fbSRichard Henderson     return true;
469351b061fbSRichard Henderson }
469451b061fbSRichard Henderson 
469551b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
469651b061fbSRichard Henderson {
469751b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
469851b061fbSRichard Henderson     CPUHPPAState *env = cs->env_ptr;
469951b061fbSRichard Henderson     DisasJumpType ret;
470051b061fbSRichard Henderson     int i, n;
470151b061fbSRichard Henderson 
470251b061fbSRichard Henderson     /* Execute one insn.  */
4703ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4704c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
470551b061fbSRichard Henderson         ret = do_page_zero(ctx);
4706869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4707ba1d0b44SRichard Henderson     } else
4708ba1d0b44SRichard Henderson #endif
4709ba1d0b44SRichard Henderson     {
471061766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
471161766fe9SRichard Henderson            the page permissions for execute.  */
4712c301f34eSRichard Henderson         uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next);
471361766fe9SRichard Henderson 
471461766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
471561766fe9SRichard Henderson            This will be overwritten by a branch.  */
471651b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
471751b061fbSRichard Henderson             ctx->iaoq_n = -1;
471851b061fbSRichard Henderson             ctx->iaoq_n_var = get_temp(ctx);
4719eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
472061766fe9SRichard Henderson         } else {
472151b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4722f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
472361766fe9SRichard Henderson         }
472461766fe9SRichard Henderson 
472551b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
472651b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4727869051eaSRichard Henderson             ret = DISAS_NEXT;
4728129e9cc3SRichard Henderson         } else {
47291a19da0dSRichard Henderson             ctx->insn = insn;
473051b061fbSRichard Henderson             ret = translate_one(ctx, insn);
473151b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4732129e9cc3SRichard Henderson         }
473361766fe9SRichard Henderson     }
473461766fe9SRichard Henderson 
473551b061fbSRichard Henderson     /* Free any temporaries allocated.  */
473686f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempr; i < n; ++i) {
473786f8d05fSRichard Henderson         tcg_temp_free(ctx->tempr[i]);
473886f8d05fSRichard Henderson         ctx->tempr[i] = NULL;
473961766fe9SRichard Henderson     }
474086f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempl; i < n; ++i) {
474186f8d05fSRichard Henderson         tcg_temp_free_tl(ctx->templ[i]);
474286f8d05fSRichard Henderson         ctx->templ[i] = NULL;
474386f8d05fSRichard Henderson     }
474486f8d05fSRichard Henderson     ctx->ntempr = 0;
474586f8d05fSRichard Henderson     ctx->ntempl = 0;
474661766fe9SRichard Henderson 
47473d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
47483d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
474951b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4750c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4751c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4752c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4753c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
475451b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
475551b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
4756869051eaSRichard Henderson             ret = DISAS_NORETURN;
4757129e9cc3SRichard Henderson         } else {
4758869051eaSRichard Henderson             ret = DISAS_IAQ_N_STALE;
475961766fe9SRichard Henderson         }
4760129e9cc3SRichard Henderson     }
476151b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
476251b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
476351b061fbSRichard Henderson     ctx->base.is_jmp = ret;
4764c301f34eSRichard Henderson     ctx->base.pc_next += 4;
476561766fe9SRichard Henderson 
4766869051eaSRichard Henderson     if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) {
476751b061fbSRichard Henderson         return;
476861766fe9SRichard Henderson     }
476951b061fbSRichard Henderson     if (ctx->iaoq_f == -1) {
4770eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
477151b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4772c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4773c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4774c301f34eSRichard Henderson #endif
477551b061fbSRichard Henderson         nullify_save(ctx);
477651b061fbSRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
477751b061fbSRichard Henderson     } else if (ctx->iaoq_b == -1) {
4778eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
477961766fe9SRichard Henderson     }
478061766fe9SRichard Henderson }
478161766fe9SRichard Henderson 
478251b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
478351b061fbSRichard Henderson {
478451b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4785e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
478651b061fbSRichard Henderson 
4787e1b5a5edSRichard Henderson     switch (is_jmp) {
4788869051eaSRichard Henderson     case DISAS_NORETURN:
478961766fe9SRichard Henderson         break;
479051b061fbSRichard Henderson     case DISAS_TOO_MANY:
4791869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4792e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
479351b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
479451b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
479551b061fbSRichard Henderson         nullify_save(ctx);
479661766fe9SRichard Henderson         /* FALLTHRU */
4797869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
479851b061fbSRichard Henderson         if (ctx->base.singlestep_enabled) {
479961766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
4800e1b5a5edSRichard Henderson         } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
4801e1b5a5edSRichard Henderson             tcg_gen_exit_tb(0);
480261766fe9SRichard Henderson         } else {
48037f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
480461766fe9SRichard Henderson         }
480561766fe9SRichard Henderson         break;
480661766fe9SRichard Henderson     default:
480751b061fbSRichard Henderson         g_assert_not_reached();
480861766fe9SRichard Henderson     }
480951b061fbSRichard Henderson }
481061766fe9SRichard Henderson 
481151b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
481251b061fbSRichard Henderson {
4813c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
481461766fe9SRichard Henderson 
4815ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4816ba1d0b44SRichard Henderson     switch (pc) {
48177ad439dfSRichard Henderson     case 0x00:
481851b061fbSRichard Henderson         qemu_log("IN:\n0x00000000:  (null)\n");
4819ba1d0b44SRichard Henderson         return;
48207ad439dfSRichard Henderson     case 0xb0:
482151b061fbSRichard Henderson         qemu_log("IN:\n0x000000b0:  light-weight-syscall\n");
4822ba1d0b44SRichard Henderson         return;
48237ad439dfSRichard Henderson     case 0xe0:
482451b061fbSRichard Henderson         qemu_log("IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4825ba1d0b44SRichard Henderson         return;
48267ad439dfSRichard Henderson     case 0x100:
482751b061fbSRichard Henderson         qemu_log("IN:\n0x00000100:  syscall\n");
4828ba1d0b44SRichard Henderson         return;
48297ad439dfSRichard Henderson     }
4830ba1d0b44SRichard Henderson #endif
4831ba1d0b44SRichard Henderson 
4832ba1d0b44SRichard Henderson     qemu_log("IN: %s\n", lookup_symbol(pc));
4833eaa3783bSRichard Henderson     log_target_disas(cs, pc, dcbase->tb->size);
483461766fe9SRichard Henderson }
483551b061fbSRichard Henderson 
483651b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
483751b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
483851b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
483951b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
484051b061fbSRichard Henderson     .breakpoint_check   = hppa_tr_breakpoint_check,
484151b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
484251b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
484351b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
484451b061fbSRichard Henderson };
484551b061fbSRichard Henderson 
484651b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb)
484751b061fbSRichard Henderson 
484851b061fbSRichard Henderson {
484951b061fbSRichard Henderson     DisasContext ctx;
485051b061fbSRichard Henderson     translator_loop(&hppa_tr_ops, &ctx.base, cs, tb);
485161766fe9SRichard Henderson }
485261766fe9SRichard Henderson 
485361766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb,
485461766fe9SRichard Henderson                           target_ulong *data)
485561766fe9SRichard Henderson {
485661766fe9SRichard Henderson     env->iaoq_f = data[0];
485786f8d05fSRichard Henderson     if (data[1] != (target_ureg)-1) {
485861766fe9SRichard Henderson         env->iaoq_b = data[1];
485961766fe9SRichard Henderson     }
486061766fe9SRichard Henderson     /* Since we were executing the instruction at IAOQ_F, and took some
486161766fe9SRichard Henderson        sort of action that provoked the cpu_restore_state, we can infer
486261766fe9SRichard Henderson        that the instruction was not nullified.  */
486361766fe9SRichard Henderson     env->psw_n = 0;
486461766fe9SRichard Henderson }
4865