161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 243eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 250eaa3783bSRichard Henderson 25161766fe9SRichard Henderson typedef struct DisasCond { 25261766fe9SRichard Henderson TCGCond c; 253eaa3783bSRichard Henderson TCGv_reg a0, a1; 25461766fe9SRichard Henderson bool a0_is_n; 25561766fe9SRichard Henderson bool a1_is_0; 25661766fe9SRichard Henderson } DisasCond; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson typedef struct DisasContext { 259d01a3625SRichard Henderson DisasContextBase base; 26061766fe9SRichard Henderson CPUState *cs; 26161766fe9SRichard Henderson 262eaa3783bSRichard Henderson target_ureg iaoq_f; 263eaa3783bSRichard Henderson target_ureg iaoq_b; 264eaa3783bSRichard Henderson target_ureg iaoq_n; 265eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26661766fe9SRichard Henderson 26786f8d05fSRichard Henderson int ntempr, ntempl; 2685eecd37aSRichard Henderson TCGv_reg tempr[8]; 26986f8d05fSRichard Henderson TCGv_tl templ[4]; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson DisasCond null_cond; 27261766fe9SRichard Henderson TCGLabel *null_lab; 27361766fe9SRichard Henderson 2741a19da0dSRichard Henderson uint32_t insn; 275494737b7SRichard Henderson uint32_t tb_flags; 2763d68ee7bSRichard Henderson int mmu_idx; 2773d68ee7bSRichard Henderson int privilege; 27861766fe9SRichard Henderson bool psw_n_nonzero; 27961766fe9SRichard Henderson } DisasContext; 28061766fe9SRichard Henderson 281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 282e36f27efSRichard Henderson static int expand_sm_imm(int val) 283e36f27efSRichard Henderson { 284e36f27efSRichard Henderson if (val & PSW_SM_E) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson if (val & PSW_SM_W) { 288e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 289e36f27efSRichard Henderson } 290e36f27efSRichard Henderson return val; 291e36f27efSRichard Henderson } 292e36f27efSRichard Henderson 293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 294deee69a1SRichard Henderson static int expand_sr3x(int val) 295deee69a1SRichard Henderson { 296deee69a1SRichard Henderson return ~val; 297deee69a1SRichard Henderson } 298deee69a1SRichard Henderson 2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 3001cd012a5SRichard Henderson we use for the final M. */ 3011cd012a5SRichard Henderson static int ma_to_m(int val) 3021cd012a5SRichard Henderson { 3031cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3041cd012a5SRichard Henderson } 3051cd012a5SRichard Henderson 306740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 307740038d7SRichard Henderson static int pos_to_m(int val) 308740038d7SRichard Henderson { 309740038d7SRichard Henderson return val ? 1 : -1; 310740038d7SRichard Henderson } 311740038d7SRichard Henderson 312740038d7SRichard Henderson static int neg_to_m(int val) 313740038d7SRichard Henderson { 314740038d7SRichard Henderson return val ? -1 : 1; 315740038d7SRichard Henderson } 316740038d7SRichard Henderson 317740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 31801afb7beSRichard Henderson static int expand_shl2(int val) 31901afb7beSRichard Henderson { 32001afb7beSRichard Henderson return val << 2; 32101afb7beSRichard Henderson } 32201afb7beSRichard Henderson 323740038d7SRichard Henderson /* Used for fp memory ops. */ 324740038d7SRichard Henderson static int expand_shl3(int val) 325740038d7SRichard Henderson { 326740038d7SRichard Henderson return val << 3; 327740038d7SRichard Henderson } 328740038d7SRichard Henderson 3290588e061SRichard Henderson /* Used for assemble_21. */ 3300588e061SRichard Henderson static int expand_shl11(int val) 3310588e061SRichard Henderson { 3320588e061SRichard Henderson return val << 11; 3330588e061SRichard Henderson } 3340588e061SRichard Henderson 33501afb7beSRichard Henderson 33640f9f908SRichard Henderson /* Include the auto-generated decoder. */ 33740f9f908SRichard Henderson #include "decode.inc.c" 33840f9f908SRichard Henderson 33961766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 34061766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 341869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34261766fe9SRichard Henderson 34361766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34461766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 345869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34661766fe9SRichard Henderson 347e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 348e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 349e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 350e1b5a5edSRichard Henderson 35161766fe9SRichard Henderson /* global register indexes */ 352eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35333423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 354494737b7SRichard Henderson static TCGv_i64 cpu_srH; 355eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 356eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 357c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 358c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 359eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36461766fe9SRichard Henderson 36561766fe9SRichard Henderson #include "exec/gen-icount.h" 36661766fe9SRichard Henderson 36761766fe9SRichard Henderson void hppa_translate_init(void) 36861766fe9SRichard Henderson { 36961766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 37061766fe9SRichard Henderson 371eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 37261766fe9SRichard Henderson static const GlobalVar vars[] = { 37335136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37461766fe9SRichard Henderson DEF_VAR(psw_n), 37561766fe9SRichard Henderson DEF_VAR(psw_v), 37661766fe9SRichard Henderson DEF_VAR(psw_cb), 37761766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37861766fe9SRichard Henderson DEF_VAR(iaoq_f), 37961766fe9SRichard Henderson DEF_VAR(iaoq_b), 38061766fe9SRichard Henderson }; 38161766fe9SRichard Henderson 38261766fe9SRichard Henderson #undef DEF_VAR 38361766fe9SRichard Henderson 38461766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38561766fe9SRichard Henderson static const char gr_names[32][4] = { 38661766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38761766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38861766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38961766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 39061766fe9SRichard Henderson }; 39133423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 392494737b7SRichard Henderson static const char sr_names[5][4] = { 393494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39433423472SRichard Henderson }; 39561766fe9SRichard Henderson 39661766fe9SRichard Henderson int i; 39761766fe9SRichard Henderson 398f764718dSRichard Henderson cpu_gr[0] = NULL; 39961766fe9SRichard Henderson for (i = 1; i < 32; i++) { 40061766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 40161766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 40261766fe9SRichard Henderson gr_names[i]); 40361766fe9SRichard Henderson } 40433423472SRichard Henderson for (i = 0; i < 4; i++) { 40533423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 40633423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40733423472SRichard Henderson sr_names[i]); 40833423472SRichard Henderson } 409494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 410494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 411494737b7SRichard Henderson sr_names[4]); 41261766fe9SRichard Henderson 41361766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41461766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 41561766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 41661766fe9SRichard Henderson } 417c301f34eSRichard Henderson 418c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 419c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 420c301f34eSRichard Henderson "iasq_f"); 421c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 422c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 423c301f34eSRichard Henderson "iasq_b"); 42461766fe9SRichard Henderson } 42561766fe9SRichard Henderson 426129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 427129e9cc3SRichard Henderson { 428f764718dSRichard Henderson return (DisasCond){ 429f764718dSRichard Henderson .c = TCG_COND_NEVER, 430f764718dSRichard Henderson .a0 = NULL, 431f764718dSRichard Henderson .a1 = NULL, 432f764718dSRichard Henderson }; 433129e9cc3SRichard Henderson } 434129e9cc3SRichard Henderson 435129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 436129e9cc3SRichard Henderson { 437f764718dSRichard Henderson return (DisasCond){ 438f764718dSRichard Henderson .c = TCG_COND_NE, 439f764718dSRichard Henderson .a0 = cpu_psw_n, 440f764718dSRichard Henderson .a0_is_n = true, 441f764718dSRichard Henderson .a1 = NULL, 442f764718dSRichard Henderson .a1_is_0 = true 443f764718dSRichard Henderson }; 444129e9cc3SRichard Henderson } 445129e9cc3SRichard Henderson 446eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 447129e9cc3SRichard Henderson { 448f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 449129e9cc3SRichard Henderson 450129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 451129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 452eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 453129e9cc3SRichard Henderson 454129e9cc3SRichard Henderson return r; 455129e9cc3SRichard Henderson } 456129e9cc3SRichard Henderson 457eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 458129e9cc3SRichard Henderson { 459129e9cc3SRichard Henderson DisasCond r = { .c = c }; 460129e9cc3SRichard Henderson 461129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 462129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 463eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 464129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 465eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 466129e9cc3SRichard Henderson 467129e9cc3SRichard Henderson return r; 468129e9cc3SRichard Henderson } 469129e9cc3SRichard Henderson 470129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 471129e9cc3SRichard Henderson { 472129e9cc3SRichard Henderson if (cond->a1_is_0) { 473129e9cc3SRichard Henderson cond->a1_is_0 = false; 474eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 475129e9cc3SRichard Henderson } 476129e9cc3SRichard Henderson } 477129e9cc3SRichard Henderson 478129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 479129e9cc3SRichard Henderson { 480129e9cc3SRichard Henderson switch (cond->c) { 481129e9cc3SRichard Henderson default: 482129e9cc3SRichard Henderson if (!cond->a0_is_n) { 483129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 484129e9cc3SRichard Henderson } 485129e9cc3SRichard Henderson if (!cond->a1_is_0) { 486129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 487129e9cc3SRichard Henderson } 488129e9cc3SRichard Henderson cond->a0_is_n = false; 489129e9cc3SRichard Henderson cond->a1_is_0 = false; 490f764718dSRichard Henderson cond->a0 = NULL; 491f764718dSRichard Henderson cond->a1 = NULL; 492129e9cc3SRichard Henderson /* fallthru */ 493129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 494129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 495129e9cc3SRichard Henderson break; 496129e9cc3SRichard Henderson case TCG_COND_NEVER: 497129e9cc3SRichard Henderson break; 498129e9cc3SRichard Henderson } 499129e9cc3SRichard Henderson } 500129e9cc3SRichard Henderson 501eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 50261766fe9SRichard Henderson { 50386f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 50486f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 50586f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 50661766fe9SRichard Henderson } 50761766fe9SRichard Henderson 50886f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 50986f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 51086f8d05fSRichard Henderson { 51186f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 51286f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 51386f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 51486f8d05fSRichard Henderson } 51586f8d05fSRichard Henderson #endif 51686f8d05fSRichard Henderson 517eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 51861766fe9SRichard Henderson { 519eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 520eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 52161766fe9SRichard Henderson return t; 52261766fe9SRichard Henderson } 52361766fe9SRichard Henderson 524eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 52561766fe9SRichard Henderson { 52661766fe9SRichard Henderson if (reg == 0) { 527eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 528eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 52961766fe9SRichard Henderson return t; 53061766fe9SRichard Henderson } else { 53161766fe9SRichard Henderson return cpu_gr[reg]; 53261766fe9SRichard Henderson } 53361766fe9SRichard Henderson } 53461766fe9SRichard Henderson 535eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 53661766fe9SRichard Henderson { 537129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 53861766fe9SRichard Henderson return get_temp(ctx); 53961766fe9SRichard Henderson } else { 54061766fe9SRichard Henderson return cpu_gr[reg]; 54161766fe9SRichard Henderson } 54261766fe9SRichard Henderson } 54361766fe9SRichard Henderson 544eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 545129e9cc3SRichard Henderson { 546129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 547129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 548eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 549129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 550129e9cc3SRichard Henderson } else { 551eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 552129e9cc3SRichard Henderson } 553129e9cc3SRichard Henderson } 554129e9cc3SRichard Henderson 555eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 556129e9cc3SRichard Henderson { 557129e9cc3SRichard Henderson if (reg != 0) { 558129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 559129e9cc3SRichard Henderson } 560129e9cc3SRichard Henderson } 561129e9cc3SRichard Henderson 56296d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 56396d6407fSRichard Henderson # define HI_OFS 0 56496d6407fSRichard Henderson # define LO_OFS 4 56596d6407fSRichard Henderson #else 56696d6407fSRichard Henderson # define HI_OFS 4 56796d6407fSRichard Henderson # define LO_OFS 0 56896d6407fSRichard Henderson #endif 56996d6407fSRichard Henderson 57096d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 57196d6407fSRichard Henderson { 57296d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 57396d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 57496d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57596d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57696d6407fSRichard Henderson return ret; 57796d6407fSRichard Henderson } 57896d6407fSRichard Henderson 579ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 580ebe9383cSRichard Henderson { 581ebe9383cSRichard Henderson if (rt == 0) { 582ebe9383cSRichard Henderson return tcg_const_i32(0); 583ebe9383cSRichard Henderson } else { 584ebe9383cSRichard Henderson return load_frw_i32(rt); 585ebe9383cSRichard Henderson } 586ebe9383cSRichard Henderson } 587ebe9383cSRichard Henderson 588ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 589ebe9383cSRichard Henderson { 590ebe9383cSRichard Henderson if (rt == 0) { 591ebe9383cSRichard Henderson return tcg_const_i64(0); 592ebe9383cSRichard Henderson } else { 593ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 594ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 595ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 596ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 597ebe9383cSRichard Henderson return ret; 598ebe9383cSRichard Henderson } 599ebe9383cSRichard Henderson } 600ebe9383cSRichard Henderson 60196d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 60296d6407fSRichard Henderson { 60396d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 60496d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 60596d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 60696d6407fSRichard Henderson } 60796d6407fSRichard Henderson 60896d6407fSRichard Henderson #undef HI_OFS 60996d6407fSRichard Henderson #undef LO_OFS 61096d6407fSRichard Henderson 61196d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 61296d6407fSRichard Henderson { 61396d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 61496d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 61596d6407fSRichard Henderson return ret; 61696d6407fSRichard Henderson } 61796d6407fSRichard Henderson 618ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 619ebe9383cSRichard Henderson { 620ebe9383cSRichard Henderson if (rt == 0) { 621ebe9383cSRichard Henderson return tcg_const_i64(0); 622ebe9383cSRichard Henderson } else { 623ebe9383cSRichard Henderson return load_frd(rt); 624ebe9383cSRichard Henderson } 625ebe9383cSRichard Henderson } 626ebe9383cSRichard Henderson 62796d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 62896d6407fSRichard Henderson { 62996d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 63096d6407fSRichard Henderson } 63196d6407fSRichard Henderson 63233423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 63333423472SRichard Henderson { 63433423472SRichard Henderson #ifdef CONFIG_USER_ONLY 63533423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 63633423472SRichard Henderson #else 63733423472SRichard Henderson if (reg < 4) { 63833423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 639494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 640494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 64133423472SRichard Henderson } else { 64233423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 64333423472SRichard Henderson } 64433423472SRichard Henderson #endif 64533423472SRichard Henderson } 64633423472SRichard Henderson 647129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 648129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 649129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 650129e9cc3SRichard Henderson { 651129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 652129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 653129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 654129e9cc3SRichard Henderson 655129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 656129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 657129e9cc3SRichard Henderson 658129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 659129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 660129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 661129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 662eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 663129e9cc3SRichard Henderson } 664129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 665129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 666129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 667129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 668129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 669eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 670129e9cc3SRichard Henderson } 671129e9cc3SRichard Henderson 672eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 673129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 674129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 675129e9cc3SRichard Henderson } 676129e9cc3SRichard Henderson } 677129e9cc3SRichard Henderson 678129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 679129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 680129e9cc3SRichard Henderson { 681129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 682129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 683eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 684129e9cc3SRichard Henderson } 685129e9cc3SRichard Henderson return; 686129e9cc3SRichard Henderson } 687129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 688129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 689eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 690129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 691129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 692129e9cc3SRichard Henderson } 693129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 694129e9cc3SRichard Henderson } 695129e9cc3SRichard Henderson 696129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 697129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 698129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 699129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 700129e9cc3SRichard Henderson { 701129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 702eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 703129e9cc3SRichard Henderson } 704129e9cc3SRichard Henderson } 705129e9cc3SRichard Henderson 706129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 70740f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 70840f9f908SRichard Henderson it may be tail-called from a translate function. */ 70931234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 710129e9cc3SRichard Henderson { 711129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 71231234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 713129e9cc3SRichard Henderson 714f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 715f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 716f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 717f49b3537SRichard Henderson 718129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 719129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 720129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 721129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 72231234768SRichard Henderson return true; 723129e9cc3SRichard Henderson } 724129e9cc3SRichard Henderson ctx->null_lab = NULL; 725129e9cc3SRichard Henderson 726129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 727129e9cc3SRichard Henderson /* The next instruction will be unconditional, 728129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 729129e9cc3SRichard Henderson gen_set_label(null_lab); 730129e9cc3SRichard Henderson } else { 731129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 732129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 733129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 734129e9cc3SRichard Henderson label we have the proper value in place. */ 735129e9cc3SRichard Henderson nullify_save(ctx); 736129e9cc3SRichard Henderson gen_set_label(null_lab); 737129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 738129e9cc3SRichard Henderson } 739869051eaSRichard Henderson if (status == DISAS_NORETURN) { 74031234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 741129e9cc3SRichard Henderson } 74231234768SRichard Henderson return true; 743129e9cc3SRichard Henderson } 744129e9cc3SRichard Henderson 745eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 74661766fe9SRichard Henderson { 74761766fe9SRichard Henderson if (unlikely(ival == -1)) { 748eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 74961766fe9SRichard Henderson } else { 750eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 75161766fe9SRichard Henderson } 75261766fe9SRichard Henderson } 75361766fe9SRichard Henderson 754eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 75561766fe9SRichard Henderson { 75661766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 75761766fe9SRichard Henderson } 75861766fe9SRichard Henderson 75961766fe9SRichard Henderson static void gen_excp_1(int exception) 76061766fe9SRichard Henderson { 76161766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 76261766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 76361766fe9SRichard Henderson tcg_temp_free_i32(t); 76461766fe9SRichard Henderson } 76561766fe9SRichard Henderson 76631234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 76761766fe9SRichard Henderson { 76861766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 76961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 770129e9cc3SRichard Henderson nullify_save(ctx); 77161766fe9SRichard Henderson gen_excp_1(exception); 77231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 77361766fe9SRichard Henderson } 77461766fe9SRichard Henderson 77531234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7761a19da0dSRichard Henderson { 77731234768SRichard Henderson TCGv_reg tmp; 77831234768SRichard Henderson 77931234768SRichard Henderson nullify_over(ctx); 78031234768SRichard Henderson tmp = tcg_const_reg(ctx->insn); 7811a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7821a19da0dSRichard Henderson tcg_temp_free(tmp); 78331234768SRichard Henderson gen_excp(ctx, exc); 78431234768SRichard Henderson return nullify_end(ctx); 7851a19da0dSRichard Henderson } 7861a19da0dSRichard Henderson 78731234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 78861766fe9SRichard Henderson { 78931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 79061766fe9SRichard Henderson } 79161766fe9SRichard Henderson 79240f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 79340f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 79440f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 79540f9f908SRichard Henderson #else 796e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 797e1b5a5edSRichard Henderson do { \ 798e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 79931234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 800e1b5a5edSRichard Henderson } \ 801e1b5a5edSRichard Henderson } while (0) 80240f9f908SRichard Henderson #endif 803e1b5a5edSRichard Henderson 804eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 80561766fe9SRichard Henderson { 80661766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 80731234768SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) 80831234768SRichard Henderson || ctx->base.singlestep_enabled) { 80961766fe9SRichard Henderson return false; 81061766fe9SRichard Henderson } 81161766fe9SRichard Henderson return true; 81261766fe9SRichard Henderson } 81361766fe9SRichard Henderson 814129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 815129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 816129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 817129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 818129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 819129e9cc3SRichard Henderson { 820129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 821129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 822129e9cc3SRichard Henderson } 823129e9cc3SRichard Henderson 82461766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 825eaa3783bSRichard Henderson target_ureg f, target_ureg b) 82661766fe9SRichard Henderson { 82761766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 82861766fe9SRichard Henderson tcg_gen_goto_tb(which); 829eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 830eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 83107ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 83261766fe9SRichard Henderson } else { 83361766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 83461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 835d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 83661766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 83761766fe9SRichard Henderson } else { 8387f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 83961766fe9SRichard Henderson } 84061766fe9SRichard Henderson } 84161766fe9SRichard Henderson } 84261766fe9SRichard Henderson 843b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 844b2167459SRichard Henderson the conditions, without describing their exact implementation. The 845b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 846b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 847b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 848b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 849b2167459SRichard Henderson 850eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 851eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 852b2167459SRichard Henderson { 853b2167459SRichard Henderson DisasCond cond; 854eaa3783bSRichard Henderson TCGv_reg tmp; 855b2167459SRichard Henderson 856b2167459SRichard Henderson switch (cf >> 1) { 857b2167459SRichard Henderson case 0: /* Never / TR */ 858b2167459SRichard Henderson cond = cond_make_f(); 859b2167459SRichard Henderson break; 860b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 861b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 862b2167459SRichard Henderson break; 863b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 864b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 865b2167459SRichard Henderson break; 866b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 867b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 868b2167459SRichard Henderson break; 869b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 870b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 871b2167459SRichard Henderson break; 872b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 873b2167459SRichard Henderson tmp = tcg_temp_new(); 874eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 875eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 876b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 877b2167459SRichard Henderson tcg_temp_free(tmp); 878b2167459SRichard Henderson break; 879b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 880b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 881b2167459SRichard Henderson break; 882b2167459SRichard Henderson case 7: /* OD / EV */ 883b2167459SRichard Henderson tmp = tcg_temp_new(); 884eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 885b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 886b2167459SRichard Henderson tcg_temp_free(tmp); 887b2167459SRichard Henderson break; 888b2167459SRichard Henderson default: 889b2167459SRichard Henderson g_assert_not_reached(); 890b2167459SRichard Henderson } 891b2167459SRichard Henderson if (cf & 1) { 892b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 893b2167459SRichard Henderson } 894b2167459SRichard Henderson 895b2167459SRichard Henderson return cond; 896b2167459SRichard Henderson } 897b2167459SRichard Henderson 898b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 899b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 900b2167459SRichard Henderson deleted as unused. */ 901b2167459SRichard Henderson 902eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 903eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 904b2167459SRichard Henderson { 905b2167459SRichard Henderson DisasCond cond; 906b2167459SRichard Henderson 907b2167459SRichard Henderson switch (cf >> 1) { 908b2167459SRichard Henderson case 1: /* = / <> */ 909b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 910b2167459SRichard Henderson break; 911b2167459SRichard Henderson case 2: /* < / >= */ 912b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 913b2167459SRichard Henderson break; 914b2167459SRichard Henderson case 3: /* <= / > */ 915b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 916b2167459SRichard Henderson break; 917b2167459SRichard Henderson case 4: /* << / >>= */ 918b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 919b2167459SRichard Henderson break; 920b2167459SRichard Henderson case 5: /* <<= / >> */ 921b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 922b2167459SRichard Henderson break; 923b2167459SRichard Henderson default: 924b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 925b2167459SRichard Henderson } 926b2167459SRichard Henderson if (cf & 1) { 927b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 928b2167459SRichard Henderson } 929b2167459SRichard Henderson 930b2167459SRichard Henderson return cond; 931b2167459SRichard Henderson } 932b2167459SRichard Henderson 933b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 934b2167459SRichard Henderson computed, and use of them is undefined. */ 935b2167459SRichard Henderson 936eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 937b2167459SRichard Henderson { 938b2167459SRichard Henderson switch (cf >> 1) { 939b2167459SRichard Henderson case 4: case 5: case 6: 940b2167459SRichard Henderson cf &= 1; 941b2167459SRichard Henderson break; 942b2167459SRichard Henderson } 943b2167459SRichard Henderson return do_cond(cf, res, res, res); 944b2167459SRichard Henderson } 945b2167459SRichard Henderson 94698cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 94798cd9ca7SRichard Henderson 948eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 94998cd9ca7SRichard Henderson { 95098cd9ca7SRichard Henderson unsigned c, f; 95198cd9ca7SRichard Henderson 95298cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 95398cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 95498cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 95598cd9ca7SRichard Henderson c = orig & 3; 95698cd9ca7SRichard Henderson if (c == 3) { 95798cd9ca7SRichard Henderson c = 7; 95898cd9ca7SRichard Henderson } 95998cd9ca7SRichard Henderson f = (orig & 4) / 4; 96098cd9ca7SRichard Henderson 96198cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 96298cd9ca7SRichard Henderson } 96398cd9ca7SRichard Henderson 964b2167459SRichard Henderson /* Similar, but for unit conditions. */ 965b2167459SRichard Henderson 966eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 967eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 968b2167459SRichard Henderson { 969b2167459SRichard Henderson DisasCond cond; 970eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 971b2167459SRichard Henderson 972b2167459SRichard Henderson if (cf & 8) { 973b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 974b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 975b2167459SRichard Henderson * leaves us with carry bits spread across two words. 976b2167459SRichard Henderson */ 977b2167459SRichard Henderson cb = tcg_temp_new(); 978b2167459SRichard Henderson tmp = tcg_temp_new(); 979eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 980eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 981eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 982eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 983b2167459SRichard Henderson tcg_temp_free(tmp); 984b2167459SRichard Henderson } 985b2167459SRichard Henderson 986b2167459SRichard Henderson switch (cf >> 1) { 987b2167459SRichard Henderson case 0: /* never / TR */ 988b2167459SRichard Henderson case 1: /* undefined */ 989b2167459SRichard Henderson case 5: /* undefined */ 990b2167459SRichard Henderson cond = cond_make_f(); 991b2167459SRichard Henderson break; 992b2167459SRichard Henderson 993b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 994b2167459SRichard Henderson /* See hasless(v,1) from 995b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 996b2167459SRichard Henderson */ 997b2167459SRichard Henderson tmp = tcg_temp_new(); 998eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 999eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1000eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1001b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1002b2167459SRichard Henderson tcg_temp_free(tmp); 1003b2167459SRichard Henderson break; 1004b2167459SRichard Henderson 1005b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1006b2167459SRichard Henderson tmp = tcg_temp_new(); 1007eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1008eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1009eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1010b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1011b2167459SRichard Henderson tcg_temp_free(tmp); 1012b2167459SRichard Henderson break; 1013b2167459SRichard Henderson 1014b2167459SRichard Henderson case 4: /* SDC / NDC */ 1015eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1016b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1017b2167459SRichard Henderson break; 1018b2167459SRichard Henderson 1019b2167459SRichard Henderson case 6: /* SBC / NBC */ 1020eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1021b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1022b2167459SRichard Henderson break; 1023b2167459SRichard Henderson 1024b2167459SRichard Henderson case 7: /* SHC / NHC */ 1025eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1026b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1027b2167459SRichard Henderson break; 1028b2167459SRichard Henderson 1029b2167459SRichard Henderson default: 1030b2167459SRichard Henderson g_assert_not_reached(); 1031b2167459SRichard Henderson } 1032b2167459SRichard Henderson if (cf & 8) { 1033b2167459SRichard Henderson tcg_temp_free(cb); 1034b2167459SRichard Henderson } 1035b2167459SRichard Henderson if (cf & 1) { 1036b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1037b2167459SRichard Henderson } 1038b2167459SRichard Henderson 1039b2167459SRichard Henderson return cond; 1040b2167459SRichard Henderson } 1041b2167459SRichard Henderson 1042b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1043eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1044eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1045b2167459SRichard Henderson { 1046eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1047eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1048b2167459SRichard Henderson 1049eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1050eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1051eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1052b2167459SRichard Henderson tcg_temp_free(tmp); 1053b2167459SRichard Henderson 1054b2167459SRichard Henderson return sv; 1055b2167459SRichard Henderson } 1056b2167459SRichard Henderson 1057b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1058eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1059eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1060b2167459SRichard Henderson { 1061eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1062eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1063b2167459SRichard Henderson 1064eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1065eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1066eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1067b2167459SRichard Henderson tcg_temp_free(tmp); 1068b2167459SRichard Henderson 1069b2167459SRichard Henderson return sv; 1070b2167459SRichard Henderson } 1071b2167459SRichard Henderson 107231234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1073eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1074eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1075b2167459SRichard Henderson { 1076eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1077b2167459SRichard Henderson unsigned c = cf >> 1; 1078b2167459SRichard Henderson DisasCond cond; 1079b2167459SRichard Henderson 1080b2167459SRichard Henderson dest = tcg_temp_new(); 1081f764718dSRichard Henderson cb = NULL; 1082f764718dSRichard Henderson cb_msb = NULL; 1083b2167459SRichard Henderson 1084b2167459SRichard Henderson if (shift) { 1085b2167459SRichard Henderson tmp = get_temp(ctx); 1086eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1087b2167459SRichard Henderson in1 = tmp; 1088b2167459SRichard Henderson } 1089b2167459SRichard Henderson 1090b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1091eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1092b2167459SRichard Henderson cb_msb = get_temp(ctx); 1093eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1094b2167459SRichard Henderson if (is_c) { 1095eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1096b2167459SRichard Henderson } 1097b2167459SRichard Henderson tcg_temp_free(zero); 1098b2167459SRichard Henderson if (!is_l) { 1099b2167459SRichard Henderson cb = get_temp(ctx); 1100eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1101eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1102b2167459SRichard Henderson } 1103b2167459SRichard Henderson } else { 1104eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1105b2167459SRichard Henderson if (is_c) { 1106eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1107b2167459SRichard Henderson } 1108b2167459SRichard Henderson } 1109b2167459SRichard Henderson 1110b2167459SRichard Henderson /* Compute signed overflow if required. */ 1111f764718dSRichard Henderson sv = NULL; 1112b2167459SRichard Henderson if (is_tsv || c == 6) { 1113b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1114b2167459SRichard Henderson if (is_tsv) { 1115b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1116b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1117b2167459SRichard Henderson } 1118b2167459SRichard Henderson } 1119b2167459SRichard Henderson 1120b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1121b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1122b2167459SRichard Henderson if (is_tc) { 1123b2167459SRichard Henderson cond_prep(&cond); 1124b2167459SRichard Henderson tmp = tcg_temp_new(); 1125eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1126b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1127b2167459SRichard Henderson tcg_temp_free(tmp); 1128b2167459SRichard Henderson } 1129b2167459SRichard Henderson 1130b2167459SRichard Henderson /* Write back the result. */ 1131b2167459SRichard Henderson if (!is_l) { 1132b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1133b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1134b2167459SRichard Henderson } 1135b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1136b2167459SRichard Henderson tcg_temp_free(dest); 1137b2167459SRichard Henderson 1138b2167459SRichard Henderson /* Install the new nullification. */ 1139b2167459SRichard Henderson cond_free(&ctx->null_cond); 1140b2167459SRichard Henderson ctx->null_cond = cond; 1141b2167459SRichard Henderson } 1142b2167459SRichard Henderson 11430c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11440c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11450c982a28SRichard Henderson { 11460c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11470c982a28SRichard Henderson 11480c982a28SRichard Henderson if (a->cf) { 11490c982a28SRichard Henderson nullify_over(ctx); 11500c982a28SRichard Henderson } 11510c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11520c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11530c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11540c982a28SRichard Henderson return nullify_end(ctx); 11550c982a28SRichard Henderson } 11560c982a28SRichard Henderson 11570588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11580588e061SRichard Henderson bool is_tsv, bool is_tc) 11590588e061SRichard Henderson { 11600588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 11610588e061SRichard Henderson 11620588e061SRichard Henderson if (a->cf) { 11630588e061SRichard Henderson nullify_over(ctx); 11640588e061SRichard Henderson } 11650588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 11660588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 11670588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 11680588e061SRichard Henderson return nullify_end(ctx); 11690588e061SRichard Henderson } 11700588e061SRichard Henderson 117131234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1172eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1173eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1174b2167459SRichard Henderson { 1175eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1176b2167459SRichard Henderson unsigned c = cf >> 1; 1177b2167459SRichard Henderson DisasCond cond; 1178b2167459SRichard Henderson 1179b2167459SRichard Henderson dest = tcg_temp_new(); 1180b2167459SRichard Henderson cb = tcg_temp_new(); 1181b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1182b2167459SRichard Henderson 1183eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1184b2167459SRichard Henderson if (is_b) { 1185b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1186eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1187eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1188eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1189eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1190eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1191b2167459SRichard Henderson } else { 1192b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1193b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1194eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1195eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1196eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1197eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1198b2167459SRichard Henderson } 1199b2167459SRichard Henderson tcg_temp_free(zero); 1200b2167459SRichard Henderson 1201b2167459SRichard Henderson /* Compute signed overflow if required. */ 1202f764718dSRichard Henderson sv = NULL; 1203b2167459SRichard Henderson if (is_tsv || c == 6) { 1204b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1205b2167459SRichard Henderson if (is_tsv) { 1206b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1207b2167459SRichard Henderson } 1208b2167459SRichard Henderson } 1209b2167459SRichard Henderson 1210b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1211b2167459SRichard Henderson if (!is_b) { 1212b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1213b2167459SRichard Henderson } else { 1214b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1215b2167459SRichard Henderson } 1216b2167459SRichard Henderson 1217b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1218b2167459SRichard Henderson if (is_tc) { 1219b2167459SRichard Henderson cond_prep(&cond); 1220b2167459SRichard Henderson tmp = tcg_temp_new(); 1221eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1222b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1223b2167459SRichard Henderson tcg_temp_free(tmp); 1224b2167459SRichard Henderson } 1225b2167459SRichard Henderson 1226b2167459SRichard Henderson /* Write back the result. */ 1227b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1228b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1229b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1230b2167459SRichard Henderson tcg_temp_free(dest); 1231b2167459SRichard Henderson 1232b2167459SRichard Henderson /* Install the new nullification. */ 1233b2167459SRichard Henderson cond_free(&ctx->null_cond); 1234b2167459SRichard Henderson ctx->null_cond = cond; 1235b2167459SRichard Henderson } 1236b2167459SRichard Henderson 12370c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12380c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12390c982a28SRichard Henderson { 12400c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12410c982a28SRichard Henderson 12420c982a28SRichard Henderson if (a->cf) { 12430c982a28SRichard Henderson nullify_over(ctx); 12440c982a28SRichard Henderson } 12450c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12460c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12470c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12480c982a28SRichard Henderson return nullify_end(ctx); 12490c982a28SRichard Henderson } 12500c982a28SRichard Henderson 12510588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12520588e061SRichard Henderson { 12530588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12540588e061SRichard Henderson 12550588e061SRichard Henderson if (a->cf) { 12560588e061SRichard Henderson nullify_over(ctx); 12570588e061SRichard Henderson } 12580588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12590588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12600588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 12610588e061SRichard Henderson return nullify_end(ctx); 12620588e061SRichard Henderson } 12630588e061SRichard Henderson 126431234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1265eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1266b2167459SRichard Henderson { 1267eaa3783bSRichard Henderson TCGv_reg dest, sv; 1268b2167459SRichard Henderson DisasCond cond; 1269b2167459SRichard Henderson 1270b2167459SRichard Henderson dest = tcg_temp_new(); 1271eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1272b2167459SRichard Henderson 1273b2167459SRichard Henderson /* Compute signed overflow if required. */ 1274f764718dSRichard Henderson sv = NULL; 1275b2167459SRichard Henderson if ((cf >> 1) == 6) { 1276b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1277b2167459SRichard Henderson } 1278b2167459SRichard Henderson 1279b2167459SRichard Henderson /* Form the condition for the compare. */ 1280b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1281b2167459SRichard Henderson 1282b2167459SRichard Henderson /* Clear. */ 1283eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1284b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1285b2167459SRichard Henderson tcg_temp_free(dest); 1286b2167459SRichard Henderson 1287b2167459SRichard Henderson /* Install the new nullification. */ 1288b2167459SRichard Henderson cond_free(&ctx->null_cond); 1289b2167459SRichard Henderson ctx->null_cond = cond; 1290b2167459SRichard Henderson } 1291b2167459SRichard Henderson 129231234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1293eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1294eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1295b2167459SRichard Henderson { 1296eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1297b2167459SRichard Henderson 1298b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1299b2167459SRichard Henderson fn(dest, in1, in2); 1300b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1301b2167459SRichard Henderson 1302b2167459SRichard Henderson /* Install the new nullification. */ 1303b2167459SRichard Henderson cond_free(&ctx->null_cond); 1304b2167459SRichard Henderson if (cf) { 1305b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1306b2167459SRichard Henderson } 1307b2167459SRichard Henderson } 1308b2167459SRichard Henderson 13090c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13100c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13110c982a28SRichard Henderson { 13120c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13130c982a28SRichard Henderson 13140c982a28SRichard Henderson if (a->cf) { 13150c982a28SRichard Henderson nullify_over(ctx); 13160c982a28SRichard Henderson } 13170c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13180c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13190c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13200c982a28SRichard Henderson return nullify_end(ctx); 13210c982a28SRichard Henderson } 13220c982a28SRichard Henderson 132331234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1324eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1325eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1326b2167459SRichard Henderson { 1327eaa3783bSRichard Henderson TCGv_reg dest; 1328b2167459SRichard Henderson DisasCond cond; 1329b2167459SRichard Henderson 1330b2167459SRichard Henderson if (cf == 0) { 1331b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1332b2167459SRichard Henderson fn(dest, in1, in2); 1333b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1334b2167459SRichard Henderson cond_free(&ctx->null_cond); 1335b2167459SRichard Henderson } else { 1336b2167459SRichard Henderson dest = tcg_temp_new(); 1337b2167459SRichard Henderson fn(dest, in1, in2); 1338b2167459SRichard Henderson 1339b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1340b2167459SRichard Henderson 1341b2167459SRichard Henderson if (is_tc) { 1342eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1343b2167459SRichard Henderson cond_prep(&cond); 1344eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1345b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1346b2167459SRichard Henderson tcg_temp_free(tmp); 1347b2167459SRichard Henderson } 1348b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1349b2167459SRichard Henderson 1350b2167459SRichard Henderson cond_free(&ctx->null_cond); 1351b2167459SRichard Henderson ctx->null_cond = cond; 1352b2167459SRichard Henderson } 1353b2167459SRichard Henderson } 1354b2167459SRichard Henderson 135586f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13568d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13578d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13588d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13598d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 136086f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 136186f8d05fSRichard Henderson { 136286f8d05fSRichard Henderson TCGv_ptr ptr; 136386f8d05fSRichard Henderson TCGv_reg tmp; 136486f8d05fSRichard Henderson TCGv_i64 spc; 136586f8d05fSRichard Henderson 136686f8d05fSRichard Henderson if (sp != 0) { 13678d6ae7fbSRichard Henderson if (sp < 0) { 13688d6ae7fbSRichard Henderson sp = ~sp; 13698d6ae7fbSRichard Henderson } 13708d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 13718d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13728d6ae7fbSRichard Henderson return spc; 137386f8d05fSRichard Henderson } 1374494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1375494737b7SRichard Henderson return cpu_srH; 1376494737b7SRichard Henderson } 137786f8d05fSRichard Henderson 137886f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 137986f8d05fSRichard Henderson tmp = tcg_temp_new(); 138086f8d05fSRichard Henderson spc = get_temp_tl(ctx); 138186f8d05fSRichard Henderson 138286f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 138386f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 138486f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 138586f8d05fSRichard Henderson tcg_temp_free(tmp); 138686f8d05fSRichard Henderson 138786f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 138886f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 138986f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 139086f8d05fSRichard Henderson 139186f8d05fSRichard Henderson return spc; 139286f8d05fSRichard Henderson } 139386f8d05fSRichard Henderson #endif 139486f8d05fSRichard Henderson 139586f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 139686f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 139786f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 139886f8d05fSRichard Henderson { 139986f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 140086f8d05fSRichard Henderson TCGv_reg ofs; 140186f8d05fSRichard Henderson 140286f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 140386f8d05fSRichard Henderson if (rx) { 140486f8d05fSRichard Henderson ofs = get_temp(ctx); 140586f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 140686f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 140786f8d05fSRichard Henderson } else if (disp || modify) { 140886f8d05fSRichard Henderson ofs = get_temp(ctx); 140986f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 141086f8d05fSRichard Henderson } else { 141186f8d05fSRichard Henderson ofs = base; 141286f8d05fSRichard Henderson } 141386f8d05fSRichard Henderson 141486f8d05fSRichard Henderson *pofs = ofs; 141586f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 141686f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 141786f8d05fSRichard Henderson #else 141886f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 141986f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1420494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 142186f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 142286f8d05fSRichard Henderson } 142386f8d05fSRichard Henderson if (!is_phys) { 142486f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 142586f8d05fSRichard Henderson } 142686f8d05fSRichard Henderson *pgva = addr; 142786f8d05fSRichard Henderson #endif 142886f8d05fSRichard Henderson } 142986f8d05fSRichard Henderson 143096d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 143196d6407fSRichard Henderson * < 0 for pre-modify, 143296d6407fSRichard Henderson * > 0 for post-modify, 143396d6407fSRichard Henderson * = 0 for no base register update. 143496d6407fSRichard Henderson */ 143596d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1436eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 143786f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 143896d6407fSRichard Henderson { 143986f8d05fSRichard Henderson TCGv_reg ofs; 144086f8d05fSRichard Henderson TCGv_tl addr; 144196d6407fSRichard Henderson 144296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 144396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 144496d6407fSRichard Henderson 144586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 144686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 144786f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 144886f8d05fSRichard Henderson if (modify) { 144986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 145096d6407fSRichard Henderson } 145196d6407fSRichard Henderson } 145296d6407fSRichard Henderson 145396d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1454eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 145586f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 145696d6407fSRichard Henderson { 145786f8d05fSRichard Henderson TCGv_reg ofs; 145886f8d05fSRichard Henderson TCGv_tl addr; 145996d6407fSRichard Henderson 146096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146296d6407fSRichard Henderson 146386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 14653d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 146686f8d05fSRichard Henderson if (modify) { 146786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 146896d6407fSRichard Henderson } 146996d6407fSRichard Henderson } 147096d6407fSRichard Henderson 147196d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1472eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147386f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 147496d6407fSRichard Henderson { 147586f8d05fSRichard Henderson TCGv_reg ofs; 147686f8d05fSRichard Henderson TCGv_tl addr; 147796d6407fSRichard Henderson 147896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 147996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148096d6407fSRichard Henderson 148186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 148386f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 148486f8d05fSRichard Henderson if (modify) { 148586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 148696d6407fSRichard Henderson } 148796d6407fSRichard Henderson } 148896d6407fSRichard Henderson 148996d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1490eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 149186f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 149296d6407fSRichard Henderson { 149386f8d05fSRichard Henderson TCGv_reg ofs; 149486f8d05fSRichard Henderson TCGv_tl addr; 149596d6407fSRichard Henderson 149696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149896d6407fSRichard Henderson 149986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 150086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 150186f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 150286f8d05fSRichard Henderson if (modify) { 150386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150496d6407fSRichard Henderson } 150596d6407fSRichard Henderson } 150696d6407fSRichard Henderson 1507eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1508eaa3783bSRichard Henderson #define do_load_reg do_load_64 1509eaa3783bSRichard Henderson #define do_store_reg do_store_64 151096d6407fSRichard Henderson #else 1511eaa3783bSRichard Henderson #define do_load_reg do_load_32 1512eaa3783bSRichard Henderson #define do_store_reg do_store_32 151396d6407fSRichard Henderson #endif 151496d6407fSRichard Henderson 15151cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1516eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 151786f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 151896d6407fSRichard Henderson { 1519eaa3783bSRichard Henderson TCGv_reg dest; 152096d6407fSRichard Henderson 152196d6407fSRichard Henderson nullify_over(ctx); 152296d6407fSRichard Henderson 152396d6407fSRichard Henderson if (modify == 0) { 152496d6407fSRichard Henderson /* No base register update. */ 152596d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 152696d6407fSRichard Henderson } else { 152796d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 152896d6407fSRichard Henderson dest = get_temp(ctx); 152996d6407fSRichard Henderson } 153086f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 153196d6407fSRichard Henderson save_gpr(ctx, rt, dest); 153296d6407fSRichard Henderson 15331cd012a5SRichard Henderson return nullify_end(ctx); 153496d6407fSRichard Henderson } 153596d6407fSRichard Henderson 1536740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1537eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153886f8d05fSRichard Henderson unsigned sp, int modify) 153996d6407fSRichard Henderson { 154096d6407fSRichard Henderson TCGv_i32 tmp; 154196d6407fSRichard Henderson 154296d6407fSRichard Henderson nullify_over(ctx); 154396d6407fSRichard Henderson 154496d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 154586f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 154696d6407fSRichard Henderson save_frw_i32(rt, tmp); 154796d6407fSRichard Henderson tcg_temp_free_i32(tmp); 154896d6407fSRichard Henderson 154996d6407fSRichard Henderson if (rt == 0) { 155096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 155196d6407fSRichard Henderson } 155296d6407fSRichard Henderson 1553740038d7SRichard Henderson return nullify_end(ctx); 155496d6407fSRichard Henderson } 155596d6407fSRichard Henderson 1556740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1557740038d7SRichard Henderson { 1558740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1559740038d7SRichard Henderson a->disp, a->sp, a->m); 1560740038d7SRichard Henderson } 1561740038d7SRichard Henderson 1562740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1563eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 156486f8d05fSRichard Henderson unsigned sp, int modify) 156596d6407fSRichard Henderson { 156696d6407fSRichard Henderson TCGv_i64 tmp; 156796d6407fSRichard Henderson 156896d6407fSRichard Henderson nullify_over(ctx); 156996d6407fSRichard Henderson 157096d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 157186f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 157296d6407fSRichard Henderson save_frd(rt, tmp); 157396d6407fSRichard Henderson tcg_temp_free_i64(tmp); 157496d6407fSRichard Henderson 157596d6407fSRichard Henderson if (rt == 0) { 157696d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 157796d6407fSRichard Henderson } 157896d6407fSRichard Henderson 1579740038d7SRichard Henderson return nullify_end(ctx); 1580740038d7SRichard Henderson } 1581740038d7SRichard Henderson 1582740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1583740038d7SRichard Henderson { 1584740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1585740038d7SRichard Henderson a->disp, a->sp, a->m); 158696d6407fSRichard Henderson } 158796d6407fSRichard Henderson 15881cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 158986f8d05fSRichard Henderson target_sreg disp, unsigned sp, 159086f8d05fSRichard Henderson int modify, TCGMemOp mop) 159196d6407fSRichard Henderson { 159296d6407fSRichard Henderson nullify_over(ctx); 159386f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 15941cd012a5SRichard Henderson return nullify_end(ctx); 159596d6407fSRichard Henderson } 159696d6407fSRichard Henderson 1597740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1598eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159986f8d05fSRichard Henderson unsigned sp, int modify) 160096d6407fSRichard Henderson { 160196d6407fSRichard Henderson TCGv_i32 tmp; 160296d6407fSRichard Henderson 160396d6407fSRichard Henderson nullify_over(ctx); 160496d6407fSRichard Henderson 160596d6407fSRichard Henderson tmp = load_frw_i32(rt); 160686f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 160796d6407fSRichard Henderson tcg_temp_free_i32(tmp); 160896d6407fSRichard Henderson 1609740038d7SRichard Henderson return nullify_end(ctx); 161096d6407fSRichard Henderson } 161196d6407fSRichard Henderson 1612740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1613740038d7SRichard Henderson { 1614740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1615740038d7SRichard Henderson a->disp, a->sp, a->m); 1616740038d7SRichard Henderson } 1617740038d7SRichard Henderson 1618740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1619eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 162086f8d05fSRichard Henderson unsigned sp, int modify) 162196d6407fSRichard Henderson { 162296d6407fSRichard Henderson TCGv_i64 tmp; 162396d6407fSRichard Henderson 162496d6407fSRichard Henderson nullify_over(ctx); 162596d6407fSRichard Henderson 162696d6407fSRichard Henderson tmp = load_frd(rt); 162786f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 162896d6407fSRichard Henderson tcg_temp_free_i64(tmp); 162996d6407fSRichard Henderson 1630740038d7SRichard Henderson return nullify_end(ctx); 1631740038d7SRichard Henderson } 1632740038d7SRichard Henderson 1633740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1634740038d7SRichard Henderson { 1635740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1636740038d7SRichard Henderson a->disp, a->sp, a->m); 163796d6407fSRichard Henderson } 163896d6407fSRichard Henderson 1639*1ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1640ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1641ebe9383cSRichard Henderson { 1642ebe9383cSRichard Henderson TCGv_i32 tmp; 1643ebe9383cSRichard Henderson 1644ebe9383cSRichard Henderson nullify_over(ctx); 1645ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1646ebe9383cSRichard Henderson 1647ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1648ebe9383cSRichard Henderson 1649ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1650ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 1651*1ca74648SRichard Henderson return nullify_end(ctx); 1652ebe9383cSRichard Henderson } 1653ebe9383cSRichard Henderson 1654*1ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1655ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1656ebe9383cSRichard Henderson { 1657ebe9383cSRichard Henderson TCGv_i32 dst; 1658ebe9383cSRichard Henderson TCGv_i64 src; 1659ebe9383cSRichard Henderson 1660ebe9383cSRichard Henderson nullify_over(ctx); 1661ebe9383cSRichard Henderson src = load_frd(ra); 1662ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1663ebe9383cSRichard Henderson 1664ebe9383cSRichard Henderson func(dst, cpu_env, src); 1665ebe9383cSRichard Henderson 1666ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1667ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1668ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 1669*1ca74648SRichard Henderson return nullify_end(ctx); 1670ebe9383cSRichard Henderson } 1671ebe9383cSRichard Henderson 1672*1ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1673ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1674ebe9383cSRichard Henderson { 1675ebe9383cSRichard Henderson TCGv_i64 tmp; 1676ebe9383cSRichard Henderson 1677ebe9383cSRichard Henderson nullify_over(ctx); 1678ebe9383cSRichard Henderson tmp = load_frd0(ra); 1679ebe9383cSRichard Henderson 1680ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1681ebe9383cSRichard Henderson 1682ebe9383cSRichard Henderson save_frd(rt, tmp); 1683ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 1684*1ca74648SRichard Henderson return nullify_end(ctx); 1685ebe9383cSRichard Henderson } 1686ebe9383cSRichard Henderson 1687*1ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1688ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1689ebe9383cSRichard Henderson { 1690ebe9383cSRichard Henderson TCGv_i32 src; 1691ebe9383cSRichard Henderson TCGv_i64 dst; 1692ebe9383cSRichard Henderson 1693ebe9383cSRichard Henderson nullify_over(ctx); 1694ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1695ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1696ebe9383cSRichard Henderson 1697ebe9383cSRichard Henderson func(dst, cpu_env, src); 1698ebe9383cSRichard Henderson 1699ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1700ebe9383cSRichard Henderson save_frd(rt, dst); 1701ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 1702*1ca74648SRichard Henderson return nullify_end(ctx); 1703ebe9383cSRichard Henderson } 1704ebe9383cSRichard Henderson 1705*1ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1706ebe9383cSRichard Henderson unsigned ra, unsigned rb, 170731234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1708ebe9383cSRichard Henderson { 1709ebe9383cSRichard Henderson TCGv_i32 a, b; 1710ebe9383cSRichard Henderson 1711ebe9383cSRichard Henderson nullify_over(ctx); 1712ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1713ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1714ebe9383cSRichard Henderson 1715ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1716ebe9383cSRichard Henderson 1717ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1718ebe9383cSRichard Henderson save_frw_i32(rt, a); 1719ebe9383cSRichard Henderson tcg_temp_free_i32(a); 1720*1ca74648SRichard Henderson return nullify_end(ctx); 1721ebe9383cSRichard Henderson } 1722ebe9383cSRichard Henderson 1723*1ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1724ebe9383cSRichard Henderson unsigned ra, unsigned rb, 172531234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1726ebe9383cSRichard Henderson { 1727ebe9383cSRichard Henderson TCGv_i64 a, b; 1728ebe9383cSRichard Henderson 1729ebe9383cSRichard Henderson nullify_over(ctx); 1730ebe9383cSRichard Henderson a = load_frd0(ra); 1731ebe9383cSRichard Henderson b = load_frd0(rb); 1732ebe9383cSRichard Henderson 1733ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1734ebe9383cSRichard Henderson 1735ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1736ebe9383cSRichard Henderson save_frd(rt, a); 1737ebe9383cSRichard Henderson tcg_temp_free_i64(a); 1738*1ca74648SRichard Henderson return nullify_end(ctx); 1739ebe9383cSRichard Henderson } 1740ebe9383cSRichard Henderson 174198cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 174298cd9ca7SRichard Henderson have already had nullification handled. */ 174301afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 174498cd9ca7SRichard Henderson unsigned link, bool is_n) 174598cd9ca7SRichard Henderson { 174698cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 174798cd9ca7SRichard Henderson if (link != 0) { 174898cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 174998cd9ca7SRichard Henderson } 175098cd9ca7SRichard Henderson ctx->iaoq_n = dest; 175198cd9ca7SRichard Henderson if (is_n) { 175298cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 175398cd9ca7SRichard Henderson } 175498cd9ca7SRichard Henderson } else { 175598cd9ca7SRichard Henderson nullify_over(ctx); 175698cd9ca7SRichard Henderson 175798cd9ca7SRichard Henderson if (link != 0) { 175898cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 175998cd9ca7SRichard Henderson } 176098cd9ca7SRichard Henderson 176198cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 176298cd9ca7SRichard Henderson nullify_set(ctx, 0); 176398cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 176498cd9ca7SRichard Henderson } else { 176598cd9ca7SRichard Henderson nullify_set(ctx, is_n); 176698cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 176798cd9ca7SRichard Henderson } 176898cd9ca7SRichard Henderson 176931234768SRichard Henderson nullify_end(ctx); 177098cd9ca7SRichard Henderson 177198cd9ca7SRichard Henderson nullify_set(ctx, 0); 177298cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 177331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 177498cd9ca7SRichard Henderson } 177501afb7beSRichard Henderson return true; 177698cd9ca7SRichard Henderson } 177798cd9ca7SRichard Henderson 177898cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 177998cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 178001afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 178198cd9ca7SRichard Henderson DisasCond *cond) 178298cd9ca7SRichard Henderson { 1783eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 178498cd9ca7SRichard Henderson TCGLabel *taken = NULL; 178598cd9ca7SRichard Henderson TCGCond c = cond->c; 178698cd9ca7SRichard Henderson bool n; 178798cd9ca7SRichard Henderson 178898cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 178998cd9ca7SRichard Henderson 179098cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 179198cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 179201afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 179398cd9ca7SRichard Henderson } 179498cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 179501afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 179698cd9ca7SRichard Henderson } 179798cd9ca7SRichard Henderson 179898cd9ca7SRichard Henderson taken = gen_new_label(); 179998cd9ca7SRichard Henderson cond_prep(cond); 1800eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 180198cd9ca7SRichard Henderson cond_free(cond); 180298cd9ca7SRichard Henderson 180398cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 180498cd9ca7SRichard Henderson n = is_n && disp < 0; 180598cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 180698cd9ca7SRichard Henderson nullify_set(ctx, 0); 1807a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 180898cd9ca7SRichard Henderson } else { 180998cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 181098cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 181198cd9ca7SRichard Henderson ctx->null_lab = NULL; 181298cd9ca7SRichard Henderson } 181398cd9ca7SRichard Henderson nullify_set(ctx, n); 1814c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1815c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1816c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1817c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1818c301f34eSRichard Henderson } 1819a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 182098cd9ca7SRichard Henderson } 182198cd9ca7SRichard Henderson 182298cd9ca7SRichard Henderson gen_set_label(taken); 182398cd9ca7SRichard Henderson 182498cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 182598cd9ca7SRichard Henderson n = is_n && disp >= 0; 182698cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 182798cd9ca7SRichard Henderson nullify_set(ctx, 0); 1828a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 182998cd9ca7SRichard Henderson } else { 183098cd9ca7SRichard Henderson nullify_set(ctx, n); 1831a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 183298cd9ca7SRichard Henderson } 183398cd9ca7SRichard Henderson 183498cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 183598cd9ca7SRichard Henderson if (ctx->null_lab) { 183698cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 183798cd9ca7SRichard Henderson ctx->null_lab = NULL; 183831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 183998cd9ca7SRichard Henderson } else { 184031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 184198cd9ca7SRichard Henderson } 184201afb7beSRichard Henderson return true; 184398cd9ca7SRichard Henderson } 184498cd9ca7SRichard Henderson 184598cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 184698cd9ca7SRichard Henderson nullification of the branch itself. */ 184701afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 184898cd9ca7SRichard Henderson unsigned link, bool is_n) 184998cd9ca7SRichard Henderson { 1850eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 185198cd9ca7SRichard Henderson TCGCond c; 185298cd9ca7SRichard Henderson 185398cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 185498cd9ca7SRichard Henderson 185598cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 185698cd9ca7SRichard Henderson if (link != 0) { 185798cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 185898cd9ca7SRichard Henderson } 185998cd9ca7SRichard Henderson next = get_temp(ctx); 1860eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 186198cd9ca7SRichard Henderson if (is_n) { 1862c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1863c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1864c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1865c301f34eSRichard Henderson nullify_set(ctx, 0); 186631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 186701afb7beSRichard Henderson return true; 1868c301f34eSRichard Henderson } 186998cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 187098cd9ca7SRichard Henderson } 1871c301f34eSRichard Henderson ctx->iaoq_n = -1; 1872c301f34eSRichard Henderson ctx->iaoq_n_var = next; 187398cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 187498cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 187598cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18764137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 187798cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 187898cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 187998cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 188098cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 188198cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 188298cd9ca7SRichard Henderson 188398cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 188498cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 188598cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1886eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1887eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 188898cd9ca7SRichard Henderson 188998cd9ca7SRichard Henderson nullify_over(ctx); 189098cd9ca7SRichard Henderson if (link != 0) { 1891eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 189298cd9ca7SRichard Henderson } 18937f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 189401afb7beSRichard Henderson return nullify_end(ctx); 189598cd9ca7SRichard Henderson } else { 189698cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 189798cd9ca7SRichard Henderson c = ctx->null_cond.c; 189898cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 189998cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 190098cd9ca7SRichard Henderson 190198cd9ca7SRichard Henderson tmp = tcg_temp_new(); 190298cd9ca7SRichard Henderson next = get_temp(ctx); 190398cd9ca7SRichard Henderson 190498cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1905eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 190698cd9ca7SRichard Henderson ctx->iaoq_n = -1; 190798cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 190898cd9ca7SRichard Henderson 190998cd9ca7SRichard Henderson if (link != 0) { 1910eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 191198cd9ca7SRichard Henderson } 191298cd9ca7SRichard Henderson 191398cd9ca7SRichard Henderson if (is_n) { 191498cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 191598cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 191698cd9ca7SRichard Henderson to the branch. */ 1917eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 191898cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 191998cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 192098cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 192198cd9ca7SRichard Henderson } else { 192298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 192398cd9ca7SRichard Henderson } 192498cd9ca7SRichard Henderson } 192501afb7beSRichard Henderson return true; 192698cd9ca7SRichard Henderson } 192798cd9ca7SRichard Henderson 1928660eefe1SRichard Henderson /* Implement 1929660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1930660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1931660eefe1SRichard Henderson * else 1932660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1933660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1934660eefe1SRichard Henderson */ 1935660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1936660eefe1SRichard Henderson { 1937660eefe1SRichard Henderson TCGv_reg dest; 1938660eefe1SRichard Henderson switch (ctx->privilege) { 1939660eefe1SRichard Henderson case 0: 1940660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1941660eefe1SRichard Henderson return offset; 1942660eefe1SRichard Henderson case 3: 1943660eefe1SRichard Henderson /* Privilege 3 is minimum and is never allowed increase. */ 1944660eefe1SRichard Henderson dest = get_temp(ctx); 1945660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1946660eefe1SRichard Henderson break; 1947660eefe1SRichard Henderson default: 1948660eefe1SRichard Henderson dest = tcg_temp_new(); 1949660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1950660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1951660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1952660eefe1SRichard Henderson tcg_temp_free(dest); 1953660eefe1SRichard Henderson break; 1954660eefe1SRichard Henderson } 1955660eefe1SRichard Henderson return dest; 1956660eefe1SRichard Henderson } 1957660eefe1SRichard Henderson 1958ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19597ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19607ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19617ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19627ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19637ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19647ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19657ad439dfSRichard Henderson aforementioned BE. */ 196631234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19677ad439dfSRichard Henderson { 19687ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19697ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19707ad439dfSRichard Henderson next insn within the privilaged page. */ 19717ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19727ad439dfSRichard Henderson case TCG_COND_NEVER: 19737ad439dfSRichard Henderson break; 19747ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1975eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19767ad439dfSRichard Henderson goto do_sigill; 19777ad439dfSRichard Henderson default: 19787ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19797ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19807ad439dfSRichard Henderson g_assert_not_reached(); 19817ad439dfSRichard Henderson } 19827ad439dfSRichard Henderson 19837ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19847ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19857ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19867ad439dfSRichard Henderson under such conditions. */ 19877ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19887ad439dfSRichard Henderson goto do_sigill; 19897ad439dfSRichard Henderson } 19907ad439dfSRichard Henderson 1991ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19927ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19932986721dSRichard Henderson gen_excp_1(EXCP_IMP); 199431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 199531234768SRichard Henderson break; 19967ad439dfSRichard Henderson 19977ad439dfSRichard Henderson case 0xb0: /* LWS */ 19987ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 199931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200031234768SRichard Henderson break; 20017ad439dfSRichard Henderson 20027ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 200335136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2004ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2005eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 200631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 200731234768SRichard Henderson break; 20087ad439dfSRichard Henderson 20097ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20107ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 201131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201231234768SRichard Henderson break; 20137ad439dfSRichard Henderson 20147ad439dfSRichard Henderson default: 20157ad439dfSRichard Henderson do_sigill: 20162986721dSRichard Henderson gen_excp_1(EXCP_ILL); 201731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201831234768SRichard Henderson break; 20197ad439dfSRichard Henderson } 20207ad439dfSRichard Henderson } 2021ba1d0b44SRichard Henderson #endif 20227ad439dfSRichard Henderson 2023deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2024b2167459SRichard Henderson { 2025b2167459SRichard Henderson cond_free(&ctx->null_cond); 202631234768SRichard Henderson return true; 2027b2167459SRichard Henderson } 2028b2167459SRichard Henderson 202940f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 203098a9cb79SRichard Henderson { 203131234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 203298a9cb79SRichard Henderson } 203398a9cb79SRichard Henderson 2034e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 203598a9cb79SRichard Henderson { 203698a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 203798a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 203898a9cb79SRichard Henderson 203998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 204031234768SRichard Henderson return true; 204198a9cb79SRichard Henderson } 204298a9cb79SRichard Henderson 2043c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 204498a9cb79SRichard Henderson { 2045c603e14aSRichard Henderson unsigned rt = a->t; 2046eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2047eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 204898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 204998a9cb79SRichard Henderson 205098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 205131234768SRichard Henderson return true; 205298a9cb79SRichard Henderson } 205398a9cb79SRichard Henderson 2054c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 205598a9cb79SRichard Henderson { 2056c603e14aSRichard Henderson unsigned rt = a->t; 2057c603e14aSRichard Henderson unsigned rs = a->sp; 205833423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 205933423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 206098a9cb79SRichard Henderson 206133423472SRichard Henderson load_spr(ctx, t0, rs); 206233423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 206333423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 206433423472SRichard Henderson 206533423472SRichard Henderson save_gpr(ctx, rt, t1); 206633423472SRichard Henderson tcg_temp_free(t1); 206733423472SRichard Henderson tcg_temp_free_i64(t0); 206898a9cb79SRichard Henderson 206998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 207031234768SRichard Henderson return true; 207198a9cb79SRichard Henderson } 207298a9cb79SRichard Henderson 2073c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 207498a9cb79SRichard Henderson { 2075c603e14aSRichard Henderson unsigned rt = a->t; 2076c603e14aSRichard Henderson unsigned ctl = a->r; 2077eaa3783bSRichard Henderson TCGv_reg tmp; 207898a9cb79SRichard Henderson 207998a9cb79SRichard Henderson switch (ctl) { 208035136a77SRichard Henderson case CR_SAR: 208198a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2082c603e14aSRichard Henderson if (a->e == 0) { 208398a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 208498a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2085eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 208698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 208735136a77SRichard Henderson goto done; 208898a9cb79SRichard Henderson } 208998a9cb79SRichard Henderson #endif 209098a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 209135136a77SRichard Henderson goto done; 209235136a77SRichard Henderson case CR_IT: /* Interval Timer */ 209335136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 209435136a77SRichard Henderson nullify_over(ctx); 209598a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 209684b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 209749c29d6cSRichard Henderson gen_io_start(); 209849c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 209949c29d6cSRichard Henderson gen_io_end(); 210031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 210149c29d6cSRichard Henderson } else { 210249c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 210349c29d6cSRichard Henderson } 210498a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 210531234768SRichard Henderson return nullify_end(ctx); 210698a9cb79SRichard Henderson case 26: 210798a9cb79SRichard Henderson case 27: 210898a9cb79SRichard Henderson break; 210998a9cb79SRichard Henderson default: 211098a9cb79SRichard Henderson /* All other control registers are privileged. */ 211135136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 211235136a77SRichard Henderson break; 211398a9cb79SRichard Henderson } 211498a9cb79SRichard Henderson 211535136a77SRichard Henderson tmp = get_temp(ctx); 211635136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 211735136a77SRichard Henderson save_gpr(ctx, rt, tmp); 211835136a77SRichard Henderson 211935136a77SRichard Henderson done: 212098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 212131234768SRichard Henderson return true; 212298a9cb79SRichard Henderson } 212398a9cb79SRichard Henderson 2124c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 212533423472SRichard Henderson { 2126c603e14aSRichard Henderson unsigned rr = a->r; 2127c603e14aSRichard Henderson unsigned rs = a->sp; 212833423472SRichard Henderson TCGv_i64 t64; 212933423472SRichard Henderson 213033423472SRichard Henderson if (rs >= 5) { 213133423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 213233423472SRichard Henderson } 213333423472SRichard Henderson nullify_over(ctx); 213433423472SRichard Henderson 213533423472SRichard Henderson t64 = tcg_temp_new_i64(); 213633423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 213733423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 213833423472SRichard Henderson 213933423472SRichard Henderson if (rs >= 4) { 214033423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2141494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 214233423472SRichard Henderson } else { 214333423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 214433423472SRichard Henderson } 214533423472SRichard Henderson tcg_temp_free_i64(t64); 214633423472SRichard Henderson 214731234768SRichard Henderson return nullify_end(ctx); 214833423472SRichard Henderson } 214933423472SRichard Henderson 2150c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 215198a9cb79SRichard Henderson { 2152c603e14aSRichard Henderson unsigned ctl = a->t; 2153c603e14aSRichard Henderson TCGv_reg reg = load_gpr(ctx, a->r); 2154eaa3783bSRichard Henderson TCGv_reg tmp; 215598a9cb79SRichard Henderson 215635136a77SRichard Henderson if (ctl == CR_SAR) { 215798a9cb79SRichard Henderson tmp = tcg_temp_new(); 215835136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 215998a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 216098a9cb79SRichard Henderson tcg_temp_free(tmp); 216198a9cb79SRichard Henderson 216298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 216331234768SRichard Henderson return true; 216498a9cb79SRichard Henderson } 216598a9cb79SRichard Henderson 216635136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 216735136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 216835136a77SRichard Henderson 2169c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 217035136a77SRichard Henderson nullify_over(ctx); 217135136a77SRichard Henderson switch (ctl) { 217235136a77SRichard Henderson case CR_IT: 217349c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 217435136a77SRichard Henderson break; 21754f5f2548SRichard Henderson case CR_EIRR: 21764f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 21774f5f2548SRichard Henderson break; 21784f5f2548SRichard Henderson case CR_EIEM: 21794f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 218031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21814f5f2548SRichard Henderson break; 21824f5f2548SRichard Henderson 218335136a77SRichard Henderson case CR_IIASQ: 218435136a77SRichard Henderson case CR_IIAOQ: 218535136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 218635136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 218735136a77SRichard Henderson tmp = get_temp(ctx); 218835136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 218935136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 219035136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 219135136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 219235136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 219335136a77SRichard Henderson break; 219435136a77SRichard Henderson 219535136a77SRichard Henderson default: 219635136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 219735136a77SRichard Henderson break; 219835136a77SRichard Henderson } 219931234768SRichard Henderson return nullify_end(ctx); 22004f5f2548SRichard Henderson #endif 220135136a77SRichard Henderson } 220235136a77SRichard Henderson 2203c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 220498a9cb79SRichard Henderson { 2205eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 220698a9cb79SRichard Henderson 2207c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2208eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 220998a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 221098a9cb79SRichard Henderson tcg_temp_free(tmp); 221198a9cb79SRichard Henderson 221298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 221331234768SRichard Henderson return true; 221498a9cb79SRichard Henderson } 221598a9cb79SRichard Henderson 2216e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 221798a9cb79SRichard Henderson { 2218e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 221998a9cb79SRichard Henderson 22202330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22212330504cSHelge Deller /* We don't implement space registers in user mode. */ 2222eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22232330504cSHelge Deller #else 22242330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22252330504cSHelge Deller 2226e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22272330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22282330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22292330504cSHelge Deller 22302330504cSHelge Deller tcg_temp_free_i64(t0); 22312330504cSHelge Deller #endif 2232e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 223398a9cb79SRichard Henderson 223498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 223531234768SRichard Henderson return true; 223698a9cb79SRichard Henderson } 223798a9cb79SRichard Henderson 2238e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2239e36f27efSRichard Henderson { 2240e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2241e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2242e1b5a5edSRichard Henderson TCGv_reg tmp; 2243e1b5a5edSRichard Henderson 2244e1b5a5edSRichard Henderson nullify_over(ctx); 2245e1b5a5edSRichard Henderson 2246e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2247e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2248e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2249e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2250e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2251e1b5a5edSRichard Henderson 2252e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 225331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 225431234768SRichard Henderson return nullify_end(ctx); 2255e36f27efSRichard Henderson #endif 2256e1b5a5edSRichard Henderson } 2257e1b5a5edSRichard Henderson 2258e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2259e1b5a5edSRichard Henderson { 2260e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2261e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2262e1b5a5edSRichard Henderson TCGv_reg tmp; 2263e1b5a5edSRichard Henderson 2264e1b5a5edSRichard Henderson nullify_over(ctx); 2265e1b5a5edSRichard Henderson 2266e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2267e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2268e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2269e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2270e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2271e1b5a5edSRichard Henderson 2272e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 227331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 227431234768SRichard Henderson return nullify_end(ctx); 2275e36f27efSRichard Henderson #endif 2276e1b5a5edSRichard Henderson } 2277e1b5a5edSRichard Henderson 2278c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2279e1b5a5edSRichard Henderson { 2280e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2281c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2282c603e14aSRichard Henderson TCGv_reg tmp, reg; 2283e1b5a5edSRichard Henderson nullify_over(ctx); 2284e1b5a5edSRichard Henderson 2285c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2286e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2287e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2288e1b5a5edSRichard Henderson 2289e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 229031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229131234768SRichard Henderson return nullify_end(ctx); 2292c603e14aSRichard Henderson #endif 2293e1b5a5edSRichard Henderson } 2294f49b3537SRichard Henderson 2295e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2296f49b3537SRichard Henderson { 2297f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2298e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2299f49b3537SRichard Henderson nullify_over(ctx); 2300f49b3537SRichard Henderson 2301e36f27efSRichard Henderson if (rfi_r) { 2302f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2303f49b3537SRichard Henderson } else { 2304f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2305f49b3537SRichard Henderson } 230631234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2307f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2308f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2309f49b3537SRichard Henderson } else { 231007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2311f49b3537SRichard Henderson } 231231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2313f49b3537SRichard Henderson 231431234768SRichard Henderson return nullify_end(ctx); 2315e36f27efSRichard Henderson #endif 2316f49b3537SRichard Henderson } 23176210db05SHelge Deller 2318e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2319e36f27efSRichard Henderson { 2320e36f27efSRichard Henderson return do_rfi(ctx, false); 2321e36f27efSRichard Henderson } 2322e36f27efSRichard Henderson 2323e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2324e36f27efSRichard Henderson { 2325e36f27efSRichard Henderson return do_rfi(ctx, true); 2326e36f27efSRichard Henderson } 2327e36f27efSRichard Henderson 232896927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23296210db05SHelge Deller { 23306210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 233196927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23326210db05SHelge Deller nullify_over(ctx); 23336210db05SHelge Deller gen_helper_halt(cpu_env); 233431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 233531234768SRichard Henderson return nullify_end(ctx); 233696927adbSRichard Henderson #endif 23376210db05SHelge Deller } 233896927adbSRichard Henderson 233996927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 234096927adbSRichard Henderson { 234196927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 234296927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 234396927adbSRichard Henderson nullify_over(ctx); 234496927adbSRichard Henderson gen_helper_reset(cpu_env); 234596927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 234696927adbSRichard Henderson return nullify_end(ctx); 234796927adbSRichard Henderson #endif 234896927adbSRichard Henderson } 2349e1b5a5edSRichard Henderson 2350deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 235198a9cb79SRichard Henderson { 2352deee69a1SRichard Henderson if (a->m) { 2353deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2354deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2355deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 235698a9cb79SRichard Henderson 235798a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2358eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2359deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2360deee69a1SRichard Henderson } 236198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 236231234768SRichard Henderson return true; 236398a9cb79SRichard Henderson } 236498a9cb79SRichard Henderson 2365deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 236698a9cb79SRichard Henderson { 236786f8d05fSRichard Henderson TCGv_reg dest, ofs; 2368eed14219SRichard Henderson TCGv_i32 level, want; 236986f8d05fSRichard Henderson TCGv_tl addr; 237098a9cb79SRichard Henderson 237198a9cb79SRichard Henderson nullify_over(ctx); 237298a9cb79SRichard Henderson 2373deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2374deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2375eed14219SRichard Henderson 2376deee69a1SRichard Henderson if (a->imm) { 2377deee69a1SRichard Henderson level = tcg_const_i32(a->ri); 237898a9cb79SRichard Henderson } else { 2379eed14219SRichard Henderson level = tcg_temp_new_i32(); 2380deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2381eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 238298a9cb79SRichard Henderson } 2383deee69a1SRichard Henderson want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ); 2384eed14219SRichard Henderson 2385eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2386eed14219SRichard Henderson 2387eed14219SRichard Henderson tcg_temp_free_i32(want); 2388eed14219SRichard Henderson tcg_temp_free_i32(level); 2389eed14219SRichard Henderson 2390deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 239131234768SRichard Henderson return nullify_end(ctx); 239298a9cb79SRichard Henderson } 239398a9cb79SRichard Henderson 2394deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 23958d6ae7fbSRichard Henderson { 2396deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2397deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 23988d6ae7fbSRichard Henderson TCGv_tl addr; 23998d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24008d6ae7fbSRichard Henderson 24018d6ae7fbSRichard Henderson nullify_over(ctx); 24028d6ae7fbSRichard Henderson 2403deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2404deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2405deee69a1SRichard Henderson if (a->addr) { 24068d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24078d6ae7fbSRichard Henderson } else { 24088d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24098d6ae7fbSRichard Henderson } 24108d6ae7fbSRichard Henderson 24118d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24128d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 2413deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 241431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 241531234768SRichard Henderson } 241631234768SRichard Henderson return nullify_end(ctx); 2417deee69a1SRichard Henderson #endif 24188d6ae7fbSRichard Henderson } 241963300a00SRichard Henderson 2420deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 242163300a00SRichard Henderson { 2422deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2423deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 242463300a00SRichard Henderson TCGv_tl addr; 242563300a00SRichard Henderson TCGv_reg ofs; 242663300a00SRichard Henderson 242763300a00SRichard Henderson nullify_over(ctx); 242863300a00SRichard Henderson 2429deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2430deee69a1SRichard Henderson if (a->m) { 2431deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 243263300a00SRichard Henderson } 2433deee69a1SRichard Henderson if (a->local) { 243463300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 243563300a00SRichard Henderson } else { 243663300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 243763300a00SRichard Henderson } 243863300a00SRichard Henderson 243963300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2440deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 244131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 244231234768SRichard Henderson } 244331234768SRichard Henderson return nullify_end(ctx); 2444deee69a1SRichard Henderson #endif 244563300a00SRichard Henderson } 24462dfcca9fSRichard Henderson 2447deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 24482dfcca9fSRichard Henderson { 2449deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2450deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24512dfcca9fSRichard Henderson TCGv_tl vaddr; 24522dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 24532dfcca9fSRichard Henderson 24542dfcca9fSRichard Henderson nullify_over(ctx); 24552dfcca9fSRichard Henderson 2456deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 24572dfcca9fSRichard Henderson 24582dfcca9fSRichard Henderson paddr = tcg_temp_new(); 24592dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 24602dfcca9fSRichard Henderson 24612dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2462deee69a1SRichard Henderson if (a->m) { 2463deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 24642dfcca9fSRichard Henderson } 2465deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 24662dfcca9fSRichard Henderson tcg_temp_free(paddr); 24672dfcca9fSRichard Henderson 246831234768SRichard Henderson return nullify_end(ctx); 2469deee69a1SRichard Henderson #endif 24702dfcca9fSRichard Henderson } 247143a97b81SRichard Henderson 2472deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 247343a97b81SRichard Henderson { 247443a97b81SRichard Henderson TCGv_reg ci; 247543a97b81SRichard Henderson 247643a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 247743a97b81SRichard Henderson 247843a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 247943a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 248043a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 248143a97b81SRichard Henderson since the entire address space is coherent. */ 248243a97b81SRichard Henderson ci = tcg_const_reg(0); 2483deee69a1SRichard Henderson save_gpr(ctx, a->t, ci); 248443a97b81SRichard Henderson tcg_temp_free(ci); 248543a97b81SRichard Henderson 248631234768SRichard Henderson cond_free(&ctx->null_cond); 248731234768SRichard Henderson return true; 248843a97b81SRichard Henderson } 248998a9cb79SRichard Henderson 24900c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2491b2167459SRichard Henderson { 24920c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2493b2167459SRichard Henderson } 2494b2167459SRichard Henderson 24950c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2496b2167459SRichard Henderson { 24970c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2498b2167459SRichard Henderson } 2499b2167459SRichard Henderson 25000c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2501b2167459SRichard Henderson { 25020c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2503b2167459SRichard Henderson } 2504b2167459SRichard Henderson 25050c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2506b2167459SRichard Henderson { 25070c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25080c982a28SRichard Henderson } 2509b2167459SRichard Henderson 25100c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25110c982a28SRichard Henderson { 25120c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25130c982a28SRichard Henderson } 25140c982a28SRichard Henderson 25150c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25160c982a28SRichard Henderson { 25170c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25180c982a28SRichard Henderson } 25190c982a28SRichard Henderson 25200c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25210c982a28SRichard Henderson { 25220c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25230c982a28SRichard Henderson } 25240c982a28SRichard Henderson 25250c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25260c982a28SRichard Henderson { 25270c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25280c982a28SRichard Henderson } 25290c982a28SRichard Henderson 25300c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25310c982a28SRichard Henderson { 25320c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25330c982a28SRichard Henderson } 25340c982a28SRichard Henderson 25350c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 25360c982a28SRichard Henderson { 25370c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 25380c982a28SRichard Henderson } 25390c982a28SRichard Henderson 25400c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 25410c982a28SRichard Henderson { 25420c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 25430c982a28SRichard Henderson } 25440c982a28SRichard Henderson 25450c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 25460c982a28SRichard Henderson { 25470c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 25480c982a28SRichard Henderson } 25490c982a28SRichard Henderson 25500c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 25510c982a28SRichard Henderson { 25520c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 25530c982a28SRichard Henderson } 25540c982a28SRichard Henderson 25550c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 25560c982a28SRichard Henderson { 25570c982a28SRichard Henderson if (a->cf == 0) { 25580c982a28SRichard Henderson unsigned r2 = a->r2; 25590c982a28SRichard Henderson unsigned r1 = a->r1; 25600c982a28SRichard Henderson unsigned rt = a->t; 25610c982a28SRichard Henderson 25627aee8189SRichard Henderson if (rt == 0) { /* NOP */ 25637aee8189SRichard Henderson cond_free(&ctx->null_cond); 25647aee8189SRichard Henderson return true; 25657aee8189SRichard Henderson } 25667aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2567b2167459SRichard Henderson if (r1 == 0) { 2568eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2569eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2570b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2571b2167459SRichard Henderson } else { 2572b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2573b2167459SRichard Henderson } 2574b2167459SRichard Henderson cond_free(&ctx->null_cond); 257531234768SRichard Henderson return true; 2576b2167459SRichard Henderson } 25777aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 25787aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 25797aee8189SRichard Henderson * 25807aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 25817aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 25827aee8189SRichard Henderson * currently implemented as idle. 25837aee8189SRichard Henderson */ 25847aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 25857aee8189SRichard Henderson TCGv_i32 tmp; 25867aee8189SRichard Henderson 25877aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 25887aee8189SRichard Henderson until the next timer interrupt. */ 25897aee8189SRichard Henderson nullify_over(ctx); 25907aee8189SRichard Henderson 25917aee8189SRichard Henderson /* Advance the instruction queue. */ 25927aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 25937aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 25947aee8189SRichard Henderson nullify_set(ctx, 0); 25957aee8189SRichard Henderson 25967aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 25977aee8189SRichard Henderson tmp = tcg_const_i32(1); 25987aee8189SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 25997aee8189SRichard Henderson offsetof(CPUState, halted)); 26007aee8189SRichard Henderson tcg_temp_free_i32(tmp); 26017aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26027aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26037aee8189SRichard Henderson 26047aee8189SRichard Henderson return nullify_end(ctx); 26057aee8189SRichard Henderson } 26067aee8189SRichard Henderson #endif 26077aee8189SRichard Henderson } 26080c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26097aee8189SRichard Henderson } 2610b2167459SRichard Henderson 26110c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2612b2167459SRichard Henderson { 26130c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26140c982a28SRichard Henderson } 26150c982a28SRichard Henderson 26160c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26170c982a28SRichard Henderson { 2618eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2619b2167459SRichard Henderson 26200c982a28SRichard Henderson if (a->cf) { 2621b2167459SRichard Henderson nullify_over(ctx); 2622b2167459SRichard Henderson } 26230c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26240c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26250c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 262631234768SRichard Henderson return nullify_end(ctx); 2627b2167459SRichard Henderson } 2628b2167459SRichard Henderson 26290c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2630b2167459SRichard Henderson { 2631eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2632b2167459SRichard Henderson 26330c982a28SRichard Henderson if (a->cf) { 2634b2167459SRichard Henderson nullify_over(ctx); 2635b2167459SRichard Henderson } 26360c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26370c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26380c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 263931234768SRichard Henderson return nullify_end(ctx); 2640b2167459SRichard Henderson } 2641b2167459SRichard Henderson 26420c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2643b2167459SRichard Henderson { 2644eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2645b2167459SRichard Henderson 26460c982a28SRichard Henderson if (a->cf) { 2647b2167459SRichard Henderson nullify_over(ctx); 2648b2167459SRichard Henderson } 26490c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26500c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2651b2167459SRichard Henderson tmp = get_temp(ctx); 2652eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 26530c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 265431234768SRichard Henderson return nullify_end(ctx); 2655b2167459SRichard Henderson } 2656b2167459SRichard Henderson 26570c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2658b2167459SRichard Henderson { 26590c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 26600c982a28SRichard Henderson } 26610c982a28SRichard Henderson 26620c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 26630c982a28SRichard Henderson { 26640c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 26650c982a28SRichard Henderson } 26660c982a28SRichard Henderson 26670c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 26680c982a28SRichard Henderson { 2669eaa3783bSRichard Henderson TCGv_reg tmp; 2670b2167459SRichard Henderson 2671b2167459SRichard Henderson nullify_over(ctx); 2672b2167459SRichard Henderson 2673b2167459SRichard Henderson tmp = get_temp(ctx); 2674eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2675b2167459SRichard Henderson if (!is_i) { 2676eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2677b2167459SRichard Henderson } 2678eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2679eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 26800c982a28SRichard Henderson do_unit(ctx, a->t, tmp, load_gpr(ctx, a->r), a->cf, false, 2681eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 268231234768SRichard Henderson return nullify_end(ctx); 2683b2167459SRichard Henderson } 2684b2167459SRichard Henderson 26850c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2686b2167459SRichard Henderson { 26870c982a28SRichard Henderson return do_dcor(ctx, a, false); 26880c982a28SRichard Henderson } 26890c982a28SRichard Henderson 26900c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 26910c982a28SRichard Henderson { 26920c982a28SRichard Henderson return do_dcor(ctx, a, true); 26930c982a28SRichard Henderson } 26940c982a28SRichard Henderson 26950c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 26960c982a28SRichard Henderson { 2697eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2698b2167459SRichard Henderson 2699b2167459SRichard Henderson nullify_over(ctx); 2700b2167459SRichard Henderson 27010c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27020c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2703b2167459SRichard Henderson 2704b2167459SRichard Henderson add1 = tcg_temp_new(); 2705b2167459SRichard Henderson add2 = tcg_temp_new(); 2706b2167459SRichard Henderson addc = tcg_temp_new(); 2707b2167459SRichard Henderson dest = tcg_temp_new(); 2708eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2709b2167459SRichard Henderson 2710b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2711eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2712eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2713b2167459SRichard Henderson 2714b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2715b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2716b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2717b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2718eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2719eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2720eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2721b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2722b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2723b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2724b2167459SRichard Henderson 2725b2167459SRichard Henderson tcg_temp_free(addc); 2726b2167459SRichard Henderson tcg_temp_free(zero); 2727b2167459SRichard Henderson 2728b2167459SRichard Henderson /* Write back the result register. */ 27290c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2730b2167459SRichard Henderson 2731b2167459SRichard Henderson /* Write back PSW[CB]. */ 2732eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2733eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2734b2167459SRichard Henderson 2735b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2736eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2737eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2738b2167459SRichard Henderson 2739b2167459SRichard Henderson /* Install the new nullification. */ 27400c982a28SRichard Henderson if (a->cf) { 2741eaa3783bSRichard Henderson TCGv_reg sv = NULL; 27420c982a28SRichard Henderson if (a->cf >> 1 == 6) { 2743b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2744b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2745b2167459SRichard Henderson } 27460c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2747b2167459SRichard Henderson } 2748b2167459SRichard Henderson 2749b2167459SRichard Henderson tcg_temp_free(add1); 2750b2167459SRichard Henderson tcg_temp_free(add2); 2751b2167459SRichard Henderson tcg_temp_free(dest); 2752b2167459SRichard Henderson 275331234768SRichard Henderson return nullify_end(ctx); 2754b2167459SRichard Henderson } 2755b2167459SRichard Henderson 27560588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2757b2167459SRichard Henderson { 27580588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 27590588e061SRichard Henderson } 27600588e061SRichard Henderson 27610588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 27620588e061SRichard Henderson { 27630588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 27640588e061SRichard Henderson } 27650588e061SRichard Henderson 27660588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 27670588e061SRichard Henderson { 27680588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 27690588e061SRichard Henderson } 27700588e061SRichard Henderson 27710588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 27720588e061SRichard Henderson { 27730588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 27740588e061SRichard Henderson } 27750588e061SRichard Henderson 27760588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 27770588e061SRichard Henderson { 27780588e061SRichard Henderson return do_sub_imm(ctx, a, false); 27790588e061SRichard Henderson } 27800588e061SRichard Henderson 27810588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 27820588e061SRichard Henderson { 27830588e061SRichard Henderson return do_sub_imm(ctx, a, true); 27840588e061SRichard Henderson } 27850588e061SRichard Henderson 27860588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 27870588e061SRichard Henderson { 2788eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2789b2167459SRichard Henderson 27900588e061SRichard Henderson if (a->cf) { 2791b2167459SRichard Henderson nullify_over(ctx); 2792b2167459SRichard Henderson } 2793b2167459SRichard Henderson 27940588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 27950588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 27960588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2797b2167459SRichard Henderson 279831234768SRichard Henderson return nullify_end(ctx); 2799b2167459SRichard Henderson } 2800b2167459SRichard Henderson 28011cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 280296d6407fSRichard Henderson { 28031cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28041cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 280596d6407fSRichard Henderson } 280696d6407fSRichard Henderson 28071cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 280896d6407fSRichard Henderson { 28091cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28101cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 281196d6407fSRichard Henderson } 281296d6407fSRichard Henderson 28131cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 281496d6407fSRichard Henderson { 28151cd012a5SRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16 | a->size; 281686f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 281786f8d05fSRichard Henderson TCGv_tl addr; 281896d6407fSRichard Henderson 281996d6407fSRichard Henderson nullify_over(ctx); 282096d6407fSRichard Henderson 28211cd012a5SRichard Henderson if (a->m) { 282286f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 282386f8d05fSRichard Henderson we see the result of the load. */ 282496d6407fSRichard Henderson dest = get_temp(ctx); 282596d6407fSRichard Henderson } else { 28261cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 282796d6407fSRichard Henderson } 282896d6407fSRichard Henderson 28291cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28301cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2831eaa3783bSRichard Henderson zero = tcg_const_reg(0); 283286f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 28331cd012a5SRichard Henderson if (a->m) { 28341cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 283596d6407fSRichard Henderson } 28361cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 283796d6407fSRichard Henderson 283831234768SRichard Henderson return nullify_end(ctx); 283996d6407fSRichard Henderson } 284096d6407fSRichard Henderson 28411cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 284296d6407fSRichard Henderson { 284386f8d05fSRichard Henderson TCGv_reg ofs, val; 284486f8d05fSRichard Henderson TCGv_tl addr; 284596d6407fSRichard Henderson 284696d6407fSRichard Henderson nullify_over(ctx); 284796d6407fSRichard Henderson 28481cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 284986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 28501cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 28511cd012a5SRichard Henderson if (a->a) { 2852f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2853f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2854f9f46db4SEmilio G. Cota } else { 285596d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2856f9f46db4SEmilio G. Cota } 2857f9f46db4SEmilio G. Cota } else { 2858f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2859f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 286096d6407fSRichard Henderson } else { 286196d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 286296d6407fSRichard Henderson } 2863f9f46db4SEmilio G. Cota } 28641cd012a5SRichard Henderson if (a->m) { 286586f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 28661cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 286796d6407fSRichard Henderson } 286896d6407fSRichard Henderson 286931234768SRichard Henderson return nullify_end(ctx); 287096d6407fSRichard Henderson } 287196d6407fSRichard Henderson 28721cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2873d0a851ccSRichard Henderson { 2874d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2875d0a851ccSRichard Henderson 2876d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2877d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 28781cd012a5SRichard Henderson trans_ld(ctx, a); 2879d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 288031234768SRichard Henderson return true; 2881d0a851ccSRichard Henderson } 2882d0a851ccSRichard Henderson 28831cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2884d0a851ccSRichard Henderson { 2885d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2886d0a851ccSRichard Henderson 2887d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2888d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 28891cd012a5SRichard Henderson trans_st(ctx, a); 2890d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 289131234768SRichard Henderson return true; 2892d0a851ccSRichard Henderson } 289395412a61SRichard Henderson 28940588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2895b2167459SRichard Henderson { 28960588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2897b2167459SRichard Henderson 28980588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 28990588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2900b2167459SRichard Henderson cond_free(&ctx->null_cond); 290131234768SRichard Henderson return true; 2902b2167459SRichard Henderson } 2903b2167459SRichard Henderson 29040588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2905b2167459SRichard Henderson { 29060588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2907eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2908b2167459SRichard Henderson 29090588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2910b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2911b2167459SRichard Henderson cond_free(&ctx->null_cond); 291231234768SRichard Henderson return true; 2913b2167459SRichard Henderson } 2914b2167459SRichard Henderson 29150588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2916b2167459SRichard Henderson { 29170588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2918b2167459SRichard Henderson 2919b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2920b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29210588e061SRichard Henderson if (a->b == 0) { 29220588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 2923b2167459SRichard Henderson } else { 29240588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 2925b2167459SRichard Henderson } 29260588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2927b2167459SRichard Henderson cond_free(&ctx->null_cond); 292831234768SRichard Henderson return true; 2929b2167459SRichard Henderson } 2930b2167459SRichard Henderson 293101afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 293201afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 293398cd9ca7SRichard Henderson { 293401afb7beSRichard Henderson TCGv_reg dest, in2, sv; 293598cd9ca7SRichard Henderson DisasCond cond; 293698cd9ca7SRichard Henderson 293798cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 293898cd9ca7SRichard Henderson dest = get_temp(ctx); 293998cd9ca7SRichard Henderson 2940eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 294198cd9ca7SRichard Henderson 2942f764718dSRichard Henderson sv = NULL; 294398cd9ca7SRichard Henderson if (c == 6) { 294498cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 294598cd9ca7SRichard Henderson } 294698cd9ca7SRichard Henderson 294701afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 294801afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 294998cd9ca7SRichard Henderson } 295098cd9ca7SRichard Henderson 295101afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 295298cd9ca7SRichard Henderson { 295301afb7beSRichard Henderson nullify_over(ctx); 295401afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 295501afb7beSRichard Henderson } 295601afb7beSRichard Henderson 295701afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 295801afb7beSRichard Henderson { 295901afb7beSRichard Henderson nullify_over(ctx); 296001afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 296101afb7beSRichard Henderson } 296201afb7beSRichard Henderson 296301afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 296401afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 296501afb7beSRichard Henderson { 296601afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 296798cd9ca7SRichard Henderson DisasCond cond; 296898cd9ca7SRichard Henderson 296998cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 297098cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 2971f764718dSRichard Henderson sv = NULL; 2972f764718dSRichard Henderson cb_msb = NULL; 297398cd9ca7SRichard Henderson 297498cd9ca7SRichard Henderson switch (c) { 297598cd9ca7SRichard Henderson default: 2976eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 297798cd9ca7SRichard Henderson break; 297898cd9ca7SRichard Henderson case 4: case 5: 297998cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 2980eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 2981eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 298298cd9ca7SRichard Henderson break; 298398cd9ca7SRichard Henderson case 6: 2984eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 298598cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 298698cd9ca7SRichard Henderson break; 298798cd9ca7SRichard Henderson } 298898cd9ca7SRichard Henderson 298901afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 299001afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 299198cd9ca7SRichard Henderson } 299298cd9ca7SRichard Henderson 299301afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 299498cd9ca7SRichard Henderson { 299501afb7beSRichard Henderson nullify_over(ctx); 299601afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 299701afb7beSRichard Henderson } 299801afb7beSRichard Henderson 299901afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 300001afb7beSRichard Henderson { 300101afb7beSRichard Henderson nullify_over(ctx); 300201afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 300301afb7beSRichard Henderson } 300401afb7beSRichard Henderson 300501afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 300601afb7beSRichard Henderson { 3007eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 300898cd9ca7SRichard Henderson DisasCond cond; 300998cd9ca7SRichard Henderson 301098cd9ca7SRichard Henderson nullify_over(ctx); 301198cd9ca7SRichard Henderson 301298cd9ca7SRichard Henderson tmp = tcg_temp_new(); 301301afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3014eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 301598cd9ca7SRichard Henderson 301601afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 301798cd9ca7SRichard Henderson tcg_temp_free(tmp); 301801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 301998cd9ca7SRichard Henderson } 302098cd9ca7SRichard Henderson 302101afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 302298cd9ca7SRichard Henderson { 302301afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 302401afb7beSRichard Henderson DisasCond cond; 302501afb7beSRichard Henderson 302601afb7beSRichard Henderson nullify_over(ctx); 302701afb7beSRichard Henderson 302801afb7beSRichard Henderson tmp = tcg_temp_new(); 302901afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 303001afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 303101afb7beSRichard Henderson 303201afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 303301afb7beSRichard Henderson tcg_temp_free(tmp); 303401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 303501afb7beSRichard Henderson } 303601afb7beSRichard Henderson 303701afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 303801afb7beSRichard Henderson { 3039eaa3783bSRichard Henderson TCGv_reg dest; 304098cd9ca7SRichard Henderson DisasCond cond; 304198cd9ca7SRichard Henderson 304298cd9ca7SRichard Henderson nullify_over(ctx); 304398cd9ca7SRichard Henderson 304401afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 304501afb7beSRichard Henderson if (a->r1 == 0) { 3046eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 304798cd9ca7SRichard Henderson } else { 304801afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 304998cd9ca7SRichard Henderson } 305098cd9ca7SRichard Henderson 305101afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 305201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 305301afb7beSRichard Henderson } 305401afb7beSRichard Henderson 305501afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 305601afb7beSRichard Henderson { 305701afb7beSRichard Henderson TCGv_reg dest; 305801afb7beSRichard Henderson DisasCond cond; 305901afb7beSRichard Henderson 306001afb7beSRichard Henderson nullify_over(ctx); 306101afb7beSRichard Henderson 306201afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 306301afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 306401afb7beSRichard Henderson 306501afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 306601afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 306798cd9ca7SRichard Henderson } 306898cd9ca7SRichard Henderson 306930878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 30700b1347d2SRichard Henderson { 3071eaa3783bSRichard Henderson TCGv_reg dest; 30720b1347d2SRichard Henderson 307330878590SRichard Henderson if (a->c) { 30740b1347d2SRichard Henderson nullify_over(ctx); 30750b1347d2SRichard Henderson } 30760b1347d2SRichard Henderson 307730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 307830878590SRichard Henderson if (a->r1 == 0) { 307930878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3080eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 308130878590SRichard Henderson } else if (a->r1 == a->r2) { 30820b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 308330878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 30840b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3085eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 30860b1347d2SRichard Henderson tcg_temp_free_i32(t32); 30870b1347d2SRichard Henderson } else { 30880b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 30890b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 30900b1347d2SRichard Henderson 309130878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3092eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 30930b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3094eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 30950b1347d2SRichard Henderson 30960b1347d2SRichard Henderson tcg_temp_free_i64(t); 30970b1347d2SRichard Henderson tcg_temp_free_i64(s); 30980b1347d2SRichard Henderson } 309930878590SRichard Henderson save_gpr(ctx, a->t, dest); 31000b1347d2SRichard Henderson 31010b1347d2SRichard Henderson /* Install the new nullification. */ 31020b1347d2SRichard Henderson cond_free(&ctx->null_cond); 310330878590SRichard Henderson if (a->c) { 310430878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31050b1347d2SRichard Henderson } 310631234768SRichard Henderson return nullify_end(ctx); 31070b1347d2SRichard Henderson } 31080b1347d2SRichard Henderson 310930878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31100b1347d2SRichard Henderson { 311130878590SRichard Henderson unsigned sa = 31 - a->cpos; 3112eaa3783bSRichard Henderson TCGv_reg dest, t2; 31130b1347d2SRichard Henderson 311430878590SRichard Henderson if (a->c) { 31150b1347d2SRichard Henderson nullify_over(ctx); 31160b1347d2SRichard Henderson } 31170b1347d2SRichard Henderson 311830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 311930878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 312030878590SRichard Henderson if (a->r1 == a->r2) { 31210b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3122eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 31230b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3124eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31250b1347d2SRichard Henderson tcg_temp_free_i32(t32); 312630878590SRichard Henderson } else if (a->r1 == 0) { 3127eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 31280b1347d2SRichard Henderson } else { 3129eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3130eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 313130878590SRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa); 31320b1347d2SRichard Henderson tcg_temp_free(t0); 31330b1347d2SRichard Henderson } 313430878590SRichard Henderson save_gpr(ctx, a->t, dest); 31350b1347d2SRichard Henderson 31360b1347d2SRichard Henderson /* Install the new nullification. */ 31370b1347d2SRichard Henderson cond_free(&ctx->null_cond); 313830878590SRichard Henderson if (a->c) { 313930878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31400b1347d2SRichard Henderson } 314131234768SRichard Henderson return nullify_end(ctx); 31420b1347d2SRichard Henderson } 31430b1347d2SRichard Henderson 314430878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 31450b1347d2SRichard Henderson { 314630878590SRichard Henderson unsigned len = 32 - a->clen; 3147eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 31480b1347d2SRichard Henderson 314930878590SRichard Henderson if (a->c) { 31500b1347d2SRichard Henderson nullify_over(ctx); 31510b1347d2SRichard Henderson } 31520b1347d2SRichard Henderson 315330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 315430878590SRichard Henderson src = load_gpr(ctx, a->r); 31550b1347d2SRichard Henderson tmp = tcg_temp_new(); 31560b1347d2SRichard Henderson 31570b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3158eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 315930878590SRichard Henderson if (a->se) { 3160eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3161eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 31620b1347d2SRichard Henderson } else { 3163eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3164eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 31650b1347d2SRichard Henderson } 31660b1347d2SRichard Henderson tcg_temp_free(tmp); 316730878590SRichard Henderson save_gpr(ctx, a->t, dest); 31680b1347d2SRichard Henderson 31690b1347d2SRichard Henderson /* Install the new nullification. */ 31700b1347d2SRichard Henderson cond_free(&ctx->null_cond); 317130878590SRichard Henderson if (a->c) { 317230878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31730b1347d2SRichard Henderson } 317431234768SRichard Henderson return nullify_end(ctx); 31750b1347d2SRichard Henderson } 31760b1347d2SRichard Henderson 317730878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 31780b1347d2SRichard Henderson { 317930878590SRichard Henderson unsigned len = 32 - a->clen; 318030878590SRichard Henderson unsigned cpos = 31 - a->pos; 3181eaa3783bSRichard Henderson TCGv_reg dest, src; 31820b1347d2SRichard Henderson 318330878590SRichard Henderson if (a->c) { 31840b1347d2SRichard Henderson nullify_over(ctx); 31850b1347d2SRichard Henderson } 31860b1347d2SRichard Henderson 318730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 318830878590SRichard Henderson src = load_gpr(ctx, a->r); 318930878590SRichard Henderson if (a->se) { 3190eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 31910b1347d2SRichard Henderson } else { 3192eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 31930b1347d2SRichard Henderson } 319430878590SRichard Henderson save_gpr(ctx, a->t, dest); 31950b1347d2SRichard Henderson 31960b1347d2SRichard Henderson /* Install the new nullification. */ 31970b1347d2SRichard Henderson cond_free(&ctx->null_cond); 319830878590SRichard Henderson if (a->c) { 319930878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32000b1347d2SRichard Henderson } 320131234768SRichard Henderson return nullify_end(ctx); 32020b1347d2SRichard Henderson } 32030b1347d2SRichard Henderson 320430878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32050b1347d2SRichard Henderson { 320630878590SRichard Henderson unsigned len = 32 - a->clen; 3207eaa3783bSRichard Henderson target_sreg mask0, mask1; 3208eaa3783bSRichard Henderson TCGv_reg dest; 32090b1347d2SRichard Henderson 321030878590SRichard Henderson if (a->c) { 32110b1347d2SRichard Henderson nullify_over(ctx); 32120b1347d2SRichard Henderson } 321330878590SRichard Henderson if (a->cpos + len > 32) { 321430878590SRichard Henderson len = 32 - a->cpos; 32150b1347d2SRichard Henderson } 32160b1347d2SRichard Henderson 321730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 321830878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 321930878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 32200b1347d2SRichard Henderson 322130878590SRichard Henderson if (a->nz) { 322230878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 32230b1347d2SRichard Henderson if (mask1 != -1) { 3224eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 32250b1347d2SRichard Henderson src = dest; 32260b1347d2SRichard Henderson } 3227eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 32280b1347d2SRichard Henderson } else { 3229eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 32300b1347d2SRichard Henderson } 323130878590SRichard Henderson save_gpr(ctx, a->t, dest); 32320b1347d2SRichard Henderson 32330b1347d2SRichard Henderson /* Install the new nullification. */ 32340b1347d2SRichard Henderson cond_free(&ctx->null_cond); 323530878590SRichard Henderson if (a->c) { 323630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32370b1347d2SRichard Henderson } 323831234768SRichard Henderson return nullify_end(ctx); 32390b1347d2SRichard Henderson } 32400b1347d2SRichard Henderson 324130878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 32420b1347d2SRichard Henderson { 324330878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 324430878590SRichard Henderson unsigned len = 32 - a->clen; 3245eaa3783bSRichard Henderson TCGv_reg dest, val; 32460b1347d2SRichard Henderson 324730878590SRichard Henderson if (a->c) { 32480b1347d2SRichard Henderson nullify_over(ctx); 32490b1347d2SRichard Henderson } 325030878590SRichard Henderson if (a->cpos + len > 32) { 325130878590SRichard Henderson len = 32 - a->cpos; 32520b1347d2SRichard Henderson } 32530b1347d2SRichard Henderson 325430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 325530878590SRichard Henderson val = load_gpr(ctx, a->r); 32560b1347d2SRichard Henderson if (rs == 0) { 325730878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 32580b1347d2SRichard Henderson } else { 325930878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 32600b1347d2SRichard Henderson } 326130878590SRichard Henderson save_gpr(ctx, a->t, dest); 32620b1347d2SRichard Henderson 32630b1347d2SRichard Henderson /* Install the new nullification. */ 32640b1347d2SRichard Henderson cond_free(&ctx->null_cond); 326530878590SRichard Henderson if (a->c) { 326630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32670b1347d2SRichard Henderson } 326831234768SRichard Henderson return nullify_end(ctx); 32690b1347d2SRichard Henderson } 32700b1347d2SRichard Henderson 327130878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 327230878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 32730b1347d2SRichard Henderson { 32740b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 32750b1347d2SRichard Henderson unsigned len = 32 - clen; 327630878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 32770b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 32780b1347d2SRichard Henderson 32790b1347d2SRichard Henderson if (c) { 32800b1347d2SRichard Henderson nullify_over(ctx); 32810b1347d2SRichard Henderson } 32820b1347d2SRichard Henderson 32830b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 32840b1347d2SRichard Henderson shift = tcg_temp_new(); 32850b1347d2SRichard Henderson tmp = tcg_temp_new(); 32860b1347d2SRichard Henderson 32870b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3288eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 32890b1347d2SRichard Henderson 3290eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3291eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 32920b1347d2SRichard Henderson if (rs) { 3293eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3294eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3295eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3296eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 32970b1347d2SRichard Henderson } else { 3298eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 32990b1347d2SRichard Henderson } 33000b1347d2SRichard Henderson tcg_temp_free(shift); 33010b1347d2SRichard Henderson tcg_temp_free(mask); 33020b1347d2SRichard Henderson tcg_temp_free(tmp); 33030b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33040b1347d2SRichard Henderson 33050b1347d2SRichard Henderson /* Install the new nullification. */ 33060b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33070b1347d2SRichard Henderson if (c) { 33080b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33090b1347d2SRichard Henderson } 331031234768SRichard Henderson return nullify_end(ctx); 33110b1347d2SRichard Henderson } 33120b1347d2SRichard Henderson 331330878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 331430878590SRichard Henderson { 331530878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 331630878590SRichard Henderson } 331730878590SRichard Henderson 331830878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 331930878590SRichard Henderson { 332030878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 332130878590SRichard Henderson } 33220b1347d2SRichard Henderson 33238340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 332498cd9ca7SRichard Henderson { 3325660eefe1SRichard Henderson TCGv_reg tmp; 332698cd9ca7SRichard Henderson 3327c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 332898cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 332998cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 333098cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 333198cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 333298cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 333398cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 333498cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 333598cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 33368340f534SRichard Henderson if (a->b == 0) { 33378340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 333898cd9ca7SRichard Henderson } 3339c301f34eSRichard Henderson #else 3340c301f34eSRichard Henderson nullify_over(ctx); 3341660eefe1SRichard Henderson #endif 3342660eefe1SRichard Henderson 3343660eefe1SRichard Henderson tmp = get_temp(ctx); 33448340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3345660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3346c301f34eSRichard Henderson 3347c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 33488340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3349c301f34eSRichard Henderson #else 3350c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3351c301f34eSRichard Henderson 33528340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 33538340f534SRichard Henderson if (a->l) { 3354c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3355c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3356c301f34eSRichard Henderson } 33578340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3358c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3359c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3360c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3361c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3362c301f34eSRichard Henderson } else { 3363c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3364c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3365c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3366c301f34eSRichard Henderson } 3367c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3368c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 33698340f534SRichard Henderson nullify_set(ctx, a->n); 3370c301f34eSRichard Henderson } 3371c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3372c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 337331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 337431234768SRichard Henderson return nullify_end(ctx); 3375c301f34eSRichard Henderson #endif 337698cd9ca7SRichard Henderson } 337798cd9ca7SRichard Henderson 33788340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 337998cd9ca7SRichard Henderson { 33808340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 338198cd9ca7SRichard Henderson } 338298cd9ca7SRichard Henderson 33838340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 338443e05652SRichard Henderson { 33858340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 338643e05652SRichard Henderson 338743e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 338843e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 338943e05652SRichard Henderson * expensive to track. Real hardware will trap for 339043e05652SRichard Henderson * b gateway 339143e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 339243e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 339343e05652SRichard Henderson * diagnose the security hole 339443e05652SRichard Henderson * b gateway 339543e05652SRichard Henderson * b evil 339643e05652SRichard Henderson * in which instructions at evil would run with increased privs. 339743e05652SRichard Henderson */ 339843e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 339943e05652SRichard Henderson return gen_illegal(ctx); 340043e05652SRichard Henderson } 340143e05652SRichard Henderson 340243e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 340343e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 340443e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 340543e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 340643e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 340743e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 340843e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 340943e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 341043e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 341143e05652SRichard Henderson if (type < 0) { 341231234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 341331234768SRichard Henderson return true; 341443e05652SRichard Henderson } 341543e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 341643e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 341743e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 341843e05652SRichard Henderson } 341943e05652SRichard Henderson } else { 342043e05652SRichard Henderson dest &= -4; /* priv = 0 */ 342143e05652SRichard Henderson } 342243e05652SRichard Henderson #endif 342343e05652SRichard Henderson 34248340f534SRichard Henderson return do_dbranch(ctx, dest, a->l, a->n); 342543e05652SRichard Henderson } 342643e05652SRichard Henderson 34278340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 342898cd9ca7SRichard Henderson { 3429eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 343098cd9ca7SRichard Henderson 34318340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3432eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3433660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 34348340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 343598cd9ca7SRichard Henderson } 343698cd9ca7SRichard Henderson 34378340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 343898cd9ca7SRichard Henderson { 3439eaa3783bSRichard Henderson TCGv_reg dest; 344098cd9ca7SRichard Henderson 34418340f534SRichard Henderson if (a->x == 0) { 34428340f534SRichard Henderson dest = load_gpr(ctx, a->b); 344398cd9ca7SRichard Henderson } else { 344498cd9ca7SRichard Henderson dest = get_temp(ctx); 34458340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 34468340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 344798cd9ca7SRichard Henderson } 3448660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 34498340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 345098cd9ca7SRichard Henderson } 345198cd9ca7SRichard Henderson 34528340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 345398cd9ca7SRichard Henderson { 3454660eefe1SRichard Henderson TCGv_reg dest; 345598cd9ca7SRichard Henderson 3456c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34578340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 34588340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3459c301f34eSRichard Henderson #else 3460c301f34eSRichard Henderson nullify_over(ctx); 34618340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3462c301f34eSRichard Henderson 3463c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3464c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3465c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3466c301f34eSRichard Henderson } 3467c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3468c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 34698340f534SRichard Henderson if (a->l) { 34708340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3471c301f34eSRichard Henderson } 34728340f534SRichard Henderson nullify_set(ctx, a->n); 3473c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 347431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 347531234768SRichard Henderson return nullify_end(ctx); 3476c301f34eSRichard Henderson #endif 347798cd9ca7SRichard Henderson } 347898cd9ca7SRichard Henderson 3479*1ca74648SRichard Henderson /* 3480*1ca74648SRichard Henderson * Float class 0 3481*1ca74648SRichard Henderson */ 3482ebe9383cSRichard Henderson 3483*1ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3484ebe9383cSRichard Henderson { 3485ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3486ebe9383cSRichard Henderson } 3487ebe9383cSRichard Henderson 3488*1ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 3489*1ca74648SRichard Henderson { 3490*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 3491*1ca74648SRichard Henderson } 3492*1ca74648SRichard Henderson 3493ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3494ebe9383cSRichard Henderson { 3495ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3496ebe9383cSRichard Henderson } 3497ebe9383cSRichard Henderson 3498*1ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 3499*1ca74648SRichard Henderson { 3500*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 3501*1ca74648SRichard Henderson } 3502*1ca74648SRichard Henderson 3503*1ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3504ebe9383cSRichard Henderson { 3505ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3506ebe9383cSRichard Henderson } 3507ebe9383cSRichard Henderson 3508*1ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 3509*1ca74648SRichard Henderson { 3510*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 3511*1ca74648SRichard Henderson } 3512*1ca74648SRichard Henderson 3513ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3514ebe9383cSRichard Henderson { 3515ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3516ebe9383cSRichard Henderson } 3517ebe9383cSRichard Henderson 3518*1ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 3519*1ca74648SRichard Henderson { 3520*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 3521*1ca74648SRichard Henderson } 3522*1ca74648SRichard Henderson 3523*1ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 3524*1ca74648SRichard Henderson { 3525*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 3526*1ca74648SRichard Henderson } 3527*1ca74648SRichard Henderson 3528*1ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 3529*1ca74648SRichard Henderson { 3530*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 3531*1ca74648SRichard Henderson } 3532*1ca74648SRichard Henderson 3533*1ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 3534*1ca74648SRichard Henderson { 3535*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 3536*1ca74648SRichard Henderson } 3537*1ca74648SRichard Henderson 3538*1ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 3539*1ca74648SRichard Henderson { 3540*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 3541*1ca74648SRichard Henderson } 3542*1ca74648SRichard Henderson 3543*1ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3544ebe9383cSRichard Henderson { 3545ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3546ebe9383cSRichard Henderson } 3547ebe9383cSRichard Henderson 3548*1ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 3549*1ca74648SRichard Henderson { 3550*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 3551*1ca74648SRichard Henderson } 3552*1ca74648SRichard Henderson 3553ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3554ebe9383cSRichard Henderson { 3555ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3556ebe9383cSRichard Henderson } 3557ebe9383cSRichard Henderson 3558*1ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 3559*1ca74648SRichard Henderson { 3560*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 3561*1ca74648SRichard Henderson } 3562*1ca74648SRichard Henderson 3563*1ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3564ebe9383cSRichard Henderson { 3565ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3566ebe9383cSRichard Henderson } 3567ebe9383cSRichard Henderson 3568*1ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 3569*1ca74648SRichard Henderson { 3570*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 3571*1ca74648SRichard Henderson } 3572*1ca74648SRichard Henderson 3573ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3574ebe9383cSRichard Henderson { 3575ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3576ebe9383cSRichard Henderson } 3577ebe9383cSRichard Henderson 3578*1ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 3579*1ca74648SRichard Henderson { 3580*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 3581*1ca74648SRichard Henderson } 3582*1ca74648SRichard Henderson 3583*1ca74648SRichard Henderson /* 3584*1ca74648SRichard Henderson * Float class 1 3585*1ca74648SRichard Henderson */ 3586*1ca74648SRichard Henderson 3587*1ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 3588*1ca74648SRichard Henderson { 3589*1ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 3590*1ca74648SRichard Henderson } 3591*1ca74648SRichard Henderson 3592*1ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 3593*1ca74648SRichard Henderson { 3594*1ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 3595*1ca74648SRichard Henderson } 3596*1ca74648SRichard Henderson 3597*1ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 3598*1ca74648SRichard Henderson { 3599*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 3600*1ca74648SRichard Henderson } 3601*1ca74648SRichard Henderson 3602*1ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 3603*1ca74648SRichard Henderson { 3604*1ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 3605*1ca74648SRichard Henderson } 3606*1ca74648SRichard Henderson 3607*1ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 3608*1ca74648SRichard Henderson { 3609*1ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 3610*1ca74648SRichard Henderson } 3611*1ca74648SRichard Henderson 3612*1ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 3613*1ca74648SRichard Henderson { 3614*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 3615*1ca74648SRichard Henderson } 3616*1ca74648SRichard Henderson 3617*1ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 3618*1ca74648SRichard Henderson { 3619*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 3620*1ca74648SRichard Henderson } 3621*1ca74648SRichard Henderson 3622*1ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 3623*1ca74648SRichard Henderson { 3624*1ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 3625*1ca74648SRichard Henderson } 3626*1ca74648SRichard Henderson 3627*1ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 3628*1ca74648SRichard Henderson { 3629*1ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 3630*1ca74648SRichard Henderson } 3631*1ca74648SRichard Henderson 3632*1ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 3633*1ca74648SRichard Henderson { 3634*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 3635*1ca74648SRichard Henderson } 3636*1ca74648SRichard Henderson 3637*1ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 3638*1ca74648SRichard Henderson { 3639*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 3640*1ca74648SRichard Henderson } 3641*1ca74648SRichard Henderson 3642*1ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 3643*1ca74648SRichard Henderson { 3644*1ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 3645*1ca74648SRichard Henderson } 3646*1ca74648SRichard Henderson 3647*1ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 3648*1ca74648SRichard Henderson { 3649*1ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 3650*1ca74648SRichard Henderson } 3651*1ca74648SRichard Henderson 3652*1ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 3653*1ca74648SRichard Henderson { 3654*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 3655*1ca74648SRichard Henderson } 3656*1ca74648SRichard Henderson 3657*1ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 3658*1ca74648SRichard Henderson { 3659*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 3660*1ca74648SRichard Henderson } 3661*1ca74648SRichard Henderson 3662*1ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 3663*1ca74648SRichard Henderson { 3664*1ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 3665*1ca74648SRichard Henderson } 3666*1ca74648SRichard Henderson 3667*1ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 3668*1ca74648SRichard Henderson { 3669*1ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 3670*1ca74648SRichard Henderson } 3671*1ca74648SRichard Henderson 3672*1ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 3673*1ca74648SRichard Henderson { 3674*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 3675*1ca74648SRichard Henderson } 3676*1ca74648SRichard Henderson 3677*1ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 3678*1ca74648SRichard Henderson { 3679*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 3680*1ca74648SRichard Henderson } 3681*1ca74648SRichard Henderson 3682*1ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 3683*1ca74648SRichard Henderson { 3684*1ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 3685*1ca74648SRichard Henderson } 3686*1ca74648SRichard Henderson 3687*1ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 3688*1ca74648SRichard Henderson { 3689*1ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 3690*1ca74648SRichard Henderson } 3691*1ca74648SRichard Henderson 3692*1ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 3693*1ca74648SRichard Henderson { 3694*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 3695*1ca74648SRichard Henderson } 3696*1ca74648SRichard Henderson 3697*1ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 3698*1ca74648SRichard Henderson { 3699*1ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 3700*1ca74648SRichard Henderson } 3701*1ca74648SRichard Henderson 3702*1ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 3703*1ca74648SRichard Henderson { 3704*1ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 3705*1ca74648SRichard Henderson } 3706*1ca74648SRichard Henderson 3707*1ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 3708*1ca74648SRichard Henderson { 3709*1ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 3710*1ca74648SRichard Henderson } 3711*1ca74648SRichard Henderson 3712*1ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 3713*1ca74648SRichard Henderson { 3714*1ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 3715*1ca74648SRichard Henderson } 3716*1ca74648SRichard Henderson 3717*1ca74648SRichard Henderson /* 3718*1ca74648SRichard Henderson * Float class 2 3719*1ca74648SRichard Henderson */ 3720*1ca74648SRichard Henderson 3721*1ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3722ebe9383cSRichard Henderson { 3723ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3724ebe9383cSRichard Henderson 3725ebe9383cSRichard Henderson nullify_over(ctx); 3726ebe9383cSRichard Henderson 3727*1ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 3728*1ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 3729*1ca74648SRichard Henderson ty = tcg_const_i32(a->y); 3730*1ca74648SRichard Henderson tc = tcg_const_i32(a->c); 3731ebe9383cSRichard Henderson 3732ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3733ebe9383cSRichard Henderson 3734ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3735ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3736ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3737ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3738ebe9383cSRichard Henderson 3739*1ca74648SRichard Henderson return nullify_end(ctx); 3740ebe9383cSRichard Henderson } 3741ebe9383cSRichard Henderson 3742*1ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3743ebe9383cSRichard Henderson { 3744ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3745ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3746ebe9383cSRichard Henderson 3747ebe9383cSRichard Henderson nullify_over(ctx); 3748ebe9383cSRichard Henderson 3749*1ca74648SRichard Henderson ta = load_frd0(a->r1); 3750*1ca74648SRichard Henderson tb = load_frd0(a->r2); 3751*1ca74648SRichard Henderson ty = tcg_const_i32(a->y); 3752*1ca74648SRichard Henderson tc = tcg_const_i32(a->c); 3753ebe9383cSRichard Henderson 3754ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3755ebe9383cSRichard Henderson 3756ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3757ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3758ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3759ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3760ebe9383cSRichard Henderson 376131234768SRichard Henderson return nullify_end(ctx); 3762ebe9383cSRichard Henderson } 3763ebe9383cSRichard Henderson 3764*1ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3765ebe9383cSRichard Henderson { 3766eaa3783bSRichard Henderson TCGv_reg t; 3767ebe9383cSRichard Henderson 3768ebe9383cSRichard Henderson nullify_over(ctx); 3769ebe9383cSRichard Henderson 3770*1ca74648SRichard Henderson t = get_temp(ctx); 3771eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3772ebe9383cSRichard Henderson 3773*1ca74648SRichard Henderson if (a->y == 1) { 3774ebe9383cSRichard Henderson int mask; 3775ebe9383cSRichard Henderson bool inv = false; 3776ebe9383cSRichard Henderson 3777*1ca74648SRichard Henderson switch (a->c) { 3778ebe9383cSRichard Henderson case 0: /* simple */ 3779eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3780ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3781ebe9383cSRichard Henderson goto done; 3782ebe9383cSRichard Henderson case 2: /* rej */ 3783ebe9383cSRichard Henderson inv = true; 3784ebe9383cSRichard Henderson /* fallthru */ 3785ebe9383cSRichard Henderson case 1: /* acc */ 3786ebe9383cSRichard Henderson mask = 0x43ff800; 3787ebe9383cSRichard Henderson break; 3788ebe9383cSRichard Henderson case 6: /* rej8 */ 3789ebe9383cSRichard Henderson inv = true; 3790ebe9383cSRichard Henderson /* fallthru */ 3791ebe9383cSRichard Henderson case 5: /* acc8 */ 3792ebe9383cSRichard Henderson mask = 0x43f8000; 3793ebe9383cSRichard Henderson break; 3794ebe9383cSRichard Henderson case 9: /* acc6 */ 3795ebe9383cSRichard Henderson mask = 0x43e0000; 3796ebe9383cSRichard Henderson break; 3797ebe9383cSRichard Henderson case 13: /* acc4 */ 3798ebe9383cSRichard Henderson mask = 0x4380000; 3799ebe9383cSRichard Henderson break; 3800ebe9383cSRichard Henderson case 17: /* acc2 */ 3801ebe9383cSRichard Henderson mask = 0x4200000; 3802ebe9383cSRichard Henderson break; 3803ebe9383cSRichard Henderson default: 3804*1ca74648SRichard Henderson gen_illegal(ctx); 3805*1ca74648SRichard Henderson return true; 3806ebe9383cSRichard Henderson } 3807ebe9383cSRichard Henderson if (inv) { 3808eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3809eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3810ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3811ebe9383cSRichard Henderson } else { 3812eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3813ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3814ebe9383cSRichard Henderson } 3815*1ca74648SRichard Henderson } else { 3816*1ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 3817*1ca74648SRichard Henderson 3818*1ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 3819*1ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3820*1ca74648SRichard Henderson tcg_temp_free(t); 3821*1ca74648SRichard Henderson } 3822*1ca74648SRichard Henderson 3823ebe9383cSRichard Henderson done: 382431234768SRichard Henderson return nullify_end(ctx); 3825ebe9383cSRichard Henderson } 3826ebe9383cSRichard Henderson 3827*1ca74648SRichard Henderson /* 3828*1ca74648SRichard Henderson * Float class 2 3829*1ca74648SRichard Henderson */ 3830*1ca74648SRichard Henderson 3831*1ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3832ebe9383cSRichard Henderson { 3833*1ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 3834*1ca74648SRichard Henderson } 3835*1ca74648SRichard Henderson 3836*1ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 3837*1ca74648SRichard Henderson { 3838*1ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 3839*1ca74648SRichard Henderson } 3840*1ca74648SRichard Henderson 3841*1ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 3842*1ca74648SRichard Henderson { 3843*1ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 3844*1ca74648SRichard Henderson } 3845*1ca74648SRichard Henderson 3846*1ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 3847*1ca74648SRichard Henderson { 3848*1ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 3849*1ca74648SRichard Henderson } 3850*1ca74648SRichard Henderson 3851*1ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 3852*1ca74648SRichard Henderson { 3853*1ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 3854*1ca74648SRichard Henderson } 3855*1ca74648SRichard Henderson 3856*1ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 3857*1ca74648SRichard Henderson { 3858*1ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 3859*1ca74648SRichard Henderson } 3860*1ca74648SRichard Henderson 3861*1ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 3862*1ca74648SRichard Henderson { 3863*1ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 3864*1ca74648SRichard Henderson } 3865*1ca74648SRichard Henderson 3866*1ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 3867*1ca74648SRichard Henderson { 3868*1ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 3869*1ca74648SRichard Henderson } 3870*1ca74648SRichard Henderson 3871*1ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 3872*1ca74648SRichard Henderson { 3873*1ca74648SRichard Henderson TCGv_i64 x, y; 3874ebe9383cSRichard Henderson 3875ebe9383cSRichard Henderson nullify_over(ctx); 3876ebe9383cSRichard Henderson 3877*1ca74648SRichard Henderson x = load_frw0_i64(a->r1); 3878*1ca74648SRichard Henderson y = load_frw0_i64(a->r2); 3879*1ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 3880*1ca74648SRichard Henderson save_frd(a->t, x); 3881*1ca74648SRichard Henderson tcg_temp_free_i64(x); 3882*1ca74648SRichard Henderson tcg_temp_free_i64(y); 3883ebe9383cSRichard Henderson 388431234768SRichard Henderson return nullify_end(ctx); 3885ebe9383cSRichard Henderson } 3886ebe9383cSRichard Henderson 3887ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3888ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3889ebe9383cSRichard Henderson { 3890ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3891ebe9383cSRichard Henderson } 3892ebe9383cSRichard Henderson 3893b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3894ebe9383cSRichard Henderson { 3895b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3896b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 3897b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 3898b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 3899b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 3900ebe9383cSRichard Henderson 3901ebe9383cSRichard Henderson nullify_over(ctx); 3902ebe9383cSRichard Henderson 3903ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3904ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3905ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 3906ebe9383cSRichard Henderson 390731234768SRichard Henderson return nullify_end(ctx); 3908ebe9383cSRichard Henderson } 3909ebe9383cSRichard Henderson 3910b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 3911b1e2af57SRichard Henderson { 3912b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 3913b1e2af57SRichard Henderson } 3914b1e2af57SRichard Henderson 3915b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 3916b1e2af57SRichard Henderson { 3917b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 3918b1e2af57SRichard Henderson } 3919b1e2af57SRichard Henderson 3920b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3921b1e2af57SRichard Henderson { 3922b1e2af57SRichard Henderson nullify_over(ctx); 3923b1e2af57SRichard Henderson 3924b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 3925b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 3926b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 3927b1e2af57SRichard Henderson 3928b1e2af57SRichard Henderson return nullify_end(ctx); 3929b1e2af57SRichard Henderson } 3930b1e2af57SRichard Henderson 3931b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 3932b1e2af57SRichard Henderson { 3933b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 3934b1e2af57SRichard Henderson } 3935b1e2af57SRichard Henderson 3936b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 3937b1e2af57SRichard Henderson { 3938b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 3939b1e2af57SRichard Henderson } 3940b1e2af57SRichard Henderson 3941c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 3942ebe9383cSRichard Henderson { 3943c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 3944ebe9383cSRichard Henderson 3945ebe9383cSRichard Henderson nullify_over(ctx); 3946c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 3947c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 3948c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 3949ebe9383cSRichard Henderson 3950c3bad4f8SRichard Henderson if (a->neg) { 3951c3bad4f8SRichard Henderson gen_helper_fmpynfadd_s(x, cpu_env, x, y, z); 3952ebe9383cSRichard Henderson } else { 3953c3bad4f8SRichard Henderson gen_helper_fmpyfadd_s(x, cpu_env, x, y, z); 3954ebe9383cSRichard Henderson } 3955ebe9383cSRichard Henderson 3956c3bad4f8SRichard Henderson tcg_temp_free_i32(y); 3957c3bad4f8SRichard Henderson tcg_temp_free_i32(z); 3958c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 3959c3bad4f8SRichard Henderson tcg_temp_free_i32(x); 396031234768SRichard Henderson return nullify_end(ctx); 3961ebe9383cSRichard Henderson } 3962ebe9383cSRichard Henderson 3963c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 3964ebe9383cSRichard Henderson { 3965c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 3966ebe9383cSRichard Henderson 3967ebe9383cSRichard Henderson nullify_over(ctx); 3968c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 3969c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 3970c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 3971ebe9383cSRichard Henderson 3972c3bad4f8SRichard Henderson if (a->neg) { 3973c3bad4f8SRichard Henderson gen_helper_fmpynfadd_d(x, cpu_env, x, y, z); 3974ebe9383cSRichard Henderson } else { 3975c3bad4f8SRichard Henderson gen_helper_fmpyfadd_d(x, cpu_env, x, y, z); 3976ebe9383cSRichard Henderson } 3977ebe9383cSRichard Henderson 3978c3bad4f8SRichard Henderson tcg_temp_free_i64(y); 3979c3bad4f8SRichard Henderson tcg_temp_free_i64(z); 3980c3bad4f8SRichard Henderson save_frd(a->t, x); 3981c3bad4f8SRichard Henderson tcg_temp_free_i64(x); 398231234768SRichard Henderson return nullify_end(ctx); 3983ebe9383cSRichard Henderson } 3984ebe9383cSRichard Henderson 398531234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn) 398661766fe9SRichard Henderson { 3987*1ca74648SRichard Henderson if (!decode(ctx, insn)) { 398831234768SRichard Henderson gen_illegal(ctx); 398961766fe9SRichard Henderson } 3990*1ca74648SRichard Henderson } 399161766fe9SRichard Henderson 3992b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 399361766fe9SRichard Henderson { 399451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 3995f764718dSRichard Henderson int bound; 399661766fe9SRichard Henderson 399751b061fbSRichard Henderson ctx->cs = cs; 3998494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 39993d68ee7bSRichard Henderson 40003d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 40013d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 40023d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4003ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4004ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4005c301f34eSRichard Henderson #else 4006494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4007494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 40083d68ee7bSRichard Henderson 4009c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4010c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4011c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4012c301f34eSRichard Henderson int32_t diff = cs_base; 4013c301f34eSRichard Henderson 4014c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4015c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4016c301f34eSRichard Henderson #endif 401751b061fbSRichard Henderson ctx->iaoq_n = -1; 4018f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 401961766fe9SRichard Henderson 40203d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 40213d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4022b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 40233d68ee7bSRichard Henderson 402486f8d05fSRichard Henderson ctx->ntempr = 0; 402586f8d05fSRichard Henderson ctx->ntempl = 0; 402686f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 402786f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 402861766fe9SRichard Henderson } 402961766fe9SRichard Henderson 403051b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 403151b061fbSRichard Henderson { 403251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 403361766fe9SRichard Henderson 40343d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 403551b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 403651b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4037494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 403851b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 403951b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4040129e9cc3SRichard Henderson } 404151b061fbSRichard Henderson ctx->null_lab = NULL; 404261766fe9SRichard Henderson } 404361766fe9SRichard Henderson 404451b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 404551b061fbSRichard Henderson { 404651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 404751b061fbSRichard Henderson 404851b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 404951b061fbSRichard Henderson } 405051b061fbSRichard Henderson 405151b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 405251b061fbSRichard Henderson const CPUBreakpoint *bp) 405351b061fbSRichard Henderson { 405451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 405551b061fbSRichard Henderson 405631234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4057c301f34eSRichard Henderson ctx->base.pc_next += 4; 405851b061fbSRichard Henderson return true; 405951b061fbSRichard Henderson } 406051b061fbSRichard Henderson 406151b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 406251b061fbSRichard Henderson { 406351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 406451b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 406551b061fbSRichard Henderson DisasJumpType ret; 406651b061fbSRichard Henderson int i, n; 406751b061fbSRichard Henderson 406851b061fbSRichard Henderson /* Execute one insn. */ 4069ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4070c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 407131234768SRichard Henderson do_page_zero(ctx); 407231234768SRichard Henderson ret = ctx->base.is_jmp; 4073869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4074ba1d0b44SRichard Henderson } else 4075ba1d0b44SRichard Henderson #endif 4076ba1d0b44SRichard Henderson { 407761766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 407861766fe9SRichard Henderson the page permissions for execute. */ 4079c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 408061766fe9SRichard Henderson 408161766fe9SRichard Henderson /* Set up the IA queue for the next insn. 408261766fe9SRichard Henderson This will be overwritten by a branch. */ 408351b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 408451b061fbSRichard Henderson ctx->iaoq_n = -1; 408551b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4086eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 408761766fe9SRichard Henderson } else { 408851b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4089f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 409061766fe9SRichard Henderson } 409161766fe9SRichard Henderson 409251b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 409351b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4094869051eaSRichard Henderson ret = DISAS_NEXT; 4095129e9cc3SRichard Henderson } else { 40961a19da0dSRichard Henderson ctx->insn = insn; 409731234768SRichard Henderson translate_one(ctx, insn); 409831234768SRichard Henderson ret = ctx->base.is_jmp; 409951b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4100129e9cc3SRichard Henderson } 410161766fe9SRichard Henderson } 410261766fe9SRichard Henderson 410351b061fbSRichard Henderson /* Free any temporaries allocated. */ 410486f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 410586f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 410686f8d05fSRichard Henderson ctx->tempr[i] = NULL; 410761766fe9SRichard Henderson } 410886f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 410986f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 411086f8d05fSRichard Henderson ctx->templ[i] = NULL; 411186f8d05fSRichard Henderson } 411286f8d05fSRichard Henderson ctx->ntempr = 0; 411386f8d05fSRichard Henderson ctx->ntempl = 0; 411461766fe9SRichard Henderson 41153d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 41163d68ee7bSRichard Henderson a priority change within the instruction queue. */ 411751b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4118c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4119c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4120c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4121c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 412251b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 412351b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 412431234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4125129e9cc3SRichard Henderson } else { 412631234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 412761766fe9SRichard Henderson } 4128129e9cc3SRichard Henderson } 412951b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 413051b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4131c301f34eSRichard Henderson ctx->base.pc_next += 4; 413261766fe9SRichard Henderson 4133869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 413451b061fbSRichard Henderson return; 413561766fe9SRichard Henderson } 413651b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4137eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 413851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4139c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4140c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4141c301f34eSRichard Henderson #endif 414251b061fbSRichard Henderson nullify_save(ctx); 414351b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 414451b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4145eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 414661766fe9SRichard Henderson } 414761766fe9SRichard Henderson } 414861766fe9SRichard Henderson 414951b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 415051b061fbSRichard Henderson { 415151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4152e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 415351b061fbSRichard Henderson 4154e1b5a5edSRichard Henderson switch (is_jmp) { 4155869051eaSRichard Henderson case DISAS_NORETURN: 415661766fe9SRichard Henderson break; 415751b061fbSRichard Henderson case DISAS_TOO_MANY: 4158869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4159e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 416051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 416151b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 416251b061fbSRichard Henderson nullify_save(ctx); 416361766fe9SRichard Henderson /* FALLTHRU */ 4164869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 416551b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 416661766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4167e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 416807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 416961766fe9SRichard Henderson } else { 41707f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 417161766fe9SRichard Henderson } 417261766fe9SRichard Henderson break; 417361766fe9SRichard Henderson default: 417451b061fbSRichard Henderson g_assert_not_reached(); 417561766fe9SRichard Henderson } 417651b061fbSRichard Henderson } 417761766fe9SRichard Henderson 417851b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 417951b061fbSRichard Henderson { 4180c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 418161766fe9SRichard Henderson 4182ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4183ba1d0b44SRichard Henderson switch (pc) { 41847ad439dfSRichard Henderson case 0x00: 418551b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4186ba1d0b44SRichard Henderson return; 41877ad439dfSRichard Henderson case 0xb0: 418851b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4189ba1d0b44SRichard Henderson return; 41907ad439dfSRichard Henderson case 0xe0: 419151b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4192ba1d0b44SRichard Henderson return; 41937ad439dfSRichard Henderson case 0x100: 419451b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4195ba1d0b44SRichard Henderson return; 41967ad439dfSRichard Henderson } 4197ba1d0b44SRichard Henderson #endif 4198ba1d0b44SRichard Henderson 4199ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4200eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 420161766fe9SRichard Henderson } 420251b061fbSRichard Henderson 420351b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 420451b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 420551b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 420651b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 420751b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 420851b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 420951b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 421051b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 421151b061fbSRichard Henderson }; 421251b061fbSRichard Henderson 421351b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 421451b061fbSRichard Henderson 421551b061fbSRichard Henderson { 421651b061fbSRichard Henderson DisasContext ctx; 421751b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 421861766fe9SRichard Henderson } 421961766fe9SRichard Henderson 422061766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 422161766fe9SRichard Henderson target_ulong *data) 422261766fe9SRichard Henderson { 422361766fe9SRichard Henderson env->iaoq_f = data[0]; 422486f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 422561766fe9SRichard Henderson env->iaoq_b = data[1]; 422661766fe9SRichard Henderson } 422761766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 422861766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 422961766fe9SRichard Henderson that the instruction was not nullified. */ 423061766fe9SRichard Henderson env->psw_n = 0; 423161766fe9SRichard Henderson } 4232