xref: /openbmc/qemu/target/hppa/translate.c (revision 14776ab5a12972ea439c7fb2203a4c15a09094b4)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
961766fe9SRichard Henderson  * version 2 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2561766fe9SRichard Henderson #include "tcg-op.h"
2661766fe9SRichard Henderson #include "exec/cpu_ldst.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "trace-tcg.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
34eaa3783bSRichard Henderson    we need to redefine all of these.  */
35eaa3783bSRichard Henderson 
36eaa3783bSRichard Henderson #undef TCGv
37eaa3783bSRichard Henderson #undef tcg_temp_new
38eaa3783bSRichard Henderson #undef tcg_global_reg_new
39eaa3783bSRichard Henderson #undef tcg_global_mem_new
40eaa3783bSRichard Henderson #undef tcg_temp_local_new
41eaa3783bSRichard Henderson #undef tcg_temp_free
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i64
47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
49eaa3783bSRichard Henderson #else
50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
51eaa3783bSRichard Henderson #endif
52eaa3783bSRichard Henderson #else
53eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
54eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
55eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i32
56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
57eaa3783bSRichard Henderson #endif
58eaa3783bSRichard Henderson 
59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
60eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
61eaa3783bSRichard Henderson 
62eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
63eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i64
64eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
65eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i64
66eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i64
67eaa3783bSRichard Henderson 
68eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
69eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
76eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
77eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
78eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
79eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
80eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
81eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
82eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
83eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
84eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
86eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
87eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
88eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
89eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
90eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
91eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
92eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
93eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
94eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
95eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
96eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
97eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
98eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
99eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
104eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
105eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
106eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
107eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
108eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
109eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
110eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
127eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
129eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
130eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
131eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
132eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
144eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
146eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i64
147eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i64
148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
149eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_trunc_i64_ptr
155eaa3783bSRichard Henderson #else
156eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
157eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
158eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i32
159eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
160eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i32
161eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i32
162eaa3783bSRichard Henderson 
163eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
164eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
171eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
172eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
173eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
174eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
175eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
176eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
177eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
178eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
179eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
181eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
182eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
183eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
184eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
185eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
186eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
187eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
188eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
189eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
190eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
191eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
192eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
193eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
194eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
199eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
200eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
201eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
202eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
203eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
204eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
205eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
221eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
223eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
224eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
225eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
226eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
238eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
240eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i32
241eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i32
242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
243eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_ext_i32_ptr
249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
250eaa3783bSRichard Henderson 
25161766fe9SRichard Henderson typedef struct DisasCond {
25261766fe9SRichard Henderson     TCGCond c;
253eaa3783bSRichard Henderson     TCGv_reg a0, a1;
25461766fe9SRichard Henderson     bool a0_is_n;
25561766fe9SRichard Henderson     bool a1_is_0;
25661766fe9SRichard Henderson } DisasCond;
25761766fe9SRichard Henderson 
25861766fe9SRichard Henderson typedef struct DisasContext {
259d01a3625SRichard Henderson     DisasContextBase base;
26061766fe9SRichard Henderson     CPUState *cs;
26161766fe9SRichard Henderson 
262eaa3783bSRichard Henderson     target_ureg iaoq_f;
263eaa3783bSRichard Henderson     target_ureg iaoq_b;
264eaa3783bSRichard Henderson     target_ureg iaoq_n;
265eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
26661766fe9SRichard Henderson 
26786f8d05fSRichard Henderson     int ntempr, ntempl;
2685eecd37aSRichard Henderson     TCGv_reg tempr[8];
26986f8d05fSRichard Henderson     TCGv_tl  templ[4];
27061766fe9SRichard Henderson 
27161766fe9SRichard Henderson     DisasCond null_cond;
27261766fe9SRichard Henderson     TCGLabel *null_lab;
27361766fe9SRichard Henderson 
2741a19da0dSRichard Henderson     uint32_t insn;
275494737b7SRichard Henderson     uint32_t tb_flags;
2763d68ee7bSRichard Henderson     int mmu_idx;
2773d68ee7bSRichard Henderson     int privilege;
27861766fe9SRichard Henderson     bool psw_n_nonzero;
27961766fe9SRichard Henderson } DisasContext;
28061766fe9SRichard Henderson 
281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
282451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val)
283e36f27efSRichard Henderson {
284e36f27efSRichard Henderson     if (val & PSW_SM_E) {
285e36f27efSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
286e36f27efSRichard Henderson     }
287e36f27efSRichard Henderson     if (val & PSW_SM_W) {
288e36f27efSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
289e36f27efSRichard Henderson     }
290e36f27efSRichard Henderson     return val;
291e36f27efSRichard Henderson }
292e36f27efSRichard Henderson 
293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
294451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val)
295deee69a1SRichard Henderson {
296deee69a1SRichard Henderson     return ~val;
297deee69a1SRichard Henderson }
298deee69a1SRichard Henderson 
2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
3001cd012a5SRichard Henderson    we use for the final M.  */
301451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val)
3021cd012a5SRichard Henderson {
3031cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
3041cd012a5SRichard Henderson }
3051cd012a5SRichard Henderson 
306740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify.  */
307451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val)
308740038d7SRichard Henderson {
309740038d7SRichard Henderson     return val ? 1 : -1;
310740038d7SRichard Henderson }
311740038d7SRichard Henderson 
312451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val)
313740038d7SRichard Henderson {
314740038d7SRichard Henderson     return val ? -1 : 1;
315740038d7SRichard Henderson }
316740038d7SRichard Henderson 
317740038d7SRichard Henderson /* Used for branch targets and fp memory ops.  */
318451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val)
31901afb7beSRichard Henderson {
32001afb7beSRichard Henderson     return val << 2;
32101afb7beSRichard Henderson }
32201afb7beSRichard Henderson 
323740038d7SRichard Henderson /* Used for fp memory ops.  */
324451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val)
325740038d7SRichard Henderson {
326740038d7SRichard Henderson     return val << 3;
327740038d7SRichard Henderson }
328740038d7SRichard Henderson 
3290588e061SRichard Henderson /* Used for assemble_21.  */
330451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val)
3310588e061SRichard Henderson {
3320588e061SRichard Henderson     return val << 11;
3330588e061SRichard Henderson }
3340588e061SRichard Henderson 
33501afb7beSRichard Henderson 
33640f9f908SRichard Henderson /* Include the auto-generated decoder.  */
33740f9f908SRichard Henderson #include "decode.inc.c"
33840f9f908SRichard Henderson 
33961766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
34061766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
341869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
34261766fe9SRichard Henderson 
34361766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
34461766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
345869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
34661766fe9SRichard Henderson 
347e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
348e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
349e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
350c5d0aec2SRichard Henderson #define DISAS_EXIT                  DISAS_TARGET_3
351e1b5a5edSRichard Henderson 
35261766fe9SRichard Henderson /* global register indexes */
353eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
35433423472SRichard Henderson static TCGv_i64 cpu_sr[4];
355494737b7SRichard Henderson static TCGv_i64 cpu_srH;
356eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
357eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
358c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
359c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
360eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
364eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
36561766fe9SRichard Henderson 
36661766fe9SRichard Henderson #include "exec/gen-icount.h"
36761766fe9SRichard Henderson 
36861766fe9SRichard Henderson void hppa_translate_init(void)
36961766fe9SRichard Henderson {
37061766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
37161766fe9SRichard Henderson 
372eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
37361766fe9SRichard Henderson     static const GlobalVar vars[] = {
37435136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
37561766fe9SRichard Henderson         DEF_VAR(psw_n),
37661766fe9SRichard Henderson         DEF_VAR(psw_v),
37761766fe9SRichard Henderson         DEF_VAR(psw_cb),
37861766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
37961766fe9SRichard Henderson         DEF_VAR(iaoq_f),
38061766fe9SRichard Henderson         DEF_VAR(iaoq_b),
38161766fe9SRichard Henderson     };
38261766fe9SRichard Henderson 
38361766fe9SRichard Henderson #undef DEF_VAR
38461766fe9SRichard Henderson 
38561766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
38661766fe9SRichard Henderson     static const char gr_names[32][4] = {
38761766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
38861766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
38961766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
39061766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
39161766fe9SRichard Henderson     };
39233423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
393494737b7SRichard Henderson     static const char sr_names[5][4] = {
394494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
39533423472SRichard Henderson     };
39661766fe9SRichard Henderson 
39761766fe9SRichard Henderson     int i;
39861766fe9SRichard Henderson 
399f764718dSRichard Henderson     cpu_gr[0] = NULL;
40061766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
40161766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(cpu_env,
40261766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
40361766fe9SRichard Henderson                                        gr_names[i]);
40461766fe9SRichard Henderson     }
40533423472SRichard Henderson     for (i = 0; i < 4; i++) {
40633423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(cpu_env,
40733423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
40833423472SRichard Henderson                                            sr_names[i]);
40933423472SRichard Henderson     }
410494737b7SRichard Henderson     cpu_srH = tcg_global_mem_new_i64(cpu_env,
411494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
412494737b7SRichard Henderson                                      sr_names[4]);
41361766fe9SRichard Henderson 
41461766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
41561766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
41661766fe9SRichard Henderson         *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name);
41761766fe9SRichard Henderson     }
418c301f34eSRichard Henderson 
419c301f34eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(cpu_env,
420c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
421c301f34eSRichard Henderson                                         "iasq_f");
422c301f34eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(cpu_env,
423c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
424c301f34eSRichard Henderson                                         "iasq_b");
42561766fe9SRichard Henderson }
42661766fe9SRichard Henderson 
427129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
428129e9cc3SRichard Henderson {
429f764718dSRichard Henderson     return (DisasCond){
430f764718dSRichard Henderson         .c = TCG_COND_NEVER,
431f764718dSRichard Henderson         .a0 = NULL,
432f764718dSRichard Henderson         .a1 = NULL,
433f764718dSRichard Henderson     };
434129e9cc3SRichard Henderson }
435129e9cc3SRichard Henderson 
436df0232feSRichard Henderson static DisasCond cond_make_t(void)
437df0232feSRichard Henderson {
438df0232feSRichard Henderson     return (DisasCond){
439df0232feSRichard Henderson         .c = TCG_COND_ALWAYS,
440df0232feSRichard Henderson         .a0 = NULL,
441df0232feSRichard Henderson         .a1 = NULL,
442df0232feSRichard Henderson     };
443df0232feSRichard Henderson }
444df0232feSRichard Henderson 
445129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
446129e9cc3SRichard Henderson {
447f764718dSRichard Henderson     return (DisasCond){
448f764718dSRichard Henderson         .c = TCG_COND_NE,
449f764718dSRichard Henderson         .a0 = cpu_psw_n,
450f764718dSRichard Henderson         .a0_is_n = true,
451f764718dSRichard Henderson         .a1 = NULL,
452f764718dSRichard Henderson         .a1_is_0 = true
453f764718dSRichard Henderson     };
454129e9cc3SRichard Henderson }
455129e9cc3SRichard Henderson 
456b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0)
457b47a4a02SSven Schnelle {
458b47a4a02SSven Schnelle     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
459b47a4a02SSven Schnelle     return (DisasCond){
460b47a4a02SSven Schnelle         .c = c, .a0 = a0, .a1_is_0 = true
461b47a4a02SSven Schnelle     };
462b47a4a02SSven Schnelle }
463b47a4a02SSven Schnelle 
464eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
465129e9cc3SRichard Henderson {
466b47a4a02SSven Schnelle     TCGv_reg tmp = tcg_temp_new();
467b47a4a02SSven Schnelle     tcg_gen_mov_reg(tmp, a0);
468b47a4a02SSven Schnelle     return cond_make_0_tmp(c, tmp);
469129e9cc3SRichard Henderson }
470129e9cc3SRichard Henderson 
471eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
472129e9cc3SRichard Henderson {
473129e9cc3SRichard Henderson     DisasCond r = { .c = c };
474129e9cc3SRichard Henderson 
475129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
476129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
477eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
478129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
479eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
480129e9cc3SRichard Henderson 
481129e9cc3SRichard Henderson     return r;
482129e9cc3SRichard Henderson }
483129e9cc3SRichard Henderson 
484129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond)
485129e9cc3SRichard Henderson {
486129e9cc3SRichard Henderson     if (cond->a1_is_0) {
487129e9cc3SRichard Henderson         cond->a1_is_0 = false;
488eaa3783bSRichard Henderson         cond->a1 = tcg_const_reg(0);
489129e9cc3SRichard Henderson     }
490129e9cc3SRichard Henderson }
491129e9cc3SRichard Henderson 
492129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
493129e9cc3SRichard Henderson {
494129e9cc3SRichard Henderson     switch (cond->c) {
495129e9cc3SRichard Henderson     default:
496129e9cc3SRichard Henderson         if (!cond->a0_is_n) {
497129e9cc3SRichard Henderson             tcg_temp_free(cond->a0);
498129e9cc3SRichard Henderson         }
499129e9cc3SRichard Henderson         if (!cond->a1_is_0) {
500129e9cc3SRichard Henderson             tcg_temp_free(cond->a1);
501129e9cc3SRichard Henderson         }
502129e9cc3SRichard Henderson         cond->a0_is_n = false;
503129e9cc3SRichard Henderson         cond->a1_is_0 = false;
504f764718dSRichard Henderson         cond->a0 = NULL;
505f764718dSRichard Henderson         cond->a1 = NULL;
506129e9cc3SRichard Henderson         /* fallthru */
507129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
508129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
509129e9cc3SRichard Henderson         break;
510129e9cc3SRichard Henderson     case TCG_COND_NEVER:
511129e9cc3SRichard Henderson         break;
512129e9cc3SRichard Henderson     }
513129e9cc3SRichard Henderson }
514129e9cc3SRichard Henderson 
515eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx)
51661766fe9SRichard Henderson {
51786f8d05fSRichard Henderson     unsigned i = ctx->ntempr++;
51886f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->tempr));
51986f8d05fSRichard Henderson     return ctx->tempr[i] = tcg_temp_new();
52061766fe9SRichard Henderson }
52161766fe9SRichard Henderson 
52286f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
52386f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx)
52486f8d05fSRichard Henderson {
52586f8d05fSRichard Henderson     unsigned i = ctx->ntempl++;
52686f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->templ));
52786f8d05fSRichard Henderson     return ctx->templ[i] = tcg_temp_new_tl();
52886f8d05fSRichard Henderson }
52986f8d05fSRichard Henderson #endif
53086f8d05fSRichard Henderson 
531eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v)
53261766fe9SRichard Henderson {
533eaa3783bSRichard Henderson     TCGv_reg t = get_temp(ctx);
534eaa3783bSRichard Henderson     tcg_gen_movi_reg(t, v);
53561766fe9SRichard Henderson     return t;
53661766fe9SRichard Henderson }
53761766fe9SRichard Henderson 
538eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
53961766fe9SRichard Henderson {
54061766fe9SRichard Henderson     if (reg == 0) {
541eaa3783bSRichard Henderson         TCGv_reg t = get_temp(ctx);
542eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
54361766fe9SRichard Henderson         return t;
54461766fe9SRichard Henderson     } else {
54561766fe9SRichard Henderson         return cpu_gr[reg];
54661766fe9SRichard Henderson     }
54761766fe9SRichard Henderson }
54861766fe9SRichard Henderson 
549eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
55061766fe9SRichard Henderson {
551129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
55261766fe9SRichard Henderson         return get_temp(ctx);
55361766fe9SRichard Henderson     } else {
55461766fe9SRichard Henderson         return cpu_gr[reg];
55561766fe9SRichard Henderson     }
55661766fe9SRichard Henderson }
55761766fe9SRichard Henderson 
558eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
559129e9cc3SRichard Henderson {
560129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
561129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
562eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
563129e9cc3SRichard Henderson                            ctx->null_cond.a1, dest, t);
564129e9cc3SRichard Henderson     } else {
565eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
566129e9cc3SRichard Henderson     }
567129e9cc3SRichard Henderson }
568129e9cc3SRichard Henderson 
569eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
570129e9cc3SRichard Henderson {
571129e9cc3SRichard Henderson     if (reg != 0) {
572129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
573129e9cc3SRichard Henderson     }
574129e9cc3SRichard Henderson }
575129e9cc3SRichard Henderson 
57696d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN
57796d6407fSRichard Henderson # define HI_OFS  0
57896d6407fSRichard Henderson # define LO_OFS  4
57996d6407fSRichard Henderson #else
58096d6407fSRichard Henderson # define HI_OFS  4
58196d6407fSRichard Henderson # define LO_OFS  0
58296d6407fSRichard Henderson #endif
58396d6407fSRichard Henderson 
58496d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
58596d6407fSRichard Henderson {
58696d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
58796d6407fSRichard Henderson     tcg_gen_ld_i32(ret, cpu_env,
58896d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
58996d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
59096d6407fSRichard Henderson     return ret;
59196d6407fSRichard Henderson }
59296d6407fSRichard Henderson 
593ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
594ebe9383cSRichard Henderson {
595ebe9383cSRichard Henderson     if (rt == 0) {
596ebe9383cSRichard Henderson         return tcg_const_i32(0);
597ebe9383cSRichard Henderson     } else {
598ebe9383cSRichard Henderson         return load_frw_i32(rt);
599ebe9383cSRichard Henderson     }
600ebe9383cSRichard Henderson }
601ebe9383cSRichard Henderson 
602ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
603ebe9383cSRichard Henderson {
604ebe9383cSRichard Henderson     if (rt == 0) {
605ebe9383cSRichard Henderson         return tcg_const_i64(0);
606ebe9383cSRichard Henderson     } else {
607ebe9383cSRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
608ebe9383cSRichard Henderson         tcg_gen_ld32u_i64(ret, cpu_env,
609ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
610ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
611ebe9383cSRichard Henderson         return ret;
612ebe9383cSRichard Henderson     }
613ebe9383cSRichard Henderson }
614ebe9383cSRichard Henderson 
61596d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
61696d6407fSRichard Henderson {
61796d6407fSRichard Henderson     tcg_gen_st_i32(val, cpu_env,
61896d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
61996d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
62096d6407fSRichard Henderson }
62196d6407fSRichard Henderson 
62296d6407fSRichard Henderson #undef HI_OFS
62396d6407fSRichard Henderson #undef LO_OFS
62496d6407fSRichard Henderson 
62596d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
62696d6407fSRichard Henderson {
62796d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
62896d6407fSRichard Henderson     tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt]));
62996d6407fSRichard Henderson     return ret;
63096d6407fSRichard Henderson }
63196d6407fSRichard Henderson 
632ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
633ebe9383cSRichard Henderson {
634ebe9383cSRichard Henderson     if (rt == 0) {
635ebe9383cSRichard Henderson         return tcg_const_i64(0);
636ebe9383cSRichard Henderson     } else {
637ebe9383cSRichard Henderson         return load_frd(rt);
638ebe9383cSRichard Henderson     }
639ebe9383cSRichard Henderson }
640ebe9383cSRichard Henderson 
64196d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
64296d6407fSRichard Henderson {
64396d6407fSRichard Henderson     tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt]));
64496d6407fSRichard Henderson }
64596d6407fSRichard Henderson 
64633423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
64733423472SRichard Henderson {
64833423472SRichard Henderson #ifdef CONFIG_USER_ONLY
64933423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
65033423472SRichard Henderson #else
65133423472SRichard Henderson     if (reg < 4) {
65233423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
653494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
654494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
65533423472SRichard Henderson     } else {
65633423472SRichard Henderson         tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg]));
65733423472SRichard Henderson     }
65833423472SRichard Henderson #endif
65933423472SRichard Henderson }
66033423472SRichard Henderson 
661129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
662129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
663129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
664129e9cc3SRichard Henderson {
665129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
666129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
667129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
668129e9cc3SRichard Henderson 
669129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
670129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
671129e9cc3SRichard Henderson 
672129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
673129e9cc3SRichard Henderson         if (ctx->null_cond.a0_is_n) {
674129e9cc3SRichard Henderson             ctx->null_cond.a0_is_n = false;
675129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
676eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
677129e9cc3SRichard Henderson         }
678129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
679129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
680129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
681129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
682129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
683eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
684129e9cc3SRichard Henderson         }
685129e9cc3SRichard Henderson 
686eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
687129e9cc3SRichard Henderson                           ctx->null_cond.a1, ctx->null_lab);
688129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
689129e9cc3SRichard Henderson     }
690129e9cc3SRichard Henderson }
691129e9cc3SRichard Henderson 
692129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
693129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
694129e9cc3SRichard Henderson {
695129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
696129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
697eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
698129e9cc3SRichard Henderson         }
699129e9cc3SRichard Henderson         return;
700129e9cc3SRichard Henderson     }
701129e9cc3SRichard Henderson     if (!ctx->null_cond.a0_is_n) {
702129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
703eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
704129e9cc3SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1);
705129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
706129e9cc3SRichard Henderson     }
707129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
708129e9cc3SRichard Henderson }
709129e9cc3SRichard Henderson 
710129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
711129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
712129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
713129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
714129e9cc3SRichard Henderson {
715129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
716eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
717129e9cc3SRichard Henderson     }
718129e9cc3SRichard Henderson }
719129e9cc3SRichard Henderson 
720129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
72140f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
72240f9f908SRichard Henderson    it may be tail-called from a translate function.  */
72331234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
724129e9cc3SRichard Henderson {
725129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
72631234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
727129e9cc3SRichard Henderson 
728f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
729f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
730f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
731f49b3537SRichard Henderson 
732129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
733129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
734129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
735129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
73631234768SRichard Henderson         return true;
737129e9cc3SRichard Henderson     }
738129e9cc3SRichard Henderson     ctx->null_lab = NULL;
739129e9cc3SRichard Henderson 
740129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
741129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
742129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
743129e9cc3SRichard Henderson         gen_set_label(null_lab);
744129e9cc3SRichard Henderson     } else {
745129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
746129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
747129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
748129e9cc3SRichard Henderson            label we have the proper value in place.  */
749129e9cc3SRichard Henderson         nullify_save(ctx);
750129e9cc3SRichard Henderson         gen_set_label(null_lab);
751129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
752129e9cc3SRichard Henderson     }
753869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
75431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
755129e9cc3SRichard Henderson     }
75631234768SRichard Henderson     return true;
757129e9cc3SRichard Henderson }
758129e9cc3SRichard Henderson 
759eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
76061766fe9SRichard Henderson {
76161766fe9SRichard Henderson     if (unlikely(ival == -1)) {
762eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
76361766fe9SRichard Henderson     } else {
764eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
76561766fe9SRichard Henderson     }
76661766fe9SRichard Henderson }
76761766fe9SRichard Henderson 
768eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
76961766fe9SRichard Henderson {
77061766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
77161766fe9SRichard Henderson }
77261766fe9SRichard Henderson 
77361766fe9SRichard Henderson static void gen_excp_1(int exception)
77461766fe9SRichard Henderson {
77561766fe9SRichard Henderson     TCGv_i32 t = tcg_const_i32(exception);
77661766fe9SRichard Henderson     gen_helper_excp(cpu_env, t);
77761766fe9SRichard Henderson     tcg_temp_free_i32(t);
77861766fe9SRichard Henderson }
77961766fe9SRichard Henderson 
78031234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
78161766fe9SRichard Henderson {
78261766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
78361766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
784129e9cc3SRichard Henderson     nullify_save(ctx);
78561766fe9SRichard Henderson     gen_excp_1(exception);
78631234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
78761766fe9SRichard Henderson }
78861766fe9SRichard Henderson 
78931234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
7901a19da0dSRichard Henderson {
79131234768SRichard Henderson     TCGv_reg tmp;
79231234768SRichard Henderson 
79331234768SRichard Henderson     nullify_over(ctx);
79431234768SRichard Henderson     tmp = tcg_const_reg(ctx->insn);
7951a19da0dSRichard Henderson     tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR]));
7961a19da0dSRichard Henderson     tcg_temp_free(tmp);
79731234768SRichard Henderson     gen_excp(ctx, exc);
79831234768SRichard Henderson     return nullify_end(ctx);
7991a19da0dSRichard Henderson }
8001a19da0dSRichard Henderson 
80131234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
80261766fe9SRichard Henderson {
80331234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
80461766fe9SRichard Henderson }
80561766fe9SRichard Henderson 
80640f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
80740f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
80840f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
80940f9f908SRichard Henderson #else
810e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
811e1b5a5edSRichard Henderson     do {                                     \
812e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
81331234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
814e1b5a5edSRichard Henderson         }                                    \
815e1b5a5edSRichard Henderson     } while (0)
81640f9f908SRichard Henderson #endif
817e1b5a5edSRichard Henderson 
818eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
81961766fe9SRichard Henderson {
820f3b423ecSRichard Henderson     /* Suppress goto_tb for page crossing, IO, or single-steping.  */
821f3b423ecSRichard Henderson     return !(((ctx->base.pc_first ^ dest) & TARGET_PAGE_MASK)
822f3b423ecSRichard Henderson              || (tb_cflags(ctx->base.tb) & CF_LAST_IO)
823f3b423ecSRichard Henderson              || ctx->base.singlestep_enabled);
82461766fe9SRichard Henderson }
82561766fe9SRichard Henderson 
826129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
827129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
828129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
829129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
830129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
831129e9cc3SRichard Henderson {
832129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
833129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
834129e9cc3SRichard Henderson }
835129e9cc3SRichard Henderson 
83661766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
837eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
83861766fe9SRichard Henderson {
83961766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
84061766fe9SRichard Henderson         tcg_gen_goto_tb(which);
841eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
842eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
84307ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
84461766fe9SRichard Henderson     } else {
84561766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
84661766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
847d01a3625SRichard Henderson         if (ctx->base.singlestep_enabled) {
84861766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
84961766fe9SRichard Henderson         } else {
8507f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
85161766fe9SRichard Henderson         }
85261766fe9SRichard Henderson     }
85361766fe9SRichard Henderson }
85461766fe9SRichard Henderson 
855b47a4a02SSven Schnelle static bool cond_need_sv(int c)
856b47a4a02SSven Schnelle {
857b47a4a02SSven Schnelle     return c == 2 || c == 3 || c == 6;
858b47a4a02SSven Schnelle }
859b47a4a02SSven Schnelle 
860b47a4a02SSven Schnelle static bool cond_need_cb(int c)
861b47a4a02SSven Schnelle {
862b47a4a02SSven Schnelle     return c == 4 || c == 5;
863b47a4a02SSven Schnelle }
864b47a4a02SSven Schnelle 
865b47a4a02SSven Schnelle /*
866b47a4a02SSven Schnelle  * Compute conditional for arithmetic.  See Page 5-3, Table 5-1, of
867b47a4a02SSven Schnelle  * the Parisc 1.1 Architecture Reference Manual for details.
868b47a4a02SSven Schnelle  */
869b2167459SRichard Henderson 
870eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
871eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
872b2167459SRichard Henderson {
873b2167459SRichard Henderson     DisasCond cond;
874eaa3783bSRichard Henderson     TCGv_reg tmp;
875b2167459SRichard Henderson 
876b2167459SRichard Henderson     switch (cf >> 1) {
877b47a4a02SSven Schnelle     case 0: /* Never / TR    (0 / 1) */
878b2167459SRichard Henderson         cond = cond_make_f();
879b2167459SRichard Henderson         break;
880b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
881b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
882b2167459SRichard Henderson         break;
883b47a4a02SSven Schnelle     case 2: /* < / >=        (N ^ V / !(N ^ V) */
884b47a4a02SSven Schnelle         tmp = tcg_temp_new();
885b47a4a02SSven Schnelle         tcg_gen_xor_reg(tmp, res, sv);
886b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_LT, tmp);
887b2167459SRichard Henderson         break;
888b47a4a02SSven Schnelle     case 3: /* <= / >        (N ^ V) | Z / !((N ^ V) | Z) */
889b47a4a02SSven Schnelle         /*
890b47a4a02SSven Schnelle          * Simplify:
891b47a4a02SSven Schnelle          *   (N ^ V) | Z
892b47a4a02SSven Schnelle          *   ((res < 0) ^ (sv < 0)) | !res
893b47a4a02SSven Schnelle          *   ((res ^ sv) < 0) | !res
894b47a4a02SSven Schnelle          *   (~(res ^ sv) >= 0) | !res
895b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31) | !res
896b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31 & res)
897b47a4a02SSven Schnelle          */
898b47a4a02SSven Schnelle         tmp = tcg_temp_new();
899b47a4a02SSven Schnelle         tcg_gen_eqv_reg(tmp, res, sv);
900b47a4a02SSven Schnelle         tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
901b47a4a02SSven Schnelle         tcg_gen_and_reg(tmp, tmp, res);
902b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
903b2167459SRichard Henderson         break;
904b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
905b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
906b2167459SRichard Henderson         break;
907b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
908b2167459SRichard Henderson         tmp = tcg_temp_new();
909eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
910eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
911b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
912b2167459SRichard Henderson         break;
913b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
914b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
915b2167459SRichard Henderson         break;
916b2167459SRichard Henderson     case 7: /* OD / EV */
917b2167459SRichard Henderson         tmp = tcg_temp_new();
918eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
919b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_NE, tmp);
920b2167459SRichard Henderson         break;
921b2167459SRichard Henderson     default:
922b2167459SRichard Henderson         g_assert_not_reached();
923b2167459SRichard Henderson     }
924b2167459SRichard Henderson     if (cf & 1) {
925b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
926b2167459SRichard Henderson     }
927b2167459SRichard Henderson 
928b2167459SRichard Henderson     return cond;
929b2167459SRichard Henderson }
930b2167459SRichard Henderson 
931b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
932b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
933b2167459SRichard Henderson    deleted as unused.  */
934b2167459SRichard Henderson 
935eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
936eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
937b2167459SRichard Henderson {
938b2167459SRichard Henderson     DisasCond cond;
939b2167459SRichard Henderson 
940b2167459SRichard Henderson     switch (cf >> 1) {
941b2167459SRichard Henderson     case 1: /* = / <> */
942b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
943b2167459SRichard Henderson         break;
944b2167459SRichard Henderson     case 2: /* < / >= */
945b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
946b2167459SRichard Henderson         break;
947b2167459SRichard Henderson     case 3: /* <= / > */
948b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
949b2167459SRichard Henderson         break;
950b2167459SRichard Henderson     case 4: /* << / >>= */
951b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
952b2167459SRichard Henderson         break;
953b2167459SRichard Henderson     case 5: /* <<= / >> */
954b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
955b2167459SRichard Henderson         break;
956b2167459SRichard Henderson     default:
957b47a4a02SSven Schnelle         return do_cond(cf, res, NULL, sv);
958b2167459SRichard Henderson     }
959b2167459SRichard Henderson     if (cf & 1) {
960b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
961b2167459SRichard Henderson     }
962b2167459SRichard Henderson 
963b2167459SRichard Henderson     return cond;
964b2167459SRichard Henderson }
965b2167459SRichard Henderson 
966df0232feSRichard Henderson /*
967df0232feSRichard Henderson  * Similar, but for logicals, where the carry and overflow bits are not
968df0232feSRichard Henderson  * computed, and use of them is undefined.
969df0232feSRichard Henderson  *
970df0232feSRichard Henderson  * Undefined or not, hardware does not trap.  It seems reasonable to
971df0232feSRichard Henderson  * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's
972df0232feSRichard Henderson  * how cases c={2,3} are treated.
973df0232feSRichard Henderson  */
974b2167459SRichard Henderson 
975eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
976b2167459SRichard Henderson {
977df0232feSRichard Henderson     switch (cf) {
978df0232feSRichard Henderson     case 0:  /* never */
979df0232feSRichard Henderson     case 9:  /* undef, C */
980df0232feSRichard Henderson     case 11: /* undef, C & !Z */
981df0232feSRichard Henderson     case 12: /* undef, V */
982df0232feSRichard Henderson         return cond_make_f();
983df0232feSRichard Henderson 
984df0232feSRichard Henderson     case 1:  /* true */
985df0232feSRichard Henderson     case 8:  /* undef, !C */
986df0232feSRichard Henderson     case 10: /* undef, !C | Z */
987df0232feSRichard Henderson     case 13: /* undef, !V */
988df0232feSRichard Henderson         return cond_make_t();
989df0232feSRichard Henderson 
990df0232feSRichard Henderson     case 2:  /* == */
991df0232feSRichard Henderson         return cond_make_0(TCG_COND_EQ, res);
992df0232feSRichard Henderson     case 3:  /* <> */
993df0232feSRichard Henderson         return cond_make_0(TCG_COND_NE, res);
994df0232feSRichard Henderson     case 4:  /* < */
995df0232feSRichard Henderson         return cond_make_0(TCG_COND_LT, res);
996df0232feSRichard Henderson     case 5:  /* >= */
997df0232feSRichard Henderson         return cond_make_0(TCG_COND_GE, res);
998df0232feSRichard Henderson     case 6:  /* <= */
999df0232feSRichard Henderson         return cond_make_0(TCG_COND_LE, res);
1000df0232feSRichard Henderson     case 7:  /* > */
1001df0232feSRichard Henderson         return cond_make_0(TCG_COND_GT, res);
1002df0232feSRichard Henderson 
1003df0232feSRichard Henderson     case 14: /* OD */
1004df0232feSRichard Henderson     case 15: /* EV */
1005df0232feSRichard Henderson         return do_cond(cf, res, NULL, NULL);
1006df0232feSRichard Henderson 
1007df0232feSRichard Henderson     default:
1008df0232feSRichard Henderson         g_assert_not_reached();
1009b2167459SRichard Henderson     }
1010b2167459SRichard Henderson }
1011b2167459SRichard Henderson 
101298cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
101398cd9ca7SRichard Henderson 
1014eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
101598cd9ca7SRichard Henderson {
101698cd9ca7SRichard Henderson     unsigned c, f;
101798cd9ca7SRichard Henderson 
101898cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
101998cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
102098cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
102198cd9ca7SRichard Henderson     c = orig & 3;
102298cd9ca7SRichard Henderson     if (c == 3) {
102398cd9ca7SRichard Henderson         c = 7;
102498cd9ca7SRichard Henderson     }
102598cd9ca7SRichard Henderson     f = (orig & 4) / 4;
102698cd9ca7SRichard Henderson 
102798cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
102898cd9ca7SRichard Henderson }
102998cd9ca7SRichard Henderson 
1030b2167459SRichard Henderson /* Similar, but for unit conditions.  */
1031b2167459SRichard Henderson 
1032eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
1033eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
1034b2167459SRichard Henderson {
1035b2167459SRichard Henderson     DisasCond cond;
1036eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1037b2167459SRichard Henderson 
1038b2167459SRichard Henderson     if (cf & 8) {
1039b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1040b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1041b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1042b2167459SRichard Henderson          */
1043b2167459SRichard Henderson         cb = tcg_temp_new();
1044b2167459SRichard Henderson         tmp = tcg_temp_new();
1045eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1046eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1047eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1048eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1049b2167459SRichard Henderson         tcg_temp_free(tmp);
1050b2167459SRichard Henderson     }
1051b2167459SRichard Henderson 
1052b2167459SRichard Henderson     switch (cf >> 1) {
1053b2167459SRichard Henderson     case 0: /* never / TR */
1054b2167459SRichard Henderson     case 1: /* undefined */
1055b2167459SRichard Henderson     case 5: /* undefined */
1056b2167459SRichard Henderson         cond = cond_make_f();
1057b2167459SRichard Henderson         break;
1058b2167459SRichard Henderson 
1059b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1060b2167459SRichard Henderson         /* See hasless(v,1) from
1061b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1062b2167459SRichard Henderson          */
1063b2167459SRichard Henderson         tmp = tcg_temp_new();
1064eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1065eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1066eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1067b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1068b2167459SRichard Henderson         tcg_temp_free(tmp);
1069b2167459SRichard Henderson         break;
1070b2167459SRichard Henderson 
1071b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1072b2167459SRichard Henderson         tmp = tcg_temp_new();
1073eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1074eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1075eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1076b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1077b2167459SRichard Henderson         tcg_temp_free(tmp);
1078b2167459SRichard Henderson         break;
1079b2167459SRichard Henderson 
1080b2167459SRichard Henderson     case 4: /* SDC / NDC */
1081eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1082b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1083b2167459SRichard Henderson         break;
1084b2167459SRichard Henderson 
1085b2167459SRichard Henderson     case 6: /* SBC / NBC */
1086eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1087b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1088b2167459SRichard Henderson         break;
1089b2167459SRichard Henderson 
1090b2167459SRichard Henderson     case 7: /* SHC / NHC */
1091eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1092b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1093b2167459SRichard Henderson         break;
1094b2167459SRichard Henderson 
1095b2167459SRichard Henderson     default:
1096b2167459SRichard Henderson         g_assert_not_reached();
1097b2167459SRichard Henderson     }
1098b2167459SRichard Henderson     if (cf & 8) {
1099b2167459SRichard Henderson         tcg_temp_free(cb);
1100b2167459SRichard Henderson     }
1101b2167459SRichard Henderson     if (cf & 1) {
1102b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1103b2167459SRichard Henderson     }
1104b2167459SRichard Henderson 
1105b2167459SRichard Henderson     return cond;
1106b2167459SRichard Henderson }
1107b2167459SRichard Henderson 
1108b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1109eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1110eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1111b2167459SRichard Henderson {
1112eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1113eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1114b2167459SRichard Henderson 
1115eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1116eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1117eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1118b2167459SRichard Henderson     tcg_temp_free(tmp);
1119b2167459SRichard Henderson 
1120b2167459SRichard Henderson     return sv;
1121b2167459SRichard Henderson }
1122b2167459SRichard Henderson 
1123b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1124eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1125eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1126b2167459SRichard Henderson {
1127eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1128eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1129b2167459SRichard Henderson 
1130eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1131eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1132eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1133b2167459SRichard Henderson     tcg_temp_free(tmp);
1134b2167459SRichard Henderson 
1135b2167459SRichard Henderson     return sv;
1136b2167459SRichard Henderson }
1137b2167459SRichard Henderson 
113831234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1139eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned shift, bool is_l,
1140eaa3783bSRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1141b2167459SRichard Henderson {
1142eaa3783bSRichard Henderson     TCGv_reg dest, cb, cb_msb, sv, tmp;
1143b2167459SRichard Henderson     unsigned c = cf >> 1;
1144b2167459SRichard Henderson     DisasCond cond;
1145b2167459SRichard Henderson 
1146b2167459SRichard Henderson     dest = tcg_temp_new();
1147f764718dSRichard Henderson     cb = NULL;
1148f764718dSRichard Henderson     cb_msb = NULL;
1149b2167459SRichard Henderson 
1150b2167459SRichard Henderson     if (shift) {
1151b2167459SRichard Henderson         tmp = get_temp(ctx);
1152eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1153b2167459SRichard Henderson         in1 = tmp;
1154b2167459SRichard Henderson     }
1155b2167459SRichard Henderson 
1156b47a4a02SSven Schnelle     if (!is_l || cond_need_cb(c)) {
1157eaa3783bSRichard Henderson         TCGv_reg zero = tcg_const_reg(0);
1158b2167459SRichard Henderson         cb_msb = get_temp(ctx);
1159eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1160b2167459SRichard Henderson         if (is_c) {
1161eaa3783bSRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero);
1162b2167459SRichard Henderson         }
1163b2167459SRichard Henderson         tcg_temp_free(zero);
1164b2167459SRichard Henderson         if (!is_l) {
1165b2167459SRichard Henderson             cb = get_temp(ctx);
1166eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, in1, in2);
1167eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, cb, dest);
1168b2167459SRichard Henderson         }
1169b2167459SRichard Henderson     } else {
1170eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1171b2167459SRichard Henderson         if (is_c) {
1172eaa3783bSRichard Henderson             tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb);
1173b2167459SRichard Henderson         }
1174b2167459SRichard Henderson     }
1175b2167459SRichard Henderson 
1176b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1177f764718dSRichard Henderson     sv = NULL;
1178b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1179b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1180b2167459SRichard Henderson         if (is_tsv) {
1181b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1182b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1183b2167459SRichard Henderson         }
1184b2167459SRichard Henderson     }
1185b2167459SRichard Henderson 
1186b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1187b2167459SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
1188b2167459SRichard Henderson     if (is_tc) {
1189b2167459SRichard Henderson         cond_prep(&cond);
1190b2167459SRichard Henderson         tmp = tcg_temp_new();
1191eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1192b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1193b2167459SRichard Henderson         tcg_temp_free(tmp);
1194b2167459SRichard Henderson     }
1195b2167459SRichard Henderson 
1196b2167459SRichard Henderson     /* Write back the result.  */
1197b2167459SRichard Henderson     if (!is_l) {
1198b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1199b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1200b2167459SRichard Henderson     }
1201b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1202b2167459SRichard Henderson     tcg_temp_free(dest);
1203b2167459SRichard Henderson 
1204b2167459SRichard Henderson     /* Install the new nullification.  */
1205b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1206b2167459SRichard Henderson     ctx->null_cond = cond;
1207b2167459SRichard Henderson }
1208b2167459SRichard Henderson 
12090c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a,
12100c982a28SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
12110c982a28SRichard Henderson {
12120c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
12130c982a28SRichard Henderson 
12140c982a28SRichard Henderson     if (a->cf) {
12150c982a28SRichard Henderson         nullify_over(ctx);
12160c982a28SRichard Henderson     }
12170c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12180c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
12190c982a28SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf);
12200c982a28SRichard Henderson     return nullify_end(ctx);
12210c982a28SRichard Henderson }
12220c982a28SRichard Henderson 
12230588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a,
12240588e061SRichard Henderson                        bool is_tsv, bool is_tc)
12250588e061SRichard Henderson {
12260588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
12270588e061SRichard Henderson 
12280588e061SRichard Henderson     if (a->cf) {
12290588e061SRichard Henderson         nullify_over(ctx);
12300588e061SRichard Henderson     }
12310588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
12320588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
12330588e061SRichard Henderson     do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf);
12340588e061SRichard Henderson     return nullify_end(ctx);
12350588e061SRichard Henderson }
12360588e061SRichard Henderson 
123731234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1238eaa3783bSRichard Henderson                    TCGv_reg in2, bool is_tsv, bool is_b,
1239eaa3783bSRichard Henderson                    bool is_tc, unsigned cf)
1240b2167459SRichard Henderson {
1241eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1242b2167459SRichard Henderson     unsigned c = cf >> 1;
1243b2167459SRichard Henderson     DisasCond cond;
1244b2167459SRichard Henderson 
1245b2167459SRichard Henderson     dest = tcg_temp_new();
1246b2167459SRichard Henderson     cb = tcg_temp_new();
1247b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1248b2167459SRichard Henderson 
1249eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
1250b2167459SRichard Henderson     if (is_b) {
1251b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1252eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1253eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero);
1254eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1255eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1256eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1257b2167459SRichard Henderson     } else {
1258b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1259b2167459SRichard Henderson            operations by seeding the high word with 1 and subtracting.  */
1260eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 1);
1261eaa3783bSRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero);
1262eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1263eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1264b2167459SRichard Henderson     }
1265b2167459SRichard Henderson     tcg_temp_free(zero);
1266b2167459SRichard Henderson 
1267b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1268f764718dSRichard Henderson     sv = NULL;
1269b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1270b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1271b2167459SRichard Henderson         if (is_tsv) {
1272b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1273b2167459SRichard Henderson         }
1274b2167459SRichard Henderson     }
1275b2167459SRichard Henderson 
1276b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1277b2167459SRichard Henderson     if (!is_b) {
1278b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1279b2167459SRichard Henderson     } else {
1280b2167459SRichard Henderson         cond = do_cond(cf, dest, cb_msb, sv);
1281b2167459SRichard Henderson     }
1282b2167459SRichard Henderson 
1283b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1284b2167459SRichard Henderson     if (is_tc) {
1285b2167459SRichard Henderson         cond_prep(&cond);
1286b2167459SRichard Henderson         tmp = tcg_temp_new();
1287eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1288b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1289b2167459SRichard Henderson         tcg_temp_free(tmp);
1290b2167459SRichard Henderson     }
1291b2167459SRichard Henderson 
1292b2167459SRichard Henderson     /* Write back the result.  */
1293b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1294b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1295b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1296b2167459SRichard Henderson     tcg_temp_free(dest);
1297b2167459SRichard Henderson 
1298b2167459SRichard Henderson     /* Install the new nullification.  */
1299b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1300b2167459SRichard Henderson     ctx->null_cond = cond;
1301b2167459SRichard Henderson }
1302b2167459SRichard Henderson 
13030c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a,
13040c982a28SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
13050c982a28SRichard Henderson {
13060c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
13070c982a28SRichard Henderson 
13080c982a28SRichard Henderson     if (a->cf) {
13090c982a28SRichard Henderson         nullify_over(ctx);
13100c982a28SRichard Henderson     }
13110c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13120c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13130c982a28SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf);
13140c982a28SRichard Henderson     return nullify_end(ctx);
13150c982a28SRichard Henderson }
13160c982a28SRichard Henderson 
13170588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv)
13180588e061SRichard Henderson {
13190588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
13200588e061SRichard Henderson 
13210588e061SRichard Henderson     if (a->cf) {
13220588e061SRichard Henderson         nullify_over(ctx);
13230588e061SRichard Henderson     }
13240588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
13250588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
13260588e061SRichard Henderson     do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf);
13270588e061SRichard Henderson     return nullify_end(ctx);
13280588e061SRichard Henderson }
13290588e061SRichard Henderson 
133031234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1331eaa3783bSRichard Henderson                       TCGv_reg in2, unsigned cf)
1332b2167459SRichard Henderson {
1333eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1334b2167459SRichard Henderson     DisasCond cond;
1335b2167459SRichard Henderson 
1336b2167459SRichard Henderson     dest = tcg_temp_new();
1337eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1338b2167459SRichard Henderson 
1339b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1340f764718dSRichard Henderson     sv = NULL;
1341b47a4a02SSven Schnelle     if (cond_need_sv(cf >> 1)) {
1342b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1343b2167459SRichard Henderson     }
1344b2167459SRichard Henderson 
1345b2167459SRichard Henderson     /* Form the condition for the compare.  */
1346b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1347b2167459SRichard Henderson 
1348b2167459SRichard Henderson     /* Clear.  */
1349eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1350b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1351b2167459SRichard Henderson     tcg_temp_free(dest);
1352b2167459SRichard Henderson 
1353b2167459SRichard Henderson     /* Install the new nullification.  */
1354b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1355b2167459SRichard Henderson     ctx->null_cond = cond;
1356b2167459SRichard Henderson }
1357b2167459SRichard Henderson 
135831234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1359eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned cf,
1360eaa3783bSRichard Henderson                    void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1361b2167459SRichard Henderson {
1362eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1363b2167459SRichard Henderson 
1364b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1365b2167459SRichard Henderson     fn(dest, in1, in2);
1366b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1367b2167459SRichard Henderson 
1368b2167459SRichard Henderson     /* Install the new nullification.  */
1369b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1370b2167459SRichard Henderson     if (cf) {
1371b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1372b2167459SRichard Henderson     }
1373b2167459SRichard Henderson }
1374b2167459SRichard Henderson 
13750c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a,
13760c982a28SRichard Henderson                        void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
13770c982a28SRichard Henderson {
13780c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
13790c982a28SRichard Henderson 
13800c982a28SRichard Henderson     if (a->cf) {
13810c982a28SRichard Henderson         nullify_over(ctx);
13820c982a28SRichard Henderson     }
13830c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13840c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13850c982a28SRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn);
13860c982a28SRichard Henderson     return nullify_end(ctx);
13870c982a28SRichard Henderson }
13880c982a28SRichard Henderson 
138931234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1390eaa3783bSRichard Henderson                     TCGv_reg in2, unsigned cf, bool is_tc,
1391eaa3783bSRichard Henderson                     void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1392b2167459SRichard Henderson {
1393eaa3783bSRichard Henderson     TCGv_reg dest;
1394b2167459SRichard Henderson     DisasCond cond;
1395b2167459SRichard Henderson 
1396b2167459SRichard Henderson     if (cf == 0) {
1397b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1398b2167459SRichard Henderson         fn(dest, in1, in2);
1399b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1400b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1401b2167459SRichard Henderson     } else {
1402b2167459SRichard Henderson         dest = tcg_temp_new();
1403b2167459SRichard Henderson         fn(dest, in1, in2);
1404b2167459SRichard Henderson 
1405b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1406b2167459SRichard Henderson 
1407b2167459SRichard Henderson         if (is_tc) {
1408eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1409b2167459SRichard Henderson             cond_prep(&cond);
1410eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1411b2167459SRichard Henderson             gen_helper_tcond(cpu_env, tmp);
1412b2167459SRichard Henderson             tcg_temp_free(tmp);
1413b2167459SRichard Henderson         }
1414b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1415b2167459SRichard Henderson 
1416b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1417b2167459SRichard Henderson         ctx->null_cond = cond;
1418b2167459SRichard Henderson     }
1419b2167459SRichard Henderson }
1420b2167459SRichard Henderson 
142186f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
14228d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
14238d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
14248d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
14258d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
142686f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
142786f8d05fSRichard Henderson {
142886f8d05fSRichard Henderson     TCGv_ptr ptr;
142986f8d05fSRichard Henderson     TCGv_reg tmp;
143086f8d05fSRichard Henderson     TCGv_i64 spc;
143186f8d05fSRichard Henderson 
143286f8d05fSRichard Henderson     if (sp != 0) {
14338d6ae7fbSRichard Henderson         if (sp < 0) {
14348d6ae7fbSRichard Henderson             sp = ~sp;
14358d6ae7fbSRichard Henderson         }
14368d6ae7fbSRichard Henderson         spc = get_temp_tl(ctx);
14378d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
14388d6ae7fbSRichard Henderson         return spc;
143986f8d05fSRichard Henderson     }
1440494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1441494737b7SRichard Henderson         return cpu_srH;
1442494737b7SRichard Henderson     }
144386f8d05fSRichard Henderson 
144486f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
144586f8d05fSRichard Henderson     tmp = tcg_temp_new();
144686f8d05fSRichard Henderson     spc = get_temp_tl(ctx);
144786f8d05fSRichard Henderson 
144886f8d05fSRichard Henderson     tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5);
144986f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
145086f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
145186f8d05fSRichard Henderson     tcg_temp_free(tmp);
145286f8d05fSRichard Henderson 
145386f8d05fSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, cpu_env);
145486f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
145586f8d05fSRichard Henderson     tcg_temp_free_ptr(ptr);
145686f8d05fSRichard Henderson 
145786f8d05fSRichard Henderson     return spc;
145886f8d05fSRichard Henderson }
145986f8d05fSRichard Henderson #endif
146086f8d05fSRichard Henderson 
146186f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
146286f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
146386f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
146486f8d05fSRichard Henderson {
146586f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
146686f8d05fSRichard Henderson     TCGv_reg ofs;
146786f8d05fSRichard Henderson 
146886f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
146986f8d05fSRichard Henderson     if (rx) {
147086f8d05fSRichard Henderson         ofs = get_temp(ctx);
147186f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
147286f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
147386f8d05fSRichard Henderson     } else if (disp || modify) {
147486f8d05fSRichard Henderson         ofs = get_temp(ctx);
147586f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
147686f8d05fSRichard Henderson     } else {
147786f8d05fSRichard Henderson         ofs = base;
147886f8d05fSRichard Henderson     }
147986f8d05fSRichard Henderson 
148086f8d05fSRichard Henderson     *pofs = ofs;
148186f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY
148286f8d05fSRichard Henderson     *pgva = (modify <= 0 ? ofs : base);
148386f8d05fSRichard Henderson #else
148486f8d05fSRichard Henderson     TCGv_tl addr = get_temp_tl(ctx);
148586f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
1486494737b7SRichard Henderson     if (ctx->tb_flags & PSW_W) {
148786f8d05fSRichard Henderson         tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull);
148886f8d05fSRichard Henderson     }
148986f8d05fSRichard Henderson     if (!is_phys) {
149086f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
149186f8d05fSRichard Henderson     }
149286f8d05fSRichard Henderson     *pgva = addr;
149386f8d05fSRichard Henderson #endif
149486f8d05fSRichard Henderson }
149586f8d05fSRichard Henderson 
149696d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
149796d6407fSRichard Henderson  * < 0 for pre-modify,
149896d6407fSRichard Henderson  * > 0 for post-modify,
149996d6407fSRichard Henderson  * = 0 for no base register update.
150096d6407fSRichard Henderson  */
150196d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1502eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
1503*14776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
150496d6407fSRichard Henderson {
150586f8d05fSRichard Henderson     TCGv_reg ofs;
150686f8d05fSRichard Henderson     TCGv_tl addr;
150796d6407fSRichard Henderson 
150896d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
150996d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
151096d6407fSRichard Henderson 
151186f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
151286f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
151386f8d05fSRichard Henderson     tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop);
151486f8d05fSRichard Henderson     if (modify) {
151586f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
151696d6407fSRichard Henderson     }
151796d6407fSRichard Henderson }
151896d6407fSRichard Henderson 
151996d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1520eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
1521*14776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
152296d6407fSRichard Henderson {
152386f8d05fSRichard Henderson     TCGv_reg ofs;
152486f8d05fSRichard Henderson     TCGv_tl addr;
152596d6407fSRichard Henderson 
152696d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
152796d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
152896d6407fSRichard Henderson 
152986f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
153086f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
15313d68ee7bSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop);
153286f8d05fSRichard Henderson     if (modify) {
153386f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
153496d6407fSRichard Henderson     }
153596d6407fSRichard Henderson }
153696d6407fSRichard Henderson 
153796d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1538eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
1539*14776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
154096d6407fSRichard Henderson {
154186f8d05fSRichard Henderson     TCGv_reg ofs;
154286f8d05fSRichard Henderson     TCGv_tl addr;
154396d6407fSRichard Henderson 
154496d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
154596d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
154696d6407fSRichard Henderson 
154786f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
154886f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
154986f8d05fSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop);
155086f8d05fSRichard Henderson     if (modify) {
155186f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
155296d6407fSRichard Henderson     }
155396d6407fSRichard Henderson }
155496d6407fSRichard Henderson 
155596d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1556eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
1557*14776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
155896d6407fSRichard Henderson {
155986f8d05fSRichard Henderson     TCGv_reg ofs;
156086f8d05fSRichard Henderson     TCGv_tl addr;
156196d6407fSRichard Henderson 
156296d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
156396d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
156496d6407fSRichard Henderson 
156586f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
156686f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
156786f8d05fSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop);
156886f8d05fSRichard Henderson     if (modify) {
156986f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
157096d6407fSRichard Henderson     }
157196d6407fSRichard Henderson }
157296d6407fSRichard Henderson 
1573eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1574eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1575eaa3783bSRichard Henderson #define do_store_reg  do_store_64
157696d6407fSRichard Henderson #else
1577eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1578eaa3783bSRichard Henderson #define do_store_reg  do_store_32
157996d6407fSRichard Henderson #endif
158096d6407fSRichard Henderson 
15811cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1582eaa3783bSRichard Henderson                     unsigned rx, int scale, target_sreg disp,
1583*14776ab5STony Nguyen                     unsigned sp, int modify, MemOp mop)
158496d6407fSRichard Henderson {
1585eaa3783bSRichard Henderson     TCGv_reg dest;
158696d6407fSRichard Henderson 
158796d6407fSRichard Henderson     nullify_over(ctx);
158896d6407fSRichard Henderson 
158996d6407fSRichard Henderson     if (modify == 0) {
159096d6407fSRichard Henderson         /* No base register update.  */
159196d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
159296d6407fSRichard Henderson     } else {
159396d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
159496d6407fSRichard Henderson         dest = get_temp(ctx);
159596d6407fSRichard Henderson     }
159686f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
159796d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
159896d6407fSRichard Henderson 
15991cd012a5SRichard Henderson     return nullify_end(ctx);
160096d6407fSRichard Henderson }
160196d6407fSRichard Henderson 
1602740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1603eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
160486f8d05fSRichard Henderson                       unsigned sp, int modify)
160596d6407fSRichard Henderson {
160696d6407fSRichard Henderson     TCGv_i32 tmp;
160796d6407fSRichard Henderson 
160896d6407fSRichard Henderson     nullify_over(ctx);
160996d6407fSRichard Henderson 
161096d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
161186f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
161296d6407fSRichard Henderson     save_frw_i32(rt, tmp);
161396d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
161496d6407fSRichard Henderson 
161596d6407fSRichard Henderson     if (rt == 0) {
161696d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
161796d6407fSRichard Henderson     }
161896d6407fSRichard Henderson 
1619740038d7SRichard Henderson     return nullify_end(ctx);
162096d6407fSRichard Henderson }
162196d6407fSRichard Henderson 
1622740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a)
1623740038d7SRichard Henderson {
1624740038d7SRichard Henderson     return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1625740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1626740038d7SRichard Henderson }
1627740038d7SRichard Henderson 
1628740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1629eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
163086f8d05fSRichard Henderson                       unsigned sp, int modify)
163196d6407fSRichard Henderson {
163296d6407fSRichard Henderson     TCGv_i64 tmp;
163396d6407fSRichard Henderson 
163496d6407fSRichard Henderson     nullify_over(ctx);
163596d6407fSRichard Henderson 
163696d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
163786f8d05fSRichard Henderson     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
163896d6407fSRichard Henderson     save_frd(rt, tmp);
163996d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
164096d6407fSRichard Henderson 
164196d6407fSRichard Henderson     if (rt == 0) {
164296d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
164396d6407fSRichard Henderson     }
164496d6407fSRichard Henderson 
1645740038d7SRichard Henderson     return nullify_end(ctx);
1646740038d7SRichard Henderson }
1647740038d7SRichard Henderson 
1648740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a)
1649740038d7SRichard Henderson {
1650740038d7SRichard Henderson     return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1651740038d7SRichard Henderson                      a->disp, a->sp, a->m);
165296d6407fSRichard Henderson }
165396d6407fSRichard Henderson 
16541cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
165586f8d05fSRichard Henderson                      target_sreg disp, unsigned sp,
1656*14776ab5STony Nguyen                      int modify, MemOp mop)
165796d6407fSRichard Henderson {
165896d6407fSRichard Henderson     nullify_over(ctx);
165986f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
16601cd012a5SRichard Henderson     return nullify_end(ctx);
166196d6407fSRichard Henderson }
166296d6407fSRichard Henderson 
1663740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1664eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
166586f8d05fSRichard Henderson                        unsigned sp, int modify)
166696d6407fSRichard Henderson {
166796d6407fSRichard Henderson     TCGv_i32 tmp;
166896d6407fSRichard Henderson 
166996d6407fSRichard Henderson     nullify_over(ctx);
167096d6407fSRichard Henderson 
167196d6407fSRichard Henderson     tmp = load_frw_i32(rt);
167286f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
167396d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
167496d6407fSRichard Henderson 
1675740038d7SRichard Henderson     return nullify_end(ctx);
167696d6407fSRichard Henderson }
167796d6407fSRichard Henderson 
1678740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a)
1679740038d7SRichard Henderson {
1680740038d7SRichard Henderson     return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1681740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1682740038d7SRichard Henderson }
1683740038d7SRichard Henderson 
1684740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1685eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
168686f8d05fSRichard Henderson                        unsigned sp, int modify)
168796d6407fSRichard Henderson {
168896d6407fSRichard Henderson     TCGv_i64 tmp;
168996d6407fSRichard Henderson 
169096d6407fSRichard Henderson     nullify_over(ctx);
169196d6407fSRichard Henderson 
169296d6407fSRichard Henderson     tmp = load_frd(rt);
169386f8d05fSRichard Henderson     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
169496d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
169596d6407fSRichard Henderson 
1696740038d7SRichard Henderson     return nullify_end(ctx);
1697740038d7SRichard Henderson }
1698740038d7SRichard Henderson 
1699740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a)
1700740038d7SRichard Henderson {
1701740038d7SRichard Henderson     return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1702740038d7SRichard Henderson                       a->disp, a->sp, a->m);
170396d6407fSRichard Henderson }
170496d6407fSRichard Henderson 
17051ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1706ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1707ebe9383cSRichard Henderson {
1708ebe9383cSRichard Henderson     TCGv_i32 tmp;
1709ebe9383cSRichard Henderson 
1710ebe9383cSRichard Henderson     nullify_over(ctx);
1711ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1712ebe9383cSRichard Henderson 
1713ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1714ebe9383cSRichard Henderson 
1715ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
1716ebe9383cSRichard Henderson     tcg_temp_free_i32(tmp);
17171ca74648SRichard Henderson     return nullify_end(ctx);
1718ebe9383cSRichard Henderson }
1719ebe9383cSRichard Henderson 
17201ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1721ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1722ebe9383cSRichard Henderson {
1723ebe9383cSRichard Henderson     TCGv_i32 dst;
1724ebe9383cSRichard Henderson     TCGv_i64 src;
1725ebe9383cSRichard Henderson 
1726ebe9383cSRichard Henderson     nullify_over(ctx);
1727ebe9383cSRichard Henderson     src = load_frd(ra);
1728ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1729ebe9383cSRichard Henderson 
1730ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1731ebe9383cSRichard Henderson 
1732ebe9383cSRichard Henderson     tcg_temp_free_i64(src);
1733ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
1734ebe9383cSRichard Henderson     tcg_temp_free_i32(dst);
17351ca74648SRichard Henderson     return nullify_end(ctx);
1736ebe9383cSRichard Henderson }
1737ebe9383cSRichard Henderson 
17381ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1739ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1740ebe9383cSRichard Henderson {
1741ebe9383cSRichard Henderson     TCGv_i64 tmp;
1742ebe9383cSRichard Henderson 
1743ebe9383cSRichard Henderson     nullify_over(ctx);
1744ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1745ebe9383cSRichard Henderson 
1746ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1747ebe9383cSRichard Henderson 
1748ebe9383cSRichard Henderson     save_frd(rt, tmp);
1749ebe9383cSRichard Henderson     tcg_temp_free_i64(tmp);
17501ca74648SRichard Henderson     return nullify_end(ctx);
1751ebe9383cSRichard Henderson }
1752ebe9383cSRichard Henderson 
17531ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1754ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1755ebe9383cSRichard Henderson {
1756ebe9383cSRichard Henderson     TCGv_i32 src;
1757ebe9383cSRichard Henderson     TCGv_i64 dst;
1758ebe9383cSRichard Henderson 
1759ebe9383cSRichard Henderson     nullify_over(ctx);
1760ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1761ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1762ebe9383cSRichard Henderson 
1763ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1764ebe9383cSRichard Henderson 
1765ebe9383cSRichard Henderson     tcg_temp_free_i32(src);
1766ebe9383cSRichard Henderson     save_frd(rt, dst);
1767ebe9383cSRichard Henderson     tcg_temp_free_i64(dst);
17681ca74648SRichard Henderson     return nullify_end(ctx);
1769ebe9383cSRichard Henderson }
1770ebe9383cSRichard Henderson 
17711ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt,
1772ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
177331234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1774ebe9383cSRichard Henderson {
1775ebe9383cSRichard Henderson     TCGv_i32 a, b;
1776ebe9383cSRichard Henderson 
1777ebe9383cSRichard Henderson     nullify_over(ctx);
1778ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1779ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1780ebe9383cSRichard Henderson 
1781ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1782ebe9383cSRichard Henderson 
1783ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
1784ebe9383cSRichard Henderson     save_frw_i32(rt, a);
1785ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
17861ca74648SRichard Henderson     return nullify_end(ctx);
1787ebe9383cSRichard Henderson }
1788ebe9383cSRichard Henderson 
17891ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt,
1790ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
179131234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1792ebe9383cSRichard Henderson {
1793ebe9383cSRichard Henderson     TCGv_i64 a, b;
1794ebe9383cSRichard Henderson 
1795ebe9383cSRichard Henderson     nullify_over(ctx);
1796ebe9383cSRichard Henderson     a = load_frd0(ra);
1797ebe9383cSRichard Henderson     b = load_frd0(rb);
1798ebe9383cSRichard Henderson 
1799ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1800ebe9383cSRichard Henderson 
1801ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
1802ebe9383cSRichard Henderson     save_frd(rt, a);
1803ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
18041ca74648SRichard Henderson     return nullify_end(ctx);
1805ebe9383cSRichard Henderson }
1806ebe9383cSRichard Henderson 
180798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
180898cd9ca7SRichard Henderson    have already had nullification handled.  */
180901afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest,
181098cd9ca7SRichard Henderson                        unsigned link, bool is_n)
181198cd9ca7SRichard Henderson {
181298cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
181398cd9ca7SRichard Henderson         if (link != 0) {
181498cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
181598cd9ca7SRichard Henderson         }
181698cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
181798cd9ca7SRichard Henderson         if (is_n) {
181898cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
181998cd9ca7SRichard Henderson         }
182098cd9ca7SRichard Henderson     } else {
182198cd9ca7SRichard Henderson         nullify_over(ctx);
182298cd9ca7SRichard Henderson 
182398cd9ca7SRichard Henderson         if (link != 0) {
182498cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
182598cd9ca7SRichard Henderson         }
182698cd9ca7SRichard Henderson 
182798cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
182898cd9ca7SRichard Henderson             nullify_set(ctx, 0);
182998cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
183098cd9ca7SRichard Henderson         } else {
183198cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
183298cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
183398cd9ca7SRichard Henderson         }
183498cd9ca7SRichard Henderson 
183531234768SRichard Henderson         nullify_end(ctx);
183698cd9ca7SRichard Henderson 
183798cd9ca7SRichard Henderson         nullify_set(ctx, 0);
183898cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
183931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
184098cd9ca7SRichard Henderson     }
184101afb7beSRichard Henderson     return true;
184298cd9ca7SRichard Henderson }
184398cd9ca7SRichard Henderson 
184498cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
184598cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
184601afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
184798cd9ca7SRichard Henderson                        DisasCond *cond)
184898cd9ca7SRichard Henderson {
1849eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
185098cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
185198cd9ca7SRichard Henderson     TCGCond c = cond->c;
185298cd9ca7SRichard Henderson     bool n;
185398cd9ca7SRichard Henderson 
185498cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
185598cd9ca7SRichard Henderson 
185698cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
185798cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
185801afb7beSRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
185998cd9ca7SRichard Henderson     }
186098cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
186101afb7beSRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
186298cd9ca7SRichard Henderson     }
186398cd9ca7SRichard Henderson 
186498cd9ca7SRichard Henderson     taken = gen_new_label();
186598cd9ca7SRichard Henderson     cond_prep(cond);
1866eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
186798cd9ca7SRichard Henderson     cond_free(cond);
186898cd9ca7SRichard Henderson 
186998cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
187098cd9ca7SRichard Henderson     n = is_n && disp < 0;
187198cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
187298cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1873a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
187498cd9ca7SRichard Henderson     } else {
187598cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
187698cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
187798cd9ca7SRichard Henderson             ctx->null_lab = NULL;
187898cd9ca7SRichard Henderson         }
187998cd9ca7SRichard Henderson         nullify_set(ctx, n);
1880c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1881c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1882c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
1883c301f34eSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1884c301f34eSRichard Henderson         }
1885a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
188698cd9ca7SRichard Henderson     }
188798cd9ca7SRichard Henderson 
188898cd9ca7SRichard Henderson     gen_set_label(taken);
188998cd9ca7SRichard Henderson 
189098cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
189198cd9ca7SRichard Henderson     n = is_n && disp >= 0;
189298cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
189398cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1894a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
189598cd9ca7SRichard Henderson     } else {
189698cd9ca7SRichard Henderson         nullify_set(ctx, n);
1897a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
189898cd9ca7SRichard Henderson     }
189998cd9ca7SRichard Henderson 
190098cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
190198cd9ca7SRichard Henderson     if (ctx->null_lab) {
190298cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
190398cd9ca7SRichard Henderson         ctx->null_lab = NULL;
190431234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
190598cd9ca7SRichard Henderson     } else {
190631234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
190798cd9ca7SRichard Henderson     }
190801afb7beSRichard Henderson     return true;
190998cd9ca7SRichard Henderson }
191098cd9ca7SRichard Henderson 
191198cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
191298cd9ca7SRichard Henderson    nullification of the branch itself.  */
191301afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest,
191498cd9ca7SRichard Henderson                        unsigned link, bool is_n)
191598cd9ca7SRichard Henderson {
1916eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
191798cd9ca7SRichard Henderson     TCGCond c;
191898cd9ca7SRichard Henderson 
191998cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
192098cd9ca7SRichard Henderson 
192198cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
192298cd9ca7SRichard Henderson         if (link != 0) {
192398cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
192498cd9ca7SRichard Henderson         }
192598cd9ca7SRichard Henderson         next = get_temp(ctx);
1926eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
192798cd9ca7SRichard Henderson         if (is_n) {
1928c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1929c301f34eSRichard Henderson                 tcg_gen_mov_reg(cpu_iaoq_f, next);
1930c301f34eSRichard Henderson                 tcg_gen_addi_reg(cpu_iaoq_b, next, 4);
1931c301f34eSRichard Henderson                 nullify_set(ctx, 0);
193231234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
193301afb7beSRichard Henderson                 return true;
1934c301f34eSRichard Henderson             }
193598cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
193698cd9ca7SRichard Henderson         }
1937c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1938c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
193998cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
194098cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
194198cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
19424137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
194398cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
194498cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
194598cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
194698cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
194798cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
194898cd9ca7SRichard Henderson 
194998cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
195098cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
195198cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1952eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1953eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
195498cd9ca7SRichard Henderson 
195598cd9ca7SRichard Henderson         nullify_over(ctx);
195698cd9ca7SRichard Henderson         if (link != 0) {
1957eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
195898cd9ca7SRichard Henderson         }
19597f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
196001afb7beSRichard Henderson         return nullify_end(ctx);
196198cd9ca7SRichard Henderson     } else {
196298cd9ca7SRichard Henderson         cond_prep(&ctx->null_cond);
196398cd9ca7SRichard Henderson         c = ctx->null_cond.c;
196498cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
196598cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
196698cd9ca7SRichard Henderson 
196798cd9ca7SRichard Henderson         tmp = tcg_temp_new();
196898cd9ca7SRichard Henderson         next = get_temp(ctx);
196998cd9ca7SRichard Henderson 
197098cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1971eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
197298cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
197398cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
197498cd9ca7SRichard Henderson 
197598cd9ca7SRichard Henderson         if (link != 0) {
1976eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
197798cd9ca7SRichard Henderson         }
197898cd9ca7SRichard Henderson 
197998cd9ca7SRichard Henderson         if (is_n) {
198098cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
198198cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
198298cd9ca7SRichard Henderson                to the branch.  */
1983eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
198498cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
198598cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
198698cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
198798cd9ca7SRichard Henderson         } else {
198898cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
198998cd9ca7SRichard Henderson         }
199098cd9ca7SRichard Henderson     }
199101afb7beSRichard Henderson     return true;
199298cd9ca7SRichard Henderson }
199398cd9ca7SRichard Henderson 
1994660eefe1SRichard Henderson /* Implement
1995660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1996660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1997660eefe1SRichard Henderson  *    else
1998660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1999660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
2000660eefe1SRichard Henderson  */
2001660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
2002660eefe1SRichard Henderson {
2003660eefe1SRichard Henderson     TCGv_reg dest;
2004660eefe1SRichard Henderson     switch (ctx->privilege) {
2005660eefe1SRichard Henderson     case 0:
2006660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
2007660eefe1SRichard Henderson         return offset;
2008660eefe1SRichard Henderson     case 3:
2009993119feSRichard Henderson         /* Privilege 3 is minimum and is never allowed to increase.  */
2010660eefe1SRichard Henderson         dest = get_temp(ctx);
2011660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
2012660eefe1SRichard Henderson         break;
2013660eefe1SRichard Henderson     default:
2014993119feSRichard Henderson         dest = get_temp(ctx);
2015660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
2016660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
2017660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
2018660eefe1SRichard Henderson         break;
2019660eefe1SRichard Henderson     }
2020660eefe1SRichard Henderson     return dest;
2021660eefe1SRichard Henderson }
2022660eefe1SRichard Henderson 
2023ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
20247ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
20257ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
20267ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
20277ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
20287ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
20297ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
20307ad439dfSRichard Henderson    aforementioned BE.  */
203131234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
20327ad439dfSRichard Henderson {
20337ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
20347ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
20357ad439dfSRichard Henderson        next insn within the privilaged page.  */
20367ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
20377ad439dfSRichard Henderson     case TCG_COND_NEVER:
20387ad439dfSRichard Henderson         break;
20397ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
2040eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
20417ad439dfSRichard Henderson         goto do_sigill;
20427ad439dfSRichard Henderson     default:
20437ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
20447ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
20457ad439dfSRichard Henderson         g_assert_not_reached();
20467ad439dfSRichard Henderson     }
20477ad439dfSRichard Henderson 
20487ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
20497ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
20507ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
20517ad439dfSRichard Henderson        under such conditions.  */
20527ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
20537ad439dfSRichard Henderson         goto do_sigill;
20547ad439dfSRichard Henderson     }
20557ad439dfSRichard Henderson 
2056ebd0e151SRichard Henderson     switch (ctx->iaoq_f & -4) {
20577ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
20582986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
205931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
206031234768SRichard Henderson         break;
20617ad439dfSRichard Henderson 
20627ad439dfSRichard Henderson     case 0xb0: /* LWS */
20637ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
206431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
206531234768SRichard Henderson         break;
20667ad439dfSRichard Henderson 
20677ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
206835136a77SRichard Henderson         tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27]));
2069ebd0e151SRichard Henderson         tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3);
2070eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
207131234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
207231234768SRichard Henderson         break;
20737ad439dfSRichard Henderson 
20747ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
20757ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
207631234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
207731234768SRichard Henderson         break;
20787ad439dfSRichard Henderson 
20797ad439dfSRichard Henderson     default:
20807ad439dfSRichard Henderson     do_sigill:
20812986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
208231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
208331234768SRichard Henderson         break;
20847ad439dfSRichard Henderson     }
20857ad439dfSRichard Henderson }
2086ba1d0b44SRichard Henderson #endif
20877ad439dfSRichard Henderson 
2088deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2089b2167459SRichard Henderson {
2090b2167459SRichard Henderson     cond_free(&ctx->null_cond);
209131234768SRichard Henderson     return true;
2092b2167459SRichard Henderson }
2093b2167459SRichard Henderson 
209440f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
209598a9cb79SRichard Henderson {
209631234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
209798a9cb79SRichard Henderson }
209898a9cb79SRichard Henderson 
2099e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
210098a9cb79SRichard Henderson {
210198a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
210298a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
210398a9cb79SRichard Henderson 
210498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
210531234768SRichard Henderson     return true;
210698a9cb79SRichard Henderson }
210798a9cb79SRichard Henderson 
2108c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
210998a9cb79SRichard Henderson {
2110c603e14aSRichard Henderson     unsigned rt = a->t;
2111eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
2112eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
211398a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
211498a9cb79SRichard Henderson 
211598a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
211631234768SRichard Henderson     return true;
211798a9cb79SRichard Henderson }
211898a9cb79SRichard Henderson 
2119c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
212098a9cb79SRichard Henderson {
2121c603e14aSRichard Henderson     unsigned rt = a->t;
2122c603e14aSRichard Henderson     unsigned rs = a->sp;
212333423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
212433423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
212598a9cb79SRichard Henderson 
212633423472SRichard Henderson     load_spr(ctx, t0, rs);
212733423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
212833423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
212933423472SRichard Henderson 
213033423472SRichard Henderson     save_gpr(ctx, rt, t1);
213133423472SRichard Henderson     tcg_temp_free(t1);
213233423472SRichard Henderson     tcg_temp_free_i64(t0);
213398a9cb79SRichard Henderson 
213498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
213531234768SRichard Henderson     return true;
213698a9cb79SRichard Henderson }
213798a9cb79SRichard Henderson 
2138c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
213998a9cb79SRichard Henderson {
2140c603e14aSRichard Henderson     unsigned rt = a->t;
2141c603e14aSRichard Henderson     unsigned ctl = a->r;
2142eaa3783bSRichard Henderson     TCGv_reg tmp;
214398a9cb79SRichard Henderson 
214498a9cb79SRichard Henderson     switch (ctl) {
214535136a77SRichard Henderson     case CR_SAR:
214698a9cb79SRichard Henderson #ifdef TARGET_HPPA64
2147c603e14aSRichard Henderson         if (a->e == 0) {
214898a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
214998a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2150eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
215198a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
215235136a77SRichard Henderson             goto done;
215398a9cb79SRichard Henderson         }
215498a9cb79SRichard Henderson #endif
215598a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
215635136a77SRichard Henderson         goto done;
215735136a77SRichard Henderson     case CR_IT: /* Interval Timer */
215835136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
215935136a77SRichard Henderson         nullify_over(ctx);
216098a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
216184b41e65SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) {
216249c29d6cSRichard Henderson             gen_io_start();
216349c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
216431234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
216549c29d6cSRichard Henderson         } else {
216649c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
216749c29d6cSRichard Henderson         }
216898a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
216931234768SRichard Henderson         return nullify_end(ctx);
217098a9cb79SRichard Henderson     case 26:
217198a9cb79SRichard Henderson     case 27:
217298a9cb79SRichard Henderson         break;
217398a9cb79SRichard Henderson     default:
217498a9cb79SRichard Henderson         /* All other control registers are privileged.  */
217535136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
217635136a77SRichard Henderson         break;
217798a9cb79SRichard Henderson     }
217898a9cb79SRichard Henderson 
217935136a77SRichard Henderson     tmp = get_temp(ctx);
218035136a77SRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
218135136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
218235136a77SRichard Henderson 
218335136a77SRichard Henderson  done:
218498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
218531234768SRichard Henderson     return true;
218698a9cb79SRichard Henderson }
218798a9cb79SRichard Henderson 
2188c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
218933423472SRichard Henderson {
2190c603e14aSRichard Henderson     unsigned rr = a->r;
2191c603e14aSRichard Henderson     unsigned rs = a->sp;
219233423472SRichard Henderson     TCGv_i64 t64;
219333423472SRichard Henderson 
219433423472SRichard Henderson     if (rs >= 5) {
219533423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
219633423472SRichard Henderson     }
219733423472SRichard Henderson     nullify_over(ctx);
219833423472SRichard Henderson 
219933423472SRichard Henderson     t64 = tcg_temp_new_i64();
220033423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
220133423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
220233423472SRichard Henderson 
220333423472SRichard Henderson     if (rs >= 4) {
220433423472SRichard Henderson         tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs]));
2205494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
220633423472SRichard Henderson     } else {
220733423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
220833423472SRichard Henderson     }
220933423472SRichard Henderson     tcg_temp_free_i64(t64);
221033423472SRichard Henderson 
221131234768SRichard Henderson     return nullify_end(ctx);
221233423472SRichard Henderson }
221333423472SRichard Henderson 
2214c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
221598a9cb79SRichard Henderson {
2216c603e14aSRichard Henderson     unsigned ctl = a->t;
2217c603e14aSRichard Henderson     TCGv_reg reg = load_gpr(ctx, a->r);
2218eaa3783bSRichard Henderson     TCGv_reg tmp;
221998a9cb79SRichard Henderson 
222035136a77SRichard Henderson     if (ctl == CR_SAR) {
222198a9cb79SRichard Henderson         tmp = tcg_temp_new();
222235136a77SRichard Henderson         tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1);
222398a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
222498a9cb79SRichard Henderson         tcg_temp_free(tmp);
222598a9cb79SRichard Henderson 
222698a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
222731234768SRichard Henderson         return true;
222898a9cb79SRichard Henderson     }
222998a9cb79SRichard Henderson 
223035136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
223135136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
223235136a77SRichard Henderson 
2233c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
223435136a77SRichard Henderson     nullify_over(ctx);
223535136a77SRichard Henderson     switch (ctl) {
223635136a77SRichard Henderson     case CR_IT:
223749c29d6cSRichard Henderson         gen_helper_write_interval_timer(cpu_env, reg);
223835136a77SRichard Henderson         break;
22394f5f2548SRichard Henderson     case CR_EIRR:
22404f5f2548SRichard Henderson         gen_helper_write_eirr(cpu_env, reg);
22414f5f2548SRichard Henderson         break;
22424f5f2548SRichard Henderson     case CR_EIEM:
22434f5f2548SRichard Henderson         gen_helper_write_eiem(cpu_env, reg);
224431234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
22454f5f2548SRichard Henderson         break;
22464f5f2548SRichard Henderson 
224735136a77SRichard Henderson     case CR_IIASQ:
224835136a77SRichard Henderson     case CR_IIAOQ:
224935136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
225035136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
225135136a77SRichard Henderson         tmp = get_temp(ctx);
225235136a77SRichard Henderson         tcg_gen_ld_reg(tmp, cpu_env,
225335136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
225435136a77SRichard Henderson         tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
225535136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env,
225635136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
225735136a77SRichard Henderson         break;
225835136a77SRichard Henderson 
2259d5de20bdSSven Schnelle     case CR_PID1:
2260d5de20bdSSven Schnelle     case CR_PID2:
2261d5de20bdSSven Schnelle     case CR_PID3:
2262d5de20bdSSven Schnelle     case CR_PID4:
2263d5de20bdSSven Schnelle         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
2264d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY
2265d5de20bdSSven Schnelle         gen_helper_change_prot_id(cpu_env);
2266d5de20bdSSven Schnelle #endif
2267d5de20bdSSven Schnelle         break;
2268d5de20bdSSven Schnelle 
226935136a77SRichard Henderson     default:
227035136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
227135136a77SRichard Henderson         break;
227235136a77SRichard Henderson     }
227331234768SRichard Henderson     return nullify_end(ctx);
22744f5f2548SRichard Henderson #endif
227535136a77SRichard Henderson }
227635136a77SRichard Henderson 
2277c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
227898a9cb79SRichard Henderson {
2279eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
228098a9cb79SRichard Henderson 
2281c603e14aSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, a->r));
2282eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
228398a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
228498a9cb79SRichard Henderson     tcg_temp_free(tmp);
228598a9cb79SRichard Henderson 
228698a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
228731234768SRichard Henderson     return true;
228898a9cb79SRichard Henderson }
228998a9cb79SRichard Henderson 
2290e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
229198a9cb79SRichard Henderson {
2292e36f27efSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, a->t);
229398a9cb79SRichard Henderson 
22942330504cSHelge Deller #ifdef CONFIG_USER_ONLY
22952330504cSHelge Deller     /* We don't implement space registers in user mode. */
2296eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
22972330504cSHelge Deller #else
22982330504cSHelge Deller     TCGv_i64 t0 = tcg_temp_new_i64();
22992330504cSHelge Deller 
2300e36f27efSRichard Henderson     tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
23012330504cSHelge Deller     tcg_gen_shri_i64(t0, t0, 32);
23022330504cSHelge Deller     tcg_gen_trunc_i64_reg(dest, t0);
23032330504cSHelge Deller 
23042330504cSHelge Deller     tcg_temp_free_i64(t0);
23052330504cSHelge Deller #endif
2306e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
230798a9cb79SRichard Henderson 
230898a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
230931234768SRichard Henderson     return true;
231098a9cb79SRichard Henderson }
231198a9cb79SRichard Henderson 
2312e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2313e36f27efSRichard Henderson {
2314e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2315e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2316e1b5a5edSRichard Henderson     TCGv_reg tmp;
2317e1b5a5edSRichard Henderson 
2318e1b5a5edSRichard Henderson     nullify_over(ctx);
2319e1b5a5edSRichard Henderson 
2320e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2321e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2322e36f27efSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~a->i);
2323e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2324e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2325e1b5a5edSRichard Henderson 
2326e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
232731234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
232831234768SRichard Henderson     return nullify_end(ctx);
2329e36f27efSRichard Henderson #endif
2330e1b5a5edSRichard Henderson }
2331e1b5a5edSRichard Henderson 
2332e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2333e1b5a5edSRichard Henderson {
2334e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2335e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2336e1b5a5edSRichard Henderson     TCGv_reg tmp;
2337e1b5a5edSRichard Henderson 
2338e1b5a5edSRichard Henderson     nullify_over(ctx);
2339e1b5a5edSRichard Henderson 
2340e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2341e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2342e36f27efSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, a->i);
2343e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2344e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2345e1b5a5edSRichard Henderson 
2346e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
234731234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
234831234768SRichard Henderson     return nullify_end(ctx);
2349e36f27efSRichard Henderson #endif
2350e1b5a5edSRichard Henderson }
2351e1b5a5edSRichard Henderson 
2352c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2353e1b5a5edSRichard Henderson {
2354e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2355c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
2356c603e14aSRichard Henderson     TCGv_reg tmp, reg;
2357e1b5a5edSRichard Henderson     nullify_over(ctx);
2358e1b5a5edSRichard Henderson 
2359c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2360e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2361e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, reg);
2362e1b5a5edSRichard Henderson 
2363e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
236431234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
236531234768SRichard Henderson     return nullify_end(ctx);
2366c603e14aSRichard Henderson #endif
2367e1b5a5edSRichard Henderson }
2368f49b3537SRichard Henderson 
2369e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2370f49b3537SRichard Henderson {
2371f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2372e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2373f49b3537SRichard Henderson     nullify_over(ctx);
2374f49b3537SRichard Henderson 
2375e36f27efSRichard Henderson     if (rfi_r) {
2376f49b3537SRichard Henderson         gen_helper_rfi_r(cpu_env);
2377f49b3537SRichard Henderson     } else {
2378f49b3537SRichard Henderson         gen_helper_rfi(cpu_env);
2379f49b3537SRichard Henderson     }
238031234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2381f49b3537SRichard Henderson     if (ctx->base.singlestep_enabled) {
2382f49b3537SRichard Henderson         gen_excp_1(EXCP_DEBUG);
2383f49b3537SRichard Henderson     } else {
238407ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
2385f49b3537SRichard Henderson     }
238631234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2387f49b3537SRichard Henderson 
238831234768SRichard Henderson     return nullify_end(ctx);
2389e36f27efSRichard Henderson #endif
2390f49b3537SRichard Henderson }
23916210db05SHelge Deller 
2392e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2393e36f27efSRichard Henderson {
2394e36f27efSRichard Henderson     return do_rfi(ctx, false);
2395e36f27efSRichard Henderson }
2396e36f27efSRichard Henderson 
2397e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2398e36f27efSRichard Henderson {
2399e36f27efSRichard Henderson     return do_rfi(ctx, true);
2400e36f27efSRichard Henderson }
2401e36f27efSRichard Henderson 
240296927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a)
24036210db05SHelge Deller {
24046210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
240596927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
24066210db05SHelge Deller     nullify_over(ctx);
24076210db05SHelge Deller     gen_helper_halt(cpu_env);
240831234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
240931234768SRichard Henderson     return nullify_end(ctx);
241096927adbSRichard Henderson #endif
24116210db05SHelge Deller }
241296927adbSRichard Henderson 
241396927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a)
241496927adbSRichard Henderson {
241596927adbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
241696927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
241796927adbSRichard Henderson     nullify_over(ctx);
241896927adbSRichard Henderson     gen_helper_reset(cpu_env);
241996927adbSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
242096927adbSRichard Henderson     return nullify_end(ctx);
242196927adbSRichard Henderson #endif
242296927adbSRichard Henderson }
2423e1b5a5edSRichard Henderson 
2424deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
242598a9cb79SRichard Henderson {
2426deee69a1SRichard Henderson     if (a->m) {
2427deee69a1SRichard Henderson         TCGv_reg dest = dest_gpr(ctx, a->b);
2428deee69a1SRichard Henderson         TCGv_reg src1 = load_gpr(ctx, a->b);
2429deee69a1SRichard Henderson         TCGv_reg src2 = load_gpr(ctx, a->x);
243098a9cb79SRichard Henderson 
243198a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
2432eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, src1, src2);
2433deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2434deee69a1SRichard Henderson     }
243598a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
243631234768SRichard Henderson     return true;
243798a9cb79SRichard Henderson }
243898a9cb79SRichard Henderson 
2439deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
244098a9cb79SRichard Henderson {
244186f8d05fSRichard Henderson     TCGv_reg dest, ofs;
2442eed14219SRichard Henderson     TCGv_i32 level, want;
244386f8d05fSRichard Henderson     TCGv_tl addr;
244498a9cb79SRichard Henderson 
244598a9cb79SRichard Henderson     nullify_over(ctx);
244698a9cb79SRichard Henderson 
2447deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2448deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2449eed14219SRichard Henderson 
2450deee69a1SRichard Henderson     if (a->imm) {
2451deee69a1SRichard Henderson         level = tcg_const_i32(a->ri);
245298a9cb79SRichard Henderson     } else {
2453eed14219SRichard Henderson         level = tcg_temp_new_i32();
2454deee69a1SRichard Henderson         tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri));
2455eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
245698a9cb79SRichard Henderson     }
2457deee69a1SRichard Henderson     want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ);
2458eed14219SRichard Henderson 
2459eed14219SRichard Henderson     gen_helper_probe(dest, cpu_env, addr, level, want);
2460eed14219SRichard Henderson 
2461eed14219SRichard Henderson     tcg_temp_free_i32(want);
2462eed14219SRichard Henderson     tcg_temp_free_i32(level);
2463eed14219SRichard Henderson 
2464deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
246531234768SRichard Henderson     return nullify_end(ctx);
246698a9cb79SRichard Henderson }
246798a9cb79SRichard Henderson 
2468deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
24698d6ae7fbSRichard Henderson {
2470deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2471deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24728d6ae7fbSRichard Henderson     TCGv_tl addr;
24738d6ae7fbSRichard Henderson     TCGv_reg ofs, reg;
24748d6ae7fbSRichard Henderson 
24758d6ae7fbSRichard Henderson     nullify_over(ctx);
24768d6ae7fbSRichard Henderson 
2477deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2478deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2479deee69a1SRichard Henderson     if (a->addr) {
24808d6ae7fbSRichard Henderson         gen_helper_itlba(cpu_env, addr, reg);
24818d6ae7fbSRichard Henderson     } else {
24828d6ae7fbSRichard Henderson         gen_helper_itlbp(cpu_env, addr, reg);
24838d6ae7fbSRichard Henderson     }
24848d6ae7fbSRichard Henderson 
248532dc7569SSven Schnelle     /* Exit TB for TLB change if mmu is enabled.  */
248632dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
248731234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
248831234768SRichard Henderson     }
248931234768SRichard Henderson     return nullify_end(ctx);
2490deee69a1SRichard Henderson #endif
24918d6ae7fbSRichard Henderson }
249263300a00SRichard Henderson 
2493deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a)
249463300a00SRichard Henderson {
2495deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2496deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
249763300a00SRichard Henderson     TCGv_tl addr;
249863300a00SRichard Henderson     TCGv_reg ofs;
249963300a00SRichard Henderson 
250063300a00SRichard Henderson     nullify_over(ctx);
250163300a00SRichard Henderson 
2502deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2503deee69a1SRichard Henderson     if (a->m) {
2504deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
250563300a00SRichard Henderson     }
2506deee69a1SRichard Henderson     if (a->local) {
250763300a00SRichard Henderson         gen_helper_ptlbe(cpu_env);
250863300a00SRichard Henderson     } else {
250963300a00SRichard Henderson         gen_helper_ptlb(cpu_env, addr);
251063300a00SRichard Henderson     }
251163300a00SRichard Henderson 
251263300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
251332dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
251431234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
251531234768SRichard Henderson     }
251631234768SRichard Henderson     return nullify_end(ctx);
2517deee69a1SRichard Henderson #endif
251863300a00SRichard Henderson }
25192dfcca9fSRichard Henderson 
25206797c315SNick Hudson /*
25216797c315SNick Hudson  * Implement the pcxl and pcxl2 Fast TLB Insert instructions.
25226797c315SNick Hudson  * See
25236797c315SNick Hudson  *     https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf
25246797c315SNick Hudson  *     page 13-9 (195/206)
25256797c315SNick Hudson  */
25266797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a)
25276797c315SNick Hudson {
25286797c315SNick Hudson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
25296797c315SNick Hudson #ifndef CONFIG_USER_ONLY
25306797c315SNick Hudson     TCGv_tl addr, atl, stl;
25316797c315SNick Hudson     TCGv_reg reg;
25326797c315SNick Hudson 
25336797c315SNick Hudson     nullify_over(ctx);
25346797c315SNick Hudson 
25356797c315SNick Hudson     /*
25366797c315SNick Hudson      * FIXME:
25376797c315SNick Hudson      *  if (not (pcxl or pcxl2))
25386797c315SNick Hudson      *    return gen_illegal(ctx);
25396797c315SNick Hudson      *
25406797c315SNick Hudson      * Note for future: these are 32-bit systems; no hppa64.
25416797c315SNick Hudson      */
25426797c315SNick Hudson 
25436797c315SNick Hudson     atl = tcg_temp_new_tl();
25446797c315SNick Hudson     stl = tcg_temp_new_tl();
25456797c315SNick Hudson     addr = tcg_temp_new_tl();
25466797c315SNick Hudson 
25476797c315SNick Hudson     tcg_gen_ld32u_i64(stl, cpu_env,
25486797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_ISR])
25496797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIASQ]));
25506797c315SNick Hudson     tcg_gen_ld32u_i64(atl, cpu_env,
25516797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_IOR])
25526797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIAOQ]));
25536797c315SNick Hudson     tcg_gen_shli_i64(stl, stl, 32);
25546797c315SNick Hudson     tcg_gen_or_tl(addr, atl, stl);
25556797c315SNick Hudson     tcg_temp_free_tl(atl);
25566797c315SNick Hudson     tcg_temp_free_tl(stl);
25576797c315SNick Hudson 
25586797c315SNick Hudson     reg = load_gpr(ctx, a->r);
25596797c315SNick Hudson     if (a->addr) {
25606797c315SNick Hudson         gen_helper_itlba(cpu_env, addr, reg);
25616797c315SNick Hudson     } else {
25626797c315SNick Hudson         gen_helper_itlbp(cpu_env, addr, reg);
25636797c315SNick Hudson     }
25646797c315SNick Hudson     tcg_temp_free_tl(addr);
25656797c315SNick Hudson 
25666797c315SNick Hudson     /* Exit TB for TLB change if mmu is enabled.  */
25676797c315SNick Hudson     if (ctx->tb_flags & PSW_C) {
25686797c315SNick Hudson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
25696797c315SNick Hudson     }
25706797c315SNick Hudson     return nullify_end(ctx);
25716797c315SNick Hudson #endif
25726797c315SNick Hudson }
25736797c315SNick Hudson 
2574deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
25752dfcca9fSRichard Henderson {
2576deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2577deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
25782dfcca9fSRichard Henderson     TCGv_tl vaddr;
25792dfcca9fSRichard Henderson     TCGv_reg ofs, paddr;
25802dfcca9fSRichard Henderson 
25812dfcca9fSRichard Henderson     nullify_over(ctx);
25822dfcca9fSRichard Henderson 
2583deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
25842dfcca9fSRichard Henderson 
25852dfcca9fSRichard Henderson     paddr = tcg_temp_new();
25862dfcca9fSRichard Henderson     gen_helper_lpa(paddr, cpu_env, vaddr);
25872dfcca9fSRichard Henderson 
25882dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2589deee69a1SRichard Henderson     if (a->m) {
2590deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
25912dfcca9fSRichard Henderson     }
2592deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
25932dfcca9fSRichard Henderson     tcg_temp_free(paddr);
25942dfcca9fSRichard Henderson 
259531234768SRichard Henderson     return nullify_end(ctx);
2596deee69a1SRichard Henderson #endif
25972dfcca9fSRichard Henderson }
259843a97b81SRichard Henderson 
2599deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
260043a97b81SRichard Henderson {
260143a97b81SRichard Henderson     TCGv_reg ci;
260243a97b81SRichard Henderson 
260343a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
260443a97b81SRichard Henderson 
260543a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
260643a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
260743a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
260843a97b81SRichard Henderson        since the entire address space is coherent.  */
260943a97b81SRichard Henderson     ci = tcg_const_reg(0);
2610deee69a1SRichard Henderson     save_gpr(ctx, a->t, ci);
261143a97b81SRichard Henderson     tcg_temp_free(ci);
261243a97b81SRichard Henderson 
261331234768SRichard Henderson     cond_free(&ctx->null_cond);
261431234768SRichard Henderson     return true;
261543a97b81SRichard Henderson }
261698a9cb79SRichard Henderson 
26170c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a)
2618b2167459SRichard Henderson {
26190c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
2620b2167459SRichard Henderson }
2621b2167459SRichard Henderson 
26220c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a)
2623b2167459SRichard Henderson {
26240c982a28SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
2625b2167459SRichard Henderson }
2626b2167459SRichard Henderson 
26270c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
2628b2167459SRichard Henderson {
26290c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
2630b2167459SRichard Henderson }
2631b2167459SRichard Henderson 
26320c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a)
2633b2167459SRichard Henderson {
26340c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
26350c982a28SRichard Henderson }
2636b2167459SRichard Henderson 
26370c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
26380c982a28SRichard Henderson {
26390c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
26400c982a28SRichard Henderson }
26410c982a28SRichard Henderson 
26420c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a)
26430c982a28SRichard Henderson {
26440c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
26450c982a28SRichard Henderson }
26460c982a28SRichard Henderson 
26470c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a)
26480c982a28SRichard Henderson {
26490c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
26500c982a28SRichard Henderson }
26510c982a28SRichard Henderson 
26520c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a)
26530c982a28SRichard Henderson {
26540c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
26550c982a28SRichard Henderson }
26560c982a28SRichard Henderson 
26570c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a)
26580c982a28SRichard Henderson {
26590c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
26600c982a28SRichard Henderson }
26610c982a28SRichard Henderson 
26620c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a)
26630c982a28SRichard Henderson {
26640c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
26650c982a28SRichard Henderson }
26660c982a28SRichard Henderson 
26670c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a)
26680c982a28SRichard Henderson {
26690c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
26700c982a28SRichard Henderson }
26710c982a28SRichard Henderson 
26720c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a)
26730c982a28SRichard Henderson {
26740c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_reg);
26750c982a28SRichard Henderson }
26760c982a28SRichard Henderson 
26770c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a)
26780c982a28SRichard Henderson {
26790c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_reg);
26800c982a28SRichard Henderson }
26810c982a28SRichard Henderson 
26820c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a)
26830c982a28SRichard Henderson {
26840c982a28SRichard Henderson     if (a->cf == 0) {
26850c982a28SRichard Henderson         unsigned r2 = a->r2;
26860c982a28SRichard Henderson         unsigned r1 = a->r1;
26870c982a28SRichard Henderson         unsigned rt = a->t;
26880c982a28SRichard Henderson 
26897aee8189SRichard Henderson         if (rt == 0) { /* NOP */
26907aee8189SRichard Henderson             cond_free(&ctx->null_cond);
26917aee8189SRichard Henderson             return true;
26927aee8189SRichard Henderson         }
26937aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2694b2167459SRichard Henderson             if (r1 == 0) {
2695eaa3783bSRichard Henderson                 TCGv_reg dest = dest_gpr(ctx, rt);
2696eaa3783bSRichard Henderson                 tcg_gen_movi_reg(dest, 0);
2697b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2698b2167459SRichard Henderson             } else {
2699b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2700b2167459SRichard Henderson             }
2701b2167459SRichard Henderson             cond_free(&ctx->null_cond);
270231234768SRichard Henderson             return true;
2703b2167459SRichard Henderson         }
27047aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
27057aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
27067aee8189SRichard Henderson          *
27077aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
27087aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
27097aee8189SRichard Henderson          *                      currently implemented as idle.
27107aee8189SRichard Henderson          */
27117aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
27127aee8189SRichard Henderson             TCGv_i32 tmp;
27137aee8189SRichard Henderson 
27147aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
27157aee8189SRichard Henderson                until the next timer interrupt.  */
27167aee8189SRichard Henderson             nullify_over(ctx);
27177aee8189SRichard Henderson 
27187aee8189SRichard Henderson             /* Advance the instruction queue.  */
27197aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
27207aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
27217aee8189SRichard Henderson             nullify_set(ctx, 0);
27227aee8189SRichard Henderson 
27237aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
27247aee8189SRichard Henderson             tmp = tcg_const_i32(1);
27257aee8189SRichard Henderson             tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) +
27267aee8189SRichard Henderson                                          offsetof(CPUState, halted));
27277aee8189SRichard Henderson             tcg_temp_free_i32(tmp);
27287aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
27297aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
27307aee8189SRichard Henderson 
27317aee8189SRichard Henderson             return nullify_end(ctx);
27327aee8189SRichard Henderson         }
27337aee8189SRichard Henderson #endif
27347aee8189SRichard Henderson     }
27350c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_reg);
27367aee8189SRichard Henderson }
2737b2167459SRichard Henderson 
27380c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a)
2739b2167459SRichard Henderson {
27400c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_reg);
27410c982a28SRichard Henderson }
27420c982a28SRichard Henderson 
27430c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a)
27440c982a28SRichard Henderson {
2745eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2746b2167459SRichard Henderson 
27470c982a28SRichard Henderson     if (a->cf) {
2748b2167459SRichard Henderson         nullify_over(ctx);
2749b2167459SRichard Henderson     }
27500c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27510c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
27520c982a28SRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf);
275331234768SRichard Henderson     return nullify_end(ctx);
2754b2167459SRichard Henderson }
2755b2167459SRichard Henderson 
27560c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a)
2757b2167459SRichard Henderson {
2758eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2759b2167459SRichard Henderson 
27600c982a28SRichard Henderson     if (a->cf) {
2761b2167459SRichard Henderson         nullify_over(ctx);
2762b2167459SRichard Henderson     }
27630c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27640c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
27650c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg);
276631234768SRichard Henderson     return nullify_end(ctx);
2767b2167459SRichard Henderson }
2768b2167459SRichard Henderson 
27690c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc)
2770b2167459SRichard Henderson {
2771eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2772b2167459SRichard Henderson 
27730c982a28SRichard Henderson     if (a->cf) {
2774b2167459SRichard Henderson         nullify_over(ctx);
2775b2167459SRichard Henderson     }
27760c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27770c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2778b2167459SRichard Henderson     tmp = get_temp(ctx);
2779eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
27800c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg);
278131234768SRichard Henderson     return nullify_end(ctx);
2782b2167459SRichard Henderson }
2783b2167459SRichard Henderson 
27840c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a)
2785b2167459SRichard Henderson {
27860c982a28SRichard Henderson     return do_uaddcm(ctx, a, false);
27870c982a28SRichard Henderson }
27880c982a28SRichard Henderson 
27890c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a)
27900c982a28SRichard Henderson {
27910c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
27920c982a28SRichard Henderson }
27930c982a28SRichard Henderson 
27940c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i)
27950c982a28SRichard Henderson {
2796eaa3783bSRichard Henderson     TCGv_reg tmp;
2797b2167459SRichard Henderson 
2798b2167459SRichard Henderson     nullify_over(ctx);
2799b2167459SRichard Henderson 
2800b2167459SRichard Henderson     tmp = get_temp(ctx);
2801eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2802b2167459SRichard Henderson     if (!is_i) {
2803eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2804b2167459SRichard Henderson     }
2805eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2806eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
280760e29463SSven Schnelle     do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false,
2808eaa3783bSRichard Henderson             is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
280931234768SRichard Henderson     return nullify_end(ctx);
2810b2167459SRichard Henderson }
2811b2167459SRichard Henderson 
28120c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a)
2813b2167459SRichard Henderson {
28140c982a28SRichard Henderson     return do_dcor(ctx, a, false);
28150c982a28SRichard Henderson }
28160c982a28SRichard Henderson 
28170c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a)
28180c982a28SRichard Henderson {
28190c982a28SRichard Henderson     return do_dcor(ctx, a, true);
28200c982a28SRichard Henderson }
28210c982a28SRichard Henderson 
28220c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
28230c982a28SRichard Henderson {
2824eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
2825b2167459SRichard Henderson 
2826b2167459SRichard Henderson     nullify_over(ctx);
2827b2167459SRichard Henderson 
28280c982a28SRichard Henderson     in1 = load_gpr(ctx, a->r1);
28290c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
2830b2167459SRichard Henderson 
2831b2167459SRichard Henderson     add1 = tcg_temp_new();
2832b2167459SRichard Henderson     add2 = tcg_temp_new();
2833b2167459SRichard Henderson     addc = tcg_temp_new();
2834b2167459SRichard Henderson     dest = tcg_temp_new();
2835eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
2836b2167459SRichard Henderson 
2837b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2838eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
2839eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb);
2840b2167459SRichard Henderson 
2841b2167459SRichard Henderson     /* Add or subtract R2, depending on PSW[V].  Proper computation of
2842b2167459SRichard Henderson        carry{8} requires that we subtract via + ~R2 + 1, as described in
2843b2167459SRichard Henderson        the manual.  By extracting and masking V, we can produce the
2844b2167459SRichard Henderson        proper inputs to the addition without movcond.  */
2845eaa3783bSRichard Henderson     tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1);
2846eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2847eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
2848b2167459SRichard Henderson     /* ??? This is only correct for 32-bit.  */
2849b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
2850b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2851b2167459SRichard Henderson 
2852b2167459SRichard Henderson     tcg_temp_free(addc);
2853b2167459SRichard Henderson     tcg_temp_free(zero);
2854b2167459SRichard Henderson 
2855b2167459SRichard Henderson     /* Write back the result register.  */
28560c982a28SRichard Henderson     save_gpr(ctx, a->t, dest);
2857b2167459SRichard Henderson 
2858b2167459SRichard Henderson     /* Write back PSW[CB].  */
2859eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2860eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2861b2167459SRichard Henderson 
2862b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
2863eaa3783bSRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb);
2864eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2865b2167459SRichard Henderson 
2866b2167459SRichard Henderson     /* Install the new nullification.  */
28670c982a28SRichard Henderson     if (a->cf) {
2868eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
2869b47a4a02SSven Schnelle         if (cond_need_sv(a->cf >> 1)) {
2870b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2871b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2872b2167459SRichard Henderson         }
28730c982a28SRichard Henderson         ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv);
2874b2167459SRichard Henderson     }
2875b2167459SRichard Henderson 
2876b2167459SRichard Henderson     tcg_temp_free(add1);
2877b2167459SRichard Henderson     tcg_temp_free(add2);
2878b2167459SRichard Henderson     tcg_temp_free(dest);
2879b2167459SRichard Henderson 
288031234768SRichard Henderson     return nullify_end(ctx);
2881b2167459SRichard Henderson }
2882b2167459SRichard Henderson 
28830588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a)
2884b2167459SRichard Henderson {
28850588e061SRichard Henderson     return do_add_imm(ctx, a, false, false);
28860588e061SRichard Henderson }
28870588e061SRichard Henderson 
28880588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a)
28890588e061SRichard Henderson {
28900588e061SRichard Henderson     return do_add_imm(ctx, a, true, false);
28910588e061SRichard Henderson }
28920588e061SRichard Henderson 
28930588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a)
28940588e061SRichard Henderson {
28950588e061SRichard Henderson     return do_add_imm(ctx, a, false, true);
28960588e061SRichard Henderson }
28970588e061SRichard Henderson 
28980588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a)
28990588e061SRichard Henderson {
29000588e061SRichard Henderson     return do_add_imm(ctx, a, true, true);
29010588e061SRichard Henderson }
29020588e061SRichard Henderson 
29030588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a)
29040588e061SRichard Henderson {
29050588e061SRichard Henderson     return do_sub_imm(ctx, a, false);
29060588e061SRichard Henderson }
29070588e061SRichard Henderson 
29080588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a)
29090588e061SRichard Henderson {
29100588e061SRichard Henderson     return do_sub_imm(ctx, a, true);
29110588e061SRichard Henderson }
29120588e061SRichard Henderson 
29130588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a)
29140588e061SRichard Henderson {
2915eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2916b2167459SRichard Henderson 
29170588e061SRichard Henderson     if (a->cf) {
2918b2167459SRichard Henderson         nullify_over(ctx);
2919b2167459SRichard Henderson     }
2920b2167459SRichard Henderson 
29210588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
29220588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
29230588e061SRichard Henderson     do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf);
2924b2167459SRichard Henderson 
292531234768SRichard Henderson     return nullify_end(ctx);
2926b2167459SRichard Henderson }
2927b2167459SRichard Henderson 
29281cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
292996d6407fSRichard Henderson {
29301cd012a5SRichard Henderson     return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
29311cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
293296d6407fSRichard Henderson }
293396d6407fSRichard Henderson 
29341cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
293596d6407fSRichard Henderson {
29361cd012a5SRichard Henderson     assert(a->x == 0 && a->scale == 0);
29371cd012a5SRichard Henderson     return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
293896d6407fSRichard Henderson }
293996d6407fSRichard Henderson 
29401cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
294196d6407fSRichard Henderson {
2942*14776ab5STony Nguyen     MemOp mop = MO_TEUL | MO_ALIGN_16 | a->size;
294386f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
294486f8d05fSRichard Henderson     TCGv_tl addr;
294596d6407fSRichard Henderson 
294696d6407fSRichard Henderson     nullify_over(ctx);
294796d6407fSRichard Henderson 
29481cd012a5SRichard Henderson     if (a->m) {
294986f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
295086f8d05fSRichard Henderson            we see the result of the load.  */
295196d6407fSRichard Henderson         dest = get_temp(ctx);
295296d6407fSRichard Henderson     } else {
29531cd012a5SRichard Henderson         dest = dest_gpr(ctx, a->t);
295496d6407fSRichard Henderson     }
295596d6407fSRichard Henderson 
29561cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0,
29571cd012a5SRichard Henderson              a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX);
2958eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
295986f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
29601cd012a5SRichard Henderson     if (a->m) {
29611cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
296296d6407fSRichard Henderson     }
29631cd012a5SRichard Henderson     save_gpr(ctx, a->t, dest);
296496d6407fSRichard Henderson 
296531234768SRichard Henderson     return nullify_end(ctx);
296696d6407fSRichard Henderson }
296796d6407fSRichard Henderson 
29681cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
296996d6407fSRichard Henderson {
297086f8d05fSRichard Henderson     TCGv_reg ofs, val;
297186f8d05fSRichard Henderson     TCGv_tl addr;
297296d6407fSRichard Henderson 
297396d6407fSRichard Henderson     nullify_over(ctx);
297496d6407fSRichard Henderson 
29751cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
297686f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
29771cd012a5SRichard Henderson     val = load_gpr(ctx, a->r);
29781cd012a5SRichard Henderson     if (a->a) {
2979f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2980f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(cpu_env, addr, val);
2981f9f46db4SEmilio G. Cota         } else {
298296d6407fSRichard Henderson             gen_helper_stby_e(cpu_env, addr, val);
2983f9f46db4SEmilio G. Cota         }
2984f9f46db4SEmilio G. Cota     } else {
2985f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2986f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(cpu_env, addr, val);
298796d6407fSRichard Henderson         } else {
298896d6407fSRichard Henderson             gen_helper_stby_b(cpu_env, addr, val);
298996d6407fSRichard Henderson         }
2990f9f46db4SEmilio G. Cota     }
29911cd012a5SRichard Henderson     if (a->m) {
299286f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
29931cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
299496d6407fSRichard Henderson     }
299596d6407fSRichard Henderson 
299631234768SRichard Henderson     return nullify_end(ctx);
299796d6407fSRichard Henderson }
299896d6407fSRichard Henderson 
29991cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
3000d0a851ccSRichard Henderson {
3001d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3002d0a851ccSRichard Henderson 
3003d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3004d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
30051cd012a5SRichard Henderson     trans_ld(ctx, a);
3006d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
300731234768SRichard Henderson     return true;
3008d0a851ccSRichard Henderson }
3009d0a851ccSRichard Henderson 
30101cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
3011d0a851ccSRichard Henderson {
3012d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3013d0a851ccSRichard Henderson 
3014d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3015d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
30161cd012a5SRichard Henderson     trans_st(ctx, a);
3017d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
301831234768SRichard Henderson     return true;
3019d0a851ccSRichard Henderson }
302095412a61SRichard Henderson 
30210588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a)
3022b2167459SRichard Henderson {
30230588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
3024b2167459SRichard Henderson 
30250588e061SRichard Henderson     tcg_gen_movi_reg(tcg_rt, a->i);
30260588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3027b2167459SRichard Henderson     cond_free(&ctx->null_cond);
302831234768SRichard Henderson     return true;
3029b2167459SRichard Henderson }
3030b2167459SRichard Henderson 
30310588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a)
3032b2167459SRichard Henderson {
30330588e061SRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, a->r);
3034eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
3035b2167459SRichard Henderson 
30360588e061SRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i);
3037b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
3038b2167459SRichard Henderson     cond_free(&ctx->null_cond);
303931234768SRichard Henderson     return true;
3040b2167459SRichard Henderson }
3041b2167459SRichard Henderson 
30420588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a)
3043b2167459SRichard Henderson {
30440588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
3045b2167459SRichard Henderson 
3046b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
3047b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
30480588e061SRichard Henderson     if (a->b == 0) {
30490588e061SRichard Henderson         tcg_gen_movi_reg(tcg_rt, a->i);
3050b2167459SRichard Henderson     } else {
30510588e061SRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i);
3052b2167459SRichard Henderson     }
30530588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3054b2167459SRichard Henderson     cond_free(&ctx->null_cond);
305531234768SRichard Henderson     return true;
3056b2167459SRichard Henderson }
3057b2167459SRichard Henderson 
305801afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1,
305901afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
306098cd9ca7SRichard Henderson {
306101afb7beSRichard Henderson     TCGv_reg dest, in2, sv;
306298cd9ca7SRichard Henderson     DisasCond cond;
306398cd9ca7SRichard Henderson 
306498cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
306598cd9ca7SRichard Henderson     dest = get_temp(ctx);
306698cd9ca7SRichard Henderson 
3067eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
306898cd9ca7SRichard Henderson 
3069f764718dSRichard Henderson     sv = NULL;
3070b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
307198cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
307298cd9ca7SRichard Henderson     }
307398cd9ca7SRichard Henderson 
307401afb7beSRichard Henderson     cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv);
307501afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
307698cd9ca7SRichard Henderson }
307798cd9ca7SRichard Henderson 
307801afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
307998cd9ca7SRichard Henderson {
308001afb7beSRichard Henderson     nullify_over(ctx);
308101afb7beSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
308201afb7beSRichard Henderson }
308301afb7beSRichard Henderson 
308401afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
308501afb7beSRichard Henderson {
308601afb7beSRichard Henderson     nullify_over(ctx);
308701afb7beSRichard Henderson     return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp);
308801afb7beSRichard Henderson }
308901afb7beSRichard Henderson 
309001afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1,
309101afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
309201afb7beSRichard Henderson {
309301afb7beSRichard Henderson     TCGv_reg dest, in2, sv, cb_msb;
309498cd9ca7SRichard Henderson     DisasCond cond;
309598cd9ca7SRichard Henderson 
309698cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
309743675d20SSven Schnelle     dest = tcg_temp_new();
3098f764718dSRichard Henderson     sv = NULL;
3099f764718dSRichard Henderson     cb_msb = NULL;
310098cd9ca7SRichard Henderson 
3101b47a4a02SSven Schnelle     if (cond_need_cb(c)) {
310298cd9ca7SRichard Henderson         cb_msb = get_temp(ctx);
3103eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3104eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
3105b47a4a02SSven Schnelle     } else {
3106eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
3107b47a4a02SSven Schnelle     }
3108b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
310998cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
311098cd9ca7SRichard Henderson     }
311198cd9ca7SRichard Henderson 
311201afb7beSRichard Henderson     cond = do_cond(c * 2 + f, dest, cb_msb, sv);
311343675d20SSven Schnelle     save_gpr(ctx, r, dest);
311443675d20SSven Schnelle     tcg_temp_free(dest);
311501afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
311698cd9ca7SRichard Henderson }
311798cd9ca7SRichard Henderson 
311801afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
311998cd9ca7SRichard Henderson {
312001afb7beSRichard Henderson     nullify_over(ctx);
312101afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
312201afb7beSRichard Henderson }
312301afb7beSRichard Henderson 
312401afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
312501afb7beSRichard Henderson {
312601afb7beSRichard Henderson     nullify_over(ctx);
312701afb7beSRichard Henderson     return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp);
312801afb7beSRichard Henderson }
312901afb7beSRichard Henderson 
313001afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
313101afb7beSRichard Henderson {
3132eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
313398cd9ca7SRichard Henderson     DisasCond cond;
313498cd9ca7SRichard Henderson 
313598cd9ca7SRichard Henderson     nullify_over(ctx);
313698cd9ca7SRichard Henderson 
313798cd9ca7SRichard Henderson     tmp = tcg_temp_new();
313801afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
3139eaa3783bSRichard Henderson     tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
314098cd9ca7SRichard Henderson 
314101afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
314298cd9ca7SRichard Henderson     tcg_temp_free(tmp);
314301afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
314498cd9ca7SRichard Henderson }
314598cd9ca7SRichard Henderson 
314601afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
314798cd9ca7SRichard Henderson {
314801afb7beSRichard Henderson     TCGv_reg tmp, tcg_r;
314901afb7beSRichard Henderson     DisasCond cond;
315001afb7beSRichard Henderson 
315101afb7beSRichard Henderson     nullify_over(ctx);
315201afb7beSRichard Henderson 
315301afb7beSRichard Henderson     tmp = tcg_temp_new();
315401afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
315501afb7beSRichard Henderson     tcg_gen_shli_reg(tmp, tcg_r, a->p);
315601afb7beSRichard Henderson 
315701afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
315801afb7beSRichard Henderson     tcg_temp_free(tmp);
315901afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
316001afb7beSRichard Henderson }
316101afb7beSRichard Henderson 
316201afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
316301afb7beSRichard Henderson {
3164eaa3783bSRichard Henderson     TCGv_reg dest;
316598cd9ca7SRichard Henderson     DisasCond cond;
316698cd9ca7SRichard Henderson 
316798cd9ca7SRichard Henderson     nullify_over(ctx);
316898cd9ca7SRichard Henderson 
316901afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r2);
317001afb7beSRichard Henderson     if (a->r1 == 0) {
3171eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
317298cd9ca7SRichard Henderson     } else {
317301afb7beSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[a->r1]);
317498cd9ca7SRichard Henderson     }
317598cd9ca7SRichard Henderson 
317601afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
317701afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
317801afb7beSRichard Henderson }
317901afb7beSRichard Henderson 
318001afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
318101afb7beSRichard Henderson {
318201afb7beSRichard Henderson     TCGv_reg dest;
318301afb7beSRichard Henderson     DisasCond cond;
318401afb7beSRichard Henderson 
318501afb7beSRichard Henderson     nullify_over(ctx);
318601afb7beSRichard Henderson 
318701afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
318801afb7beSRichard Henderson     tcg_gen_movi_reg(dest, a->i);
318901afb7beSRichard Henderson 
319001afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
319101afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
319298cd9ca7SRichard Henderson }
319398cd9ca7SRichard Henderson 
319430878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a)
31950b1347d2SRichard Henderson {
3196eaa3783bSRichard Henderson     TCGv_reg dest;
31970b1347d2SRichard Henderson 
319830878590SRichard Henderson     if (a->c) {
31990b1347d2SRichard Henderson         nullify_over(ctx);
32000b1347d2SRichard Henderson     }
32010b1347d2SRichard Henderson 
320230878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
320330878590SRichard Henderson     if (a->r1 == 0) {
320430878590SRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2));
3205eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
320630878590SRichard Henderson     } else if (a->r1 == a->r2) {
32070b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
320830878590SRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2));
32090b1347d2SRichard Henderson         tcg_gen_rotr_i32(t32, t32, cpu_sar);
3210eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
32110b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
32120b1347d2SRichard Henderson     } else {
32130b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
32140b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
32150b1347d2SRichard Henderson 
321630878590SRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1));
3217eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
32180b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3219eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
32200b1347d2SRichard Henderson 
32210b1347d2SRichard Henderson         tcg_temp_free_i64(t);
32220b1347d2SRichard Henderson         tcg_temp_free_i64(s);
32230b1347d2SRichard Henderson     }
322430878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32250b1347d2SRichard Henderson 
32260b1347d2SRichard Henderson     /* Install the new nullification.  */
32270b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
322830878590SRichard Henderson     if (a->c) {
322930878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32300b1347d2SRichard Henderson     }
323131234768SRichard Henderson     return nullify_end(ctx);
32320b1347d2SRichard Henderson }
32330b1347d2SRichard Henderson 
323430878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a)
32350b1347d2SRichard Henderson {
323630878590SRichard Henderson     unsigned sa = 31 - a->cpos;
3237eaa3783bSRichard Henderson     TCGv_reg dest, t2;
32380b1347d2SRichard Henderson 
323930878590SRichard Henderson     if (a->c) {
32400b1347d2SRichard Henderson         nullify_over(ctx);
32410b1347d2SRichard Henderson     }
32420b1347d2SRichard Henderson 
324330878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
324430878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
324530878590SRichard Henderson     if (a->r1 == a->r2) {
32460b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3247eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
32480b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3249eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
32500b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
325130878590SRichard Henderson     } else if (a->r1 == 0) {
3252eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
32530b1347d2SRichard Henderson     } else {
3254eaa3783bSRichard Henderson         TCGv_reg t0 = tcg_temp_new();
3255eaa3783bSRichard Henderson         tcg_gen_extract_reg(t0, t2, sa, 32 - sa);
325630878590SRichard Henderson         tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa);
32570b1347d2SRichard Henderson         tcg_temp_free(t0);
32580b1347d2SRichard Henderson     }
325930878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32600b1347d2SRichard Henderson 
32610b1347d2SRichard Henderson     /* Install the new nullification.  */
32620b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
326330878590SRichard Henderson     if (a->c) {
326430878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32650b1347d2SRichard Henderson     }
326631234768SRichard Henderson     return nullify_end(ctx);
32670b1347d2SRichard Henderson }
32680b1347d2SRichard Henderson 
326930878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a)
32700b1347d2SRichard Henderson {
327130878590SRichard Henderson     unsigned len = 32 - a->clen;
3272eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
32730b1347d2SRichard Henderson 
327430878590SRichard Henderson     if (a->c) {
32750b1347d2SRichard Henderson         nullify_over(ctx);
32760b1347d2SRichard Henderson     }
32770b1347d2SRichard Henderson 
327830878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
327930878590SRichard Henderson     src = load_gpr(ctx, a->r);
32800b1347d2SRichard Henderson     tmp = tcg_temp_new();
32810b1347d2SRichard Henderson 
32820b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3283eaa3783bSRichard Henderson     tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1);
328430878590SRichard Henderson     if (a->se) {
3285eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3286eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
32870b1347d2SRichard Henderson     } else {
3288eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3289eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
32900b1347d2SRichard Henderson     }
32910b1347d2SRichard Henderson     tcg_temp_free(tmp);
329230878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32930b1347d2SRichard Henderson 
32940b1347d2SRichard Henderson     /* Install the new nullification.  */
32950b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
329630878590SRichard Henderson     if (a->c) {
329730878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32980b1347d2SRichard Henderson     }
329931234768SRichard Henderson     return nullify_end(ctx);
33000b1347d2SRichard Henderson }
33010b1347d2SRichard Henderson 
330230878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a)
33030b1347d2SRichard Henderson {
330430878590SRichard Henderson     unsigned len = 32 - a->clen;
330530878590SRichard Henderson     unsigned cpos = 31 - a->pos;
3306eaa3783bSRichard Henderson     TCGv_reg dest, src;
33070b1347d2SRichard Henderson 
330830878590SRichard Henderson     if (a->c) {
33090b1347d2SRichard Henderson         nullify_over(ctx);
33100b1347d2SRichard Henderson     }
33110b1347d2SRichard Henderson 
331230878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
331330878590SRichard Henderson     src = load_gpr(ctx, a->r);
331430878590SRichard Henderson     if (a->se) {
3315eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
33160b1347d2SRichard Henderson     } else {
3317eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
33180b1347d2SRichard Henderson     }
331930878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33200b1347d2SRichard Henderson 
33210b1347d2SRichard Henderson     /* Install the new nullification.  */
33220b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
332330878590SRichard Henderson     if (a->c) {
332430878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33250b1347d2SRichard Henderson     }
332631234768SRichard Henderson     return nullify_end(ctx);
33270b1347d2SRichard Henderson }
33280b1347d2SRichard Henderson 
332930878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a)
33300b1347d2SRichard Henderson {
333130878590SRichard Henderson     unsigned len = 32 - a->clen;
3332eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3333eaa3783bSRichard Henderson     TCGv_reg dest;
33340b1347d2SRichard Henderson 
333530878590SRichard Henderson     if (a->c) {
33360b1347d2SRichard Henderson         nullify_over(ctx);
33370b1347d2SRichard Henderson     }
333830878590SRichard Henderson     if (a->cpos + len > 32) {
333930878590SRichard Henderson         len = 32 - a->cpos;
33400b1347d2SRichard Henderson     }
33410b1347d2SRichard Henderson 
334230878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
334330878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
334430878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
33450b1347d2SRichard Henderson 
334630878590SRichard Henderson     if (a->nz) {
334730878590SRichard Henderson         TCGv_reg src = load_gpr(ctx, a->t);
33480b1347d2SRichard Henderson         if (mask1 != -1) {
3349eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
33500b1347d2SRichard Henderson             src = dest;
33510b1347d2SRichard Henderson         }
3352eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
33530b1347d2SRichard Henderson     } else {
3354eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
33550b1347d2SRichard Henderson     }
335630878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33570b1347d2SRichard Henderson 
33580b1347d2SRichard Henderson     /* Install the new nullification.  */
33590b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
336030878590SRichard Henderson     if (a->c) {
336130878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33620b1347d2SRichard Henderson     }
336331234768SRichard Henderson     return nullify_end(ctx);
33640b1347d2SRichard Henderson }
33650b1347d2SRichard Henderson 
336630878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a)
33670b1347d2SRichard Henderson {
336830878590SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
336930878590SRichard Henderson     unsigned len = 32 - a->clen;
3370eaa3783bSRichard Henderson     TCGv_reg dest, val;
33710b1347d2SRichard Henderson 
337230878590SRichard Henderson     if (a->c) {
33730b1347d2SRichard Henderson         nullify_over(ctx);
33740b1347d2SRichard Henderson     }
337530878590SRichard Henderson     if (a->cpos + len > 32) {
337630878590SRichard Henderson         len = 32 - a->cpos;
33770b1347d2SRichard Henderson     }
33780b1347d2SRichard Henderson 
337930878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
338030878590SRichard Henderson     val = load_gpr(ctx, a->r);
33810b1347d2SRichard Henderson     if (rs == 0) {
338230878590SRichard Henderson         tcg_gen_deposit_z_reg(dest, val, a->cpos, len);
33830b1347d2SRichard Henderson     } else {
338430878590SRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len);
33850b1347d2SRichard Henderson     }
338630878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33870b1347d2SRichard Henderson 
33880b1347d2SRichard Henderson     /* Install the new nullification.  */
33890b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
339030878590SRichard Henderson     if (a->c) {
339130878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33920b1347d2SRichard Henderson     }
339331234768SRichard Henderson     return nullify_end(ctx);
33940b1347d2SRichard Henderson }
33950b1347d2SRichard Henderson 
339630878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c,
339730878590SRichard Henderson                         unsigned nz, unsigned clen, TCGv_reg val)
33980b1347d2SRichard Henderson {
33990b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
34000b1347d2SRichard Henderson     unsigned len = 32 - clen;
340130878590SRichard Henderson     TCGv_reg mask, tmp, shift, dest;
34020b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
34030b1347d2SRichard Henderson 
34040b1347d2SRichard Henderson     if (c) {
34050b1347d2SRichard Henderson         nullify_over(ctx);
34060b1347d2SRichard Henderson     }
34070b1347d2SRichard Henderson 
34080b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34090b1347d2SRichard Henderson     shift = tcg_temp_new();
34100b1347d2SRichard Henderson     tmp = tcg_temp_new();
34110b1347d2SRichard Henderson 
34120b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3413eaa3783bSRichard Henderson     tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1);
34140b1347d2SRichard Henderson 
3415eaa3783bSRichard Henderson     mask = tcg_const_reg(msb + (msb - 1));
3416eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
34170b1347d2SRichard Henderson     if (rs) {
3418eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3419eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3420eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3421eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
34220b1347d2SRichard Henderson     } else {
3423eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
34240b1347d2SRichard Henderson     }
34250b1347d2SRichard Henderson     tcg_temp_free(shift);
34260b1347d2SRichard Henderson     tcg_temp_free(mask);
34270b1347d2SRichard Henderson     tcg_temp_free(tmp);
34280b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
34290b1347d2SRichard Henderson 
34300b1347d2SRichard Henderson     /* Install the new nullification.  */
34310b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
34320b1347d2SRichard Henderson     if (c) {
34330b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
34340b1347d2SRichard Henderson     }
343531234768SRichard Henderson     return nullify_end(ctx);
34360b1347d2SRichard Henderson }
34370b1347d2SRichard Henderson 
343830878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a)
343930878590SRichard Henderson {
344030878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r));
344130878590SRichard Henderson }
344230878590SRichard Henderson 
344330878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a)
344430878590SRichard Henderson {
344530878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i));
344630878590SRichard Henderson }
34470b1347d2SRichard Henderson 
34488340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a)
344998cd9ca7SRichard Henderson {
3450660eefe1SRichard Henderson     TCGv_reg tmp;
345198cd9ca7SRichard Henderson 
3452c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
345398cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
345498cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
345598cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
345698cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
345798cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
345898cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
345998cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
346098cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
34618340f534SRichard Henderson     if (a->b == 0) {
34628340f534SRichard Henderson         return do_dbranch(ctx, a->disp, a->l, a->n);
346398cd9ca7SRichard Henderson     }
3464c301f34eSRichard Henderson #else
3465c301f34eSRichard Henderson     nullify_over(ctx);
3466660eefe1SRichard Henderson #endif
3467660eefe1SRichard Henderson 
3468660eefe1SRichard Henderson     tmp = get_temp(ctx);
34698340f534SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp);
3470660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3471c301f34eSRichard Henderson 
3472c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
34738340f534SRichard Henderson     return do_ibranch(ctx, tmp, a->l, a->n);
3474c301f34eSRichard Henderson #else
3475c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3476c301f34eSRichard Henderson 
34778340f534SRichard Henderson     load_spr(ctx, new_spc, a->sp);
34788340f534SRichard Henderson     if (a->l) {
3479c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
3480c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f);
3481c301f34eSRichard Henderson     }
34828340f534SRichard Henderson     if (a->n && use_nullify_skip(ctx)) {
3483c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, tmp);
3484c301f34eSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
3485c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3486c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3487c301f34eSRichard Henderson     } else {
3488c301f34eSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3489c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3490c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3491c301f34eSRichard Henderson         }
3492c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, tmp);
3493c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
34948340f534SRichard Henderson         nullify_set(ctx, a->n);
3495c301f34eSRichard Henderson     }
3496c301f34eSRichard Henderson     tcg_temp_free_i64(new_spc);
3497c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
349831234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
349931234768SRichard Henderson     return nullify_end(ctx);
3500c301f34eSRichard Henderson #endif
350198cd9ca7SRichard Henderson }
350298cd9ca7SRichard Henderson 
35038340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a)
350498cd9ca7SRichard Henderson {
35058340f534SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n);
350698cd9ca7SRichard Henderson }
350798cd9ca7SRichard Henderson 
35088340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a)
350943e05652SRichard Henderson {
35108340f534SRichard Henderson     target_ureg dest = iaoq_dest(ctx, a->disp);
351143e05652SRichard Henderson 
35126e5f5300SSven Schnelle     nullify_over(ctx);
35136e5f5300SSven Schnelle 
351443e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
351543e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
351643e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
351743e05652SRichard Henderson      *    b  gateway
351843e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
351943e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
352043e05652SRichard Henderson      * diagnose the security hole
352143e05652SRichard Henderson      *    b  gateway
352243e05652SRichard Henderson      *    b  evil
352343e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
352443e05652SRichard Henderson      */
352543e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
352643e05652SRichard Henderson         return gen_illegal(ctx);
352743e05652SRichard Henderson     }
352843e05652SRichard Henderson 
352943e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
353043e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
353143e05652SRichard Henderson         CPUHPPAState *env = ctx->cs->env_ptr;
353243e05652SRichard Henderson         int type = hppa_artype_for_page(env, ctx->base.pc_next);
353343e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
353443e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
353543e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
353643e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
353743e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
353843e05652SRichard Henderson         if (type < 0) {
353931234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
354031234768SRichard Henderson             return true;
354143e05652SRichard Henderson         }
354243e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
354343e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
354443e05652SRichard Henderson             dest = deposit32(dest, 0, 2, type - 4);
354543e05652SRichard Henderson         }
354643e05652SRichard Henderson     } else {
354743e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
354843e05652SRichard Henderson     }
354943e05652SRichard Henderson #endif
355043e05652SRichard Henderson 
35516e5f5300SSven Schnelle     if (a->l) {
35526e5f5300SSven Schnelle         TCGv_reg tmp = dest_gpr(ctx, a->l);
35536e5f5300SSven Schnelle         if (ctx->privilege < 3) {
35546e5f5300SSven Schnelle             tcg_gen_andi_reg(tmp, tmp, -4);
35556e5f5300SSven Schnelle         }
35566e5f5300SSven Schnelle         tcg_gen_ori_reg(tmp, tmp, ctx->privilege);
35576e5f5300SSven Schnelle         save_gpr(ctx, a->l, tmp);
35586e5f5300SSven Schnelle     }
35596e5f5300SSven Schnelle 
35606e5f5300SSven Schnelle     return do_dbranch(ctx, dest, 0, a->n);
356143e05652SRichard Henderson }
356243e05652SRichard Henderson 
35638340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a)
356498cd9ca7SRichard Henderson {
3565b35aec85SRichard Henderson     if (a->x) {
3566eaa3783bSRichard Henderson         TCGv_reg tmp = get_temp(ctx);
35678340f534SRichard Henderson         tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3);
3568eaa3783bSRichard Henderson         tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3569660eefe1SRichard Henderson         /* The computation here never changes privilege level.  */
35708340f534SRichard Henderson         return do_ibranch(ctx, tmp, a->l, a->n);
3571b35aec85SRichard Henderson     } else {
3572b35aec85SRichard Henderson         /* BLR R0,RX is a good way to load PC+8 into RX.  */
3573b35aec85SRichard Henderson         return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n);
3574b35aec85SRichard Henderson     }
357598cd9ca7SRichard Henderson }
357698cd9ca7SRichard Henderson 
35778340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a)
357898cd9ca7SRichard Henderson {
3579eaa3783bSRichard Henderson     TCGv_reg dest;
358098cd9ca7SRichard Henderson 
35818340f534SRichard Henderson     if (a->x == 0) {
35828340f534SRichard Henderson         dest = load_gpr(ctx, a->b);
358398cd9ca7SRichard Henderson     } else {
358498cd9ca7SRichard Henderson         dest = get_temp(ctx);
35858340f534SRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3);
35868340f534SRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b));
358798cd9ca7SRichard Henderson     }
3588660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
35898340f534SRichard Henderson     return do_ibranch(ctx, dest, 0, a->n);
359098cd9ca7SRichard Henderson }
359198cd9ca7SRichard Henderson 
35928340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a)
359398cd9ca7SRichard Henderson {
3594660eefe1SRichard Henderson     TCGv_reg dest;
359598cd9ca7SRichard Henderson 
3596c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
35978340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
35988340f534SRichard Henderson     return do_ibranch(ctx, dest, a->l, a->n);
3599c301f34eSRichard Henderson #else
3600c301f34eSRichard Henderson     nullify_over(ctx);
36018340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
3602c301f34eSRichard Henderson 
3603c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3604c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3605c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3606c301f34eSRichard Henderson     }
3607c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, -1, dest);
3608c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
36098340f534SRichard Henderson     if (a->l) {
36108340f534SRichard Henderson         copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var);
3611c301f34eSRichard Henderson     }
36128340f534SRichard Henderson     nullify_set(ctx, a->n);
3613c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
361431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
361531234768SRichard Henderson     return nullify_end(ctx);
3616c301f34eSRichard Henderson #endif
361798cd9ca7SRichard Henderson }
361898cd9ca7SRichard Henderson 
36191ca74648SRichard Henderson /*
36201ca74648SRichard Henderson  * Float class 0
36211ca74648SRichard Henderson  */
3622ebe9383cSRichard Henderson 
36231ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3624ebe9383cSRichard Henderson {
3625ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3626ebe9383cSRichard Henderson }
3627ebe9383cSRichard Henderson 
36281ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a)
36291ca74648SRichard Henderson {
36301ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f);
36311ca74648SRichard Henderson }
36321ca74648SRichard Henderson 
3633ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3634ebe9383cSRichard Henderson {
3635ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
3636ebe9383cSRichard Henderson }
3637ebe9383cSRichard Henderson 
36381ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a)
36391ca74648SRichard Henderson {
36401ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d);
36411ca74648SRichard Henderson }
36421ca74648SRichard Henderson 
36431ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3644ebe9383cSRichard Henderson {
3645ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
3646ebe9383cSRichard Henderson }
3647ebe9383cSRichard Henderson 
36481ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a)
36491ca74648SRichard Henderson {
36501ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fabs_f);
36511ca74648SRichard Henderson }
36521ca74648SRichard Henderson 
3653ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3654ebe9383cSRichard Henderson {
3655ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
3656ebe9383cSRichard Henderson }
3657ebe9383cSRichard Henderson 
36581ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a)
36591ca74648SRichard Henderson {
36601ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fabs_d);
36611ca74648SRichard Henderson }
36621ca74648SRichard Henderson 
36631ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a)
36641ca74648SRichard Henderson {
36651ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s);
36661ca74648SRichard Henderson }
36671ca74648SRichard Henderson 
36681ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a)
36691ca74648SRichard Henderson {
36701ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d);
36711ca74648SRichard Henderson }
36721ca74648SRichard Henderson 
36731ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a)
36741ca74648SRichard Henderson {
36751ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s);
36761ca74648SRichard Henderson }
36771ca74648SRichard Henderson 
36781ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a)
36791ca74648SRichard Henderson {
36801ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d);
36811ca74648SRichard Henderson }
36821ca74648SRichard Henderson 
36831ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3684ebe9383cSRichard Henderson {
3685ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
3686ebe9383cSRichard Henderson }
3687ebe9383cSRichard Henderson 
36881ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a)
36891ca74648SRichard Henderson {
36901ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fneg_f);
36911ca74648SRichard Henderson }
36921ca74648SRichard Henderson 
3693ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3694ebe9383cSRichard Henderson {
3695ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
3696ebe9383cSRichard Henderson }
3697ebe9383cSRichard Henderson 
36981ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a)
36991ca74648SRichard Henderson {
37001ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fneg_d);
37011ca74648SRichard Henderson }
37021ca74648SRichard Henderson 
37031ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3704ebe9383cSRichard Henderson {
3705ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
3706ebe9383cSRichard Henderson }
3707ebe9383cSRichard Henderson 
37081ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a)
37091ca74648SRichard Henderson {
37101ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f);
37111ca74648SRichard Henderson }
37121ca74648SRichard Henderson 
3713ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3714ebe9383cSRichard Henderson {
3715ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
3716ebe9383cSRichard Henderson }
3717ebe9383cSRichard Henderson 
37181ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a)
37191ca74648SRichard Henderson {
37201ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d);
37211ca74648SRichard Henderson }
37221ca74648SRichard Henderson 
37231ca74648SRichard Henderson /*
37241ca74648SRichard Henderson  * Float class 1
37251ca74648SRichard Henderson  */
37261ca74648SRichard Henderson 
37271ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a)
37281ca74648SRichard Henderson {
37291ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s);
37301ca74648SRichard Henderson }
37311ca74648SRichard Henderson 
37321ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a)
37331ca74648SRichard Henderson {
37341ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d);
37351ca74648SRichard Henderson }
37361ca74648SRichard Henderson 
37371ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a)
37381ca74648SRichard Henderson {
37391ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s);
37401ca74648SRichard Henderson }
37411ca74648SRichard Henderson 
37421ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a)
37431ca74648SRichard Henderson {
37441ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s);
37451ca74648SRichard Henderson }
37461ca74648SRichard Henderson 
37471ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a)
37481ca74648SRichard Henderson {
37491ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d);
37501ca74648SRichard Henderson }
37511ca74648SRichard Henderson 
37521ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a)
37531ca74648SRichard Henderson {
37541ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d);
37551ca74648SRichard Henderson }
37561ca74648SRichard Henderson 
37571ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a)
37581ca74648SRichard Henderson {
37591ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w);
37601ca74648SRichard Henderson }
37611ca74648SRichard Henderson 
37621ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a)
37631ca74648SRichard Henderson {
37641ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w);
37651ca74648SRichard Henderson }
37661ca74648SRichard Henderson 
37671ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a)
37681ca74648SRichard Henderson {
37691ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw);
37701ca74648SRichard Henderson }
37711ca74648SRichard Henderson 
37721ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a)
37731ca74648SRichard Henderson {
37741ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw);
37751ca74648SRichard Henderson }
37761ca74648SRichard Henderson 
37771ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a)
37781ca74648SRichard Henderson {
37791ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w);
37801ca74648SRichard Henderson }
37811ca74648SRichard Henderson 
37821ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a)
37831ca74648SRichard Henderson {
37841ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w);
37851ca74648SRichard Henderson }
37861ca74648SRichard Henderson 
37871ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a)
37881ca74648SRichard Henderson {
37891ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw);
37901ca74648SRichard Henderson }
37911ca74648SRichard Henderson 
37921ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a)
37931ca74648SRichard Henderson {
37941ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw);
37951ca74648SRichard Henderson }
37961ca74648SRichard Henderson 
37971ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a)
37981ca74648SRichard Henderson {
37991ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s);
38001ca74648SRichard Henderson }
38011ca74648SRichard Henderson 
38021ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a)
38031ca74648SRichard Henderson {
38041ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s);
38051ca74648SRichard Henderson }
38061ca74648SRichard Henderson 
38071ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a)
38081ca74648SRichard Henderson {
38091ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d);
38101ca74648SRichard Henderson }
38111ca74648SRichard Henderson 
38121ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a)
38131ca74648SRichard Henderson {
38141ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d);
38151ca74648SRichard Henderson }
38161ca74648SRichard Henderson 
38171ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a)
38181ca74648SRichard Henderson {
38191ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw);
38201ca74648SRichard Henderson }
38211ca74648SRichard Henderson 
38221ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a)
38231ca74648SRichard Henderson {
38241ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw);
38251ca74648SRichard Henderson }
38261ca74648SRichard Henderson 
38271ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a)
38281ca74648SRichard Henderson {
38291ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw);
38301ca74648SRichard Henderson }
38311ca74648SRichard Henderson 
38321ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a)
38331ca74648SRichard Henderson {
38341ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw);
38351ca74648SRichard Henderson }
38361ca74648SRichard Henderson 
38371ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a)
38381ca74648SRichard Henderson {
38391ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw);
38401ca74648SRichard Henderson }
38411ca74648SRichard Henderson 
38421ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a)
38431ca74648SRichard Henderson {
38441ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw);
38451ca74648SRichard Henderson }
38461ca74648SRichard Henderson 
38471ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a)
38481ca74648SRichard Henderson {
38491ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw);
38501ca74648SRichard Henderson }
38511ca74648SRichard Henderson 
38521ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a)
38531ca74648SRichard Henderson {
38541ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw);
38551ca74648SRichard Henderson }
38561ca74648SRichard Henderson 
38571ca74648SRichard Henderson /*
38581ca74648SRichard Henderson  * Float class 2
38591ca74648SRichard Henderson  */
38601ca74648SRichard Henderson 
38611ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a)
3862ebe9383cSRichard Henderson {
3863ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
3864ebe9383cSRichard Henderson 
3865ebe9383cSRichard Henderson     nullify_over(ctx);
3866ebe9383cSRichard Henderson 
38671ca74648SRichard Henderson     ta = load_frw0_i32(a->r1);
38681ca74648SRichard Henderson     tb = load_frw0_i32(a->r2);
38691ca74648SRichard Henderson     ty = tcg_const_i32(a->y);
38701ca74648SRichard Henderson     tc = tcg_const_i32(a->c);
3871ebe9383cSRichard Henderson 
3872ebe9383cSRichard Henderson     gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc);
3873ebe9383cSRichard Henderson 
3874ebe9383cSRichard Henderson     tcg_temp_free_i32(ta);
3875ebe9383cSRichard Henderson     tcg_temp_free_i32(tb);
3876ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3877ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3878ebe9383cSRichard Henderson 
38791ca74648SRichard Henderson     return nullify_end(ctx);
3880ebe9383cSRichard Henderson }
3881ebe9383cSRichard Henderson 
38821ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a)
3883ebe9383cSRichard Henderson {
3884ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
3885ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
3886ebe9383cSRichard Henderson 
3887ebe9383cSRichard Henderson     nullify_over(ctx);
3888ebe9383cSRichard Henderson 
38891ca74648SRichard Henderson     ta = load_frd0(a->r1);
38901ca74648SRichard Henderson     tb = load_frd0(a->r2);
38911ca74648SRichard Henderson     ty = tcg_const_i32(a->y);
38921ca74648SRichard Henderson     tc = tcg_const_i32(a->c);
3893ebe9383cSRichard Henderson 
3894ebe9383cSRichard Henderson     gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc);
3895ebe9383cSRichard Henderson 
3896ebe9383cSRichard Henderson     tcg_temp_free_i64(ta);
3897ebe9383cSRichard Henderson     tcg_temp_free_i64(tb);
3898ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3899ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3900ebe9383cSRichard Henderson 
390131234768SRichard Henderson     return nullify_end(ctx);
3902ebe9383cSRichard Henderson }
3903ebe9383cSRichard Henderson 
39041ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a)
3905ebe9383cSRichard Henderson {
3906eaa3783bSRichard Henderson     TCGv_reg t;
3907ebe9383cSRichard Henderson 
3908ebe9383cSRichard Henderson     nullify_over(ctx);
3909ebe9383cSRichard Henderson 
39101ca74648SRichard Henderson     t = get_temp(ctx);
3911eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3912ebe9383cSRichard Henderson 
39131ca74648SRichard Henderson     if (a->y == 1) {
3914ebe9383cSRichard Henderson         int mask;
3915ebe9383cSRichard Henderson         bool inv = false;
3916ebe9383cSRichard Henderson 
39171ca74648SRichard Henderson         switch (a->c) {
3918ebe9383cSRichard Henderson         case 0: /* simple */
3919eaa3783bSRichard Henderson             tcg_gen_andi_reg(t, t, 0x4000000);
3920ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3921ebe9383cSRichard Henderson             goto done;
3922ebe9383cSRichard Henderson         case 2: /* rej */
3923ebe9383cSRichard Henderson             inv = true;
3924ebe9383cSRichard Henderson             /* fallthru */
3925ebe9383cSRichard Henderson         case 1: /* acc */
3926ebe9383cSRichard Henderson             mask = 0x43ff800;
3927ebe9383cSRichard Henderson             break;
3928ebe9383cSRichard Henderson         case 6: /* rej8 */
3929ebe9383cSRichard Henderson             inv = true;
3930ebe9383cSRichard Henderson             /* fallthru */
3931ebe9383cSRichard Henderson         case 5: /* acc8 */
3932ebe9383cSRichard Henderson             mask = 0x43f8000;
3933ebe9383cSRichard Henderson             break;
3934ebe9383cSRichard Henderson         case 9: /* acc6 */
3935ebe9383cSRichard Henderson             mask = 0x43e0000;
3936ebe9383cSRichard Henderson             break;
3937ebe9383cSRichard Henderson         case 13: /* acc4 */
3938ebe9383cSRichard Henderson             mask = 0x4380000;
3939ebe9383cSRichard Henderson             break;
3940ebe9383cSRichard Henderson         case 17: /* acc2 */
3941ebe9383cSRichard Henderson             mask = 0x4200000;
3942ebe9383cSRichard Henderson             break;
3943ebe9383cSRichard Henderson         default:
39441ca74648SRichard Henderson             gen_illegal(ctx);
39451ca74648SRichard Henderson             return true;
3946ebe9383cSRichard Henderson         }
3947ebe9383cSRichard Henderson         if (inv) {
3948eaa3783bSRichard Henderson             TCGv_reg c = load_const(ctx, mask);
3949eaa3783bSRichard Henderson             tcg_gen_or_reg(t, t, c);
3950ebe9383cSRichard Henderson             ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
3951ebe9383cSRichard Henderson         } else {
3952eaa3783bSRichard Henderson             tcg_gen_andi_reg(t, t, mask);
3953ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
3954ebe9383cSRichard Henderson         }
39551ca74648SRichard Henderson     } else {
39561ca74648SRichard Henderson         unsigned cbit = (a->y ^ 1) - 1;
39571ca74648SRichard Henderson 
39581ca74648SRichard Henderson         tcg_gen_extract_reg(t, t, 21 - cbit, 1);
39591ca74648SRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
39601ca74648SRichard Henderson         tcg_temp_free(t);
39611ca74648SRichard Henderson     }
39621ca74648SRichard Henderson 
3963ebe9383cSRichard Henderson  done:
396431234768SRichard Henderson     return nullify_end(ctx);
3965ebe9383cSRichard Henderson }
3966ebe9383cSRichard Henderson 
39671ca74648SRichard Henderson /*
39681ca74648SRichard Henderson  * Float class 2
39691ca74648SRichard Henderson  */
39701ca74648SRichard Henderson 
39711ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a)
3972ebe9383cSRichard Henderson {
39731ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s);
39741ca74648SRichard Henderson }
39751ca74648SRichard Henderson 
39761ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a)
39771ca74648SRichard Henderson {
39781ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d);
39791ca74648SRichard Henderson }
39801ca74648SRichard Henderson 
39811ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a)
39821ca74648SRichard Henderson {
39831ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s);
39841ca74648SRichard Henderson }
39851ca74648SRichard Henderson 
39861ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a)
39871ca74648SRichard Henderson {
39881ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d);
39891ca74648SRichard Henderson }
39901ca74648SRichard Henderson 
39911ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a)
39921ca74648SRichard Henderson {
39931ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s);
39941ca74648SRichard Henderson }
39951ca74648SRichard Henderson 
39961ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a)
39971ca74648SRichard Henderson {
39981ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d);
39991ca74648SRichard Henderson }
40001ca74648SRichard Henderson 
40011ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a)
40021ca74648SRichard Henderson {
40031ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s);
40041ca74648SRichard Henderson }
40051ca74648SRichard Henderson 
40061ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a)
40071ca74648SRichard Henderson {
40081ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d);
40091ca74648SRichard Henderson }
40101ca74648SRichard Henderson 
40111ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a)
40121ca74648SRichard Henderson {
40131ca74648SRichard Henderson     TCGv_i64 x, y;
4014ebe9383cSRichard Henderson 
4015ebe9383cSRichard Henderson     nullify_over(ctx);
4016ebe9383cSRichard Henderson 
40171ca74648SRichard Henderson     x = load_frw0_i64(a->r1);
40181ca74648SRichard Henderson     y = load_frw0_i64(a->r2);
40191ca74648SRichard Henderson     tcg_gen_mul_i64(x, x, y);
40201ca74648SRichard Henderson     save_frd(a->t, x);
40211ca74648SRichard Henderson     tcg_temp_free_i64(x);
40221ca74648SRichard Henderson     tcg_temp_free_i64(y);
4023ebe9383cSRichard Henderson 
402431234768SRichard Henderson     return nullify_end(ctx);
4025ebe9383cSRichard Henderson }
4026ebe9383cSRichard Henderson 
4027ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4028ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4029ebe9383cSRichard Henderson {
4030ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4031ebe9383cSRichard Henderson }
4032ebe9383cSRichard Henderson 
4033b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4034ebe9383cSRichard Henderson {
4035b1e2af57SRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
4036b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
4037b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
4038b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
4039b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
4040ebe9383cSRichard Henderson 
4041ebe9383cSRichard Henderson     nullify_over(ctx);
4042ebe9383cSRichard Henderson 
4043ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4044ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
4045ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4046ebe9383cSRichard Henderson 
404731234768SRichard Henderson     return nullify_end(ctx);
4048ebe9383cSRichard Henderson }
4049ebe9383cSRichard Henderson 
4050b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
4051b1e2af57SRichard Henderson {
4052b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
4053b1e2af57SRichard Henderson }
4054b1e2af57SRichard Henderson 
4055b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
4056b1e2af57SRichard Henderson {
4057b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
4058b1e2af57SRichard Henderson }
4059b1e2af57SRichard Henderson 
4060b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4061b1e2af57SRichard Henderson {
4062b1e2af57SRichard Henderson     nullify_over(ctx);
4063b1e2af57SRichard Henderson 
4064b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
4065b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
4066b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4067b1e2af57SRichard Henderson 
4068b1e2af57SRichard Henderson     return nullify_end(ctx);
4069b1e2af57SRichard Henderson }
4070b1e2af57SRichard Henderson 
4071b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
4072b1e2af57SRichard Henderson {
4073b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
4074b1e2af57SRichard Henderson }
4075b1e2af57SRichard Henderson 
4076b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4077b1e2af57SRichard Henderson {
4078b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4079b1e2af57SRichard Henderson }
4080b1e2af57SRichard Henderson 
4081c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a)
4082ebe9383cSRichard Henderson {
4083c3bad4f8SRichard Henderson     TCGv_i32 x, y, z;
4084ebe9383cSRichard Henderson 
4085ebe9383cSRichard Henderson     nullify_over(ctx);
4086c3bad4f8SRichard Henderson     x = load_frw0_i32(a->rm1);
4087c3bad4f8SRichard Henderson     y = load_frw0_i32(a->rm2);
4088c3bad4f8SRichard Henderson     z = load_frw0_i32(a->ra3);
4089ebe9383cSRichard Henderson 
4090c3bad4f8SRichard Henderson     if (a->neg) {
4091c3bad4f8SRichard Henderson         gen_helper_fmpynfadd_s(x, cpu_env, x, y, z);
4092ebe9383cSRichard Henderson     } else {
4093c3bad4f8SRichard Henderson         gen_helper_fmpyfadd_s(x, cpu_env, x, y, z);
4094ebe9383cSRichard Henderson     }
4095ebe9383cSRichard Henderson 
4096c3bad4f8SRichard Henderson     tcg_temp_free_i32(y);
4097c3bad4f8SRichard Henderson     tcg_temp_free_i32(z);
4098c3bad4f8SRichard Henderson     save_frw_i32(a->t, x);
4099c3bad4f8SRichard Henderson     tcg_temp_free_i32(x);
410031234768SRichard Henderson     return nullify_end(ctx);
4101ebe9383cSRichard Henderson }
4102ebe9383cSRichard Henderson 
4103c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a)
4104ebe9383cSRichard Henderson {
4105c3bad4f8SRichard Henderson     TCGv_i64 x, y, z;
4106ebe9383cSRichard Henderson 
4107ebe9383cSRichard Henderson     nullify_over(ctx);
4108c3bad4f8SRichard Henderson     x = load_frd0(a->rm1);
4109c3bad4f8SRichard Henderson     y = load_frd0(a->rm2);
4110c3bad4f8SRichard Henderson     z = load_frd0(a->ra3);
4111ebe9383cSRichard Henderson 
4112c3bad4f8SRichard Henderson     if (a->neg) {
4113c3bad4f8SRichard Henderson         gen_helper_fmpynfadd_d(x, cpu_env, x, y, z);
4114ebe9383cSRichard Henderson     } else {
4115c3bad4f8SRichard Henderson         gen_helper_fmpyfadd_d(x, cpu_env, x, y, z);
4116ebe9383cSRichard Henderson     }
4117ebe9383cSRichard Henderson 
4118c3bad4f8SRichard Henderson     tcg_temp_free_i64(y);
4119c3bad4f8SRichard Henderson     tcg_temp_free_i64(z);
4120c3bad4f8SRichard Henderson     save_frd(a->t, x);
4121c3bad4f8SRichard Henderson     tcg_temp_free_i64(x);
412231234768SRichard Henderson     return nullify_end(ctx);
4123ebe9383cSRichard Henderson }
4124ebe9383cSRichard Henderson 
412515da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a)
412615da177bSSven Schnelle {
412715da177bSSven Schnelle     qemu_log_mask(LOG_UNIMP, "DIAG opcode ignored\n");
412815da177bSSven Schnelle     cond_free(&ctx->null_cond);
412915da177bSSven Schnelle     return true;
413015da177bSSven Schnelle }
413115da177bSSven Schnelle 
4132b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
413361766fe9SRichard Henderson {
413451b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4135f764718dSRichard Henderson     int bound;
413661766fe9SRichard Henderson 
413751b061fbSRichard Henderson     ctx->cs = cs;
4138494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
41393d68ee7bSRichard Henderson 
41403d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
41413d68ee7bSRichard Henderson     ctx->privilege = MMU_USER_IDX;
41423d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4143ebd0e151SRichard Henderson     ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX;
4144ebd0e151SRichard Henderson     ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX;
4145c301f34eSRichard Henderson #else
4146494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4147494737b7SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX);
41483d68ee7bSRichard Henderson 
4149c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4150c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4151c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4152c301f34eSRichard Henderson     int32_t diff = cs_base;
4153c301f34eSRichard Henderson 
4154c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4155c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4156c301f34eSRichard Henderson #endif
415751b061fbSRichard Henderson     ctx->iaoq_n = -1;
4158f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
415961766fe9SRichard Henderson 
41603d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
41613d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4162b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
41633d68ee7bSRichard Henderson 
416486f8d05fSRichard Henderson     ctx->ntempr = 0;
416586f8d05fSRichard Henderson     ctx->ntempl = 0;
416686f8d05fSRichard Henderson     memset(ctx->tempr, 0, sizeof(ctx->tempr));
416786f8d05fSRichard Henderson     memset(ctx->templ, 0, sizeof(ctx->templ));
416861766fe9SRichard Henderson }
416961766fe9SRichard Henderson 
417051b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
417151b061fbSRichard Henderson {
417251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
417361766fe9SRichard Henderson 
41743d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
417551b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
417651b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4177494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
417851b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
417951b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4180129e9cc3SRichard Henderson     }
418151b061fbSRichard Henderson     ctx->null_lab = NULL;
418261766fe9SRichard Henderson }
418361766fe9SRichard Henderson 
418451b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
418551b061fbSRichard Henderson {
418651b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
418751b061fbSRichard Henderson 
418851b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
418951b061fbSRichard Henderson }
419051b061fbSRichard Henderson 
419151b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs,
419251b061fbSRichard Henderson                                       const CPUBreakpoint *bp)
419351b061fbSRichard Henderson {
419451b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
419551b061fbSRichard Henderson 
419631234768SRichard Henderson     gen_excp(ctx, EXCP_DEBUG);
4197c301f34eSRichard Henderson     ctx->base.pc_next += 4;
419851b061fbSRichard Henderson     return true;
419951b061fbSRichard Henderson }
420051b061fbSRichard Henderson 
420151b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
420251b061fbSRichard Henderson {
420351b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
420451b061fbSRichard Henderson     CPUHPPAState *env = cs->env_ptr;
420551b061fbSRichard Henderson     DisasJumpType ret;
420651b061fbSRichard Henderson     int i, n;
420751b061fbSRichard Henderson 
420851b061fbSRichard Henderson     /* Execute one insn.  */
4209ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4210c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
421131234768SRichard Henderson         do_page_zero(ctx);
421231234768SRichard Henderson         ret = ctx->base.is_jmp;
4213869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4214ba1d0b44SRichard Henderson     } else
4215ba1d0b44SRichard Henderson #endif
4216ba1d0b44SRichard Henderson     {
421761766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
421861766fe9SRichard Henderson            the page permissions for execute.  */
4219c301f34eSRichard Henderson         uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next);
422061766fe9SRichard Henderson 
422161766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
422261766fe9SRichard Henderson            This will be overwritten by a branch.  */
422351b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
422451b061fbSRichard Henderson             ctx->iaoq_n = -1;
422551b061fbSRichard Henderson             ctx->iaoq_n_var = get_temp(ctx);
4226eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
422761766fe9SRichard Henderson         } else {
422851b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4229f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
423061766fe9SRichard Henderson         }
423161766fe9SRichard Henderson 
423251b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
423351b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4234869051eaSRichard Henderson             ret = DISAS_NEXT;
4235129e9cc3SRichard Henderson         } else {
42361a19da0dSRichard Henderson             ctx->insn = insn;
423731274b46SRichard Henderson             if (!decode(ctx, insn)) {
423831274b46SRichard Henderson                 gen_illegal(ctx);
423931274b46SRichard Henderson             }
424031234768SRichard Henderson             ret = ctx->base.is_jmp;
424151b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4242129e9cc3SRichard Henderson         }
424361766fe9SRichard Henderson     }
424461766fe9SRichard Henderson 
424551b061fbSRichard Henderson     /* Free any temporaries allocated.  */
424686f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempr; i < n; ++i) {
424786f8d05fSRichard Henderson         tcg_temp_free(ctx->tempr[i]);
424886f8d05fSRichard Henderson         ctx->tempr[i] = NULL;
424961766fe9SRichard Henderson     }
425086f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempl; i < n; ++i) {
425186f8d05fSRichard Henderson         tcg_temp_free_tl(ctx->templ[i]);
425286f8d05fSRichard Henderson         ctx->templ[i] = NULL;
425386f8d05fSRichard Henderson     }
425486f8d05fSRichard Henderson     ctx->ntempr = 0;
425586f8d05fSRichard Henderson     ctx->ntempl = 0;
425661766fe9SRichard Henderson 
42573d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
42583d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
425951b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4260c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4261c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4262c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4263c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
426451b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
426551b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
426631234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_NORETURN;
4267129e9cc3SRichard Henderson         } else {
426831234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE;
426961766fe9SRichard Henderson         }
4270129e9cc3SRichard Henderson     }
427151b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
427251b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
4273c301f34eSRichard Henderson     ctx->base.pc_next += 4;
427461766fe9SRichard Henderson 
4275c5d0aec2SRichard Henderson     switch (ret) {
4276c5d0aec2SRichard Henderson     case DISAS_NORETURN:
4277c5d0aec2SRichard Henderson     case DISAS_IAQ_N_UPDATED:
4278c5d0aec2SRichard Henderson         break;
4279c5d0aec2SRichard Henderson 
4280c5d0aec2SRichard Henderson     case DISAS_NEXT:
4281c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE:
4282c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
428351b061fbSRichard Henderson         if (ctx->iaoq_f == -1) {
4284eaa3783bSRichard Henderson             tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
428551b061fbSRichard Henderson             copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4286c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4287c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4288c301f34eSRichard Henderson #endif
428951b061fbSRichard Henderson             nullify_save(ctx);
4290c5d0aec2SRichard Henderson             ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT
4291c5d0aec2SRichard Henderson                                 ? DISAS_EXIT
4292c5d0aec2SRichard Henderson                                 : DISAS_IAQ_N_UPDATED);
429351b061fbSRichard Henderson         } else if (ctx->iaoq_b == -1) {
4294eaa3783bSRichard Henderson             tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
429561766fe9SRichard Henderson         }
4296c5d0aec2SRichard Henderson         break;
4297c5d0aec2SRichard Henderson 
4298c5d0aec2SRichard Henderson     default:
4299c5d0aec2SRichard Henderson         g_assert_not_reached();
4300c5d0aec2SRichard Henderson     }
430161766fe9SRichard Henderson }
430261766fe9SRichard Henderson 
430351b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
430451b061fbSRichard Henderson {
430551b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4306e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
430751b061fbSRichard Henderson 
4308e1b5a5edSRichard Henderson     switch (is_jmp) {
4309869051eaSRichard Henderson     case DISAS_NORETURN:
431061766fe9SRichard Henderson         break;
431151b061fbSRichard Henderson     case DISAS_TOO_MANY:
4312869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4313e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
431451b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
431551b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
431651b061fbSRichard Henderson         nullify_save(ctx);
431761766fe9SRichard Henderson         /* FALLTHRU */
4318869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
431951b061fbSRichard Henderson         if (ctx->base.singlestep_enabled) {
432061766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
4321c5d0aec2SRichard Henderson         } else if (is_jmp != DISAS_IAQ_N_STALE_EXIT) {
43227f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
432361766fe9SRichard Henderson         }
4324c5d0aec2SRichard Henderson         /* FALLTHRU */
4325c5d0aec2SRichard Henderson     case DISAS_EXIT:
4326c5d0aec2SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
432761766fe9SRichard Henderson         break;
432861766fe9SRichard Henderson     default:
432951b061fbSRichard Henderson         g_assert_not_reached();
433061766fe9SRichard Henderson     }
433151b061fbSRichard Henderson }
433261766fe9SRichard Henderson 
433351b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
433451b061fbSRichard Henderson {
4335c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
433661766fe9SRichard Henderson 
4337ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4338ba1d0b44SRichard Henderson     switch (pc) {
43397ad439dfSRichard Henderson     case 0x00:
434051b061fbSRichard Henderson         qemu_log("IN:\n0x00000000:  (null)\n");
4341ba1d0b44SRichard Henderson         return;
43427ad439dfSRichard Henderson     case 0xb0:
434351b061fbSRichard Henderson         qemu_log("IN:\n0x000000b0:  light-weight-syscall\n");
4344ba1d0b44SRichard Henderson         return;
43457ad439dfSRichard Henderson     case 0xe0:
434651b061fbSRichard Henderson         qemu_log("IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4347ba1d0b44SRichard Henderson         return;
43487ad439dfSRichard Henderson     case 0x100:
434951b061fbSRichard Henderson         qemu_log("IN:\n0x00000100:  syscall\n");
4350ba1d0b44SRichard Henderson         return;
43517ad439dfSRichard Henderson     }
4352ba1d0b44SRichard Henderson #endif
4353ba1d0b44SRichard Henderson 
4354ba1d0b44SRichard Henderson     qemu_log("IN: %s\n", lookup_symbol(pc));
4355eaa3783bSRichard Henderson     log_target_disas(cs, pc, dcbase->tb->size);
435661766fe9SRichard Henderson }
435751b061fbSRichard Henderson 
435851b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
435951b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
436051b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
436151b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
436251b061fbSRichard Henderson     .breakpoint_check   = hppa_tr_breakpoint_check,
436351b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
436451b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
436551b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
436651b061fbSRichard Henderson };
436751b061fbSRichard Henderson 
43688b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns)
436951b061fbSRichard Henderson {
437051b061fbSRichard Henderson     DisasContext ctx;
43718b86d6d2SRichard Henderson     translator_loop(&hppa_tr_ops, &ctx.base, cs, tb, max_insns);
437261766fe9SRichard Henderson }
437361766fe9SRichard Henderson 
437461766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb,
437561766fe9SRichard Henderson                           target_ulong *data)
437661766fe9SRichard Henderson {
437761766fe9SRichard Henderson     env->iaoq_f = data[0];
437886f8d05fSRichard Henderson     if (data[1] != (target_ureg)-1) {
437961766fe9SRichard Henderson         env->iaoq_b = data[1];
438061766fe9SRichard Henderson     }
438161766fe9SRichard Henderson     /* Since we were executing the instruction at IAOQ_F, and took some
438261766fe9SRichard Henderson        sort of action that provoked the cpu_restore_state, we can infer
438361766fe9SRichard Henderson        that the instruction was not nullified.  */
438461766fe9SRichard Henderson     env->psw_n = 0;
438561766fe9SRichard Henderson }
4386