161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 243eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 250eaa3783bSRichard Henderson 25161766fe9SRichard Henderson typedef struct DisasCond { 25261766fe9SRichard Henderson TCGCond c; 253eaa3783bSRichard Henderson TCGv_reg a0, a1; 25461766fe9SRichard Henderson bool a0_is_n; 25561766fe9SRichard Henderson bool a1_is_0; 25661766fe9SRichard Henderson } DisasCond; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson typedef struct DisasContext { 259d01a3625SRichard Henderson DisasContextBase base; 26061766fe9SRichard Henderson CPUState *cs; 26161766fe9SRichard Henderson 262eaa3783bSRichard Henderson target_ureg iaoq_f; 263eaa3783bSRichard Henderson target_ureg iaoq_b; 264eaa3783bSRichard Henderson target_ureg iaoq_n; 265eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26661766fe9SRichard Henderson 26786f8d05fSRichard Henderson int ntempr, ntempl; 2685eecd37aSRichard Henderson TCGv_reg tempr[8]; 26986f8d05fSRichard Henderson TCGv_tl templ[4]; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson DisasCond null_cond; 27261766fe9SRichard Henderson TCGLabel *null_lab; 27361766fe9SRichard Henderson 2741a19da0dSRichard Henderson uint32_t insn; 275494737b7SRichard Henderson uint32_t tb_flags; 2763d68ee7bSRichard Henderson int mmu_idx; 2773d68ee7bSRichard Henderson int privilege; 27861766fe9SRichard Henderson bool psw_n_nonzero; 27961766fe9SRichard Henderson } DisasContext; 28061766fe9SRichard Henderson 281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 282e36f27efSRichard Henderson static int expand_sm_imm(int val) 283e36f27efSRichard Henderson { 284e36f27efSRichard Henderson if (val & PSW_SM_E) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson if (val & PSW_SM_W) { 288e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 289e36f27efSRichard Henderson } 290e36f27efSRichard Henderson return val; 291e36f27efSRichard Henderson } 292e36f27efSRichard Henderson 293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 294deee69a1SRichard Henderson static int expand_sr3x(int val) 295deee69a1SRichard Henderson { 296deee69a1SRichard Henderson return ~val; 297deee69a1SRichard Henderson } 298deee69a1SRichard Henderson 29940f9f908SRichard Henderson /* Include the auto-generated decoder. */ 30040f9f908SRichard Henderson #include "decode.inc.c" 30140f9f908SRichard Henderson 30261766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 30361766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 304869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 30561766fe9SRichard Henderson 30661766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 30761766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 308869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 30961766fe9SRichard Henderson 310e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 311e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 312e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 313e1b5a5edSRichard Henderson 31461766fe9SRichard Henderson typedef struct DisasInsn { 31561766fe9SRichard Henderson uint32_t insn, mask; 31631234768SRichard Henderson bool (*trans)(DisasContext *ctx, uint32_t insn, 31761766fe9SRichard Henderson const struct DisasInsn *f); 318b2167459SRichard Henderson union { 319eaa3783bSRichard Henderson void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg); 320eff235ebSPaolo Bonzini void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32); 321eff235ebSPaolo Bonzini void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64); 322eff235ebSPaolo Bonzini void (*wew)(TCGv_i32, TCGv_env, TCGv_i32); 323eff235ebSPaolo Bonzini void (*ded)(TCGv_i64, TCGv_env, TCGv_i64); 324eff235ebSPaolo Bonzini void (*wed)(TCGv_i32, TCGv_env, TCGv_i64); 325eff235ebSPaolo Bonzini void (*dew)(TCGv_i64, TCGv_env, TCGv_i32); 326eff235ebSPaolo Bonzini } f; 32761766fe9SRichard Henderson } DisasInsn; 32861766fe9SRichard Henderson 32961766fe9SRichard Henderson /* global register indexes */ 330eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 33133423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 332494737b7SRichard Henderson static TCGv_i64 cpu_srH; 333eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 334eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 335c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 336c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 337eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 338eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 339eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 340eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 341eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 34261766fe9SRichard Henderson 34361766fe9SRichard Henderson #include "exec/gen-icount.h" 34461766fe9SRichard Henderson 34561766fe9SRichard Henderson void hppa_translate_init(void) 34661766fe9SRichard Henderson { 34761766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 34861766fe9SRichard Henderson 349eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 35061766fe9SRichard Henderson static const GlobalVar vars[] = { 35135136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 35261766fe9SRichard Henderson DEF_VAR(psw_n), 35361766fe9SRichard Henderson DEF_VAR(psw_v), 35461766fe9SRichard Henderson DEF_VAR(psw_cb), 35561766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 35661766fe9SRichard Henderson DEF_VAR(iaoq_f), 35761766fe9SRichard Henderson DEF_VAR(iaoq_b), 35861766fe9SRichard Henderson }; 35961766fe9SRichard Henderson 36061766fe9SRichard Henderson #undef DEF_VAR 36161766fe9SRichard Henderson 36261766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 36361766fe9SRichard Henderson static const char gr_names[32][4] = { 36461766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 36561766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 36661766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 36761766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 36861766fe9SRichard Henderson }; 36933423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 370494737b7SRichard Henderson static const char sr_names[5][4] = { 371494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 37233423472SRichard Henderson }; 37361766fe9SRichard Henderson 37461766fe9SRichard Henderson int i; 37561766fe9SRichard Henderson 376f764718dSRichard Henderson cpu_gr[0] = NULL; 37761766fe9SRichard Henderson for (i = 1; i < 32; i++) { 37861766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 37961766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 38061766fe9SRichard Henderson gr_names[i]); 38161766fe9SRichard Henderson } 38233423472SRichard Henderson for (i = 0; i < 4; i++) { 38333423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 38433423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 38533423472SRichard Henderson sr_names[i]); 38633423472SRichard Henderson } 387494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 388494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 389494737b7SRichard Henderson sr_names[4]); 39061766fe9SRichard Henderson 39161766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 39261766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 39361766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 39461766fe9SRichard Henderson } 395c301f34eSRichard Henderson 396c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 397c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 398c301f34eSRichard Henderson "iasq_f"); 399c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 400c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 401c301f34eSRichard Henderson "iasq_b"); 40261766fe9SRichard Henderson } 40361766fe9SRichard Henderson 404129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 405129e9cc3SRichard Henderson { 406f764718dSRichard Henderson return (DisasCond){ 407f764718dSRichard Henderson .c = TCG_COND_NEVER, 408f764718dSRichard Henderson .a0 = NULL, 409f764718dSRichard Henderson .a1 = NULL, 410f764718dSRichard Henderson }; 411129e9cc3SRichard Henderson } 412129e9cc3SRichard Henderson 413129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 414129e9cc3SRichard Henderson { 415f764718dSRichard Henderson return (DisasCond){ 416f764718dSRichard Henderson .c = TCG_COND_NE, 417f764718dSRichard Henderson .a0 = cpu_psw_n, 418f764718dSRichard Henderson .a0_is_n = true, 419f764718dSRichard Henderson .a1 = NULL, 420f764718dSRichard Henderson .a1_is_0 = true 421f764718dSRichard Henderson }; 422129e9cc3SRichard Henderson } 423129e9cc3SRichard Henderson 424eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 425129e9cc3SRichard Henderson { 426f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 427129e9cc3SRichard Henderson 428129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 429129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 430eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 431129e9cc3SRichard Henderson 432129e9cc3SRichard Henderson return r; 433129e9cc3SRichard Henderson } 434129e9cc3SRichard Henderson 435eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 436129e9cc3SRichard Henderson { 437129e9cc3SRichard Henderson DisasCond r = { .c = c }; 438129e9cc3SRichard Henderson 439129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 440129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 441eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 442129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 443eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 444129e9cc3SRichard Henderson 445129e9cc3SRichard Henderson return r; 446129e9cc3SRichard Henderson } 447129e9cc3SRichard Henderson 448129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 449129e9cc3SRichard Henderson { 450129e9cc3SRichard Henderson if (cond->a1_is_0) { 451129e9cc3SRichard Henderson cond->a1_is_0 = false; 452eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 453129e9cc3SRichard Henderson } 454129e9cc3SRichard Henderson } 455129e9cc3SRichard Henderson 456129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 457129e9cc3SRichard Henderson { 458129e9cc3SRichard Henderson switch (cond->c) { 459129e9cc3SRichard Henderson default: 460129e9cc3SRichard Henderson if (!cond->a0_is_n) { 461129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 462129e9cc3SRichard Henderson } 463129e9cc3SRichard Henderson if (!cond->a1_is_0) { 464129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 465129e9cc3SRichard Henderson } 466129e9cc3SRichard Henderson cond->a0_is_n = false; 467129e9cc3SRichard Henderson cond->a1_is_0 = false; 468f764718dSRichard Henderson cond->a0 = NULL; 469f764718dSRichard Henderson cond->a1 = NULL; 470129e9cc3SRichard Henderson /* fallthru */ 471129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 472129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 473129e9cc3SRichard Henderson break; 474129e9cc3SRichard Henderson case TCG_COND_NEVER: 475129e9cc3SRichard Henderson break; 476129e9cc3SRichard Henderson } 477129e9cc3SRichard Henderson } 478129e9cc3SRichard Henderson 479eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 48061766fe9SRichard Henderson { 48186f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 48286f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 48386f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 48461766fe9SRichard Henderson } 48561766fe9SRichard Henderson 48686f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 48786f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 48886f8d05fSRichard Henderson { 48986f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 49086f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 49186f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 49286f8d05fSRichard Henderson } 49386f8d05fSRichard Henderson #endif 49486f8d05fSRichard Henderson 495eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 49661766fe9SRichard Henderson { 497eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 498eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 49961766fe9SRichard Henderson return t; 50061766fe9SRichard Henderson } 50161766fe9SRichard Henderson 502eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 50361766fe9SRichard Henderson { 50461766fe9SRichard Henderson if (reg == 0) { 505eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 506eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 50761766fe9SRichard Henderson return t; 50861766fe9SRichard Henderson } else { 50961766fe9SRichard Henderson return cpu_gr[reg]; 51061766fe9SRichard Henderson } 51161766fe9SRichard Henderson } 51261766fe9SRichard Henderson 513eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 51461766fe9SRichard Henderson { 515129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 51661766fe9SRichard Henderson return get_temp(ctx); 51761766fe9SRichard Henderson } else { 51861766fe9SRichard Henderson return cpu_gr[reg]; 51961766fe9SRichard Henderson } 52061766fe9SRichard Henderson } 52161766fe9SRichard Henderson 522eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 523129e9cc3SRichard Henderson { 524129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 525129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 526eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 527129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 528129e9cc3SRichard Henderson } else { 529eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 530129e9cc3SRichard Henderson } 531129e9cc3SRichard Henderson } 532129e9cc3SRichard Henderson 533eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 534129e9cc3SRichard Henderson { 535129e9cc3SRichard Henderson if (reg != 0) { 536129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 537129e9cc3SRichard Henderson } 538129e9cc3SRichard Henderson } 539129e9cc3SRichard Henderson 54096d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 54196d6407fSRichard Henderson # define HI_OFS 0 54296d6407fSRichard Henderson # define LO_OFS 4 54396d6407fSRichard Henderson #else 54496d6407fSRichard Henderson # define HI_OFS 4 54596d6407fSRichard Henderson # define LO_OFS 0 54696d6407fSRichard Henderson #endif 54796d6407fSRichard Henderson 54896d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 54996d6407fSRichard Henderson { 55096d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 55196d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 55296d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 55396d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 55496d6407fSRichard Henderson return ret; 55596d6407fSRichard Henderson } 55696d6407fSRichard Henderson 557ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 558ebe9383cSRichard Henderson { 559ebe9383cSRichard Henderson if (rt == 0) { 560ebe9383cSRichard Henderson return tcg_const_i32(0); 561ebe9383cSRichard Henderson } else { 562ebe9383cSRichard Henderson return load_frw_i32(rt); 563ebe9383cSRichard Henderson } 564ebe9383cSRichard Henderson } 565ebe9383cSRichard Henderson 566ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 567ebe9383cSRichard Henderson { 568ebe9383cSRichard Henderson if (rt == 0) { 569ebe9383cSRichard Henderson return tcg_const_i64(0); 570ebe9383cSRichard Henderson } else { 571ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 572ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 573ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 574ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 575ebe9383cSRichard Henderson return ret; 576ebe9383cSRichard Henderson } 577ebe9383cSRichard Henderson } 578ebe9383cSRichard Henderson 57996d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 58096d6407fSRichard Henderson { 58196d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 58296d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 58396d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 58496d6407fSRichard Henderson } 58596d6407fSRichard Henderson 58696d6407fSRichard Henderson #undef HI_OFS 58796d6407fSRichard Henderson #undef LO_OFS 58896d6407fSRichard Henderson 58996d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 59096d6407fSRichard Henderson { 59196d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 59296d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 59396d6407fSRichard Henderson return ret; 59496d6407fSRichard Henderson } 59596d6407fSRichard Henderson 596ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 597ebe9383cSRichard Henderson { 598ebe9383cSRichard Henderson if (rt == 0) { 599ebe9383cSRichard Henderson return tcg_const_i64(0); 600ebe9383cSRichard Henderson } else { 601ebe9383cSRichard Henderson return load_frd(rt); 602ebe9383cSRichard Henderson } 603ebe9383cSRichard Henderson } 604ebe9383cSRichard Henderson 60596d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 60696d6407fSRichard Henderson { 60796d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 60896d6407fSRichard Henderson } 60996d6407fSRichard Henderson 61033423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 61133423472SRichard Henderson { 61233423472SRichard Henderson #ifdef CONFIG_USER_ONLY 61333423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 61433423472SRichard Henderson #else 61533423472SRichard Henderson if (reg < 4) { 61633423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 617494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 618494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 61933423472SRichard Henderson } else { 62033423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 62133423472SRichard Henderson } 62233423472SRichard Henderson #endif 62333423472SRichard Henderson } 62433423472SRichard Henderson 625129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 626129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 627129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 628129e9cc3SRichard Henderson { 629129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 630129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 631129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 632129e9cc3SRichard Henderson 633129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 634129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 635129e9cc3SRichard Henderson 636129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 637129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 638129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 639129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 640eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 641129e9cc3SRichard Henderson } 642129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 643129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 644129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 645129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 646129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 647eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 648129e9cc3SRichard Henderson } 649129e9cc3SRichard Henderson 650eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 651129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 652129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 653129e9cc3SRichard Henderson } 654129e9cc3SRichard Henderson } 655129e9cc3SRichard Henderson 656129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 657129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 658129e9cc3SRichard Henderson { 659129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 660129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 661eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 662129e9cc3SRichard Henderson } 663129e9cc3SRichard Henderson return; 664129e9cc3SRichard Henderson } 665129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 666129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 667eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 668129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 669129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 670129e9cc3SRichard Henderson } 671129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 672129e9cc3SRichard Henderson } 673129e9cc3SRichard Henderson 674129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 675129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 676129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 677129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 678129e9cc3SRichard Henderson { 679129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 680eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 681129e9cc3SRichard Henderson } 682129e9cc3SRichard Henderson } 683129e9cc3SRichard Henderson 684129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 68540f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 68640f9f908SRichard Henderson it may be tail-called from a translate function. */ 68731234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 688129e9cc3SRichard Henderson { 689129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 69031234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 691129e9cc3SRichard Henderson 692f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 693f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 694f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 695f49b3537SRichard Henderson 696129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 697129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 698129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 699129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 70031234768SRichard Henderson return true; 701129e9cc3SRichard Henderson } 702129e9cc3SRichard Henderson ctx->null_lab = NULL; 703129e9cc3SRichard Henderson 704129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 705129e9cc3SRichard Henderson /* The next instruction will be unconditional, 706129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 707129e9cc3SRichard Henderson gen_set_label(null_lab); 708129e9cc3SRichard Henderson } else { 709129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 710129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 711129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 712129e9cc3SRichard Henderson label we have the proper value in place. */ 713129e9cc3SRichard Henderson nullify_save(ctx); 714129e9cc3SRichard Henderson gen_set_label(null_lab); 715129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 716129e9cc3SRichard Henderson } 717869051eaSRichard Henderson if (status == DISAS_NORETURN) { 71831234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 719129e9cc3SRichard Henderson } 72031234768SRichard Henderson return true; 721129e9cc3SRichard Henderson } 722129e9cc3SRichard Henderson 723eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 72461766fe9SRichard Henderson { 72561766fe9SRichard Henderson if (unlikely(ival == -1)) { 726eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 72761766fe9SRichard Henderson } else { 728eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 72961766fe9SRichard Henderson } 73061766fe9SRichard Henderson } 73161766fe9SRichard Henderson 732eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 73361766fe9SRichard Henderson { 73461766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 73561766fe9SRichard Henderson } 73661766fe9SRichard Henderson 73761766fe9SRichard Henderson static void gen_excp_1(int exception) 73861766fe9SRichard Henderson { 73961766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 74061766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 74161766fe9SRichard Henderson tcg_temp_free_i32(t); 74261766fe9SRichard Henderson } 74361766fe9SRichard Henderson 74431234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 74561766fe9SRichard Henderson { 74661766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 74761766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 748129e9cc3SRichard Henderson nullify_save(ctx); 74961766fe9SRichard Henderson gen_excp_1(exception); 75031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 75161766fe9SRichard Henderson } 75261766fe9SRichard Henderson 75331234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7541a19da0dSRichard Henderson { 75531234768SRichard Henderson TCGv_reg tmp; 75631234768SRichard Henderson 75731234768SRichard Henderson nullify_over(ctx); 75831234768SRichard Henderson tmp = tcg_const_reg(ctx->insn); 7591a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7601a19da0dSRichard Henderson tcg_temp_free(tmp); 76131234768SRichard Henderson gen_excp(ctx, exc); 76231234768SRichard Henderson return nullify_end(ctx); 7631a19da0dSRichard Henderson } 7641a19da0dSRichard Henderson 76531234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 76661766fe9SRichard Henderson { 76731234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 76861766fe9SRichard Henderson } 76961766fe9SRichard Henderson 77040f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 77140f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 77240f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 77340f9f908SRichard Henderson #else 774e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 775e1b5a5edSRichard Henderson do { \ 776e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 77731234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 778e1b5a5edSRichard Henderson } \ 779e1b5a5edSRichard Henderson } while (0) 78040f9f908SRichard Henderson #endif 781e1b5a5edSRichard Henderson 782eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 78361766fe9SRichard Henderson { 78461766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 78531234768SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) 78631234768SRichard Henderson || ctx->base.singlestep_enabled) { 78761766fe9SRichard Henderson return false; 78861766fe9SRichard Henderson } 78961766fe9SRichard Henderson return true; 79061766fe9SRichard Henderson } 79161766fe9SRichard Henderson 792129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 793129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 794129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 795129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 796129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 797129e9cc3SRichard Henderson { 798129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 799129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 800129e9cc3SRichard Henderson } 801129e9cc3SRichard Henderson 80261766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 803eaa3783bSRichard Henderson target_ureg f, target_ureg b) 80461766fe9SRichard Henderson { 80561766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 80661766fe9SRichard Henderson tcg_gen_goto_tb(which); 807eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 808eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 80907ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 81061766fe9SRichard Henderson } else { 81161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 81261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 813d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 81461766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 81561766fe9SRichard Henderson } else { 8167f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 81761766fe9SRichard Henderson } 81861766fe9SRichard Henderson } 81961766fe9SRichard Henderson } 82061766fe9SRichard Henderson 821b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign, 822b2167459SRichard Henderson with the rest of the field becoming the least significant bits. */ 823eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len) 824b2167459SRichard Henderson { 825eaa3783bSRichard Henderson target_ureg x = -(target_ureg)extract32(val, pos, 1); 826b2167459SRichard Henderson x = (x << (len - 1)) | extract32(val, pos + 1, len - 1); 827b2167459SRichard Henderson return x; 828b2167459SRichard Henderson } 829b2167459SRichard Henderson 830ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn) 831ebe9383cSRichard Henderson { 832ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 6, 1); 833ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 0, 5); 834ebe9383cSRichard Henderson return r1 * 32 + r0; 835ebe9383cSRichard Henderson } 836ebe9383cSRichard Henderson 837ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn) 838ebe9383cSRichard Henderson { 839ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 7, 1); 840ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 21, 5); 841ebe9383cSRichard Henderson return r1 * 32 + r0; 842ebe9383cSRichard Henderson } 843ebe9383cSRichard Henderson 844ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn) 845ebe9383cSRichard Henderson { 846ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 12, 1); 847ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 16, 5); 848ebe9383cSRichard Henderson return r1 * 32 + r0; 849ebe9383cSRichard Henderson } 850ebe9383cSRichard Henderson 851ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn) 852ebe9383cSRichard Henderson { 853ebe9383cSRichard Henderson unsigned r2 = extract32(insn, 8, 1); 854ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 13, 3); 855ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 9, 2); 856ebe9383cSRichard Henderson return r2 * 32 + r1 * 4 + r0; 857ebe9383cSRichard Henderson } 858ebe9383cSRichard Henderson 859c603e14aSRichard Henderson static inline unsigned assemble_sr3(uint32_t insn) 86033423472SRichard Henderson { 86133423472SRichard Henderson unsigned s2 = extract32(insn, 13, 1); 86233423472SRichard Henderson unsigned s0 = extract32(insn, 14, 2); 86333423472SRichard Henderson return s2 * 4 + s0; 86433423472SRichard Henderson } 86533423472SRichard Henderson 866eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn) 86798cd9ca7SRichard Henderson { 868eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 86998cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 87098cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 87198cd9ca7SRichard Henderson return x; 87298cd9ca7SRichard Henderson } 87398cd9ca7SRichard Henderson 874eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn) 875b2167459SRichard Henderson { 876b2167459SRichard Henderson /* Take the name from PA2.0, which produces a 16-bit number 877b2167459SRichard Henderson only with wide mode; otherwise a 14-bit number. Since we don't 878b2167459SRichard Henderson implement wide mode, this is always the 14-bit number. */ 879b2167459SRichard Henderson return low_sextract(insn, 0, 14); 880b2167459SRichard Henderson } 881b2167459SRichard Henderson 882eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn) 88396d6407fSRichard Henderson { 88496d6407fSRichard Henderson /* Take the name from PA2.0, which produces a 14-bit shifted number 88596d6407fSRichard Henderson only with wide mode; otherwise a 12-bit shifted number. Since we 88696d6407fSRichard Henderson don't implement wide mode, this is always the 12-bit number. */ 887eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 88896d6407fSRichard Henderson x = (x << 11) | extract32(insn, 2, 11); 88996d6407fSRichard Henderson return x << 2; 89096d6407fSRichard Henderson } 89196d6407fSRichard Henderson 892eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn) 89398cd9ca7SRichard Henderson { 894eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 89598cd9ca7SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 89698cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 89798cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 89898cd9ca7SRichard Henderson return x << 2; 89998cd9ca7SRichard Henderson } 90098cd9ca7SRichard Henderson 901eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn) 902b2167459SRichard Henderson { 903eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 904b2167459SRichard Henderson x = (x << 11) | extract32(insn, 1, 11); 905b2167459SRichard Henderson x = (x << 2) | extract32(insn, 14, 2); 906b2167459SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 907b2167459SRichard Henderson x = (x << 2) | extract32(insn, 12, 2); 908b2167459SRichard Henderson return x << 11; 909b2167459SRichard Henderson } 910b2167459SRichard Henderson 911eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn) 91298cd9ca7SRichard Henderson { 913eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 91498cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 16, 10); 91598cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 91698cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 91798cd9ca7SRichard Henderson return x << 2; 91898cd9ca7SRichard Henderson } 91998cd9ca7SRichard Henderson 920b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 921b2167459SRichard Henderson the conditions, without describing their exact implementation. The 922b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 923b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 924b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 925b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 926b2167459SRichard Henderson 927eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 928eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 929b2167459SRichard Henderson { 930b2167459SRichard Henderson DisasCond cond; 931eaa3783bSRichard Henderson TCGv_reg tmp; 932b2167459SRichard Henderson 933b2167459SRichard Henderson switch (cf >> 1) { 934b2167459SRichard Henderson case 0: /* Never / TR */ 935b2167459SRichard Henderson cond = cond_make_f(); 936b2167459SRichard Henderson break; 937b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 938b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 939b2167459SRichard Henderson break; 940b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 941b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 942b2167459SRichard Henderson break; 943b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 944b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 945b2167459SRichard Henderson break; 946b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 947b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 948b2167459SRichard Henderson break; 949b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 950b2167459SRichard Henderson tmp = tcg_temp_new(); 951eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 952eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 953b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 954b2167459SRichard Henderson tcg_temp_free(tmp); 955b2167459SRichard Henderson break; 956b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 957b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 958b2167459SRichard Henderson break; 959b2167459SRichard Henderson case 7: /* OD / EV */ 960b2167459SRichard Henderson tmp = tcg_temp_new(); 961eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 962b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 963b2167459SRichard Henderson tcg_temp_free(tmp); 964b2167459SRichard Henderson break; 965b2167459SRichard Henderson default: 966b2167459SRichard Henderson g_assert_not_reached(); 967b2167459SRichard Henderson } 968b2167459SRichard Henderson if (cf & 1) { 969b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 970b2167459SRichard Henderson } 971b2167459SRichard Henderson 972b2167459SRichard Henderson return cond; 973b2167459SRichard Henderson } 974b2167459SRichard Henderson 975b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 976b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 977b2167459SRichard Henderson deleted as unused. */ 978b2167459SRichard Henderson 979eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 980eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 981b2167459SRichard Henderson { 982b2167459SRichard Henderson DisasCond cond; 983b2167459SRichard Henderson 984b2167459SRichard Henderson switch (cf >> 1) { 985b2167459SRichard Henderson case 1: /* = / <> */ 986b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 987b2167459SRichard Henderson break; 988b2167459SRichard Henderson case 2: /* < / >= */ 989b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 990b2167459SRichard Henderson break; 991b2167459SRichard Henderson case 3: /* <= / > */ 992b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 993b2167459SRichard Henderson break; 994b2167459SRichard Henderson case 4: /* << / >>= */ 995b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 996b2167459SRichard Henderson break; 997b2167459SRichard Henderson case 5: /* <<= / >> */ 998b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 999b2167459SRichard Henderson break; 1000b2167459SRichard Henderson default: 1001b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 1002b2167459SRichard Henderson } 1003b2167459SRichard Henderson if (cf & 1) { 1004b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1005b2167459SRichard Henderson } 1006b2167459SRichard Henderson 1007b2167459SRichard Henderson return cond; 1008b2167459SRichard Henderson } 1009b2167459SRichard Henderson 1010b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 1011b2167459SRichard Henderson computed, and use of them is undefined. */ 1012b2167459SRichard Henderson 1013eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 1014b2167459SRichard Henderson { 1015b2167459SRichard Henderson switch (cf >> 1) { 1016b2167459SRichard Henderson case 4: case 5: case 6: 1017b2167459SRichard Henderson cf &= 1; 1018b2167459SRichard Henderson break; 1019b2167459SRichard Henderson } 1020b2167459SRichard Henderson return do_cond(cf, res, res, res); 1021b2167459SRichard Henderson } 1022b2167459SRichard Henderson 102398cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 102498cd9ca7SRichard Henderson 1025eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 102698cd9ca7SRichard Henderson { 102798cd9ca7SRichard Henderson unsigned c, f; 102898cd9ca7SRichard Henderson 102998cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 103098cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 103198cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 103298cd9ca7SRichard Henderson c = orig & 3; 103398cd9ca7SRichard Henderson if (c == 3) { 103498cd9ca7SRichard Henderson c = 7; 103598cd9ca7SRichard Henderson } 103698cd9ca7SRichard Henderson f = (orig & 4) / 4; 103798cd9ca7SRichard Henderson 103898cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 103998cd9ca7SRichard Henderson } 104098cd9ca7SRichard Henderson 1041b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1042b2167459SRichard Henderson 1043eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1044eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1045b2167459SRichard Henderson { 1046b2167459SRichard Henderson DisasCond cond; 1047eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1048b2167459SRichard Henderson 1049b2167459SRichard Henderson if (cf & 8) { 1050b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1051b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1052b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1053b2167459SRichard Henderson */ 1054b2167459SRichard Henderson cb = tcg_temp_new(); 1055b2167459SRichard Henderson tmp = tcg_temp_new(); 1056eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1057eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1058eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1059eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1060b2167459SRichard Henderson tcg_temp_free(tmp); 1061b2167459SRichard Henderson } 1062b2167459SRichard Henderson 1063b2167459SRichard Henderson switch (cf >> 1) { 1064b2167459SRichard Henderson case 0: /* never / TR */ 1065b2167459SRichard Henderson case 1: /* undefined */ 1066b2167459SRichard Henderson case 5: /* undefined */ 1067b2167459SRichard Henderson cond = cond_make_f(); 1068b2167459SRichard Henderson break; 1069b2167459SRichard Henderson 1070b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1071b2167459SRichard Henderson /* See hasless(v,1) from 1072b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1073b2167459SRichard Henderson */ 1074b2167459SRichard Henderson tmp = tcg_temp_new(); 1075eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1076eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1077eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1078b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1079b2167459SRichard Henderson tcg_temp_free(tmp); 1080b2167459SRichard Henderson break; 1081b2167459SRichard Henderson 1082b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1083b2167459SRichard Henderson tmp = tcg_temp_new(); 1084eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1085eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1086eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1087b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1088b2167459SRichard Henderson tcg_temp_free(tmp); 1089b2167459SRichard Henderson break; 1090b2167459SRichard Henderson 1091b2167459SRichard Henderson case 4: /* SDC / NDC */ 1092eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1093b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1094b2167459SRichard Henderson break; 1095b2167459SRichard Henderson 1096b2167459SRichard Henderson case 6: /* SBC / NBC */ 1097eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1098b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1099b2167459SRichard Henderson break; 1100b2167459SRichard Henderson 1101b2167459SRichard Henderson case 7: /* SHC / NHC */ 1102eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1103b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1104b2167459SRichard Henderson break; 1105b2167459SRichard Henderson 1106b2167459SRichard Henderson default: 1107b2167459SRichard Henderson g_assert_not_reached(); 1108b2167459SRichard Henderson } 1109b2167459SRichard Henderson if (cf & 8) { 1110b2167459SRichard Henderson tcg_temp_free(cb); 1111b2167459SRichard Henderson } 1112b2167459SRichard Henderson if (cf & 1) { 1113b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1114b2167459SRichard Henderson } 1115b2167459SRichard Henderson 1116b2167459SRichard Henderson return cond; 1117b2167459SRichard Henderson } 1118b2167459SRichard Henderson 1119b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1120eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1121eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1122b2167459SRichard Henderson { 1123eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1124eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1125b2167459SRichard Henderson 1126eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1127eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1128eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1129b2167459SRichard Henderson tcg_temp_free(tmp); 1130b2167459SRichard Henderson 1131b2167459SRichard Henderson return sv; 1132b2167459SRichard Henderson } 1133b2167459SRichard Henderson 1134b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1135eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1136eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1137b2167459SRichard Henderson { 1138eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1139eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1140b2167459SRichard Henderson 1141eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1142eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1143eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1144b2167459SRichard Henderson tcg_temp_free(tmp); 1145b2167459SRichard Henderson 1146b2167459SRichard Henderson return sv; 1147b2167459SRichard Henderson } 1148b2167459SRichard Henderson 114931234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1150eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1151eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1152b2167459SRichard Henderson { 1153eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1154b2167459SRichard Henderson unsigned c = cf >> 1; 1155b2167459SRichard Henderson DisasCond cond; 1156b2167459SRichard Henderson 1157b2167459SRichard Henderson dest = tcg_temp_new(); 1158f764718dSRichard Henderson cb = NULL; 1159f764718dSRichard Henderson cb_msb = NULL; 1160b2167459SRichard Henderson 1161b2167459SRichard Henderson if (shift) { 1162b2167459SRichard Henderson tmp = get_temp(ctx); 1163eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1164b2167459SRichard Henderson in1 = tmp; 1165b2167459SRichard Henderson } 1166b2167459SRichard Henderson 1167b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1168eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1169b2167459SRichard Henderson cb_msb = get_temp(ctx); 1170eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1171b2167459SRichard Henderson if (is_c) { 1172eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1173b2167459SRichard Henderson } 1174b2167459SRichard Henderson tcg_temp_free(zero); 1175b2167459SRichard Henderson if (!is_l) { 1176b2167459SRichard Henderson cb = get_temp(ctx); 1177eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1178eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1179b2167459SRichard Henderson } 1180b2167459SRichard Henderson } else { 1181eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1182b2167459SRichard Henderson if (is_c) { 1183eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1184b2167459SRichard Henderson } 1185b2167459SRichard Henderson } 1186b2167459SRichard Henderson 1187b2167459SRichard Henderson /* Compute signed overflow if required. */ 1188f764718dSRichard Henderson sv = NULL; 1189b2167459SRichard Henderson if (is_tsv || c == 6) { 1190b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1191b2167459SRichard Henderson if (is_tsv) { 1192b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1193b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1194b2167459SRichard Henderson } 1195b2167459SRichard Henderson } 1196b2167459SRichard Henderson 1197b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1198b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1199b2167459SRichard Henderson if (is_tc) { 1200b2167459SRichard Henderson cond_prep(&cond); 1201b2167459SRichard Henderson tmp = tcg_temp_new(); 1202eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1203b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1204b2167459SRichard Henderson tcg_temp_free(tmp); 1205b2167459SRichard Henderson } 1206b2167459SRichard Henderson 1207b2167459SRichard Henderson /* Write back the result. */ 1208b2167459SRichard Henderson if (!is_l) { 1209b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1210b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1211b2167459SRichard Henderson } 1212b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1213b2167459SRichard Henderson tcg_temp_free(dest); 1214b2167459SRichard Henderson 1215b2167459SRichard Henderson /* Install the new nullification. */ 1216b2167459SRichard Henderson cond_free(&ctx->null_cond); 1217b2167459SRichard Henderson ctx->null_cond = cond; 1218b2167459SRichard Henderson } 1219b2167459SRichard Henderson 1220*0c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 1221*0c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 1222*0c982a28SRichard Henderson { 1223*0c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 1224*0c982a28SRichard Henderson 1225*0c982a28SRichard Henderson if (a->cf) { 1226*0c982a28SRichard Henderson nullify_over(ctx); 1227*0c982a28SRichard Henderson } 1228*0c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 1229*0c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1230*0c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 1231*0c982a28SRichard Henderson return nullify_end(ctx); 1232*0c982a28SRichard Henderson } 1233*0c982a28SRichard Henderson 123431234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1235eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1236eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1237b2167459SRichard Henderson { 1238eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1239b2167459SRichard Henderson unsigned c = cf >> 1; 1240b2167459SRichard Henderson DisasCond cond; 1241b2167459SRichard Henderson 1242b2167459SRichard Henderson dest = tcg_temp_new(); 1243b2167459SRichard Henderson cb = tcg_temp_new(); 1244b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1245b2167459SRichard Henderson 1246eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1247b2167459SRichard Henderson if (is_b) { 1248b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1249eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1250eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1251eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1252eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1253eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1254b2167459SRichard Henderson } else { 1255b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1256b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1257eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1258eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1259eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1260eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1261b2167459SRichard Henderson } 1262b2167459SRichard Henderson tcg_temp_free(zero); 1263b2167459SRichard Henderson 1264b2167459SRichard Henderson /* Compute signed overflow if required. */ 1265f764718dSRichard Henderson sv = NULL; 1266b2167459SRichard Henderson if (is_tsv || c == 6) { 1267b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1268b2167459SRichard Henderson if (is_tsv) { 1269b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1270b2167459SRichard Henderson } 1271b2167459SRichard Henderson } 1272b2167459SRichard Henderson 1273b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1274b2167459SRichard Henderson if (!is_b) { 1275b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1276b2167459SRichard Henderson } else { 1277b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1278b2167459SRichard Henderson } 1279b2167459SRichard Henderson 1280b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1281b2167459SRichard Henderson if (is_tc) { 1282b2167459SRichard Henderson cond_prep(&cond); 1283b2167459SRichard Henderson tmp = tcg_temp_new(); 1284eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1285b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1286b2167459SRichard Henderson tcg_temp_free(tmp); 1287b2167459SRichard Henderson } 1288b2167459SRichard Henderson 1289b2167459SRichard Henderson /* Write back the result. */ 1290b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1291b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1292b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1293b2167459SRichard Henderson tcg_temp_free(dest); 1294b2167459SRichard Henderson 1295b2167459SRichard Henderson /* Install the new nullification. */ 1296b2167459SRichard Henderson cond_free(&ctx->null_cond); 1297b2167459SRichard Henderson ctx->null_cond = cond; 1298b2167459SRichard Henderson } 1299b2167459SRichard Henderson 1300*0c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 1301*0c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 1302*0c982a28SRichard Henderson { 1303*0c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 1304*0c982a28SRichard Henderson 1305*0c982a28SRichard Henderson if (a->cf) { 1306*0c982a28SRichard Henderson nullify_over(ctx); 1307*0c982a28SRichard Henderson } 1308*0c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 1309*0c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1310*0c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 1311*0c982a28SRichard Henderson return nullify_end(ctx); 1312*0c982a28SRichard Henderson } 1313*0c982a28SRichard Henderson 131431234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1315eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1316b2167459SRichard Henderson { 1317eaa3783bSRichard Henderson TCGv_reg dest, sv; 1318b2167459SRichard Henderson DisasCond cond; 1319b2167459SRichard Henderson 1320b2167459SRichard Henderson dest = tcg_temp_new(); 1321eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1322b2167459SRichard Henderson 1323b2167459SRichard Henderson /* Compute signed overflow if required. */ 1324f764718dSRichard Henderson sv = NULL; 1325b2167459SRichard Henderson if ((cf >> 1) == 6) { 1326b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1327b2167459SRichard Henderson } 1328b2167459SRichard Henderson 1329b2167459SRichard Henderson /* Form the condition for the compare. */ 1330b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1331b2167459SRichard Henderson 1332b2167459SRichard Henderson /* Clear. */ 1333eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1334b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1335b2167459SRichard Henderson tcg_temp_free(dest); 1336b2167459SRichard Henderson 1337b2167459SRichard Henderson /* Install the new nullification. */ 1338b2167459SRichard Henderson cond_free(&ctx->null_cond); 1339b2167459SRichard Henderson ctx->null_cond = cond; 1340b2167459SRichard Henderson } 1341b2167459SRichard Henderson 134231234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1343eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1344eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1345b2167459SRichard Henderson { 1346eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1347b2167459SRichard Henderson 1348b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1349b2167459SRichard Henderson fn(dest, in1, in2); 1350b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1351b2167459SRichard Henderson 1352b2167459SRichard Henderson /* Install the new nullification. */ 1353b2167459SRichard Henderson cond_free(&ctx->null_cond); 1354b2167459SRichard Henderson if (cf) { 1355b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1356b2167459SRichard Henderson } 1357b2167459SRichard Henderson } 1358b2167459SRichard Henderson 1359*0c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 1360*0c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1361*0c982a28SRichard Henderson { 1362*0c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 1363*0c982a28SRichard Henderson 1364*0c982a28SRichard Henderson if (a->cf) { 1365*0c982a28SRichard Henderson nullify_over(ctx); 1366*0c982a28SRichard Henderson } 1367*0c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 1368*0c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1369*0c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 1370*0c982a28SRichard Henderson return nullify_end(ctx); 1371*0c982a28SRichard Henderson } 1372*0c982a28SRichard Henderson 137331234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1374eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1375eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1376b2167459SRichard Henderson { 1377eaa3783bSRichard Henderson TCGv_reg dest; 1378b2167459SRichard Henderson DisasCond cond; 1379b2167459SRichard Henderson 1380b2167459SRichard Henderson if (cf == 0) { 1381b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1382b2167459SRichard Henderson fn(dest, in1, in2); 1383b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1384b2167459SRichard Henderson cond_free(&ctx->null_cond); 1385b2167459SRichard Henderson } else { 1386b2167459SRichard Henderson dest = tcg_temp_new(); 1387b2167459SRichard Henderson fn(dest, in1, in2); 1388b2167459SRichard Henderson 1389b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1390b2167459SRichard Henderson 1391b2167459SRichard Henderson if (is_tc) { 1392eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1393b2167459SRichard Henderson cond_prep(&cond); 1394eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1395b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1396b2167459SRichard Henderson tcg_temp_free(tmp); 1397b2167459SRichard Henderson } 1398b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1399b2167459SRichard Henderson 1400b2167459SRichard Henderson cond_free(&ctx->null_cond); 1401b2167459SRichard Henderson ctx->null_cond = cond; 1402b2167459SRichard Henderson } 1403b2167459SRichard Henderson } 1404b2167459SRichard Henderson 140586f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14068d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14078d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14088d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14098d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 141086f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 141186f8d05fSRichard Henderson { 141286f8d05fSRichard Henderson TCGv_ptr ptr; 141386f8d05fSRichard Henderson TCGv_reg tmp; 141486f8d05fSRichard Henderson TCGv_i64 spc; 141586f8d05fSRichard Henderson 141686f8d05fSRichard Henderson if (sp != 0) { 14178d6ae7fbSRichard Henderson if (sp < 0) { 14188d6ae7fbSRichard Henderson sp = ~sp; 14198d6ae7fbSRichard Henderson } 14208d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 14218d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14228d6ae7fbSRichard Henderson return spc; 142386f8d05fSRichard Henderson } 1424494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1425494737b7SRichard Henderson return cpu_srH; 1426494737b7SRichard Henderson } 142786f8d05fSRichard Henderson 142886f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 142986f8d05fSRichard Henderson tmp = tcg_temp_new(); 143086f8d05fSRichard Henderson spc = get_temp_tl(ctx); 143186f8d05fSRichard Henderson 143286f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 143386f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 143486f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 143586f8d05fSRichard Henderson tcg_temp_free(tmp); 143686f8d05fSRichard Henderson 143786f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 143886f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 143986f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 144086f8d05fSRichard Henderson 144186f8d05fSRichard Henderson return spc; 144286f8d05fSRichard Henderson } 144386f8d05fSRichard Henderson #endif 144486f8d05fSRichard Henderson 144586f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 144686f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 144786f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 144886f8d05fSRichard Henderson { 144986f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 145086f8d05fSRichard Henderson TCGv_reg ofs; 145186f8d05fSRichard Henderson 145286f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 145386f8d05fSRichard Henderson if (rx) { 145486f8d05fSRichard Henderson ofs = get_temp(ctx); 145586f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 145686f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 145786f8d05fSRichard Henderson } else if (disp || modify) { 145886f8d05fSRichard Henderson ofs = get_temp(ctx); 145986f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 146086f8d05fSRichard Henderson } else { 146186f8d05fSRichard Henderson ofs = base; 146286f8d05fSRichard Henderson } 146386f8d05fSRichard Henderson 146486f8d05fSRichard Henderson *pofs = ofs; 146586f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 146686f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 146786f8d05fSRichard Henderson #else 146886f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 146986f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1470494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 147186f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 147286f8d05fSRichard Henderson } 147386f8d05fSRichard Henderson if (!is_phys) { 147486f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 147586f8d05fSRichard Henderson } 147686f8d05fSRichard Henderson *pgva = addr; 147786f8d05fSRichard Henderson #endif 147886f8d05fSRichard Henderson } 147986f8d05fSRichard Henderson 148096d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 148196d6407fSRichard Henderson * < 0 for pre-modify, 148296d6407fSRichard Henderson * > 0 for post-modify, 148396d6407fSRichard Henderson * = 0 for no base register update. 148496d6407fSRichard Henderson */ 148596d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1486eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 148786f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 148896d6407fSRichard Henderson { 148986f8d05fSRichard Henderson TCGv_reg ofs; 149086f8d05fSRichard Henderson TCGv_tl addr; 149196d6407fSRichard Henderson 149296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149496d6407fSRichard Henderson 149586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 149786f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 149886f8d05fSRichard Henderson if (modify) { 149986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150096d6407fSRichard Henderson } 150196d6407fSRichard Henderson } 150296d6407fSRichard Henderson 150396d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1504eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150586f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 150696d6407fSRichard Henderson { 150786f8d05fSRichard Henderson TCGv_reg ofs; 150886f8d05fSRichard Henderson TCGv_tl addr; 150996d6407fSRichard Henderson 151096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 151196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 151296d6407fSRichard Henderson 151386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 15153d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 151686f8d05fSRichard Henderson if (modify) { 151786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151896d6407fSRichard Henderson } 151996d6407fSRichard Henderson } 152096d6407fSRichard Henderson 152196d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1522eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152386f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 152496d6407fSRichard Henderson { 152586f8d05fSRichard Henderson TCGv_reg ofs; 152686f8d05fSRichard Henderson TCGv_tl addr; 152796d6407fSRichard Henderson 152896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 152996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 153096d6407fSRichard Henderson 153186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 153286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 153386f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 153486f8d05fSRichard Henderson if (modify) { 153586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 153696d6407fSRichard Henderson } 153796d6407fSRichard Henderson } 153896d6407fSRichard Henderson 153996d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1540eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154186f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 154296d6407fSRichard Henderson { 154386f8d05fSRichard Henderson TCGv_reg ofs; 154486f8d05fSRichard Henderson TCGv_tl addr; 154596d6407fSRichard Henderson 154696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 154796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 154896d6407fSRichard Henderson 154986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 155086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 155186f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 155286f8d05fSRichard Henderson if (modify) { 155386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 155496d6407fSRichard Henderson } 155596d6407fSRichard Henderson } 155696d6407fSRichard Henderson 1557eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1558eaa3783bSRichard Henderson #define do_load_reg do_load_64 1559eaa3783bSRichard Henderson #define do_store_reg do_store_64 156096d6407fSRichard Henderson #else 1561eaa3783bSRichard Henderson #define do_load_reg do_load_32 1562eaa3783bSRichard Henderson #define do_store_reg do_store_32 156396d6407fSRichard Henderson #endif 156496d6407fSRichard Henderson 156531234768SRichard Henderson static void do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1566eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 156786f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 156896d6407fSRichard Henderson { 1569eaa3783bSRichard Henderson TCGv_reg dest; 157096d6407fSRichard Henderson 157196d6407fSRichard Henderson nullify_over(ctx); 157296d6407fSRichard Henderson 157396d6407fSRichard Henderson if (modify == 0) { 157496d6407fSRichard Henderson /* No base register update. */ 157596d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 157696d6407fSRichard Henderson } else { 157796d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 157896d6407fSRichard Henderson dest = get_temp(ctx); 157996d6407fSRichard Henderson } 158086f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 158196d6407fSRichard Henderson save_gpr(ctx, rt, dest); 158296d6407fSRichard Henderson 158331234768SRichard Henderson nullify_end(ctx); 158496d6407fSRichard Henderson } 158596d6407fSRichard Henderson 158631234768SRichard Henderson static void do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1587eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158886f8d05fSRichard Henderson unsigned sp, int modify) 158996d6407fSRichard Henderson { 159096d6407fSRichard Henderson TCGv_i32 tmp; 159196d6407fSRichard Henderson 159296d6407fSRichard Henderson nullify_over(ctx); 159396d6407fSRichard Henderson 159496d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 159586f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 159696d6407fSRichard Henderson save_frw_i32(rt, tmp); 159796d6407fSRichard Henderson tcg_temp_free_i32(tmp); 159896d6407fSRichard Henderson 159996d6407fSRichard Henderson if (rt == 0) { 160096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 160196d6407fSRichard Henderson } 160296d6407fSRichard Henderson 160331234768SRichard Henderson nullify_end(ctx); 160496d6407fSRichard Henderson } 160596d6407fSRichard Henderson 160631234768SRichard Henderson static void do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1607eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160886f8d05fSRichard Henderson unsigned sp, int modify) 160996d6407fSRichard Henderson { 161096d6407fSRichard Henderson TCGv_i64 tmp; 161196d6407fSRichard Henderson 161296d6407fSRichard Henderson nullify_over(ctx); 161396d6407fSRichard Henderson 161496d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 161586f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 161696d6407fSRichard Henderson save_frd(rt, tmp); 161796d6407fSRichard Henderson tcg_temp_free_i64(tmp); 161896d6407fSRichard Henderson 161996d6407fSRichard Henderson if (rt == 0) { 162096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 162196d6407fSRichard Henderson } 162296d6407fSRichard Henderson 162331234768SRichard Henderson nullify_end(ctx); 162496d6407fSRichard Henderson } 162596d6407fSRichard Henderson 162631234768SRichard Henderson static void do_store(DisasContext *ctx, unsigned rt, unsigned rb, 162786f8d05fSRichard Henderson target_sreg disp, unsigned sp, 162886f8d05fSRichard Henderson int modify, TCGMemOp mop) 162996d6407fSRichard Henderson { 163096d6407fSRichard Henderson nullify_over(ctx); 163186f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 163231234768SRichard Henderson nullify_end(ctx); 163396d6407fSRichard Henderson } 163496d6407fSRichard Henderson 163531234768SRichard Henderson static void do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1636eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 163786f8d05fSRichard Henderson unsigned sp, int modify) 163896d6407fSRichard Henderson { 163996d6407fSRichard Henderson TCGv_i32 tmp; 164096d6407fSRichard Henderson 164196d6407fSRichard Henderson nullify_over(ctx); 164296d6407fSRichard Henderson 164396d6407fSRichard Henderson tmp = load_frw_i32(rt); 164486f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 164596d6407fSRichard Henderson tcg_temp_free_i32(tmp); 164696d6407fSRichard Henderson 164731234768SRichard Henderson nullify_end(ctx); 164896d6407fSRichard Henderson } 164996d6407fSRichard Henderson 165031234768SRichard Henderson static void do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1651eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 165286f8d05fSRichard Henderson unsigned sp, int modify) 165396d6407fSRichard Henderson { 165496d6407fSRichard Henderson TCGv_i64 tmp; 165596d6407fSRichard Henderson 165696d6407fSRichard Henderson nullify_over(ctx); 165796d6407fSRichard Henderson 165896d6407fSRichard Henderson tmp = load_frd(rt); 165986f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 166096d6407fSRichard Henderson tcg_temp_free_i64(tmp); 166196d6407fSRichard Henderson 166231234768SRichard Henderson nullify_end(ctx); 166396d6407fSRichard Henderson } 166496d6407fSRichard Henderson 166531234768SRichard Henderson static void do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1666ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1667ebe9383cSRichard Henderson { 1668ebe9383cSRichard Henderson TCGv_i32 tmp; 1669ebe9383cSRichard Henderson 1670ebe9383cSRichard Henderson nullify_over(ctx); 1671ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1672ebe9383cSRichard Henderson 1673ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1674ebe9383cSRichard Henderson 1675ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1676ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 167731234768SRichard Henderson nullify_end(ctx); 1678ebe9383cSRichard Henderson } 1679ebe9383cSRichard Henderson 168031234768SRichard Henderson static void do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1681ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1682ebe9383cSRichard Henderson { 1683ebe9383cSRichard Henderson TCGv_i32 dst; 1684ebe9383cSRichard Henderson TCGv_i64 src; 1685ebe9383cSRichard Henderson 1686ebe9383cSRichard Henderson nullify_over(ctx); 1687ebe9383cSRichard Henderson src = load_frd(ra); 1688ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1689ebe9383cSRichard Henderson 1690ebe9383cSRichard Henderson func(dst, cpu_env, src); 1691ebe9383cSRichard Henderson 1692ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1693ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1694ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 169531234768SRichard Henderson nullify_end(ctx); 1696ebe9383cSRichard Henderson } 1697ebe9383cSRichard Henderson 169831234768SRichard Henderson static void do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1699ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1700ebe9383cSRichard Henderson { 1701ebe9383cSRichard Henderson TCGv_i64 tmp; 1702ebe9383cSRichard Henderson 1703ebe9383cSRichard Henderson nullify_over(ctx); 1704ebe9383cSRichard Henderson tmp = load_frd0(ra); 1705ebe9383cSRichard Henderson 1706ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1707ebe9383cSRichard Henderson 1708ebe9383cSRichard Henderson save_frd(rt, tmp); 1709ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 171031234768SRichard Henderson nullify_end(ctx); 1711ebe9383cSRichard Henderson } 1712ebe9383cSRichard Henderson 171331234768SRichard Henderson static void do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1714ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1715ebe9383cSRichard Henderson { 1716ebe9383cSRichard Henderson TCGv_i32 src; 1717ebe9383cSRichard Henderson TCGv_i64 dst; 1718ebe9383cSRichard Henderson 1719ebe9383cSRichard Henderson nullify_over(ctx); 1720ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1721ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1722ebe9383cSRichard Henderson 1723ebe9383cSRichard Henderson func(dst, cpu_env, src); 1724ebe9383cSRichard Henderson 1725ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1726ebe9383cSRichard Henderson save_frd(rt, dst); 1727ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 172831234768SRichard Henderson nullify_end(ctx); 1729ebe9383cSRichard Henderson } 1730ebe9383cSRichard Henderson 173131234768SRichard Henderson static void do_fop_weww(DisasContext *ctx, unsigned rt, 1732ebe9383cSRichard Henderson unsigned ra, unsigned rb, 173331234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1734ebe9383cSRichard Henderson { 1735ebe9383cSRichard Henderson TCGv_i32 a, b; 1736ebe9383cSRichard Henderson 1737ebe9383cSRichard Henderson nullify_over(ctx); 1738ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1739ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1740ebe9383cSRichard Henderson 1741ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1742ebe9383cSRichard Henderson 1743ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1744ebe9383cSRichard Henderson save_frw_i32(rt, a); 1745ebe9383cSRichard Henderson tcg_temp_free_i32(a); 174631234768SRichard Henderson nullify_end(ctx); 1747ebe9383cSRichard Henderson } 1748ebe9383cSRichard Henderson 174931234768SRichard Henderson static void do_fop_dedd(DisasContext *ctx, unsigned rt, 1750ebe9383cSRichard Henderson unsigned ra, unsigned rb, 175131234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1752ebe9383cSRichard Henderson { 1753ebe9383cSRichard Henderson TCGv_i64 a, b; 1754ebe9383cSRichard Henderson 1755ebe9383cSRichard Henderson nullify_over(ctx); 1756ebe9383cSRichard Henderson a = load_frd0(ra); 1757ebe9383cSRichard Henderson b = load_frd0(rb); 1758ebe9383cSRichard Henderson 1759ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1760ebe9383cSRichard Henderson 1761ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1762ebe9383cSRichard Henderson save_frd(rt, a); 1763ebe9383cSRichard Henderson tcg_temp_free_i64(a); 176431234768SRichard Henderson nullify_end(ctx); 1765ebe9383cSRichard Henderson } 1766ebe9383cSRichard Henderson 176798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 176898cd9ca7SRichard Henderson have already had nullification handled. */ 176931234768SRichard Henderson static void do_dbranch(DisasContext *ctx, target_ureg dest, 177098cd9ca7SRichard Henderson unsigned link, bool is_n) 177198cd9ca7SRichard Henderson { 177298cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 177398cd9ca7SRichard Henderson if (link != 0) { 177498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 177598cd9ca7SRichard Henderson } 177698cd9ca7SRichard Henderson ctx->iaoq_n = dest; 177798cd9ca7SRichard Henderson if (is_n) { 177898cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 177998cd9ca7SRichard Henderson } 178098cd9ca7SRichard Henderson } else { 178198cd9ca7SRichard Henderson nullify_over(ctx); 178298cd9ca7SRichard Henderson 178398cd9ca7SRichard Henderson if (link != 0) { 178498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 178598cd9ca7SRichard Henderson } 178698cd9ca7SRichard Henderson 178798cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 178898cd9ca7SRichard Henderson nullify_set(ctx, 0); 178998cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 179098cd9ca7SRichard Henderson } else { 179198cd9ca7SRichard Henderson nullify_set(ctx, is_n); 179298cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 179398cd9ca7SRichard Henderson } 179498cd9ca7SRichard Henderson 179531234768SRichard Henderson nullify_end(ctx); 179698cd9ca7SRichard Henderson 179798cd9ca7SRichard Henderson nullify_set(ctx, 0); 179898cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 179931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 180098cd9ca7SRichard Henderson } 180198cd9ca7SRichard Henderson } 180298cd9ca7SRichard Henderson 180398cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 180498cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 180531234768SRichard Henderson static void do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 180698cd9ca7SRichard Henderson DisasCond *cond) 180798cd9ca7SRichard Henderson { 1808eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 180998cd9ca7SRichard Henderson TCGLabel *taken = NULL; 181098cd9ca7SRichard Henderson TCGCond c = cond->c; 181198cd9ca7SRichard Henderson bool n; 181298cd9ca7SRichard Henderson 181398cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 181498cd9ca7SRichard Henderson 181598cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 181698cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 181731234768SRichard Henderson do_dbranch(ctx, dest, 0, is_n && disp >= 0); 181831234768SRichard Henderson return; 181998cd9ca7SRichard Henderson } 182098cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 182131234768SRichard Henderson do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 182231234768SRichard Henderson return; 182398cd9ca7SRichard Henderson } 182498cd9ca7SRichard Henderson 182598cd9ca7SRichard Henderson taken = gen_new_label(); 182698cd9ca7SRichard Henderson cond_prep(cond); 1827eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 182898cd9ca7SRichard Henderson cond_free(cond); 182998cd9ca7SRichard Henderson 183098cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 183198cd9ca7SRichard Henderson n = is_n && disp < 0; 183298cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 183398cd9ca7SRichard Henderson nullify_set(ctx, 0); 1834a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 183598cd9ca7SRichard Henderson } else { 183698cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 183798cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 183898cd9ca7SRichard Henderson ctx->null_lab = NULL; 183998cd9ca7SRichard Henderson } 184098cd9ca7SRichard Henderson nullify_set(ctx, n); 1841c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1842c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1843c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1844c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1845c301f34eSRichard Henderson } 1846a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 184798cd9ca7SRichard Henderson } 184898cd9ca7SRichard Henderson 184998cd9ca7SRichard Henderson gen_set_label(taken); 185098cd9ca7SRichard Henderson 185198cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 185298cd9ca7SRichard Henderson n = is_n && disp >= 0; 185398cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 185498cd9ca7SRichard Henderson nullify_set(ctx, 0); 1855a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 185698cd9ca7SRichard Henderson } else { 185798cd9ca7SRichard Henderson nullify_set(ctx, n); 1858a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 185998cd9ca7SRichard Henderson } 186098cd9ca7SRichard Henderson 186198cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 186298cd9ca7SRichard Henderson if (ctx->null_lab) { 186398cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 186498cd9ca7SRichard Henderson ctx->null_lab = NULL; 186531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 186698cd9ca7SRichard Henderson } else { 186731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 186898cd9ca7SRichard Henderson } 186998cd9ca7SRichard Henderson } 187098cd9ca7SRichard Henderson 187198cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 187298cd9ca7SRichard Henderson nullification of the branch itself. */ 187331234768SRichard Henderson static void do_ibranch(DisasContext *ctx, TCGv_reg dest, 187498cd9ca7SRichard Henderson unsigned link, bool is_n) 187598cd9ca7SRichard Henderson { 1876eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 187798cd9ca7SRichard Henderson TCGCond c; 187898cd9ca7SRichard Henderson 187998cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 188098cd9ca7SRichard Henderson 188198cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 188298cd9ca7SRichard Henderson if (link != 0) { 188398cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 188498cd9ca7SRichard Henderson } 188598cd9ca7SRichard Henderson next = get_temp(ctx); 1886eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 188798cd9ca7SRichard Henderson if (is_n) { 1888c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1889c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1890c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1891c301f34eSRichard Henderson nullify_set(ctx, 0); 189231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 189331234768SRichard Henderson return; 1894c301f34eSRichard Henderson } 189598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 189698cd9ca7SRichard Henderson } 1897c301f34eSRichard Henderson ctx->iaoq_n = -1; 1898c301f34eSRichard Henderson ctx->iaoq_n_var = next; 189998cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 190098cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 190198cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19024137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 190398cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 190498cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 190598cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 190698cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 190798cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 190898cd9ca7SRichard Henderson 190998cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 191098cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 191198cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1912eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1913eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 191498cd9ca7SRichard Henderson 191598cd9ca7SRichard Henderson nullify_over(ctx); 191698cd9ca7SRichard Henderson if (link != 0) { 1917eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 191898cd9ca7SRichard Henderson } 19197f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 192031234768SRichard Henderson nullify_end(ctx); 192198cd9ca7SRichard Henderson } else { 192298cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 192398cd9ca7SRichard Henderson c = ctx->null_cond.c; 192498cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 192598cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 192698cd9ca7SRichard Henderson 192798cd9ca7SRichard Henderson tmp = tcg_temp_new(); 192898cd9ca7SRichard Henderson next = get_temp(ctx); 192998cd9ca7SRichard Henderson 193098cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1931eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 193298cd9ca7SRichard Henderson ctx->iaoq_n = -1; 193398cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 193498cd9ca7SRichard Henderson 193598cd9ca7SRichard Henderson if (link != 0) { 1936eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 193798cd9ca7SRichard Henderson } 193898cd9ca7SRichard Henderson 193998cd9ca7SRichard Henderson if (is_n) { 194098cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 194198cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 194298cd9ca7SRichard Henderson to the branch. */ 1943eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 194498cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 194598cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 194698cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 194798cd9ca7SRichard Henderson } else { 194898cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 194998cd9ca7SRichard Henderson } 195098cd9ca7SRichard Henderson } 195198cd9ca7SRichard Henderson } 195298cd9ca7SRichard Henderson 1953660eefe1SRichard Henderson /* Implement 1954660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1955660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1956660eefe1SRichard Henderson * else 1957660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1958660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1959660eefe1SRichard Henderson */ 1960660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1961660eefe1SRichard Henderson { 1962660eefe1SRichard Henderson TCGv_reg dest; 1963660eefe1SRichard Henderson switch (ctx->privilege) { 1964660eefe1SRichard Henderson case 0: 1965660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1966660eefe1SRichard Henderson return offset; 1967660eefe1SRichard Henderson case 3: 1968660eefe1SRichard Henderson /* Privilege 3 is minimum and is never allowed increase. */ 1969660eefe1SRichard Henderson dest = get_temp(ctx); 1970660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1971660eefe1SRichard Henderson break; 1972660eefe1SRichard Henderson default: 1973660eefe1SRichard Henderson dest = tcg_temp_new(); 1974660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1975660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1976660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1977660eefe1SRichard Henderson tcg_temp_free(dest); 1978660eefe1SRichard Henderson break; 1979660eefe1SRichard Henderson } 1980660eefe1SRichard Henderson return dest; 1981660eefe1SRichard Henderson } 1982660eefe1SRichard Henderson 1983ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19847ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19857ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19867ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19877ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19887ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19897ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19907ad439dfSRichard Henderson aforementioned BE. */ 199131234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19927ad439dfSRichard Henderson { 19937ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19947ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19957ad439dfSRichard Henderson next insn within the privilaged page. */ 19967ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19977ad439dfSRichard Henderson case TCG_COND_NEVER: 19987ad439dfSRichard Henderson break; 19997ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2000eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20017ad439dfSRichard Henderson goto do_sigill; 20027ad439dfSRichard Henderson default: 20037ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20047ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20057ad439dfSRichard Henderson g_assert_not_reached(); 20067ad439dfSRichard Henderson } 20077ad439dfSRichard Henderson 20087ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20097ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20107ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20117ad439dfSRichard Henderson under such conditions. */ 20127ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20137ad439dfSRichard Henderson goto do_sigill; 20147ad439dfSRichard Henderson } 20157ad439dfSRichard Henderson 2016ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20177ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20182986721dSRichard Henderson gen_excp_1(EXCP_IMP); 201931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202031234768SRichard Henderson break; 20217ad439dfSRichard Henderson 20227ad439dfSRichard Henderson case 0xb0: /* LWS */ 20237ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 202431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202531234768SRichard Henderson break; 20267ad439dfSRichard Henderson 20277ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 202835136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2029ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2030eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 203131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 203231234768SRichard Henderson break; 20337ad439dfSRichard Henderson 20347ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20357ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 203631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 203731234768SRichard Henderson break; 20387ad439dfSRichard Henderson 20397ad439dfSRichard Henderson default: 20407ad439dfSRichard Henderson do_sigill: 20412986721dSRichard Henderson gen_excp_1(EXCP_ILL); 204231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204331234768SRichard Henderson break; 20447ad439dfSRichard Henderson } 20457ad439dfSRichard Henderson } 2046ba1d0b44SRichard Henderson #endif 20477ad439dfSRichard Henderson 2048deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2049b2167459SRichard Henderson { 2050b2167459SRichard Henderson cond_free(&ctx->null_cond); 205131234768SRichard Henderson return true; 2052b2167459SRichard Henderson } 2053b2167459SRichard Henderson 205440f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 205598a9cb79SRichard Henderson { 205631234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 205798a9cb79SRichard Henderson } 205898a9cb79SRichard Henderson 2059e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 206098a9cb79SRichard Henderson { 206198a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 206298a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 206398a9cb79SRichard Henderson 206498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 206531234768SRichard Henderson return true; 206698a9cb79SRichard Henderson } 206798a9cb79SRichard Henderson 2068c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 206998a9cb79SRichard Henderson { 2070c603e14aSRichard Henderson unsigned rt = a->t; 2071eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2072eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 207398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207498a9cb79SRichard Henderson 207598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 207631234768SRichard Henderson return true; 207798a9cb79SRichard Henderson } 207898a9cb79SRichard Henderson 2079c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 208098a9cb79SRichard Henderson { 2081c603e14aSRichard Henderson unsigned rt = a->t; 2082c603e14aSRichard Henderson unsigned rs = a->sp; 208333423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 208433423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 208598a9cb79SRichard Henderson 208633423472SRichard Henderson load_spr(ctx, t0, rs); 208733423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 208833423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 208933423472SRichard Henderson 209033423472SRichard Henderson save_gpr(ctx, rt, t1); 209133423472SRichard Henderson tcg_temp_free(t1); 209233423472SRichard Henderson tcg_temp_free_i64(t0); 209398a9cb79SRichard Henderson 209498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 209531234768SRichard Henderson return true; 209698a9cb79SRichard Henderson } 209798a9cb79SRichard Henderson 2098c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 209998a9cb79SRichard Henderson { 2100c603e14aSRichard Henderson unsigned rt = a->t; 2101c603e14aSRichard Henderson unsigned ctl = a->r; 2102eaa3783bSRichard Henderson TCGv_reg tmp; 210398a9cb79SRichard Henderson 210498a9cb79SRichard Henderson switch (ctl) { 210535136a77SRichard Henderson case CR_SAR: 210698a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2107c603e14aSRichard Henderson if (a->e == 0) { 210898a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 210998a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2110eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 211198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 211235136a77SRichard Henderson goto done; 211398a9cb79SRichard Henderson } 211498a9cb79SRichard Henderson #endif 211598a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 211635136a77SRichard Henderson goto done; 211735136a77SRichard Henderson case CR_IT: /* Interval Timer */ 211835136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 211935136a77SRichard Henderson nullify_over(ctx); 212098a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 212184b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 212249c29d6cSRichard Henderson gen_io_start(); 212349c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 212449c29d6cSRichard Henderson gen_io_end(); 212531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 212649c29d6cSRichard Henderson } else { 212749c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 212849c29d6cSRichard Henderson } 212998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 213031234768SRichard Henderson return nullify_end(ctx); 213198a9cb79SRichard Henderson case 26: 213298a9cb79SRichard Henderson case 27: 213398a9cb79SRichard Henderson break; 213498a9cb79SRichard Henderson default: 213598a9cb79SRichard Henderson /* All other control registers are privileged. */ 213635136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 213735136a77SRichard Henderson break; 213898a9cb79SRichard Henderson } 213998a9cb79SRichard Henderson 214035136a77SRichard Henderson tmp = get_temp(ctx); 214135136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 214235136a77SRichard Henderson save_gpr(ctx, rt, tmp); 214335136a77SRichard Henderson 214435136a77SRichard Henderson done: 214598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 214631234768SRichard Henderson return true; 214798a9cb79SRichard Henderson } 214898a9cb79SRichard Henderson 2149c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 215033423472SRichard Henderson { 2151c603e14aSRichard Henderson unsigned rr = a->r; 2152c603e14aSRichard Henderson unsigned rs = a->sp; 215333423472SRichard Henderson TCGv_i64 t64; 215433423472SRichard Henderson 215533423472SRichard Henderson if (rs >= 5) { 215633423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215733423472SRichard Henderson } 215833423472SRichard Henderson nullify_over(ctx); 215933423472SRichard Henderson 216033423472SRichard Henderson t64 = tcg_temp_new_i64(); 216133423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 216233423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 216333423472SRichard Henderson 216433423472SRichard Henderson if (rs >= 4) { 216533423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2166494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 216733423472SRichard Henderson } else { 216833423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 216933423472SRichard Henderson } 217033423472SRichard Henderson tcg_temp_free_i64(t64); 217133423472SRichard Henderson 217231234768SRichard Henderson return nullify_end(ctx); 217333423472SRichard Henderson } 217433423472SRichard Henderson 2175c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 217698a9cb79SRichard Henderson { 2177c603e14aSRichard Henderson unsigned ctl = a->t; 2178c603e14aSRichard Henderson TCGv_reg reg = load_gpr(ctx, a->r); 2179eaa3783bSRichard Henderson TCGv_reg tmp; 218098a9cb79SRichard Henderson 218135136a77SRichard Henderson if (ctl == CR_SAR) { 218298a9cb79SRichard Henderson tmp = tcg_temp_new(); 218335136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 218498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 218598a9cb79SRichard Henderson tcg_temp_free(tmp); 218698a9cb79SRichard Henderson 218798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218831234768SRichard Henderson return true; 218998a9cb79SRichard Henderson } 219098a9cb79SRichard Henderson 219135136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 219235136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 219335136a77SRichard Henderson 2194c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 219535136a77SRichard Henderson nullify_over(ctx); 219635136a77SRichard Henderson switch (ctl) { 219735136a77SRichard Henderson case CR_IT: 219849c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 219935136a77SRichard Henderson break; 22004f5f2548SRichard Henderson case CR_EIRR: 22014f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 22024f5f2548SRichard Henderson break; 22034f5f2548SRichard Henderson case CR_EIEM: 22044f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 220531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22064f5f2548SRichard Henderson break; 22074f5f2548SRichard Henderson 220835136a77SRichard Henderson case CR_IIASQ: 220935136a77SRichard Henderson case CR_IIAOQ: 221035136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 221135136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 221235136a77SRichard Henderson tmp = get_temp(ctx); 221335136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 221435136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 221535136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 221635136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 221735136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 221835136a77SRichard Henderson break; 221935136a77SRichard Henderson 222035136a77SRichard Henderson default: 222135136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 222235136a77SRichard Henderson break; 222335136a77SRichard Henderson } 222431234768SRichard Henderson return nullify_end(ctx); 22254f5f2548SRichard Henderson #endif 222635136a77SRichard Henderson } 222735136a77SRichard Henderson 2228c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 222998a9cb79SRichard Henderson { 2230eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 223198a9cb79SRichard Henderson 2232c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2233eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 223498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 223598a9cb79SRichard Henderson tcg_temp_free(tmp); 223698a9cb79SRichard Henderson 223798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 223831234768SRichard Henderson return true; 223998a9cb79SRichard Henderson } 224098a9cb79SRichard Henderson 2241e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 224298a9cb79SRichard Henderson { 2243e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 224498a9cb79SRichard Henderson 22452330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22462330504cSHelge Deller /* We don't implement space registers in user mode. */ 2247eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22482330504cSHelge Deller #else 22492330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22502330504cSHelge Deller 2251e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22522330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22532330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22542330504cSHelge Deller 22552330504cSHelge Deller tcg_temp_free_i64(t0); 22562330504cSHelge Deller #endif 2257e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 225898a9cb79SRichard Henderson 225998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 226031234768SRichard Henderson return true; 226198a9cb79SRichard Henderson } 226298a9cb79SRichard Henderson 2263e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2264e36f27efSRichard Henderson { 2265e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2266e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2267e1b5a5edSRichard Henderson TCGv_reg tmp; 2268e1b5a5edSRichard Henderson 2269e1b5a5edSRichard Henderson nullify_over(ctx); 2270e1b5a5edSRichard Henderson 2271e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2272e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2273e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2274e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2275e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2276e1b5a5edSRichard Henderson 2277e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 227831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 227931234768SRichard Henderson return nullify_end(ctx); 2280e36f27efSRichard Henderson #endif 2281e1b5a5edSRichard Henderson } 2282e1b5a5edSRichard Henderson 2283e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2284e1b5a5edSRichard Henderson { 2285e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2286e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2287e1b5a5edSRichard Henderson TCGv_reg tmp; 2288e1b5a5edSRichard Henderson 2289e1b5a5edSRichard Henderson nullify_over(ctx); 2290e1b5a5edSRichard Henderson 2291e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2292e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2293e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2294e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2295e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2296e1b5a5edSRichard Henderson 2297e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 229831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229931234768SRichard Henderson return nullify_end(ctx); 2300e36f27efSRichard Henderson #endif 2301e1b5a5edSRichard Henderson } 2302e1b5a5edSRichard Henderson 2303c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2304e1b5a5edSRichard Henderson { 2305e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2306c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2307c603e14aSRichard Henderson TCGv_reg tmp, reg; 2308e1b5a5edSRichard Henderson nullify_over(ctx); 2309e1b5a5edSRichard Henderson 2310c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2311e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2312e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2313e1b5a5edSRichard Henderson 2314e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 231531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 231631234768SRichard Henderson return nullify_end(ctx); 2317c603e14aSRichard Henderson #endif 2318e1b5a5edSRichard Henderson } 2319f49b3537SRichard Henderson 2320e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2321f49b3537SRichard Henderson { 2322f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2323e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2324f49b3537SRichard Henderson nullify_over(ctx); 2325f49b3537SRichard Henderson 2326e36f27efSRichard Henderson if (rfi_r) { 2327f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2328f49b3537SRichard Henderson } else { 2329f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2330f49b3537SRichard Henderson } 233131234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2332f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2333f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2334f49b3537SRichard Henderson } else { 233507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2336f49b3537SRichard Henderson } 233731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2338f49b3537SRichard Henderson 233931234768SRichard Henderson return nullify_end(ctx); 2340e36f27efSRichard Henderson #endif 2341f49b3537SRichard Henderson } 23426210db05SHelge Deller 2343e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2344e36f27efSRichard Henderson { 2345e36f27efSRichard Henderson return do_rfi(ctx, false); 2346e36f27efSRichard Henderson } 2347e36f27efSRichard Henderson 2348e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2349e36f27efSRichard Henderson { 2350e36f27efSRichard Henderson return do_rfi(ctx, true); 2351e36f27efSRichard Henderson } 2352e36f27efSRichard Henderson 2353e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 235431234768SRichard Henderson static bool gen_hlt(DisasContext *ctx, int reset) 23556210db05SHelge Deller { 23566210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23576210db05SHelge Deller nullify_over(ctx); 23586210db05SHelge Deller if (reset) { 23596210db05SHelge Deller gen_helper_reset(cpu_env); 23606210db05SHelge Deller } else { 23616210db05SHelge Deller gen_helper_halt(cpu_env); 23626210db05SHelge Deller } 236331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 236431234768SRichard Henderson return nullify_end(ctx); 23656210db05SHelge Deller } 2366e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2367e1b5a5edSRichard Henderson 2368deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 236998a9cb79SRichard Henderson { 2370deee69a1SRichard Henderson if (a->m) { 2371deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2372deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2373deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 237498a9cb79SRichard Henderson 237598a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2376eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2377deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2378deee69a1SRichard Henderson } 237998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 238031234768SRichard Henderson return true; 238198a9cb79SRichard Henderson } 238298a9cb79SRichard Henderson 2383deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 238498a9cb79SRichard Henderson { 238586f8d05fSRichard Henderson TCGv_reg dest, ofs; 2386eed14219SRichard Henderson TCGv_i32 level, want; 238786f8d05fSRichard Henderson TCGv_tl addr; 238898a9cb79SRichard Henderson 238998a9cb79SRichard Henderson nullify_over(ctx); 239098a9cb79SRichard Henderson 2391deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2392deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2393eed14219SRichard Henderson 2394deee69a1SRichard Henderson if (a->imm) { 2395deee69a1SRichard Henderson level = tcg_const_i32(a->ri); 239698a9cb79SRichard Henderson } else { 2397eed14219SRichard Henderson level = tcg_temp_new_i32(); 2398deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2399eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 240098a9cb79SRichard Henderson } 2401deee69a1SRichard Henderson want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ); 2402eed14219SRichard Henderson 2403eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2404eed14219SRichard Henderson 2405eed14219SRichard Henderson tcg_temp_free_i32(want); 2406eed14219SRichard Henderson tcg_temp_free_i32(level); 2407eed14219SRichard Henderson 2408deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 240931234768SRichard Henderson return nullify_end(ctx); 241098a9cb79SRichard Henderson } 241198a9cb79SRichard Henderson 2412deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24138d6ae7fbSRichard Henderson { 2414deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2415deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24168d6ae7fbSRichard Henderson TCGv_tl addr; 24178d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24188d6ae7fbSRichard Henderson 24198d6ae7fbSRichard Henderson nullify_over(ctx); 24208d6ae7fbSRichard Henderson 2421deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2422deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2423deee69a1SRichard Henderson if (a->addr) { 24248d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24258d6ae7fbSRichard Henderson } else { 24268d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24278d6ae7fbSRichard Henderson } 24288d6ae7fbSRichard Henderson 24298d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24308d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 2431deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 243231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 243331234768SRichard Henderson } 243431234768SRichard Henderson return nullify_end(ctx); 2435deee69a1SRichard Henderson #endif 24368d6ae7fbSRichard Henderson } 243763300a00SRichard Henderson 2438deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 243963300a00SRichard Henderson { 2440deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2441deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 244263300a00SRichard Henderson TCGv_tl addr; 244363300a00SRichard Henderson TCGv_reg ofs; 244463300a00SRichard Henderson 244563300a00SRichard Henderson nullify_over(ctx); 244663300a00SRichard Henderson 2447deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2448deee69a1SRichard Henderson if (a->m) { 2449deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 245063300a00SRichard Henderson } 2451deee69a1SRichard Henderson if (a->local) { 245263300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 245363300a00SRichard Henderson } else { 245463300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 245563300a00SRichard Henderson } 245663300a00SRichard Henderson 245763300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2458deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 245931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 246031234768SRichard Henderson } 246131234768SRichard Henderson return nullify_end(ctx); 2462deee69a1SRichard Henderson #endif 246363300a00SRichard Henderson } 24642dfcca9fSRichard Henderson 2465deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 24662dfcca9fSRichard Henderson { 2467deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2468deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24692dfcca9fSRichard Henderson TCGv_tl vaddr; 24702dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 24712dfcca9fSRichard Henderson 24722dfcca9fSRichard Henderson nullify_over(ctx); 24732dfcca9fSRichard Henderson 2474deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 24752dfcca9fSRichard Henderson 24762dfcca9fSRichard Henderson paddr = tcg_temp_new(); 24772dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 24782dfcca9fSRichard Henderson 24792dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2480deee69a1SRichard Henderson if (a->m) { 2481deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 24822dfcca9fSRichard Henderson } 2483deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 24842dfcca9fSRichard Henderson tcg_temp_free(paddr); 24852dfcca9fSRichard Henderson 248631234768SRichard Henderson return nullify_end(ctx); 2487deee69a1SRichard Henderson #endif 24882dfcca9fSRichard Henderson } 248943a97b81SRichard Henderson 2490deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 249143a97b81SRichard Henderson { 249243a97b81SRichard Henderson TCGv_reg ci; 249343a97b81SRichard Henderson 249443a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 249543a97b81SRichard Henderson 249643a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 249743a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 249843a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 249943a97b81SRichard Henderson since the entire address space is coherent. */ 250043a97b81SRichard Henderson ci = tcg_const_reg(0); 2501deee69a1SRichard Henderson save_gpr(ctx, a->t, ci); 250243a97b81SRichard Henderson tcg_temp_free(ci); 250343a97b81SRichard Henderson 250431234768SRichard Henderson cond_free(&ctx->null_cond); 250531234768SRichard Henderson return true; 250643a97b81SRichard Henderson } 250798a9cb79SRichard Henderson 2508*0c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2509b2167459SRichard Henderson { 2510*0c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2511b2167459SRichard Henderson } 2512b2167459SRichard Henderson 2513*0c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2514b2167459SRichard Henderson { 2515*0c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2516b2167459SRichard Henderson } 2517b2167459SRichard Henderson 2518*0c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2519b2167459SRichard Henderson { 2520*0c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2521b2167459SRichard Henderson } 2522b2167459SRichard Henderson 2523*0c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2524b2167459SRichard Henderson { 2525*0c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 2526*0c982a28SRichard Henderson } 2527b2167459SRichard Henderson 2528*0c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2529*0c982a28SRichard Henderson { 2530*0c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 2531*0c982a28SRichard Henderson } 2532*0c982a28SRichard Henderson 2533*0c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 2534*0c982a28SRichard Henderson { 2535*0c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 2536*0c982a28SRichard Henderson } 2537*0c982a28SRichard Henderson 2538*0c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 2539*0c982a28SRichard Henderson { 2540*0c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 2541*0c982a28SRichard Henderson } 2542*0c982a28SRichard Henderson 2543*0c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 2544*0c982a28SRichard Henderson { 2545*0c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 2546*0c982a28SRichard Henderson } 2547*0c982a28SRichard Henderson 2548*0c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 2549*0c982a28SRichard Henderson { 2550*0c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 2551*0c982a28SRichard Henderson } 2552*0c982a28SRichard Henderson 2553*0c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 2554*0c982a28SRichard Henderson { 2555*0c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 2556*0c982a28SRichard Henderson } 2557*0c982a28SRichard Henderson 2558*0c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 2559*0c982a28SRichard Henderson { 2560*0c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 2561*0c982a28SRichard Henderson } 2562*0c982a28SRichard Henderson 2563*0c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 2564*0c982a28SRichard Henderson { 2565*0c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 2566*0c982a28SRichard Henderson } 2567*0c982a28SRichard Henderson 2568*0c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 2569*0c982a28SRichard Henderson { 2570*0c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 2571*0c982a28SRichard Henderson } 2572*0c982a28SRichard Henderson 2573*0c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 2574*0c982a28SRichard Henderson { 2575*0c982a28SRichard Henderson if (a->cf == 0) { 2576*0c982a28SRichard Henderson unsigned r2 = a->r2; 2577*0c982a28SRichard Henderson unsigned r1 = a->r1; 2578*0c982a28SRichard Henderson unsigned rt = a->t; 2579*0c982a28SRichard Henderson 25807aee8189SRichard Henderson if (rt == 0) { /* NOP */ 25817aee8189SRichard Henderson cond_free(&ctx->null_cond); 25827aee8189SRichard Henderson return true; 25837aee8189SRichard Henderson } 25847aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2585b2167459SRichard Henderson if (r1 == 0) { 2586eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2587eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2588b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2589b2167459SRichard Henderson } else { 2590b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2591b2167459SRichard Henderson } 2592b2167459SRichard Henderson cond_free(&ctx->null_cond); 259331234768SRichard Henderson return true; 2594b2167459SRichard Henderson } 25957aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 25967aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 25977aee8189SRichard Henderson * 25987aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 25997aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26007aee8189SRichard Henderson * currently implemented as idle. 26017aee8189SRichard Henderson */ 26027aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26037aee8189SRichard Henderson TCGv_i32 tmp; 26047aee8189SRichard Henderson 26057aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26067aee8189SRichard Henderson until the next timer interrupt. */ 26077aee8189SRichard Henderson nullify_over(ctx); 26087aee8189SRichard Henderson 26097aee8189SRichard Henderson /* Advance the instruction queue. */ 26107aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26117aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26127aee8189SRichard Henderson nullify_set(ctx, 0); 26137aee8189SRichard Henderson 26147aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 26157aee8189SRichard Henderson tmp = tcg_const_i32(1); 26167aee8189SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 26177aee8189SRichard Henderson offsetof(CPUState, halted)); 26187aee8189SRichard Henderson tcg_temp_free_i32(tmp); 26197aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26207aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26217aee8189SRichard Henderson 26227aee8189SRichard Henderson return nullify_end(ctx); 26237aee8189SRichard Henderson } 26247aee8189SRichard Henderson #endif 26257aee8189SRichard Henderson } 2626*0c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26277aee8189SRichard Henderson } 2628b2167459SRichard Henderson 2629*0c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2630b2167459SRichard Henderson { 2631*0c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 2632*0c982a28SRichard Henderson } 2633*0c982a28SRichard Henderson 2634*0c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 2635*0c982a28SRichard Henderson { 2636eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2637b2167459SRichard Henderson 2638*0c982a28SRichard Henderson if (a->cf) { 2639b2167459SRichard Henderson nullify_over(ctx); 2640b2167459SRichard Henderson } 2641*0c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 2642*0c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2643*0c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 264431234768SRichard Henderson return nullify_end(ctx); 2645b2167459SRichard Henderson } 2646b2167459SRichard Henderson 2647*0c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2648b2167459SRichard Henderson { 2649eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2650b2167459SRichard Henderson 2651*0c982a28SRichard Henderson if (a->cf) { 2652b2167459SRichard Henderson nullify_over(ctx); 2653b2167459SRichard Henderson } 2654*0c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 2655*0c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2656*0c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 265731234768SRichard Henderson return nullify_end(ctx); 2658b2167459SRichard Henderson } 2659b2167459SRichard Henderson 2660*0c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2661b2167459SRichard Henderson { 2662eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2663b2167459SRichard Henderson 2664*0c982a28SRichard Henderson if (a->cf) { 2665b2167459SRichard Henderson nullify_over(ctx); 2666b2167459SRichard Henderson } 2667*0c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 2668*0c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2669b2167459SRichard Henderson tmp = get_temp(ctx); 2670eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 2671*0c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 267231234768SRichard Henderson return nullify_end(ctx); 2673b2167459SRichard Henderson } 2674b2167459SRichard Henderson 2675*0c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2676b2167459SRichard Henderson { 2677*0c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 2678*0c982a28SRichard Henderson } 2679*0c982a28SRichard Henderson 2680*0c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 2681*0c982a28SRichard Henderson { 2682*0c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 2683*0c982a28SRichard Henderson } 2684*0c982a28SRichard Henderson 2685*0c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 2686*0c982a28SRichard Henderson { 2687eaa3783bSRichard Henderson TCGv_reg tmp; 2688b2167459SRichard Henderson 2689b2167459SRichard Henderson nullify_over(ctx); 2690b2167459SRichard Henderson 2691b2167459SRichard Henderson tmp = get_temp(ctx); 2692eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2693b2167459SRichard Henderson if (!is_i) { 2694eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2695b2167459SRichard Henderson } 2696eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2697eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 2698*0c982a28SRichard Henderson do_unit(ctx, a->t, tmp, load_gpr(ctx, a->r), a->cf, false, 2699eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 270031234768SRichard Henderson return nullify_end(ctx); 2701b2167459SRichard Henderson } 2702b2167459SRichard Henderson 2703*0c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2704b2167459SRichard Henderson { 2705*0c982a28SRichard Henderson return do_dcor(ctx, a, false); 2706*0c982a28SRichard Henderson } 2707*0c982a28SRichard Henderson 2708*0c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 2709*0c982a28SRichard Henderson { 2710*0c982a28SRichard Henderson return do_dcor(ctx, a, true); 2711*0c982a28SRichard Henderson } 2712*0c982a28SRichard Henderson 2713*0c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 2714*0c982a28SRichard Henderson { 2715eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2716b2167459SRichard Henderson 2717b2167459SRichard Henderson nullify_over(ctx); 2718b2167459SRichard Henderson 2719*0c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 2720*0c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2721b2167459SRichard Henderson 2722b2167459SRichard Henderson add1 = tcg_temp_new(); 2723b2167459SRichard Henderson add2 = tcg_temp_new(); 2724b2167459SRichard Henderson addc = tcg_temp_new(); 2725b2167459SRichard Henderson dest = tcg_temp_new(); 2726eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2727b2167459SRichard Henderson 2728b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2729eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2730eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2731b2167459SRichard Henderson 2732b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2733b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2734b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2735b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2736eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2737eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2738eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2739b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2740b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2741b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2742b2167459SRichard Henderson 2743b2167459SRichard Henderson tcg_temp_free(addc); 2744b2167459SRichard Henderson tcg_temp_free(zero); 2745b2167459SRichard Henderson 2746b2167459SRichard Henderson /* Write back the result register. */ 2747*0c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2748b2167459SRichard Henderson 2749b2167459SRichard Henderson /* Write back PSW[CB]. */ 2750eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2751eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2752b2167459SRichard Henderson 2753b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2754eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2755eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2756b2167459SRichard Henderson 2757b2167459SRichard Henderson /* Install the new nullification. */ 2758*0c982a28SRichard Henderson if (a->cf) { 2759eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2760*0c982a28SRichard Henderson if (a->cf >> 1 == 6) { 2761b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2762b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2763b2167459SRichard Henderson } 2764*0c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2765b2167459SRichard Henderson } 2766b2167459SRichard Henderson 2767b2167459SRichard Henderson tcg_temp_free(add1); 2768b2167459SRichard Henderson tcg_temp_free(add2); 2769b2167459SRichard Henderson tcg_temp_free(dest); 2770b2167459SRichard Henderson 277131234768SRichard Henderson return nullify_end(ctx); 2772b2167459SRichard Henderson } 2773b2167459SRichard Henderson 277431234768SRichard Henderson static bool trans_addi(DisasContext *ctx, uint32_t insn) 2775b2167459SRichard Henderson { 2776eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2777b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2778b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2779b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2780b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2781b2167459SRichard Henderson unsigned o1 = extract32(insn, 26, 1); 2782eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2783b2167459SRichard Henderson 2784b2167459SRichard Henderson if (cf) { 2785b2167459SRichard Henderson nullify_over(ctx); 2786b2167459SRichard Henderson } 2787b2167459SRichard Henderson 2788b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2789b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 279031234768SRichard Henderson do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf); 2791b2167459SRichard Henderson 279231234768SRichard Henderson return nullify_end(ctx); 2793b2167459SRichard Henderson } 2794b2167459SRichard Henderson 279531234768SRichard Henderson static bool trans_subi(DisasContext *ctx, uint32_t insn) 2796b2167459SRichard Henderson { 2797eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2798b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2799b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2800b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2801b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2802eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2803b2167459SRichard Henderson 2804b2167459SRichard Henderson if (cf) { 2805b2167459SRichard Henderson nullify_over(ctx); 2806b2167459SRichard Henderson } 2807b2167459SRichard Henderson 2808b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2809b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 281031234768SRichard Henderson do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf); 2811b2167459SRichard Henderson 281231234768SRichard Henderson return nullify_end(ctx); 2813b2167459SRichard Henderson } 2814b2167459SRichard Henderson 281531234768SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, uint32_t insn) 2816b2167459SRichard Henderson { 2817eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2818b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2819b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2820b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2821eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2822b2167459SRichard Henderson 2823b2167459SRichard Henderson if (cf) { 2824b2167459SRichard Henderson nullify_over(ctx); 2825b2167459SRichard Henderson } 2826b2167459SRichard Henderson 2827b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2828b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 282931234768SRichard Henderson do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf); 2830b2167459SRichard Henderson 283131234768SRichard Henderson return nullify_end(ctx); 2832b2167459SRichard Henderson } 2833b2167459SRichard Henderson 283431234768SRichard Henderson static bool trans_ld_idx_i(DisasContext *ctx, uint32_t insn, 283596d6407fSRichard Henderson const DisasInsn *di) 283696d6407fSRichard Henderson { 283796d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 283896d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 283996d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 284096d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 284186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 284296d6407fSRichard Henderson int disp = low_sextract(insn, 16, 5); 284396d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 284496d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 284596d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 284696d6407fSRichard Henderson 284731234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop); 284831234768SRichard Henderson return true; 284996d6407fSRichard Henderson } 285096d6407fSRichard Henderson 285131234768SRichard Henderson static bool trans_ld_idx_x(DisasContext *ctx, uint32_t insn, 285296d6407fSRichard Henderson const DisasInsn *di) 285396d6407fSRichard Henderson { 285496d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 285596d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 285696d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 285796d6407fSRichard Henderson unsigned u = extract32(insn, 13, 1); 285886f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 285996d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 286096d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 286196d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 286296d6407fSRichard Henderson 286331234768SRichard Henderson do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop); 286431234768SRichard Henderson return true; 286596d6407fSRichard Henderson } 286696d6407fSRichard Henderson 286731234768SRichard Henderson static bool trans_st_idx_i(DisasContext *ctx, uint32_t insn, 286896d6407fSRichard Henderson const DisasInsn *di) 286996d6407fSRichard Henderson { 287096d6407fSRichard Henderson int disp = low_sextract(insn, 0, 5); 287196d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 287296d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 287396d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 287486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 287596d6407fSRichard Henderson unsigned rr = extract32(insn, 16, 5); 287696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 287796d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 287896d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 287996d6407fSRichard Henderson 288031234768SRichard Henderson do_store(ctx, rr, rb, disp, sp, modify, mop); 288131234768SRichard Henderson return true; 288296d6407fSRichard Henderson } 288396d6407fSRichard Henderson 288431234768SRichard Henderson static bool trans_ldcw(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 288596d6407fSRichard Henderson { 288696d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 288796d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 288896d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 288996d6407fSRichard Henderson unsigned au = extract32(insn, 13, 1); 289086f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 289196d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 289296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 289396d6407fSRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16; 289486f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 289586f8d05fSRichard Henderson TCGv_tl addr; 289696d6407fSRichard Henderson int modify, disp = 0, scale = 0; 289796d6407fSRichard Henderson 289896d6407fSRichard Henderson nullify_over(ctx); 289996d6407fSRichard Henderson 290096d6407fSRichard Henderson if (i) { 290196d6407fSRichard Henderson modify = (m ? (au ? -1 : 1) : 0); 290296d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 290396d6407fSRichard Henderson rx = 0; 290496d6407fSRichard Henderson } else { 290596d6407fSRichard Henderson modify = m; 290696d6407fSRichard Henderson if (au) { 290796d6407fSRichard Henderson scale = mop & MO_SIZE; 290896d6407fSRichard Henderson } 290996d6407fSRichard Henderson } 291096d6407fSRichard Henderson if (modify) { 291186f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 291286f8d05fSRichard Henderson we see the result of the load. */ 291396d6407fSRichard Henderson dest = get_temp(ctx); 291496d6407fSRichard Henderson } else { 291596d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 291696d6407fSRichard Henderson } 291796d6407fSRichard Henderson 291886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 291986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 2920eaa3783bSRichard Henderson zero = tcg_const_reg(0); 292186f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 292296d6407fSRichard Henderson if (modify) { 292386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 292496d6407fSRichard Henderson } 292596d6407fSRichard Henderson save_gpr(ctx, rt, dest); 292696d6407fSRichard Henderson 292731234768SRichard Henderson return nullify_end(ctx); 292896d6407fSRichard Henderson } 292996d6407fSRichard Henderson 293031234768SRichard Henderson static bool trans_stby(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 293196d6407fSRichard Henderson { 2932eaa3783bSRichard Henderson target_sreg disp = low_sextract(insn, 0, 5); 293396d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 293496d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 293586f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 293696d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 293796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 293886f8d05fSRichard Henderson TCGv_reg ofs, val; 293986f8d05fSRichard Henderson TCGv_tl addr; 294096d6407fSRichard Henderson 294196d6407fSRichard Henderson nullify_over(ctx); 294296d6407fSRichard Henderson 294386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m, 294486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 294596d6407fSRichard Henderson val = load_gpr(ctx, rt); 294696d6407fSRichard Henderson if (a) { 2947f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2948f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2949f9f46db4SEmilio G. Cota } else { 295096d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2951f9f46db4SEmilio G. Cota } 2952f9f46db4SEmilio G. Cota } else { 2953f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2954f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 295596d6407fSRichard Henderson } else { 295696d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 295796d6407fSRichard Henderson } 2958f9f46db4SEmilio G. Cota } 295996d6407fSRichard Henderson 296096d6407fSRichard Henderson if (m) { 296186f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 296286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 296396d6407fSRichard Henderson } 296496d6407fSRichard Henderson 296531234768SRichard Henderson return nullify_end(ctx); 296696d6407fSRichard Henderson } 296796d6407fSRichard Henderson 2968d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 296931234768SRichard Henderson static bool trans_ldwa_idx_i(DisasContext *ctx, uint32_t insn, 2970d0a851ccSRichard Henderson const DisasInsn *di) 2971d0a851ccSRichard Henderson { 2972d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2973d0a851ccSRichard Henderson 2974d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2975d0a851ccSRichard Henderson 2976d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 2977d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 2978d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 297931234768SRichard Henderson trans_ld_idx_i(ctx, insn, di); 2980d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 298131234768SRichard Henderson return true; 2982d0a851ccSRichard Henderson } 2983d0a851ccSRichard Henderson 298431234768SRichard Henderson static bool trans_ldwa_idx_x(DisasContext *ctx, uint32_t insn, 2985d0a851ccSRichard Henderson const DisasInsn *di) 2986d0a851ccSRichard Henderson { 2987d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2988d0a851ccSRichard Henderson 2989d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2990d0a851ccSRichard Henderson 2991d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 2992d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 2993d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 299431234768SRichard Henderson trans_ld_idx_x(ctx, insn, di); 2995d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 299631234768SRichard Henderson return true; 2997d0a851ccSRichard Henderson } 299895412a61SRichard Henderson 299931234768SRichard Henderson static bool trans_stwa_idx_i(DisasContext *ctx, uint32_t insn, 300095412a61SRichard Henderson const DisasInsn *di) 300195412a61SRichard Henderson { 300295412a61SRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 300395412a61SRichard Henderson 300495412a61SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 300595412a61SRichard Henderson 300695412a61SRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 300795412a61SRichard Henderson format wrt the sub-opcode in bits 6:9. */ 300895412a61SRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 300931234768SRichard Henderson trans_st_idx_i(ctx, insn, di); 301095412a61SRichard Henderson ctx->mmu_idx = hold_mmu_idx; 301131234768SRichard Henderson return true; 301295412a61SRichard Henderson } 3013d0a851ccSRichard Henderson #endif 3014d0a851ccSRichard Henderson 301596d6407fSRichard Henderson static const DisasInsn table_index_mem[] = { 301696d6407fSRichard Henderson { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */ 301796d6407fSRichard Henderson { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */ 301896d6407fSRichard Henderson { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */ 301996d6407fSRichard Henderson { 0x0c0001c0u, 0xfc0003c0, trans_ldcw }, 302096d6407fSRichard Henderson { 0x0c001300u, 0xfc0013c0, trans_stby }, 3021d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 3022d0a851ccSRichard Henderson { 0x0c000180u, 0xfc00d3c0, trans_ldwa_idx_x }, /* LDWA, rx */ 302395412a61SRichard Henderson { 0x0c001180u, 0xfc00d3c0, trans_ldwa_idx_i }, /* LDWA, im */ 302495412a61SRichard Henderson { 0x0c001380u, 0xfc00d3c0, trans_stwa_idx_i }, /* STWA, im */ 3025d0a851ccSRichard Henderson #endif 302696d6407fSRichard Henderson }; 302796d6407fSRichard Henderson 302831234768SRichard Henderson static bool trans_ldil(DisasContext *ctx, uint32_t insn) 3029b2167459SRichard Henderson { 3030b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3031eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3032eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3033b2167459SRichard Henderson 3034eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3035b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3036b2167459SRichard Henderson cond_free(&ctx->null_cond); 303731234768SRichard Henderson return true; 3038b2167459SRichard Henderson } 3039b2167459SRichard Henderson 304031234768SRichard Henderson static bool trans_addil(DisasContext *ctx, uint32_t insn) 3041b2167459SRichard Henderson { 3042b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3043eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3044eaa3783bSRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, rt); 3045eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3046b2167459SRichard Henderson 3047eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, i); 3048b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3049b2167459SRichard Henderson cond_free(&ctx->null_cond); 305031234768SRichard Henderson return true; 3051b2167459SRichard Henderson } 3052b2167459SRichard Henderson 305331234768SRichard Henderson static bool trans_ldo(DisasContext *ctx, uint32_t insn) 3054b2167459SRichard Henderson { 3055b2167459SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3056b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 3057eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 3058eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3059b2167459SRichard Henderson 3060b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3061b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 3062b2167459SRichard Henderson if (rb == 0) { 3063eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3064b2167459SRichard Henderson } else { 3065eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i); 3066b2167459SRichard Henderson } 3067b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3068b2167459SRichard Henderson cond_free(&ctx->null_cond); 306931234768SRichard Henderson return true; 3070b2167459SRichard Henderson } 3071b2167459SRichard Henderson 307231234768SRichard Henderson static bool trans_load(DisasContext *ctx, uint32_t insn, 307396d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 307496d6407fSRichard Henderson { 307596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 307696d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 307786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3078eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 307996d6407fSRichard Henderson 308031234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 308131234768SRichard Henderson return true; 308296d6407fSRichard Henderson } 308396d6407fSRichard Henderson 308431234768SRichard Henderson static bool trans_load_w(DisasContext *ctx, uint32_t insn) 308596d6407fSRichard Henderson { 308696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 308796d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 308886f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3089eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 309096d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 309196d6407fSRichard Henderson 309296d6407fSRichard Henderson switch (ext2) { 309396d6407fSRichard Henderson case 0: 309496d6407fSRichard Henderson case 1: 309596d6407fSRichard Henderson /* FLDW without modification. */ 309631234768SRichard Henderson do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 309731234768SRichard Henderson break; 309896d6407fSRichard Henderson case 2: 309996d6407fSRichard Henderson /* LDW with modification. Note that the sign of I selects 310096d6407fSRichard Henderson post-dec vs pre-inc. */ 310131234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 310231234768SRichard Henderson break; 310396d6407fSRichard Henderson default: 310496d6407fSRichard Henderson return gen_illegal(ctx); 310596d6407fSRichard Henderson } 310631234768SRichard Henderson return true; 310796d6407fSRichard Henderson } 310896d6407fSRichard Henderson 310931234768SRichard Henderson static bool trans_fload_mod(DisasContext *ctx, uint32_t insn) 311096d6407fSRichard Henderson { 3111eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 311296d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 311396d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 311486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 311596d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 311696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 311796d6407fSRichard Henderson 311896d6407fSRichard Henderson /* FLDW with modification. */ 311931234768SRichard Henderson do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 312031234768SRichard Henderson return true; 312196d6407fSRichard Henderson } 312296d6407fSRichard Henderson 312331234768SRichard Henderson static bool trans_store(DisasContext *ctx, uint32_t insn, 312496d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 312596d6407fSRichard Henderson { 312696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 312796d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 312886f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3129eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 313096d6407fSRichard Henderson 313131234768SRichard Henderson do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 313231234768SRichard Henderson return true; 313396d6407fSRichard Henderson } 313496d6407fSRichard Henderson 313531234768SRichard Henderson static bool trans_store_w(DisasContext *ctx, uint32_t insn) 313696d6407fSRichard Henderson { 313796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 313896d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 313986f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3140eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 314196d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 314296d6407fSRichard Henderson 314396d6407fSRichard Henderson switch (ext2) { 314496d6407fSRichard Henderson case 0: 314596d6407fSRichard Henderson case 1: 314696d6407fSRichard Henderson /* FSTW without modification. */ 314731234768SRichard Henderson do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 314831234768SRichard Henderson break; 314996d6407fSRichard Henderson case 2: 31503f7367e2SHelge Deller /* STW with modification. */ 315131234768SRichard Henderson do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 315231234768SRichard Henderson break; 315396d6407fSRichard Henderson default: 315496d6407fSRichard Henderson return gen_illegal(ctx); 315596d6407fSRichard Henderson } 315631234768SRichard Henderson return true; 315796d6407fSRichard Henderson } 315896d6407fSRichard Henderson 315931234768SRichard Henderson static bool trans_fstore_mod(DisasContext *ctx, uint32_t insn) 316096d6407fSRichard Henderson { 3161eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 316296d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 316396d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 316486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 316596d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 316696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 316796d6407fSRichard Henderson 316896d6407fSRichard Henderson /* FSTW with modification. */ 316931234768SRichard Henderson do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 317031234768SRichard Henderson return true; 317196d6407fSRichard Henderson } 317296d6407fSRichard Henderson 317331234768SRichard Henderson static bool trans_copr_w(DisasContext *ctx, uint32_t insn) 317496d6407fSRichard Henderson { 317596d6407fSRichard Henderson unsigned t0 = extract32(insn, 0, 5); 317696d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 317796d6407fSRichard Henderson unsigned t1 = extract32(insn, 6, 1); 317896d6407fSRichard Henderson unsigned ext3 = extract32(insn, 7, 3); 317996d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 318096d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 318196d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 318286f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 318396d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 318496d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 318596d6407fSRichard Henderson unsigned rt = t1 * 32 + t0; 318696d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 318796d6407fSRichard Henderson int disp, scale; 318896d6407fSRichard Henderson 318996d6407fSRichard Henderson if (i == 0) { 319096d6407fSRichard Henderson scale = (ua ? 2 : 0); 319196d6407fSRichard Henderson disp = 0; 319296d6407fSRichard Henderson modify = m; 319396d6407fSRichard Henderson } else { 319496d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 319596d6407fSRichard Henderson scale = 0; 319696d6407fSRichard Henderson rx = 0; 319796d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 319896d6407fSRichard Henderson } 319996d6407fSRichard Henderson 320096d6407fSRichard Henderson switch (ext3) { 320196d6407fSRichard Henderson case 0: /* FLDW */ 320231234768SRichard Henderson do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify); 320331234768SRichard Henderson break; 320496d6407fSRichard Henderson case 4: /* FSTW */ 320531234768SRichard Henderson do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify); 320631234768SRichard Henderson break; 320731234768SRichard Henderson default: 320896d6407fSRichard Henderson return gen_illegal(ctx); 320996d6407fSRichard Henderson } 321031234768SRichard Henderson return true; 321131234768SRichard Henderson } 321296d6407fSRichard Henderson 321331234768SRichard Henderson static bool trans_copr_dw(DisasContext *ctx, uint32_t insn) 321496d6407fSRichard Henderson { 321596d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 321696d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 321796d6407fSRichard Henderson unsigned ext4 = extract32(insn, 6, 4); 321896d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 321996d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 322096d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 322186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 322296d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 322396d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 322496d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 322596d6407fSRichard Henderson int disp, scale; 322696d6407fSRichard Henderson 322796d6407fSRichard Henderson if (i == 0) { 322896d6407fSRichard Henderson scale = (ua ? 3 : 0); 322996d6407fSRichard Henderson disp = 0; 323096d6407fSRichard Henderson modify = m; 323196d6407fSRichard Henderson } else { 323296d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 323396d6407fSRichard Henderson scale = 0; 323496d6407fSRichard Henderson rx = 0; 323596d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 323696d6407fSRichard Henderson } 323796d6407fSRichard Henderson 323896d6407fSRichard Henderson switch (ext4) { 323996d6407fSRichard Henderson case 0: /* FLDD */ 324031234768SRichard Henderson do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify); 324131234768SRichard Henderson break; 324296d6407fSRichard Henderson case 8: /* FSTD */ 324331234768SRichard Henderson do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify); 324431234768SRichard Henderson break; 324596d6407fSRichard Henderson default: 324696d6407fSRichard Henderson return gen_illegal(ctx); 324796d6407fSRichard Henderson } 324831234768SRichard Henderson return true; 324996d6407fSRichard Henderson } 325096d6407fSRichard Henderson 325131234768SRichard Henderson static bool trans_cmpb(DisasContext *ctx, uint32_t insn, 325298cd9ca7SRichard Henderson bool is_true, bool is_imm, bool is_dw) 325398cd9ca7SRichard Henderson { 3254eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 325598cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 325698cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 325798cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 325898cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3259eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv; 326098cd9ca7SRichard Henderson DisasCond cond; 326198cd9ca7SRichard Henderson 326298cd9ca7SRichard Henderson nullify_over(ctx); 326398cd9ca7SRichard Henderson 326498cd9ca7SRichard Henderson if (is_imm) { 326598cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 326698cd9ca7SRichard Henderson } else { 326798cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 326898cd9ca7SRichard Henderson } 326998cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 327098cd9ca7SRichard Henderson dest = get_temp(ctx); 327198cd9ca7SRichard Henderson 3272eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 327398cd9ca7SRichard Henderson 3274f764718dSRichard Henderson sv = NULL; 327598cd9ca7SRichard Henderson if (c == 6) { 327698cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 327798cd9ca7SRichard Henderson } 327898cd9ca7SRichard Henderson 327998cd9ca7SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 328031234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 328131234768SRichard Henderson return true; 328298cd9ca7SRichard Henderson } 328398cd9ca7SRichard Henderson 328431234768SRichard Henderson static bool trans_addb(DisasContext *ctx, uint32_t insn, 328598cd9ca7SRichard Henderson bool is_true, bool is_imm) 328698cd9ca7SRichard Henderson { 3287eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 328898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 328998cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 329098cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 329198cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3292eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv, cb_msb; 329398cd9ca7SRichard Henderson DisasCond cond; 329498cd9ca7SRichard Henderson 329598cd9ca7SRichard Henderson nullify_over(ctx); 329698cd9ca7SRichard Henderson 329798cd9ca7SRichard Henderson if (is_imm) { 329898cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 329998cd9ca7SRichard Henderson } else { 330098cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 330198cd9ca7SRichard Henderson } 330298cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 330398cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 3304f764718dSRichard Henderson sv = NULL; 3305f764718dSRichard Henderson cb_msb = NULL; 330698cd9ca7SRichard Henderson 330798cd9ca7SRichard Henderson switch (c) { 330898cd9ca7SRichard Henderson default: 3309eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 331098cd9ca7SRichard Henderson break; 331198cd9ca7SRichard Henderson case 4: case 5: 331298cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3313eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3314eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 331598cd9ca7SRichard Henderson break; 331698cd9ca7SRichard Henderson case 6: 3317eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 331898cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 331998cd9ca7SRichard Henderson break; 332098cd9ca7SRichard Henderson } 332198cd9ca7SRichard Henderson 332298cd9ca7SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 332331234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 332431234768SRichard Henderson return true; 332598cd9ca7SRichard Henderson } 332698cd9ca7SRichard Henderson 332731234768SRichard Henderson static bool trans_bb(DisasContext *ctx, uint32_t insn) 332898cd9ca7SRichard Henderson { 3329eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 333098cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 333198cd9ca7SRichard Henderson unsigned c = extract32(insn, 15, 1); 333298cd9ca7SRichard Henderson unsigned r = extract32(insn, 16, 5); 333398cd9ca7SRichard Henderson unsigned p = extract32(insn, 21, 5); 333498cd9ca7SRichard Henderson unsigned i = extract32(insn, 26, 1); 3335eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 333698cd9ca7SRichard Henderson DisasCond cond; 333798cd9ca7SRichard Henderson 333898cd9ca7SRichard Henderson nullify_over(ctx); 333998cd9ca7SRichard Henderson 334098cd9ca7SRichard Henderson tmp = tcg_temp_new(); 334198cd9ca7SRichard Henderson tcg_r = load_gpr(ctx, r); 334298cd9ca7SRichard Henderson if (i) { 3343eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 334498cd9ca7SRichard Henderson } else { 3345eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 334698cd9ca7SRichard Henderson } 334798cd9ca7SRichard Henderson 334898cd9ca7SRichard Henderson cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp); 334998cd9ca7SRichard Henderson tcg_temp_free(tmp); 335031234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 335131234768SRichard Henderson return true; 335298cd9ca7SRichard Henderson } 335398cd9ca7SRichard Henderson 335431234768SRichard Henderson static bool trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm) 335598cd9ca7SRichard Henderson { 3356eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 335798cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 335898cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 335998cd9ca7SRichard Henderson unsigned t = extract32(insn, 16, 5); 336098cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 3361eaa3783bSRichard Henderson TCGv_reg dest; 336298cd9ca7SRichard Henderson DisasCond cond; 336398cd9ca7SRichard Henderson 336498cd9ca7SRichard Henderson nullify_over(ctx); 336598cd9ca7SRichard Henderson 336698cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 336798cd9ca7SRichard Henderson if (is_imm) { 3368eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, low_sextract(t, 0, 5)); 336998cd9ca7SRichard Henderson } else if (t == 0) { 3370eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 337198cd9ca7SRichard Henderson } else { 3372eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[t]); 337398cd9ca7SRichard Henderson } 337498cd9ca7SRichard Henderson 337598cd9ca7SRichard Henderson cond = do_sed_cond(c, dest); 337631234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 337731234768SRichard Henderson return true; 337898cd9ca7SRichard Henderson } 337998cd9ca7SRichard Henderson 338031234768SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, uint32_t insn, 33810b1347d2SRichard Henderson const DisasInsn *di) 33820b1347d2SRichard Henderson { 33830b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 33840b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 33850b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 33860b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 3387eaa3783bSRichard Henderson TCGv_reg dest; 33880b1347d2SRichard Henderson 33890b1347d2SRichard Henderson if (c) { 33900b1347d2SRichard Henderson nullify_over(ctx); 33910b1347d2SRichard Henderson } 33920b1347d2SRichard Henderson 33930b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33940b1347d2SRichard Henderson if (r1 == 0) { 3395eaa3783bSRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2)); 3396eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 33970b1347d2SRichard Henderson } else if (r1 == r2) { 33980b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3399eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2)); 34000b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3401eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 34020b1347d2SRichard Henderson tcg_temp_free_i32(t32); 34030b1347d2SRichard Henderson } else { 34040b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 34050b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 34060b1347d2SRichard Henderson 3407eaa3783bSRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1)); 3408eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 34090b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3410eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 34110b1347d2SRichard Henderson 34120b1347d2SRichard Henderson tcg_temp_free_i64(t); 34130b1347d2SRichard Henderson tcg_temp_free_i64(s); 34140b1347d2SRichard Henderson } 34150b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34160b1347d2SRichard Henderson 34170b1347d2SRichard Henderson /* Install the new nullification. */ 34180b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34190b1347d2SRichard Henderson if (c) { 34200b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34210b1347d2SRichard Henderson } 342231234768SRichard Henderson return nullify_end(ctx); 34230b1347d2SRichard Henderson } 34240b1347d2SRichard Henderson 342531234768SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, uint32_t insn, 34260b1347d2SRichard Henderson const DisasInsn *di) 34270b1347d2SRichard Henderson { 34280b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 34290b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 34300b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 34310b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 34320b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 34330b1347d2SRichard Henderson unsigned sa = 31 - cpos; 3434eaa3783bSRichard Henderson TCGv_reg dest, t2; 34350b1347d2SRichard Henderson 34360b1347d2SRichard Henderson if (c) { 34370b1347d2SRichard Henderson nullify_over(ctx); 34380b1347d2SRichard Henderson } 34390b1347d2SRichard Henderson 34400b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34410b1347d2SRichard Henderson t2 = load_gpr(ctx, r2); 34420b1347d2SRichard Henderson if (r1 == r2) { 34430b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3444eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 34450b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3446eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 34470b1347d2SRichard Henderson tcg_temp_free_i32(t32); 34480b1347d2SRichard Henderson } else if (r1 == 0) { 3449eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 34500b1347d2SRichard Henderson } else { 3451eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3452eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 3453eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa); 34540b1347d2SRichard Henderson tcg_temp_free(t0); 34550b1347d2SRichard Henderson } 34560b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34570b1347d2SRichard Henderson 34580b1347d2SRichard Henderson /* Install the new nullification. */ 34590b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34600b1347d2SRichard Henderson if (c) { 34610b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34620b1347d2SRichard Henderson } 346331234768SRichard Henderson return nullify_end(ctx); 34640b1347d2SRichard Henderson } 34650b1347d2SRichard Henderson 346631234768SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, uint32_t insn, 34670b1347d2SRichard Henderson const DisasInsn *di) 34680b1347d2SRichard Henderson { 34690b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 34700b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 34710b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 34720b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 34730b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 34740b1347d2SRichard Henderson unsigned len = 32 - clen; 3475eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 34760b1347d2SRichard Henderson 34770b1347d2SRichard Henderson if (c) { 34780b1347d2SRichard Henderson nullify_over(ctx); 34790b1347d2SRichard Henderson } 34800b1347d2SRichard Henderson 34810b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34820b1347d2SRichard Henderson src = load_gpr(ctx, rr); 34830b1347d2SRichard Henderson tmp = tcg_temp_new(); 34840b1347d2SRichard Henderson 34850b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3486eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 34870b1347d2SRichard Henderson if (is_se) { 3488eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3489eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 34900b1347d2SRichard Henderson } else { 3491eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3492eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 34930b1347d2SRichard Henderson } 34940b1347d2SRichard Henderson tcg_temp_free(tmp); 34950b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34960b1347d2SRichard Henderson 34970b1347d2SRichard Henderson /* Install the new nullification. */ 34980b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34990b1347d2SRichard Henderson if (c) { 35000b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35010b1347d2SRichard Henderson } 350231234768SRichard Henderson return nullify_end(ctx); 35030b1347d2SRichard Henderson } 35040b1347d2SRichard Henderson 350531234768SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, uint32_t insn, 35060b1347d2SRichard Henderson const DisasInsn *di) 35070b1347d2SRichard Henderson { 35080b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35090b1347d2SRichard Henderson unsigned pos = extract32(insn, 5, 5); 35100b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 35110b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35120b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 35130b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 35140b1347d2SRichard Henderson unsigned len = 32 - clen; 35150b1347d2SRichard Henderson unsigned cpos = 31 - pos; 3516eaa3783bSRichard Henderson TCGv_reg dest, src; 35170b1347d2SRichard Henderson 35180b1347d2SRichard Henderson if (c) { 35190b1347d2SRichard Henderson nullify_over(ctx); 35200b1347d2SRichard Henderson } 35210b1347d2SRichard Henderson 35220b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35230b1347d2SRichard Henderson src = load_gpr(ctx, rr); 35240b1347d2SRichard Henderson if (is_se) { 3525eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 35260b1347d2SRichard Henderson } else { 3527eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 35280b1347d2SRichard Henderson } 35290b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35300b1347d2SRichard Henderson 35310b1347d2SRichard Henderson /* Install the new nullification. */ 35320b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35330b1347d2SRichard Henderson if (c) { 35340b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35350b1347d2SRichard Henderson } 353631234768SRichard Henderson return nullify_end(ctx); 35370b1347d2SRichard Henderson } 35380b1347d2SRichard Henderson 35390b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = { 35400b1347d2SRichard Henderson { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar }, 35410b1347d2SRichard Henderson { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm }, 35420b1347d2SRichard Henderson { 0xd0001000u, 0xfc001be0u, trans_extrw_sar }, 35430b1347d2SRichard Henderson { 0xd0001800u, 0xfc001800u, trans_extrw_imm }, 35440b1347d2SRichard Henderson }; 35450b1347d2SRichard Henderson 354631234768SRichard Henderson static bool trans_depw_imm_c(DisasContext *ctx, uint32_t insn, 35470b1347d2SRichard Henderson const DisasInsn *di) 35480b1347d2SRichard Henderson { 35490b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35500b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 35510b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 35520b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 3553eaa3783bSRichard Henderson target_sreg val = low_sextract(insn, 16, 5); 35540b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 35550b1347d2SRichard Henderson unsigned len = 32 - clen; 3556eaa3783bSRichard Henderson target_sreg mask0, mask1; 3557eaa3783bSRichard Henderson TCGv_reg dest; 35580b1347d2SRichard Henderson 35590b1347d2SRichard Henderson if (c) { 35600b1347d2SRichard Henderson nullify_over(ctx); 35610b1347d2SRichard Henderson } 35620b1347d2SRichard Henderson if (cpos + len > 32) { 35630b1347d2SRichard Henderson len = 32 - cpos; 35640b1347d2SRichard Henderson } 35650b1347d2SRichard Henderson 35660b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35670b1347d2SRichard Henderson mask0 = deposit64(0, cpos, len, val); 35680b1347d2SRichard Henderson mask1 = deposit64(-1, cpos, len, val); 35690b1347d2SRichard Henderson 35700b1347d2SRichard Henderson if (nz) { 3571eaa3783bSRichard Henderson TCGv_reg src = load_gpr(ctx, rt); 35720b1347d2SRichard Henderson if (mask1 != -1) { 3573eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 35740b1347d2SRichard Henderson src = dest; 35750b1347d2SRichard Henderson } 3576eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 35770b1347d2SRichard Henderson } else { 3578eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 35790b1347d2SRichard Henderson } 35800b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35810b1347d2SRichard Henderson 35820b1347d2SRichard Henderson /* Install the new nullification. */ 35830b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35840b1347d2SRichard Henderson if (c) { 35850b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35860b1347d2SRichard Henderson } 358731234768SRichard Henderson return nullify_end(ctx); 35880b1347d2SRichard Henderson } 35890b1347d2SRichard Henderson 359031234768SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, uint32_t insn, 35910b1347d2SRichard Henderson const DisasInsn *di) 35920b1347d2SRichard Henderson { 35930b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35940b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 35950b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 35960b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35970b1347d2SRichard Henderson unsigned rr = extract32(insn, 16, 5); 35980b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 35990b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 36000b1347d2SRichard Henderson unsigned len = 32 - clen; 3601eaa3783bSRichard Henderson TCGv_reg dest, val; 36020b1347d2SRichard Henderson 36030b1347d2SRichard Henderson if (c) { 36040b1347d2SRichard Henderson nullify_over(ctx); 36050b1347d2SRichard Henderson } 36060b1347d2SRichard Henderson if (cpos + len > 32) { 36070b1347d2SRichard Henderson len = 32 - cpos; 36080b1347d2SRichard Henderson } 36090b1347d2SRichard Henderson 36100b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36110b1347d2SRichard Henderson val = load_gpr(ctx, rr); 36120b1347d2SRichard Henderson if (rs == 0) { 3613eaa3783bSRichard Henderson tcg_gen_deposit_z_reg(dest, val, cpos, len); 36140b1347d2SRichard Henderson } else { 3615eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len); 36160b1347d2SRichard Henderson } 36170b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36180b1347d2SRichard Henderson 36190b1347d2SRichard Henderson /* Install the new nullification. */ 36200b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36210b1347d2SRichard Henderson if (c) { 36220b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36230b1347d2SRichard Henderson } 362431234768SRichard Henderson return nullify_end(ctx); 36250b1347d2SRichard Henderson } 36260b1347d2SRichard Henderson 362731234768SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, uint32_t insn, 36280b1347d2SRichard Henderson const DisasInsn *di) 36290b1347d2SRichard Henderson { 36300b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36310b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 36320b1347d2SRichard Henderson unsigned i = extract32(insn, 12, 1); 36330b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 36340b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 36350b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 36360b1347d2SRichard Henderson unsigned len = 32 - clen; 3637eaa3783bSRichard Henderson TCGv_reg val, mask, tmp, shift, dest; 36380b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 36390b1347d2SRichard Henderson 36400b1347d2SRichard Henderson if (c) { 36410b1347d2SRichard Henderson nullify_over(ctx); 36420b1347d2SRichard Henderson } 36430b1347d2SRichard Henderson 36440b1347d2SRichard Henderson if (i) { 36450b1347d2SRichard Henderson val = load_const(ctx, low_sextract(insn, 16, 5)); 36460b1347d2SRichard Henderson } else { 36470b1347d2SRichard Henderson val = load_gpr(ctx, extract32(insn, 16, 5)); 36480b1347d2SRichard Henderson } 36490b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36500b1347d2SRichard Henderson shift = tcg_temp_new(); 36510b1347d2SRichard Henderson tmp = tcg_temp_new(); 36520b1347d2SRichard Henderson 36530b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3654eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 36550b1347d2SRichard Henderson 3656eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3657eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 36580b1347d2SRichard Henderson if (rs) { 3659eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3660eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3661eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3662eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 36630b1347d2SRichard Henderson } else { 3664eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 36650b1347d2SRichard Henderson } 36660b1347d2SRichard Henderson tcg_temp_free(shift); 36670b1347d2SRichard Henderson tcg_temp_free(mask); 36680b1347d2SRichard Henderson tcg_temp_free(tmp); 36690b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36700b1347d2SRichard Henderson 36710b1347d2SRichard Henderson /* Install the new nullification. */ 36720b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36730b1347d2SRichard Henderson if (c) { 36740b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36750b1347d2SRichard Henderson } 367631234768SRichard Henderson return nullify_end(ctx); 36770b1347d2SRichard Henderson } 36780b1347d2SRichard Henderson 36790b1347d2SRichard Henderson static const DisasInsn table_depw[] = { 36800b1347d2SRichard Henderson { 0xd4000000u, 0xfc000be0u, trans_depw_sar }, 36810b1347d2SRichard Henderson { 0xd4000800u, 0xfc001800u, trans_depw_imm }, 36820b1347d2SRichard Henderson { 0xd4001800u, 0xfc001800u, trans_depw_imm_c }, 36830b1347d2SRichard Henderson }; 36840b1347d2SRichard Henderson 368531234768SRichard Henderson static bool trans_be(DisasContext *ctx, uint32_t insn, bool is_l) 368698cd9ca7SRichard Henderson { 368798cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 368898cd9ca7SRichard Henderson unsigned b = extract32(insn, 21, 5); 3689eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 3690660eefe1SRichard Henderson TCGv_reg tmp; 369198cd9ca7SRichard Henderson 3692c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 369398cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 369498cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 369598cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 369698cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 369798cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 369898cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 369998cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 370098cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 370198cd9ca7SRichard Henderson if (b == 0) { 370231234768SRichard Henderson do_dbranch(ctx, disp, is_l ? 31 : 0, n); 370331234768SRichard Henderson return true; 370498cd9ca7SRichard Henderson } 3705c301f34eSRichard Henderson #else 3706c301f34eSRichard Henderson int sp = assemble_sr3(insn); 3707c301f34eSRichard Henderson nullify_over(ctx); 3708660eefe1SRichard Henderson #endif 3709660eefe1SRichard Henderson 3710660eefe1SRichard Henderson tmp = get_temp(ctx); 3711660eefe1SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp); 3712660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3713c301f34eSRichard Henderson 3714c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 371531234768SRichard Henderson do_ibranch(ctx, tmp, is_l ? 31 : 0, n); 3716c301f34eSRichard Henderson #else 3717c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3718c301f34eSRichard Henderson 3719c301f34eSRichard Henderson load_spr(ctx, new_spc, sp); 3720c301f34eSRichard Henderson if (is_l) { 3721c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3722c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3723c301f34eSRichard Henderson } 3724c301f34eSRichard Henderson if (n && use_nullify_skip(ctx)) { 3725c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3726c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3727c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3728c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3729c301f34eSRichard Henderson } else { 3730c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3731c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3732c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3733c301f34eSRichard Henderson } 3734c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3735c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 3736c301f34eSRichard Henderson nullify_set(ctx, n); 3737c301f34eSRichard Henderson } 3738c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3739c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 374031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 374131234768SRichard Henderson return nullify_end(ctx); 3742c301f34eSRichard Henderson #endif 374331234768SRichard Henderson return true; 374498cd9ca7SRichard Henderson } 374598cd9ca7SRichard Henderson 374631234768SRichard Henderson static bool trans_bl(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 374798cd9ca7SRichard Henderson { 374898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 374998cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3750eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 375198cd9ca7SRichard Henderson 375231234768SRichard Henderson do_dbranch(ctx, iaoq_dest(ctx, disp), link, n); 375331234768SRichard Henderson return true; 375498cd9ca7SRichard Henderson } 375598cd9ca7SRichard Henderson 375631234768SRichard Henderson static bool trans_b_gate(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 375743e05652SRichard Henderson { 375843e05652SRichard Henderson unsigned n = extract32(insn, 1, 1); 375943e05652SRichard Henderson unsigned link = extract32(insn, 21, 5); 376043e05652SRichard Henderson target_sreg disp = assemble_17(insn); 376143e05652SRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 376243e05652SRichard Henderson 376343e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 376443e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 376543e05652SRichard Henderson * expensive to track. Real hardware will trap for 376643e05652SRichard Henderson * b gateway 376743e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 376843e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 376943e05652SRichard Henderson * diagnose the security hole 377043e05652SRichard Henderson * b gateway 377143e05652SRichard Henderson * b evil 377243e05652SRichard Henderson * in which instructions at evil would run with increased privs. 377343e05652SRichard Henderson */ 377443e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 377543e05652SRichard Henderson return gen_illegal(ctx); 377643e05652SRichard Henderson } 377743e05652SRichard Henderson 377843e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 377943e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 378043e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 378143e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 378243e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 378343e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 378443e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 378543e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 378643e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 378743e05652SRichard Henderson if (type < 0) { 378831234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 378931234768SRichard Henderson return true; 379043e05652SRichard Henderson } 379143e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 379243e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 379343e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 379443e05652SRichard Henderson } 379543e05652SRichard Henderson } else { 379643e05652SRichard Henderson dest &= -4; /* priv = 0 */ 379743e05652SRichard Henderson } 379843e05652SRichard Henderson #endif 379943e05652SRichard Henderson 380031234768SRichard Henderson do_dbranch(ctx, dest, link, n); 380131234768SRichard Henderson return true; 380243e05652SRichard Henderson } 380343e05652SRichard Henderson 380431234768SRichard Henderson static bool trans_bl_long(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 380598cd9ca7SRichard Henderson { 380698cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 3807eaa3783bSRichard Henderson target_sreg disp = assemble_22(insn); 380898cd9ca7SRichard Henderson 380931234768SRichard Henderson do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n); 381031234768SRichard Henderson return true; 381198cd9ca7SRichard Henderson } 381298cd9ca7SRichard Henderson 381331234768SRichard Henderson static bool trans_blr(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 381498cd9ca7SRichard Henderson { 381598cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 381698cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 381798cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3818eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 381998cd9ca7SRichard Henderson 3820eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3); 3821eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3822660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 382331234768SRichard Henderson do_ibranch(ctx, tmp, link, n); 382431234768SRichard Henderson return true; 382598cd9ca7SRichard Henderson } 382698cd9ca7SRichard Henderson 382731234768SRichard Henderson static bool trans_bv(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 382898cd9ca7SRichard Henderson { 382998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 383098cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 383198cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3832eaa3783bSRichard Henderson TCGv_reg dest; 383398cd9ca7SRichard Henderson 383498cd9ca7SRichard Henderson if (rx == 0) { 383598cd9ca7SRichard Henderson dest = load_gpr(ctx, rb); 383698cd9ca7SRichard Henderson } else { 383798cd9ca7SRichard Henderson dest = get_temp(ctx); 3838eaa3783bSRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3); 3839eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb)); 384098cd9ca7SRichard Henderson } 3841660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 384231234768SRichard Henderson do_ibranch(ctx, dest, 0, n); 384331234768SRichard Henderson return true; 384498cd9ca7SRichard Henderson } 384598cd9ca7SRichard Henderson 384631234768SRichard Henderson static bool trans_bve(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 384798cd9ca7SRichard Henderson { 384898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 384998cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 385098cd9ca7SRichard Henderson unsigned link = extract32(insn, 13, 1) ? 2 : 0; 3851660eefe1SRichard Henderson TCGv_reg dest; 385298cd9ca7SRichard Henderson 3853c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3854660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 385531234768SRichard Henderson do_ibranch(ctx, dest, link, n); 3856c301f34eSRichard Henderson #else 3857c301f34eSRichard Henderson nullify_over(ctx); 3858c301f34eSRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3859c301f34eSRichard Henderson 3860c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3861c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3862c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3863c301f34eSRichard Henderson } 3864c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3865c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 3866c301f34eSRichard Henderson if (link) { 3867c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 3868c301f34eSRichard Henderson } 3869c301f34eSRichard Henderson nullify_set(ctx, n); 3870c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 387131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 387231234768SRichard Henderson return nullify_end(ctx); 3873c301f34eSRichard Henderson #endif 387431234768SRichard Henderson return true; 387598cd9ca7SRichard Henderson } 387698cd9ca7SRichard Henderson 387798cd9ca7SRichard Henderson static const DisasInsn table_branch[] = { 387898cd9ca7SRichard Henderson { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */ 387998cd9ca7SRichard Henderson { 0xe800a000u, 0xfc00e000u, trans_bl_long }, 388098cd9ca7SRichard Henderson { 0xe8004000u, 0xfc00fffdu, trans_blr }, 388198cd9ca7SRichard Henderson { 0xe800c000u, 0xfc00fffdu, trans_bv }, 388298cd9ca7SRichard Henderson { 0xe800d000u, 0xfc00dffcu, trans_bve }, 388343e05652SRichard Henderson { 0xe8002000u, 0xfc00e000u, trans_b_gate }, 388498cd9ca7SRichard Henderson }; 388598cd9ca7SRichard Henderson 388631234768SRichard Henderson static bool trans_fop_wew_0c(DisasContext *ctx, uint32_t insn, 3887ebe9383cSRichard Henderson const DisasInsn *di) 3888ebe9383cSRichard Henderson { 3889ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3890ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 389131234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 389231234768SRichard Henderson return true; 3893ebe9383cSRichard Henderson } 3894ebe9383cSRichard Henderson 389531234768SRichard Henderson static bool trans_fop_wew_0e(DisasContext *ctx, uint32_t insn, 3896ebe9383cSRichard Henderson const DisasInsn *di) 3897ebe9383cSRichard Henderson { 3898ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3899ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 390031234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 390131234768SRichard Henderson return true; 3902ebe9383cSRichard Henderson } 3903ebe9383cSRichard Henderson 390431234768SRichard Henderson static bool trans_fop_ded(DisasContext *ctx, uint32_t insn, 3905ebe9383cSRichard Henderson const DisasInsn *di) 3906ebe9383cSRichard Henderson { 3907ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3908ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 390931234768SRichard Henderson do_fop_ded(ctx, rt, ra, di->f.ded); 391031234768SRichard Henderson return true; 3911ebe9383cSRichard Henderson } 3912ebe9383cSRichard Henderson 391331234768SRichard Henderson static bool trans_fop_wed_0c(DisasContext *ctx, uint32_t insn, 3914ebe9383cSRichard Henderson const DisasInsn *di) 3915ebe9383cSRichard Henderson { 3916ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3917ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 391831234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 391931234768SRichard Henderson return true; 3920ebe9383cSRichard Henderson } 3921ebe9383cSRichard Henderson 392231234768SRichard Henderson static bool trans_fop_wed_0e(DisasContext *ctx, uint32_t insn, 3923ebe9383cSRichard Henderson const DisasInsn *di) 3924ebe9383cSRichard Henderson { 3925ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3926ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 392731234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 392831234768SRichard Henderson return true; 3929ebe9383cSRichard Henderson } 3930ebe9383cSRichard Henderson 393131234768SRichard Henderson static bool trans_fop_dew_0c(DisasContext *ctx, uint32_t insn, 3932ebe9383cSRichard Henderson const DisasInsn *di) 3933ebe9383cSRichard Henderson { 3934ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3935ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 393631234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 393731234768SRichard Henderson return true; 3938ebe9383cSRichard Henderson } 3939ebe9383cSRichard Henderson 394031234768SRichard Henderson static bool trans_fop_dew_0e(DisasContext *ctx, uint32_t insn, 3941ebe9383cSRichard Henderson const DisasInsn *di) 3942ebe9383cSRichard Henderson { 3943ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3944ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 394531234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 394631234768SRichard Henderson return true; 3947ebe9383cSRichard Henderson } 3948ebe9383cSRichard Henderson 394931234768SRichard Henderson static bool trans_fop_weww_0c(DisasContext *ctx, uint32_t insn, 3950ebe9383cSRichard Henderson const DisasInsn *di) 3951ebe9383cSRichard Henderson { 3952ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3953ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3954ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 395531234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 395631234768SRichard Henderson return true; 3957ebe9383cSRichard Henderson } 3958ebe9383cSRichard Henderson 395931234768SRichard Henderson static bool trans_fop_weww_0e(DisasContext *ctx, uint32_t insn, 3960ebe9383cSRichard Henderson const DisasInsn *di) 3961ebe9383cSRichard Henderson { 3962ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3963ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3964ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 396531234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 396631234768SRichard Henderson return true; 3967ebe9383cSRichard Henderson } 3968ebe9383cSRichard Henderson 396931234768SRichard Henderson static bool trans_fop_dedd(DisasContext *ctx, uint32_t insn, 3970ebe9383cSRichard Henderson const DisasInsn *di) 3971ebe9383cSRichard Henderson { 3972ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3973ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3974ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 397531234768SRichard Henderson do_fop_dedd(ctx, rt, ra, rb, di->f.dedd); 397631234768SRichard Henderson return true; 3977ebe9383cSRichard Henderson } 3978ebe9383cSRichard Henderson 3979ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3980ebe9383cSRichard Henderson { 3981ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3982ebe9383cSRichard Henderson } 3983ebe9383cSRichard Henderson 3984ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3985ebe9383cSRichard Henderson { 3986ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3987ebe9383cSRichard Henderson } 3988ebe9383cSRichard Henderson 3989ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3990ebe9383cSRichard Henderson { 3991ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3992ebe9383cSRichard Henderson } 3993ebe9383cSRichard Henderson 3994ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3995ebe9383cSRichard Henderson { 3996ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3997ebe9383cSRichard Henderson } 3998ebe9383cSRichard Henderson 3999ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4000ebe9383cSRichard Henderson { 4001ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4002ebe9383cSRichard Henderson } 4003ebe9383cSRichard Henderson 4004ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4005ebe9383cSRichard Henderson { 4006ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4007ebe9383cSRichard Henderson } 4008ebe9383cSRichard Henderson 4009ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4010ebe9383cSRichard Henderson { 4011ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4012ebe9383cSRichard Henderson } 4013ebe9383cSRichard Henderson 4014ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4015ebe9383cSRichard Henderson { 4016ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4017ebe9383cSRichard Henderson } 4018ebe9383cSRichard Henderson 401931234768SRichard Henderson static void do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb, 4020ebe9383cSRichard Henderson unsigned y, unsigned c) 4021ebe9383cSRichard Henderson { 4022ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4023ebe9383cSRichard Henderson 4024ebe9383cSRichard Henderson nullify_over(ctx); 4025ebe9383cSRichard Henderson 4026ebe9383cSRichard Henderson ta = load_frw0_i32(ra); 4027ebe9383cSRichard Henderson tb = load_frw0_i32(rb); 4028ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4029ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4030ebe9383cSRichard Henderson 4031ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 4032ebe9383cSRichard Henderson 4033ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 4034ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 4035ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4036ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4037ebe9383cSRichard Henderson 403831234768SRichard Henderson nullify_end(ctx); 4039ebe9383cSRichard Henderson } 4040ebe9383cSRichard Henderson 404131234768SRichard Henderson static bool trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn, 4042ebe9383cSRichard Henderson const DisasInsn *di) 4043ebe9383cSRichard Henderson { 4044ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4045ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4046ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4047ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 404831234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 404931234768SRichard Henderson return true; 4050ebe9383cSRichard Henderson } 4051ebe9383cSRichard Henderson 405231234768SRichard Henderson static bool trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn, 4053ebe9383cSRichard Henderson const DisasInsn *di) 4054ebe9383cSRichard Henderson { 4055ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4056ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4057ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4058ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 405931234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 406031234768SRichard Henderson return true; 4061ebe9383cSRichard Henderson } 4062ebe9383cSRichard Henderson 406331234768SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 4064ebe9383cSRichard Henderson { 4065ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4066ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4067ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4068ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4069ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4070ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4071ebe9383cSRichard Henderson 4072ebe9383cSRichard Henderson nullify_over(ctx); 4073ebe9383cSRichard Henderson 4074ebe9383cSRichard Henderson ta = load_frd0(ra); 4075ebe9383cSRichard Henderson tb = load_frd0(rb); 4076ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4077ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4078ebe9383cSRichard Henderson 4079ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 4080ebe9383cSRichard Henderson 4081ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 4082ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 4083ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4084ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4085ebe9383cSRichard Henderson 408631234768SRichard Henderson return nullify_end(ctx); 4087ebe9383cSRichard Henderson } 4088ebe9383cSRichard Henderson 408931234768SRichard Henderson static bool trans_ftest_t(DisasContext *ctx, uint32_t insn, 4090ebe9383cSRichard Henderson const DisasInsn *di) 4091ebe9383cSRichard Henderson { 4092ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4093ebe9383cSRichard Henderson unsigned cbit = (y ^ 1) - 1; 4094eaa3783bSRichard Henderson TCGv_reg t; 4095ebe9383cSRichard Henderson 4096ebe9383cSRichard Henderson nullify_over(ctx); 4097ebe9383cSRichard Henderson 4098ebe9383cSRichard Henderson t = tcg_temp_new(); 4099eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4100eaa3783bSRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 4101ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4102ebe9383cSRichard Henderson tcg_temp_free(t); 4103ebe9383cSRichard Henderson 410431234768SRichard Henderson return nullify_end(ctx); 4105ebe9383cSRichard Henderson } 4106ebe9383cSRichard Henderson 410731234768SRichard Henderson static bool trans_ftest_q(DisasContext *ctx, uint32_t insn, 4108ebe9383cSRichard Henderson const DisasInsn *di) 4109ebe9383cSRichard Henderson { 4110ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4111ebe9383cSRichard Henderson int mask; 4112ebe9383cSRichard Henderson bool inv = false; 4113eaa3783bSRichard Henderson TCGv_reg t; 4114ebe9383cSRichard Henderson 4115ebe9383cSRichard Henderson nullify_over(ctx); 4116ebe9383cSRichard Henderson 4117ebe9383cSRichard Henderson t = tcg_temp_new(); 4118eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4119ebe9383cSRichard Henderson 4120ebe9383cSRichard Henderson switch (c) { 4121ebe9383cSRichard Henderson case 0: /* simple */ 4122eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 4123ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4124ebe9383cSRichard Henderson goto done; 4125ebe9383cSRichard Henderson case 2: /* rej */ 4126ebe9383cSRichard Henderson inv = true; 4127ebe9383cSRichard Henderson /* fallthru */ 4128ebe9383cSRichard Henderson case 1: /* acc */ 4129ebe9383cSRichard Henderson mask = 0x43ff800; 4130ebe9383cSRichard Henderson break; 4131ebe9383cSRichard Henderson case 6: /* rej8 */ 4132ebe9383cSRichard Henderson inv = true; 4133ebe9383cSRichard Henderson /* fallthru */ 4134ebe9383cSRichard Henderson case 5: /* acc8 */ 4135ebe9383cSRichard Henderson mask = 0x43f8000; 4136ebe9383cSRichard Henderson break; 4137ebe9383cSRichard Henderson case 9: /* acc6 */ 4138ebe9383cSRichard Henderson mask = 0x43e0000; 4139ebe9383cSRichard Henderson break; 4140ebe9383cSRichard Henderson case 13: /* acc4 */ 4141ebe9383cSRichard Henderson mask = 0x4380000; 4142ebe9383cSRichard Henderson break; 4143ebe9383cSRichard Henderson case 17: /* acc2 */ 4144ebe9383cSRichard Henderson mask = 0x4200000; 4145ebe9383cSRichard Henderson break; 4146ebe9383cSRichard Henderson default: 4147ebe9383cSRichard Henderson return gen_illegal(ctx); 4148ebe9383cSRichard Henderson } 4149ebe9383cSRichard Henderson if (inv) { 4150eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 4151eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4152ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4153ebe9383cSRichard Henderson } else { 4154eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4155ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4156ebe9383cSRichard Henderson } 4157ebe9383cSRichard Henderson done: 415831234768SRichard Henderson return nullify_end(ctx); 4159ebe9383cSRichard Henderson } 4160ebe9383cSRichard Henderson 416131234768SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 4162ebe9383cSRichard Henderson { 4163ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4164ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4165ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4166ebe9383cSRichard Henderson TCGv_i64 a, b; 4167ebe9383cSRichard Henderson 4168ebe9383cSRichard Henderson nullify_over(ctx); 4169ebe9383cSRichard Henderson 4170ebe9383cSRichard Henderson a = load_frw0_i64(ra); 4171ebe9383cSRichard Henderson b = load_frw0_i64(rb); 4172ebe9383cSRichard Henderson tcg_gen_mul_i64(a, a, b); 4173ebe9383cSRichard Henderson save_frd(rt, a); 4174ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4175ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4176ebe9383cSRichard Henderson 417731234768SRichard Henderson return nullify_end(ctx); 4178ebe9383cSRichard Henderson } 4179ebe9383cSRichard Henderson 4180eff235ebSPaolo Bonzini #define FOP_DED trans_fop_ded, .f.ded 4181eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd 4182ebe9383cSRichard Henderson 4183eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0c, .f.wew 4184eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0c, .f.dew 4185eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0c, .f.wed 4186eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww 4187ebe9383cSRichard Henderson 4188ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = { 4189ebe9383cSRichard Henderson /* floating point class zero */ 4190ebe9383cSRichard Henderson { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s }, 4191ebe9383cSRichard Henderson { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s }, 4192ebe9383cSRichard Henderson { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s }, 4193ebe9383cSRichard Henderson { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s }, 4194ebe9383cSRichard Henderson { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s }, 4195ebe9383cSRichard Henderson { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s }, 4196ebe9383cSRichard Henderson 4197ebe9383cSRichard Henderson { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4198ebe9383cSRichard Henderson { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4199ebe9383cSRichard Henderson { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4200ebe9383cSRichard Henderson { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4201ebe9383cSRichard Henderson { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4202ebe9383cSRichard Henderson { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4203ebe9383cSRichard Henderson 4204ebe9383cSRichard Henderson /* floating point class three */ 4205ebe9383cSRichard Henderson { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s }, 4206ebe9383cSRichard Henderson { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s }, 4207ebe9383cSRichard Henderson { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s }, 4208ebe9383cSRichard Henderson { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s }, 4209ebe9383cSRichard Henderson 4210ebe9383cSRichard Henderson { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4211ebe9383cSRichard Henderson { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4212ebe9383cSRichard Henderson { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4213ebe9383cSRichard Henderson { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4214ebe9383cSRichard Henderson 4215ebe9383cSRichard Henderson /* floating point class one */ 4216ebe9383cSRichard Henderson /* float/float */ 4217ebe9383cSRichard Henderson { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s }, 4218ebe9383cSRichard Henderson { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d }, 4219ebe9383cSRichard Henderson /* int/float */ 4220ebe9383cSRichard Henderson { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s }, 4221ebe9383cSRichard Henderson { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s }, 4222ebe9383cSRichard Henderson { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d }, 4223ebe9383cSRichard Henderson { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4224ebe9383cSRichard Henderson /* float/int */ 4225ebe9383cSRichard Henderson { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w }, 4226ebe9383cSRichard Henderson { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w }, 4227ebe9383cSRichard Henderson { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw }, 4228ebe9383cSRichard Henderson { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4229ebe9383cSRichard Henderson /* float/int truncate */ 4230ebe9383cSRichard Henderson { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w }, 4231ebe9383cSRichard Henderson { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w }, 4232ebe9383cSRichard Henderson { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4233ebe9383cSRichard Henderson { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4234ebe9383cSRichard Henderson /* uint/float */ 4235ebe9383cSRichard Henderson { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s }, 4236ebe9383cSRichard Henderson { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s }, 4237ebe9383cSRichard Henderson { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d }, 4238ebe9383cSRichard Henderson { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4239ebe9383cSRichard Henderson /* float/uint */ 4240ebe9383cSRichard Henderson { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw }, 4241ebe9383cSRichard Henderson { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw }, 4242ebe9383cSRichard Henderson { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw }, 4243ebe9383cSRichard Henderson { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4244ebe9383cSRichard Henderson /* float/uint truncate */ 4245ebe9383cSRichard Henderson { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4246ebe9383cSRichard Henderson { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4247ebe9383cSRichard Henderson { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4248ebe9383cSRichard Henderson { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4249ebe9383cSRichard Henderson 4250ebe9383cSRichard Henderson /* floating point class two */ 4251ebe9383cSRichard Henderson { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c }, 4252ebe9383cSRichard Henderson { 0x30000c00, 0xfc001fe0, trans_fcmp_d }, 4253ebe9383cSRichard Henderson { 0x30002420, 0xffffffe0, trans_ftest_q }, 4254ebe9383cSRichard Henderson { 0x30000420, 0xffff1fff, trans_ftest_t }, 4255ebe9383cSRichard Henderson 4256ebe9383cSRichard Henderson /* FID. Note that ra == rt == 0, which via fcpy puts 0 into fr0. 4257ebe9383cSRichard Henderson This is machine/revision == 0, which is reserved for simulator. */ 4258ebe9383cSRichard Henderson { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s }, 4259ebe9383cSRichard Henderson }; 4260ebe9383cSRichard Henderson 4261ebe9383cSRichard Henderson #undef FOP_WEW 4262ebe9383cSRichard Henderson #undef FOP_DEW 4263ebe9383cSRichard Henderson #undef FOP_WED 4264ebe9383cSRichard Henderson #undef FOP_WEWW 4265eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0e, .f.wew 4266eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0e, .f.dew 4267eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0e, .f.wed 4268eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww 4269ebe9383cSRichard Henderson 4270ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = { 4271ebe9383cSRichard Henderson /* floating point class zero */ 4272ebe9383cSRichard Henderson { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s }, 4273ebe9383cSRichard Henderson { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s }, 4274ebe9383cSRichard Henderson { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s }, 4275ebe9383cSRichard Henderson { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s }, 4276ebe9383cSRichard Henderson { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s }, 4277ebe9383cSRichard Henderson { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s }, 4278ebe9383cSRichard Henderson 4279ebe9383cSRichard Henderson { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4280ebe9383cSRichard Henderson { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4281ebe9383cSRichard Henderson { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4282ebe9383cSRichard Henderson { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4283ebe9383cSRichard Henderson { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4284ebe9383cSRichard Henderson { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4285ebe9383cSRichard Henderson 4286ebe9383cSRichard Henderson /* floating point class three */ 4287ebe9383cSRichard Henderson { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s }, 4288ebe9383cSRichard Henderson { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s }, 4289ebe9383cSRichard Henderson { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s }, 4290ebe9383cSRichard Henderson { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s }, 4291ebe9383cSRichard Henderson 4292ebe9383cSRichard Henderson { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4293ebe9383cSRichard Henderson { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4294ebe9383cSRichard Henderson { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4295ebe9383cSRichard Henderson { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4296ebe9383cSRichard Henderson 4297ebe9383cSRichard Henderson { 0x38004700, 0xfc00ef60, trans_xmpyu }, 4298ebe9383cSRichard Henderson 4299ebe9383cSRichard Henderson /* floating point class one */ 4300ebe9383cSRichard Henderson /* float/float */ 4301ebe9383cSRichard Henderson { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s }, 4302fe0a69ccSRichard Henderson { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d }, 4303ebe9383cSRichard Henderson /* int/float */ 4304fe0a69ccSRichard Henderson { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s }, 4305ebe9383cSRichard Henderson { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s }, 4306ebe9383cSRichard Henderson { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d }, 4307ebe9383cSRichard Henderson { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4308ebe9383cSRichard Henderson /* float/int */ 4309fe0a69ccSRichard Henderson { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w }, 4310ebe9383cSRichard Henderson { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w }, 4311ebe9383cSRichard Henderson { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw }, 4312ebe9383cSRichard Henderson { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4313ebe9383cSRichard Henderson /* float/int truncate */ 4314fe0a69ccSRichard Henderson { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w }, 4315ebe9383cSRichard Henderson { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w }, 4316ebe9383cSRichard Henderson { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4317ebe9383cSRichard Henderson { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4318ebe9383cSRichard Henderson /* uint/float */ 4319fe0a69ccSRichard Henderson { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s }, 4320ebe9383cSRichard Henderson { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s }, 4321ebe9383cSRichard Henderson { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d }, 4322ebe9383cSRichard Henderson { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4323ebe9383cSRichard Henderson /* float/uint */ 4324fe0a69ccSRichard Henderson { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw }, 4325ebe9383cSRichard Henderson { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw }, 4326ebe9383cSRichard Henderson { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw }, 4327ebe9383cSRichard Henderson { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4328ebe9383cSRichard Henderson /* float/uint truncate */ 4329fe0a69ccSRichard Henderson { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4330ebe9383cSRichard Henderson { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4331ebe9383cSRichard Henderson { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4332ebe9383cSRichard Henderson { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4333ebe9383cSRichard Henderson 4334ebe9383cSRichard Henderson /* floating point class two */ 4335ebe9383cSRichard Henderson { 0x38000400, 0xfc000f60, trans_fcmp_s_0e }, 4336ebe9383cSRichard Henderson { 0x38000c00, 0xfc001fe0, trans_fcmp_d }, 4337ebe9383cSRichard Henderson }; 4338ebe9383cSRichard Henderson 4339ebe9383cSRichard Henderson #undef FOP_WEW 4340ebe9383cSRichard Henderson #undef FOP_DEW 4341ebe9383cSRichard Henderson #undef FOP_WED 4342ebe9383cSRichard Henderson #undef FOP_WEWW 4343ebe9383cSRichard Henderson #undef FOP_DED 4344ebe9383cSRichard Henderson #undef FOP_DEDD 4345ebe9383cSRichard Henderson 4346ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4347ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4348ebe9383cSRichard Henderson { 4349ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4350ebe9383cSRichard Henderson } 4351ebe9383cSRichard Henderson 435231234768SRichard Henderson static bool trans_fmpyadd(DisasContext *ctx, uint32_t insn, bool is_sub) 4353ebe9383cSRichard Henderson { 4354ebe9383cSRichard Henderson unsigned tm = extract32(insn, 0, 5); 4355ebe9383cSRichard Henderson unsigned f = extract32(insn, 5, 1); 4356ebe9383cSRichard Henderson unsigned ra = extract32(insn, 6, 5); 4357ebe9383cSRichard Henderson unsigned ta = extract32(insn, 11, 5); 4358ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4359ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4360ebe9383cSRichard Henderson 4361ebe9383cSRichard Henderson nullify_over(ctx); 4362ebe9383cSRichard Henderson 4363ebe9383cSRichard Henderson /* Independent multiply & add/sub, with undefined behaviour 4364ebe9383cSRichard Henderson if outputs overlap inputs. */ 4365ebe9383cSRichard Henderson if (f == 0) { 4366ebe9383cSRichard Henderson tm = fmpyadd_s_reg(tm); 4367ebe9383cSRichard Henderson ra = fmpyadd_s_reg(ra); 4368ebe9383cSRichard Henderson ta = fmpyadd_s_reg(ta); 4369ebe9383cSRichard Henderson rm2 = fmpyadd_s_reg(rm2); 4370ebe9383cSRichard Henderson rm1 = fmpyadd_s_reg(rm1); 4371ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4372ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4373ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4374ebe9383cSRichard Henderson } else { 4375ebe9383cSRichard Henderson do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d); 4376ebe9383cSRichard Henderson do_fop_dedd(ctx, ta, ta, ra, 4377ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4378ebe9383cSRichard Henderson } 4379ebe9383cSRichard Henderson 438031234768SRichard Henderson return nullify_end(ctx); 4381ebe9383cSRichard Henderson } 4382ebe9383cSRichard Henderson 438331234768SRichard Henderson static bool trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn, 4384ebe9383cSRichard Henderson const DisasInsn *di) 4385ebe9383cSRichard Henderson { 4386ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4387ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4388ebe9383cSRichard Henderson unsigned rm1 = assemble_ra64(insn); 4389ebe9383cSRichard Henderson unsigned rm2 = assemble_rb64(insn); 4390ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4391ebe9383cSRichard Henderson TCGv_i32 a, b, c; 4392ebe9383cSRichard Henderson 4393ebe9383cSRichard Henderson nullify_over(ctx); 4394ebe9383cSRichard Henderson a = load_frw0_i32(rm1); 4395ebe9383cSRichard Henderson b = load_frw0_i32(rm2); 4396ebe9383cSRichard Henderson c = load_frw0_i32(ra3); 4397ebe9383cSRichard Henderson 4398ebe9383cSRichard Henderson if (neg) { 4399ebe9383cSRichard Henderson gen_helper_fmpynfadd_s(a, cpu_env, a, b, c); 4400ebe9383cSRichard Henderson } else { 4401ebe9383cSRichard Henderson gen_helper_fmpyfadd_s(a, cpu_env, a, b, c); 4402ebe9383cSRichard Henderson } 4403ebe9383cSRichard Henderson 4404ebe9383cSRichard Henderson tcg_temp_free_i32(b); 4405ebe9383cSRichard Henderson tcg_temp_free_i32(c); 4406ebe9383cSRichard Henderson save_frw_i32(rt, a); 4407ebe9383cSRichard Henderson tcg_temp_free_i32(a); 440831234768SRichard Henderson return nullify_end(ctx); 4409ebe9383cSRichard Henderson } 4410ebe9383cSRichard Henderson 441131234768SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn, 4412ebe9383cSRichard Henderson const DisasInsn *di) 4413ebe9383cSRichard Henderson { 4414ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4415ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4416ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4417ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4418ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4419ebe9383cSRichard Henderson TCGv_i64 a, b, c; 4420ebe9383cSRichard Henderson 4421ebe9383cSRichard Henderson nullify_over(ctx); 4422ebe9383cSRichard Henderson a = load_frd0(rm1); 4423ebe9383cSRichard Henderson b = load_frd0(rm2); 4424ebe9383cSRichard Henderson c = load_frd0(ra3); 4425ebe9383cSRichard Henderson 4426ebe9383cSRichard Henderson if (neg) { 4427ebe9383cSRichard Henderson gen_helper_fmpynfadd_d(a, cpu_env, a, b, c); 4428ebe9383cSRichard Henderson } else { 4429ebe9383cSRichard Henderson gen_helper_fmpyfadd_d(a, cpu_env, a, b, c); 4430ebe9383cSRichard Henderson } 4431ebe9383cSRichard Henderson 4432ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4433ebe9383cSRichard Henderson tcg_temp_free_i64(c); 4434ebe9383cSRichard Henderson save_frd(rt, a); 4435ebe9383cSRichard Henderson tcg_temp_free_i64(a); 443631234768SRichard Henderson return nullify_end(ctx); 4437ebe9383cSRichard Henderson } 4438ebe9383cSRichard Henderson 4439ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = { 4440ebe9383cSRichard Henderson { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s }, 4441ebe9383cSRichard Henderson { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d } 4442ebe9383cSRichard Henderson }; 4443ebe9383cSRichard Henderson 444431234768SRichard Henderson static void translate_table_int(DisasContext *ctx, uint32_t insn, 444561766fe9SRichard Henderson const DisasInsn table[], size_t n) 444661766fe9SRichard Henderson { 444761766fe9SRichard Henderson size_t i; 444861766fe9SRichard Henderson for (i = 0; i < n; ++i) { 444961766fe9SRichard Henderson if ((insn & table[i].mask) == table[i].insn) { 445031234768SRichard Henderson table[i].trans(ctx, insn, &table[i]); 445131234768SRichard Henderson return; 445261766fe9SRichard Henderson } 445361766fe9SRichard Henderson } 4454b36942a6SRichard Henderson qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n", 4455b36942a6SRichard Henderson insn, ctx->base.pc_next); 445631234768SRichard Henderson gen_illegal(ctx); 445761766fe9SRichard Henderson } 445861766fe9SRichard Henderson 445961766fe9SRichard Henderson #define translate_table(ctx, insn, table) \ 446061766fe9SRichard Henderson translate_table_int(ctx, insn, table, ARRAY_SIZE(table)) 446161766fe9SRichard Henderson 446231234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn) 446361766fe9SRichard Henderson { 446440f9f908SRichard Henderson uint32_t opc; 446561766fe9SRichard Henderson 446640f9f908SRichard Henderson /* Transition to the auto-generated decoder. */ 446740f9f908SRichard Henderson if (decode(ctx, insn)) { 446840f9f908SRichard Henderson return; 446940f9f908SRichard Henderson } 447040f9f908SRichard Henderson 447140f9f908SRichard Henderson opc = extract32(insn, 26, 6); 447261766fe9SRichard Henderson switch (opc) { 447396d6407fSRichard Henderson case 0x03: 447431234768SRichard Henderson translate_table(ctx, insn, table_index_mem); 447531234768SRichard Henderson return; 4476ebe9383cSRichard Henderson case 0x06: 447731234768SRichard Henderson trans_fmpyadd(ctx, insn, false); 447831234768SRichard Henderson return; 4479b2167459SRichard Henderson case 0x08: 448031234768SRichard Henderson trans_ldil(ctx, insn); 448131234768SRichard Henderson return; 448296d6407fSRichard Henderson case 0x09: 448331234768SRichard Henderson trans_copr_w(ctx, insn); 448431234768SRichard Henderson return; 4485b2167459SRichard Henderson case 0x0A: 448631234768SRichard Henderson trans_addil(ctx, insn); 448731234768SRichard Henderson return; 448896d6407fSRichard Henderson case 0x0B: 448931234768SRichard Henderson trans_copr_dw(ctx, insn); 449031234768SRichard Henderson return; 4491ebe9383cSRichard Henderson case 0x0C: 449231234768SRichard Henderson translate_table(ctx, insn, table_float_0c); 449331234768SRichard Henderson return; 4494b2167459SRichard Henderson case 0x0D: 449531234768SRichard Henderson trans_ldo(ctx, insn); 449631234768SRichard Henderson return; 4497ebe9383cSRichard Henderson case 0x0E: 449831234768SRichard Henderson translate_table(ctx, insn, table_float_0e); 449931234768SRichard Henderson return; 450096d6407fSRichard Henderson 450196d6407fSRichard Henderson case 0x10: 450231234768SRichard Henderson trans_load(ctx, insn, false, MO_UB); 450331234768SRichard Henderson return; 450496d6407fSRichard Henderson case 0x11: 450531234768SRichard Henderson trans_load(ctx, insn, false, MO_TEUW); 450631234768SRichard Henderson return; 450796d6407fSRichard Henderson case 0x12: 450831234768SRichard Henderson trans_load(ctx, insn, false, MO_TEUL); 450931234768SRichard Henderson return; 451096d6407fSRichard Henderson case 0x13: 451131234768SRichard Henderson trans_load(ctx, insn, true, MO_TEUL); 451231234768SRichard Henderson return; 451396d6407fSRichard Henderson case 0x16: 451431234768SRichard Henderson trans_fload_mod(ctx, insn); 451531234768SRichard Henderson return; 451696d6407fSRichard Henderson case 0x17: 451731234768SRichard Henderson trans_load_w(ctx, insn); 451831234768SRichard Henderson return; 451996d6407fSRichard Henderson case 0x18: 452031234768SRichard Henderson trans_store(ctx, insn, false, MO_UB); 452131234768SRichard Henderson return; 452296d6407fSRichard Henderson case 0x19: 452331234768SRichard Henderson trans_store(ctx, insn, false, MO_TEUW); 452431234768SRichard Henderson return; 452596d6407fSRichard Henderson case 0x1A: 452631234768SRichard Henderson trans_store(ctx, insn, false, MO_TEUL); 452731234768SRichard Henderson return; 452896d6407fSRichard Henderson case 0x1B: 452931234768SRichard Henderson trans_store(ctx, insn, true, MO_TEUL); 453031234768SRichard Henderson return; 453196d6407fSRichard Henderson case 0x1E: 453231234768SRichard Henderson trans_fstore_mod(ctx, insn); 453331234768SRichard Henderson return; 453496d6407fSRichard Henderson case 0x1F: 453531234768SRichard Henderson trans_store_w(ctx, insn); 453631234768SRichard Henderson return; 453796d6407fSRichard Henderson 453898cd9ca7SRichard Henderson case 0x20: 453931234768SRichard Henderson trans_cmpb(ctx, insn, true, false, false); 454031234768SRichard Henderson return; 454198cd9ca7SRichard Henderson case 0x21: 454231234768SRichard Henderson trans_cmpb(ctx, insn, true, true, false); 454331234768SRichard Henderson return; 454498cd9ca7SRichard Henderson case 0x22: 454531234768SRichard Henderson trans_cmpb(ctx, insn, false, false, false); 454631234768SRichard Henderson return; 454798cd9ca7SRichard Henderson case 0x23: 454831234768SRichard Henderson trans_cmpb(ctx, insn, false, true, false); 454931234768SRichard Henderson return; 4550b2167459SRichard Henderson case 0x24: 455131234768SRichard Henderson trans_cmpiclr(ctx, insn); 455231234768SRichard Henderson return; 4553b2167459SRichard Henderson case 0x25: 455431234768SRichard Henderson trans_subi(ctx, insn); 455531234768SRichard Henderson return; 4556ebe9383cSRichard Henderson case 0x26: 455731234768SRichard Henderson trans_fmpyadd(ctx, insn, true); 455831234768SRichard Henderson return; 455998cd9ca7SRichard Henderson case 0x27: 456031234768SRichard Henderson trans_cmpb(ctx, insn, true, false, true); 456131234768SRichard Henderson return; 456298cd9ca7SRichard Henderson case 0x28: 456331234768SRichard Henderson trans_addb(ctx, insn, true, false); 456431234768SRichard Henderson return; 456598cd9ca7SRichard Henderson case 0x29: 456631234768SRichard Henderson trans_addb(ctx, insn, true, true); 456731234768SRichard Henderson return; 456898cd9ca7SRichard Henderson case 0x2A: 456931234768SRichard Henderson trans_addb(ctx, insn, false, false); 457031234768SRichard Henderson return; 457198cd9ca7SRichard Henderson case 0x2B: 457231234768SRichard Henderson trans_addb(ctx, insn, false, true); 457331234768SRichard Henderson return; 4574b2167459SRichard Henderson case 0x2C: 4575b2167459SRichard Henderson case 0x2D: 457631234768SRichard Henderson trans_addi(ctx, insn); 457731234768SRichard Henderson return; 4578ebe9383cSRichard Henderson case 0x2E: 457931234768SRichard Henderson translate_table(ctx, insn, table_fp_fused); 458031234768SRichard Henderson return; 458198cd9ca7SRichard Henderson case 0x2F: 458231234768SRichard Henderson trans_cmpb(ctx, insn, false, false, true); 458331234768SRichard Henderson return; 458496d6407fSRichard Henderson 458598cd9ca7SRichard Henderson case 0x30: 458698cd9ca7SRichard Henderson case 0x31: 458731234768SRichard Henderson trans_bb(ctx, insn); 458831234768SRichard Henderson return; 458998cd9ca7SRichard Henderson case 0x32: 459031234768SRichard Henderson trans_movb(ctx, insn, false); 459131234768SRichard Henderson return; 459298cd9ca7SRichard Henderson case 0x33: 459331234768SRichard Henderson trans_movb(ctx, insn, true); 459431234768SRichard Henderson return; 45950b1347d2SRichard Henderson case 0x34: 459631234768SRichard Henderson translate_table(ctx, insn, table_sh_ex); 459731234768SRichard Henderson return; 45980b1347d2SRichard Henderson case 0x35: 459931234768SRichard Henderson translate_table(ctx, insn, table_depw); 460031234768SRichard Henderson return; 460198cd9ca7SRichard Henderson case 0x38: 460231234768SRichard Henderson trans_be(ctx, insn, false); 460331234768SRichard Henderson return; 460498cd9ca7SRichard Henderson case 0x39: 460531234768SRichard Henderson trans_be(ctx, insn, true); 460631234768SRichard Henderson return; 460798cd9ca7SRichard Henderson case 0x3A: 460831234768SRichard Henderson translate_table(ctx, insn, table_branch); 460931234768SRichard Henderson return; 461096d6407fSRichard Henderson 461196d6407fSRichard Henderson case 0x04: /* spopn */ 461296d6407fSRichard Henderson case 0x05: /* diag */ 461396d6407fSRichard Henderson case 0x0F: /* product specific */ 461496d6407fSRichard Henderson break; 461596d6407fSRichard Henderson 461696d6407fSRichard Henderson case 0x07: /* unassigned */ 461796d6407fSRichard Henderson case 0x15: /* unassigned */ 461896d6407fSRichard Henderson case 0x1D: /* unassigned */ 461996d6407fSRichard Henderson case 0x37: /* unassigned */ 46206210db05SHelge Deller break; 46216210db05SHelge Deller case 0x3F: 46226210db05SHelge Deller #ifndef CONFIG_USER_ONLY 46236210db05SHelge Deller /* Unassigned, but use as system-halt. */ 46246210db05SHelge Deller if (insn == 0xfffdead0) { 462531234768SRichard Henderson gen_hlt(ctx, 0); /* halt system */ 462631234768SRichard Henderson return; 46276210db05SHelge Deller } 46286210db05SHelge Deller if (insn == 0xfffdead1) { 462931234768SRichard Henderson gen_hlt(ctx, 1); /* reset system */ 463031234768SRichard Henderson return; 46316210db05SHelge Deller } 46326210db05SHelge Deller #endif 46336210db05SHelge Deller break; 463461766fe9SRichard Henderson default: 463561766fe9SRichard Henderson break; 463661766fe9SRichard Henderson } 463731234768SRichard Henderson gen_illegal(ctx); 463861766fe9SRichard Henderson } 463961766fe9SRichard Henderson 4640b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 464161766fe9SRichard Henderson { 464251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4643f764718dSRichard Henderson int bound; 464461766fe9SRichard Henderson 464551b061fbSRichard Henderson ctx->cs = cs; 4646494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 46473d68ee7bSRichard Henderson 46483d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 46493d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 46503d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4651ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4652ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4653c301f34eSRichard Henderson #else 4654494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4655494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 46563d68ee7bSRichard Henderson 4657c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4658c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4659c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4660c301f34eSRichard Henderson int32_t diff = cs_base; 4661c301f34eSRichard Henderson 4662c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4663c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4664c301f34eSRichard Henderson #endif 466551b061fbSRichard Henderson ctx->iaoq_n = -1; 4666f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 466761766fe9SRichard Henderson 46683d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 46693d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4670b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 46713d68ee7bSRichard Henderson 467286f8d05fSRichard Henderson ctx->ntempr = 0; 467386f8d05fSRichard Henderson ctx->ntempl = 0; 467486f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 467586f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 467661766fe9SRichard Henderson } 467761766fe9SRichard Henderson 467851b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 467951b061fbSRichard Henderson { 468051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 468161766fe9SRichard Henderson 46823d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 468351b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 468451b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4685494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 468651b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 468751b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4688129e9cc3SRichard Henderson } 468951b061fbSRichard Henderson ctx->null_lab = NULL; 469061766fe9SRichard Henderson } 469161766fe9SRichard Henderson 469251b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 469351b061fbSRichard Henderson { 469451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 469551b061fbSRichard Henderson 469651b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 469751b061fbSRichard Henderson } 469851b061fbSRichard Henderson 469951b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 470051b061fbSRichard Henderson const CPUBreakpoint *bp) 470151b061fbSRichard Henderson { 470251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 470351b061fbSRichard Henderson 470431234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4705c301f34eSRichard Henderson ctx->base.pc_next += 4; 470651b061fbSRichard Henderson return true; 470751b061fbSRichard Henderson } 470851b061fbSRichard Henderson 470951b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 471051b061fbSRichard Henderson { 471151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 471251b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 471351b061fbSRichard Henderson DisasJumpType ret; 471451b061fbSRichard Henderson int i, n; 471551b061fbSRichard Henderson 471651b061fbSRichard Henderson /* Execute one insn. */ 4717ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4718c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 471931234768SRichard Henderson do_page_zero(ctx); 472031234768SRichard Henderson ret = ctx->base.is_jmp; 4721869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4722ba1d0b44SRichard Henderson } else 4723ba1d0b44SRichard Henderson #endif 4724ba1d0b44SRichard Henderson { 472561766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 472661766fe9SRichard Henderson the page permissions for execute. */ 4727c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 472861766fe9SRichard Henderson 472961766fe9SRichard Henderson /* Set up the IA queue for the next insn. 473061766fe9SRichard Henderson This will be overwritten by a branch. */ 473151b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 473251b061fbSRichard Henderson ctx->iaoq_n = -1; 473351b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4734eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 473561766fe9SRichard Henderson } else { 473651b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4737f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 473861766fe9SRichard Henderson } 473961766fe9SRichard Henderson 474051b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 474151b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4742869051eaSRichard Henderson ret = DISAS_NEXT; 4743129e9cc3SRichard Henderson } else { 47441a19da0dSRichard Henderson ctx->insn = insn; 474531234768SRichard Henderson translate_one(ctx, insn); 474631234768SRichard Henderson ret = ctx->base.is_jmp; 474751b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4748129e9cc3SRichard Henderson } 474961766fe9SRichard Henderson } 475061766fe9SRichard Henderson 475151b061fbSRichard Henderson /* Free any temporaries allocated. */ 475286f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 475386f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 475486f8d05fSRichard Henderson ctx->tempr[i] = NULL; 475561766fe9SRichard Henderson } 475686f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 475786f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 475886f8d05fSRichard Henderson ctx->templ[i] = NULL; 475986f8d05fSRichard Henderson } 476086f8d05fSRichard Henderson ctx->ntempr = 0; 476186f8d05fSRichard Henderson ctx->ntempl = 0; 476261766fe9SRichard Henderson 47633d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 47643d68ee7bSRichard Henderson a priority change within the instruction queue. */ 476551b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4766c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4767c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4768c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4769c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 477051b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 477151b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 477231234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4773129e9cc3SRichard Henderson } else { 477431234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 477561766fe9SRichard Henderson } 4776129e9cc3SRichard Henderson } 477751b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 477851b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4779c301f34eSRichard Henderson ctx->base.pc_next += 4; 478061766fe9SRichard Henderson 4781869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 478251b061fbSRichard Henderson return; 478361766fe9SRichard Henderson } 478451b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4785eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 478651b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4787c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4788c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4789c301f34eSRichard Henderson #endif 479051b061fbSRichard Henderson nullify_save(ctx); 479151b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 479251b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4793eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 479461766fe9SRichard Henderson } 479561766fe9SRichard Henderson } 479661766fe9SRichard Henderson 479751b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 479851b061fbSRichard Henderson { 479951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4800e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 480151b061fbSRichard Henderson 4802e1b5a5edSRichard Henderson switch (is_jmp) { 4803869051eaSRichard Henderson case DISAS_NORETURN: 480461766fe9SRichard Henderson break; 480551b061fbSRichard Henderson case DISAS_TOO_MANY: 4806869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4807e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 480851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 480951b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 481051b061fbSRichard Henderson nullify_save(ctx); 481161766fe9SRichard Henderson /* FALLTHRU */ 4812869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 481351b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 481461766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4815e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 481607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 481761766fe9SRichard Henderson } else { 48187f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 481961766fe9SRichard Henderson } 482061766fe9SRichard Henderson break; 482161766fe9SRichard Henderson default: 482251b061fbSRichard Henderson g_assert_not_reached(); 482361766fe9SRichard Henderson } 482451b061fbSRichard Henderson } 482561766fe9SRichard Henderson 482651b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 482751b061fbSRichard Henderson { 4828c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 482961766fe9SRichard Henderson 4830ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4831ba1d0b44SRichard Henderson switch (pc) { 48327ad439dfSRichard Henderson case 0x00: 483351b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4834ba1d0b44SRichard Henderson return; 48357ad439dfSRichard Henderson case 0xb0: 483651b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4837ba1d0b44SRichard Henderson return; 48387ad439dfSRichard Henderson case 0xe0: 483951b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4840ba1d0b44SRichard Henderson return; 48417ad439dfSRichard Henderson case 0x100: 484251b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4843ba1d0b44SRichard Henderson return; 48447ad439dfSRichard Henderson } 4845ba1d0b44SRichard Henderson #endif 4846ba1d0b44SRichard Henderson 4847ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4848eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 484961766fe9SRichard Henderson } 485051b061fbSRichard Henderson 485151b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 485251b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 485351b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 485451b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 485551b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 485651b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 485751b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 485851b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 485951b061fbSRichard Henderson }; 486051b061fbSRichard Henderson 486151b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 486251b061fbSRichard Henderson 486351b061fbSRichard Henderson { 486451b061fbSRichard Henderson DisasContext ctx; 486551b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 486661766fe9SRichard Henderson } 486761766fe9SRichard Henderson 486861766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 486961766fe9SRichard Henderson target_ulong *data) 487061766fe9SRichard Henderson { 487161766fe9SRichard Henderson env->iaoq_f = data[0]; 487286f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 487361766fe9SRichard Henderson env->iaoq_b = data[1]; 487461766fe9SRichard Henderson } 487561766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 487661766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 487761766fe9SRichard Henderson that the instruction was not nullified. */ 487861766fe9SRichard Henderson env->psw_n = 0; 487961766fe9SRichard Henderson } 4880