161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 260843563fSRichard Henderson #include "tcg/tcg-op-gvec.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "exec/log.h" 3161766fe9SRichard Henderson 32d53106c9SRichard Henderson #define HELPER_H "helper.h" 33d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 34d53106c9SRichard Henderson #undef HELPER_H 35d53106c9SRichard Henderson 36aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */ 37aac0f603SRichard Henderson #undef tcg_temp_new 38d53106c9SRichard Henderson 3961766fe9SRichard Henderson typedef struct DisasCond { 4061766fe9SRichard Henderson TCGCond c; 416fd0c7bcSRichard Henderson TCGv_i64 a0, a1; 4261766fe9SRichard Henderson } DisasCond; 4361766fe9SRichard Henderson 4461766fe9SRichard Henderson typedef struct DisasContext { 45d01a3625SRichard Henderson DisasContextBase base; 4661766fe9SRichard Henderson CPUState *cs; 47f5b5c857SRichard Henderson TCGOp *insn_start; 4861766fe9SRichard Henderson 49c53e401eSRichard Henderson uint64_t iaoq_f; 50c53e401eSRichard Henderson uint64_t iaoq_b; 51c53e401eSRichard Henderson uint64_t iaoq_n; 526fd0c7bcSRichard Henderson TCGv_i64 iaoq_n_var; 5361766fe9SRichard Henderson 5461766fe9SRichard Henderson DisasCond null_cond; 5561766fe9SRichard Henderson TCGLabel *null_lab; 5661766fe9SRichard Henderson 57a4db4a78SRichard Henderson TCGv_i64 zero; 58a4db4a78SRichard Henderson 591a19da0dSRichard Henderson uint32_t insn; 60494737b7SRichard Henderson uint32_t tb_flags; 613d68ee7bSRichard Henderson int mmu_idx; 623d68ee7bSRichard Henderson int privilege; 6361766fe9SRichard Henderson bool psw_n_nonzero; 64bd6243a3SRichard Henderson bool is_pa20; 65217d1a5eSRichard Henderson 66217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 67217d1a5eSRichard Henderson MemOp unalign; 68217d1a5eSRichard Henderson #endif 6961766fe9SRichard Henderson } DisasContext; 7061766fe9SRichard Henderson 71217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 72217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 7317fe594cSRichard Henderson #define MMU_DISABLED(C) false 74217d1a5eSRichard Henderson #else 752d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 7617fe594cSRichard Henderson #define MMU_DISABLED(C) MMU_IDX_MMU_DISABLED((C)->mmu_idx) 77217d1a5eSRichard Henderson #endif 78217d1a5eSRichard Henderson 79e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 80451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 81e36f27efSRichard Henderson { 82881d1073SHelge Deller /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */ 83881d1073SHelge Deller if (ctx->is_pa20) { 84e36f27efSRichard Henderson if (val & PSW_SM_W) { 85881d1073SHelge Deller val |= PSW_W; 86881d1073SHelge Deller } 87881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_G); 88881d1073SHelge Deller } else { 89881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_O); 90e36f27efSRichard Henderson } 91e36f27efSRichard Henderson return val; 92e36f27efSRichard Henderson } 93e36f27efSRichard Henderson 94deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 95451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 96deee69a1SRichard Henderson { 97deee69a1SRichard Henderson return ~val; 98deee69a1SRichard Henderson } 99deee69a1SRichard Henderson 1001cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 1011cd012a5SRichard Henderson we use for the final M. */ 102451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 1031cd012a5SRichard Henderson { 1041cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 1051cd012a5SRichard Henderson } 1061cd012a5SRichard Henderson 107740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 108451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 109740038d7SRichard Henderson { 110740038d7SRichard Henderson return val ? 1 : -1; 111740038d7SRichard Henderson } 112740038d7SRichard Henderson 113451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 114740038d7SRichard Henderson { 115740038d7SRichard Henderson return val ? -1 : 1; 116740038d7SRichard Henderson } 117740038d7SRichard Henderson 118740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 119451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 12001afb7beSRichard Henderson { 12101afb7beSRichard Henderson return val << 2; 12201afb7beSRichard Henderson } 12301afb7beSRichard Henderson 1240588e061SRichard Henderson /* Used for assemble_21. */ 125451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 1260588e061SRichard Henderson { 1270588e061SRichard Henderson return val << 11; 1280588e061SRichard Henderson } 1290588e061SRichard Henderson 13072ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val) 13172ae4f2bSRichard Henderson { 13272ae4f2bSRichard Henderson /* 13372ae4f2bSRichard Henderson * Officially, 32 * x + 32 - y. 13472ae4f2bSRichard Henderson * Here, x is already in bit 5, and y is [4:0]. 13572ae4f2bSRichard Henderson * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1, 13672ae4f2bSRichard Henderson * with the overflow from bit 4 summing with x. 13772ae4f2bSRichard Henderson */ 13872ae4f2bSRichard Henderson return (val ^ 31) + 1; 13972ae4f2bSRichard Henderson } 14072ae4f2bSRichard Henderson 1414768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */ 1424768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val) 1434768c28eSRichard Henderson { 1444768c28eSRichard Henderson /* 1454768c28eSRichard Henderson * @val is bit 0 and bits [4:15]. 1464768c28eSRichard Henderson * Swizzle thing around depending on PSW.W. 1474768c28eSRichard Henderson */ 1484768c28eSRichard Henderson int im10a = extract32(val, 1, 10); 1494768c28eSRichard Henderson int s = extract32(val, 11, 2); 1504768c28eSRichard Henderson int i = (-(val & 1) << 13) | (im10a << 3); 1514768c28eSRichard Henderson 1524768c28eSRichard Henderson if (ctx->tb_flags & PSW_W) { 1534768c28eSRichard Henderson i ^= s << 13; 1544768c28eSRichard Henderson } 1554768c28eSRichard Henderson return i; 1564768c28eSRichard Henderson } 1574768c28eSRichard Henderson 15846174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */ 15946174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val) 16046174e14SRichard Henderson { 16146174e14SRichard Henderson /* 16246174e14SRichard Henderson * @val is bit 0 and bits [3:15]. 16346174e14SRichard Henderson * Swizzle thing around depending on PSW.W. 16446174e14SRichard Henderson */ 16546174e14SRichard Henderson int im11a = extract32(val, 1, 11); 16646174e14SRichard Henderson int s = extract32(val, 12, 2); 16746174e14SRichard Henderson int i = (-(val & 1) << 13) | (im11a << 2); 16846174e14SRichard Henderson 16946174e14SRichard Henderson if (ctx->tb_flags & PSW_W) { 17046174e14SRichard Henderson i ^= s << 13; 17146174e14SRichard Henderson } 17246174e14SRichard Henderson return i; 17346174e14SRichard Henderson } 17446174e14SRichard Henderson 17572bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */ 17672bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val) 17772bace2dSRichard Henderson { 17872bace2dSRichard Henderson /* 17972bace2dSRichard Henderson * @val is bits [0:15], containing both im14 and s. 18072bace2dSRichard Henderson * Swizzle thing around depending on PSW.W. 18172bace2dSRichard Henderson */ 18272bace2dSRichard Henderson int s = extract32(val, 14, 2); 18372bace2dSRichard Henderson int i = (-(val & 1) << 13) | extract32(val, 1, 13); 18472bace2dSRichard Henderson 18572bace2dSRichard Henderson if (ctx->tb_flags & PSW_W) { 18672bace2dSRichard Henderson i ^= s << 13; 18772bace2dSRichard Henderson } 18872bace2dSRichard Henderson return i; 18972bace2dSRichard Henderson } 19072bace2dSRichard Henderson 19172bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */ 19272bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp) 19372bace2dSRichard Henderson { 19472bace2dSRichard Henderson return ctx->tb_flags & PSW_W ? 0 : sp; 19572bace2dSRichard Henderson } 19672bace2dSRichard Henderson 197c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */ 198c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val) 199c65c3ee1SRichard Henderson { 200c65c3ee1SRichard Henderson return val ? val : 4; /* 0 == "*<<" */ 201c65c3ee1SRichard Henderson } 202c65c3ee1SRichard Henderson 20301afb7beSRichard Henderson 20440f9f908SRichard Henderson /* Include the auto-generated decoder. */ 205abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 20640f9f908SRichard Henderson 20761766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 20861766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 209869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 21061766fe9SRichard Henderson 21161766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 21261766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 213869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 21461766fe9SRichard Henderson 215e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 216e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 217e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 218c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 219e1b5a5edSRichard Henderson 22061766fe9SRichard Henderson /* global register indexes */ 2216fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32]; 22233423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 223494737b7SRichard Henderson static TCGv_i64 cpu_srH; 2246fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f; 2256fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b; 226c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 227c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 2286fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar; 2296fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n; 2306fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v; 2316fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb; 2326fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb; 23361766fe9SRichard Henderson 23461766fe9SRichard Henderson void hppa_translate_init(void) 23561766fe9SRichard Henderson { 23661766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 23761766fe9SRichard Henderson 2386fd0c7bcSRichard Henderson typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar; 23961766fe9SRichard Henderson static const GlobalVar vars[] = { 24035136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 24161766fe9SRichard Henderson DEF_VAR(psw_n), 24261766fe9SRichard Henderson DEF_VAR(psw_v), 24361766fe9SRichard Henderson DEF_VAR(psw_cb), 24461766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 24561766fe9SRichard Henderson DEF_VAR(iaoq_f), 24661766fe9SRichard Henderson DEF_VAR(iaoq_b), 24761766fe9SRichard Henderson }; 24861766fe9SRichard Henderson 24961766fe9SRichard Henderson #undef DEF_VAR 25061766fe9SRichard Henderson 25161766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 25261766fe9SRichard Henderson static const char gr_names[32][4] = { 25361766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 25461766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 25561766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 25661766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 25761766fe9SRichard Henderson }; 25833423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 259494737b7SRichard Henderson static const char sr_names[5][4] = { 260494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 26133423472SRichard Henderson }; 26261766fe9SRichard Henderson 26361766fe9SRichard Henderson int i; 26461766fe9SRichard Henderson 265f764718dSRichard Henderson cpu_gr[0] = NULL; 26661766fe9SRichard Henderson for (i = 1; i < 32; i++) { 267ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 26861766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 26961766fe9SRichard Henderson gr_names[i]); 27061766fe9SRichard Henderson } 27133423472SRichard Henderson for (i = 0; i < 4; i++) { 272ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 27333423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 27433423472SRichard Henderson sr_names[i]); 27533423472SRichard Henderson } 276ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 277494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 278494737b7SRichard Henderson sr_names[4]); 27961766fe9SRichard Henderson 28061766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 28161766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 282ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 28361766fe9SRichard Henderson } 284c301f34eSRichard Henderson 285ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 286c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 287c301f34eSRichard Henderson "iasq_f"); 288ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 289c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 290c301f34eSRichard Henderson "iasq_b"); 29161766fe9SRichard Henderson } 29261766fe9SRichard Henderson 293f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg) 294f5b5c857SRichard Henderson { 295f5b5c857SRichard Henderson assert(ctx->insn_start != NULL); 296f5b5c857SRichard Henderson tcg_set_insn_start_param(ctx->insn_start, 2, breg); 297f5b5c857SRichard Henderson ctx->insn_start = NULL; 298f5b5c857SRichard Henderson } 299f5b5c857SRichard Henderson 300129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 301129e9cc3SRichard Henderson { 302f764718dSRichard Henderson return (DisasCond){ 303f764718dSRichard Henderson .c = TCG_COND_NEVER, 304f764718dSRichard Henderson .a0 = NULL, 305f764718dSRichard Henderson .a1 = NULL, 306f764718dSRichard Henderson }; 307129e9cc3SRichard Henderson } 308129e9cc3SRichard Henderson 309df0232feSRichard Henderson static DisasCond cond_make_t(void) 310df0232feSRichard Henderson { 311df0232feSRichard Henderson return (DisasCond){ 312df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 313df0232feSRichard Henderson .a0 = NULL, 314df0232feSRichard Henderson .a1 = NULL, 315df0232feSRichard Henderson }; 316df0232feSRichard Henderson } 317df0232feSRichard Henderson 318129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 319129e9cc3SRichard Henderson { 320f764718dSRichard Henderson return (DisasCond){ 321f764718dSRichard Henderson .c = TCG_COND_NE, 322f764718dSRichard Henderson .a0 = cpu_psw_n, 3236fd0c7bcSRichard Henderson .a1 = tcg_constant_i64(0) 324f764718dSRichard Henderson }; 325129e9cc3SRichard Henderson } 326129e9cc3SRichard Henderson 3276fd0c7bcSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 328b47a4a02SSven Schnelle { 329b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 3304fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 3314fe9533aSRichard Henderson } 3324fe9533aSRichard Henderson 3336fd0c7bcSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_i64 a0) 3344fe9533aSRichard Henderson { 3356fd0c7bcSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_i64(0)); 336b47a4a02SSven Schnelle } 337b47a4a02SSven Schnelle 3386fd0c7bcSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_i64 a0) 339129e9cc3SRichard Henderson { 340aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3416fd0c7bcSRichard Henderson tcg_gen_mov_i64(tmp, a0); 342b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 343129e9cc3SRichard Henderson } 344129e9cc3SRichard Henderson 3456fd0c7bcSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 346129e9cc3SRichard Henderson { 347aac0f603SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 348aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 349129e9cc3SRichard Henderson 3506fd0c7bcSRichard Henderson tcg_gen_mov_i64(t0, a0); 3516fd0c7bcSRichard Henderson tcg_gen_mov_i64(t1, a1); 3524fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 353129e9cc3SRichard Henderson } 354129e9cc3SRichard Henderson 355129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 356129e9cc3SRichard Henderson { 357129e9cc3SRichard Henderson switch (cond->c) { 358129e9cc3SRichard Henderson default: 359f764718dSRichard Henderson cond->a0 = NULL; 360f764718dSRichard Henderson cond->a1 = NULL; 361129e9cc3SRichard Henderson /* fallthru */ 362129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 363129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 364129e9cc3SRichard Henderson break; 365129e9cc3SRichard Henderson case TCG_COND_NEVER: 366129e9cc3SRichard Henderson break; 367129e9cc3SRichard Henderson } 368129e9cc3SRichard Henderson } 369129e9cc3SRichard Henderson 3706fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg) 37161766fe9SRichard Henderson { 37261766fe9SRichard Henderson if (reg == 0) { 373bc3da3cfSRichard Henderson return ctx->zero; 37461766fe9SRichard Henderson } else { 37561766fe9SRichard Henderson return cpu_gr[reg]; 37661766fe9SRichard Henderson } 37761766fe9SRichard Henderson } 37861766fe9SRichard Henderson 3796fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg) 38061766fe9SRichard Henderson { 381129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 382aac0f603SRichard Henderson return tcg_temp_new_i64(); 38361766fe9SRichard Henderson } else { 38461766fe9SRichard Henderson return cpu_gr[reg]; 38561766fe9SRichard Henderson } 38661766fe9SRichard Henderson } 38761766fe9SRichard Henderson 3886fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t) 389129e9cc3SRichard Henderson { 390129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 3916fd0c7bcSRichard Henderson tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0, 392129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 393129e9cc3SRichard Henderson } else { 3946fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, t); 395129e9cc3SRichard Henderson } 396129e9cc3SRichard Henderson } 397129e9cc3SRichard Henderson 3986fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t) 399129e9cc3SRichard Henderson { 400129e9cc3SRichard Henderson if (reg != 0) { 401129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 402129e9cc3SRichard Henderson } 403129e9cc3SRichard Henderson } 404129e9cc3SRichard Henderson 405e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 40696d6407fSRichard Henderson # define HI_OFS 0 40796d6407fSRichard Henderson # define LO_OFS 4 40896d6407fSRichard Henderson #else 40996d6407fSRichard Henderson # define HI_OFS 4 41096d6407fSRichard Henderson # define LO_OFS 0 41196d6407fSRichard Henderson #endif 41296d6407fSRichard Henderson 41396d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 41496d6407fSRichard Henderson { 41596d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 416ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 41796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 41896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 41996d6407fSRichard Henderson return ret; 42096d6407fSRichard Henderson } 42196d6407fSRichard Henderson 422ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 423ebe9383cSRichard Henderson { 424ebe9383cSRichard Henderson if (rt == 0) { 4250992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 4260992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 4270992a930SRichard Henderson return ret; 428ebe9383cSRichard Henderson } else { 429ebe9383cSRichard Henderson return load_frw_i32(rt); 430ebe9383cSRichard Henderson } 431ebe9383cSRichard Henderson } 432ebe9383cSRichard Henderson 433ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 434ebe9383cSRichard Henderson { 435ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4360992a930SRichard Henderson if (rt == 0) { 4370992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4380992a930SRichard Henderson } else { 439ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 440ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 441ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 442ebe9383cSRichard Henderson } 4430992a930SRichard Henderson return ret; 444ebe9383cSRichard Henderson } 445ebe9383cSRichard Henderson 44696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 44796d6407fSRichard Henderson { 448ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 44996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 45096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 45196d6407fSRichard Henderson } 45296d6407fSRichard Henderson 45396d6407fSRichard Henderson #undef HI_OFS 45496d6407fSRichard Henderson #undef LO_OFS 45596d6407fSRichard Henderson 45696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 45796d6407fSRichard Henderson { 45896d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 459ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 46096d6407fSRichard Henderson return ret; 46196d6407fSRichard Henderson } 46296d6407fSRichard Henderson 463ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 464ebe9383cSRichard Henderson { 465ebe9383cSRichard Henderson if (rt == 0) { 4660992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4670992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4680992a930SRichard Henderson return ret; 469ebe9383cSRichard Henderson } else { 470ebe9383cSRichard Henderson return load_frd(rt); 471ebe9383cSRichard Henderson } 472ebe9383cSRichard Henderson } 473ebe9383cSRichard Henderson 47496d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 47596d6407fSRichard Henderson { 476ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 47796d6407fSRichard Henderson } 47896d6407fSRichard Henderson 47933423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 48033423472SRichard Henderson { 48133423472SRichard Henderson #ifdef CONFIG_USER_ONLY 48233423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 48333423472SRichard Henderson #else 48433423472SRichard Henderson if (reg < 4) { 48533423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 486494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 487494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 48833423472SRichard Henderson } else { 489ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 49033423472SRichard Henderson } 49133423472SRichard Henderson #endif 49233423472SRichard Henderson } 49333423472SRichard Henderson 494129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 495129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 496129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 497129e9cc3SRichard Henderson { 498129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 499129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 500129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 501129e9cc3SRichard Henderson 502129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 503129e9cc3SRichard Henderson 504129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 5056e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 506aac0f603SRichard Henderson ctx->null_cond.a0 = tcg_temp_new_i64(); 5076fd0c7bcSRichard Henderson tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n); 508129e9cc3SRichard Henderson } 509129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 510129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 511129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 512129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 513129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 5146fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 515129e9cc3SRichard Henderson } 516129e9cc3SRichard Henderson 5176fd0c7bcSRichard Henderson tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0, 518129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 519129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson } 522129e9cc3SRichard Henderson 523129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 524129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 525129e9cc3SRichard Henderson { 526129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 527129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 5286fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 529129e9cc3SRichard Henderson } 530129e9cc3SRichard Henderson return; 531129e9cc3SRichard Henderson } 5326e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 5336fd0c7bcSRichard Henderson tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n, 534129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 535129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 536129e9cc3SRichard Henderson } 537129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 538129e9cc3SRichard Henderson } 539129e9cc3SRichard Henderson 540129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 541129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 542129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 543129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 544129e9cc3SRichard Henderson { 545129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 5466fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, x); 547129e9cc3SRichard Henderson } 548129e9cc3SRichard Henderson } 549129e9cc3SRichard Henderson 550129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 55140f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 55240f9f908SRichard Henderson it may be tail-called from a translate function. */ 55331234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 554129e9cc3SRichard Henderson { 555129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 55631234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 557129e9cc3SRichard Henderson 558f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 559f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 560f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 561f49b3537SRichard Henderson 562129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 563129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 564129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 565129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 56631234768SRichard Henderson return true; 567129e9cc3SRichard Henderson } 568129e9cc3SRichard Henderson ctx->null_lab = NULL; 569129e9cc3SRichard Henderson 570129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 571129e9cc3SRichard Henderson /* The next instruction will be unconditional, 572129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 573129e9cc3SRichard Henderson gen_set_label(null_lab); 574129e9cc3SRichard Henderson } else { 575129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 576129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 577129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 578129e9cc3SRichard Henderson label we have the proper value in place. */ 579129e9cc3SRichard Henderson nullify_save(ctx); 580129e9cc3SRichard Henderson gen_set_label(null_lab); 581129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 582129e9cc3SRichard Henderson } 583869051eaSRichard Henderson if (status == DISAS_NORETURN) { 58431234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 585129e9cc3SRichard Henderson } 58631234768SRichard Henderson return true; 587129e9cc3SRichard Henderson } 588129e9cc3SRichard Henderson 589c53e401eSRichard Henderson static uint64_t gva_offset_mask(DisasContext *ctx) 590698240d1SRichard Henderson { 591698240d1SRichard Henderson return (ctx->tb_flags & PSW_W 592698240d1SRichard Henderson ? MAKE_64BIT_MASK(0, 62) 593698240d1SRichard Henderson : MAKE_64BIT_MASK(0, 32)); 594698240d1SRichard Henderson } 595698240d1SRichard Henderson 5966fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest, 5976fd0c7bcSRichard Henderson uint64_t ival, TCGv_i64 vval) 59861766fe9SRichard Henderson { 599c53e401eSRichard Henderson uint64_t mask = gva_offset_mask(ctx); 600f13bf343SRichard Henderson 601f13bf343SRichard Henderson if (ival != -1) { 6026fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, ival & mask); 603f13bf343SRichard Henderson return; 604f13bf343SRichard Henderson } 605f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 606f13bf343SRichard Henderson 607f13bf343SRichard Henderson /* 608f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 609f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 610f13bf343SRichard Henderson */ 611f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 6126fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, vval); 61361766fe9SRichard Henderson } else { 6146fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, vval, mask); 61561766fe9SRichard Henderson } 61661766fe9SRichard Henderson } 61761766fe9SRichard Henderson 618c53e401eSRichard Henderson static inline uint64_t iaoq_dest(DisasContext *ctx, int64_t disp) 61961766fe9SRichard Henderson { 62061766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 62161766fe9SRichard Henderson } 62261766fe9SRichard Henderson 62361766fe9SRichard Henderson static void gen_excp_1(int exception) 62461766fe9SRichard Henderson { 625ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 62661766fe9SRichard Henderson } 62761766fe9SRichard Henderson 62831234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 62961766fe9SRichard Henderson { 630741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 631741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 632129e9cc3SRichard Henderson nullify_save(ctx); 63361766fe9SRichard Henderson gen_excp_1(exception); 63431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 63561766fe9SRichard Henderson } 63661766fe9SRichard Henderson 63731234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 6381a19da0dSRichard Henderson { 63931234768SRichard Henderson nullify_over(ctx); 6406fd0c7bcSRichard Henderson tcg_gen_st_i64(tcg_constant_i64(ctx->insn), 641ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 64231234768SRichard Henderson gen_excp(ctx, exc); 64331234768SRichard Henderson return nullify_end(ctx); 6441a19da0dSRichard Henderson } 6451a19da0dSRichard Henderson 64631234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 64761766fe9SRichard Henderson { 64831234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 64961766fe9SRichard Henderson } 65061766fe9SRichard Henderson 65140f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 65240f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 65340f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 65440f9f908SRichard Henderson #else 655e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 656e1b5a5edSRichard Henderson do { \ 657e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 65831234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 659e1b5a5edSRichard Henderson } \ 660e1b5a5edSRichard Henderson } while (0) 66140f9f908SRichard Henderson #endif 662e1b5a5edSRichard Henderson 663c53e401eSRichard Henderson static bool use_goto_tb(DisasContext *ctx, uint64_t dest) 66461766fe9SRichard Henderson { 66557f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 66661766fe9SRichard Henderson } 66761766fe9SRichard Henderson 668129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 669129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 670129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 671129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 672129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 673129e9cc3SRichard Henderson { 674129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 675129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 676129e9cc3SRichard Henderson } 677129e9cc3SRichard Henderson 67861766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 679c53e401eSRichard Henderson uint64_t f, uint64_t b) 68061766fe9SRichard Henderson { 68161766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 68261766fe9SRichard Henderson tcg_gen_goto_tb(which); 683a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 684a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 68507ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 68661766fe9SRichard Henderson } else { 687741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 688741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 6897f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 69061766fe9SRichard Henderson } 69161766fe9SRichard Henderson } 69261766fe9SRichard Henderson 693b47a4a02SSven Schnelle static bool cond_need_sv(int c) 694b47a4a02SSven Schnelle { 695b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 696b47a4a02SSven Schnelle } 697b47a4a02SSven Schnelle 698b47a4a02SSven Schnelle static bool cond_need_cb(int c) 699b47a4a02SSven Schnelle { 700b47a4a02SSven Schnelle return c == 4 || c == 5; 701b47a4a02SSven Schnelle } 702b47a4a02SSven Schnelle 7036fd0c7bcSRichard Henderson /* Need extensions from TCGv_i32 to TCGv_i64. */ 70472ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 70572ca8753SRichard Henderson { 706c53e401eSRichard Henderson return !(ctx->is_pa20 && d); 70772ca8753SRichard Henderson } 70872ca8753SRichard Henderson 709b47a4a02SSven Schnelle /* 710b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 711b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 712b47a4a02SSven Schnelle */ 713b2167459SRichard Henderson 714a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 7156fd0c7bcSRichard Henderson TCGv_i64 res, TCGv_i64 cb_msb, TCGv_i64 sv) 716b2167459SRichard Henderson { 717b2167459SRichard Henderson DisasCond cond; 7186fd0c7bcSRichard Henderson TCGv_i64 tmp; 719b2167459SRichard Henderson 720b2167459SRichard Henderson switch (cf >> 1) { 721b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 722b2167459SRichard Henderson cond = cond_make_f(); 723b2167459SRichard Henderson break; 724b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 725a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 726aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7276fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 728a751eb31SRichard Henderson res = tmp; 729a751eb31SRichard Henderson } 730b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 731b2167459SRichard Henderson break; 732b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 733aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7346fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, res, sv); 735a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 7366fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, tmp); 737a751eb31SRichard Henderson } 738b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 739b2167459SRichard Henderson break; 740b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 741b47a4a02SSven Schnelle /* 742b47a4a02SSven Schnelle * Simplify: 743b47a4a02SSven Schnelle * (N ^ V) | Z 744b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 745b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 746b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 747b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 748b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 749b47a4a02SSven Schnelle */ 750aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7516fd0c7bcSRichard Henderson tcg_gen_eqv_i64(tmp, res, sv); 752a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 7536fd0c7bcSRichard Henderson tcg_gen_sextract_i64(tmp, tmp, 31, 1); 7546fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 7556fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 756a751eb31SRichard Henderson } else { 7576fd0c7bcSRichard Henderson tcg_gen_sari_i64(tmp, tmp, 63); 7586fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 759a751eb31SRichard Henderson } 760b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 761b2167459SRichard Henderson break; 762b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 763a751eb31SRichard Henderson /* Only bit 0 of cb_msb is ever set. */ 764b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 765b2167459SRichard Henderson break; 766b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 767aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7686fd0c7bcSRichard Henderson tcg_gen_neg_i64(tmp, cb_msb); 7696fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 770a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 7716fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 772a751eb31SRichard Henderson } 773b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 774b2167459SRichard Henderson break; 775b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 776a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 777aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7786fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, sv); 779a751eb31SRichard Henderson sv = tmp; 780a751eb31SRichard Henderson } 781b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 782b2167459SRichard Henderson break; 783b2167459SRichard Henderson case 7: /* OD / EV */ 784aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7856fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, res, 1); 786b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 787b2167459SRichard Henderson break; 788b2167459SRichard Henderson default: 789b2167459SRichard Henderson g_assert_not_reached(); 790b2167459SRichard Henderson } 791b2167459SRichard Henderson if (cf & 1) { 792b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 793b2167459SRichard Henderson } 794b2167459SRichard Henderson 795b2167459SRichard Henderson return cond; 796b2167459SRichard Henderson } 797b2167459SRichard Henderson 798b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 799b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 800b2167459SRichard Henderson deleted as unused. */ 801b2167459SRichard Henderson 8024fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 8036fd0c7bcSRichard Henderson TCGv_i64 res, TCGv_i64 in1, 8046fd0c7bcSRichard Henderson TCGv_i64 in2, TCGv_i64 sv) 805b2167459SRichard Henderson { 8064fe9533aSRichard Henderson TCGCond tc; 8074fe9533aSRichard Henderson bool ext_uns; 808b2167459SRichard Henderson 809b2167459SRichard Henderson switch (cf >> 1) { 810b2167459SRichard Henderson case 1: /* = / <> */ 8114fe9533aSRichard Henderson tc = TCG_COND_EQ; 8124fe9533aSRichard Henderson ext_uns = true; 813b2167459SRichard Henderson break; 814b2167459SRichard Henderson case 2: /* < / >= */ 8154fe9533aSRichard Henderson tc = TCG_COND_LT; 8164fe9533aSRichard Henderson ext_uns = false; 817b2167459SRichard Henderson break; 818b2167459SRichard Henderson case 3: /* <= / > */ 8194fe9533aSRichard Henderson tc = TCG_COND_LE; 8204fe9533aSRichard Henderson ext_uns = false; 821b2167459SRichard Henderson break; 822b2167459SRichard Henderson case 4: /* << / >>= */ 8234fe9533aSRichard Henderson tc = TCG_COND_LTU; 8244fe9533aSRichard Henderson ext_uns = true; 825b2167459SRichard Henderson break; 826b2167459SRichard Henderson case 5: /* <<= / >> */ 8274fe9533aSRichard Henderson tc = TCG_COND_LEU; 8284fe9533aSRichard Henderson ext_uns = true; 829b2167459SRichard Henderson break; 830b2167459SRichard Henderson default: 831a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 832b2167459SRichard Henderson } 833b2167459SRichard Henderson 8344fe9533aSRichard Henderson if (cf & 1) { 8354fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 8364fe9533aSRichard Henderson } 8374fe9533aSRichard Henderson if (cond_need_ext(ctx, d)) { 838aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 839aac0f603SRichard Henderson TCGv_i64 t2 = tcg_temp_new_i64(); 8404fe9533aSRichard Henderson 8414fe9533aSRichard Henderson if (ext_uns) { 8426fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t1, in1); 8436fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t2, in2); 8444fe9533aSRichard Henderson } else { 8456fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t1, in1); 8466fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t2, in2); 8474fe9533aSRichard Henderson } 8484fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 8494fe9533aSRichard Henderson } 8504fe9533aSRichard Henderson return cond_make(tc, in1, in2); 851b2167459SRichard Henderson } 852b2167459SRichard Henderson 853df0232feSRichard Henderson /* 854df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 855df0232feSRichard Henderson * computed, and use of them is undefined. 856df0232feSRichard Henderson * 857df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 858df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 859df0232feSRichard Henderson * how cases c={2,3} are treated. 860df0232feSRichard Henderson */ 861b2167459SRichard Henderson 862b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 8636fd0c7bcSRichard Henderson TCGv_i64 res) 864b2167459SRichard Henderson { 865b5af8423SRichard Henderson TCGCond tc; 866b5af8423SRichard Henderson bool ext_uns; 867a751eb31SRichard Henderson 868df0232feSRichard Henderson switch (cf) { 869df0232feSRichard Henderson case 0: /* never */ 870df0232feSRichard Henderson case 9: /* undef, C */ 871df0232feSRichard Henderson case 11: /* undef, C & !Z */ 872df0232feSRichard Henderson case 12: /* undef, V */ 873df0232feSRichard Henderson return cond_make_f(); 874df0232feSRichard Henderson 875df0232feSRichard Henderson case 1: /* true */ 876df0232feSRichard Henderson case 8: /* undef, !C */ 877df0232feSRichard Henderson case 10: /* undef, !C | Z */ 878df0232feSRichard Henderson case 13: /* undef, !V */ 879df0232feSRichard Henderson return cond_make_t(); 880df0232feSRichard Henderson 881df0232feSRichard Henderson case 2: /* == */ 882b5af8423SRichard Henderson tc = TCG_COND_EQ; 883b5af8423SRichard Henderson ext_uns = true; 884b5af8423SRichard Henderson break; 885df0232feSRichard Henderson case 3: /* <> */ 886b5af8423SRichard Henderson tc = TCG_COND_NE; 887b5af8423SRichard Henderson ext_uns = true; 888b5af8423SRichard Henderson break; 889df0232feSRichard Henderson case 4: /* < */ 890b5af8423SRichard Henderson tc = TCG_COND_LT; 891b5af8423SRichard Henderson ext_uns = false; 892b5af8423SRichard Henderson break; 893df0232feSRichard Henderson case 5: /* >= */ 894b5af8423SRichard Henderson tc = TCG_COND_GE; 895b5af8423SRichard Henderson ext_uns = false; 896b5af8423SRichard Henderson break; 897df0232feSRichard Henderson case 6: /* <= */ 898b5af8423SRichard Henderson tc = TCG_COND_LE; 899b5af8423SRichard Henderson ext_uns = false; 900b5af8423SRichard Henderson break; 901df0232feSRichard Henderson case 7: /* > */ 902b5af8423SRichard Henderson tc = TCG_COND_GT; 903b5af8423SRichard Henderson ext_uns = false; 904b5af8423SRichard Henderson break; 905df0232feSRichard Henderson 906df0232feSRichard Henderson case 14: /* OD */ 907df0232feSRichard Henderson case 15: /* EV */ 908a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 909df0232feSRichard Henderson 910df0232feSRichard Henderson default: 911df0232feSRichard Henderson g_assert_not_reached(); 912b2167459SRichard Henderson } 913b5af8423SRichard Henderson 914b5af8423SRichard Henderson if (cond_need_ext(ctx, d)) { 915aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 916b5af8423SRichard Henderson 917b5af8423SRichard Henderson if (ext_uns) { 9186fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 919b5af8423SRichard Henderson } else { 9206fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, res); 921b5af8423SRichard Henderson } 922b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 923b5af8423SRichard Henderson } 924b5af8423SRichard Henderson return cond_make_0(tc, res); 925b2167459SRichard Henderson } 926b2167459SRichard Henderson 92798cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 92898cd9ca7SRichard Henderson 9294fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 9306fd0c7bcSRichard Henderson TCGv_i64 res) 93198cd9ca7SRichard Henderson { 93298cd9ca7SRichard Henderson unsigned c, f; 93398cd9ca7SRichard Henderson 93498cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 93598cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 93698cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 93798cd9ca7SRichard Henderson c = orig & 3; 93898cd9ca7SRichard Henderson if (c == 3) { 93998cd9ca7SRichard Henderson c = 7; 94098cd9ca7SRichard Henderson } 94198cd9ca7SRichard Henderson f = (orig & 4) / 4; 94298cd9ca7SRichard Henderson 943b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 94498cd9ca7SRichard Henderson } 94598cd9ca7SRichard Henderson 946b2167459SRichard Henderson /* Similar, but for unit conditions. */ 947b2167459SRichard Henderson 9486fd0c7bcSRichard Henderson static DisasCond do_unit_cond(unsigned cf, bool d, TCGv_i64 res, 9496fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 950b2167459SRichard Henderson { 951b2167459SRichard Henderson DisasCond cond; 9526fd0c7bcSRichard Henderson TCGv_i64 tmp, cb = NULL; 953c53e401eSRichard Henderson uint64_t d_repl = d ? 0x0000000100000001ull : 1; 954b2167459SRichard Henderson 955b2167459SRichard Henderson if (cf & 8) { 956b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 957b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 958b2167459SRichard Henderson * leaves us with carry bits spread across two words. 959b2167459SRichard Henderson */ 960aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 961aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 9626fd0c7bcSRichard Henderson tcg_gen_or_i64(cb, in1, in2); 9636fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, in1, in2); 9646fd0c7bcSRichard Henderson tcg_gen_andc_i64(cb, cb, res); 9656fd0c7bcSRichard Henderson tcg_gen_or_i64(cb, cb, tmp); 966b2167459SRichard Henderson } 967b2167459SRichard Henderson 968b2167459SRichard Henderson switch (cf >> 1) { 969b2167459SRichard Henderson case 0: /* never / TR */ 970b2167459SRichard Henderson cond = cond_make_f(); 971b2167459SRichard Henderson break; 972b2167459SRichard Henderson 973578b8132SSven Schnelle case 1: /* SBW / NBW */ 974578b8132SSven Schnelle if (d) { 975578b8132SSven Schnelle tmp = tcg_temp_new_i64(); 976578b8132SSven Schnelle tcg_gen_subi_i64(tmp, res, d_repl * 0x00000001u); 977578b8132SSven Schnelle tcg_gen_andc_i64(tmp, tmp, res); 978578b8132SSven Schnelle tcg_gen_andi_i64(tmp, tmp, d_repl * 0x80000000u); 979578b8132SSven Schnelle cond = cond_make_0(TCG_COND_NE, tmp); 980578b8132SSven Schnelle } else { 981578b8132SSven Schnelle /* undefined */ 982578b8132SSven Schnelle cond = cond_make_f(); 983578b8132SSven Schnelle } 984578b8132SSven Schnelle break; 985578b8132SSven Schnelle 986b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 987b2167459SRichard Henderson /* See hasless(v,1) from 988b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 989b2167459SRichard Henderson */ 990aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 9916fd0c7bcSRichard Henderson tcg_gen_subi_i64(tmp, res, d_repl * 0x01010101u); 9926fd0c7bcSRichard Henderson tcg_gen_andc_i64(tmp, tmp, res); 9936fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, d_repl * 0x80808080u); 994b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 995b2167459SRichard Henderson break; 996b2167459SRichard Henderson 997b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 998aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 9996fd0c7bcSRichard Henderson tcg_gen_subi_i64(tmp, res, d_repl * 0x00010001u); 10006fd0c7bcSRichard Henderson tcg_gen_andc_i64(tmp, tmp, res); 10016fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, d_repl * 0x80008000u); 1002b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1003b2167459SRichard Henderson break; 1004b2167459SRichard Henderson 1005b2167459SRichard Henderson case 4: /* SDC / NDC */ 10066fd0c7bcSRichard Henderson tcg_gen_andi_i64(cb, cb, d_repl * 0x88888888u); 1007b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1008b2167459SRichard Henderson break; 1009b2167459SRichard Henderson 1010578b8132SSven Schnelle case 5: /* SWC / NWC */ 1011578b8132SSven Schnelle if (d) { 1012578b8132SSven Schnelle tcg_gen_andi_i64(cb, cb, d_repl * 0x80000000u); 1013578b8132SSven Schnelle cond = cond_make_0(TCG_COND_NE, cb); 1014578b8132SSven Schnelle } else { 1015578b8132SSven Schnelle /* undefined */ 1016578b8132SSven Schnelle cond = cond_make_f(); 1017578b8132SSven Schnelle } 1018578b8132SSven Schnelle break; 1019578b8132SSven Schnelle 1020b2167459SRichard Henderson case 6: /* SBC / NBC */ 10216fd0c7bcSRichard Henderson tcg_gen_andi_i64(cb, cb, d_repl * 0x80808080u); 1022b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1023b2167459SRichard Henderson break; 1024b2167459SRichard Henderson 1025b2167459SRichard Henderson case 7: /* SHC / NHC */ 10266fd0c7bcSRichard Henderson tcg_gen_andi_i64(cb, cb, d_repl * 0x80008000u); 1027b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1028b2167459SRichard Henderson break; 1029b2167459SRichard Henderson 1030b2167459SRichard Henderson default: 1031b2167459SRichard Henderson g_assert_not_reached(); 1032b2167459SRichard Henderson } 1033b2167459SRichard Henderson if (cf & 1) { 1034b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1035b2167459SRichard Henderson } 1036b2167459SRichard Henderson 1037b2167459SRichard Henderson return cond; 1038b2167459SRichard Henderson } 1039b2167459SRichard Henderson 10406fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d, 10416fd0c7bcSRichard Henderson TCGv_i64 cb, TCGv_i64 cb_msb) 104272ca8753SRichard Henderson { 104372ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 1044aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 10456fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, cb, 32, 1); 104672ca8753SRichard Henderson return t; 104772ca8753SRichard Henderson } 104872ca8753SRichard Henderson return cb_msb; 104972ca8753SRichard Henderson } 105072ca8753SRichard Henderson 10516fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d) 105272ca8753SRichard Henderson { 105372ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 105472ca8753SRichard Henderson } 105572ca8753SRichard Henderson 1056b2167459SRichard Henderson /* Compute signed overflow for addition. */ 10576fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res, 10586fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 1059b2167459SRichard Henderson { 1060aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1061aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1062b2167459SRichard Henderson 10636fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10646fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10656fd0c7bcSRichard Henderson tcg_gen_andc_i64(sv, sv, tmp); 1066b2167459SRichard Henderson 1067b2167459SRichard Henderson return sv; 1068b2167459SRichard Henderson } 1069b2167459SRichard Henderson 1070b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 10716fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res, 10726fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 1073b2167459SRichard Henderson { 1074aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1075aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1076b2167459SRichard Henderson 10776fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10786fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10796fd0c7bcSRichard Henderson tcg_gen_and_i64(sv, sv, tmp); 1080b2167459SRichard Henderson 1081b2167459SRichard Henderson return sv; 1082b2167459SRichard Henderson } 1083b2167459SRichard Henderson 10846fd0c7bcSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 10856fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned shift, bool is_l, 1086faf97ba1SRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d) 1087b2167459SRichard Henderson { 10886fd0c7bcSRichard Henderson TCGv_i64 dest, cb, cb_msb, cb_cond, sv, tmp; 1089b2167459SRichard Henderson unsigned c = cf >> 1; 1090b2167459SRichard Henderson DisasCond cond; 1091b2167459SRichard Henderson 1092aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1093f764718dSRichard Henderson cb = NULL; 1094f764718dSRichard Henderson cb_msb = NULL; 1095bdcccc17SRichard Henderson cb_cond = NULL; 1096b2167459SRichard Henderson 1097b2167459SRichard Henderson if (shift) { 1098aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 10996fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, in1, shift); 1100b2167459SRichard Henderson in1 = tmp; 1101b2167459SRichard Henderson } 1102b2167459SRichard Henderson 1103b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1104aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1105aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1106bdcccc17SRichard Henderson 1107a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 1108b2167459SRichard Henderson if (is_c) { 11096fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, 1110a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1111b2167459SRichard Henderson } 11126fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 11136fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1114bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1115bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1116b2167459SRichard Henderson } 1117b2167459SRichard Henderson } else { 11186fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 1119b2167459SRichard Henderson if (is_c) { 11206fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d)); 1121b2167459SRichard Henderson } 1122b2167459SRichard Henderson } 1123b2167459SRichard Henderson 1124b2167459SRichard Henderson /* Compute signed overflow if required. */ 1125f764718dSRichard Henderson sv = NULL; 1126b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1127b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1128b2167459SRichard Henderson if (is_tsv) { 1129bd1ad92cSSven Schnelle if (!d) { 1130bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1131bd1ad92cSSven Schnelle } 1132b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1133ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1134b2167459SRichard Henderson } 1135b2167459SRichard Henderson } 1136b2167459SRichard Henderson 1137b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1138a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, cb_cond, sv); 1139b2167459SRichard Henderson if (is_tc) { 1140aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 11416fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1142ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1143b2167459SRichard Henderson } 1144b2167459SRichard Henderson 1145b2167459SRichard Henderson /* Write back the result. */ 1146b2167459SRichard Henderson if (!is_l) { 1147b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1148b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1149b2167459SRichard Henderson } 1150b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1151b2167459SRichard Henderson 1152b2167459SRichard Henderson /* Install the new nullification. */ 1153b2167459SRichard Henderson cond_free(&ctx->null_cond); 1154b2167459SRichard Henderson ctx->null_cond = cond; 1155b2167459SRichard Henderson } 1156b2167459SRichard Henderson 1157faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a, 11580c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11590c982a28SRichard Henderson { 11606fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 11610c982a28SRichard Henderson 11620c982a28SRichard Henderson if (a->cf) { 11630c982a28SRichard Henderson nullify_over(ctx); 11640c982a28SRichard Henderson } 11650c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11660c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1167faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, 1168faf97ba1SRichard Henderson is_tsv, is_tc, is_c, a->cf, a->d); 11690c982a28SRichard Henderson return nullify_end(ctx); 11700c982a28SRichard Henderson } 11710c982a28SRichard Henderson 11720588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11730588e061SRichard Henderson bool is_tsv, bool is_tc) 11740588e061SRichard Henderson { 11756fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 11760588e061SRichard Henderson 11770588e061SRichard Henderson if (a->cf) { 11780588e061SRichard Henderson nullify_over(ctx); 11790588e061SRichard Henderson } 11806fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 11810588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 1182faf97ba1SRichard Henderson /* All ADDI conditions are 32-bit. */ 1183faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false); 11840588e061SRichard Henderson return nullify_end(ctx); 11850588e061SRichard Henderson } 11860588e061SRichard Henderson 11876fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 11886fd0c7bcSRichard Henderson TCGv_i64 in2, bool is_tsv, bool is_b, 118963c427c6SRichard Henderson bool is_tc, unsigned cf, bool d) 1190b2167459SRichard Henderson { 1191a4db4a78SRichard Henderson TCGv_i64 dest, sv, cb, cb_msb, tmp; 1192b2167459SRichard Henderson unsigned c = cf >> 1; 1193b2167459SRichard Henderson DisasCond cond; 1194b2167459SRichard Henderson 1195aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1196aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1197aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1198b2167459SRichard Henderson 1199b2167459SRichard Henderson if (is_b) { 1200b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 12016fd0c7bcSRichard Henderson tcg_gen_not_i64(cb, in2); 1202a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, 1203a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1204a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero); 12056fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, in1); 12066fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1207b2167459SRichard Henderson } else { 1208bdcccc17SRichard Henderson /* 1209bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1210bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1211bdcccc17SRichard Henderson */ 12126fd0c7bcSRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 1213a4db4a78SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 12146fd0c7bcSRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 12156fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1216b2167459SRichard Henderson } 1217b2167459SRichard Henderson 1218b2167459SRichard Henderson /* Compute signed overflow if required. */ 1219f764718dSRichard Henderson sv = NULL; 1220b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1221b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1222b2167459SRichard Henderson if (is_tsv) { 1223bd1ad92cSSven Schnelle if (!d) { 1224bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1225bd1ad92cSSven Schnelle } 1226ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1227b2167459SRichard Henderson } 1228b2167459SRichard Henderson } 1229b2167459SRichard Henderson 1230b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1231b2167459SRichard Henderson if (!is_b) { 12324fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1233b2167459SRichard Henderson } else { 1234a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1235b2167459SRichard Henderson } 1236b2167459SRichard Henderson 1237b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1238b2167459SRichard Henderson if (is_tc) { 1239aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 12406fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1241ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1242b2167459SRichard Henderson } 1243b2167459SRichard Henderson 1244b2167459SRichard Henderson /* Write back the result. */ 1245b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1246b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1247b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1248b2167459SRichard Henderson 1249b2167459SRichard Henderson /* Install the new nullification. */ 1250b2167459SRichard Henderson cond_free(&ctx->null_cond); 1251b2167459SRichard Henderson ctx->null_cond = cond; 1252b2167459SRichard Henderson } 1253b2167459SRichard Henderson 125463c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a, 12550c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12560c982a28SRichard Henderson { 12576fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 12580c982a28SRichard Henderson 12590c982a28SRichard Henderson if (a->cf) { 12600c982a28SRichard Henderson nullify_over(ctx); 12610c982a28SRichard Henderson } 12620c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12630c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 126463c427c6SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d); 12650c982a28SRichard Henderson return nullify_end(ctx); 12660c982a28SRichard Henderson } 12670c982a28SRichard Henderson 12680588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12690588e061SRichard Henderson { 12706fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 12710588e061SRichard Henderson 12720588e061SRichard Henderson if (a->cf) { 12730588e061SRichard Henderson nullify_over(ctx); 12740588e061SRichard Henderson } 12756fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 12760588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 127763c427c6SRichard Henderson /* All SUBI conditions are 32-bit. */ 127863c427c6SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false); 12790588e061SRichard Henderson return nullify_end(ctx); 12800588e061SRichard Henderson } 12810588e061SRichard Henderson 12826fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12836fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d) 1284b2167459SRichard Henderson { 12856fd0c7bcSRichard Henderson TCGv_i64 dest, sv; 1286b2167459SRichard Henderson DisasCond cond; 1287b2167459SRichard Henderson 1288aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 12896fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 1290b2167459SRichard Henderson 1291b2167459SRichard Henderson /* Compute signed overflow if required. */ 1292f764718dSRichard Henderson sv = NULL; 1293b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1294b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1295b2167459SRichard Henderson } 1296b2167459SRichard Henderson 1297b2167459SRichard Henderson /* Form the condition for the compare. */ 12984fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1299b2167459SRichard Henderson 1300b2167459SRichard Henderson /* Clear. */ 13016fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 1302b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1303b2167459SRichard Henderson 1304b2167459SRichard Henderson /* Install the new nullification. */ 1305b2167459SRichard Henderson cond_free(&ctx->null_cond); 1306b2167459SRichard Henderson ctx->null_cond = cond; 1307b2167459SRichard Henderson } 1308b2167459SRichard Henderson 13096fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 13106fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 13116fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 1312b2167459SRichard Henderson { 13136fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 1314b2167459SRichard Henderson 1315b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1316b2167459SRichard Henderson fn(dest, in1, in2); 1317b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1318b2167459SRichard Henderson 1319b2167459SRichard Henderson /* Install the new nullification. */ 1320b2167459SRichard Henderson cond_free(&ctx->null_cond); 1321b2167459SRichard Henderson if (cf) { 1322b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1323b2167459SRichard Henderson } 1324b2167459SRichard Henderson } 1325b2167459SRichard Henderson 1326fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 13276fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 13280c982a28SRichard Henderson { 13296fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 13300c982a28SRichard Henderson 13310c982a28SRichard Henderson if (a->cf) { 13320c982a28SRichard Henderson nullify_over(ctx); 13330c982a28SRichard Henderson } 13340c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13350c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1336fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 13370c982a28SRichard Henderson return nullify_end(ctx); 13380c982a28SRichard Henderson } 13390c982a28SRichard Henderson 13406fd0c7bcSRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 13416fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d, bool is_tc, 13426fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 1343b2167459SRichard Henderson { 13446fd0c7bcSRichard Henderson TCGv_i64 dest; 1345b2167459SRichard Henderson DisasCond cond; 1346b2167459SRichard Henderson 1347b2167459SRichard Henderson if (cf == 0) { 1348b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1349b2167459SRichard Henderson fn(dest, in1, in2); 1350b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1351b2167459SRichard Henderson cond_free(&ctx->null_cond); 1352b2167459SRichard Henderson } else { 1353aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1354b2167459SRichard Henderson fn(dest, in1, in2); 1355b2167459SRichard Henderson 135659963d8fSRichard Henderson cond = do_unit_cond(cf, d, dest, in1, in2); 1357b2167459SRichard Henderson 1358b2167459SRichard Henderson if (is_tc) { 1359aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 13606fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1361ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1362b2167459SRichard Henderson } 1363b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1364b2167459SRichard Henderson 1365b2167459SRichard Henderson cond_free(&ctx->null_cond); 1366b2167459SRichard Henderson ctx->null_cond = cond; 1367b2167459SRichard Henderson } 1368b2167459SRichard Henderson } 1369b2167459SRichard Henderson 137086f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13718d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13728d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13738d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13748d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 13756fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base) 137686f8d05fSRichard Henderson { 137786f8d05fSRichard Henderson TCGv_ptr ptr; 13786fd0c7bcSRichard Henderson TCGv_i64 tmp; 137986f8d05fSRichard Henderson TCGv_i64 spc; 138086f8d05fSRichard Henderson 138186f8d05fSRichard Henderson if (sp != 0) { 13828d6ae7fbSRichard Henderson if (sp < 0) { 13838d6ae7fbSRichard Henderson sp = ~sp; 13848d6ae7fbSRichard Henderson } 13856fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 13868d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13878d6ae7fbSRichard Henderson return spc; 138886f8d05fSRichard Henderson } 1389494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1390494737b7SRichard Henderson return cpu_srH; 1391494737b7SRichard Henderson } 139286f8d05fSRichard Henderson 139386f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 1394aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 13956fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 139686f8d05fSRichard Henderson 1397698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 13986fd0c7bcSRichard Henderson tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 13996fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, 030); 14006fd0c7bcSRichard Henderson tcg_gen_trunc_i64_ptr(ptr, tmp); 140186f8d05fSRichard Henderson 1402ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 140386f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 140486f8d05fSRichard Henderson 140586f8d05fSRichard Henderson return spc; 140686f8d05fSRichard Henderson } 140786f8d05fSRichard Henderson #endif 140886f8d05fSRichard Henderson 14096fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs, 1410c53e401eSRichard Henderson unsigned rb, unsigned rx, int scale, int64_t disp, 141186f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 141286f8d05fSRichard Henderson { 14136fd0c7bcSRichard Henderson TCGv_i64 base = load_gpr(ctx, rb); 14146fd0c7bcSRichard Henderson TCGv_i64 ofs; 14156fd0c7bcSRichard Henderson TCGv_i64 addr; 141686f8d05fSRichard Henderson 1417f5b5c857SRichard Henderson set_insn_breg(ctx, rb); 1418f5b5c857SRichard Henderson 141986f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 142086f8d05fSRichard Henderson if (rx) { 1421aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 14226fd0c7bcSRichard Henderson tcg_gen_shli_i64(ofs, cpu_gr[rx], scale); 14236fd0c7bcSRichard Henderson tcg_gen_add_i64(ofs, ofs, base); 142486f8d05fSRichard Henderson } else if (disp || modify) { 1425aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 14266fd0c7bcSRichard Henderson tcg_gen_addi_i64(ofs, base, disp); 142786f8d05fSRichard Henderson } else { 142886f8d05fSRichard Henderson ofs = base; 142986f8d05fSRichard Henderson } 143086f8d05fSRichard Henderson 143186f8d05fSRichard Henderson *pofs = ofs; 14326fd0c7bcSRichard Henderson *pgva = addr = tcg_temp_new_i64(); 1433d265360fSRichard Henderson tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base, gva_offset_mask(ctx)); 1434698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 143586f8d05fSRichard Henderson if (!is_phys) { 1436d265360fSRichard Henderson tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base)); 143786f8d05fSRichard Henderson } 143886f8d05fSRichard Henderson #endif 143986f8d05fSRichard Henderson } 144086f8d05fSRichard Henderson 144196d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 144296d6407fSRichard Henderson * < 0 for pre-modify, 144396d6407fSRichard Henderson * > 0 for post-modify, 144496d6407fSRichard Henderson * = 0 for no base register update. 144596d6407fSRichard Henderson */ 144696d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1447c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 144814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 144996d6407fSRichard Henderson { 14506fd0c7bcSRichard Henderson TCGv_i64 ofs; 14516fd0c7bcSRichard Henderson TCGv_i64 addr; 145296d6407fSRichard Henderson 145396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 145496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 145596d6407fSRichard Henderson 145686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 145717fe594cSRichard Henderson MMU_DISABLED(ctx)); 1458c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 145986f8d05fSRichard Henderson if (modify) { 146086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 146196d6407fSRichard Henderson } 146296d6407fSRichard Henderson } 146396d6407fSRichard Henderson 146496d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1465c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 146614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 146796d6407fSRichard Henderson { 14686fd0c7bcSRichard Henderson TCGv_i64 ofs; 14696fd0c7bcSRichard Henderson TCGv_i64 addr; 147096d6407fSRichard Henderson 147196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 147296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 147396d6407fSRichard Henderson 147486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 147517fe594cSRichard Henderson MMU_DISABLED(ctx)); 1476217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 147786f8d05fSRichard Henderson if (modify) { 147886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147996d6407fSRichard Henderson } 148096d6407fSRichard Henderson } 148196d6407fSRichard Henderson 148296d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1483c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 148414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 148596d6407fSRichard Henderson { 14866fd0c7bcSRichard Henderson TCGv_i64 ofs; 14876fd0c7bcSRichard Henderson TCGv_i64 addr; 148896d6407fSRichard Henderson 148996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149196d6407fSRichard Henderson 149286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149317fe594cSRichard Henderson MMU_DISABLED(ctx)); 1494217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 149586f8d05fSRichard Henderson if (modify) { 149686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149796d6407fSRichard Henderson } 149896d6407fSRichard Henderson } 149996d6407fSRichard Henderson 150096d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1501c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 150214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150396d6407fSRichard Henderson { 15046fd0c7bcSRichard Henderson TCGv_i64 ofs; 15056fd0c7bcSRichard Henderson TCGv_i64 addr; 150696d6407fSRichard Henderson 150796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150996d6407fSRichard Henderson 151086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151117fe594cSRichard Henderson MMU_DISABLED(ctx)); 1512217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 151386f8d05fSRichard Henderson if (modify) { 151486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151596d6407fSRichard Henderson } 151696d6407fSRichard Henderson } 151796d6407fSRichard Henderson 15181cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1519c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 152014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 152196d6407fSRichard Henderson { 15226fd0c7bcSRichard Henderson TCGv_i64 dest; 152396d6407fSRichard Henderson 152496d6407fSRichard Henderson nullify_over(ctx); 152596d6407fSRichard Henderson 152696d6407fSRichard Henderson if (modify == 0) { 152796d6407fSRichard Henderson /* No base register update. */ 152896d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 152996d6407fSRichard Henderson } else { 153096d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1531aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 153296d6407fSRichard Henderson } 15336fd0c7bcSRichard Henderson do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 153496d6407fSRichard Henderson save_gpr(ctx, rt, dest); 153596d6407fSRichard Henderson 15361cd012a5SRichard Henderson return nullify_end(ctx); 153796d6407fSRichard Henderson } 153896d6407fSRichard Henderson 1539740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1540c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 154186f8d05fSRichard Henderson unsigned sp, int modify) 154296d6407fSRichard Henderson { 154396d6407fSRichard Henderson TCGv_i32 tmp; 154496d6407fSRichard Henderson 154596d6407fSRichard Henderson nullify_over(ctx); 154696d6407fSRichard Henderson 154796d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 154886f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 154996d6407fSRichard Henderson save_frw_i32(rt, tmp); 155096d6407fSRichard Henderson 155196d6407fSRichard Henderson if (rt == 0) { 1552ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 155396d6407fSRichard Henderson } 155496d6407fSRichard Henderson 1555740038d7SRichard Henderson return nullify_end(ctx); 155696d6407fSRichard Henderson } 155796d6407fSRichard Henderson 1558740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1559740038d7SRichard Henderson { 1560740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1561740038d7SRichard Henderson a->disp, a->sp, a->m); 1562740038d7SRichard Henderson } 1563740038d7SRichard Henderson 1564740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1565c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 156686f8d05fSRichard Henderson unsigned sp, int modify) 156796d6407fSRichard Henderson { 156896d6407fSRichard Henderson TCGv_i64 tmp; 156996d6407fSRichard Henderson 157096d6407fSRichard Henderson nullify_over(ctx); 157196d6407fSRichard Henderson 157296d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1573fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 157496d6407fSRichard Henderson save_frd(rt, tmp); 157596d6407fSRichard Henderson 157696d6407fSRichard Henderson if (rt == 0) { 1577ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 157896d6407fSRichard Henderson } 157996d6407fSRichard Henderson 1580740038d7SRichard Henderson return nullify_end(ctx); 1581740038d7SRichard Henderson } 1582740038d7SRichard Henderson 1583740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1584740038d7SRichard Henderson { 1585740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1586740038d7SRichard Henderson a->disp, a->sp, a->m); 158796d6407fSRichard Henderson } 158896d6407fSRichard Henderson 15891cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 1590c53e401eSRichard Henderson int64_t disp, unsigned sp, 159114776ab5STony Nguyen int modify, MemOp mop) 159296d6407fSRichard Henderson { 159396d6407fSRichard Henderson nullify_over(ctx); 15946fd0c7bcSRichard Henderson do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 15951cd012a5SRichard Henderson return nullify_end(ctx); 159696d6407fSRichard Henderson } 159796d6407fSRichard Henderson 1598740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1599c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 160086f8d05fSRichard Henderson unsigned sp, int modify) 160196d6407fSRichard Henderson { 160296d6407fSRichard Henderson TCGv_i32 tmp; 160396d6407fSRichard Henderson 160496d6407fSRichard Henderson nullify_over(ctx); 160596d6407fSRichard Henderson 160696d6407fSRichard Henderson tmp = load_frw_i32(rt); 160786f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 160896d6407fSRichard Henderson 1609740038d7SRichard Henderson return nullify_end(ctx); 161096d6407fSRichard Henderson } 161196d6407fSRichard Henderson 1612740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1613740038d7SRichard Henderson { 1614740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1615740038d7SRichard Henderson a->disp, a->sp, a->m); 1616740038d7SRichard Henderson } 1617740038d7SRichard Henderson 1618740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1619c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 162086f8d05fSRichard Henderson unsigned sp, int modify) 162196d6407fSRichard Henderson { 162296d6407fSRichard Henderson TCGv_i64 tmp; 162396d6407fSRichard Henderson 162496d6407fSRichard Henderson nullify_over(ctx); 162596d6407fSRichard Henderson 162696d6407fSRichard Henderson tmp = load_frd(rt); 1627fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 162896d6407fSRichard Henderson 1629740038d7SRichard Henderson return nullify_end(ctx); 1630740038d7SRichard Henderson } 1631740038d7SRichard Henderson 1632740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1633740038d7SRichard Henderson { 1634740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1635740038d7SRichard Henderson a->disp, a->sp, a->m); 163696d6407fSRichard Henderson } 163796d6407fSRichard Henderson 16381ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1639ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1640ebe9383cSRichard Henderson { 1641ebe9383cSRichard Henderson TCGv_i32 tmp; 1642ebe9383cSRichard Henderson 1643ebe9383cSRichard Henderson nullify_over(ctx); 1644ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1645ebe9383cSRichard Henderson 1646ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1647ebe9383cSRichard Henderson 1648ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16491ca74648SRichard Henderson return nullify_end(ctx); 1650ebe9383cSRichard Henderson } 1651ebe9383cSRichard Henderson 16521ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1653ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1654ebe9383cSRichard Henderson { 1655ebe9383cSRichard Henderson TCGv_i32 dst; 1656ebe9383cSRichard Henderson TCGv_i64 src; 1657ebe9383cSRichard Henderson 1658ebe9383cSRichard Henderson nullify_over(ctx); 1659ebe9383cSRichard Henderson src = load_frd(ra); 1660ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1661ebe9383cSRichard Henderson 1662ad75a51eSRichard Henderson func(dst, tcg_env, src); 1663ebe9383cSRichard Henderson 1664ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16651ca74648SRichard Henderson return nullify_end(ctx); 1666ebe9383cSRichard Henderson } 1667ebe9383cSRichard Henderson 16681ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1669ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1670ebe9383cSRichard Henderson { 1671ebe9383cSRichard Henderson TCGv_i64 tmp; 1672ebe9383cSRichard Henderson 1673ebe9383cSRichard Henderson nullify_over(ctx); 1674ebe9383cSRichard Henderson tmp = load_frd0(ra); 1675ebe9383cSRichard Henderson 1676ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1677ebe9383cSRichard Henderson 1678ebe9383cSRichard Henderson save_frd(rt, tmp); 16791ca74648SRichard Henderson return nullify_end(ctx); 1680ebe9383cSRichard Henderson } 1681ebe9383cSRichard Henderson 16821ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1683ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1684ebe9383cSRichard Henderson { 1685ebe9383cSRichard Henderson TCGv_i32 src; 1686ebe9383cSRichard Henderson TCGv_i64 dst; 1687ebe9383cSRichard Henderson 1688ebe9383cSRichard Henderson nullify_over(ctx); 1689ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1690ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1691ebe9383cSRichard Henderson 1692ad75a51eSRichard Henderson func(dst, tcg_env, src); 1693ebe9383cSRichard Henderson 1694ebe9383cSRichard Henderson save_frd(rt, dst); 16951ca74648SRichard Henderson return nullify_end(ctx); 1696ebe9383cSRichard Henderson } 1697ebe9383cSRichard Henderson 16981ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1699ebe9383cSRichard Henderson unsigned ra, unsigned rb, 170031234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1701ebe9383cSRichard Henderson { 1702ebe9383cSRichard Henderson TCGv_i32 a, b; 1703ebe9383cSRichard Henderson 1704ebe9383cSRichard Henderson nullify_over(ctx); 1705ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1706ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1707ebe9383cSRichard Henderson 1708ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1709ebe9383cSRichard Henderson 1710ebe9383cSRichard Henderson save_frw_i32(rt, a); 17111ca74648SRichard Henderson return nullify_end(ctx); 1712ebe9383cSRichard Henderson } 1713ebe9383cSRichard Henderson 17141ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1715ebe9383cSRichard Henderson unsigned ra, unsigned rb, 171631234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1717ebe9383cSRichard Henderson { 1718ebe9383cSRichard Henderson TCGv_i64 a, b; 1719ebe9383cSRichard Henderson 1720ebe9383cSRichard Henderson nullify_over(ctx); 1721ebe9383cSRichard Henderson a = load_frd0(ra); 1722ebe9383cSRichard Henderson b = load_frd0(rb); 1723ebe9383cSRichard Henderson 1724ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1725ebe9383cSRichard Henderson 1726ebe9383cSRichard Henderson save_frd(rt, a); 17271ca74648SRichard Henderson return nullify_end(ctx); 1728ebe9383cSRichard Henderson } 1729ebe9383cSRichard Henderson 173098cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 173198cd9ca7SRichard Henderson have already had nullification handled. */ 1732c53e401eSRichard Henderson static bool do_dbranch(DisasContext *ctx, uint64_t dest, 173398cd9ca7SRichard Henderson unsigned link, bool is_n) 173498cd9ca7SRichard Henderson { 173598cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 173698cd9ca7SRichard Henderson if (link != 0) { 1737741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 173898cd9ca7SRichard Henderson } 173998cd9ca7SRichard Henderson ctx->iaoq_n = dest; 174098cd9ca7SRichard Henderson if (is_n) { 174198cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 174298cd9ca7SRichard Henderson } 174398cd9ca7SRichard Henderson } else { 174498cd9ca7SRichard Henderson nullify_over(ctx); 174598cd9ca7SRichard Henderson 174698cd9ca7SRichard Henderson if (link != 0) { 1747741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 174898cd9ca7SRichard Henderson } 174998cd9ca7SRichard Henderson 175098cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 175198cd9ca7SRichard Henderson nullify_set(ctx, 0); 175298cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 175398cd9ca7SRichard Henderson } else { 175498cd9ca7SRichard Henderson nullify_set(ctx, is_n); 175598cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 175698cd9ca7SRichard Henderson } 175798cd9ca7SRichard Henderson 175831234768SRichard Henderson nullify_end(ctx); 175998cd9ca7SRichard Henderson 176098cd9ca7SRichard Henderson nullify_set(ctx, 0); 176198cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 176231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 176398cd9ca7SRichard Henderson } 176401afb7beSRichard Henderson return true; 176598cd9ca7SRichard Henderson } 176698cd9ca7SRichard Henderson 176798cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 176898cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1769c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n, 177098cd9ca7SRichard Henderson DisasCond *cond) 177198cd9ca7SRichard Henderson { 1772c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, disp); 177398cd9ca7SRichard Henderson TCGLabel *taken = NULL; 177498cd9ca7SRichard Henderson TCGCond c = cond->c; 177598cd9ca7SRichard Henderson bool n; 177698cd9ca7SRichard Henderson 177798cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 177898cd9ca7SRichard Henderson 177998cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 178098cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 178101afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 178298cd9ca7SRichard Henderson } 178398cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 178401afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 178598cd9ca7SRichard Henderson } 178698cd9ca7SRichard Henderson 178798cd9ca7SRichard Henderson taken = gen_new_label(); 17886fd0c7bcSRichard Henderson tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken); 178998cd9ca7SRichard Henderson cond_free(cond); 179098cd9ca7SRichard Henderson 179198cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 179298cd9ca7SRichard Henderson n = is_n && disp < 0; 179398cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 179498cd9ca7SRichard Henderson nullify_set(ctx, 0); 1795a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 179698cd9ca7SRichard Henderson } else { 179798cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 179898cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 179998cd9ca7SRichard Henderson ctx->null_lab = NULL; 180098cd9ca7SRichard Henderson } 180198cd9ca7SRichard Henderson nullify_set(ctx, n); 1802c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1803c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1804c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 18056fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1806c301f34eSRichard Henderson } 1807a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 180898cd9ca7SRichard Henderson } 180998cd9ca7SRichard Henderson 181098cd9ca7SRichard Henderson gen_set_label(taken); 181198cd9ca7SRichard Henderson 181298cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 181398cd9ca7SRichard Henderson n = is_n && disp >= 0; 181498cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 181598cd9ca7SRichard Henderson nullify_set(ctx, 0); 1816a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 181798cd9ca7SRichard Henderson } else { 181898cd9ca7SRichard Henderson nullify_set(ctx, n); 1819a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 182098cd9ca7SRichard Henderson } 182198cd9ca7SRichard Henderson 182298cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 182398cd9ca7SRichard Henderson if (ctx->null_lab) { 182498cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 182598cd9ca7SRichard Henderson ctx->null_lab = NULL; 182631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 182798cd9ca7SRichard Henderson } else { 182831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 182998cd9ca7SRichard Henderson } 183001afb7beSRichard Henderson return true; 183198cd9ca7SRichard Henderson } 183298cd9ca7SRichard Henderson 183398cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 183498cd9ca7SRichard Henderson nullification of the branch itself. */ 18356fd0c7bcSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_i64 dest, 183698cd9ca7SRichard Henderson unsigned link, bool is_n) 183798cd9ca7SRichard Henderson { 18386fd0c7bcSRichard Henderson TCGv_i64 a0, a1, next, tmp; 183998cd9ca7SRichard Henderson TCGCond c; 184098cd9ca7SRichard Henderson 184198cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 184298cd9ca7SRichard Henderson 184398cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 184498cd9ca7SRichard Henderson if (link != 0) { 1845741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 184698cd9ca7SRichard Henderson } 1847aac0f603SRichard Henderson next = tcg_temp_new_i64(); 18486fd0c7bcSRichard Henderson tcg_gen_mov_i64(next, dest); 184998cd9ca7SRichard Henderson if (is_n) { 1850c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1851a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 18526fd0c7bcSRichard Henderson tcg_gen_addi_i64(next, next, 4); 1853a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1854c301f34eSRichard Henderson nullify_set(ctx, 0); 185531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 185601afb7beSRichard Henderson return true; 1857c301f34eSRichard Henderson } 185898cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 185998cd9ca7SRichard Henderson } 1860c301f34eSRichard Henderson ctx->iaoq_n = -1; 1861c301f34eSRichard Henderson ctx->iaoq_n_var = next; 186298cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 186398cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 186498cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18654137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 186698cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 186798cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 186898cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 186998cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 187098cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 187198cd9ca7SRichard Henderson 187298cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 187398cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 187498cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1875a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1876aac0f603SRichard Henderson next = tcg_temp_new_i64(); 18776fd0c7bcSRichard Henderson tcg_gen_addi_i64(next, dest, 4); 1878a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 187998cd9ca7SRichard Henderson 188098cd9ca7SRichard Henderson nullify_over(ctx); 188198cd9ca7SRichard Henderson if (link != 0) { 18829a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 188398cd9ca7SRichard Henderson } 18847f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 188501afb7beSRichard Henderson return nullify_end(ctx); 188698cd9ca7SRichard Henderson } else { 188798cd9ca7SRichard Henderson c = ctx->null_cond.c; 188898cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 188998cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 189098cd9ca7SRichard Henderson 1891aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 1892aac0f603SRichard Henderson next = tcg_temp_new_i64(); 189398cd9ca7SRichard Henderson 1894741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 18956fd0c7bcSRichard Henderson tcg_gen_movcond_i64(c, next, a0, a1, tmp, dest); 189698cd9ca7SRichard Henderson ctx->iaoq_n = -1; 189798cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 189898cd9ca7SRichard Henderson 189998cd9ca7SRichard Henderson if (link != 0) { 19006fd0c7bcSRichard Henderson tcg_gen_movcond_i64(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 190198cd9ca7SRichard Henderson } 190298cd9ca7SRichard Henderson 190398cd9ca7SRichard Henderson if (is_n) { 190498cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 190598cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 190698cd9ca7SRichard Henderson to the branch. */ 19076fd0c7bcSRichard Henderson tcg_gen_setcond_i64(tcg_invert_cond(c), cpu_psw_n, a0, a1); 190898cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 190998cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 191098cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 191198cd9ca7SRichard Henderson } else { 191298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 191398cd9ca7SRichard Henderson } 191498cd9ca7SRichard Henderson } 191501afb7beSRichard Henderson return true; 191698cd9ca7SRichard Henderson } 191798cd9ca7SRichard Henderson 1918660eefe1SRichard Henderson /* Implement 1919660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1920660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1921660eefe1SRichard Henderson * else 1922660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1923660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1924660eefe1SRichard Henderson */ 19256fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset) 1926660eefe1SRichard Henderson { 19276fd0c7bcSRichard Henderson TCGv_i64 dest; 1928660eefe1SRichard Henderson switch (ctx->privilege) { 1929660eefe1SRichard Henderson case 0: 1930660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1931660eefe1SRichard Henderson return offset; 1932660eefe1SRichard Henderson case 3: 1933993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1934aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19356fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, offset, 3); 1936660eefe1SRichard Henderson break; 1937660eefe1SRichard Henderson default: 1938aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19396fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, offset, -4); 19406fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, ctx->privilege); 19416fd0c7bcSRichard Henderson tcg_gen_movcond_i64(TCG_COND_GTU, dest, dest, offset, dest, offset); 1942660eefe1SRichard Henderson break; 1943660eefe1SRichard Henderson } 1944660eefe1SRichard Henderson return dest; 1945660eefe1SRichard Henderson } 1946660eefe1SRichard Henderson 1947ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19487ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19497ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19507ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19517ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19527ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19537ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19547ad439dfSRichard Henderson aforementioned BE. */ 195531234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19567ad439dfSRichard Henderson { 19576fd0c7bcSRichard Henderson TCGv_i64 tmp; 1958a0180973SRichard Henderson 19597ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19607ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19618b81968cSMichael Tokarev next insn within the privileged page. */ 19627ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19637ad439dfSRichard Henderson case TCG_COND_NEVER: 19647ad439dfSRichard Henderson break; 19657ad439dfSRichard Henderson case TCG_COND_ALWAYS: 19666fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 19677ad439dfSRichard Henderson goto do_sigill; 19687ad439dfSRichard Henderson default: 19697ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19707ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19717ad439dfSRichard Henderson g_assert_not_reached(); 19727ad439dfSRichard Henderson } 19737ad439dfSRichard Henderson 19747ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19757ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19767ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19777ad439dfSRichard Henderson under such conditions. */ 19787ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19797ad439dfSRichard Henderson goto do_sigill; 19807ad439dfSRichard Henderson } 19817ad439dfSRichard Henderson 1982ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19837ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19842986721dSRichard Henderson gen_excp_1(EXCP_IMP); 198531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198631234768SRichard Henderson break; 19877ad439dfSRichard Henderson 19887ad439dfSRichard Henderson case 0xb0: /* LWS */ 19897ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 199031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 199131234768SRichard Henderson break; 19927ad439dfSRichard Henderson 19937ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 19946fd0c7bcSRichard Henderson tcg_gen_st_i64(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 1995aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 19966fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_gr[31], 3); 1997a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 19986fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, 4); 1999a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 200031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 200131234768SRichard Henderson break; 20027ad439dfSRichard Henderson 20037ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20047ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 200531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200631234768SRichard Henderson break; 20077ad439dfSRichard Henderson 20087ad439dfSRichard Henderson default: 20097ad439dfSRichard Henderson do_sigill: 20102986721dSRichard Henderson gen_excp_1(EXCP_ILL); 201131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201231234768SRichard Henderson break; 20137ad439dfSRichard Henderson } 20147ad439dfSRichard Henderson } 2015ba1d0b44SRichard Henderson #endif 20167ad439dfSRichard Henderson 2017deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2018b2167459SRichard Henderson { 2019b2167459SRichard Henderson cond_free(&ctx->null_cond); 202031234768SRichard Henderson return true; 2021b2167459SRichard Henderson } 2022b2167459SRichard Henderson 202340f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 202498a9cb79SRichard Henderson { 202531234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 202698a9cb79SRichard Henderson } 202798a9cb79SRichard Henderson 2028e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 202998a9cb79SRichard Henderson { 203098a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 203198a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 203298a9cb79SRichard Henderson 203398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 203431234768SRichard Henderson return true; 203598a9cb79SRichard Henderson } 203698a9cb79SRichard Henderson 2037c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 203898a9cb79SRichard Henderson { 2039c603e14aSRichard Henderson unsigned rt = a->t; 20406fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, rt); 2041b5e0b3a5SSven Schnelle tcg_gen_movi_i64(tmp, ctx->iaoq_f & ~3ULL); 204298a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 204398a9cb79SRichard Henderson 204498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 204531234768SRichard Henderson return true; 204698a9cb79SRichard Henderson } 204798a9cb79SRichard Henderson 2048c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 204998a9cb79SRichard Henderson { 2050c603e14aSRichard Henderson unsigned rt = a->t; 2051c603e14aSRichard Henderson unsigned rs = a->sp; 205233423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 205398a9cb79SRichard Henderson 205433423472SRichard Henderson load_spr(ctx, t0, rs); 205533423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 205633423472SRichard Henderson 2057967662cdSRichard Henderson save_gpr(ctx, rt, t0); 205898a9cb79SRichard Henderson 205998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 206031234768SRichard Henderson return true; 206198a9cb79SRichard Henderson } 206298a9cb79SRichard Henderson 2063c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 206498a9cb79SRichard Henderson { 2065c603e14aSRichard Henderson unsigned rt = a->t; 2066c603e14aSRichard Henderson unsigned ctl = a->r; 20676fd0c7bcSRichard Henderson TCGv_i64 tmp; 206898a9cb79SRichard Henderson 206998a9cb79SRichard Henderson switch (ctl) { 207035136a77SRichard Henderson case CR_SAR: 2071c603e14aSRichard Henderson if (a->e == 0) { 207298a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 207398a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 20746fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 207598a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207635136a77SRichard Henderson goto done; 207798a9cb79SRichard Henderson } 207898a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 207935136a77SRichard Henderson goto done; 208035136a77SRichard Henderson case CR_IT: /* Interval Timer */ 208135136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 208235136a77SRichard Henderson nullify_over(ctx); 208398a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2084dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 208531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 208649c29d6cSRichard Henderson } 2087*0c58c1bcSRichard Henderson gen_helper_read_interval_timer(tmp); 208898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 208931234768SRichard Henderson return nullify_end(ctx); 209098a9cb79SRichard Henderson case 26: 209198a9cb79SRichard Henderson case 27: 209298a9cb79SRichard Henderson break; 209398a9cb79SRichard Henderson default: 209498a9cb79SRichard Henderson /* All other control registers are privileged. */ 209535136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 209635136a77SRichard Henderson break; 209798a9cb79SRichard Henderson } 209898a9cb79SRichard Henderson 2099aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21006fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 210135136a77SRichard Henderson save_gpr(ctx, rt, tmp); 210235136a77SRichard Henderson 210335136a77SRichard Henderson done: 210498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210531234768SRichard Henderson return true; 210698a9cb79SRichard Henderson } 210798a9cb79SRichard Henderson 2108c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 210933423472SRichard Henderson { 2110c603e14aSRichard Henderson unsigned rr = a->r; 2111c603e14aSRichard Henderson unsigned rs = a->sp; 2112967662cdSRichard Henderson TCGv_i64 tmp; 211333423472SRichard Henderson 211433423472SRichard Henderson if (rs >= 5) { 211533423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 211633423472SRichard Henderson } 211733423472SRichard Henderson nullify_over(ctx); 211833423472SRichard Henderson 2119967662cdSRichard Henderson tmp = tcg_temp_new_i64(); 2120967662cdSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32); 212133423472SRichard Henderson 212233423472SRichard Henderson if (rs >= 4) { 2123967662cdSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2124494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 212533423472SRichard Henderson } else { 2126967662cdSRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], tmp); 212733423472SRichard Henderson } 212833423472SRichard Henderson 212931234768SRichard Henderson return nullify_end(ctx); 213033423472SRichard Henderson } 213133423472SRichard Henderson 2132c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 213398a9cb79SRichard Henderson { 2134c603e14aSRichard Henderson unsigned ctl = a->t; 21356fd0c7bcSRichard Henderson TCGv_i64 reg; 21366fd0c7bcSRichard Henderson TCGv_i64 tmp; 213798a9cb79SRichard Henderson 213835136a77SRichard Henderson if (ctl == CR_SAR) { 21394845f015SSven Schnelle reg = load_gpr(ctx, a->r); 2140aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21416fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31); 214298a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 214398a9cb79SRichard Henderson 214498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 214531234768SRichard Henderson return true; 214698a9cb79SRichard Henderson } 214798a9cb79SRichard Henderson 214835136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 214935136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215035136a77SRichard Henderson 2151c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 215235136a77SRichard Henderson nullify_over(ctx); 21534c34bab0SHelge Deller 21544c34bab0SHelge Deller if (ctx->is_pa20) { 21554845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21564c34bab0SHelge Deller } else { 21574c34bab0SHelge Deller reg = tcg_temp_new_i64(); 21584c34bab0SHelge Deller tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r)); 21594c34bab0SHelge Deller } 21604845f015SSven Schnelle 216135136a77SRichard Henderson switch (ctl) { 216235136a77SRichard Henderson case CR_IT: 2163104281c1SRichard Henderson if (translator_io_start(&ctx->base)) { 2164104281c1SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2165104281c1SRichard Henderson } 2166ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 216735136a77SRichard Henderson break; 21684f5f2548SRichard Henderson case CR_EIRR: 2169ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21704f5f2548SRichard Henderson break; 21714f5f2548SRichard Henderson case CR_EIEM: 2172ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 217331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21744f5f2548SRichard Henderson break; 21754f5f2548SRichard Henderson 217635136a77SRichard Henderson case CR_IIASQ: 217735136a77SRichard Henderson case CR_IIAOQ: 217835136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 217935136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2180aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21816fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, 218235136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 21836fd0c7bcSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 21846fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, 218535136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 218635136a77SRichard Henderson break; 218735136a77SRichard Henderson 2188d5de20bdSSven Schnelle case CR_PID1: 2189d5de20bdSSven Schnelle case CR_PID2: 2190d5de20bdSSven Schnelle case CR_PID3: 2191d5de20bdSSven Schnelle case CR_PID4: 21926fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2193d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2194ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2195d5de20bdSSven Schnelle #endif 2196d5de20bdSSven Schnelle break; 2197d5de20bdSSven Schnelle 219835136a77SRichard Henderson default: 21996fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 220035136a77SRichard Henderson break; 220135136a77SRichard Henderson } 220231234768SRichard Henderson return nullify_end(ctx); 22034f5f2548SRichard Henderson #endif 220435136a77SRichard Henderson } 220535136a77SRichard Henderson 2206c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 220798a9cb79SRichard Henderson { 2208aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 220998a9cb79SRichard Henderson 22106fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, load_gpr(ctx, a->r)); 22116fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31); 221298a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 221398a9cb79SRichard Henderson 221498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 221531234768SRichard Henderson return true; 221698a9cb79SRichard Henderson } 221798a9cb79SRichard Henderson 2218e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 221998a9cb79SRichard Henderson { 22206fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->t); 222198a9cb79SRichard Henderson 22222330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22232330504cSHelge Deller /* We don't implement space registers in user mode. */ 22246fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 22252330504cSHelge Deller #else 2226967662cdSRichard Henderson tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 2227967662cdSRichard Henderson tcg_gen_shri_i64(dest, dest, 32); 22282330504cSHelge Deller #endif 2229e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 223098a9cb79SRichard Henderson 223198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 223231234768SRichard Henderson return true; 223398a9cb79SRichard Henderson } 223498a9cb79SRichard Henderson 2235e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2236e36f27efSRichard Henderson { 22377b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY 2238e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22397b2d70a1SHelge Deller #else 22406fd0c7bcSRichard Henderson TCGv_i64 tmp; 2241e1b5a5edSRichard Henderson 22427b2d70a1SHelge Deller /* HP-UX 11i and HP ODE use rsm for read-access to PSW */ 22437b2d70a1SHelge Deller if (a->i) { 22447b2d70a1SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22457b2d70a1SHelge Deller } 22467b2d70a1SHelge Deller 2247e1b5a5edSRichard Henderson nullify_over(ctx); 2248e1b5a5edSRichard Henderson 2249aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22506fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22516fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ~a->i); 2252ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2253e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2254e1b5a5edSRichard Henderson 2255e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 225631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 225731234768SRichard Henderson return nullify_end(ctx); 2258e36f27efSRichard Henderson #endif 2259e1b5a5edSRichard Henderson } 2260e1b5a5edSRichard Henderson 2261e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2262e1b5a5edSRichard Henderson { 2263e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2264e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 22656fd0c7bcSRichard Henderson TCGv_i64 tmp; 2266e1b5a5edSRichard Henderson 2267e1b5a5edSRichard Henderson nullify_over(ctx); 2268e1b5a5edSRichard Henderson 2269aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22706fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22716fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, a->i); 2272ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2273e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2274e1b5a5edSRichard Henderson 2275e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 227631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 227731234768SRichard Henderson return nullify_end(ctx); 2278e36f27efSRichard Henderson #endif 2279e1b5a5edSRichard Henderson } 2280e1b5a5edSRichard Henderson 2281c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2282e1b5a5edSRichard Henderson { 2283e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2284c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 22856fd0c7bcSRichard Henderson TCGv_i64 tmp, reg; 2286e1b5a5edSRichard Henderson nullify_over(ctx); 2287e1b5a5edSRichard Henderson 2288c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2289aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2290ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2291e1b5a5edSRichard Henderson 2292e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 229331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229431234768SRichard Henderson return nullify_end(ctx); 2295c603e14aSRichard Henderson #endif 2296e1b5a5edSRichard Henderson } 2297f49b3537SRichard Henderson 2298e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2299f49b3537SRichard Henderson { 2300f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2301e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2302f49b3537SRichard Henderson nullify_over(ctx); 2303f49b3537SRichard Henderson 2304e36f27efSRichard Henderson if (rfi_r) { 2305ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2306f49b3537SRichard Henderson } else { 2307ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2308f49b3537SRichard Henderson } 230931234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 231007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 231131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2312f49b3537SRichard Henderson 231331234768SRichard Henderson return nullify_end(ctx); 2314e36f27efSRichard Henderson #endif 2315f49b3537SRichard Henderson } 23166210db05SHelge Deller 2317e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2318e36f27efSRichard Henderson { 2319e36f27efSRichard Henderson return do_rfi(ctx, false); 2320e36f27efSRichard Henderson } 2321e36f27efSRichard Henderson 2322e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2323e36f27efSRichard Henderson { 2324e36f27efSRichard Henderson return do_rfi(ctx, true); 2325e36f27efSRichard Henderson } 2326e36f27efSRichard Henderson 232796927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23286210db05SHelge Deller { 23296210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 233096927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23316210db05SHelge Deller nullify_over(ctx); 2332ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 233331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 233431234768SRichard Henderson return nullify_end(ctx); 233596927adbSRichard Henderson #endif 23366210db05SHelge Deller } 233796927adbSRichard Henderson 233896927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 233996927adbSRichard Henderson { 234096927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 234196927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 234296927adbSRichard Henderson nullify_over(ctx); 2343ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 234496927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 234596927adbSRichard Henderson return nullify_end(ctx); 234696927adbSRichard Henderson #endif 234796927adbSRichard Henderson } 2348e1b5a5edSRichard Henderson 23494a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23504a4554c6SHelge Deller { 23514a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23524a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23534a4554c6SHelge Deller nullify_over(ctx); 2354ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 23554a4554c6SHelge Deller return nullify_end(ctx); 23564a4554c6SHelge Deller #endif 23574a4554c6SHelge Deller } 23584a4554c6SHelge Deller 2359deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 236098a9cb79SRichard Henderson { 2361deee69a1SRichard Henderson if (a->m) { 23626fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->b); 23636fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->b); 23646fd0c7bcSRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->x); 236598a9cb79SRichard Henderson 236698a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 23676fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, src1, src2); 2368deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2369deee69a1SRichard Henderson } 237098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 237131234768SRichard Henderson return true; 237298a9cb79SRichard Henderson } 237398a9cb79SRichard Henderson 2374ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a) 2375ad1fdacdSSven Schnelle { 2376ad1fdacdSSven Schnelle /* End TB for flush instruction cache, so we pick up new insns. */ 2377ad1fdacdSSven Schnelle ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2378ad1fdacdSSven Schnelle return trans_nop_addrx(ctx, a); 2379ad1fdacdSSven Schnelle } 2380ad1fdacdSSven Schnelle 2381deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 238298a9cb79SRichard Henderson { 23836fd0c7bcSRichard Henderson TCGv_i64 dest, ofs; 2384eed14219SRichard Henderson TCGv_i32 level, want; 23856fd0c7bcSRichard Henderson TCGv_i64 addr; 238698a9cb79SRichard Henderson 238798a9cb79SRichard Henderson nullify_over(ctx); 238898a9cb79SRichard Henderson 2389deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2390deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2391eed14219SRichard Henderson 2392deee69a1SRichard Henderson if (a->imm) { 2393e5d487c9SRichard Henderson level = tcg_constant_i32(a->ri & 3); 239498a9cb79SRichard Henderson } else { 2395eed14219SRichard Henderson level = tcg_temp_new_i32(); 23966fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri)); 2397eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 239898a9cb79SRichard Henderson } 239929dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2400eed14219SRichard Henderson 2401ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2402eed14219SRichard Henderson 2403deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 240431234768SRichard Henderson return nullify_end(ctx); 240598a9cb79SRichard Henderson } 240698a9cb79SRichard Henderson 2407deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24088d6ae7fbSRichard Henderson { 24098577f354SRichard Henderson if (ctx->is_pa20) { 24108577f354SRichard Henderson return false; 24118577f354SRichard Henderson } 2412deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2413deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24146fd0c7bcSRichard Henderson TCGv_i64 addr; 24156fd0c7bcSRichard Henderson TCGv_i64 ofs, reg; 24168d6ae7fbSRichard Henderson 24178d6ae7fbSRichard Henderson nullify_over(ctx); 24188d6ae7fbSRichard Henderson 2419deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2420deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2421deee69a1SRichard Henderson if (a->addr) { 24228577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 24238d6ae7fbSRichard Henderson } else { 24248577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 24258d6ae7fbSRichard Henderson } 24268d6ae7fbSRichard Henderson 242732dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 242832dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 242931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 243031234768SRichard Henderson } 243131234768SRichard Henderson return nullify_end(ctx); 2432deee69a1SRichard Henderson #endif 24338d6ae7fbSRichard Henderson } 243463300a00SRichard Henderson 2435eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local) 243663300a00SRichard Henderson { 2437deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2438deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24396fd0c7bcSRichard Henderson TCGv_i64 addr; 24406fd0c7bcSRichard Henderson TCGv_i64 ofs; 244163300a00SRichard Henderson 244263300a00SRichard Henderson nullify_over(ctx); 244363300a00SRichard Henderson 2444deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2445eb25d10fSHelge Deller 2446eb25d10fSHelge Deller /* 2447eb25d10fSHelge Deller * Page align now, rather than later, so that we can add in the 2448eb25d10fSHelge Deller * page_size field from pa2.0 from the low 4 bits of GR[b]. 2449eb25d10fSHelge Deller */ 2450eb25d10fSHelge Deller tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK); 2451eb25d10fSHelge Deller if (ctx->is_pa20) { 2452eb25d10fSHelge Deller tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4); 245363300a00SRichard Henderson } 2454eb25d10fSHelge Deller 2455eb25d10fSHelge Deller if (local) { 2456eb25d10fSHelge Deller gen_helper_ptlb_l(tcg_env, addr); 245763300a00SRichard Henderson } else { 2458ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 245963300a00SRichard Henderson } 246063300a00SRichard Henderson 2461eb25d10fSHelge Deller if (a->m) { 2462eb25d10fSHelge Deller save_gpr(ctx, a->b, ofs); 2463eb25d10fSHelge Deller } 2464eb25d10fSHelge Deller 2465eb25d10fSHelge Deller /* Exit TB for TLB change if mmu is enabled. */ 2466eb25d10fSHelge Deller if (ctx->tb_flags & PSW_C) { 2467eb25d10fSHelge Deller ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2468eb25d10fSHelge Deller } 2469eb25d10fSHelge Deller return nullify_end(ctx); 2470eb25d10fSHelge Deller #endif 2471eb25d10fSHelge Deller } 2472eb25d10fSHelge Deller 2473eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a) 2474eb25d10fSHelge Deller { 2475eb25d10fSHelge Deller return do_pxtlb(ctx, a, false); 2476eb25d10fSHelge Deller } 2477eb25d10fSHelge Deller 2478eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a) 2479eb25d10fSHelge Deller { 2480eb25d10fSHelge Deller return ctx->is_pa20 && do_pxtlb(ctx, a, true); 2481eb25d10fSHelge Deller } 2482eb25d10fSHelge Deller 2483eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a) 2484eb25d10fSHelge Deller { 2485eb25d10fSHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2486eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY 2487eb25d10fSHelge Deller nullify_over(ctx); 2488eb25d10fSHelge Deller 2489eb25d10fSHelge Deller trans_nop_addrx(ctx, a); 2490eb25d10fSHelge Deller gen_helper_ptlbe(tcg_env); 2491eb25d10fSHelge Deller 249263300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 249332dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 249431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 249531234768SRichard Henderson } 249631234768SRichard Henderson return nullify_end(ctx); 2497deee69a1SRichard Henderson #endif 249863300a00SRichard Henderson } 24992dfcca9fSRichard Henderson 25006797c315SNick Hudson /* 25016797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25026797c315SNick Hudson * See 25036797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25046797c315SNick Hudson * page 13-9 (195/206) 25056797c315SNick Hudson */ 25066797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25076797c315SNick Hudson { 25088577f354SRichard Henderson if (ctx->is_pa20) { 25098577f354SRichard Henderson return false; 25108577f354SRichard Henderson } 25116797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25126797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25136fd0c7bcSRichard Henderson TCGv_i64 addr, atl, stl; 25146fd0c7bcSRichard Henderson TCGv_i64 reg; 25156797c315SNick Hudson 25166797c315SNick Hudson nullify_over(ctx); 25176797c315SNick Hudson 25186797c315SNick Hudson /* 25196797c315SNick Hudson * FIXME: 25206797c315SNick Hudson * if (not (pcxl or pcxl2)) 25216797c315SNick Hudson * return gen_illegal(ctx); 25226797c315SNick Hudson */ 25236797c315SNick Hudson 25246fd0c7bcSRichard Henderson atl = tcg_temp_new_i64(); 25256fd0c7bcSRichard Henderson stl = tcg_temp_new_i64(); 25266fd0c7bcSRichard Henderson addr = tcg_temp_new_i64(); 25276797c315SNick Hudson 2528ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25296797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25306797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2531ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 25326797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25336797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25346797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 2535d265360fSRichard Henderson tcg_gen_or_i64(addr, atl, stl); 25366797c315SNick Hudson 25376797c315SNick Hudson reg = load_gpr(ctx, a->r); 25386797c315SNick Hudson if (a->addr) { 25398577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 25406797c315SNick Hudson } else { 25418577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 25426797c315SNick Hudson } 25436797c315SNick Hudson 25446797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25456797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25466797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25476797c315SNick Hudson } 25486797c315SNick Hudson return nullify_end(ctx); 25496797c315SNick Hudson #endif 25506797c315SNick Hudson } 25516797c315SNick Hudson 25528577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a) 25538577f354SRichard Henderson { 25548577f354SRichard Henderson if (!ctx->is_pa20) { 25558577f354SRichard Henderson return false; 25568577f354SRichard Henderson } 25578577f354SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25588577f354SRichard Henderson #ifndef CONFIG_USER_ONLY 25598577f354SRichard Henderson nullify_over(ctx); 25608577f354SRichard Henderson { 25618577f354SRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 25628577f354SRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->r2); 25638577f354SRichard Henderson 25648577f354SRichard Henderson if (a->data) { 25658577f354SRichard Henderson gen_helper_idtlbt_pa20(tcg_env, src1, src2); 25668577f354SRichard Henderson } else { 25678577f354SRichard Henderson gen_helper_iitlbt_pa20(tcg_env, src1, src2); 25688577f354SRichard Henderson } 25698577f354SRichard Henderson } 25708577f354SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 25718577f354SRichard Henderson if (ctx->tb_flags & PSW_C) { 25728577f354SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25738577f354SRichard Henderson } 25748577f354SRichard Henderson return nullify_end(ctx); 25758577f354SRichard Henderson #endif 25768577f354SRichard Henderson } 25778577f354SRichard Henderson 2578deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25792dfcca9fSRichard Henderson { 2580deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2581deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25826fd0c7bcSRichard Henderson TCGv_i64 vaddr; 25836fd0c7bcSRichard Henderson TCGv_i64 ofs, paddr; 25842dfcca9fSRichard Henderson 25852dfcca9fSRichard Henderson nullify_over(ctx); 25862dfcca9fSRichard Henderson 2587deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25882dfcca9fSRichard Henderson 2589aac0f603SRichard Henderson paddr = tcg_temp_new_i64(); 2590ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 25912dfcca9fSRichard Henderson 25922dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2593deee69a1SRichard Henderson if (a->m) { 2594deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25952dfcca9fSRichard Henderson } 2596deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25972dfcca9fSRichard Henderson 259831234768SRichard Henderson return nullify_end(ctx); 2599deee69a1SRichard Henderson #endif 26002dfcca9fSRichard Henderson } 260143a97b81SRichard Henderson 2602deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 260343a97b81SRichard Henderson { 260443a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 260543a97b81SRichard Henderson 260643a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 260743a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 260843a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 260943a97b81SRichard Henderson since the entire address space is coherent. */ 2610a4db4a78SRichard Henderson save_gpr(ctx, a->t, ctx->zero); 261143a97b81SRichard Henderson 261231234768SRichard Henderson cond_free(&ctx->null_cond); 261331234768SRichard Henderson return true; 261443a97b81SRichard Henderson } 261598a9cb79SRichard Henderson 2616faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2617b2167459SRichard Henderson { 26180c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2619b2167459SRichard Henderson } 2620b2167459SRichard Henderson 2621faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2622b2167459SRichard Henderson { 26230c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2624b2167459SRichard Henderson } 2625b2167459SRichard Henderson 2626faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2627b2167459SRichard Henderson { 26280c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2629b2167459SRichard Henderson } 2630b2167459SRichard Henderson 2631faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2632b2167459SRichard Henderson { 26330c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26340c982a28SRichard Henderson } 2635b2167459SRichard Henderson 2636faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 26370c982a28SRichard Henderson { 26380c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26390c982a28SRichard Henderson } 26400c982a28SRichard Henderson 264163c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a) 26420c982a28SRichard Henderson { 26430c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26440c982a28SRichard Henderson } 26450c982a28SRichard Henderson 264663c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26470c982a28SRichard Henderson { 26480c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26490c982a28SRichard Henderson } 26500c982a28SRichard Henderson 265163c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26520c982a28SRichard Henderson { 26530c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26540c982a28SRichard Henderson } 26550c982a28SRichard Henderson 265663c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26570c982a28SRichard Henderson { 26580c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26590c982a28SRichard Henderson } 26600c982a28SRichard Henderson 266163c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a) 26620c982a28SRichard Henderson { 26630c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26640c982a28SRichard Henderson } 26650c982a28SRichard Henderson 266663c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26670c982a28SRichard Henderson { 26680c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26690c982a28SRichard Henderson } 26700c982a28SRichard Henderson 2671fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 26720c982a28SRichard Henderson { 26736fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_i64); 26740c982a28SRichard Henderson } 26750c982a28SRichard Henderson 2676fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 26770c982a28SRichard Henderson { 26786fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_i64); 26790c982a28SRichard Henderson } 26800c982a28SRichard Henderson 2681fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 26820c982a28SRichard Henderson { 26830c982a28SRichard Henderson if (a->cf == 0) { 26840c982a28SRichard Henderson unsigned r2 = a->r2; 26850c982a28SRichard Henderson unsigned r1 = a->r1; 26860c982a28SRichard Henderson unsigned rt = a->t; 26870c982a28SRichard Henderson 26887aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26897aee8189SRichard Henderson cond_free(&ctx->null_cond); 26907aee8189SRichard Henderson return true; 26917aee8189SRichard Henderson } 26927aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2693b2167459SRichard Henderson if (r1 == 0) { 26946fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 26956fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 2696b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2697b2167459SRichard Henderson } else { 2698b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2699b2167459SRichard Henderson } 2700b2167459SRichard Henderson cond_free(&ctx->null_cond); 270131234768SRichard Henderson return true; 2702b2167459SRichard Henderson } 27037aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27047aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27057aee8189SRichard Henderson * 27067aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27077aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27087aee8189SRichard Henderson * currently implemented as idle. 27097aee8189SRichard Henderson */ 27107aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27117aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27127aee8189SRichard Henderson until the next timer interrupt. */ 27137aee8189SRichard Henderson nullify_over(ctx); 27147aee8189SRichard Henderson 27157aee8189SRichard Henderson /* Advance the instruction queue. */ 2716741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2717741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 27187aee8189SRichard Henderson nullify_set(ctx, 0); 27197aee8189SRichard Henderson 27207aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2721ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 272229dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27237aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27247aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27257aee8189SRichard Henderson 27267aee8189SRichard Henderson return nullify_end(ctx); 27277aee8189SRichard Henderson } 27287aee8189SRichard Henderson #endif 27297aee8189SRichard Henderson } 27306fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_i64); 27317aee8189SRichard Henderson } 2732b2167459SRichard Henderson 2733fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2734b2167459SRichard Henderson { 27356fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_i64); 27360c982a28SRichard Henderson } 27370c982a28SRichard Henderson 2738345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 27390c982a28SRichard Henderson { 27406fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 2741b2167459SRichard Henderson 27420c982a28SRichard Henderson if (a->cf) { 2743b2167459SRichard Henderson nullify_over(ctx); 2744b2167459SRichard Henderson } 27450c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27460c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2747345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 274831234768SRichard Henderson return nullify_end(ctx); 2749b2167459SRichard Henderson } 2750b2167459SRichard Henderson 2751af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2752b2167459SRichard Henderson { 27536fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 2754b2167459SRichard Henderson 27550c982a28SRichard Henderson if (a->cf) { 2756b2167459SRichard Henderson nullify_over(ctx); 2757b2167459SRichard Henderson } 27580c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27590c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27606fd0c7bcSRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, false, tcg_gen_xor_i64); 276131234768SRichard Henderson return nullify_end(ctx); 2762b2167459SRichard Henderson } 2763b2167459SRichard Henderson 2764af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2765b2167459SRichard Henderson { 27666fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2, tmp; 2767b2167459SRichard Henderson 27680c982a28SRichard Henderson if (a->cf) { 2769b2167459SRichard Henderson nullify_over(ctx); 2770b2167459SRichard Henderson } 27710c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27720c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2773aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 27746fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 27756fd0c7bcSRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, tcg_gen_add_i64); 277631234768SRichard Henderson return nullify_end(ctx); 2777b2167459SRichard Henderson } 2778b2167459SRichard Henderson 2779af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2780b2167459SRichard Henderson { 27810c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27820c982a28SRichard Henderson } 27830c982a28SRichard Henderson 2784af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 27850c982a28SRichard Henderson { 27860c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27870c982a28SRichard Henderson } 27880c982a28SRichard Henderson 2789af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 27900c982a28SRichard Henderson { 27916fd0c7bcSRichard Henderson TCGv_i64 tmp; 2792b2167459SRichard Henderson 2793b2167459SRichard Henderson nullify_over(ctx); 2794b2167459SRichard Henderson 2795aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 27966fd0c7bcSRichard Henderson tcg_gen_shri_i64(tmp, cpu_psw_cb, 3); 2797b2167459SRichard Henderson if (!is_i) { 27986fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tmp); 2799b2167459SRichard Henderson } 28006fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull); 28016fd0c7bcSRichard Henderson tcg_gen_muli_i64(tmp, tmp, 6); 2802af240753SRichard Henderson do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, a->d, false, 28036fd0c7bcSRichard Henderson is_i ? tcg_gen_add_i64 : tcg_gen_sub_i64); 280431234768SRichard Henderson return nullify_end(ctx); 2805b2167459SRichard Henderson } 2806b2167459SRichard Henderson 2807af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2808b2167459SRichard Henderson { 28090c982a28SRichard Henderson return do_dcor(ctx, a, false); 28100c982a28SRichard Henderson } 28110c982a28SRichard Henderson 2812af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 28130c982a28SRichard Henderson { 28140c982a28SRichard Henderson return do_dcor(ctx, a, true); 28150c982a28SRichard Henderson } 28160c982a28SRichard Henderson 28170c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 28180c982a28SRichard Henderson { 2819a4db4a78SRichard Henderson TCGv_i64 dest, add1, add2, addc, in1, in2; 28206fd0c7bcSRichard Henderson TCGv_i64 cout; 2821b2167459SRichard Henderson 2822b2167459SRichard Henderson nullify_over(ctx); 2823b2167459SRichard Henderson 28240c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 28250c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2826b2167459SRichard Henderson 2827aac0f603SRichard Henderson add1 = tcg_temp_new_i64(); 2828aac0f603SRichard Henderson add2 = tcg_temp_new_i64(); 2829aac0f603SRichard Henderson addc = tcg_temp_new_i64(); 2830aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 2831b2167459SRichard Henderson 2832b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 28336fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, in1, in1); 28346fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false)); 2835b2167459SRichard Henderson 283672ca8753SRichard Henderson /* 283772ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 283872ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 283972ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 284072ca8753SRichard Henderson * proper inputs to the addition without movcond. 284172ca8753SRichard Henderson */ 28426fd0c7bcSRichard Henderson tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1); 28436fd0c7bcSRichard Henderson tcg_gen_xor_i64(add2, in2, addc); 28446fd0c7bcSRichard Henderson tcg_gen_andi_i64(addc, addc, 1); 284572ca8753SRichard Henderson 2846a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero); 2847a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, 2848a4db4a78SRichard Henderson addc, ctx->zero); 2849b2167459SRichard Henderson 2850b2167459SRichard Henderson /* Write back the result register. */ 28510c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2852b2167459SRichard Henderson 2853b2167459SRichard Henderson /* Write back PSW[CB]. */ 28546fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, add1, add2); 28556fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest); 2856b2167459SRichard Henderson 2857b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 285872ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 28596fd0c7bcSRichard Henderson tcg_gen_neg_i64(cpu_psw_v, cout); 28606fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2); 2861b2167459SRichard Henderson 2862b2167459SRichard Henderson /* Install the new nullification. */ 28630c982a28SRichard Henderson if (a->cf) { 28646fd0c7bcSRichard Henderson TCGv_i64 sv = NULL; 2865b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2866b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2867b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2868b2167459SRichard Henderson } 2869a751eb31SRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv); 2870b2167459SRichard Henderson } 2871b2167459SRichard Henderson 287231234768SRichard Henderson return nullify_end(ctx); 2873b2167459SRichard Henderson } 2874b2167459SRichard Henderson 28750588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2876b2167459SRichard Henderson { 28770588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28780588e061SRichard Henderson } 28790588e061SRichard Henderson 28800588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28810588e061SRichard Henderson { 28820588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28830588e061SRichard Henderson } 28840588e061SRichard Henderson 28850588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28860588e061SRichard Henderson { 28870588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28880588e061SRichard Henderson } 28890588e061SRichard Henderson 28900588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28910588e061SRichard Henderson { 28920588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28930588e061SRichard Henderson } 28940588e061SRichard Henderson 28950588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28960588e061SRichard Henderson { 28970588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28980588e061SRichard Henderson } 28990588e061SRichard Henderson 29000588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 29010588e061SRichard Henderson { 29020588e061SRichard Henderson return do_sub_imm(ctx, a, true); 29030588e061SRichard Henderson } 29040588e061SRichard Henderson 2905345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 29060588e061SRichard Henderson { 29076fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 2908b2167459SRichard Henderson 29090588e061SRichard Henderson if (a->cf) { 2910b2167459SRichard Henderson nullify_over(ctx); 2911b2167459SRichard Henderson } 2912b2167459SRichard Henderson 29136fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 29140588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 2915345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 2916b2167459SRichard Henderson 291731234768SRichard Henderson return nullify_end(ctx); 2918b2167459SRichard Henderson } 2919b2167459SRichard Henderson 29200843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a, 29210843563fSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 29220843563fSRichard Henderson { 29230843563fSRichard Henderson TCGv_i64 r1, r2, dest; 29240843563fSRichard Henderson 29250843563fSRichard Henderson if (!ctx->is_pa20) { 29260843563fSRichard Henderson return false; 29270843563fSRichard Henderson } 29280843563fSRichard Henderson 29290843563fSRichard Henderson nullify_over(ctx); 29300843563fSRichard Henderson 29310843563fSRichard Henderson r1 = load_gpr(ctx, a->r1); 29320843563fSRichard Henderson r2 = load_gpr(ctx, a->r2); 29330843563fSRichard Henderson dest = dest_gpr(ctx, a->t); 29340843563fSRichard Henderson 29350843563fSRichard Henderson fn(dest, r1, r2); 29360843563fSRichard Henderson save_gpr(ctx, a->t, dest); 29370843563fSRichard Henderson 29380843563fSRichard Henderson return nullify_end(ctx); 29390843563fSRichard Henderson } 29400843563fSRichard Henderson 2941151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a, 2942151f309bSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, int64_t)) 2943151f309bSRichard Henderson { 2944151f309bSRichard Henderson TCGv_i64 r, dest; 2945151f309bSRichard Henderson 2946151f309bSRichard Henderson if (!ctx->is_pa20) { 2947151f309bSRichard Henderson return false; 2948151f309bSRichard Henderson } 2949151f309bSRichard Henderson 2950151f309bSRichard Henderson nullify_over(ctx); 2951151f309bSRichard Henderson 2952151f309bSRichard Henderson r = load_gpr(ctx, a->r); 2953151f309bSRichard Henderson dest = dest_gpr(ctx, a->t); 2954151f309bSRichard Henderson 2955151f309bSRichard Henderson fn(dest, r, a->i); 2956151f309bSRichard Henderson save_gpr(ctx, a->t, dest); 2957151f309bSRichard Henderson 2958151f309bSRichard Henderson return nullify_end(ctx); 2959151f309bSRichard Henderson } 2960151f309bSRichard Henderson 29613bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a, 29623bbb8e48SRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, 29633bbb8e48SRichard Henderson TCGv_i64, TCGv_i32)) 29643bbb8e48SRichard Henderson { 29653bbb8e48SRichard Henderson TCGv_i64 r1, r2, dest; 29663bbb8e48SRichard Henderson 29673bbb8e48SRichard Henderson if (!ctx->is_pa20) { 29683bbb8e48SRichard Henderson return false; 29693bbb8e48SRichard Henderson } 29703bbb8e48SRichard Henderson 29713bbb8e48SRichard Henderson nullify_over(ctx); 29723bbb8e48SRichard Henderson 29733bbb8e48SRichard Henderson r1 = load_gpr(ctx, a->r1); 29743bbb8e48SRichard Henderson r2 = load_gpr(ctx, a->r2); 29753bbb8e48SRichard Henderson dest = dest_gpr(ctx, a->t); 29763bbb8e48SRichard Henderson 29773bbb8e48SRichard Henderson fn(dest, r1, r2, tcg_constant_i32(a->sh)); 29783bbb8e48SRichard Henderson save_gpr(ctx, a->t, dest); 29793bbb8e48SRichard Henderson 29803bbb8e48SRichard Henderson return nullify_end(ctx); 29813bbb8e48SRichard Henderson } 29823bbb8e48SRichard Henderson 29830843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a) 29840843563fSRichard Henderson { 29850843563fSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_add16_i64); 29860843563fSRichard Henderson } 29870843563fSRichard Henderson 29880843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a) 29890843563fSRichard Henderson { 29900843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_ss); 29910843563fSRichard Henderson } 29920843563fSRichard Henderson 29930843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a) 29940843563fSRichard Henderson { 29950843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_us); 29960843563fSRichard Henderson } 29970843563fSRichard Henderson 29981b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a) 29991b3cb7c8SRichard Henderson { 30001b3cb7c8SRichard Henderson return do_multimedia(ctx, a, gen_helper_havg); 30011b3cb7c8SRichard Henderson } 30021b3cb7c8SRichard Henderson 3003151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a) 3004151f309bSRichard Henderson { 3005151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64); 3006151f309bSRichard Henderson } 3007151f309bSRichard Henderson 3008151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a) 3009151f309bSRichard Henderson { 3010151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64); 3011151f309bSRichard Henderson } 3012151f309bSRichard Henderson 3013151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a) 3014151f309bSRichard Henderson { 3015151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64); 3016151f309bSRichard Henderson } 3017151f309bSRichard Henderson 30183bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a) 30193bbb8e48SRichard Henderson { 30203bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshladd); 30213bbb8e48SRichard Henderson } 30223bbb8e48SRichard Henderson 30233bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a) 30243bbb8e48SRichard Henderson { 30253bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshradd); 30263bbb8e48SRichard Henderson } 30273bbb8e48SRichard Henderson 302810c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a) 302910c9e58dSRichard Henderson { 303010c9e58dSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64); 303110c9e58dSRichard Henderson } 303210c9e58dSRichard Henderson 303310c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a) 303410c9e58dSRichard Henderson { 303510c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_ss); 303610c9e58dSRichard Henderson } 303710c9e58dSRichard Henderson 303810c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a) 303910c9e58dSRichard Henderson { 304010c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_us); 304110c9e58dSRichard Henderson } 304210c9e58dSRichard Henderson 3043c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3044c2a7ee3fSRichard Henderson { 3045c2a7ee3fSRichard Henderson uint64_t mask = 0xffff0000ffff0000ull; 3046c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3047c2a7ee3fSRichard Henderson 3048c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r2, mask); 3049c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r1, mask); 3050c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, tmp, 16); 3051c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3052c2a7ee3fSRichard Henderson } 3053c2a7ee3fSRichard Henderson 3054c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a) 3055c2a7ee3fSRichard Henderson { 3056c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_l); 3057c2a7ee3fSRichard Henderson } 3058c2a7ee3fSRichard Henderson 3059c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3060c2a7ee3fSRichard Henderson { 3061c2a7ee3fSRichard Henderson uint64_t mask = 0x0000ffff0000ffffull; 3062c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3063c2a7ee3fSRichard Henderson 3064c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r1, mask); 3065c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r2, mask); 3066c2a7ee3fSRichard Henderson tcg_gen_shli_i64(tmp, tmp, 16); 3067c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3068c2a7ee3fSRichard Henderson } 3069c2a7ee3fSRichard Henderson 3070c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a) 3071c2a7ee3fSRichard Henderson { 3072c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_r); 3073c2a7ee3fSRichard Henderson } 3074c2a7ee3fSRichard Henderson 3075c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3076c2a7ee3fSRichard Henderson { 3077c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3078c2a7ee3fSRichard Henderson 3079c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, r2, 32); 3080c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r1, tmp, 0, 32); 3081c2a7ee3fSRichard Henderson } 3082c2a7ee3fSRichard Henderson 3083c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a) 3084c2a7ee3fSRichard Henderson { 3085c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_l); 3086c2a7ee3fSRichard Henderson } 3087c2a7ee3fSRichard Henderson 3088c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3089c2a7ee3fSRichard Henderson { 3090c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r2, r1, 32, 32); 3091c2a7ee3fSRichard Henderson } 3092c2a7ee3fSRichard Henderson 3093c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a) 3094c2a7ee3fSRichard Henderson { 3095c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_r); 3096c2a7ee3fSRichard Henderson } 3097c2a7ee3fSRichard Henderson 30984e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a) 30994e7abdb1SRichard Henderson { 31004e7abdb1SRichard Henderson TCGv_i64 r, t0, t1, t2, t3; 31014e7abdb1SRichard Henderson 31024e7abdb1SRichard Henderson if (!ctx->is_pa20) { 31034e7abdb1SRichard Henderson return false; 31044e7abdb1SRichard Henderson } 31054e7abdb1SRichard Henderson 31064e7abdb1SRichard Henderson nullify_over(ctx); 31074e7abdb1SRichard Henderson 31084e7abdb1SRichard Henderson r = load_gpr(ctx, a->r1); 31094e7abdb1SRichard Henderson t0 = tcg_temp_new_i64(); 31104e7abdb1SRichard Henderson t1 = tcg_temp_new_i64(); 31114e7abdb1SRichard Henderson t2 = tcg_temp_new_i64(); 31124e7abdb1SRichard Henderson t3 = tcg_temp_new_i64(); 31134e7abdb1SRichard Henderson 31144e7abdb1SRichard Henderson tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16); 31154e7abdb1SRichard Henderson tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16); 31164e7abdb1SRichard Henderson tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16); 31174e7abdb1SRichard Henderson tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16); 31184e7abdb1SRichard Henderson 31194e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t1, t0, 16, 48); 31204e7abdb1SRichard Henderson tcg_gen_deposit_i64(t2, t3, t2, 16, 48); 31214e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t2, t0, 32, 32); 31224e7abdb1SRichard Henderson 31234e7abdb1SRichard Henderson save_gpr(ctx, a->t, t0); 31244e7abdb1SRichard Henderson return nullify_end(ctx); 31254e7abdb1SRichard Henderson } 31264e7abdb1SRichard Henderson 31271cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 312896d6407fSRichard Henderson { 3129b5caa17cSRichard Henderson if (ctx->is_pa20) { 3130b5caa17cSRichard Henderson /* 3131b5caa17cSRichard Henderson * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches. 3132b5caa17cSRichard Henderson * Any base modification still occurs. 3133b5caa17cSRichard Henderson */ 3134b5caa17cSRichard Henderson if (a->t == 0) { 3135b5caa17cSRichard Henderson return trans_nop_addrx(ctx, a); 3136b5caa17cSRichard Henderson } 3137b5caa17cSRichard Henderson } else if (a->size > MO_32) { 31380786a3b6SHelge Deller return gen_illegal(ctx); 3139c53e401eSRichard Henderson } 31401cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 31411cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 314296d6407fSRichard Henderson } 314396d6407fSRichard Henderson 31441cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 314596d6407fSRichard Henderson { 31461cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 3147c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 31480786a3b6SHelge Deller return gen_illegal(ctx); 314996d6407fSRichard Henderson } 3150c53e401eSRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 31510786a3b6SHelge Deller } 315296d6407fSRichard Henderson 31531cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 315496d6407fSRichard Henderson { 3155b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 3156a4db4a78SRichard Henderson TCGv_i64 dest, ofs; 31576fd0c7bcSRichard Henderson TCGv_i64 addr; 315896d6407fSRichard Henderson 3159c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 316051416c4eSRichard Henderson return gen_illegal(ctx); 316151416c4eSRichard Henderson } 316251416c4eSRichard Henderson 316396d6407fSRichard Henderson nullify_over(ctx); 316496d6407fSRichard Henderson 31651cd012a5SRichard Henderson if (a->m) { 316686f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 316786f8d05fSRichard Henderson we see the result of the load. */ 3168aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 316996d6407fSRichard Henderson } else { 31701cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 317196d6407fSRichard Henderson } 317296d6407fSRichard Henderson 3173c3ea1996SSven Schnelle form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0, 317417fe594cSRichard Henderson a->disp, a->sp, a->m, MMU_DISABLED(ctx)); 3175b1af755cSRichard Henderson 3176b1af755cSRichard Henderson /* 3177b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 3178b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 3179b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 3180b1af755cSRichard Henderson * 3181b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 3182b1af755cSRichard Henderson * with the ,co completer. 3183b1af755cSRichard Henderson */ 3184b1af755cSRichard Henderson gen_helper_ldc_check(addr); 3185b1af755cSRichard Henderson 3186a4db4a78SRichard Henderson tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop); 3187b1af755cSRichard Henderson 31881cd012a5SRichard Henderson if (a->m) { 31891cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 319096d6407fSRichard Henderson } 31911cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 319296d6407fSRichard Henderson 319331234768SRichard Henderson return nullify_end(ctx); 319496d6407fSRichard Henderson } 319596d6407fSRichard Henderson 31961cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 319796d6407fSRichard Henderson { 31986fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 31996fd0c7bcSRichard Henderson TCGv_i64 addr; 320096d6407fSRichard Henderson 320196d6407fSRichard Henderson nullify_over(ctx); 320296d6407fSRichard Henderson 32031cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 320417fe594cSRichard Henderson MMU_DISABLED(ctx)); 32051cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 32061cd012a5SRichard Henderson if (a->a) { 3207f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3208ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3209f9f46db4SEmilio G. Cota } else { 3210ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3211f9f46db4SEmilio G. Cota } 3212f9f46db4SEmilio G. Cota } else { 3213f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3214ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 321596d6407fSRichard Henderson } else { 3216ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 321796d6407fSRichard Henderson } 3218f9f46db4SEmilio G. Cota } 32191cd012a5SRichard Henderson if (a->m) { 32206fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~3); 32211cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 322296d6407fSRichard Henderson } 322396d6407fSRichard Henderson 322431234768SRichard Henderson return nullify_end(ctx); 322596d6407fSRichard Henderson } 322696d6407fSRichard Henderson 322725460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a) 322825460fc5SRichard Henderson { 32296fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 32306fd0c7bcSRichard Henderson TCGv_i64 addr; 323125460fc5SRichard Henderson 323225460fc5SRichard Henderson if (!ctx->is_pa20) { 323325460fc5SRichard Henderson return false; 323425460fc5SRichard Henderson } 323525460fc5SRichard Henderson nullify_over(ctx); 323625460fc5SRichard Henderson 323725460fc5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 323817fe594cSRichard Henderson MMU_DISABLED(ctx)); 323925460fc5SRichard Henderson val = load_gpr(ctx, a->r); 324025460fc5SRichard Henderson if (a->a) { 324125460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 324225460fc5SRichard Henderson gen_helper_stdby_e_parallel(tcg_env, addr, val); 324325460fc5SRichard Henderson } else { 324425460fc5SRichard Henderson gen_helper_stdby_e(tcg_env, addr, val); 324525460fc5SRichard Henderson } 324625460fc5SRichard Henderson } else { 324725460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 324825460fc5SRichard Henderson gen_helper_stdby_b_parallel(tcg_env, addr, val); 324925460fc5SRichard Henderson } else { 325025460fc5SRichard Henderson gen_helper_stdby_b(tcg_env, addr, val); 325125460fc5SRichard Henderson } 325225460fc5SRichard Henderson } 325325460fc5SRichard Henderson if (a->m) { 32546fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~7); 325525460fc5SRichard Henderson save_gpr(ctx, a->b, ofs); 325625460fc5SRichard Henderson } 325725460fc5SRichard Henderson 325825460fc5SRichard Henderson return nullify_end(ctx); 325925460fc5SRichard Henderson } 326025460fc5SRichard Henderson 32611cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3262d0a851ccSRichard Henderson { 3263d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3264d0a851ccSRichard Henderson 3265d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3266451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 32671cd012a5SRichard Henderson trans_ld(ctx, a); 3268d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 326931234768SRichard Henderson return true; 3270d0a851ccSRichard Henderson } 3271d0a851ccSRichard Henderson 32721cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3273d0a851ccSRichard Henderson { 3274d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3275d0a851ccSRichard Henderson 3276d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3277451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 32781cd012a5SRichard Henderson trans_st(ctx, a); 3279d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 328031234768SRichard Henderson return true; 3281d0a851ccSRichard Henderson } 328295412a61SRichard Henderson 32830588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3284b2167459SRichard Henderson { 32856fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3286b2167459SRichard Henderson 32876fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 32880588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3289b2167459SRichard Henderson cond_free(&ctx->null_cond); 329031234768SRichard Henderson return true; 3291b2167459SRichard Henderson } 3292b2167459SRichard Henderson 32930588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3294b2167459SRichard Henderson { 32956fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = load_gpr(ctx, a->r); 32966fd0c7bcSRichard Henderson TCGv_i64 tcg_r1 = dest_gpr(ctx, 1); 3297b2167459SRichard Henderson 32986fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i); 3299b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3300b2167459SRichard Henderson cond_free(&ctx->null_cond); 330131234768SRichard Henderson return true; 3302b2167459SRichard Henderson } 3303b2167459SRichard Henderson 33040588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3305b2167459SRichard Henderson { 33066fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3307b2167459SRichard Henderson 3308b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3309d265360fSRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_i64. */ 33100588e061SRichard Henderson if (a->b == 0) { 33116fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 3312b2167459SRichard Henderson } else { 33136fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i); 3314b2167459SRichard Henderson } 33150588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3316b2167459SRichard Henderson cond_free(&ctx->null_cond); 331731234768SRichard Henderson return true; 3318b2167459SRichard Henderson } 3319b2167459SRichard Henderson 33206fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 3321e9efd4bcSRichard Henderson unsigned c, unsigned f, bool d, unsigned n, int disp) 332298cd9ca7SRichard Henderson { 33236fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv; 332498cd9ca7SRichard Henderson DisasCond cond; 332598cd9ca7SRichard Henderson 332698cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3327aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 332898cd9ca7SRichard Henderson 33296fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 333098cd9ca7SRichard Henderson 3331f764718dSRichard Henderson sv = NULL; 3332b47a4a02SSven Schnelle if (cond_need_sv(c)) { 333398cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 333498cd9ca7SRichard Henderson } 333598cd9ca7SRichard Henderson 33364fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 333701afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 333898cd9ca7SRichard Henderson } 333998cd9ca7SRichard Henderson 334001afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 334198cd9ca7SRichard Henderson { 3342e9efd4bcSRichard Henderson if (!ctx->is_pa20 && a->d) { 3343e9efd4bcSRichard Henderson return false; 3344e9efd4bcSRichard Henderson } 334501afb7beSRichard Henderson nullify_over(ctx); 3346e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), 3347e9efd4bcSRichard Henderson a->c, a->f, a->d, a->n, a->disp); 334801afb7beSRichard Henderson } 334901afb7beSRichard Henderson 335001afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 335101afb7beSRichard Henderson { 3352c65c3ee1SRichard Henderson if (!ctx->is_pa20 && a->d) { 3353c65c3ee1SRichard Henderson return false; 3354c65c3ee1SRichard Henderson } 335501afb7beSRichard Henderson nullify_over(ctx); 33566fd0c7bcSRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_i64(a->i), 3357c65c3ee1SRichard Henderson a->c, a->f, a->d, a->n, a->disp); 335801afb7beSRichard Henderson } 335901afb7beSRichard Henderson 33606fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 336101afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 336201afb7beSRichard Henderson { 33636fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv, cb_cond; 336498cd9ca7SRichard Henderson DisasCond cond; 3365bdcccc17SRichard Henderson bool d = false; 336698cd9ca7SRichard Henderson 3367f25d3160SRichard Henderson /* 3368f25d3160SRichard Henderson * For hppa64, the ADDB conditions change with PSW.W, 3369f25d3160SRichard Henderson * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE. 3370f25d3160SRichard Henderson */ 3371f25d3160SRichard Henderson if (ctx->tb_flags & PSW_W) { 3372f25d3160SRichard Henderson d = c >= 5; 3373f25d3160SRichard Henderson if (d) { 3374f25d3160SRichard Henderson c &= 3; 3375f25d3160SRichard Henderson } 3376f25d3160SRichard Henderson } 3377f25d3160SRichard Henderson 337898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3379aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 3380f764718dSRichard Henderson sv = NULL; 3381bdcccc17SRichard Henderson cb_cond = NULL; 338298cd9ca7SRichard Henderson 3383b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3384aac0f603SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 3385aac0f603SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 3386bdcccc17SRichard Henderson 33876fd0c7bcSRichard Henderson tcg_gen_movi_i64(cb_msb, 0); 33886fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb); 33896fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 33906fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 3391bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3392b47a4a02SSven Schnelle } else { 33936fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 3394b47a4a02SSven Schnelle } 3395b47a4a02SSven Schnelle if (cond_need_sv(c)) { 339698cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 339798cd9ca7SRichard Henderson } 339898cd9ca7SRichard Henderson 3399a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 340043675d20SSven Schnelle save_gpr(ctx, r, dest); 340101afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 340298cd9ca7SRichard Henderson } 340398cd9ca7SRichard Henderson 340401afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 340598cd9ca7SRichard Henderson { 340601afb7beSRichard Henderson nullify_over(ctx); 340701afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 340801afb7beSRichard Henderson } 340901afb7beSRichard Henderson 341001afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 341101afb7beSRichard Henderson { 341201afb7beSRichard Henderson nullify_over(ctx); 34136fd0c7bcSRichard Henderson return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp); 341401afb7beSRichard Henderson } 341501afb7beSRichard Henderson 341601afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 341701afb7beSRichard Henderson { 34186fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 341998cd9ca7SRichard Henderson DisasCond cond; 342098cd9ca7SRichard Henderson 342198cd9ca7SRichard Henderson nullify_over(ctx); 342298cd9ca7SRichard Henderson 3423aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 342401afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 342584e224d4SRichard Henderson if (cond_need_ext(ctx, a->d)) { 34261e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 34276fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_sar, 32); 34286fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, tmp); 34291e9ab9fbSRichard Henderson } else { 34306fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, cpu_sar); 34311e9ab9fbSRichard Henderson } 343298cd9ca7SRichard Henderson 34331e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 343401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 343598cd9ca7SRichard Henderson } 343698cd9ca7SRichard Henderson 343701afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 343898cd9ca7SRichard Henderson { 34396fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 344001afb7beSRichard Henderson DisasCond cond; 34411e9ab9fbSRichard Henderson int p; 344201afb7beSRichard Henderson 344301afb7beSRichard Henderson nullify_over(ctx); 344401afb7beSRichard Henderson 3445aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 344601afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 344784e224d4SRichard Henderson p = a->p | (cond_need_ext(ctx, a->d) ? 32 : 0); 34486fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, tcg_r, p); 344901afb7beSRichard Henderson 345001afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 345101afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 345201afb7beSRichard Henderson } 345301afb7beSRichard Henderson 345401afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 345501afb7beSRichard Henderson { 34566fd0c7bcSRichard Henderson TCGv_i64 dest; 345798cd9ca7SRichard Henderson DisasCond cond; 345898cd9ca7SRichard Henderson 345998cd9ca7SRichard Henderson nullify_over(ctx); 346098cd9ca7SRichard Henderson 346101afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 346201afb7beSRichard Henderson if (a->r1 == 0) { 34636fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 346498cd9ca7SRichard Henderson } else { 34656fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, cpu_gr[a->r1]); 346698cd9ca7SRichard Henderson } 346798cd9ca7SRichard Henderson 34684fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 34694fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 347001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 347101afb7beSRichard Henderson } 347201afb7beSRichard Henderson 347301afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 347401afb7beSRichard Henderson { 34756fd0c7bcSRichard Henderson TCGv_i64 dest; 347601afb7beSRichard Henderson DisasCond cond; 347701afb7beSRichard Henderson 347801afb7beSRichard Henderson nullify_over(ctx); 347901afb7beSRichard Henderson 348001afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 34816fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, a->i); 348201afb7beSRichard Henderson 34834fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 34844fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 348501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 348698cd9ca7SRichard Henderson } 348798cd9ca7SRichard Henderson 3488f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a) 34890b1347d2SRichard Henderson { 34906fd0c7bcSRichard Henderson TCGv_i64 dest, src2; 34910b1347d2SRichard Henderson 3492f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3493f7b775a9SRichard Henderson return false; 3494f7b775a9SRichard Henderson } 349530878590SRichard Henderson if (a->c) { 34960b1347d2SRichard Henderson nullify_over(ctx); 34970b1347d2SRichard Henderson } 34980b1347d2SRichard Henderson 349930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 3500f7b775a9SRichard Henderson src2 = load_gpr(ctx, a->r2); 350130878590SRichard Henderson if (a->r1 == 0) { 3502f7b775a9SRichard Henderson if (a->d) { 35036fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src2, cpu_sar); 3504f7b775a9SRichard Henderson } else { 3505aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3506f7b775a9SRichard Henderson 35076fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src2); 35086fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 35096fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, dest, tmp); 3510f7b775a9SRichard Henderson } 351130878590SRichard Henderson } else if (a->r1 == a->r2) { 3512f7b775a9SRichard Henderson if (a->d) { 35136fd0c7bcSRichard Henderson tcg_gen_rotr_i64(dest, src2, cpu_sar); 3514f7b775a9SRichard Henderson } else { 35150b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3516e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3517e1d635e8SRichard Henderson 35186fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, src2); 35196fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(s32, cpu_sar); 3520f7b775a9SRichard Henderson tcg_gen_andi_i32(s32, s32, 31); 3521e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 35226fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 3523f7b775a9SRichard Henderson } 3524f7b775a9SRichard Henderson } else { 35256fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 3526f7b775a9SRichard Henderson 3527f7b775a9SRichard Henderson if (a->d) { 3528aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 3529aac0f603SRichard Henderson TCGv_i64 n = tcg_temp_new_i64(); 3530f7b775a9SRichard Henderson 35316fd0c7bcSRichard Henderson tcg_gen_xori_i64(n, cpu_sar, 63); 3532a01491a2SHelge Deller tcg_gen_shl_i64(t, src1, n); 35336fd0c7bcSRichard Henderson tcg_gen_shli_i64(t, t, 1); 3534a01491a2SHelge Deller tcg_gen_shr_i64(dest, src2, cpu_sar); 35356fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, t); 35360b1347d2SRichard Henderson } else { 35370b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 35380b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 35390b1347d2SRichard Henderson 35406fd0c7bcSRichard Henderson tcg_gen_concat32_i64(t, src2, src1); 3541967662cdSRichard Henderson tcg_gen_andi_i64(s, cpu_sar, 31); 3542967662cdSRichard Henderson tcg_gen_shr_i64(dest, t, s); 35430b1347d2SRichard Henderson } 3544f7b775a9SRichard Henderson } 354530878590SRichard Henderson save_gpr(ctx, a->t, dest); 35460b1347d2SRichard Henderson 35470b1347d2SRichard Henderson /* Install the new nullification. */ 35480b1347d2SRichard Henderson cond_free(&ctx->null_cond); 354930878590SRichard Henderson if (a->c) { 3550d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 35510b1347d2SRichard Henderson } 355231234768SRichard Henderson return nullify_end(ctx); 35530b1347d2SRichard Henderson } 35540b1347d2SRichard Henderson 3555f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a) 35560b1347d2SRichard Henderson { 3557f7b775a9SRichard Henderson unsigned width, sa; 35586fd0c7bcSRichard Henderson TCGv_i64 dest, t2; 35590b1347d2SRichard Henderson 3560f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3561f7b775a9SRichard Henderson return false; 3562f7b775a9SRichard Henderson } 356330878590SRichard Henderson if (a->c) { 35640b1347d2SRichard Henderson nullify_over(ctx); 35650b1347d2SRichard Henderson } 35660b1347d2SRichard Henderson 3567f7b775a9SRichard Henderson width = a->d ? 64 : 32; 3568f7b775a9SRichard Henderson sa = width - 1 - a->cpos; 3569f7b775a9SRichard Henderson 357030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 357130878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 357205bfd4dbSRichard Henderson if (a->r1 == 0) { 35736fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, t2, sa, width - sa); 3574c53e401eSRichard Henderson } else if (width == TARGET_LONG_BITS) { 35756fd0c7bcSRichard Henderson tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa); 3576f7b775a9SRichard Henderson } else { 3577f7b775a9SRichard Henderson assert(!a->d); 3578f7b775a9SRichard Henderson if (a->r1 == a->r2) { 35790b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 35806fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, t2); 35810b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 35826fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 35830b1347d2SRichard Henderson } else { 3584967662cdSRichard Henderson tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]); 3585967662cdSRichard Henderson tcg_gen_extract_i64(dest, dest, sa, 32); 35860b1347d2SRichard Henderson } 3587f7b775a9SRichard Henderson } 358830878590SRichard Henderson save_gpr(ctx, a->t, dest); 35890b1347d2SRichard Henderson 35900b1347d2SRichard Henderson /* Install the new nullification. */ 35910b1347d2SRichard Henderson cond_free(&ctx->null_cond); 359230878590SRichard Henderson if (a->c) { 3593d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 35940b1347d2SRichard Henderson } 359531234768SRichard Henderson return nullify_end(ctx); 35960b1347d2SRichard Henderson } 35970b1347d2SRichard Henderson 3598bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a) 35990b1347d2SRichard Henderson { 3600bd792da3SRichard Henderson unsigned widthm1 = a->d ? 63 : 31; 36016fd0c7bcSRichard Henderson TCGv_i64 dest, src, tmp; 36020b1347d2SRichard Henderson 3603bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3604bd792da3SRichard Henderson return false; 3605bd792da3SRichard Henderson } 360630878590SRichard Henderson if (a->c) { 36070b1347d2SRichard Henderson nullify_over(ctx); 36080b1347d2SRichard Henderson } 36090b1347d2SRichard Henderson 361030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 361130878590SRichard Henderson src = load_gpr(ctx, a->r); 3612aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 36130b1347d2SRichard Henderson 36140b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 36156fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, widthm1); 36166fd0c7bcSRichard Henderson tcg_gen_xori_i64(tmp, tmp, widthm1); 3617d781cb77SRichard Henderson 361830878590SRichard Henderson if (a->se) { 3619bd792da3SRichard Henderson if (!a->d) { 36206fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(dest, src); 3621bd792da3SRichard Henderson src = dest; 3622bd792da3SRichard Henderson } 36236fd0c7bcSRichard Henderson tcg_gen_sar_i64(dest, src, tmp); 36246fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, dest, 0, a->len); 36250b1347d2SRichard Henderson } else { 3626bd792da3SRichard Henderson if (!a->d) { 36276fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src); 3628bd792da3SRichard Henderson src = dest; 3629bd792da3SRichard Henderson } 36306fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src, tmp); 36316fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, dest, 0, a->len); 36320b1347d2SRichard Henderson } 363330878590SRichard Henderson save_gpr(ctx, a->t, dest); 36340b1347d2SRichard Henderson 36350b1347d2SRichard Henderson /* Install the new nullification. */ 36360b1347d2SRichard Henderson cond_free(&ctx->null_cond); 363730878590SRichard Henderson if (a->c) { 3638bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36390b1347d2SRichard Henderson } 364031234768SRichard Henderson return nullify_end(ctx); 36410b1347d2SRichard Henderson } 36420b1347d2SRichard Henderson 3643bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a) 36440b1347d2SRichard Henderson { 3645bd792da3SRichard Henderson unsigned len, cpos, width; 36466fd0c7bcSRichard Henderson TCGv_i64 dest, src; 36470b1347d2SRichard Henderson 3648bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3649bd792da3SRichard Henderson return false; 3650bd792da3SRichard Henderson } 365130878590SRichard Henderson if (a->c) { 36520b1347d2SRichard Henderson nullify_over(ctx); 36530b1347d2SRichard Henderson } 36540b1347d2SRichard Henderson 3655bd792da3SRichard Henderson len = a->len; 3656bd792da3SRichard Henderson width = a->d ? 64 : 32; 3657bd792da3SRichard Henderson cpos = width - 1 - a->pos; 3658bd792da3SRichard Henderson if (cpos + len > width) { 3659bd792da3SRichard Henderson len = width - cpos; 3660bd792da3SRichard Henderson } 3661bd792da3SRichard Henderson 366230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 366330878590SRichard Henderson src = load_gpr(ctx, a->r); 366430878590SRichard Henderson if (a->se) { 36656fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, src, cpos, len); 36660b1347d2SRichard Henderson } else { 36676fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, src, cpos, len); 36680b1347d2SRichard Henderson } 366930878590SRichard Henderson save_gpr(ctx, a->t, dest); 36700b1347d2SRichard Henderson 36710b1347d2SRichard Henderson /* Install the new nullification. */ 36720b1347d2SRichard Henderson cond_free(&ctx->null_cond); 367330878590SRichard Henderson if (a->c) { 3674bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36750b1347d2SRichard Henderson } 367631234768SRichard Henderson return nullify_end(ctx); 36770b1347d2SRichard Henderson } 36780b1347d2SRichard Henderson 367972ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a) 36800b1347d2SRichard Henderson { 368172ae4f2bSRichard Henderson unsigned len, width; 3682c53e401eSRichard Henderson uint64_t mask0, mask1; 36836fd0c7bcSRichard Henderson TCGv_i64 dest; 36840b1347d2SRichard Henderson 368572ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 368672ae4f2bSRichard Henderson return false; 368772ae4f2bSRichard Henderson } 368830878590SRichard Henderson if (a->c) { 36890b1347d2SRichard Henderson nullify_over(ctx); 36900b1347d2SRichard Henderson } 369172ae4f2bSRichard Henderson 369272ae4f2bSRichard Henderson len = a->len; 369372ae4f2bSRichard Henderson width = a->d ? 64 : 32; 369472ae4f2bSRichard Henderson if (a->cpos + len > width) { 369572ae4f2bSRichard Henderson len = width - a->cpos; 36960b1347d2SRichard Henderson } 36970b1347d2SRichard Henderson 369830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 369930878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 370030878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 37010b1347d2SRichard Henderson 370230878590SRichard Henderson if (a->nz) { 37036fd0c7bcSRichard Henderson TCGv_i64 src = load_gpr(ctx, a->t); 37046fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, src, mask1); 37056fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, mask0); 37060b1347d2SRichard Henderson } else { 37076fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, mask0); 37080b1347d2SRichard Henderson } 370930878590SRichard Henderson save_gpr(ctx, a->t, dest); 37100b1347d2SRichard Henderson 37110b1347d2SRichard Henderson /* Install the new nullification. */ 37120b1347d2SRichard Henderson cond_free(&ctx->null_cond); 371330878590SRichard Henderson if (a->c) { 371472ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37150b1347d2SRichard Henderson } 371631234768SRichard Henderson return nullify_end(ctx); 37170b1347d2SRichard Henderson } 37180b1347d2SRichard Henderson 371972ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a) 37200b1347d2SRichard Henderson { 372130878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 372272ae4f2bSRichard Henderson unsigned len, width; 37236fd0c7bcSRichard Henderson TCGv_i64 dest, val; 37240b1347d2SRichard Henderson 372572ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 372672ae4f2bSRichard Henderson return false; 372772ae4f2bSRichard Henderson } 372830878590SRichard Henderson if (a->c) { 37290b1347d2SRichard Henderson nullify_over(ctx); 37300b1347d2SRichard Henderson } 373172ae4f2bSRichard Henderson 373272ae4f2bSRichard Henderson len = a->len; 373372ae4f2bSRichard Henderson width = a->d ? 64 : 32; 373472ae4f2bSRichard Henderson if (a->cpos + len > width) { 373572ae4f2bSRichard Henderson len = width - a->cpos; 37360b1347d2SRichard Henderson } 37370b1347d2SRichard Henderson 373830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 373930878590SRichard Henderson val = load_gpr(ctx, a->r); 37400b1347d2SRichard Henderson if (rs == 0) { 37416fd0c7bcSRichard Henderson tcg_gen_deposit_z_i64(dest, val, a->cpos, len); 37420b1347d2SRichard Henderson } else { 37436fd0c7bcSRichard Henderson tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len); 37440b1347d2SRichard Henderson } 374530878590SRichard Henderson save_gpr(ctx, a->t, dest); 37460b1347d2SRichard Henderson 37470b1347d2SRichard Henderson /* Install the new nullification. */ 37480b1347d2SRichard Henderson cond_free(&ctx->null_cond); 374930878590SRichard Henderson if (a->c) { 375072ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37510b1347d2SRichard Henderson } 375231234768SRichard Henderson return nullify_end(ctx); 37530b1347d2SRichard Henderson } 37540b1347d2SRichard Henderson 375572ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c, 37566fd0c7bcSRichard Henderson bool d, bool nz, unsigned len, TCGv_i64 val) 37570b1347d2SRichard Henderson { 37580b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 375972ae4f2bSRichard Henderson unsigned widthm1 = d ? 63 : 31; 37606fd0c7bcSRichard Henderson TCGv_i64 mask, tmp, shift, dest; 3761c53e401eSRichard Henderson uint64_t msb = 1ULL << (len - 1); 37620b1347d2SRichard Henderson 37630b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 3764aac0f603SRichard Henderson shift = tcg_temp_new_i64(); 3765aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 37660b1347d2SRichard Henderson 37670b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 37686fd0c7bcSRichard Henderson tcg_gen_andi_i64(shift, cpu_sar, widthm1); 37696fd0c7bcSRichard Henderson tcg_gen_xori_i64(shift, shift, widthm1); 37700b1347d2SRichard Henderson 3771aac0f603SRichard Henderson mask = tcg_temp_new_i64(); 37726fd0c7bcSRichard Henderson tcg_gen_movi_i64(mask, msb + (msb - 1)); 37736fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, val, mask); 37740b1347d2SRichard Henderson if (rs) { 37756fd0c7bcSRichard Henderson tcg_gen_shl_i64(mask, mask, shift); 37766fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tmp, shift); 37776fd0c7bcSRichard Henderson tcg_gen_andc_i64(dest, cpu_gr[rs], mask); 37786fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, tmp); 37790b1347d2SRichard Henderson } else { 37806fd0c7bcSRichard Henderson tcg_gen_shl_i64(dest, tmp, shift); 37810b1347d2SRichard Henderson } 37820b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 37830b1347d2SRichard Henderson 37840b1347d2SRichard Henderson /* Install the new nullification. */ 37850b1347d2SRichard Henderson cond_free(&ctx->null_cond); 37860b1347d2SRichard Henderson if (c) { 378772ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, d, dest); 37880b1347d2SRichard Henderson } 378931234768SRichard Henderson return nullify_end(ctx); 37900b1347d2SRichard Henderson } 37910b1347d2SRichard Henderson 379272ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a) 379330878590SRichard Henderson { 379472ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 379572ae4f2bSRichard Henderson return false; 379672ae4f2bSRichard Henderson } 3797a6deecceSSven Schnelle if (a->c) { 3798a6deecceSSven Schnelle nullify_over(ctx); 3799a6deecceSSven Schnelle } 380072ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 380172ae4f2bSRichard Henderson load_gpr(ctx, a->r)); 380230878590SRichard Henderson } 380330878590SRichard Henderson 380472ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a) 380530878590SRichard Henderson { 380672ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 380772ae4f2bSRichard Henderson return false; 380872ae4f2bSRichard Henderson } 3809a6deecceSSven Schnelle if (a->c) { 3810a6deecceSSven Schnelle nullify_over(ctx); 3811a6deecceSSven Schnelle } 381272ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 38136fd0c7bcSRichard Henderson tcg_constant_i64(a->i)); 381430878590SRichard Henderson } 38150b1347d2SRichard Henderson 38168340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 381798cd9ca7SRichard Henderson { 38186fd0c7bcSRichard Henderson TCGv_i64 tmp; 381998cd9ca7SRichard Henderson 3820c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 382198cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 382298cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 382398cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 382498cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 382598cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 382698cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 382798cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 382898cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 38298340f534SRichard Henderson if (a->b == 0) { 38308340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 383198cd9ca7SRichard Henderson } 3832c301f34eSRichard Henderson #else 3833c301f34eSRichard Henderson nullify_over(ctx); 3834660eefe1SRichard Henderson #endif 3835660eefe1SRichard Henderson 3836aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 38376fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, load_gpr(ctx, a->b), a->disp); 3838660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3839c301f34eSRichard Henderson 3840c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 38418340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3842c301f34eSRichard Henderson #else 3843c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3844c301f34eSRichard Henderson 38458340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 38468340f534SRichard Henderson if (a->l) { 3847741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 38487fb7c9daSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b); 3849c301f34eSRichard Henderson } 38508340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3851a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 38526fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, 4); 3853a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3854c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3855c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3856c301f34eSRichard Henderson } else { 3857741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3858c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3859c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3860c301f34eSRichard Henderson } 3861a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3862c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 38638340f534SRichard Henderson nullify_set(ctx, a->n); 3864c301f34eSRichard Henderson } 3865c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 386631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 386731234768SRichard Henderson return nullify_end(ctx); 3868c301f34eSRichard Henderson #endif 386998cd9ca7SRichard Henderson } 387098cd9ca7SRichard Henderson 38718340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 387298cd9ca7SRichard Henderson { 38738340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 387498cd9ca7SRichard Henderson } 387598cd9ca7SRichard Henderson 38768340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 387743e05652SRichard Henderson { 3878c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, a->disp); 387943e05652SRichard Henderson 38806e5f5300SSven Schnelle nullify_over(ctx); 38816e5f5300SSven Schnelle 388243e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 388343e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 388443e05652SRichard Henderson * expensive to track. Real hardware will trap for 388543e05652SRichard Henderson * b gateway 388643e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 388743e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 388843e05652SRichard Henderson * diagnose the security hole 388943e05652SRichard Henderson * b gateway 389043e05652SRichard Henderson * b evil 389143e05652SRichard Henderson * in which instructions at evil would run with increased privs. 389243e05652SRichard Henderson */ 389343e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 389443e05652SRichard Henderson return gen_illegal(ctx); 389543e05652SRichard Henderson } 389643e05652SRichard Henderson 389743e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 389843e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 389994956d7bSPhilippe Mathieu-Daudé int type = hppa_artype_for_page(cpu_env(ctx->cs), ctx->base.pc_next); 390043e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 390143e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 390243e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 390343e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 390443e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 390543e05652SRichard Henderson if (type < 0) { 390631234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 390731234768SRichard Henderson return true; 390843e05652SRichard Henderson } 390943e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 391043e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 39112f48ba7bSRichard Henderson dest = deposit64(dest, 0, 2, type - 4); 391243e05652SRichard Henderson } 391343e05652SRichard Henderson } else { 391443e05652SRichard Henderson dest &= -4; /* priv = 0 */ 391543e05652SRichard Henderson } 391643e05652SRichard Henderson #endif 391743e05652SRichard Henderson 39186e5f5300SSven Schnelle if (a->l) { 39196fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, a->l); 39206e5f5300SSven Schnelle if (ctx->privilege < 3) { 39216fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, -4); 39226e5f5300SSven Schnelle } 39236fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, ctx->privilege); 39246e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 39256e5f5300SSven Schnelle } 39266e5f5300SSven Schnelle 39276e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 392843e05652SRichard Henderson } 392943e05652SRichard Henderson 39308340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 393198cd9ca7SRichard Henderson { 3932b35aec85SRichard Henderson if (a->x) { 3933aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 39346fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, a->x), 3); 39356fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, ctx->iaoq_f + 8); 3936660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 39378340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3938b35aec85SRichard Henderson } else { 3939b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3940b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3941b35aec85SRichard Henderson } 394298cd9ca7SRichard Henderson } 394398cd9ca7SRichard Henderson 39448340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 394598cd9ca7SRichard Henderson { 39466fd0c7bcSRichard Henderson TCGv_i64 dest; 394798cd9ca7SRichard Henderson 39488340f534SRichard Henderson if (a->x == 0) { 39498340f534SRichard Henderson dest = load_gpr(ctx, a->b); 395098cd9ca7SRichard Henderson } else { 3951aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 39526fd0c7bcSRichard Henderson tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3); 39536fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b)); 395498cd9ca7SRichard Henderson } 3955660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 39568340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 395798cd9ca7SRichard Henderson } 395898cd9ca7SRichard Henderson 39598340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 396098cd9ca7SRichard Henderson { 39616fd0c7bcSRichard Henderson TCGv_i64 dest; 396298cd9ca7SRichard Henderson 3963c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 39648340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 39658340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3966c301f34eSRichard Henderson #else 3967c301f34eSRichard Henderson nullify_over(ctx); 39688340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3969c301f34eSRichard Henderson 3970741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3971c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3972c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3973c301f34eSRichard Henderson } 3974741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 3975c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 39768340f534SRichard Henderson if (a->l) { 3977741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3978c301f34eSRichard Henderson } 39798340f534SRichard Henderson nullify_set(ctx, a->n); 3980c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 398131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 398231234768SRichard Henderson return nullify_end(ctx); 3983c301f34eSRichard Henderson #endif 398498cd9ca7SRichard Henderson } 398598cd9ca7SRichard Henderson 3986a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a) 3987a8966ba7SRichard Henderson { 3988a8966ba7SRichard Henderson /* All branch target stack instructions implement as nop. */ 3989a8966ba7SRichard Henderson return ctx->is_pa20; 3990a8966ba7SRichard Henderson } 3991a8966ba7SRichard Henderson 39921ca74648SRichard Henderson /* 39931ca74648SRichard Henderson * Float class 0 39941ca74648SRichard Henderson */ 3995ebe9383cSRichard Henderson 39961ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3997ebe9383cSRichard Henderson { 3998ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3999ebe9383cSRichard Henderson } 4000ebe9383cSRichard Henderson 400159f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 400259f8c04bSHelge Deller { 4003a300dad3SRichard Henderson uint64_t ret; 4004a300dad3SRichard Henderson 4005c53e401eSRichard Henderson if (ctx->is_pa20) { 4006a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 4007a300dad3SRichard Henderson } else { 4008a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 4009a300dad3SRichard Henderson } 4010a300dad3SRichard Henderson 401159f8c04bSHelge Deller nullify_over(ctx); 4012a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 401359f8c04bSHelge Deller return nullify_end(ctx); 401459f8c04bSHelge Deller } 401559f8c04bSHelge Deller 40161ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 40171ca74648SRichard Henderson { 40181ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 40191ca74648SRichard Henderson } 40201ca74648SRichard Henderson 4021ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4022ebe9383cSRichard Henderson { 4023ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4024ebe9383cSRichard Henderson } 4025ebe9383cSRichard Henderson 40261ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 40271ca74648SRichard Henderson { 40281ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 40291ca74648SRichard Henderson } 40301ca74648SRichard Henderson 40311ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4032ebe9383cSRichard Henderson { 4033ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4034ebe9383cSRichard Henderson } 4035ebe9383cSRichard Henderson 40361ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 40371ca74648SRichard Henderson { 40381ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 40391ca74648SRichard Henderson } 40401ca74648SRichard Henderson 4041ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4042ebe9383cSRichard Henderson { 4043ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4044ebe9383cSRichard Henderson } 4045ebe9383cSRichard Henderson 40461ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 40471ca74648SRichard Henderson { 40481ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 40491ca74648SRichard Henderson } 40501ca74648SRichard Henderson 40511ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 40521ca74648SRichard Henderson { 40531ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 40541ca74648SRichard Henderson } 40551ca74648SRichard Henderson 40561ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 40571ca74648SRichard Henderson { 40581ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 40591ca74648SRichard Henderson } 40601ca74648SRichard Henderson 40611ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 40621ca74648SRichard Henderson { 40631ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 40641ca74648SRichard Henderson } 40651ca74648SRichard Henderson 40661ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 40671ca74648SRichard Henderson { 40681ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 40691ca74648SRichard Henderson } 40701ca74648SRichard Henderson 40711ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4072ebe9383cSRichard Henderson { 4073ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4074ebe9383cSRichard Henderson } 4075ebe9383cSRichard Henderson 40761ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 40771ca74648SRichard Henderson { 40781ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 40791ca74648SRichard Henderson } 40801ca74648SRichard Henderson 4081ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4082ebe9383cSRichard Henderson { 4083ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4084ebe9383cSRichard Henderson } 4085ebe9383cSRichard Henderson 40861ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 40871ca74648SRichard Henderson { 40881ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 40891ca74648SRichard Henderson } 40901ca74648SRichard Henderson 40911ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4092ebe9383cSRichard Henderson { 4093ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4094ebe9383cSRichard Henderson } 4095ebe9383cSRichard Henderson 40961ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 40971ca74648SRichard Henderson { 40981ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 40991ca74648SRichard Henderson } 41001ca74648SRichard Henderson 4101ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4102ebe9383cSRichard Henderson { 4103ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4104ebe9383cSRichard Henderson } 4105ebe9383cSRichard Henderson 41061ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 41071ca74648SRichard Henderson { 41081ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 41091ca74648SRichard Henderson } 41101ca74648SRichard Henderson 41111ca74648SRichard Henderson /* 41121ca74648SRichard Henderson * Float class 1 41131ca74648SRichard Henderson */ 41141ca74648SRichard Henderson 41151ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 41161ca74648SRichard Henderson { 41171ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 41181ca74648SRichard Henderson } 41191ca74648SRichard Henderson 41201ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 41211ca74648SRichard Henderson { 41221ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 41231ca74648SRichard Henderson } 41241ca74648SRichard Henderson 41251ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 41261ca74648SRichard Henderson { 41271ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 41281ca74648SRichard Henderson } 41291ca74648SRichard Henderson 41301ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 41311ca74648SRichard Henderson { 41321ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 41331ca74648SRichard Henderson } 41341ca74648SRichard Henderson 41351ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 41361ca74648SRichard Henderson { 41371ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 41381ca74648SRichard Henderson } 41391ca74648SRichard Henderson 41401ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 41411ca74648SRichard Henderson { 41421ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 41431ca74648SRichard Henderson } 41441ca74648SRichard Henderson 41451ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 41461ca74648SRichard Henderson { 41471ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 41481ca74648SRichard Henderson } 41491ca74648SRichard Henderson 41501ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 41511ca74648SRichard Henderson { 41521ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 41531ca74648SRichard Henderson } 41541ca74648SRichard Henderson 41551ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 41561ca74648SRichard Henderson { 41571ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 41581ca74648SRichard Henderson } 41591ca74648SRichard Henderson 41601ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 41611ca74648SRichard Henderson { 41621ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 41631ca74648SRichard Henderson } 41641ca74648SRichard Henderson 41651ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 41661ca74648SRichard Henderson { 41671ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 41681ca74648SRichard Henderson } 41691ca74648SRichard Henderson 41701ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 41711ca74648SRichard Henderson { 41721ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 41731ca74648SRichard Henderson } 41741ca74648SRichard Henderson 41751ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 41761ca74648SRichard Henderson { 41771ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 41781ca74648SRichard Henderson } 41791ca74648SRichard Henderson 41801ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 41811ca74648SRichard Henderson { 41821ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 41831ca74648SRichard Henderson } 41841ca74648SRichard Henderson 41851ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 41861ca74648SRichard Henderson { 41871ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 41881ca74648SRichard Henderson } 41891ca74648SRichard Henderson 41901ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 41911ca74648SRichard Henderson { 41921ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 41931ca74648SRichard Henderson } 41941ca74648SRichard Henderson 41951ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 41961ca74648SRichard Henderson { 41971ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 41981ca74648SRichard Henderson } 41991ca74648SRichard Henderson 42001ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 42011ca74648SRichard Henderson { 42021ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 42031ca74648SRichard Henderson } 42041ca74648SRichard Henderson 42051ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 42061ca74648SRichard Henderson { 42071ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 42081ca74648SRichard Henderson } 42091ca74648SRichard Henderson 42101ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 42111ca74648SRichard Henderson { 42121ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 42131ca74648SRichard Henderson } 42141ca74648SRichard Henderson 42151ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 42161ca74648SRichard Henderson { 42171ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 42181ca74648SRichard Henderson } 42191ca74648SRichard Henderson 42201ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 42211ca74648SRichard Henderson { 42221ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 42231ca74648SRichard Henderson } 42241ca74648SRichard Henderson 42251ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 42261ca74648SRichard Henderson { 42271ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 42281ca74648SRichard Henderson } 42291ca74648SRichard Henderson 42301ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 42311ca74648SRichard Henderson { 42321ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 42331ca74648SRichard Henderson } 42341ca74648SRichard Henderson 42351ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 42361ca74648SRichard Henderson { 42371ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 42381ca74648SRichard Henderson } 42391ca74648SRichard Henderson 42401ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 42411ca74648SRichard Henderson { 42421ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 42431ca74648SRichard Henderson } 42441ca74648SRichard Henderson 42451ca74648SRichard Henderson /* 42461ca74648SRichard Henderson * Float class 2 42471ca74648SRichard Henderson */ 42481ca74648SRichard Henderson 42491ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 4250ebe9383cSRichard Henderson { 4251ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4252ebe9383cSRichard Henderson 4253ebe9383cSRichard Henderson nullify_over(ctx); 4254ebe9383cSRichard Henderson 42551ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 42561ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 425729dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 425829dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4259ebe9383cSRichard Henderson 4260ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 4261ebe9383cSRichard Henderson 42621ca74648SRichard Henderson return nullify_end(ctx); 4263ebe9383cSRichard Henderson } 4264ebe9383cSRichard Henderson 42651ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 4266ebe9383cSRichard Henderson { 4267ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4268ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4269ebe9383cSRichard Henderson 4270ebe9383cSRichard Henderson nullify_over(ctx); 4271ebe9383cSRichard Henderson 42721ca74648SRichard Henderson ta = load_frd0(a->r1); 42731ca74648SRichard Henderson tb = load_frd0(a->r2); 427429dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 427529dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4276ebe9383cSRichard Henderson 4277ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 4278ebe9383cSRichard Henderson 427931234768SRichard Henderson return nullify_end(ctx); 4280ebe9383cSRichard Henderson } 4281ebe9383cSRichard Henderson 42821ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 4283ebe9383cSRichard Henderson { 42846fd0c7bcSRichard Henderson TCGv_i64 t; 4285ebe9383cSRichard Henderson 4286ebe9383cSRichard Henderson nullify_over(ctx); 4287ebe9383cSRichard Henderson 4288aac0f603SRichard Henderson t = tcg_temp_new_i64(); 42896fd0c7bcSRichard Henderson tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 4290ebe9383cSRichard Henderson 42911ca74648SRichard Henderson if (a->y == 1) { 4292ebe9383cSRichard Henderson int mask; 4293ebe9383cSRichard Henderson bool inv = false; 4294ebe9383cSRichard Henderson 42951ca74648SRichard Henderson switch (a->c) { 4296ebe9383cSRichard Henderson case 0: /* simple */ 42976fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, 0x4000000); 4298ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4299ebe9383cSRichard Henderson goto done; 4300ebe9383cSRichard Henderson case 2: /* rej */ 4301ebe9383cSRichard Henderson inv = true; 4302ebe9383cSRichard Henderson /* fallthru */ 4303ebe9383cSRichard Henderson case 1: /* acc */ 4304ebe9383cSRichard Henderson mask = 0x43ff800; 4305ebe9383cSRichard Henderson break; 4306ebe9383cSRichard Henderson case 6: /* rej8 */ 4307ebe9383cSRichard Henderson inv = true; 4308ebe9383cSRichard Henderson /* fallthru */ 4309ebe9383cSRichard Henderson case 5: /* acc8 */ 4310ebe9383cSRichard Henderson mask = 0x43f8000; 4311ebe9383cSRichard Henderson break; 4312ebe9383cSRichard Henderson case 9: /* acc6 */ 4313ebe9383cSRichard Henderson mask = 0x43e0000; 4314ebe9383cSRichard Henderson break; 4315ebe9383cSRichard Henderson case 13: /* acc4 */ 4316ebe9383cSRichard Henderson mask = 0x4380000; 4317ebe9383cSRichard Henderson break; 4318ebe9383cSRichard Henderson case 17: /* acc2 */ 4319ebe9383cSRichard Henderson mask = 0x4200000; 4320ebe9383cSRichard Henderson break; 4321ebe9383cSRichard Henderson default: 43221ca74648SRichard Henderson gen_illegal(ctx); 43231ca74648SRichard Henderson return true; 4324ebe9383cSRichard Henderson } 4325ebe9383cSRichard Henderson if (inv) { 43266fd0c7bcSRichard Henderson TCGv_i64 c = tcg_constant_i64(mask); 43276fd0c7bcSRichard Henderson tcg_gen_or_i64(t, t, c); 4328ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4329ebe9383cSRichard Henderson } else { 43306fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, mask); 4331ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4332ebe9383cSRichard Henderson } 43331ca74648SRichard Henderson } else { 43341ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 43351ca74648SRichard Henderson 43366fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, t, 21 - cbit, 1); 43371ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 43381ca74648SRichard Henderson } 43391ca74648SRichard Henderson 4340ebe9383cSRichard Henderson done: 434131234768SRichard Henderson return nullify_end(ctx); 4342ebe9383cSRichard Henderson } 4343ebe9383cSRichard Henderson 43441ca74648SRichard Henderson /* 43451ca74648SRichard Henderson * Float class 2 43461ca74648SRichard Henderson */ 43471ca74648SRichard Henderson 43481ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4349ebe9383cSRichard Henderson { 43501ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 43511ca74648SRichard Henderson } 43521ca74648SRichard Henderson 43531ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 43541ca74648SRichard Henderson { 43551ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 43561ca74648SRichard Henderson } 43571ca74648SRichard Henderson 43581ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 43591ca74648SRichard Henderson { 43601ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 43611ca74648SRichard Henderson } 43621ca74648SRichard Henderson 43631ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 43641ca74648SRichard Henderson { 43651ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 43661ca74648SRichard Henderson } 43671ca74648SRichard Henderson 43681ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 43691ca74648SRichard Henderson { 43701ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 43711ca74648SRichard Henderson } 43721ca74648SRichard Henderson 43731ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 43741ca74648SRichard Henderson { 43751ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 43761ca74648SRichard Henderson } 43771ca74648SRichard Henderson 43781ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 43791ca74648SRichard Henderson { 43801ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 43811ca74648SRichard Henderson } 43821ca74648SRichard Henderson 43831ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 43841ca74648SRichard Henderson { 43851ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 43861ca74648SRichard Henderson } 43871ca74648SRichard Henderson 43881ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 43891ca74648SRichard Henderson { 43901ca74648SRichard Henderson TCGv_i64 x, y; 4391ebe9383cSRichard Henderson 4392ebe9383cSRichard Henderson nullify_over(ctx); 4393ebe9383cSRichard Henderson 43941ca74648SRichard Henderson x = load_frw0_i64(a->r1); 43951ca74648SRichard Henderson y = load_frw0_i64(a->r2); 43961ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 43971ca74648SRichard Henderson save_frd(a->t, x); 4398ebe9383cSRichard Henderson 439931234768SRichard Henderson return nullify_end(ctx); 4400ebe9383cSRichard Henderson } 4401ebe9383cSRichard Henderson 4402ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4403ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4404ebe9383cSRichard Henderson { 4405ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4406ebe9383cSRichard Henderson } 4407ebe9383cSRichard Henderson 4408b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4409ebe9383cSRichard Henderson { 4410b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4411b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4412b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4413b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4414b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4415ebe9383cSRichard Henderson 4416ebe9383cSRichard Henderson nullify_over(ctx); 4417ebe9383cSRichard Henderson 4418ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4419ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4420ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4421ebe9383cSRichard Henderson 442231234768SRichard Henderson return nullify_end(ctx); 4423ebe9383cSRichard Henderson } 4424ebe9383cSRichard Henderson 4425b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4426b1e2af57SRichard Henderson { 4427b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4428b1e2af57SRichard Henderson } 4429b1e2af57SRichard Henderson 4430b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4431b1e2af57SRichard Henderson { 4432b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4433b1e2af57SRichard Henderson } 4434b1e2af57SRichard Henderson 4435b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4436b1e2af57SRichard Henderson { 4437b1e2af57SRichard Henderson nullify_over(ctx); 4438b1e2af57SRichard Henderson 4439b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4440b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4441b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4442b1e2af57SRichard Henderson 4443b1e2af57SRichard Henderson return nullify_end(ctx); 4444b1e2af57SRichard Henderson } 4445b1e2af57SRichard Henderson 4446b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4447b1e2af57SRichard Henderson { 4448b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4449b1e2af57SRichard Henderson } 4450b1e2af57SRichard Henderson 4451b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4452b1e2af57SRichard Henderson { 4453b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4454b1e2af57SRichard Henderson } 4455b1e2af57SRichard Henderson 4456c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4457ebe9383cSRichard Henderson { 4458c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4459ebe9383cSRichard Henderson 4460ebe9383cSRichard Henderson nullify_over(ctx); 4461c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4462c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4463c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4464ebe9383cSRichard Henderson 4465c3bad4f8SRichard Henderson if (a->neg) { 4466ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4467ebe9383cSRichard Henderson } else { 4468ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4469ebe9383cSRichard Henderson } 4470ebe9383cSRichard Henderson 4471c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 447231234768SRichard Henderson return nullify_end(ctx); 4473ebe9383cSRichard Henderson } 4474ebe9383cSRichard Henderson 4475c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4476ebe9383cSRichard Henderson { 4477c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4478ebe9383cSRichard Henderson 4479ebe9383cSRichard Henderson nullify_over(ctx); 4480c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4481c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4482c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4483ebe9383cSRichard Henderson 4484c3bad4f8SRichard Henderson if (a->neg) { 4485ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4486ebe9383cSRichard Henderson } else { 4487ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4488ebe9383cSRichard Henderson } 4489ebe9383cSRichard Henderson 4490c3bad4f8SRichard Henderson save_frd(a->t, x); 449131234768SRichard Henderson return nullify_end(ctx); 4492ebe9383cSRichard Henderson } 4493ebe9383cSRichard Henderson 449415da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 449515da177bSSven Schnelle { 4496cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4497cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4498cf6b28d4SHelge Deller if (a->i == 0x100) { 4499cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4500ad75a51eSRichard Henderson nullify_over(ctx); 4501ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4502cf6b28d4SHelge Deller return nullify_end(ctx); 450315da177bSSven Schnelle } 4504dbca0835SHelge Deller if (a->i == 0x101) { 4505dbca0835SHelge Deller /* print char in %r26 to first serial console, used by SeaBIOS-hppa */ 4506dbca0835SHelge Deller nullify_over(ctx); 4507dbca0835SHelge Deller gen_helper_diag_console_output(tcg_env); 4508dbca0835SHelge Deller return nullify_end(ctx); 4509dbca0835SHelge Deller } 4510ad75a51eSRichard Henderson #endif 4511ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4512ad75a51eSRichard Henderson return true; 4513ad75a51eSRichard Henderson } 451415da177bSSven Schnelle 4515b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 451661766fe9SRichard Henderson { 451751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4518f764718dSRichard Henderson int bound; 451961766fe9SRichard Henderson 452051b061fbSRichard Henderson ctx->cs = cs; 4521494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4522bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 45233d68ee7bSRichard Henderson 45243d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4525c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 45263d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4527c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4528c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4529217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4530c301f34eSRichard Henderson #else 4531494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4532bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4533bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4534451d993dSRichard Henderson : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX); 45353d68ee7bSRichard Henderson 4536c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4537c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4538c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4539c301f34eSRichard Henderson int32_t diff = cs_base; 4540c301f34eSRichard Henderson 4541c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4542c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4543c301f34eSRichard Henderson #endif 454451b061fbSRichard Henderson ctx->iaoq_n = -1; 4545f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 454661766fe9SRichard Henderson 4547a4db4a78SRichard Henderson ctx->zero = tcg_constant_i64(0); 4548a4db4a78SRichard Henderson 45493d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 45503d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4551b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 455261766fe9SRichard Henderson } 455361766fe9SRichard Henderson 455451b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 455551b061fbSRichard Henderson { 455651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 455761766fe9SRichard Henderson 45583d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 455951b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 456051b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4561494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 456251b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 456351b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4564129e9cc3SRichard Henderson } 456551b061fbSRichard Henderson ctx->null_lab = NULL; 456661766fe9SRichard Henderson } 456761766fe9SRichard Henderson 456851b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 456951b061fbSRichard Henderson { 457051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 457151b061fbSRichard Henderson 4572f5b5c857SRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b, 0); 4573f5b5c857SRichard Henderson ctx->insn_start = tcg_last_op(); 457451b061fbSRichard Henderson } 457551b061fbSRichard Henderson 457651b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 457751b061fbSRichard Henderson { 457851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4579b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 458051b061fbSRichard Henderson DisasJumpType ret; 458151b061fbSRichard Henderson 458251b061fbSRichard Henderson /* Execute one insn. */ 4583ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4584c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 458531234768SRichard Henderson do_page_zero(ctx); 458631234768SRichard Henderson ret = ctx->base.is_jmp; 4587869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4588ba1d0b44SRichard Henderson } else 4589ba1d0b44SRichard Henderson #endif 4590ba1d0b44SRichard Henderson { 459161766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 459261766fe9SRichard Henderson the page permissions for execute. */ 45934e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 459461766fe9SRichard Henderson 459561766fe9SRichard Henderson /* Set up the IA queue for the next insn. 459661766fe9SRichard Henderson This will be overwritten by a branch. */ 459751b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 459851b061fbSRichard Henderson ctx->iaoq_n = -1; 4599aac0f603SRichard Henderson ctx->iaoq_n_var = tcg_temp_new_i64(); 46006fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 460161766fe9SRichard Henderson } else { 460251b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4603f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 460461766fe9SRichard Henderson } 460561766fe9SRichard Henderson 460651b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 460751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4608869051eaSRichard Henderson ret = DISAS_NEXT; 4609129e9cc3SRichard Henderson } else { 46101a19da0dSRichard Henderson ctx->insn = insn; 461131274b46SRichard Henderson if (!decode(ctx, insn)) { 461231274b46SRichard Henderson gen_illegal(ctx); 461331274b46SRichard Henderson } 461431234768SRichard Henderson ret = ctx->base.is_jmp; 461551b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4616129e9cc3SRichard Henderson } 461761766fe9SRichard Henderson } 461861766fe9SRichard Henderson 46193d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 46203d68ee7bSRichard Henderson a priority change within the instruction queue. */ 462151b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4622c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4623c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4624c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4625c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 462651b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 462751b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 462831234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4629129e9cc3SRichard Henderson } else { 463031234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 463161766fe9SRichard Henderson } 4632129e9cc3SRichard Henderson } 463351b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 463451b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4635c301f34eSRichard Henderson ctx->base.pc_next += 4; 463661766fe9SRichard Henderson 4637c5d0aec2SRichard Henderson switch (ret) { 4638c5d0aec2SRichard Henderson case DISAS_NORETURN: 4639c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4640c5d0aec2SRichard Henderson break; 4641c5d0aec2SRichard Henderson 4642c5d0aec2SRichard Henderson case DISAS_NEXT: 4643c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4644c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 464551b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4646a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4647741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4648c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4649c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4650c301f34eSRichard Henderson #endif 465151b061fbSRichard Henderson nullify_save(ctx); 4652c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4653c5d0aec2SRichard Henderson ? DISAS_EXIT 4654c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 465551b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4656a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 465761766fe9SRichard Henderson } 4658c5d0aec2SRichard Henderson break; 4659c5d0aec2SRichard Henderson 4660c5d0aec2SRichard Henderson default: 4661c5d0aec2SRichard Henderson g_assert_not_reached(); 4662c5d0aec2SRichard Henderson } 466361766fe9SRichard Henderson } 466461766fe9SRichard Henderson 466551b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 466651b061fbSRichard Henderson { 466751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4668e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 466951b061fbSRichard Henderson 4670e1b5a5edSRichard Henderson switch (is_jmp) { 4671869051eaSRichard Henderson case DISAS_NORETURN: 467261766fe9SRichard Henderson break; 467351b061fbSRichard Henderson case DISAS_TOO_MANY: 4674869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4675e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4676741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4677741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 467851b061fbSRichard Henderson nullify_save(ctx); 467961766fe9SRichard Henderson /* FALLTHRU */ 4680869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 46818532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 46827f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 46838532a14eSRichard Henderson break; 468461766fe9SRichard Henderson } 4685c5d0aec2SRichard Henderson /* FALLTHRU */ 4686c5d0aec2SRichard Henderson case DISAS_EXIT: 4687c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 468861766fe9SRichard Henderson break; 468961766fe9SRichard Henderson default: 469051b061fbSRichard Henderson g_assert_not_reached(); 469161766fe9SRichard Henderson } 469251b061fbSRichard Henderson } 469361766fe9SRichard Henderson 46948eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 46958eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 469651b061fbSRichard Henderson { 4697c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 469861766fe9SRichard Henderson 4699ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4700ba1d0b44SRichard Henderson switch (pc) { 47017ad439dfSRichard Henderson case 0x00: 47028eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4703ba1d0b44SRichard Henderson return; 47047ad439dfSRichard Henderson case 0xb0: 47058eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4706ba1d0b44SRichard Henderson return; 47077ad439dfSRichard Henderson case 0xe0: 47088eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4709ba1d0b44SRichard Henderson return; 47107ad439dfSRichard Henderson case 0x100: 47118eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4712ba1d0b44SRichard Henderson return; 47137ad439dfSRichard Henderson } 4714ba1d0b44SRichard Henderson #endif 4715ba1d0b44SRichard Henderson 47168eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 47178eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 471861766fe9SRichard Henderson } 471951b061fbSRichard Henderson 472051b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 472151b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 472251b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 472351b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 472451b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 472551b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 472651b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 472751b061fbSRichard Henderson }; 472851b061fbSRichard Henderson 4729597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 473032f0c394SAnton Johansson vaddr pc, void *host_pc) 473151b061fbSRichard Henderson { 473251b061fbSRichard Henderson DisasContext ctx; 4733306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 473461766fe9SRichard Henderson } 4735