161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2574781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 270843563fSRichard Henderson #include "tcg/tcg-op-gvec.h" 2861766fe9SRichard Henderson #include "exec/helper-proto.h" 2961766fe9SRichard Henderson #include "exec/helper-gen.h" 30869051eaSRichard Henderson #include "exec/translator.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33d53106c9SRichard Henderson #define HELPER_H "helper.h" 34d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 35d53106c9SRichard Henderson #undef HELPER_H 36d53106c9SRichard Henderson 37aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */ 38aac0f603SRichard Henderson #undef tcg_temp_new 39d53106c9SRichard Henderson 4061766fe9SRichard Henderson typedef struct DisasCond { 4161766fe9SRichard Henderson TCGCond c; 426fd0c7bcSRichard Henderson TCGv_i64 a0, a1; 4361766fe9SRichard Henderson } DisasCond; 4461766fe9SRichard Henderson 4561766fe9SRichard Henderson typedef struct DisasContext { 46d01a3625SRichard Henderson DisasContextBase base; 4761766fe9SRichard Henderson CPUState *cs; 4861766fe9SRichard Henderson 49c53e401eSRichard Henderson uint64_t iaoq_f; 50c53e401eSRichard Henderson uint64_t iaoq_b; 51c53e401eSRichard Henderson uint64_t iaoq_n; 526fd0c7bcSRichard Henderson TCGv_i64 iaoq_n_var; 53142faf5fSRichard Henderson /* 54142faf5fSRichard Henderson * Null when IASQ_Back unchanged from IASQ_Front, 55142faf5fSRichard Henderson * or cpu_iasq_b, when IASQ_Back has been changed. 56142faf5fSRichard Henderson */ 57142faf5fSRichard Henderson TCGv_i64 iasq_b; 58142faf5fSRichard Henderson /* Null when IASQ_Next unchanged from IASQ_Back, or set by branch. */ 59142faf5fSRichard Henderson TCGv_i64 iasq_n; 6061766fe9SRichard Henderson 6161766fe9SRichard Henderson DisasCond null_cond; 6261766fe9SRichard Henderson TCGLabel *null_lab; 6361766fe9SRichard Henderson 64a4db4a78SRichard Henderson TCGv_i64 zero; 65a4db4a78SRichard Henderson 661a19da0dSRichard Henderson uint32_t insn; 67494737b7SRichard Henderson uint32_t tb_flags; 683d68ee7bSRichard Henderson int mmu_idx; 693d68ee7bSRichard Henderson int privilege; 7061766fe9SRichard Henderson bool psw_n_nonzero; 71bd6243a3SRichard Henderson bool is_pa20; 7224638bd1SRichard Henderson bool insn_start_updated; 73217d1a5eSRichard Henderson 74217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 75217d1a5eSRichard Henderson MemOp unalign; 76217d1a5eSRichard Henderson #endif 7761766fe9SRichard Henderson } DisasContext; 7861766fe9SRichard Henderson 79217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 80217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 8117fe594cSRichard Henderson #define MMU_DISABLED(C) false 82217d1a5eSRichard Henderson #else 832d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 8417fe594cSRichard Henderson #define MMU_DISABLED(C) MMU_IDX_MMU_DISABLED((C)->mmu_idx) 85217d1a5eSRichard Henderson #endif 86217d1a5eSRichard Henderson 87e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 88451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 89e36f27efSRichard Henderson { 90881d1073SHelge Deller /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */ 91881d1073SHelge Deller if (ctx->is_pa20) { 92e36f27efSRichard Henderson if (val & PSW_SM_W) { 93881d1073SHelge Deller val |= PSW_W; 94881d1073SHelge Deller } 95881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_G); 96881d1073SHelge Deller } else { 97881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_O); 98e36f27efSRichard Henderson } 99e36f27efSRichard Henderson return val; 100e36f27efSRichard Henderson } 101e36f27efSRichard Henderson 102deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 103451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 104deee69a1SRichard Henderson { 105deee69a1SRichard Henderson return ~val; 106deee69a1SRichard Henderson } 107deee69a1SRichard Henderson 1081cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 1091cd012a5SRichard Henderson we use for the final M. */ 110451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 1111cd012a5SRichard Henderson { 1121cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 1131cd012a5SRichard Henderson } 1141cd012a5SRichard Henderson 115740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 116451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 117740038d7SRichard Henderson { 118740038d7SRichard Henderson return val ? 1 : -1; 119740038d7SRichard Henderson } 120740038d7SRichard Henderson 121451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 122740038d7SRichard Henderson { 123740038d7SRichard Henderson return val ? -1 : 1; 124740038d7SRichard Henderson } 125740038d7SRichard Henderson 126740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 127451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 12801afb7beSRichard Henderson { 12901afb7beSRichard Henderson return val << 2; 13001afb7beSRichard Henderson } 13101afb7beSRichard Henderson 1320588e061SRichard Henderson /* Used for assemble_21. */ 133451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 1340588e061SRichard Henderson { 1350588e061SRichard Henderson return val << 11; 1360588e061SRichard Henderson } 1370588e061SRichard Henderson 13872ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val) 13972ae4f2bSRichard Henderson { 14072ae4f2bSRichard Henderson /* 14172ae4f2bSRichard Henderson * Officially, 32 * x + 32 - y. 14272ae4f2bSRichard Henderson * Here, x is already in bit 5, and y is [4:0]. 14372ae4f2bSRichard Henderson * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1, 14472ae4f2bSRichard Henderson * with the overflow from bit 4 summing with x. 14572ae4f2bSRichard Henderson */ 14672ae4f2bSRichard Henderson return (val ^ 31) + 1; 14772ae4f2bSRichard Henderson } 14872ae4f2bSRichard Henderson 1494768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */ 1504768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val) 1514768c28eSRichard Henderson { 1524768c28eSRichard Henderson /* 1534768c28eSRichard Henderson * @val is bit 0 and bits [4:15]. 1544768c28eSRichard Henderson * Swizzle thing around depending on PSW.W. 1554768c28eSRichard Henderson */ 1564768c28eSRichard Henderson int im10a = extract32(val, 1, 10); 1574768c28eSRichard Henderson int s = extract32(val, 11, 2); 1584768c28eSRichard Henderson int i = (-(val & 1) << 13) | (im10a << 3); 1594768c28eSRichard Henderson 1604768c28eSRichard Henderson if (ctx->tb_flags & PSW_W) { 1614768c28eSRichard Henderson i ^= s << 13; 1624768c28eSRichard Henderson } 1634768c28eSRichard Henderson return i; 1644768c28eSRichard Henderson } 1654768c28eSRichard Henderson 16646174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */ 16746174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val) 16846174e14SRichard Henderson { 16946174e14SRichard Henderson /* 17046174e14SRichard Henderson * @val is bit 0 and bits [3:15]. 17146174e14SRichard Henderson * Swizzle thing around depending on PSW.W. 17246174e14SRichard Henderson */ 17346174e14SRichard Henderson int im11a = extract32(val, 1, 11); 17446174e14SRichard Henderson int s = extract32(val, 12, 2); 17546174e14SRichard Henderson int i = (-(val & 1) << 13) | (im11a << 2); 17646174e14SRichard Henderson 17746174e14SRichard Henderson if (ctx->tb_flags & PSW_W) { 17846174e14SRichard Henderson i ^= s << 13; 17946174e14SRichard Henderson } 18046174e14SRichard Henderson return i; 18146174e14SRichard Henderson } 18246174e14SRichard Henderson 18372bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */ 18472bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val) 18572bace2dSRichard Henderson { 18672bace2dSRichard Henderson /* 18772bace2dSRichard Henderson * @val is bits [0:15], containing both im14 and s. 18872bace2dSRichard Henderson * Swizzle thing around depending on PSW.W. 18972bace2dSRichard Henderson */ 19072bace2dSRichard Henderson int s = extract32(val, 14, 2); 19172bace2dSRichard Henderson int i = (-(val & 1) << 13) | extract32(val, 1, 13); 19272bace2dSRichard Henderson 19372bace2dSRichard Henderson if (ctx->tb_flags & PSW_W) { 19472bace2dSRichard Henderson i ^= s << 13; 19572bace2dSRichard Henderson } 19672bace2dSRichard Henderson return i; 19772bace2dSRichard Henderson } 19872bace2dSRichard Henderson 19972bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */ 20072bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp) 20172bace2dSRichard Henderson { 20272bace2dSRichard Henderson return ctx->tb_flags & PSW_W ? 0 : sp; 20372bace2dSRichard Henderson } 20472bace2dSRichard Henderson 205c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */ 206c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val) 207c65c3ee1SRichard Henderson { 208c65c3ee1SRichard Henderson return val ? val : 4; /* 0 == "*<<" */ 209c65c3ee1SRichard Henderson } 210c65c3ee1SRichard Henderson 21182d0c831SRichard Henderson /* 21282d0c831SRichard Henderson * In many places pa1.x did not decode the bit that later became 21382d0c831SRichard Henderson * the pa2.0 D bit. Suppress D unless the cpu is pa2.0. 21482d0c831SRichard Henderson */ 21582d0c831SRichard Henderson static int pa20_d(DisasContext *ctx, int val) 21682d0c831SRichard Henderson { 21782d0c831SRichard Henderson return ctx->is_pa20 & val; 21882d0c831SRichard Henderson } 21901afb7beSRichard Henderson 22040f9f908SRichard Henderson /* Include the auto-generated decoder. */ 221abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 22240f9f908SRichard Henderson 22361766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 22461766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 225869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 22661766fe9SRichard Henderson 22761766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 22861766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 229869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 23061766fe9SRichard Henderson 231e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 232e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 233e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 234c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 235e1b5a5edSRichard Henderson 23661766fe9SRichard Henderson /* global register indexes */ 2376fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32]; 23833423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 239494737b7SRichard Henderson static TCGv_i64 cpu_srH; 2406fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f; 2416fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b; 242c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 243c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 2446fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar; 2456fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n; 2466fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v; 2476fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb; 2486fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb; 24961766fe9SRichard Henderson 25061766fe9SRichard Henderson void hppa_translate_init(void) 25161766fe9SRichard Henderson { 25261766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 25361766fe9SRichard Henderson 2546fd0c7bcSRichard Henderson typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar; 25561766fe9SRichard Henderson static const GlobalVar vars[] = { 25635136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 25761766fe9SRichard Henderson DEF_VAR(psw_n), 25861766fe9SRichard Henderson DEF_VAR(psw_v), 25961766fe9SRichard Henderson DEF_VAR(psw_cb), 26061766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 26161766fe9SRichard Henderson DEF_VAR(iaoq_f), 26261766fe9SRichard Henderson DEF_VAR(iaoq_b), 26361766fe9SRichard Henderson }; 26461766fe9SRichard Henderson 26561766fe9SRichard Henderson #undef DEF_VAR 26661766fe9SRichard Henderson 26761766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 26861766fe9SRichard Henderson static const char gr_names[32][4] = { 26961766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 27061766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 27161766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 27261766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 27361766fe9SRichard Henderson }; 27433423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 275494737b7SRichard Henderson static const char sr_names[5][4] = { 276494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 27733423472SRichard Henderson }; 27861766fe9SRichard Henderson 27961766fe9SRichard Henderson int i; 28061766fe9SRichard Henderson 281f764718dSRichard Henderson cpu_gr[0] = NULL; 28261766fe9SRichard Henderson for (i = 1; i < 32; i++) { 283ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 28461766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 28561766fe9SRichard Henderson gr_names[i]); 28661766fe9SRichard Henderson } 28733423472SRichard Henderson for (i = 0; i < 4; i++) { 288ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 28933423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 29033423472SRichard Henderson sr_names[i]); 29133423472SRichard Henderson } 292ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 293494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 294494737b7SRichard Henderson sr_names[4]); 29561766fe9SRichard Henderson 29661766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 29761766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 298ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 29961766fe9SRichard Henderson } 300c301f34eSRichard Henderson 301ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 302c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 303c301f34eSRichard Henderson "iasq_f"); 304ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 305c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 306c301f34eSRichard Henderson "iasq_b"); 30761766fe9SRichard Henderson } 30861766fe9SRichard Henderson 309f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg) 310f5b5c857SRichard Henderson { 31124638bd1SRichard Henderson assert(!ctx->insn_start_updated); 31224638bd1SRichard Henderson ctx->insn_start_updated = true; 31324638bd1SRichard Henderson tcg_set_insn_start_param(ctx->base.insn_start, 2, breg); 314f5b5c857SRichard Henderson } 315f5b5c857SRichard Henderson 316129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 317129e9cc3SRichard Henderson { 318f764718dSRichard Henderson return (DisasCond){ 319f764718dSRichard Henderson .c = TCG_COND_NEVER, 320f764718dSRichard Henderson .a0 = NULL, 321f764718dSRichard Henderson .a1 = NULL, 322f764718dSRichard Henderson }; 323129e9cc3SRichard Henderson } 324129e9cc3SRichard Henderson 325df0232feSRichard Henderson static DisasCond cond_make_t(void) 326df0232feSRichard Henderson { 327df0232feSRichard Henderson return (DisasCond){ 328df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 329df0232feSRichard Henderson .a0 = NULL, 330df0232feSRichard Henderson .a1 = NULL, 331df0232feSRichard Henderson }; 332df0232feSRichard Henderson } 333df0232feSRichard Henderson 334129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 335129e9cc3SRichard Henderson { 336f764718dSRichard Henderson return (DisasCond){ 337f764718dSRichard Henderson .c = TCG_COND_NE, 338f764718dSRichard Henderson .a0 = cpu_psw_n, 3396fd0c7bcSRichard Henderson .a1 = tcg_constant_i64(0) 340f764718dSRichard Henderson }; 341129e9cc3SRichard Henderson } 342129e9cc3SRichard Henderson 3436fd0c7bcSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 344b47a4a02SSven Schnelle { 345b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 3464fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 3474fe9533aSRichard Henderson } 3484fe9533aSRichard Henderson 3496fd0c7bcSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_i64 a0) 3504fe9533aSRichard Henderson { 3516fd0c7bcSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_i64(0)); 352b47a4a02SSven Schnelle } 353b47a4a02SSven Schnelle 3546fd0c7bcSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_i64 a0) 355129e9cc3SRichard Henderson { 356aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3576fd0c7bcSRichard Henderson tcg_gen_mov_i64(tmp, a0); 358b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 359129e9cc3SRichard Henderson } 360129e9cc3SRichard Henderson 3616fd0c7bcSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 362129e9cc3SRichard Henderson { 363aac0f603SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 364aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 365129e9cc3SRichard Henderson 3666fd0c7bcSRichard Henderson tcg_gen_mov_i64(t0, a0); 3676fd0c7bcSRichard Henderson tcg_gen_mov_i64(t1, a1); 3684fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 369129e9cc3SRichard Henderson } 370129e9cc3SRichard Henderson 371129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 372129e9cc3SRichard Henderson { 373129e9cc3SRichard Henderson switch (cond->c) { 374129e9cc3SRichard Henderson default: 375f764718dSRichard Henderson cond->a0 = NULL; 376f764718dSRichard Henderson cond->a1 = NULL; 377129e9cc3SRichard Henderson /* fallthru */ 378129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 379129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 380129e9cc3SRichard Henderson break; 381129e9cc3SRichard Henderson case TCG_COND_NEVER: 382129e9cc3SRichard Henderson break; 383129e9cc3SRichard Henderson } 384129e9cc3SRichard Henderson } 385129e9cc3SRichard Henderson 3866fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg) 38761766fe9SRichard Henderson { 38861766fe9SRichard Henderson if (reg == 0) { 389bc3da3cfSRichard Henderson return ctx->zero; 39061766fe9SRichard Henderson } else { 39161766fe9SRichard Henderson return cpu_gr[reg]; 39261766fe9SRichard Henderson } 39361766fe9SRichard Henderson } 39461766fe9SRichard Henderson 3956fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg) 39661766fe9SRichard Henderson { 397129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 398aac0f603SRichard Henderson return tcg_temp_new_i64(); 39961766fe9SRichard Henderson } else { 40061766fe9SRichard Henderson return cpu_gr[reg]; 40161766fe9SRichard Henderson } 40261766fe9SRichard Henderson } 40361766fe9SRichard Henderson 4046fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t) 405129e9cc3SRichard Henderson { 406129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 4076fd0c7bcSRichard Henderson tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0, 408129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 409129e9cc3SRichard Henderson } else { 4106fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, t); 411129e9cc3SRichard Henderson } 412129e9cc3SRichard Henderson } 413129e9cc3SRichard Henderson 4146fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t) 415129e9cc3SRichard Henderson { 416129e9cc3SRichard Henderson if (reg != 0) { 417129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 418129e9cc3SRichard Henderson } 419129e9cc3SRichard Henderson } 420129e9cc3SRichard Henderson 421e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 42296d6407fSRichard Henderson # define HI_OFS 0 42396d6407fSRichard Henderson # define LO_OFS 4 42496d6407fSRichard Henderson #else 42596d6407fSRichard Henderson # define HI_OFS 4 42696d6407fSRichard Henderson # define LO_OFS 0 42796d6407fSRichard Henderson #endif 42896d6407fSRichard Henderson 42996d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 43096d6407fSRichard Henderson { 43196d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 432ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 43396d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 43496d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 43596d6407fSRichard Henderson return ret; 43696d6407fSRichard Henderson } 43796d6407fSRichard Henderson 438ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 439ebe9383cSRichard Henderson { 440ebe9383cSRichard Henderson if (rt == 0) { 4410992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 4420992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 4430992a930SRichard Henderson return ret; 444ebe9383cSRichard Henderson } else { 445ebe9383cSRichard Henderson return load_frw_i32(rt); 446ebe9383cSRichard Henderson } 447ebe9383cSRichard Henderson } 448ebe9383cSRichard Henderson 449ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 450ebe9383cSRichard Henderson { 451ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4520992a930SRichard Henderson if (rt == 0) { 4530992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4540992a930SRichard Henderson } else { 455ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 456ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 457ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 458ebe9383cSRichard Henderson } 4590992a930SRichard Henderson return ret; 460ebe9383cSRichard Henderson } 461ebe9383cSRichard Henderson 46296d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 46396d6407fSRichard Henderson { 464ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 46596d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 46696d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 46796d6407fSRichard Henderson } 46896d6407fSRichard Henderson 46996d6407fSRichard Henderson #undef HI_OFS 47096d6407fSRichard Henderson #undef LO_OFS 47196d6407fSRichard Henderson 47296d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 47396d6407fSRichard Henderson { 47496d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 475ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 47696d6407fSRichard Henderson return ret; 47796d6407fSRichard Henderson } 47896d6407fSRichard Henderson 479ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 480ebe9383cSRichard Henderson { 481ebe9383cSRichard Henderson if (rt == 0) { 4820992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4830992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4840992a930SRichard Henderson return ret; 485ebe9383cSRichard Henderson } else { 486ebe9383cSRichard Henderson return load_frd(rt); 487ebe9383cSRichard Henderson } 488ebe9383cSRichard Henderson } 489ebe9383cSRichard Henderson 49096d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 49196d6407fSRichard Henderson { 492ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 49396d6407fSRichard Henderson } 49496d6407fSRichard Henderson 49533423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 49633423472SRichard Henderson { 49733423472SRichard Henderson #ifdef CONFIG_USER_ONLY 49833423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 49933423472SRichard Henderson #else 50033423472SRichard Henderson if (reg < 4) { 50133423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 502494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 503494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 50433423472SRichard Henderson } else { 505ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 50633423472SRichard Henderson } 50733423472SRichard Henderson #endif 50833423472SRichard Henderson } 50933423472SRichard Henderson 510129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 511129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 512129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 513129e9cc3SRichard Henderson { 514129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 515129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 516129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 517129e9cc3SRichard Henderson 518129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 519129e9cc3SRichard Henderson 520129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 5216e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 522aac0f603SRichard Henderson ctx->null_cond.a0 = tcg_temp_new_i64(); 5236fd0c7bcSRichard Henderson tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n); 524129e9cc3SRichard Henderson } 525129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 526129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 527129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 528129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 529129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 5306fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 531129e9cc3SRichard Henderson } 532129e9cc3SRichard Henderson 5336fd0c7bcSRichard Henderson tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0, 534129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 535129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 536129e9cc3SRichard Henderson } 537129e9cc3SRichard Henderson } 538129e9cc3SRichard Henderson 539129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 540129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 541129e9cc3SRichard Henderson { 542129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 543129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 5446fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 545129e9cc3SRichard Henderson } 546129e9cc3SRichard Henderson return; 547129e9cc3SRichard Henderson } 5486e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 5496fd0c7bcSRichard Henderson tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n, 550129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 551129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 552129e9cc3SRichard Henderson } 553129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 554129e9cc3SRichard Henderson } 555129e9cc3SRichard Henderson 556129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 557129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 558129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 559129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 560129e9cc3SRichard Henderson { 561129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 5626fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, x); 563129e9cc3SRichard Henderson } 564129e9cc3SRichard Henderson } 565129e9cc3SRichard Henderson 566129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 56740f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 56840f9f908SRichard Henderson it may be tail-called from a translate function. */ 56931234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 570129e9cc3SRichard Henderson { 571129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 57231234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 573129e9cc3SRichard Henderson 574f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 575f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 576f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 577f49b3537SRichard Henderson 578129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 579129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 580129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 581129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 58231234768SRichard Henderson return true; 583129e9cc3SRichard Henderson } 584129e9cc3SRichard Henderson ctx->null_lab = NULL; 585129e9cc3SRichard Henderson 586129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 587129e9cc3SRichard Henderson /* The next instruction will be unconditional, 588129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 589129e9cc3SRichard Henderson gen_set_label(null_lab); 590129e9cc3SRichard Henderson } else { 591129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 592129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 593129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 594129e9cc3SRichard Henderson label we have the proper value in place. */ 595129e9cc3SRichard Henderson nullify_save(ctx); 596129e9cc3SRichard Henderson gen_set_label(null_lab); 597129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 598129e9cc3SRichard Henderson } 599869051eaSRichard Henderson if (status == DISAS_NORETURN) { 60031234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 601129e9cc3SRichard Henderson } 60231234768SRichard Henderson return true; 603129e9cc3SRichard Henderson } 604129e9cc3SRichard Henderson 6056fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest, 6066fd0c7bcSRichard Henderson uint64_t ival, TCGv_i64 vval) 60761766fe9SRichard Henderson { 6087d50b696SSven Schnelle uint64_t mask = gva_offset_mask(ctx->tb_flags); 609f13bf343SRichard Henderson 610f13bf343SRichard Henderson if (ival != -1) { 6116fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, ival & mask); 612f13bf343SRichard Henderson return; 613f13bf343SRichard Henderson } 614f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 615f13bf343SRichard Henderson 616f13bf343SRichard Henderson /* 617f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 618f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 619f13bf343SRichard Henderson */ 620f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 6216fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, vval); 62261766fe9SRichard Henderson } else { 6236fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, vval, mask); 62461766fe9SRichard Henderson } 62561766fe9SRichard Henderson } 62661766fe9SRichard Henderson 627588deedaSRichard Henderson static void install_iaq_entries(DisasContext *ctx, 628588deedaSRichard Henderson uint64_t bi, TCGv_i64 bv, TCGv_i64 bs, 629588deedaSRichard Henderson uint64_t ni, TCGv_i64 nv, TCGv_i64 ns) 63085e6cda0SRichard Henderson { 63185e6cda0SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, bi, bv); 63285e6cda0SRichard Henderson 63385e6cda0SRichard Henderson /* Allow ni variable, with nv null, to indicate a trivial advance. */ 63485e6cda0SRichard Henderson if (ni != -1 || nv) { 63585e6cda0SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ni, nv); 63685e6cda0SRichard Henderson } else if (bi != -1) { 63785e6cda0SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, bi + 4, NULL); 63885e6cda0SRichard Henderson } else { 63985e6cda0SRichard Henderson tcg_gen_addi_i64(cpu_iaoq_b, cpu_iaoq_f, 4); 64085e6cda0SRichard Henderson tcg_gen_andi_i64(cpu_iaoq_b, cpu_iaoq_b, 64185e6cda0SRichard Henderson gva_offset_mask(ctx->tb_flags)); 64285e6cda0SRichard Henderson } 643588deedaSRichard Henderson if (bs) { 644588deedaSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, bs); 645588deedaSRichard Henderson } 646588deedaSRichard Henderson if (ns || bs) { 647588deedaSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, ns ? ns : bs); 648588deedaSRichard Henderson } 64985e6cda0SRichard Henderson } 65085e6cda0SRichard Henderson 65143541db0SRichard Henderson static void install_link(DisasContext *ctx, unsigned link, bool with_sr0) 65243541db0SRichard Henderson { 65343541db0SRichard Henderson tcg_debug_assert(ctx->null_cond.c == TCG_COND_NEVER); 65443541db0SRichard Henderson if (!link) { 65543541db0SRichard Henderson return; 65643541db0SRichard Henderson } 65743541db0SRichard Henderson if (ctx->iaoq_b == -1) { 65843541db0SRichard Henderson tcg_gen_addi_i64(cpu_gr[link], cpu_iaoq_b, 4); 65943541db0SRichard Henderson } else { 66043541db0SRichard Henderson tcg_gen_movi_i64(cpu_gr[link], ctx->iaoq_b + 4); 66143541db0SRichard Henderson } 66243541db0SRichard Henderson #ifndef CONFIG_USER_ONLY 66343541db0SRichard Henderson if (with_sr0) { 66443541db0SRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b); 66543541db0SRichard Henderson } 66643541db0SRichard Henderson #endif 66743541db0SRichard Henderson } 66843541db0SRichard Henderson 669c53e401eSRichard Henderson static inline uint64_t iaoq_dest(DisasContext *ctx, int64_t disp) 67061766fe9SRichard Henderson { 67161766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 67261766fe9SRichard Henderson } 67361766fe9SRichard Henderson 67461766fe9SRichard Henderson static void gen_excp_1(int exception) 67561766fe9SRichard Henderson { 676ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 67761766fe9SRichard Henderson } 67861766fe9SRichard Henderson 67931234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 68061766fe9SRichard Henderson { 681588deedaSRichard Henderson install_iaq_entries(ctx, ctx->iaoq_f, cpu_iaoq_f, NULL, 682588deedaSRichard Henderson ctx->iaoq_b, cpu_iaoq_b, NULL); 683129e9cc3SRichard Henderson nullify_save(ctx); 68461766fe9SRichard Henderson gen_excp_1(exception); 68531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 68661766fe9SRichard Henderson } 68761766fe9SRichard Henderson 68831234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 6891a19da0dSRichard Henderson { 69031234768SRichard Henderson nullify_over(ctx); 6916fd0c7bcSRichard Henderson tcg_gen_st_i64(tcg_constant_i64(ctx->insn), 692ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 69331234768SRichard Henderson gen_excp(ctx, exc); 69431234768SRichard Henderson return nullify_end(ctx); 6951a19da0dSRichard Henderson } 6961a19da0dSRichard Henderson 69731234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 69861766fe9SRichard Henderson { 69931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 70061766fe9SRichard Henderson } 70161766fe9SRichard Henderson 70240f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 70340f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 70440f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 70540f9f908SRichard Henderson #else 706e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 707e1b5a5edSRichard Henderson do { \ 708e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 70931234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 710e1b5a5edSRichard Henderson } \ 711e1b5a5edSRichard Henderson } while (0) 71240f9f908SRichard Henderson #endif 713e1b5a5edSRichard Henderson 7144e31e68bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, uint64_t bofs, uint64_t nofs) 71561766fe9SRichard Henderson { 7164e31e68bSRichard Henderson return (bofs != -1 && nofs != -1 && 7174e31e68bSRichard Henderson translator_use_goto_tb(&ctx->base, bofs)); 71861766fe9SRichard Henderson } 71961766fe9SRichard Henderson 720129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 721129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 722129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 723129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 724129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 725129e9cc3SRichard Henderson { 726f9b11bc2SRichard Henderson return (!(tb_cflags(ctx->base.tb) & CF_BP_PAGE) 727f9b11bc2SRichard Henderson && ctx->iaoq_b != -1 728f9b11bc2SRichard Henderson && is_same_page(&ctx->base, ctx->iaoq_b)); 729129e9cc3SRichard Henderson } 730129e9cc3SRichard Henderson 73161766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 7324e31e68bSRichard Henderson uint64_t b, uint64_t n) 73361766fe9SRichard Henderson { 7344e31e68bSRichard Henderson if (use_goto_tb(ctx, b, n)) { 73561766fe9SRichard Henderson tcg_gen_goto_tb(which); 736588deedaSRichard Henderson install_iaq_entries(ctx, b, NULL, NULL, n, NULL, NULL); 73707ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 73861766fe9SRichard Henderson } else { 739588deedaSRichard Henderson install_iaq_entries(ctx, b, cpu_iaoq_b, ctx->iasq_b, 740588deedaSRichard Henderson n, ctx->iaoq_n_var, ctx->iasq_n); 7417f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 74261766fe9SRichard Henderson } 74361766fe9SRichard Henderson } 74461766fe9SRichard Henderson 745b47a4a02SSven Schnelle static bool cond_need_sv(int c) 746b47a4a02SSven Schnelle { 747b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 748b47a4a02SSven Schnelle } 749b47a4a02SSven Schnelle 750b47a4a02SSven Schnelle static bool cond_need_cb(int c) 751b47a4a02SSven Schnelle { 752b47a4a02SSven Schnelle return c == 4 || c == 5; 753b47a4a02SSven Schnelle } 754b47a4a02SSven Schnelle 755b47a4a02SSven Schnelle /* 756b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 757b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 758b47a4a02SSven Schnelle */ 759b2167459SRichard Henderson 760a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 761fe2d066aSRichard Henderson TCGv_i64 res, TCGv_i64 uv, TCGv_i64 sv) 762b2167459SRichard Henderson { 763b2167459SRichard Henderson DisasCond cond; 7646fd0c7bcSRichard Henderson TCGv_i64 tmp; 765b2167459SRichard Henderson 766b2167459SRichard Henderson switch (cf >> 1) { 767b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 768b2167459SRichard Henderson cond = cond_make_f(); 769b2167459SRichard Henderson break; 770b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 77182d0c831SRichard Henderson if (!d) { 772aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7736fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 774a751eb31SRichard Henderson res = tmp; 775a751eb31SRichard Henderson } 776b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 777b2167459SRichard Henderson break; 778b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 779aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7806fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, res, sv); 78182d0c831SRichard Henderson if (!d) { 7826fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, tmp); 783a751eb31SRichard Henderson } 784b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 785b2167459SRichard Henderson break; 786b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 787b47a4a02SSven Schnelle /* 788b47a4a02SSven Schnelle * Simplify: 789b47a4a02SSven Schnelle * (N ^ V) | Z 790b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 791b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 792b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 793b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 794b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 795b47a4a02SSven Schnelle */ 796aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7976fd0c7bcSRichard Henderson tcg_gen_eqv_i64(tmp, res, sv); 79882d0c831SRichard Henderson if (!d) { 7996fd0c7bcSRichard Henderson tcg_gen_sextract_i64(tmp, tmp, 31, 1); 8006fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 8016fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 802a751eb31SRichard Henderson } else { 8036fd0c7bcSRichard Henderson tcg_gen_sari_i64(tmp, tmp, 63); 8046fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 805a751eb31SRichard Henderson } 806b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 807b2167459SRichard Henderson break; 808fe2d066aSRichard Henderson case 4: /* NUV / UV (!UV / UV) */ 809fe2d066aSRichard Henderson cond = cond_make_0(TCG_COND_EQ, uv); 810b2167459SRichard Henderson break; 811fe2d066aSRichard Henderson case 5: /* ZNV / VNZ (!UV | Z / UV & !Z) */ 812aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 813fe2d066aSRichard Henderson tcg_gen_movcond_i64(TCG_COND_EQ, tmp, uv, ctx->zero, ctx->zero, res); 81482d0c831SRichard Henderson if (!d) { 8156fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 816a751eb31SRichard Henderson } 817b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 818b2167459SRichard Henderson break; 819b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 82082d0c831SRichard Henderson if (!d) { 821aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 8226fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, sv); 823a751eb31SRichard Henderson sv = tmp; 824a751eb31SRichard Henderson } 825b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 826b2167459SRichard Henderson break; 827b2167459SRichard Henderson case 7: /* OD / EV */ 828aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 8296fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, res, 1); 830b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 831b2167459SRichard Henderson break; 832b2167459SRichard Henderson default: 833b2167459SRichard Henderson g_assert_not_reached(); 834b2167459SRichard Henderson } 835b2167459SRichard Henderson if (cf & 1) { 836b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 837b2167459SRichard Henderson } 838b2167459SRichard Henderson 839b2167459SRichard Henderson return cond; 840b2167459SRichard Henderson } 841b2167459SRichard Henderson 842b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 843b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 844b2167459SRichard Henderson deleted as unused. */ 845b2167459SRichard Henderson 8464fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 8476fd0c7bcSRichard Henderson TCGv_i64 res, TCGv_i64 in1, 8486fd0c7bcSRichard Henderson TCGv_i64 in2, TCGv_i64 sv) 849b2167459SRichard Henderson { 8504fe9533aSRichard Henderson TCGCond tc; 8514fe9533aSRichard Henderson bool ext_uns; 852b2167459SRichard Henderson 853b2167459SRichard Henderson switch (cf >> 1) { 854b2167459SRichard Henderson case 1: /* = / <> */ 8554fe9533aSRichard Henderson tc = TCG_COND_EQ; 8564fe9533aSRichard Henderson ext_uns = true; 857b2167459SRichard Henderson break; 858b2167459SRichard Henderson case 2: /* < / >= */ 8594fe9533aSRichard Henderson tc = TCG_COND_LT; 8604fe9533aSRichard Henderson ext_uns = false; 861b2167459SRichard Henderson break; 862b2167459SRichard Henderson case 3: /* <= / > */ 8634fe9533aSRichard Henderson tc = TCG_COND_LE; 8644fe9533aSRichard Henderson ext_uns = false; 865b2167459SRichard Henderson break; 866b2167459SRichard Henderson case 4: /* << / >>= */ 8674fe9533aSRichard Henderson tc = TCG_COND_LTU; 8684fe9533aSRichard Henderson ext_uns = true; 869b2167459SRichard Henderson break; 870b2167459SRichard Henderson case 5: /* <<= / >> */ 8714fe9533aSRichard Henderson tc = TCG_COND_LEU; 8724fe9533aSRichard Henderson ext_uns = true; 873b2167459SRichard Henderson break; 874b2167459SRichard Henderson default: 875a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 876b2167459SRichard Henderson } 877b2167459SRichard Henderson 8784fe9533aSRichard Henderson if (cf & 1) { 8794fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 8804fe9533aSRichard Henderson } 88182d0c831SRichard Henderson if (!d) { 882aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 883aac0f603SRichard Henderson TCGv_i64 t2 = tcg_temp_new_i64(); 8844fe9533aSRichard Henderson 8854fe9533aSRichard Henderson if (ext_uns) { 8866fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t1, in1); 8876fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t2, in2); 8884fe9533aSRichard Henderson } else { 8896fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t1, in1); 8906fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t2, in2); 8914fe9533aSRichard Henderson } 8924fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 8934fe9533aSRichard Henderson } 8944fe9533aSRichard Henderson return cond_make(tc, in1, in2); 895b2167459SRichard Henderson } 896b2167459SRichard Henderson 897df0232feSRichard Henderson /* 898df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 899df0232feSRichard Henderson * computed, and use of them is undefined. 900df0232feSRichard Henderson * 901df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 902df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 903df0232feSRichard Henderson * how cases c={2,3} are treated. 904df0232feSRichard Henderson */ 905b2167459SRichard Henderson 906b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 9076fd0c7bcSRichard Henderson TCGv_i64 res) 908b2167459SRichard Henderson { 909b5af8423SRichard Henderson TCGCond tc; 910b5af8423SRichard Henderson bool ext_uns; 911a751eb31SRichard Henderson 912df0232feSRichard Henderson switch (cf) { 913df0232feSRichard Henderson case 0: /* never */ 914df0232feSRichard Henderson case 9: /* undef, C */ 915df0232feSRichard Henderson case 11: /* undef, C & !Z */ 916df0232feSRichard Henderson case 12: /* undef, V */ 917df0232feSRichard Henderson return cond_make_f(); 918df0232feSRichard Henderson 919df0232feSRichard Henderson case 1: /* true */ 920df0232feSRichard Henderson case 8: /* undef, !C */ 921df0232feSRichard Henderson case 10: /* undef, !C | Z */ 922df0232feSRichard Henderson case 13: /* undef, !V */ 923df0232feSRichard Henderson return cond_make_t(); 924df0232feSRichard Henderson 925df0232feSRichard Henderson case 2: /* == */ 926b5af8423SRichard Henderson tc = TCG_COND_EQ; 927b5af8423SRichard Henderson ext_uns = true; 928b5af8423SRichard Henderson break; 929df0232feSRichard Henderson case 3: /* <> */ 930b5af8423SRichard Henderson tc = TCG_COND_NE; 931b5af8423SRichard Henderson ext_uns = true; 932b5af8423SRichard Henderson break; 933df0232feSRichard Henderson case 4: /* < */ 934b5af8423SRichard Henderson tc = TCG_COND_LT; 935b5af8423SRichard Henderson ext_uns = false; 936b5af8423SRichard Henderson break; 937df0232feSRichard Henderson case 5: /* >= */ 938b5af8423SRichard Henderson tc = TCG_COND_GE; 939b5af8423SRichard Henderson ext_uns = false; 940b5af8423SRichard Henderson break; 941df0232feSRichard Henderson case 6: /* <= */ 942b5af8423SRichard Henderson tc = TCG_COND_LE; 943b5af8423SRichard Henderson ext_uns = false; 944b5af8423SRichard Henderson break; 945df0232feSRichard Henderson case 7: /* > */ 946b5af8423SRichard Henderson tc = TCG_COND_GT; 947b5af8423SRichard Henderson ext_uns = false; 948b5af8423SRichard Henderson break; 949df0232feSRichard Henderson 950df0232feSRichard Henderson case 14: /* OD */ 951df0232feSRichard Henderson case 15: /* EV */ 952a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 953df0232feSRichard Henderson 954df0232feSRichard Henderson default: 955df0232feSRichard Henderson g_assert_not_reached(); 956b2167459SRichard Henderson } 957b5af8423SRichard Henderson 95882d0c831SRichard Henderson if (!d) { 959aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 960b5af8423SRichard Henderson 961b5af8423SRichard Henderson if (ext_uns) { 9626fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 963b5af8423SRichard Henderson } else { 9646fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, res); 965b5af8423SRichard Henderson } 966b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 967b5af8423SRichard Henderson } 968b5af8423SRichard Henderson return cond_make_0(tc, res); 969b2167459SRichard Henderson } 970b2167459SRichard Henderson 97198cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 97298cd9ca7SRichard Henderson 9734fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 9746fd0c7bcSRichard Henderson TCGv_i64 res) 97598cd9ca7SRichard Henderson { 97698cd9ca7SRichard Henderson unsigned c, f; 97798cd9ca7SRichard Henderson 97898cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 97998cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 98098cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 98198cd9ca7SRichard Henderson c = orig & 3; 98298cd9ca7SRichard Henderson if (c == 3) { 98398cd9ca7SRichard Henderson c = 7; 98498cd9ca7SRichard Henderson } 98598cd9ca7SRichard Henderson f = (orig & 4) / 4; 98698cd9ca7SRichard Henderson 987b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 98898cd9ca7SRichard Henderson } 98998cd9ca7SRichard Henderson 99046bb3d46SRichard Henderson /* Similar, but for unit zero conditions. */ 99146bb3d46SRichard Henderson static DisasCond do_unit_zero_cond(unsigned cf, bool d, TCGv_i64 res) 992b2167459SRichard Henderson { 99346bb3d46SRichard Henderson TCGv_i64 tmp; 994c53e401eSRichard Henderson uint64_t d_repl = d ? 0x0000000100000001ull : 1; 99546bb3d46SRichard Henderson uint64_t ones = 0, sgns = 0; 996b2167459SRichard Henderson 997b2167459SRichard Henderson switch (cf >> 1) { 998578b8132SSven Schnelle case 1: /* SBW / NBW */ 999578b8132SSven Schnelle if (d) { 100046bb3d46SRichard Henderson ones = d_repl; 100146bb3d46SRichard Henderson sgns = d_repl << 31; 1002578b8132SSven Schnelle } 1003578b8132SSven Schnelle break; 1004b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 100546bb3d46SRichard Henderson ones = d_repl * 0x01010101u; 100646bb3d46SRichard Henderson sgns = ones << 7; 100746bb3d46SRichard Henderson break; 100846bb3d46SRichard Henderson case 3: /* SHZ / NHZ */ 100946bb3d46SRichard Henderson ones = d_repl * 0x00010001u; 101046bb3d46SRichard Henderson sgns = ones << 15; 101146bb3d46SRichard Henderson break; 101246bb3d46SRichard Henderson } 101346bb3d46SRichard Henderson if (ones == 0) { 101446bb3d46SRichard Henderson /* Undefined, or 0/1 (never/always). */ 101546bb3d46SRichard Henderson return cf & 1 ? cond_make_t() : cond_make_f(); 101646bb3d46SRichard Henderson } 101746bb3d46SRichard Henderson 101846bb3d46SRichard Henderson /* 101946bb3d46SRichard Henderson * See hasless(v,1) from 1020b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1021b2167459SRichard Henderson */ 1022aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 102346bb3d46SRichard Henderson tcg_gen_subi_i64(tmp, res, ones); 10246fd0c7bcSRichard Henderson tcg_gen_andc_i64(tmp, tmp, res); 102546bb3d46SRichard Henderson tcg_gen_andi_i64(tmp, tmp, sgns); 1026b2167459SRichard Henderson 102746bb3d46SRichard Henderson return cond_make_0_tmp(cf & 1 ? TCG_COND_EQ : TCG_COND_NE, tmp); 1028b2167459SRichard Henderson } 1029b2167459SRichard Henderson 10306fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d, 10316fd0c7bcSRichard Henderson TCGv_i64 cb, TCGv_i64 cb_msb) 103272ca8753SRichard Henderson { 103382d0c831SRichard Henderson if (!d) { 1034aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 10356fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, cb, 32, 1); 103672ca8753SRichard Henderson return t; 103772ca8753SRichard Henderson } 103872ca8753SRichard Henderson return cb_msb; 103972ca8753SRichard Henderson } 104072ca8753SRichard Henderson 10416fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d) 104272ca8753SRichard Henderson { 104372ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 104472ca8753SRichard Henderson } 104572ca8753SRichard Henderson 1046b2167459SRichard Henderson /* Compute signed overflow for addition. */ 10476fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res, 1048f8f5986eSRichard Henderson TCGv_i64 in1, TCGv_i64 in2, 1049f8f5986eSRichard Henderson TCGv_i64 orig_in1, int shift, bool d) 1050b2167459SRichard Henderson { 1051aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1052aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1053b2167459SRichard Henderson 10546fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10556fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10566fd0c7bcSRichard Henderson tcg_gen_andc_i64(sv, sv, tmp); 1057b2167459SRichard Henderson 1058f8f5986eSRichard Henderson switch (shift) { 1059f8f5986eSRichard Henderson case 0: 1060f8f5986eSRichard Henderson break; 1061f8f5986eSRichard Henderson case 1: 1062f8f5986eSRichard Henderson /* Shift left by one and compare the sign. */ 1063f8f5986eSRichard Henderson tcg_gen_add_i64(tmp, orig_in1, orig_in1); 1064f8f5986eSRichard Henderson tcg_gen_xor_i64(tmp, tmp, orig_in1); 1065f8f5986eSRichard Henderson /* Incorporate into the overflow. */ 1066f8f5986eSRichard Henderson tcg_gen_or_i64(sv, sv, tmp); 1067f8f5986eSRichard Henderson break; 1068f8f5986eSRichard Henderson default: 1069f8f5986eSRichard Henderson { 1070f8f5986eSRichard Henderson int sign_bit = d ? 63 : 31; 1071f8f5986eSRichard Henderson 1072f8f5986eSRichard Henderson /* Compare the sign against all lower bits. */ 1073f8f5986eSRichard Henderson tcg_gen_sextract_i64(tmp, orig_in1, sign_bit, 1); 1074f8f5986eSRichard Henderson tcg_gen_xor_i64(tmp, tmp, orig_in1); 1075f8f5986eSRichard Henderson /* 1076f8f5986eSRichard Henderson * If one of the bits shifting into or through the sign 1077f8f5986eSRichard Henderson * differs, then we have overflow. 1078f8f5986eSRichard Henderson */ 1079f8f5986eSRichard Henderson tcg_gen_extract_i64(tmp, tmp, sign_bit - shift, shift); 1080f8f5986eSRichard Henderson tcg_gen_movcond_i64(TCG_COND_NE, sv, tmp, ctx->zero, 1081f8f5986eSRichard Henderson tcg_constant_i64(-1), sv); 1082f8f5986eSRichard Henderson } 1083f8f5986eSRichard Henderson } 1084b2167459SRichard Henderson return sv; 1085b2167459SRichard Henderson } 1086b2167459SRichard Henderson 1087f8f5986eSRichard Henderson /* Compute unsigned overflow for addition. */ 1088f8f5986eSRichard Henderson static TCGv_i64 do_add_uv(DisasContext *ctx, TCGv_i64 cb, TCGv_i64 cb_msb, 1089f8f5986eSRichard Henderson TCGv_i64 in1, int shift, bool d) 1090f8f5986eSRichard Henderson { 1091f8f5986eSRichard Henderson if (shift == 0) { 1092f8f5986eSRichard Henderson return get_carry(ctx, d, cb, cb_msb); 1093f8f5986eSRichard Henderson } else { 1094f8f5986eSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1095f8f5986eSRichard Henderson tcg_gen_extract_i64(tmp, in1, (d ? 63 : 31) - shift, shift); 1096f8f5986eSRichard Henderson tcg_gen_or_i64(tmp, tmp, get_carry(ctx, d, cb, cb_msb)); 1097f8f5986eSRichard Henderson return tmp; 1098f8f5986eSRichard Henderson } 1099f8f5986eSRichard Henderson } 1100f8f5986eSRichard Henderson 1101b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 11026fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res, 11036fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 1104b2167459SRichard Henderson { 1105aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1106aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1107b2167459SRichard Henderson 11086fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 11096fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 11106fd0c7bcSRichard Henderson tcg_gen_and_i64(sv, sv, tmp); 1111b2167459SRichard Henderson 1112b2167459SRichard Henderson return sv; 1113b2167459SRichard Henderson } 1114b2167459SRichard Henderson 1115f8f5986eSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 orig_in1, 11166fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned shift, bool is_l, 1117faf97ba1SRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d) 1118b2167459SRichard Henderson { 1119f8f5986eSRichard Henderson TCGv_i64 dest, cb, cb_msb, in1, uv, sv, tmp; 1120b2167459SRichard Henderson unsigned c = cf >> 1; 1121b2167459SRichard Henderson DisasCond cond; 1122b2167459SRichard Henderson 1123aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1124f764718dSRichard Henderson cb = NULL; 1125f764718dSRichard Henderson cb_msb = NULL; 1126b2167459SRichard Henderson 1127f8f5986eSRichard Henderson in1 = orig_in1; 1128b2167459SRichard Henderson if (shift) { 1129aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 11306fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, in1, shift); 1131b2167459SRichard Henderson in1 = tmp; 1132b2167459SRichard Henderson } 1133b2167459SRichard Henderson 1134b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1135aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1136aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1137bdcccc17SRichard Henderson 1138a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 1139b2167459SRichard Henderson if (is_c) { 11406fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, 1141a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1142b2167459SRichard Henderson } 11436fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 11446fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1145b2167459SRichard Henderson } else { 11466fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 1147b2167459SRichard Henderson if (is_c) { 11486fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d)); 1149b2167459SRichard Henderson } 1150b2167459SRichard Henderson } 1151b2167459SRichard Henderson 1152b2167459SRichard Henderson /* Compute signed overflow if required. */ 1153f764718dSRichard Henderson sv = NULL; 1154b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1155f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, in1, in2, orig_in1, shift, d); 1156b2167459SRichard Henderson if (is_tsv) { 1157bd1ad92cSSven Schnelle if (!d) { 1158bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1159bd1ad92cSSven Schnelle } 1160ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1161b2167459SRichard Henderson } 1162b2167459SRichard Henderson } 1163b2167459SRichard Henderson 1164f8f5986eSRichard Henderson /* Compute unsigned overflow if required. */ 1165f8f5986eSRichard Henderson uv = NULL; 1166f8f5986eSRichard Henderson if (cond_need_cb(c)) { 1167f8f5986eSRichard Henderson uv = do_add_uv(ctx, cb, cb_msb, orig_in1, shift, d); 1168f8f5986eSRichard Henderson } 1169f8f5986eSRichard Henderson 1170b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1171f8f5986eSRichard Henderson cond = do_cond(ctx, cf, d, dest, uv, sv); 1172b2167459SRichard Henderson if (is_tc) { 1173aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 11746fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1175ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1176b2167459SRichard Henderson } 1177b2167459SRichard Henderson 1178b2167459SRichard Henderson /* Write back the result. */ 1179b2167459SRichard Henderson if (!is_l) { 1180b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1181b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1182b2167459SRichard Henderson } 1183b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1184b2167459SRichard Henderson 1185b2167459SRichard Henderson /* Install the new nullification. */ 1186b2167459SRichard Henderson cond_free(&ctx->null_cond); 1187b2167459SRichard Henderson ctx->null_cond = cond; 1188b2167459SRichard Henderson } 1189b2167459SRichard Henderson 1190faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a, 11910c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11920c982a28SRichard Henderson { 11936fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 11940c982a28SRichard Henderson 11950c982a28SRichard Henderson if (a->cf) { 11960c982a28SRichard Henderson nullify_over(ctx); 11970c982a28SRichard Henderson } 11980c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11990c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1200faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, 1201faf97ba1SRichard Henderson is_tsv, is_tc, is_c, a->cf, a->d); 12020c982a28SRichard Henderson return nullify_end(ctx); 12030c982a28SRichard Henderson } 12040c982a28SRichard Henderson 12050588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12060588e061SRichard Henderson bool is_tsv, bool is_tc) 12070588e061SRichard Henderson { 12086fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 12090588e061SRichard Henderson 12100588e061SRichard Henderson if (a->cf) { 12110588e061SRichard Henderson nullify_over(ctx); 12120588e061SRichard Henderson } 12136fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 12140588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 1215faf97ba1SRichard Henderson /* All ADDI conditions are 32-bit. */ 1216faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false); 12170588e061SRichard Henderson return nullify_end(ctx); 12180588e061SRichard Henderson } 12190588e061SRichard Henderson 12206fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12216fd0c7bcSRichard Henderson TCGv_i64 in2, bool is_tsv, bool is_b, 122263c427c6SRichard Henderson bool is_tc, unsigned cf, bool d) 1223b2167459SRichard Henderson { 1224a4db4a78SRichard Henderson TCGv_i64 dest, sv, cb, cb_msb, tmp; 1225b2167459SRichard Henderson unsigned c = cf >> 1; 1226b2167459SRichard Henderson DisasCond cond; 1227b2167459SRichard Henderson 1228aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1229aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1230aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1231b2167459SRichard Henderson 1232b2167459SRichard Henderson if (is_b) { 1233b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 12346fd0c7bcSRichard Henderson tcg_gen_not_i64(cb, in2); 1235a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, 1236a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1237a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero); 12386fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, in1); 12396fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1240b2167459SRichard Henderson } else { 1241bdcccc17SRichard Henderson /* 1242bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1243bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1244bdcccc17SRichard Henderson */ 12456fd0c7bcSRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 1246a4db4a78SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 12476fd0c7bcSRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 12486fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1249b2167459SRichard Henderson } 1250b2167459SRichard Henderson 1251b2167459SRichard Henderson /* Compute signed overflow if required. */ 1252f764718dSRichard Henderson sv = NULL; 1253b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1254b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1255b2167459SRichard Henderson if (is_tsv) { 1256bd1ad92cSSven Schnelle if (!d) { 1257bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1258bd1ad92cSSven Schnelle } 1259ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1260b2167459SRichard Henderson } 1261b2167459SRichard Henderson } 1262b2167459SRichard Henderson 1263b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1264b2167459SRichard Henderson if (!is_b) { 12654fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1266b2167459SRichard Henderson } else { 1267a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1268b2167459SRichard Henderson } 1269b2167459SRichard Henderson 1270b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1271b2167459SRichard Henderson if (is_tc) { 1272aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 12736fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1274ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1275b2167459SRichard Henderson } 1276b2167459SRichard Henderson 1277b2167459SRichard Henderson /* Write back the result. */ 1278b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1279b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1280b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1281b2167459SRichard Henderson 1282b2167459SRichard Henderson /* Install the new nullification. */ 1283b2167459SRichard Henderson cond_free(&ctx->null_cond); 1284b2167459SRichard Henderson ctx->null_cond = cond; 1285b2167459SRichard Henderson } 1286b2167459SRichard Henderson 128763c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a, 12880c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12890c982a28SRichard Henderson { 12906fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 12910c982a28SRichard Henderson 12920c982a28SRichard Henderson if (a->cf) { 12930c982a28SRichard Henderson nullify_over(ctx); 12940c982a28SRichard Henderson } 12950c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12960c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 129763c427c6SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d); 12980c982a28SRichard Henderson return nullify_end(ctx); 12990c982a28SRichard Henderson } 13000c982a28SRichard Henderson 13010588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13020588e061SRichard Henderson { 13036fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 13040588e061SRichard Henderson 13050588e061SRichard Henderson if (a->cf) { 13060588e061SRichard Henderson nullify_over(ctx); 13070588e061SRichard Henderson } 13086fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 13090588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 131063c427c6SRichard Henderson /* All SUBI conditions are 32-bit. */ 131163c427c6SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false); 13120588e061SRichard Henderson return nullify_end(ctx); 13130588e061SRichard Henderson } 13140588e061SRichard Henderson 13156fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 13166fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d) 1317b2167459SRichard Henderson { 13186fd0c7bcSRichard Henderson TCGv_i64 dest, sv; 1319b2167459SRichard Henderson DisasCond cond; 1320b2167459SRichard Henderson 1321aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 13226fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 1323b2167459SRichard Henderson 1324b2167459SRichard Henderson /* Compute signed overflow if required. */ 1325f764718dSRichard Henderson sv = NULL; 1326b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1327b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1328b2167459SRichard Henderson } 1329b2167459SRichard Henderson 1330b2167459SRichard Henderson /* Form the condition for the compare. */ 13314fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1332b2167459SRichard Henderson 1333b2167459SRichard Henderson /* Clear. */ 13346fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 1335b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1336b2167459SRichard Henderson 1337b2167459SRichard Henderson /* Install the new nullification. */ 1338b2167459SRichard Henderson cond_free(&ctx->null_cond); 1339b2167459SRichard Henderson ctx->null_cond = cond; 1340b2167459SRichard Henderson } 1341b2167459SRichard Henderson 13426fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 13436fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 13446fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 1345b2167459SRichard Henderson { 13466fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 1347b2167459SRichard Henderson 1348b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1349b2167459SRichard Henderson fn(dest, in1, in2); 1350b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1351b2167459SRichard Henderson 1352b2167459SRichard Henderson /* Install the new nullification. */ 1353b2167459SRichard Henderson cond_free(&ctx->null_cond); 1354b2167459SRichard Henderson if (cf) { 1355b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1356b2167459SRichard Henderson } 1357b2167459SRichard Henderson } 1358b2167459SRichard Henderson 1359fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 13606fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 13610c982a28SRichard Henderson { 13626fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 13630c982a28SRichard Henderson 13640c982a28SRichard Henderson if (a->cf) { 13650c982a28SRichard Henderson nullify_over(ctx); 13660c982a28SRichard Henderson } 13670c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13680c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1369fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 13700c982a28SRichard Henderson return nullify_end(ctx); 13710c982a28SRichard Henderson } 13720c982a28SRichard Henderson 137346bb3d46SRichard Henderson static void do_unit_addsub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 137446bb3d46SRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 137546bb3d46SRichard Henderson bool is_tc, bool is_add) 1376b2167459SRichard Henderson { 137746bb3d46SRichard Henderson TCGv_i64 dest = tcg_temp_new_i64(); 137846bb3d46SRichard Henderson uint64_t test_cb = 0; 1379b2167459SRichard Henderson DisasCond cond; 1380b2167459SRichard Henderson 138146bb3d46SRichard Henderson /* Select which carry-out bits to test. */ 138246bb3d46SRichard Henderson switch (cf >> 1) { 138346bb3d46SRichard Henderson case 4: /* NDC / SDC -- 4-bit carries */ 138446bb3d46SRichard Henderson test_cb = dup_const(MO_8, 0x88); 138546bb3d46SRichard Henderson break; 138646bb3d46SRichard Henderson case 5: /* NWC / SWC -- 32-bit carries */ 138746bb3d46SRichard Henderson if (d) { 138846bb3d46SRichard Henderson test_cb = dup_const(MO_32, INT32_MIN); 1389b2167459SRichard Henderson } else { 139046bb3d46SRichard Henderson cf &= 1; /* undefined -- map to never/always */ 139146bb3d46SRichard Henderson } 139246bb3d46SRichard Henderson break; 139346bb3d46SRichard Henderson case 6: /* NBC / SBC -- 8-bit carries */ 139446bb3d46SRichard Henderson test_cb = dup_const(MO_8, INT8_MIN); 139546bb3d46SRichard Henderson break; 139646bb3d46SRichard Henderson case 7: /* NHC / SHC -- 16-bit carries */ 139746bb3d46SRichard Henderson test_cb = dup_const(MO_16, INT16_MIN); 139846bb3d46SRichard Henderson break; 139946bb3d46SRichard Henderson } 140046bb3d46SRichard Henderson if (!d) { 140146bb3d46SRichard Henderson test_cb = (uint32_t)test_cb; 140246bb3d46SRichard Henderson } 1403b2167459SRichard Henderson 140446bb3d46SRichard Henderson if (!test_cb) { 140546bb3d46SRichard Henderson /* No need to compute carries if we don't need to test them. */ 140646bb3d46SRichard Henderson if (is_add) { 140746bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 140846bb3d46SRichard Henderson } else { 140946bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 141046bb3d46SRichard Henderson } 141146bb3d46SRichard Henderson cond = do_unit_zero_cond(cf, d, dest); 141246bb3d46SRichard Henderson } else { 141346bb3d46SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 141446bb3d46SRichard Henderson 141546bb3d46SRichard Henderson if (d) { 141646bb3d46SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 141746bb3d46SRichard Henderson if (is_add) { 141846bb3d46SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 141946bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 142046bb3d46SRichard Henderson } else { 142146bb3d46SRichard Henderson /* See do_sub, !is_b. */ 142246bb3d46SRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 142346bb3d46SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 142446bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 142546bb3d46SRichard Henderson } 142646bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 142746bb3d46SRichard Henderson tcg_gen_extract2_i64(cb, cb, cb_msb, 1); 142846bb3d46SRichard Henderson } else { 142946bb3d46SRichard Henderson if (is_add) { 143046bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 143146bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 143246bb3d46SRichard Henderson } else { 143346bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 143446bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 143546bb3d46SRichard Henderson } 143646bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 143746bb3d46SRichard Henderson tcg_gen_shri_i64(cb, cb, 1); 143846bb3d46SRichard Henderson } 143946bb3d46SRichard Henderson 144046bb3d46SRichard Henderson tcg_gen_andi_i64(cb, cb, test_cb); 144146bb3d46SRichard Henderson cond = cond_make_0_tmp(cf & 1 ? TCG_COND_EQ : TCG_COND_NE, cb); 144246bb3d46SRichard Henderson } 1443b2167459SRichard Henderson 1444b2167459SRichard Henderson if (is_tc) { 1445aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 14466fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1447ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1448b2167459SRichard Henderson } 1449b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1450b2167459SRichard Henderson 1451b2167459SRichard Henderson cond_free(&ctx->null_cond); 1452b2167459SRichard Henderson ctx->null_cond = cond; 1453b2167459SRichard Henderson } 1454b2167459SRichard Henderson 145586f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14568d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14578d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14588d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14598d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 14606fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base) 146186f8d05fSRichard Henderson { 146286f8d05fSRichard Henderson TCGv_ptr ptr; 14636fd0c7bcSRichard Henderson TCGv_i64 tmp; 146486f8d05fSRichard Henderson TCGv_i64 spc; 146586f8d05fSRichard Henderson 146686f8d05fSRichard Henderson if (sp != 0) { 14678d6ae7fbSRichard Henderson if (sp < 0) { 14688d6ae7fbSRichard Henderson sp = ~sp; 14698d6ae7fbSRichard Henderson } 14706fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 14718d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14728d6ae7fbSRichard Henderson return spc; 147386f8d05fSRichard Henderson } 1474494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1475494737b7SRichard Henderson return cpu_srH; 1476494737b7SRichard Henderson } 147786f8d05fSRichard Henderson 147886f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 1479aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 14806fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 148186f8d05fSRichard Henderson 1482698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 14836fd0c7bcSRichard Henderson tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 14846fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, 030); 14856fd0c7bcSRichard Henderson tcg_gen_trunc_i64_ptr(ptr, tmp); 148686f8d05fSRichard Henderson 1487ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 148886f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 148986f8d05fSRichard Henderson 149086f8d05fSRichard Henderson return spc; 149186f8d05fSRichard Henderson } 149286f8d05fSRichard Henderson #endif 149386f8d05fSRichard Henderson 14946fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs, 1495c53e401eSRichard Henderson unsigned rb, unsigned rx, int scale, int64_t disp, 149686f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 149786f8d05fSRichard Henderson { 14986fd0c7bcSRichard Henderson TCGv_i64 base = load_gpr(ctx, rb); 14996fd0c7bcSRichard Henderson TCGv_i64 ofs; 15006fd0c7bcSRichard Henderson TCGv_i64 addr; 150186f8d05fSRichard Henderson 1502f5b5c857SRichard Henderson set_insn_breg(ctx, rb); 1503f5b5c857SRichard Henderson 150486f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 150586f8d05fSRichard Henderson if (rx) { 1506aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 15076fd0c7bcSRichard Henderson tcg_gen_shli_i64(ofs, cpu_gr[rx], scale); 15086fd0c7bcSRichard Henderson tcg_gen_add_i64(ofs, ofs, base); 150986f8d05fSRichard Henderson } else if (disp || modify) { 1510aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 15116fd0c7bcSRichard Henderson tcg_gen_addi_i64(ofs, base, disp); 151286f8d05fSRichard Henderson } else { 151386f8d05fSRichard Henderson ofs = base; 151486f8d05fSRichard Henderson } 151586f8d05fSRichard Henderson 151686f8d05fSRichard Henderson *pofs = ofs; 15176fd0c7bcSRichard Henderson *pgva = addr = tcg_temp_new_i64(); 15187d50b696SSven Schnelle tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base, 15197d50b696SSven Schnelle gva_offset_mask(ctx->tb_flags)); 1520698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 152186f8d05fSRichard Henderson if (!is_phys) { 1522d265360fSRichard Henderson tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base)); 152386f8d05fSRichard Henderson } 152486f8d05fSRichard Henderson #endif 152586f8d05fSRichard Henderson } 152686f8d05fSRichard Henderson 152796d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 152896d6407fSRichard Henderson * < 0 for pre-modify, 152996d6407fSRichard Henderson * > 0 for post-modify, 153096d6407fSRichard Henderson * = 0 for no base register update. 153196d6407fSRichard Henderson */ 153296d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1533c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 153414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 153596d6407fSRichard Henderson { 15366fd0c7bcSRichard Henderson TCGv_i64 ofs; 15376fd0c7bcSRichard Henderson TCGv_i64 addr; 153896d6407fSRichard Henderson 153996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 154096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 154196d6407fSRichard Henderson 154286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 154317fe594cSRichard Henderson MMU_DISABLED(ctx)); 1544c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 154586f8d05fSRichard Henderson if (modify) { 154686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 154796d6407fSRichard Henderson } 154896d6407fSRichard Henderson } 154996d6407fSRichard Henderson 155096d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1551c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 155214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 155396d6407fSRichard Henderson { 15546fd0c7bcSRichard Henderson TCGv_i64 ofs; 15556fd0c7bcSRichard Henderson TCGv_i64 addr; 155696d6407fSRichard Henderson 155796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 155896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 155996d6407fSRichard Henderson 156086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 156117fe594cSRichard Henderson MMU_DISABLED(ctx)); 1562217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 156386f8d05fSRichard Henderson if (modify) { 156486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 156596d6407fSRichard Henderson } 156696d6407fSRichard Henderson } 156796d6407fSRichard Henderson 156896d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1569c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 157014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 157196d6407fSRichard Henderson { 15726fd0c7bcSRichard Henderson TCGv_i64 ofs; 15736fd0c7bcSRichard Henderson TCGv_i64 addr; 157496d6407fSRichard Henderson 157596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 157696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 157796d6407fSRichard Henderson 157886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 157917fe594cSRichard Henderson MMU_DISABLED(ctx)); 1580217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 158186f8d05fSRichard Henderson if (modify) { 158286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 158396d6407fSRichard Henderson } 158496d6407fSRichard Henderson } 158596d6407fSRichard Henderson 158696d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1587c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 158814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 158996d6407fSRichard Henderson { 15906fd0c7bcSRichard Henderson TCGv_i64 ofs; 15916fd0c7bcSRichard Henderson TCGv_i64 addr; 159296d6407fSRichard Henderson 159396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 159496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 159596d6407fSRichard Henderson 159686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 159717fe594cSRichard Henderson MMU_DISABLED(ctx)); 1598217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 159986f8d05fSRichard Henderson if (modify) { 160086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 160196d6407fSRichard Henderson } 160296d6407fSRichard Henderson } 160396d6407fSRichard Henderson 16041cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1605c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 160614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 160796d6407fSRichard Henderson { 16086fd0c7bcSRichard Henderson TCGv_i64 dest; 160996d6407fSRichard Henderson 161096d6407fSRichard Henderson nullify_over(ctx); 161196d6407fSRichard Henderson 161296d6407fSRichard Henderson if (modify == 0) { 161396d6407fSRichard Henderson /* No base register update. */ 161496d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 161596d6407fSRichard Henderson } else { 161696d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1617aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 161896d6407fSRichard Henderson } 16196fd0c7bcSRichard Henderson do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 162096d6407fSRichard Henderson save_gpr(ctx, rt, dest); 162196d6407fSRichard Henderson 16221cd012a5SRichard Henderson return nullify_end(ctx); 162396d6407fSRichard Henderson } 162496d6407fSRichard Henderson 1625740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1626c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 162786f8d05fSRichard Henderson unsigned sp, int modify) 162896d6407fSRichard Henderson { 162996d6407fSRichard Henderson TCGv_i32 tmp; 163096d6407fSRichard Henderson 163196d6407fSRichard Henderson nullify_over(ctx); 163296d6407fSRichard Henderson 163396d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 163486f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 163596d6407fSRichard Henderson save_frw_i32(rt, tmp); 163696d6407fSRichard Henderson 163796d6407fSRichard Henderson if (rt == 0) { 1638ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 163996d6407fSRichard Henderson } 164096d6407fSRichard Henderson 1641740038d7SRichard Henderson return nullify_end(ctx); 164296d6407fSRichard Henderson } 164396d6407fSRichard Henderson 1644740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1645740038d7SRichard Henderson { 1646740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1647740038d7SRichard Henderson a->disp, a->sp, a->m); 1648740038d7SRichard Henderson } 1649740038d7SRichard Henderson 1650740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1651c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 165286f8d05fSRichard Henderson unsigned sp, int modify) 165396d6407fSRichard Henderson { 165496d6407fSRichard Henderson TCGv_i64 tmp; 165596d6407fSRichard Henderson 165696d6407fSRichard Henderson nullify_over(ctx); 165796d6407fSRichard Henderson 165896d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1659fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 166096d6407fSRichard Henderson save_frd(rt, tmp); 166196d6407fSRichard Henderson 166296d6407fSRichard Henderson if (rt == 0) { 1663ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 166496d6407fSRichard Henderson } 166596d6407fSRichard Henderson 1666740038d7SRichard Henderson return nullify_end(ctx); 1667740038d7SRichard Henderson } 1668740038d7SRichard Henderson 1669740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1670740038d7SRichard Henderson { 1671740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1672740038d7SRichard Henderson a->disp, a->sp, a->m); 167396d6407fSRichard Henderson } 167496d6407fSRichard Henderson 16751cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 1676c53e401eSRichard Henderson int64_t disp, unsigned sp, 167714776ab5STony Nguyen int modify, MemOp mop) 167896d6407fSRichard Henderson { 167996d6407fSRichard Henderson nullify_over(ctx); 16806fd0c7bcSRichard Henderson do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16811cd012a5SRichard Henderson return nullify_end(ctx); 168296d6407fSRichard Henderson } 168396d6407fSRichard Henderson 1684740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1685c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 168686f8d05fSRichard Henderson unsigned sp, int modify) 168796d6407fSRichard Henderson { 168896d6407fSRichard Henderson TCGv_i32 tmp; 168996d6407fSRichard Henderson 169096d6407fSRichard Henderson nullify_over(ctx); 169196d6407fSRichard Henderson 169296d6407fSRichard Henderson tmp = load_frw_i32(rt); 169386f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 169496d6407fSRichard Henderson 1695740038d7SRichard Henderson return nullify_end(ctx); 169696d6407fSRichard Henderson } 169796d6407fSRichard Henderson 1698740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1699740038d7SRichard Henderson { 1700740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1701740038d7SRichard Henderson a->disp, a->sp, a->m); 1702740038d7SRichard Henderson } 1703740038d7SRichard Henderson 1704740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1705c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 170686f8d05fSRichard Henderson unsigned sp, int modify) 170796d6407fSRichard Henderson { 170896d6407fSRichard Henderson TCGv_i64 tmp; 170996d6407fSRichard Henderson 171096d6407fSRichard Henderson nullify_over(ctx); 171196d6407fSRichard Henderson 171296d6407fSRichard Henderson tmp = load_frd(rt); 1713fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 171496d6407fSRichard Henderson 1715740038d7SRichard Henderson return nullify_end(ctx); 1716740038d7SRichard Henderson } 1717740038d7SRichard Henderson 1718740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1719740038d7SRichard Henderson { 1720740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1721740038d7SRichard Henderson a->disp, a->sp, a->m); 172296d6407fSRichard Henderson } 172396d6407fSRichard Henderson 17241ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1725ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1726ebe9383cSRichard Henderson { 1727ebe9383cSRichard Henderson TCGv_i32 tmp; 1728ebe9383cSRichard Henderson 1729ebe9383cSRichard Henderson nullify_over(ctx); 1730ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1731ebe9383cSRichard Henderson 1732ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1733ebe9383cSRichard Henderson 1734ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 17351ca74648SRichard Henderson return nullify_end(ctx); 1736ebe9383cSRichard Henderson } 1737ebe9383cSRichard Henderson 17381ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1739ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1740ebe9383cSRichard Henderson { 1741ebe9383cSRichard Henderson TCGv_i32 dst; 1742ebe9383cSRichard Henderson TCGv_i64 src; 1743ebe9383cSRichard Henderson 1744ebe9383cSRichard Henderson nullify_over(ctx); 1745ebe9383cSRichard Henderson src = load_frd(ra); 1746ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1747ebe9383cSRichard Henderson 1748ad75a51eSRichard Henderson func(dst, tcg_env, src); 1749ebe9383cSRichard Henderson 1750ebe9383cSRichard Henderson save_frw_i32(rt, dst); 17511ca74648SRichard Henderson return nullify_end(ctx); 1752ebe9383cSRichard Henderson } 1753ebe9383cSRichard Henderson 17541ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1755ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1756ebe9383cSRichard Henderson { 1757ebe9383cSRichard Henderson TCGv_i64 tmp; 1758ebe9383cSRichard Henderson 1759ebe9383cSRichard Henderson nullify_over(ctx); 1760ebe9383cSRichard Henderson tmp = load_frd0(ra); 1761ebe9383cSRichard Henderson 1762ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1763ebe9383cSRichard Henderson 1764ebe9383cSRichard Henderson save_frd(rt, tmp); 17651ca74648SRichard Henderson return nullify_end(ctx); 1766ebe9383cSRichard Henderson } 1767ebe9383cSRichard Henderson 17681ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1769ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1770ebe9383cSRichard Henderson { 1771ebe9383cSRichard Henderson TCGv_i32 src; 1772ebe9383cSRichard Henderson TCGv_i64 dst; 1773ebe9383cSRichard Henderson 1774ebe9383cSRichard Henderson nullify_over(ctx); 1775ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1776ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1777ebe9383cSRichard Henderson 1778ad75a51eSRichard Henderson func(dst, tcg_env, src); 1779ebe9383cSRichard Henderson 1780ebe9383cSRichard Henderson save_frd(rt, dst); 17811ca74648SRichard Henderson return nullify_end(ctx); 1782ebe9383cSRichard Henderson } 1783ebe9383cSRichard Henderson 17841ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1785ebe9383cSRichard Henderson unsigned ra, unsigned rb, 178631234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1787ebe9383cSRichard Henderson { 1788ebe9383cSRichard Henderson TCGv_i32 a, b; 1789ebe9383cSRichard Henderson 1790ebe9383cSRichard Henderson nullify_over(ctx); 1791ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1792ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1793ebe9383cSRichard Henderson 1794ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1795ebe9383cSRichard Henderson 1796ebe9383cSRichard Henderson save_frw_i32(rt, a); 17971ca74648SRichard Henderson return nullify_end(ctx); 1798ebe9383cSRichard Henderson } 1799ebe9383cSRichard Henderson 18001ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1801ebe9383cSRichard Henderson unsigned ra, unsigned rb, 180231234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1803ebe9383cSRichard Henderson { 1804ebe9383cSRichard Henderson TCGv_i64 a, b; 1805ebe9383cSRichard Henderson 1806ebe9383cSRichard Henderson nullify_over(ctx); 1807ebe9383cSRichard Henderson a = load_frd0(ra); 1808ebe9383cSRichard Henderson b = load_frd0(rb); 1809ebe9383cSRichard Henderson 1810ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1811ebe9383cSRichard Henderson 1812ebe9383cSRichard Henderson save_frd(rt, a); 18131ca74648SRichard Henderson return nullify_end(ctx); 1814ebe9383cSRichard Henderson } 1815ebe9383cSRichard Henderson 181698cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 181798cd9ca7SRichard Henderson have already had nullification handled. */ 18182644f80bSRichard Henderson static bool do_dbranch(DisasContext *ctx, int64_t disp, 181998cd9ca7SRichard Henderson unsigned link, bool is_n) 182098cd9ca7SRichard Henderson { 18212644f80bSRichard Henderson uint64_t dest = iaoq_dest(ctx, disp); 18222644f80bSRichard Henderson 182398cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 182443541db0SRichard Henderson install_link(ctx, link, false); 182598cd9ca7SRichard Henderson if (is_n) { 1826d08ad0e0SRichard Henderson if (use_nullify_skip(ctx)) { 1827d08ad0e0SRichard Henderson nullify_set(ctx, 0); 1828d08ad0e0SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 1829d08ad0e0SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1830d08ad0e0SRichard Henderson return true; 1831d08ad0e0SRichard Henderson } 183298cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 183398cd9ca7SRichard Henderson } 1834d08ad0e0SRichard Henderson ctx->iaoq_n = dest; 1835d08ad0e0SRichard Henderson ctx->iaoq_n_var = NULL; 183698cd9ca7SRichard Henderson } else { 183798cd9ca7SRichard Henderson nullify_over(ctx); 183898cd9ca7SRichard Henderson 183943541db0SRichard Henderson install_link(ctx, link, false); 184098cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 184198cd9ca7SRichard Henderson nullify_set(ctx, 0); 184298cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 184398cd9ca7SRichard Henderson } else { 184498cd9ca7SRichard Henderson nullify_set(ctx, is_n); 184598cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 184698cd9ca7SRichard Henderson } 184798cd9ca7SRichard Henderson 184831234768SRichard Henderson nullify_end(ctx); 184998cd9ca7SRichard Henderson 185098cd9ca7SRichard Henderson nullify_set(ctx, 0); 185198cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 185231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 185398cd9ca7SRichard Henderson } 185401afb7beSRichard Henderson return true; 185598cd9ca7SRichard Henderson } 185698cd9ca7SRichard Henderson 185798cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 185898cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1859c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n, 186098cd9ca7SRichard Henderson DisasCond *cond) 186198cd9ca7SRichard Henderson { 1862c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, disp); 186398cd9ca7SRichard Henderson TCGLabel *taken = NULL; 186498cd9ca7SRichard Henderson TCGCond c = cond->c; 186598cd9ca7SRichard Henderson bool n; 186698cd9ca7SRichard Henderson 186798cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 186898cd9ca7SRichard Henderson 186998cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 187098cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 18712644f80bSRichard Henderson return do_dbranch(ctx, disp, 0, is_n && disp >= 0); 187298cd9ca7SRichard Henderson } 187398cd9ca7SRichard Henderson 187498cd9ca7SRichard Henderson taken = gen_new_label(); 18756fd0c7bcSRichard Henderson tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken); 187698cd9ca7SRichard Henderson cond_free(cond); 187798cd9ca7SRichard Henderson 187898cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 187998cd9ca7SRichard Henderson n = is_n && disp < 0; 188098cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 188198cd9ca7SRichard Henderson nullify_set(ctx, 0); 1882a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 188398cd9ca7SRichard Henderson } else { 188498cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 188598cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 188698cd9ca7SRichard Henderson ctx->null_lab = NULL; 188798cd9ca7SRichard Henderson } 188898cd9ca7SRichard Henderson nullify_set(ctx, n); 1889a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 189098cd9ca7SRichard Henderson } 189198cd9ca7SRichard Henderson 189298cd9ca7SRichard Henderson gen_set_label(taken); 189398cd9ca7SRichard Henderson 189498cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 189598cd9ca7SRichard Henderson n = is_n && disp >= 0; 189698cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 189798cd9ca7SRichard Henderson nullify_set(ctx, 0); 1898a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 189998cd9ca7SRichard Henderson } else { 190098cd9ca7SRichard Henderson nullify_set(ctx, n); 1901a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 190298cd9ca7SRichard Henderson } 190398cd9ca7SRichard Henderson 190498cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 190598cd9ca7SRichard Henderson if (ctx->null_lab) { 190698cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 190798cd9ca7SRichard Henderson ctx->null_lab = NULL; 190831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 190998cd9ca7SRichard Henderson } else { 191031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 191198cd9ca7SRichard Henderson } 191201afb7beSRichard Henderson return true; 191398cd9ca7SRichard Henderson } 191498cd9ca7SRichard Henderson 191598cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 191698cd9ca7SRichard Henderson nullification of the branch itself. */ 1917019f4159SRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 dspc, 1918019f4159SRichard Henderson unsigned link, bool with_sr0, bool is_n) 191998cd9ca7SRichard Henderson { 1920d582c1faSRichard Henderson TCGv_i64 next; 192198cd9ca7SRichard Henderson 1922d582c1faSRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 1923d582c1faSRichard Henderson next = tcg_temp_new_i64(); 1924d582c1faSRichard Henderson tcg_gen_mov_i64(next, dest); 192598cd9ca7SRichard Henderson 1926019f4159SRichard Henderson install_link(ctx, link, with_sr0); 192798cd9ca7SRichard Henderson if (is_n) { 1928c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1929019f4159SRichard Henderson install_iaq_entries(ctx, -1, next, dspc, -1, NULL, NULL); 1930c301f34eSRichard Henderson nullify_set(ctx, 0); 193131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 193201afb7beSRichard Henderson return true; 1933c301f34eSRichard Henderson } 193498cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 193598cd9ca7SRichard Henderson } 1936c301f34eSRichard Henderson ctx->iaoq_n = -1; 1937c301f34eSRichard Henderson ctx->iaoq_n_var = next; 1938019f4159SRichard Henderson ctx->iasq_n = dspc; 1939d582c1faSRichard Henderson return true; 1940d582c1faSRichard Henderson } 194198cd9ca7SRichard Henderson 1942d582c1faSRichard Henderson nullify_over(ctx); 1943d582c1faSRichard Henderson 194443541db0SRichard Henderson next = tcg_temp_new_i64(); 194543541db0SRichard Henderson tcg_gen_mov_i64(next, dest); 194643541db0SRichard Henderson 1947019f4159SRichard Henderson install_link(ctx, link, with_sr0); 1948d582c1faSRichard Henderson if (is_n && use_nullify_skip(ctx)) { 1949019f4159SRichard Henderson install_iaq_entries(ctx, -1, next, dspc, -1, NULL, NULL); 1950d582c1faSRichard Henderson nullify_set(ctx, 0); 1951d582c1faSRichard Henderson } else { 1952588deedaSRichard Henderson install_iaq_entries(ctx, ctx->iaoq_b, cpu_iaoq_b, ctx->iasq_b, 1953019f4159SRichard Henderson -1, next, dspc); 1954d582c1faSRichard Henderson nullify_set(ctx, is_n); 1955d582c1faSRichard Henderson } 1956d582c1faSRichard Henderson 19577f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 1958d582c1faSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 195901afb7beSRichard Henderson return nullify_end(ctx); 196098cd9ca7SRichard Henderson } 196198cd9ca7SRichard Henderson 1962660eefe1SRichard Henderson /* Implement 1963660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1964660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1965660eefe1SRichard Henderson * else 1966660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1967660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1968660eefe1SRichard Henderson */ 19696fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset) 1970660eefe1SRichard Henderson { 19716fd0c7bcSRichard Henderson TCGv_i64 dest; 1972660eefe1SRichard Henderson switch (ctx->privilege) { 1973660eefe1SRichard Henderson case 0: 1974660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1975660eefe1SRichard Henderson return offset; 1976660eefe1SRichard Henderson case 3: 1977993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1978aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19796fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, offset, 3); 1980660eefe1SRichard Henderson break; 1981660eefe1SRichard Henderson default: 1982aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19836fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, offset, -4); 19846fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, ctx->privilege); 1985*0bb02029SRichard Henderson tcg_gen_umax_i64(dest, dest, offset); 1986660eefe1SRichard Henderson break; 1987660eefe1SRichard Henderson } 1988660eefe1SRichard Henderson return dest; 1989660eefe1SRichard Henderson } 1990660eefe1SRichard Henderson 1991ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19927ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19937ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19947ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19957ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19967ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19977ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19987ad439dfSRichard Henderson aforementioned BE. */ 199931234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20007ad439dfSRichard Henderson { 20016fd0c7bcSRichard Henderson TCGv_i64 tmp; 2002a0180973SRichard Henderson 20037ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20047ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20058b81968cSMichael Tokarev next insn within the privileged page. */ 20067ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20077ad439dfSRichard Henderson case TCG_COND_NEVER: 20087ad439dfSRichard Henderson break; 20097ad439dfSRichard Henderson case TCG_COND_ALWAYS: 20106fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 20117ad439dfSRichard Henderson goto do_sigill; 20127ad439dfSRichard Henderson default: 20137ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20147ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20157ad439dfSRichard Henderson g_assert_not_reached(); 20167ad439dfSRichard Henderson } 20177ad439dfSRichard Henderson 20187ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20197ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20207ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20217ad439dfSRichard Henderson under such conditions. */ 20227ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20237ad439dfSRichard Henderson goto do_sigill; 20247ad439dfSRichard Henderson } 20257ad439dfSRichard Henderson 2026ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20277ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20282986721dSRichard Henderson gen_excp_1(EXCP_IMP); 202931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 203031234768SRichard Henderson break; 20317ad439dfSRichard Henderson 20327ad439dfSRichard Henderson case 0xb0: /* LWS */ 20337ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 203431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 203531234768SRichard Henderson break; 20367ad439dfSRichard Henderson 20377ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 20386fd0c7bcSRichard Henderson tcg_gen_st_i64(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2039aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 20406fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_gr[31], 3); 2041588deedaSRichard Henderson install_iaq_entries(ctx, -1, tmp, NULL, -1, NULL, NULL); 204231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 204331234768SRichard Henderson break; 20447ad439dfSRichard Henderson 20457ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20467ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 204731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204831234768SRichard Henderson break; 20497ad439dfSRichard Henderson 20507ad439dfSRichard Henderson default: 20517ad439dfSRichard Henderson do_sigill: 20522986721dSRichard Henderson gen_excp_1(EXCP_ILL); 205331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 205431234768SRichard Henderson break; 20557ad439dfSRichard Henderson } 20567ad439dfSRichard Henderson } 2057ba1d0b44SRichard Henderson #endif 20587ad439dfSRichard Henderson 2059deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2060b2167459SRichard Henderson { 2061b2167459SRichard Henderson cond_free(&ctx->null_cond); 206231234768SRichard Henderson return true; 2063b2167459SRichard Henderson } 2064b2167459SRichard Henderson 206540f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 206698a9cb79SRichard Henderson { 206731234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 206898a9cb79SRichard Henderson } 206998a9cb79SRichard Henderson 2070e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 207198a9cb79SRichard Henderson { 207298a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 207398a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 207498a9cb79SRichard Henderson 207598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 207631234768SRichard Henderson return true; 207798a9cb79SRichard Henderson } 207898a9cb79SRichard Henderson 2079c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 208098a9cb79SRichard Henderson { 2081c603e14aSRichard Henderson unsigned rt = a->t; 20826fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, rt); 2083b5e0b3a5SSven Schnelle tcg_gen_movi_i64(tmp, ctx->iaoq_f & ~3ULL); 208498a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 208598a9cb79SRichard Henderson 208698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 208731234768SRichard Henderson return true; 208898a9cb79SRichard Henderson } 208998a9cb79SRichard Henderson 2090c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 209198a9cb79SRichard Henderson { 2092c603e14aSRichard Henderson unsigned rt = a->t; 2093c603e14aSRichard Henderson unsigned rs = a->sp; 209433423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 209598a9cb79SRichard Henderson 209633423472SRichard Henderson load_spr(ctx, t0, rs); 209733423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 209833423472SRichard Henderson 2099967662cdSRichard Henderson save_gpr(ctx, rt, t0); 210098a9cb79SRichard Henderson 210198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210231234768SRichard Henderson return true; 210398a9cb79SRichard Henderson } 210498a9cb79SRichard Henderson 2105c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 210698a9cb79SRichard Henderson { 2107c603e14aSRichard Henderson unsigned rt = a->t; 2108c603e14aSRichard Henderson unsigned ctl = a->r; 21096fd0c7bcSRichard Henderson TCGv_i64 tmp; 211098a9cb79SRichard Henderson 211198a9cb79SRichard Henderson switch (ctl) { 211235136a77SRichard Henderson case CR_SAR: 2113c603e14aSRichard Henderson if (a->e == 0) { 211498a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 211598a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 21166fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 211798a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 211835136a77SRichard Henderson goto done; 211998a9cb79SRichard Henderson } 212098a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 212135136a77SRichard Henderson goto done; 212235136a77SRichard Henderson case CR_IT: /* Interval Timer */ 212335136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 212435136a77SRichard Henderson nullify_over(ctx); 212598a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2126dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 212731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 212849c29d6cSRichard Henderson } 21290c58c1bcSRichard Henderson gen_helper_read_interval_timer(tmp); 213098a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 213131234768SRichard Henderson return nullify_end(ctx); 213298a9cb79SRichard Henderson case 26: 213398a9cb79SRichard Henderson case 27: 213498a9cb79SRichard Henderson break; 213598a9cb79SRichard Henderson default: 213698a9cb79SRichard Henderson /* All other control registers are privileged. */ 213735136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 213835136a77SRichard Henderson break; 213998a9cb79SRichard Henderson } 214098a9cb79SRichard Henderson 2141aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21426fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 214335136a77SRichard Henderson save_gpr(ctx, rt, tmp); 214435136a77SRichard Henderson 214535136a77SRichard Henderson done: 214698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 214731234768SRichard Henderson return true; 214898a9cb79SRichard Henderson } 214998a9cb79SRichard Henderson 2150c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 215133423472SRichard Henderson { 2152c603e14aSRichard Henderson unsigned rr = a->r; 2153c603e14aSRichard Henderson unsigned rs = a->sp; 2154967662cdSRichard Henderson TCGv_i64 tmp; 215533423472SRichard Henderson 215633423472SRichard Henderson if (rs >= 5) { 215733423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215833423472SRichard Henderson } 215933423472SRichard Henderson nullify_over(ctx); 216033423472SRichard Henderson 2161967662cdSRichard Henderson tmp = tcg_temp_new_i64(); 2162967662cdSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32); 216333423472SRichard Henderson 216433423472SRichard Henderson if (rs >= 4) { 2165967662cdSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2166494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 216733423472SRichard Henderson } else { 2168967662cdSRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], tmp); 216933423472SRichard Henderson } 217033423472SRichard Henderson 217131234768SRichard Henderson return nullify_end(ctx); 217233423472SRichard Henderson } 217333423472SRichard Henderson 2174c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 217598a9cb79SRichard Henderson { 2176c603e14aSRichard Henderson unsigned ctl = a->t; 21776fd0c7bcSRichard Henderson TCGv_i64 reg; 21786fd0c7bcSRichard Henderson TCGv_i64 tmp; 217998a9cb79SRichard Henderson 218035136a77SRichard Henderson if (ctl == CR_SAR) { 21814845f015SSven Schnelle reg = load_gpr(ctx, a->r); 2182aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21836fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31); 218498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 218598a9cb79SRichard Henderson 218698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218731234768SRichard Henderson return true; 218898a9cb79SRichard Henderson } 218998a9cb79SRichard Henderson 219035136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 219135136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 219235136a77SRichard Henderson 2193c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 219435136a77SRichard Henderson nullify_over(ctx); 21954c34bab0SHelge Deller 21964c34bab0SHelge Deller if (ctx->is_pa20) { 21974845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21984c34bab0SHelge Deller } else { 21994c34bab0SHelge Deller reg = tcg_temp_new_i64(); 22004c34bab0SHelge Deller tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r)); 22014c34bab0SHelge Deller } 22024845f015SSven Schnelle 220335136a77SRichard Henderson switch (ctl) { 220435136a77SRichard Henderson case CR_IT: 2205104281c1SRichard Henderson if (translator_io_start(&ctx->base)) { 2206104281c1SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2207104281c1SRichard Henderson } 2208ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 220935136a77SRichard Henderson break; 22104f5f2548SRichard Henderson case CR_EIRR: 22116ebebea7SRichard Henderson /* Helper modifies interrupt lines and is therefore IO. */ 22126ebebea7SRichard Henderson translator_io_start(&ctx->base); 2213ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 22146ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 221531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22164f5f2548SRichard Henderson break; 22174f5f2548SRichard Henderson 221835136a77SRichard Henderson case CR_IIASQ: 221935136a77SRichard Henderson case CR_IIAOQ: 222035136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 222135136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2222aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22236fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, 222435136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 22256fd0c7bcSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 22266fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, 222735136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 222835136a77SRichard Henderson break; 222935136a77SRichard Henderson 2230d5de20bdSSven Schnelle case CR_PID1: 2231d5de20bdSSven Schnelle case CR_PID2: 2232d5de20bdSSven Schnelle case CR_PID3: 2233d5de20bdSSven Schnelle case CR_PID4: 22346fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2235d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2236ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2237d5de20bdSSven Schnelle #endif 2238d5de20bdSSven Schnelle break; 2239d5de20bdSSven Schnelle 22406ebebea7SRichard Henderson case CR_EIEM: 22416ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 22426ebebea7SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22436ebebea7SRichard Henderson /* FALLTHRU */ 224435136a77SRichard Henderson default: 22456fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 224635136a77SRichard Henderson break; 224735136a77SRichard Henderson } 224831234768SRichard Henderson return nullify_end(ctx); 22494f5f2548SRichard Henderson #endif 225035136a77SRichard Henderson } 225135136a77SRichard Henderson 2252c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 225398a9cb79SRichard Henderson { 2254aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 225598a9cb79SRichard Henderson 22566fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, load_gpr(ctx, a->r)); 22576fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31); 225898a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 225998a9cb79SRichard Henderson 226098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 226131234768SRichard Henderson return true; 226298a9cb79SRichard Henderson } 226398a9cb79SRichard Henderson 2264e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 226598a9cb79SRichard Henderson { 22666fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->t); 226798a9cb79SRichard Henderson 22682330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22692330504cSHelge Deller /* We don't implement space registers in user mode. */ 22706fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 22712330504cSHelge Deller #else 2272967662cdSRichard Henderson tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 2273967662cdSRichard Henderson tcg_gen_shri_i64(dest, dest, 32); 22742330504cSHelge Deller #endif 2275e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 227698a9cb79SRichard Henderson 227798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 227831234768SRichard Henderson return true; 227998a9cb79SRichard Henderson } 228098a9cb79SRichard Henderson 2281e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2282e36f27efSRichard Henderson { 22837b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY 2284e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22857b2d70a1SHelge Deller #else 22866fd0c7bcSRichard Henderson TCGv_i64 tmp; 2287e1b5a5edSRichard Henderson 22887b2d70a1SHelge Deller /* HP-UX 11i and HP ODE use rsm for read-access to PSW */ 22897b2d70a1SHelge Deller if (a->i) { 22907b2d70a1SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22917b2d70a1SHelge Deller } 22927b2d70a1SHelge Deller 2293e1b5a5edSRichard Henderson nullify_over(ctx); 2294e1b5a5edSRichard Henderson 2295aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22966fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22976fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ~a->i); 2298ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2299e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2300e1b5a5edSRichard Henderson 2301e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 230231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 230331234768SRichard Henderson return nullify_end(ctx); 2304e36f27efSRichard Henderson #endif 2305e1b5a5edSRichard Henderson } 2306e1b5a5edSRichard Henderson 2307e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2308e1b5a5edSRichard Henderson { 2309e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2310e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 23116fd0c7bcSRichard Henderson TCGv_i64 tmp; 2312e1b5a5edSRichard Henderson 2313e1b5a5edSRichard Henderson nullify_over(ctx); 2314e1b5a5edSRichard Henderson 2315aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 23166fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 23176fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, a->i); 2318ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2319e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2320e1b5a5edSRichard Henderson 2321e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 232231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 232331234768SRichard Henderson return nullify_end(ctx); 2324e36f27efSRichard Henderson #endif 2325e1b5a5edSRichard Henderson } 2326e1b5a5edSRichard Henderson 2327c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2328e1b5a5edSRichard Henderson { 2329e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2330c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 23316fd0c7bcSRichard Henderson TCGv_i64 tmp, reg; 2332e1b5a5edSRichard Henderson nullify_over(ctx); 2333e1b5a5edSRichard Henderson 2334c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2335aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2336ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2337e1b5a5edSRichard Henderson 2338e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 233931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 234031234768SRichard Henderson return nullify_end(ctx); 2341c603e14aSRichard Henderson #endif 2342e1b5a5edSRichard Henderson } 2343f49b3537SRichard Henderson 2344e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2345f49b3537SRichard Henderson { 2346f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2347e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2348f49b3537SRichard Henderson nullify_over(ctx); 2349f49b3537SRichard Henderson 2350e36f27efSRichard Henderson if (rfi_r) { 2351ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2352f49b3537SRichard Henderson } else { 2353ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2354f49b3537SRichard Henderson } 235531234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 235607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 235731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2358f49b3537SRichard Henderson 235931234768SRichard Henderson return nullify_end(ctx); 2360e36f27efSRichard Henderson #endif 2361f49b3537SRichard Henderson } 23626210db05SHelge Deller 2363e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2364e36f27efSRichard Henderson { 2365e36f27efSRichard Henderson return do_rfi(ctx, false); 2366e36f27efSRichard Henderson } 2367e36f27efSRichard Henderson 2368e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2369e36f27efSRichard Henderson { 2370e36f27efSRichard Henderson return do_rfi(ctx, true); 2371e36f27efSRichard Henderson } 2372e36f27efSRichard Henderson 237396927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23746210db05SHelge Deller { 23756210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 237696927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23776210db05SHelge Deller nullify_over(ctx); 2378ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 237931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 238031234768SRichard Henderson return nullify_end(ctx); 238196927adbSRichard Henderson #endif 23826210db05SHelge Deller } 238396927adbSRichard Henderson 238496927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 238596927adbSRichard Henderson { 238696927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 238796927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 238896927adbSRichard Henderson nullify_over(ctx); 2389ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 239096927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 239196927adbSRichard Henderson return nullify_end(ctx); 239296927adbSRichard Henderson #endif 239396927adbSRichard Henderson } 2394e1b5a5edSRichard Henderson 2395558c09beSRichard Henderson static bool do_getshadowregs(DisasContext *ctx) 23964a4554c6SHelge Deller { 23974a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23984a4554c6SHelge Deller nullify_over(ctx); 2399558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0])); 2400558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1])); 2401558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2])); 2402558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3])); 2403558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4])); 2404558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5])); 2405558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6])); 24064a4554c6SHelge Deller return nullify_end(ctx); 2407558c09beSRichard Henderson } 2408558c09beSRichard Henderson 24093bdf2081SHelge Deller static bool do_putshadowregs(DisasContext *ctx) 24103bdf2081SHelge Deller { 24113bdf2081SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24123bdf2081SHelge Deller nullify_over(ctx); 24133bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0])); 24143bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1])); 24153bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2])); 24163bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3])); 24173bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4])); 24183bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5])); 24193bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6])); 24203bdf2081SHelge Deller return nullify_end(ctx); 24213bdf2081SHelge Deller } 24223bdf2081SHelge Deller 2423558c09beSRichard Henderson static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 2424558c09beSRichard Henderson { 2425558c09beSRichard Henderson return do_getshadowregs(ctx); 24264a4554c6SHelge Deller } 24274a4554c6SHelge Deller 2428deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 242998a9cb79SRichard Henderson { 2430deee69a1SRichard Henderson if (a->m) { 24316fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->b); 24326fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->b); 24336fd0c7bcSRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->x); 243498a9cb79SRichard Henderson 243598a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 24366fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, src1, src2); 2437deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2438deee69a1SRichard Henderson } 243998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 244031234768SRichard Henderson return true; 244198a9cb79SRichard Henderson } 244298a9cb79SRichard Henderson 2443ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a) 2444ad1fdacdSSven Schnelle { 2445ad1fdacdSSven Schnelle /* End TB for flush instruction cache, so we pick up new insns. */ 2446ad1fdacdSSven Schnelle ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2447ad1fdacdSSven Schnelle return trans_nop_addrx(ctx, a); 2448ad1fdacdSSven Schnelle } 2449ad1fdacdSSven Schnelle 2450deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 245198a9cb79SRichard Henderson { 24526fd0c7bcSRichard Henderson TCGv_i64 dest, ofs; 2453eed14219SRichard Henderson TCGv_i32 level, want; 24546fd0c7bcSRichard Henderson TCGv_i64 addr; 245598a9cb79SRichard Henderson 245698a9cb79SRichard Henderson nullify_over(ctx); 245798a9cb79SRichard Henderson 2458deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2459deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2460eed14219SRichard Henderson 2461deee69a1SRichard Henderson if (a->imm) { 2462e5d487c9SRichard Henderson level = tcg_constant_i32(a->ri & 3); 246398a9cb79SRichard Henderson } else { 2464eed14219SRichard Henderson level = tcg_temp_new_i32(); 24656fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri)); 2466eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 246798a9cb79SRichard Henderson } 246829dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2469eed14219SRichard Henderson 2470ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2471eed14219SRichard Henderson 2472deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 247331234768SRichard Henderson return nullify_end(ctx); 247498a9cb79SRichard Henderson } 247598a9cb79SRichard Henderson 2476deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24778d6ae7fbSRichard Henderson { 24788577f354SRichard Henderson if (ctx->is_pa20) { 24798577f354SRichard Henderson return false; 24808577f354SRichard Henderson } 2481deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2482deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24836fd0c7bcSRichard Henderson TCGv_i64 addr; 24846fd0c7bcSRichard Henderson TCGv_i64 ofs, reg; 24858d6ae7fbSRichard Henderson 24868d6ae7fbSRichard Henderson nullify_over(ctx); 24878d6ae7fbSRichard Henderson 2488deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2489deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2490deee69a1SRichard Henderson if (a->addr) { 24918577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 24928d6ae7fbSRichard Henderson } else { 24938577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 24948d6ae7fbSRichard Henderson } 24958d6ae7fbSRichard Henderson 249632dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 249732dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 249831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 249931234768SRichard Henderson } 250031234768SRichard Henderson return nullify_end(ctx); 2501deee69a1SRichard Henderson #endif 25028d6ae7fbSRichard Henderson } 250363300a00SRichard Henderson 2504eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local) 250563300a00SRichard Henderson { 2506deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2507deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25086fd0c7bcSRichard Henderson TCGv_i64 addr; 25096fd0c7bcSRichard Henderson TCGv_i64 ofs; 251063300a00SRichard Henderson 251163300a00SRichard Henderson nullify_over(ctx); 251263300a00SRichard Henderson 2513deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2514eb25d10fSHelge Deller 2515eb25d10fSHelge Deller /* 2516eb25d10fSHelge Deller * Page align now, rather than later, so that we can add in the 2517eb25d10fSHelge Deller * page_size field from pa2.0 from the low 4 bits of GR[b]. 2518eb25d10fSHelge Deller */ 2519eb25d10fSHelge Deller tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK); 2520eb25d10fSHelge Deller if (ctx->is_pa20) { 2521eb25d10fSHelge Deller tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4); 252263300a00SRichard Henderson } 2523eb25d10fSHelge Deller 2524eb25d10fSHelge Deller if (local) { 2525eb25d10fSHelge Deller gen_helper_ptlb_l(tcg_env, addr); 252663300a00SRichard Henderson } else { 2527ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 252863300a00SRichard Henderson } 252963300a00SRichard Henderson 2530eb25d10fSHelge Deller if (a->m) { 2531eb25d10fSHelge Deller save_gpr(ctx, a->b, ofs); 2532eb25d10fSHelge Deller } 2533eb25d10fSHelge Deller 2534eb25d10fSHelge Deller /* Exit TB for TLB change if mmu is enabled. */ 2535eb25d10fSHelge Deller if (ctx->tb_flags & PSW_C) { 2536eb25d10fSHelge Deller ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2537eb25d10fSHelge Deller } 2538eb25d10fSHelge Deller return nullify_end(ctx); 2539eb25d10fSHelge Deller #endif 2540eb25d10fSHelge Deller } 2541eb25d10fSHelge Deller 2542eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a) 2543eb25d10fSHelge Deller { 2544eb25d10fSHelge Deller return do_pxtlb(ctx, a, false); 2545eb25d10fSHelge Deller } 2546eb25d10fSHelge Deller 2547eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a) 2548eb25d10fSHelge Deller { 2549eb25d10fSHelge Deller return ctx->is_pa20 && do_pxtlb(ctx, a, true); 2550eb25d10fSHelge Deller } 2551eb25d10fSHelge Deller 2552eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a) 2553eb25d10fSHelge Deller { 2554eb25d10fSHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2555eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY 2556eb25d10fSHelge Deller nullify_over(ctx); 2557eb25d10fSHelge Deller 2558eb25d10fSHelge Deller trans_nop_addrx(ctx, a); 2559eb25d10fSHelge Deller gen_helper_ptlbe(tcg_env); 2560eb25d10fSHelge Deller 256163300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 256232dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 256331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 256431234768SRichard Henderson } 256531234768SRichard Henderson return nullify_end(ctx); 2566deee69a1SRichard Henderson #endif 256763300a00SRichard Henderson } 25682dfcca9fSRichard Henderson 25696797c315SNick Hudson /* 25706797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25716797c315SNick Hudson * See 25726797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25736797c315SNick Hudson * page 13-9 (195/206) 25746797c315SNick Hudson */ 25756797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25766797c315SNick Hudson { 25778577f354SRichard Henderson if (ctx->is_pa20) { 25788577f354SRichard Henderson return false; 25798577f354SRichard Henderson } 25806797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25816797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25826fd0c7bcSRichard Henderson TCGv_i64 addr, atl, stl; 25836fd0c7bcSRichard Henderson TCGv_i64 reg; 25846797c315SNick Hudson 25856797c315SNick Hudson nullify_over(ctx); 25866797c315SNick Hudson 25876797c315SNick Hudson /* 25886797c315SNick Hudson * FIXME: 25896797c315SNick Hudson * if (not (pcxl or pcxl2)) 25906797c315SNick Hudson * return gen_illegal(ctx); 25916797c315SNick Hudson */ 25926797c315SNick Hudson 25936fd0c7bcSRichard Henderson atl = tcg_temp_new_i64(); 25946fd0c7bcSRichard Henderson stl = tcg_temp_new_i64(); 25956fd0c7bcSRichard Henderson addr = tcg_temp_new_i64(); 25966797c315SNick Hudson 2597ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25986797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25996797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2600ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 26016797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 26026797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 26036797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 2604d265360fSRichard Henderson tcg_gen_or_i64(addr, atl, stl); 26056797c315SNick Hudson 26066797c315SNick Hudson reg = load_gpr(ctx, a->r); 26076797c315SNick Hudson if (a->addr) { 26088577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 26096797c315SNick Hudson } else { 26108577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 26116797c315SNick Hudson } 26126797c315SNick Hudson 26136797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 26146797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 26156797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 26166797c315SNick Hudson } 26176797c315SNick Hudson return nullify_end(ctx); 26186797c315SNick Hudson #endif 26196797c315SNick Hudson } 26206797c315SNick Hudson 26218577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a) 26228577f354SRichard Henderson { 26238577f354SRichard Henderson if (!ctx->is_pa20) { 26248577f354SRichard Henderson return false; 26258577f354SRichard Henderson } 26268577f354SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 26278577f354SRichard Henderson #ifndef CONFIG_USER_ONLY 26288577f354SRichard Henderson nullify_over(ctx); 26298577f354SRichard Henderson { 26308577f354SRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 26318577f354SRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->r2); 26328577f354SRichard Henderson 26338577f354SRichard Henderson if (a->data) { 26348577f354SRichard Henderson gen_helper_idtlbt_pa20(tcg_env, src1, src2); 26358577f354SRichard Henderson } else { 26368577f354SRichard Henderson gen_helper_iitlbt_pa20(tcg_env, src1, src2); 26378577f354SRichard Henderson } 26388577f354SRichard Henderson } 26398577f354SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 26408577f354SRichard Henderson if (ctx->tb_flags & PSW_C) { 26418577f354SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 26428577f354SRichard Henderson } 26438577f354SRichard Henderson return nullify_end(ctx); 26448577f354SRichard Henderson #endif 26458577f354SRichard Henderson } 26468577f354SRichard Henderson 2647deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 26482dfcca9fSRichard Henderson { 2649deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2650deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 26516fd0c7bcSRichard Henderson TCGv_i64 vaddr; 26526fd0c7bcSRichard Henderson TCGv_i64 ofs, paddr; 26532dfcca9fSRichard Henderson 26542dfcca9fSRichard Henderson nullify_over(ctx); 26552dfcca9fSRichard Henderson 2656deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 26572dfcca9fSRichard Henderson 2658aac0f603SRichard Henderson paddr = tcg_temp_new_i64(); 2659ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 26602dfcca9fSRichard Henderson 26612dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2662deee69a1SRichard Henderson if (a->m) { 2663deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 26642dfcca9fSRichard Henderson } 2665deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 26662dfcca9fSRichard Henderson 266731234768SRichard Henderson return nullify_end(ctx); 2668deee69a1SRichard Henderson #endif 26692dfcca9fSRichard Henderson } 267043a97b81SRichard Henderson 2671deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 267243a97b81SRichard Henderson { 267343a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 267443a97b81SRichard Henderson 267543a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 267643a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 267743a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 267843a97b81SRichard Henderson since the entire address space is coherent. */ 2679a4db4a78SRichard Henderson save_gpr(ctx, a->t, ctx->zero); 268043a97b81SRichard Henderson 268131234768SRichard Henderson cond_free(&ctx->null_cond); 268231234768SRichard Henderson return true; 268343a97b81SRichard Henderson } 268498a9cb79SRichard Henderson 2685faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2686b2167459SRichard Henderson { 26870c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2688b2167459SRichard Henderson } 2689b2167459SRichard Henderson 2690faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2691b2167459SRichard Henderson { 26920c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2693b2167459SRichard Henderson } 2694b2167459SRichard Henderson 2695faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2696b2167459SRichard Henderson { 26970c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2698b2167459SRichard Henderson } 2699b2167459SRichard Henderson 2700faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2701b2167459SRichard Henderson { 27020c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 27030c982a28SRichard Henderson } 2704b2167459SRichard Henderson 2705faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 27060c982a28SRichard Henderson { 27070c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 27080c982a28SRichard Henderson } 27090c982a28SRichard Henderson 271063c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a) 27110c982a28SRichard Henderson { 27120c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 27130c982a28SRichard Henderson } 27140c982a28SRichard Henderson 271563c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 27160c982a28SRichard Henderson { 27170c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 27180c982a28SRichard Henderson } 27190c982a28SRichard Henderson 272063c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a) 27210c982a28SRichard Henderson { 27220c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 27230c982a28SRichard Henderson } 27240c982a28SRichard Henderson 272563c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a) 27260c982a28SRichard Henderson { 27270c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 27280c982a28SRichard Henderson } 27290c982a28SRichard Henderson 273063c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a) 27310c982a28SRichard Henderson { 27320c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 27330c982a28SRichard Henderson } 27340c982a28SRichard Henderson 273563c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 27360c982a28SRichard Henderson { 27370c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 27380c982a28SRichard Henderson } 27390c982a28SRichard Henderson 2740fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 27410c982a28SRichard Henderson { 27426fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_i64); 27430c982a28SRichard Henderson } 27440c982a28SRichard Henderson 2745fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 27460c982a28SRichard Henderson { 27476fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_i64); 27480c982a28SRichard Henderson } 27490c982a28SRichard Henderson 2750fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 27510c982a28SRichard Henderson { 27520c982a28SRichard Henderson if (a->cf == 0) { 27530c982a28SRichard Henderson unsigned r2 = a->r2; 27540c982a28SRichard Henderson unsigned r1 = a->r1; 27550c982a28SRichard Henderson unsigned rt = a->t; 27560c982a28SRichard Henderson 27577aee8189SRichard Henderson if (rt == 0) { /* NOP */ 27587aee8189SRichard Henderson cond_free(&ctx->null_cond); 27597aee8189SRichard Henderson return true; 27607aee8189SRichard Henderson } 27617aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2762b2167459SRichard Henderson if (r1 == 0) { 27636fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 27646fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 2765b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2766b2167459SRichard Henderson } else { 2767b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2768b2167459SRichard Henderson } 2769b2167459SRichard Henderson cond_free(&ctx->null_cond); 277031234768SRichard Henderson return true; 2771b2167459SRichard Henderson } 27727aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27737aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27747aee8189SRichard Henderson * 27757aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27767aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27777aee8189SRichard Henderson * currently implemented as idle. 27787aee8189SRichard Henderson */ 27797aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27807aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27817aee8189SRichard Henderson until the next timer interrupt. */ 27827aee8189SRichard Henderson nullify_over(ctx); 27837aee8189SRichard Henderson 27847aee8189SRichard Henderson /* Advance the instruction queue. */ 2785588deedaSRichard Henderson install_iaq_entries(ctx, ctx->iaoq_b, cpu_iaoq_b, ctx->iasq_b, 2786588deedaSRichard Henderson ctx->iaoq_n, ctx->iaoq_n_var, ctx->iasq_n); 27877aee8189SRichard Henderson nullify_set(ctx, 0); 27887aee8189SRichard Henderson 27897aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2790ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 279129dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27927aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27937aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27947aee8189SRichard Henderson 27957aee8189SRichard Henderson return nullify_end(ctx); 27967aee8189SRichard Henderson } 27977aee8189SRichard Henderson #endif 27987aee8189SRichard Henderson } 27996fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_i64); 28007aee8189SRichard Henderson } 2801b2167459SRichard Henderson 2802fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2803b2167459SRichard Henderson { 28046fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_i64); 28050c982a28SRichard Henderson } 28060c982a28SRichard Henderson 2807345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 28080c982a28SRichard Henderson { 28096fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 2810b2167459SRichard Henderson 28110c982a28SRichard Henderson if (a->cf) { 2812b2167459SRichard Henderson nullify_over(ctx); 2813b2167459SRichard Henderson } 28140c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28150c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2816345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 281731234768SRichard Henderson return nullify_end(ctx); 2818b2167459SRichard Henderson } 2819b2167459SRichard Henderson 2820af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2821b2167459SRichard Henderson { 282246bb3d46SRichard Henderson TCGv_i64 tcg_r1, tcg_r2, dest; 2823b2167459SRichard Henderson 28240c982a28SRichard Henderson if (a->cf) { 2825b2167459SRichard Henderson nullify_over(ctx); 2826b2167459SRichard Henderson } 282746bb3d46SRichard Henderson 28280c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28290c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 283046bb3d46SRichard Henderson dest = dest_gpr(ctx, a->t); 283146bb3d46SRichard Henderson 283246bb3d46SRichard Henderson tcg_gen_xor_i64(dest, tcg_r1, tcg_r2); 283346bb3d46SRichard Henderson save_gpr(ctx, a->t, dest); 283446bb3d46SRichard Henderson 283546bb3d46SRichard Henderson cond_free(&ctx->null_cond); 283646bb3d46SRichard Henderson if (a->cf) { 283746bb3d46SRichard Henderson ctx->null_cond = do_unit_zero_cond(a->cf, a->d, dest); 283846bb3d46SRichard Henderson } 283946bb3d46SRichard Henderson 284031234768SRichard Henderson return nullify_end(ctx); 2841b2167459SRichard Henderson } 2842b2167459SRichard Henderson 2843af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2844b2167459SRichard Henderson { 28456fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2, tmp; 2846b2167459SRichard Henderson 2847ababac16SRichard Henderson if (a->cf == 0) { 2848ababac16SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2849ababac16SRichard Henderson tmp = dest_gpr(ctx, a->t); 2850ababac16SRichard Henderson 2851ababac16SRichard Henderson if (a->r1 == 0) { 2852ababac16SRichard Henderson /* UADDCM r0,src,dst is the common idiom for dst = ~src. */ 2853ababac16SRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 2854ababac16SRichard Henderson } else { 2855ababac16SRichard Henderson /* 2856ababac16SRichard Henderson * Recall that r1 - r2 == r1 + ~r2 + 1. 2857ababac16SRichard Henderson * Thus r1 + ~r2 == r1 - r2 - 1, 2858ababac16SRichard Henderson * which does not require an extra temporary. 2859ababac16SRichard Henderson */ 2860ababac16SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 2861ababac16SRichard Henderson tcg_gen_sub_i64(tmp, tcg_r1, tcg_r2); 2862ababac16SRichard Henderson tcg_gen_subi_i64(tmp, tmp, 1); 2863b2167459SRichard Henderson } 2864ababac16SRichard Henderson save_gpr(ctx, a->t, tmp); 2865ababac16SRichard Henderson cond_free(&ctx->null_cond); 2866ababac16SRichard Henderson return true; 2867ababac16SRichard Henderson } 2868ababac16SRichard Henderson 2869ababac16SRichard Henderson nullify_over(ctx); 28700c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28710c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2872aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 28736fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 287446bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, true); 287531234768SRichard Henderson return nullify_end(ctx); 2876b2167459SRichard Henderson } 2877b2167459SRichard Henderson 2878af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2879b2167459SRichard Henderson { 28800c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 28810c982a28SRichard Henderson } 28820c982a28SRichard Henderson 2883af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 28840c982a28SRichard Henderson { 28850c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 28860c982a28SRichard Henderson } 28870c982a28SRichard Henderson 2888af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 28890c982a28SRichard Henderson { 28906fd0c7bcSRichard Henderson TCGv_i64 tmp; 2891b2167459SRichard Henderson 2892b2167459SRichard Henderson nullify_over(ctx); 2893b2167459SRichard Henderson 2894aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2895d0ae87a2SRichard Henderson tcg_gen_extract2_i64(tmp, cpu_psw_cb, cpu_psw_cb_msb, 4); 2896b2167459SRichard Henderson if (!is_i) { 28976fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tmp); 2898b2167459SRichard Henderson } 28996fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull); 29006fd0c7bcSRichard Henderson tcg_gen_muli_i64(tmp, tmp, 6); 290146bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, load_gpr(ctx, a->r), tmp, 290246bb3d46SRichard Henderson a->cf, a->d, false, is_i); 290331234768SRichard Henderson return nullify_end(ctx); 2904b2167459SRichard Henderson } 2905b2167459SRichard Henderson 2906af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2907b2167459SRichard Henderson { 29080c982a28SRichard Henderson return do_dcor(ctx, a, false); 29090c982a28SRichard Henderson } 29100c982a28SRichard Henderson 2911af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 29120c982a28SRichard Henderson { 29130c982a28SRichard Henderson return do_dcor(ctx, a, true); 29140c982a28SRichard Henderson } 29150c982a28SRichard Henderson 29160c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 29170c982a28SRichard Henderson { 2918a4db4a78SRichard Henderson TCGv_i64 dest, add1, add2, addc, in1, in2; 2919b2167459SRichard Henderson 2920b2167459SRichard Henderson nullify_over(ctx); 2921b2167459SRichard Henderson 29220c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 29230c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2924b2167459SRichard Henderson 2925aac0f603SRichard Henderson add1 = tcg_temp_new_i64(); 2926aac0f603SRichard Henderson add2 = tcg_temp_new_i64(); 2927aac0f603SRichard Henderson addc = tcg_temp_new_i64(); 2928aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 2929b2167459SRichard Henderson 2930b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 29316fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, in1, in1); 29326fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false)); 2933b2167459SRichard Henderson 293472ca8753SRichard Henderson /* 293572ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 293672ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 293772ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 293872ca8753SRichard Henderson * proper inputs to the addition without movcond. 293972ca8753SRichard Henderson */ 29406fd0c7bcSRichard Henderson tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1); 29416fd0c7bcSRichard Henderson tcg_gen_xor_i64(add2, in2, addc); 29426fd0c7bcSRichard Henderson tcg_gen_andi_i64(addc, addc, 1); 294372ca8753SRichard Henderson 2944a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero); 2945a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, 2946a4db4a78SRichard Henderson addc, ctx->zero); 2947b2167459SRichard Henderson 2948b2167459SRichard Henderson /* Write back the result register. */ 29490c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2950b2167459SRichard Henderson 2951b2167459SRichard Henderson /* Write back PSW[CB]. */ 29526fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, add1, add2); 29536fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest); 2954b2167459SRichard Henderson 2955f8f5986eSRichard Henderson /* 2956f8f5986eSRichard Henderson * Write back PSW[V] for the division step. 2957f8f5986eSRichard Henderson * Shift cb{8} from where it lives in bit 32 to bit 31, 2958f8f5986eSRichard Henderson * so that it overlaps r2{32} in bit 31. 2959f8f5986eSRichard Henderson */ 2960f8f5986eSRichard Henderson tcg_gen_shri_i64(cpu_psw_v, cpu_psw_cb, 1); 29616fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2); 2962b2167459SRichard Henderson 2963b2167459SRichard Henderson /* Install the new nullification. */ 29640c982a28SRichard Henderson if (a->cf) { 2965f8f5986eSRichard Henderson TCGv_i64 sv = NULL, uv = NULL; 2966b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2967f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, add1, add2, in1, 1, false); 2968f8f5986eSRichard Henderson } else if (cond_need_cb(a->cf >> 1)) { 2969f8f5986eSRichard Henderson uv = do_add_uv(ctx, cpu_psw_cb, NULL, in1, 1, false); 2970b2167459SRichard Henderson } 2971f8f5986eSRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, uv, sv); 2972b2167459SRichard Henderson } 2973b2167459SRichard Henderson 297431234768SRichard Henderson return nullify_end(ctx); 2975b2167459SRichard Henderson } 2976b2167459SRichard Henderson 29770588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2978b2167459SRichard Henderson { 29790588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 29800588e061SRichard Henderson } 29810588e061SRichard Henderson 29820588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 29830588e061SRichard Henderson { 29840588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 29850588e061SRichard Henderson } 29860588e061SRichard Henderson 29870588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 29880588e061SRichard Henderson { 29890588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 29900588e061SRichard Henderson } 29910588e061SRichard Henderson 29920588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 29930588e061SRichard Henderson { 29940588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 29950588e061SRichard Henderson } 29960588e061SRichard Henderson 29970588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 29980588e061SRichard Henderson { 29990588e061SRichard Henderson return do_sub_imm(ctx, a, false); 30000588e061SRichard Henderson } 30010588e061SRichard Henderson 30020588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 30030588e061SRichard Henderson { 30040588e061SRichard Henderson return do_sub_imm(ctx, a, true); 30050588e061SRichard Henderson } 30060588e061SRichard Henderson 3007345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 30080588e061SRichard Henderson { 30096fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 3010b2167459SRichard Henderson 30110588e061SRichard Henderson if (a->cf) { 3012b2167459SRichard Henderson nullify_over(ctx); 3013b2167459SRichard Henderson } 3014b2167459SRichard Henderson 30156fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 30160588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 3017345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 3018b2167459SRichard Henderson 301931234768SRichard Henderson return nullify_end(ctx); 3020b2167459SRichard Henderson } 3021b2167459SRichard Henderson 30220843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a, 30230843563fSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 30240843563fSRichard Henderson { 30250843563fSRichard Henderson TCGv_i64 r1, r2, dest; 30260843563fSRichard Henderson 30270843563fSRichard Henderson if (!ctx->is_pa20) { 30280843563fSRichard Henderson return false; 30290843563fSRichard Henderson } 30300843563fSRichard Henderson 30310843563fSRichard Henderson nullify_over(ctx); 30320843563fSRichard Henderson 30330843563fSRichard Henderson r1 = load_gpr(ctx, a->r1); 30340843563fSRichard Henderson r2 = load_gpr(ctx, a->r2); 30350843563fSRichard Henderson dest = dest_gpr(ctx, a->t); 30360843563fSRichard Henderson 30370843563fSRichard Henderson fn(dest, r1, r2); 30380843563fSRichard Henderson save_gpr(ctx, a->t, dest); 30390843563fSRichard Henderson 30400843563fSRichard Henderson return nullify_end(ctx); 30410843563fSRichard Henderson } 30420843563fSRichard Henderson 3043151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a, 3044151f309bSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, int64_t)) 3045151f309bSRichard Henderson { 3046151f309bSRichard Henderson TCGv_i64 r, dest; 3047151f309bSRichard Henderson 3048151f309bSRichard Henderson if (!ctx->is_pa20) { 3049151f309bSRichard Henderson return false; 3050151f309bSRichard Henderson } 3051151f309bSRichard Henderson 3052151f309bSRichard Henderson nullify_over(ctx); 3053151f309bSRichard Henderson 3054151f309bSRichard Henderson r = load_gpr(ctx, a->r); 3055151f309bSRichard Henderson dest = dest_gpr(ctx, a->t); 3056151f309bSRichard Henderson 3057151f309bSRichard Henderson fn(dest, r, a->i); 3058151f309bSRichard Henderson save_gpr(ctx, a->t, dest); 3059151f309bSRichard Henderson 3060151f309bSRichard Henderson return nullify_end(ctx); 3061151f309bSRichard Henderson } 3062151f309bSRichard Henderson 30633bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a, 30643bbb8e48SRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, 30653bbb8e48SRichard Henderson TCGv_i64, TCGv_i32)) 30663bbb8e48SRichard Henderson { 30673bbb8e48SRichard Henderson TCGv_i64 r1, r2, dest; 30683bbb8e48SRichard Henderson 30693bbb8e48SRichard Henderson if (!ctx->is_pa20) { 30703bbb8e48SRichard Henderson return false; 30713bbb8e48SRichard Henderson } 30723bbb8e48SRichard Henderson 30733bbb8e48SRichard Henderson nullify_over(ctx); 30743bbb8e48SRichard Henderson 30753bbb8e48SRichard Henderson r1 = load_gpr(ctx, a->r1); 30763bbb8e48SRichard Henderson r2 = load_gpr(ctx, a->r2); 30773bbb8e48SRichard Henderson dest = dest_gpr(ctx, a->t); 30783bbb8e48SRichard Henderson 30793bbb8e48SRichard Henderson fn(dest, r1, r2, tcg_constant_i32(a->sh)); 30803bbb8e48SRichard Henderson save_gpr(ctx, a->t, dest); 30813bbb8e48SRichard Henderson 30823bbb8e48SRichard Henderson return nullify_end(ctx); 30833bbb8e48SRichard Henderson } 30843bbb8e48SRichard Henderson 30850843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a) 30860843563fSRichard Henderson { 30870843563fSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_add16_i64); 30880843563fSRichard Henderson } 30890843563fSRichard Henderson 30900843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a) 30910843563fSRichard Henderson { 30920843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_ss); 30930843563fSRichard Henderson } 30940843563fSRichard Henderson 30950843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a) 30960843563fSRichard Henderson { 30970843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_us); 30980843563fSRichard Henderson } 30990843563fSRichard Henderson 31001b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a) 31011b3cb7c8SRichard Henderson { 31021b3cb7c8SRichard Henderson return do_multimedia(ctx, a, gen_helper_havg); 31031b3cb7c8SRichard Henderson } 31041b3cb7c8SRichard Henderson 3105151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a) 3106151f309bSRichard Henderson { 3107151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64); 3108151f309bSRichard Henderson } 3109151f309bSRichard Henderson 3110151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a) 3111151f309bSRichard Henderson { 3112151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64); 3113151f309bSRichard Henderson } 3114151f309bSRichard Henderson 3115151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a) 3116151f309bSRichard Henderson { 3117151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64); 3118151f309bSRichard Henderson } 3119151f309bSRichard Henderson 31203bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a) 31213bbb8e48SRichard Henderson { 31223bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshladd); 31233bbb8e48SRichard Henderson } 31243bbb8e48SRichard Henderson 31253bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a) 31263bbb8e48SRichard Henderson { 31273bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshradd); 31283bbb8e48SRichard Henderson } 31293bbb8e48SRichard Henderson 313010c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a) 313110c9e58dSRichard Henderson { 313210c9e58dSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64); 313310c9e58dSRichard Henderson } 313410c9e58dSRichard Henderson 313510c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a) 313610c9e58dSRichard Henderson { 313710c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_ss); 313810c9e58dSRichard Henderson } 313910c9e58dSRichard Henderson 314010c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a) 314110c9e58dSRichard Henderson { 314210c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_us); 314310c9e58dSRichard Henderson } 314410c9e58dSRichard Henderson 3145c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3146c2a7ee3fSRichard Henderson { 3147c2a7ee3fSRichard Henderson uint64_t mask = 0xffff0000ffff0000ull; 3148c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3149c2a7ee3fSRichard Henderson 3150c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r2, mask); 3151c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r1, mask); 3152c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, tmp, 16); 3153c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3154c2a7ee3fSRichard Henderson } 3155c2a7ee3fSRichard Henderson 3156c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a) 3157c2a7ee3fSRichard Henderson { 3158c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_l); 3159c2a7ee3fSRichard Henderson } 3160c2a7ee3fSRichard Henderson 3161c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3162c2a7ee3fSRichard Henderson { 3163c2a7ee3fSRichard Henderson uint64_t mask = 0x0000ffff0000ffffull; 3164c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3165c2a7ee3fSRichard Henderson 3166c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r1, mask); 3167c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r2, mask); 3168c2a7ee3fSRichard Henderson tcg_gen_shli_i64(tmp, tmp, 16); 3169c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3170c2a7ee3fSRichard Henderson } 3171c2a7ee3fSRichard Henderson 3172c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a) 3173c2a7ee3fSRichard Henderson { 3174c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_r); 3175c2a7ee3fSRichard Henderson } 3176c2a7ee3fSRichard Henderson 3177c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3178c2a7ee3fSRichard Henderson { 3179c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3180c2a7ee3fSRichard Henderson 3181c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, r2, 32); 3182c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r1, tmp, 0, 32); 3183c2a7ee3fSRichard Henderson } 3184c2a7ee3fSRichard Henderson 3185c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a) 3186c2a7ee3fSRichard Henderson { 3187c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_l); 3188c2a7ee3fSRichard Henderson } 3189c2a7ee3fSRichard Henderson 3190c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3191c2a7ee3fSRichard Henderson { 3192c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r2, r1, 32, 32); 3193c2a7ee3fSRichard Henderson } 3194c2a7ee3fSRichard Henderson 3195c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a) 3196c2a7ee3fSRichard Henderson { 3197c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_r); 3198c2a7ee3fSRichard Henderson } 3199c2a7ee3fSRichard Henderson 32004e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a) 32014e7abdb1SRichard Henderson { 32024e7abdb1SRichard Henderson TCGv_i64 r, t0, t1, t2, t3; 32034e7abdb1SRichard Henderson 32044e7abdb1SRichard Henderson if (!ctx->is_pa20) { 32054e7abdb1SRichard Henderson return false; 32064e7abdb1SRichard Henderson } 32074e7abdb1SRichard Henderson 32084e7abdb1SRichard Henderson nullify_over(ctx); 32094e7abdb1SRichard Henderson 32104e7abdb1SRichard Henderson r = load_gpr(ctx, a->r1); 32114e7abdb1SRichard Henderson t0 = tcg_temp_new_i64(); 32124e7abdb1SRichard Henderson t1 = tcg_temp_new_i64(); 32134e7abdb1SRichard Henderson t2 = tcg_temp_new_i64(); 32144e7abdb1SRichard Henderson t3 = tcg_temp_new_i64(); 32154e7abdb1SRichard Henderson 32164e7abdb1SRichard Henderson tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16); 32174e7abdb1SRichard Henderson tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16); 32184e7abdb1SRichard Henderson tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16); 32194e7abdb1SRichard Henderson tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16); 32204e7abdb1SRichard Henderson 32214e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t1, t0, 16, 48); 32224e7abdb1SRichard Henderson tcg_gen_deposit_i64(t2, t3, t2, 16, 48); 32234e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t2, t0, 32, 32); 32244e7abdb1SRichard Henderson 32254e7abdb1SRichard Henderson save_gpr(ctx, a->t, t0); 32264e7abdb1SRichard Henderson return nullify_end(ctx); 32274e7abdb1SRichard Henderson } 32284e7abdb1SRichard Henderson 32291cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 323096d6407fSRichard Henderson { 3231b5caa17cSRichard Henderson if (ctx->is_pa20) { 3232b5caa17cSRichard Henderson /* 3233b5caa17cSRichard Henderson * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches. 3234b5caa17cSRichard Henderson * Any base modification still occurs. 3235b5caa17cSRichard Henderson */ 3236b5caa17cSRichard Henderson if (a->t == 0) { 3237b5caa17cSRichard Henderson return trans_nop_addrx(ctx, a); 3238b5caa17cSRichard Henderson } 3239b5caa17cSRichard Henderson } else if (a->size > MO_32) { 32400786a3b6SHelge Deller return gen_illegal(ctx); 3241c53e401eSRichard Henderson } 32421cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 32431cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 324496d6407fSRichard Henderson } 324596d6407fSRichard Henderson 32461cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 324796d6407fSRichard Henderson { 32481cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 3249c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 32500786a3b6SHelge Deller return gen_illegal(ctx); 325196d6407fSRichard Henderson } 3252c53e401eSRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 32530786a3b6SHelge Deller } 325496d6407fSRichard Henderson 32551cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 325696d6407fSRichard Henderson { 3257b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 3258a4db4a78SRichard Henderson TCGv_i64 dest, ofs; 32596fd0c7bcSRichard Henderson TCGv_i64 addr; 326096d6407fSRichard Henderson 3261c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 326251416c4eSRichard Henderson return gen_illegal(ctx); 326351416c4eSRichard Henderson } 326451416c4eSRichard Henderson 326596d6407fSRichard Henderson nullify_over(ctx); 326696d6407fSRichard Henderson 32671cd012a5SRichard Henderson if (a->m) { 326886f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 326986f8d05fSRichard Henderson we see the result of the load. */ 3270aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 327196d6407fSRichard Henderson } else { 32721cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 327396d6407fSRichard Henderson } 327496d6407fSRichard Henderson 3275c3ea1996SSven Schnelle form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0, 327617fe594cSRichard Henderson a->disp, a->sp, a->m, MMU_DISABLED(ctx)); 3277b1af755cSRichard Henderson 3278b1af755cSRichard Henderson /* 3279b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 3280b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 3281b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 3282b1af755cSRichard Henderson * 3283b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 3284b1af755cSRichard Henderson * with the ,co completer. 3285b1af755cSRichard Henderson */ 3286b1af755cSRichard Henderson gen_helper_ldc_check(addr); 3287b1af755cSRichard Henderson 3288a4db4a78SRichard Henderson tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop); 3289b1af755cSRichard Henderson 32901cd012a5SRichard Henderson if (a->m) { 32911cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 329296d6407fSRichard Henderson } 32931cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 329496d6407fSRichard Henderson 329531234768SRichard Henderson return nullify_end(ctx); 329696d6407fSRichard Henderson } 329796d6407fSRichard Henderson 32981cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 329996d6407fSRichard Henderson { 33006fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 33016fd0c7bcSRichard Henderson TCGv_i64 addr; 330296d6407fSRichard Henderson 330396d6407fSRichard Henderson nullify_over(ctx); 330496d6407fSRichard Henderson 33051cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 330617fe594cSRichard Henderson MMU_DISABLED(ctx)); 33071cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 33081cd012a5SRichard Henderson if (a->a) { 3309f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3310ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3311f9f46db4SEmilio G. Cota } else { 3312ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3313f9f46db4SEmilio G. Cota } 3314f9f46db4SEmilio G. Cota } else { 3315f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3316ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 331796d6407fSRichard Henderson } else { 3318ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 331996d6407fSRichard Henderson } 3320f9f46db4SEmilio G. Cota } 33211cd012a5SRichard Henderson if (a->m) { 33226fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~3); 33231cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 332496d6407fSRichard Henderson } 332596d6407fSRichard Henderson 332631234768SRichard Henderson return nullify_end(ctx); 332796d6407fSRichard Henderson } 332896d6407fSRichard Henderson 332925460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a) 333025460fc5SRichard Henderson { 33316fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 33326fd0c7bcSRichard Henderson TCGv_i64 addr; 333325460fc5SRichard Henderson 333425460fc5SRichard Henderson if (!ctx->is_pa20) { 333525460fc5SRichard Henderson return false; 333625460fc5SRichard Henderson } 333725460fc5SRichard Henderson nullify_over(ctx); 333825460fc5SRichard Henderson 333925460fc5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 334017fe594cSRichard Henderson MMU_DISABLED(ctx)); 334125460fc5SRichard Henderson val = load_gpr(ctx, a->r); 334225460fc5SRichard Henderson if (a->a) { 334325460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 334425460fc5SRichard Henderson gen_helper_stdby_e_parallel(tcg_env, addr, val); 334525460fc5SRichard Henderson } else { 334625460fc5SRichard Henderson gen_helper_stdby_e(tcg_env, addr, val); 334725460fc5SRichard Henderson } 334825460fc5SRichard Henderson } else { 334925460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 335025460fc5SRichard Henderson gen_helper_stdby_b_parallel(tcg_env, addr, val); 335125460fc5SRichard Henderson } else { 335225460fc5SRichard Henderson gen_helper_stdby_b(tcg_env, addr, val); 335325460fc5SRichard Henderson } 335425460fc5SRichard Henderson } 335525460fc5SRichard Henderson if (a->m) { 33566fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~7); 335725460fc5SRichard Henderson save_gpr(ctx, a->b, ofs); 335825460fc5SRichard Henderson } 335925460fc5SRichard Henderson 336025460fc5SRichard Henderson return nullify_end(ctx); 336125460fc5SRichard Henderson } 336225460fc5SRichard Henderson 33631cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3364d0a851ccSRichard Henderson { 3365d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3366d0a851ccSRichard Henderson 3367d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3368451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 33691cd012a5SRichard Henderson trans_ld(ctx, a); 3370d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 337131234768SRichard Henderson return true; 3372d0a851ccSRichard Henderson } 3373d0a851ccSRichard Henderson 33741cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3375d0a851ccSRichard Henderson { 3376d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3377d0a851ccSRichard Henderson 3378d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3379451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 33801cd012a5SRichard Henderson trans_st(ctx, a); 3381d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 338231234768SRichard Henderson return true; 3383d0a851ccSRichard Henderson } 338495412a61SRichard Henderson 33850588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3386b2167459SRichard Henderson { 33876fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3388b2167459SRichard Henderson 33896fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 33900588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3391b2167459SRichard Henderson cond_free(&ctx->null_cond); 339231234768SRichard Henderson return true; 3393b2167459SRichard Henderson } 3394b2167459SRichard Henderson 33950588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3396b2167459SRichard Henderson { 33976fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = load_gpr(ctx, a->r); 33986fd0c7bcSRichard Henderson TCGv_i64 tcg_r1 = dest_gpr(ctx, 1); 3399b2167459SRichard Henderson 34006fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i); 3401b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3402b2167459SRichard Henderson cond_free(&ctx->null_cond); 340331234768SRichard Henderson return true; 3404b2167459SRichard Henderson } 3405b2167459SRichard Henderson 34060588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3407b2167459SRichard Henderson { 34086fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3409b2167459SRichard Henderson 3410b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3411d265360fSRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_i64. */ 34120588e061SRichard Henderson if (a->b == 0) { 34136fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 3414b2167459SRichard Henderson } else { 34156fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i); 3416b2167459SRichard Henderson } 34170588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3418b2167459SRichard Henderson cond_free(&ctx->null_cond); 341931234768SRichard Henderson return true; 3420b2167459SRichard Henderson } 3421b2167459SRichard Henderson 34226fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 3423e9efd4bcSRichard Henderson unsigned c, unsigned f, bool d, unsigned n, int disp) 342498cd9ca7SRichard Henderson { 34256fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv; 342698cd9ca7SRichard Henderson DisasCond cond; 342798cd9ca7SRichard Henderson 342898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3429aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 343098cd9ca7SRichard Henderson 34316fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 343298cd9ca7SRichard Henderson 3433f764718dSRichard Henderson sv = NULL; 3434b47a4a02SSven Schnelle if (cond_need_sv(c)) { 343598cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 343698cd9ca7SRichard Henderson } 343798cd9ca7SRichard Henderson 34384fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 343901afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 344098cd9ca7SRichard Henderson } 344198cd9ca7SRichard Henderson 344201afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 344398cd9ca7SRichard Henderson { 3444e9efd4bcSRichard Henderson if (!ctx->is_pa20 && a->d) { 3445e9efd4bcSRichard Henderson return false; 3446e9efd4bcSRichard Henderson } 344701afb7beSRichard Henderson nullify_over(ctx); 3448e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), 3449e9efd4bcSRichard Henderson a->c, a->f, a->d, a->n, a->disp); 345001afb7beSRichard Henderson } 345101afb7beSRichard Henderson 345201afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 345301afb7beSRichard Henderson { 3454c65c3ee1SRichard Henderson if (!ctx->is_pa20 && a->d) { 3455c65c3ee1SRichard Henderson return false; 3456c65c3ee1SRichard Henderson } 345701afb7beSRichard Henderson nullify_over(ctx); 34586fd0c7bcSRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_i64(a->i), 3459c65c3ee1SRichard Henderson a->c, a->f, a->d, a->n, a->disp); 346001afb7beSRichard Henderson } 346101afb7beSRichard Henderson 34626fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 346301afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 346401afb7beSRichard Henderson { 34656fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv, cb_cond; 346698cd9ca7SRichard Henderson DisasCond cond; 3467bdcccc17SRichard Henderson bool d = false; 346898cd9ca7SRichard Henderson 3469f25d3160SRichard Henderson /* 3470f25d3160SRichard Henderson * For hppa64, the ADDB conditions change with PSW.W, 3471f25d3160SRichard Henderson * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE. 3472f25d3160SRichard Henderson */ 3473f25d3160SRichard Henderson if (ctx->tb_flags & PSW_W) { 3474f25d3160SRichard Henderson d = c >= 5; 3475f25d3160SRichard Henderson if (d) { 3476f25d3160SRichard Henderson c &= 3; 3477f25d3160SRichard Henderson } 3478f25d3160SRichard Henderson } 3479f25d3160SRichard Henderson 348098cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3481aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 3482f764718dSRichard Henderson sv = NULL; 3483bdcccc17SRichard Henderson cb_cond = NULL; 348498cd9ca7SRichard Henderson 3485b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3486aac0f603SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 3487aac0f603SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 3488bdcccc17SRichard Henderson 34896fd0c7bcSRichard Henderson tcg_gen_movi_i64(cb_msb, 0); 34906fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb); 34916fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 34926fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 3493bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3494b47a4a02SSven Schnelle } else { 34956fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 3496b47a4a02SSven Schnelle } 3497b47a4a02SSven Schnelle if (cond_need_sv(c)) { 3498f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, in1, in2, in1, 0, d); 349998cd9ca7SRichard Henderson } 350098cd9ca7SRichard Henderson 3501a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 350243675d20SSven Schnelle save_gpr(ctx, r, dest); 350301afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 350498cd9ca7SRichard Henderson } 350598cd9ca7SRichard Henderson 350601afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 350798cd9ca7SRichard Henderson { 350801afb7beSRichard Henderson nullify_over(ctx); 350901afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 351001afb7beSRichard Henderson } 351101afb7beSRichard Henderson 351201afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 351301afb7beSRichard Henderson { 351401afb7beSRichard Henderson nullify_over(ctx); 35156fd0c7bcSRichard Henderson return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp); 351601afb7beSRichard Henderson } 351701afb7beSRichard Henderson 351801afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 351901afb7beSRichard Henderson { 35206fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 352198cd9ca7SRichard Henderson DisasCond cond; 352298cd9ca7SRichard Henderson 352398cd9ca7SRichard Henderson nullify_over(ctx); 352498cd9ca7SRichard Henderson 3525aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 352601afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 352782d0c831SRichard Henderson if (a->d) { 352882d0c831SRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, cpu_sar); 352982d0c831SRichard Henderson } else { 35301e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 35316fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_sar, 32); 35326fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, tmp); 35331e9ab9fbSRichard Henderson } 353498cd9ca7SRichard Henderson 35351e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 353601afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 353798cd9ca7SRichard Henderson } 353898cd9ca7SRichard Henderson 353901afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 354098cd9ca7SRichard Henderson { 35416fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 354201afb7beSRichard Henderson DisasCond cond; 35431e9ab9fbSRichard Henderson int p; 354401afb7beSRichard Henderson 354501afb7beSRichard Henderson nullify_over(ctx); 354601afb7beSRichard Henderson 3547aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 354801afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 354982d0c831SRichard Henderson p = a->p | (a->d ? 0 : 32); 35506fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, tcg_r, p); 355101afb7beSRichard Henderson 355201afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 355301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 355401afb7beSRichard Henderson } 355501afb7beSRichard Henderson 355601afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 355701afb7beSRichard Henderson { 35586fd0c7bcSRichard Henderson TCGv_i64 dest; 355998cd9ca7SRichard Henderson DisasCond cond; 356098cd9ca7SRichard Henderson 356198cd9ca7SRichard Henderson nullify_over(ctx); 356298cd9ca7SRichard Henderson 356301afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 356401afb7beSRichard Henderson if (a->r1 == 0) { 35656fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 356698cd9ca7SRichard Henderson } else { 35676fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, cpu_gr[a->r1]); 356898cd9ca7SRichard Henderson } 356998cd9ca7SRichard Henderson 35704fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 35714fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 357201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 357301afb7beSRichard Henderson } 357401afb7beSRichard Henderson 357501afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 357601afb7beSRichard Henderson { 35776fd0c7bcSRichard Henderson TCGv_i64 dest; 357801afb7beSRichard Henderson DisasCond cond; 357901afb7beSRichard Henderson 358001afb7beSRichard Henderson nullify_over(ctx); 358101afb7beSRichard Henderson 358201afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 35836fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, a->i); 358401afb7beSRichard Henderson 35854fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 35864fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 358701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 358898cd9ca7SRichard Henderson } 358998cd9ca7SRichard Henderson 3590f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a) 35910b1347d2SRichard Henderson { 35926fd0c7bcSRichard Henderson TCGv_i64 dest, src2; 35930b1347d2SRichard Henderson 3594f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3595f7b775a9SRichard Henderson return false; 3596f7b775a9SRichard Henderson } 359730878590SRichard Henderson if (a->c) { 35980b1347d2SRichard Henderson nullify_over(ctx); 35990b1347d2SRichard Henderson } 36000b1347d2SRichard Henderson 360130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 3602f7b775a9SRichard Henderson src2 = load_gpr(ctx, a->r2); 360330878590SRichard Henderson if (a->r1 == 0) { 3604f7b775a9SRichard Henderson if (a->d) { 36056fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src2, cpu_sar); 3606f7b775a9SRichard Henderson } else { 3607aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3608f7b775a9SRichard Henderson 36096fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src2); 36106fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 36116fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, dest, tmp); 3612f7b775a9SRichard Henderson } 361330878590SRichard Henderson } else if (a->r1 == a->r2) { 3614f7b775a9SRichard Henderson if (a->d) { 36156fd0c7bcSRichard Henderson tcg_gen_rotr_i64(dest, src2, cpu_sar); 3616f7b775a9SRichard Henderson } else { 36170b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3618e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3619e1d635e8SRichard Henderson 36206fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, src2); 36216fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(s32, cpu_sar); 3622f7b775a9SRichard Henderson tcg_gen_andi_i32(s32, s32, 31); 3623e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 36246fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 3625f7b775a9SRichard Henderson } 3626f7b775a9SRichard Henderson } else { 36276fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 3628f7b775a9SRichard Henderson 3629f7b775a9SRichard Henderson if (a->d) { 3630aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 3631aac0f603SRichard Henderson TCGv_i64 n = tcg_temp_new_i64(); 3632f7b775a9SRichard Henderson 36336fd0c7bcSRichard Henderson tcg_gen_xori_i64(n, cpu_sar, 63); 3634a01491a2SHelge Deller tcg_gen_shl_i64(t, src1, n); 36356fd0c7bcSRichard Henderson tcg_gen_shli_i64(t, t, 1); 3636a01491a2SHelge Deller tcg_gen_shr_i64(dest, src2, cpu_sar); 36376fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, t); 36380b1347d2SRichard Henderson } else { 36390b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 36400b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 36410b1347d2SRichard Henderson 36426fd0c7bcSRichard Henderson tcg_gen_concat32_i64(t, src2, src1); 3643967662cdSRichard Henderson tcg_gen_andi_i64(s, cpu_sar, 31); 3644967662cdSRichard Henderson tcg_gen_shr_i64(dest, t, s); 36450b1347d2SRichard Henderson } 3646f7b775a9SRichard Henderson } 364730878590SRichard Henderson save_gpr(ctx, a->t, dest); 36480b1347d2SRichard Henderson 36490b1347d2SRichard Henderson /* Install the new nullification. */ 36500b1347d2SRichard Henderson cond_free(&ctx->null_cond); 365130878590SRichard Henderson if (a->c) { 3652d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36530b1347d2SRichard Henderson } 365431234768SRichard Henderson return nullify_end(ctx); 36550b1347d2SRichard Henderson } 36560b1347d2SRichard Henderson 3657f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a) 36580b1347d2SRichard Henderson { 3659f7b775a9SRichard Henderson unsigned width, sa; 36606fd0c7bcSRichard Henderson TCGv_i64 dest, t2; 36610b1347d2SRichard Henderson 3662f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3663f7b775a9SRichard Henderson return false; 3664f7b775a9SRichard Henderson } 366530878590SRichard Henderson if (a->c) { 36660b1347d2SRichard Henderson nullify_over(ctx); 36670b1347d2SRichard Henderson } 36680b1347d2SRichard Henderson 3669f7b775a9SRichard Henderson width = a->d ? 64 : 32; 3670f7b775a9SRichard Henderson sa = width - 1 - a->cpos; 3671f7b775a9SRichard Henderson 367230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 367330878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 367405bfd4dbSRichard Henderson if (a->r1 == 0) { 36756fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, t2, sa, width - sa); 3676c53e401eSRichard Henderson } else if (width == TARGET_LONG_BITS) { 36776fd0c7bcSRichard Henderson tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa); 3678f7b775a9SRichard Henderson } else { 3679f7b775a9SRichard Henderson assert(!a->d); 3680f7b775a9SRichard Henderson if (a->r1 == a->r2) { 36810b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 36826fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, t2); 36830b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 36846fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 36850b1347d2SRichard Henderson } else { 3686967662cdSRichard Henderson tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]); 3687967662cdSRichard Henderson tcg_gen_extract_i64(dest, dest, sa, 32); 36880b1347d2SRichard Henderson } 3689f7b775a9SRichard Henderson } 369030878590SRichard Henderson save_gpr(ctx, a->t, dest); 36910b1347d2SRichard Henderson 36920b1347d2SRichard Henderson /* Install the new nullification. */ 36930b1347d2SRichard Henderson cond_free(&ctx->null_cond); 369430878590SRichard Henderson if (a->c) { 3695d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36960b1347d2SRichard Henderson } 369731234768SRichard Henderson return nullify_end(ctx); 36980b1347d2SRichard Henderson } 36990b1347d2SRichard Henderson 3700bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a) 37010b1347d2SRichard Henderson { 3702bd792da3SRichard Henderson unsigned widthm1 = a->d ? 63 : 31; 37036fd0c7bcSRichard Henderson TCGv_i64 dest, src, tmp; 37040b1347d2SRichard Henderson 3705bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3706bd792da3SRichard Henderson return false; 3707bd792da3SRichard Henderson } 370830878590SRichard Henderson if (a->c) { 37090b1347d2SRichard Henderson nullify_over(ctx); 37100b1347d2SRichard Henderson } 37110b1347d2SRichard Henderson 371230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 371330878590SRichard Henderson src = load_gpr(ctx, a->r); 3714aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 37150b1347d2SRichard Henderson 37160b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 37176fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, widthm1); 37186fd0c7bcSRichard Henderson tcg_gen_xori_i64(tmp, tmp, widthm1); 3719d781cb77SRichard Henderson 372030878590SRichard Henderson if (a->se) { 3721bd792da3SRichard Henderson if (!a->d) { 37226fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(dest, src); 3723bd792da3SRichard Henderson src = dest; 3724bd792da3SRichard Henderson } 37256fd0c7bcSRichard Henderson tcg_gen_sar_i64(dest, src, tmp); 37266fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, dest, 0, a->len); 37270b1347d2SRichard Henderson } else { 3728bd792da3SRichard Henderson if (!a->d) { 37296fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src); 3730bd792da3SRichard Henderson src = dest; 3731bd792da3SRichard Henderson } 37326fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src, tmp); 37336fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, dest, 0, a->len); 37340b1347d2SRichard Henderson } 373530878590SRichard Henderson save_gpr(ctx, a->t, dest); 37360b1347d2SRichard Henderson 37370b1347d2SRichard Henderson /* Install the new nullification. */ 37380b1347d2SRichard Henderson cond_free(&ctx->null_cond); 373930878590SRichard Henderson if (a->c) { 3740bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37410b1347d2SRichard Henderson } 374231234768SRichard Henderson return nullify_end(ctx); 37430b1347d2SRichard Henderson } 37440b1347d2SRichard Henderson 3745bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a) 37460b1347d2SRichard Henderson { 3747bd792da3SRichard Henderson unsigned len, cpos, width; 37486fd0c7bcSRichard Henderson TCGv_i64 dest, src; 37490b1347d2SRichard Henderson 3750bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3751bd792da3SRichard Henderson return false; 3752bd792da3SRichard Henderson } 375330878590SRichard Henderson if (a->c) { 37540b1347d2SRichard Henderson nullify_over(ctx); 37550b1347d2SRichard Henderson } 37560b1347d2SRichard Henderson 3757bd792da3SRichard Henderson len = a->len; 3758bd792da3SRichard Henderson width = a->d ? 64 : 32; 3759bd792da3SRichard Henderson cpos = width - 1 - a->pos; 3760bd792da3SRichard Henderson if (cpos + len > width) { 3761bd792da3SRichard Henderson len = width - cpos; 3762bd792da3SRichard Henderson } 3763bd792da3SRichard Henderson 376430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 376530878590SRichard Henderson src = load_gpr(ctx, a->r); 376630878590SRichard Henderson if (a->se) { 37676fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, src, cpos, len); 37680b1347d2SRichard Henderson } else { 37696fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, src, cpos, len); 37700b1347d2SRichard Henderson } 377130878590SRichard Henderson save_gpr(ctx, a->t, dest); 37720b1347d2SRichard Henderson 37730b1347d2SRichard Henderson /* Install the new nullification. */ 37740b1347d2SRichard Henderson cond_free(&ctx->null_cond); 377530878590SRichard Henderson if (a->c) { 3776bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37770b1347d2SRichard Henderson } 377831234768SRichard Henderson return nullify_end(ctx); 37790b1347d2SRichard Henderson } 37800b1347d2SRichard Henderson 378172ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a) 37820b1347d2SRichard Henderson { 378372ae4f2bSRichard Henderson unsigned len, width; 3784c53e401eSRichard Henderson uint64_t mask0, mask1; 37856fd0c7bcSRichard Henderson TCGv_i64 dest; 37860b1347d2SRichard Henderson 378772ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 378872ae4f2bSRichard Henderson return false; 378972ae4f2bSRichard Henderson } 379030878590SRichard Henderson if (a->c) { 37910b1347d2SRichard Henderson nullify_over(ctx); 37920b1347d2SRichard Henderson } 379372ae4f2bSRichard Henderson 379472ae4f2bSRichard Henderson len = a->len; 379572ae4f2bSRichard Henderson width = a->d ? 64 : 32; 379672ae4f2bSRichard Henderson if (a->cpos + len > width) { 379772ae4f2bSRichard Henderson len = width - a->cpos; 37980b1347d2SRichard Henderson } 37990b1347d2SRichard Henderson 380030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 380130878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 380230878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 38030b1347d2SRichard Henderson 380430878590SRichard Henderson if (a->nz) { 38056fd0c7bcSRichard Henderson TCGv_i64 src = load_gpr(ctx, a->t); 38066fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, src, mask1); 38076fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, mask0); 38080b1347d2SRichard Henderson } else { 38096fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, mask0); 38100b1347d2SRichard Henderson } 381130878590SRichard Henderson save_gpr(ctx, a->t, dest); 38120b1347d2SRichard Henderson 38130b1347d2SRichard Henderson /* Install the new nullification. */ 38140b1347d2SRichard Henderson cond_free(&ctx->null_cond); 381530878590SRichard Henderson if (a->c) { 381672ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 38170b1347d2SRichard Henderson } 381831234768SRichard Henderson return nullify_end(ctx); 38190b1347d2SRichard Henderson } 38200b1347d2SRichard Henderson 382172ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a) 38220b1347d2SRichard Henderson { 382330878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 382472ae4f2bSRichard Henderson unsigned len, width; 38256fd0c7bcSRichard Henderson TCGv_i64 dest, val; 38260b1347d2SRichard Henderson 382772ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 382872ae4f2bSRichard Henderson return false; 382972ae4f2bSRichard Henderson } 383030878590SRichard Henderson if (a->c) { 38310b1347d2SRichard Henderson nullify_over(ctx); 38320b1347d2SRichard Henderson } 383372ae4f2bSRichard Henderson 383472ae4f2bSRichard Henderson len = a->len; 383572ae4f2bSRichard Henderson width = a->d ? 64 : 32; 383672ae4f2bSRichard Henderson if (a->cpos + len > width) { 383772ae4f2bSRichard Henderson len = width - a->cpos; 38380b1347d2SRichard Henderson } 38390b1347d2SRichard Henderson 384030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 384130878590SRichard Henderson val = load_gpr(ctx, a->r); 38420b1347d2SRichard Henderson if (rs == 0) { 38436fd0c7bcSRichard Henderson tcg_gen_deposit_z_i64(dest, val, a->cpos, len); 38440b1347d2SRichard Henderson } else { 38456fd0c7bcSRichard Henderson tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len); 38460b1347d2SRichard Henderson } 384730878590SRichard Henderson save_gpr(ctx, a->t, dest); 38480b1347d2SRichard Henderson 38490b1347d2SRichard Henderson /* Install the new nullification. */ 38500b1347d2SRichard Henderson cond_free(&ctx->null_cond); 385130878590SRichard Henderson if (a->c) { 385272ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 38530b1347d2SRichard Henderson } 385431234768SRichard Henderson return nullify_end(ctx); 38550b1347d2SRichard Henderson } 38560b1347d2SRichard Henderson 385772ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c, 38586fd0c7bcSRichard Henderson bool d, bool nz, unsigned len, TCGv_i64 val) 38590b1347d2SRichard Henderson { 38600b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 386172ae4f2bSRichard Henderson unsigned widthm1 = d ? 63 : 31; 38626fd0c7bcSRichard Henderson TCGv_i64 mask, tmp, shift, dest; 3863c53e401eSRichard Henderson uint64_t msb = 1ULL << (len - 1); 38640b1347d2SRichard Henderson 38650b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 3866aac0f603SRichard Henderson shift = tcg_temp_new_i64(); 3867aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 38680b1347d2SRichard Henderson 38690b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 38706fd0c7bcSRichard Henderson tcg_gen_andi_i64(shift, cpu_sar, widthm1); 38716fd0c7bcSRichard Henderson tcg_gen_xori_i64(shift, shift, widthm1); 38720b1347d2SRichard Henderson 3873aac0f603SRichard Henderson mask = tcg_temp_new_i64(); 38746fd0c7bcSRichard Henderson tcg_gen_movi_i64(mask, msb + (msb - 1)); 38756fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, val, mask); 38760b1347d2SRichard Henderson if (rs) { 38776fd0c7bcSRichard Henderson tcg_gen_shl_i64(mask, mask, shift); 38786fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tmp, shift); 38796fd0c7bcSRichard Henderson tcg_gen_andc_i64(dest, cpu_gr[rs], mask); 38806fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, tmp); 38810b1347d2SRichard Henderson } else { 38826fd0c7bcSRichard Henderson tcg_gen_shl_i64(dest, tmp, shift); 38830b1347d2SRichard Henderson } 38840b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 38850b1347d2SRichard Henderson 38860b1347d2SRichard Henderson /* Install the new nullification. */ 38870b1347d2SRichard Henderson cond_free(&ctx->null_cond); 38880b1347d2SRichard Henderson if (c) { 388972ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, d, dest); 38900b1347d2SRichard Henderson } 389131234768SRichard Henderson return nullify_end(ctx); 38920b1347d2SRichard Henderson } 38930b1347d2SRichard Henderson 389472ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a) 389530878590SRichard Henderson { 389672ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 389772ae4f2bSRichard Henderson return false; 389872ae4f2bSRichard Henderson } 3899a6deecceSSven Schnelle if (a->c) { 3900a6deecceSSven Schnelle nullify_over(ctx); 3901a6deecceSSven Schnelle } 390272ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 390372ae4f2bSRichard Henderson load_gpr(ctx, a->r)); 390430878590SRichard Henderson } 390530878590SRichard Henderson 390672ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a) 390730878590SRichard Henderson { 390872ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 390972ae4f2bSRichard Henderson return false; 391072ae4f2bSRichard Henderson } 3911a6deecceSSven Schnelle if (a->c) { 3912a6deecceSSven Schnelle nullify_over(ctx); 3913a6deecceSSven Schnelle } 391472ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 39156fd0c7bcSRichard Henderson tcg_constant_i64(a->i)); 391630878590SRichard Henderson } 39170b1347d2SRichard Henderson 39188340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 391998cd9ca7SRichard Henderson { 3920019f4159SRichard Henderson TCGv_i64 dest = tcg_temp_new_i64(); 3921019f4159SRichard Henderson TCGv_i64 space = NULL; 392298cd9ca7SRichard Henderson 3923019f4159SRichard Henderson tcg_gen_addi_i64(dest, load_gpr(ctx, a->b), a->disp); 3924019f4159SRichard Henderson dest = do_ibranch_priv(ctx, dest); 3925c301f34eSRichard Henderson 3926019f4159SRichard Henderson #ifndef CONFIG_USER_ONLY 3927019f4159SRichard Henderson space = tcg_temp_new_i64(); 3928019f4159SRichard Henderson load_spr(ctx, space, a->sp); 3929c301f34eSRichard Henderson #endif 3930019f4159SRichard Henderson 3931019f4159SRichard Henderson return do_ibranch(ctx, dest, space, a->l, true, a->n); 393298cd9ca7SRichard Henderson } 393398cd9ca7SRichard Henderson 39348340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 393598cd9ca7SRichard Henderson { 39362644f80bSRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 393798cd9ca7SRichard Henderson } 393898cd9ca7SRichard Henderson 39398340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 394043e05652SRichard Henderson { 3941c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, a->disp); 394243e05652SRichard Henderson 39436e5f5300SSven Schnelle nullify_over(ctx); 39446e5f5300SSven Schnelle 394543e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 394643e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 394743e05652SRichard Henderson * expensive to track. Real hardware will trap for 394843e05652SRichard Henderson * b gateway 394943e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 395043e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 395143e05652SRichard Henderson * diagnose the security hole 395243e05652SRichard Henderson * b gateway 395343e05652SRichard Henderson * b evil 395443e05652SRichard Henderson * in which instructions at evil would run with increased privs. 395543e05652SRichard Henderson */ 395643e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 395743e05652SRichard Henderson return gen_illegal(ctx); 395843e05652SRichard Henderson } 395943e05652SRichard Henderson 396043e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 396143e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 396294956d7bSPhilippe Mathieu-Daudé int type = hppa_artype_for_page(cpu_env(ctx->cs), ctx->base.pc_next); 396343e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 396443e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 396543e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 396643e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 396743e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 396843e05652SRichard Henderson if (type < 0) { 396931234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 397031234768SRichard Henderson return true; 397143e05652SRichard Henderson } 397243e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 397343e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 39742f48ba7bSRichard Henderson dest = deposit64(dest, 0, 2, type - 4); 397543e05652SRichard Henderson } 397643e05652SRichard Henderson } else { 397743e05652SRichard Henderson dest &= -4; /* priv = 0 */ 397843e05652SRichard Henderson } 397943e05652SRichard Henderson #endif 398043e05652SRichard Henderson 39816e5f5300SSven Schnelle if (a->l) { 39826fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, a->l); 39836e5f5300SSven Schnelle if (ctx->privilege < 3) { 39846fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, -4); 39856e5f5300SSven Schnelle } 39866fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, ctx->privilege); 39876e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 39886e5f5300SSven Schnelle } 39896e5f5300SSven Schnelle 39902644f80bSRichard Henderson return do_dbranch(ctx, dest - iaoq_dest(ctx, 0), 0, a->n); 399143e05652SRichard Henderson } 399243e05652SRichard Henderson 39938340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 399498cd9ca7SRichard Henderson { 3995b35aec85SRichard Henderson if (a->x) { 3996aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 39976fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, a->x), 3); 39986fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, ctx->iaoq_f + 8); 3999660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 4000019f4159SRichard Henderson return do_ibranch(ctx, tmp, NULL, a->l, false, a->n); 4001b35aec85SRichard Henderson } else { 4002b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 40032644f80bSRichard Henderson return do_dbranch(ctx, 0, a->l, a->n); 4004b35aec85SRichard Henderson } 400598cd9ca7SRichard Henderson } 400698cd9ca7SRichard Henderson 40078340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 400898cd9ca7SRichard Henderson { 40096fd0c7bcSRichard Henderson TCGv_i64 dest; 401098cd9ca7SRichard Henderson 40118340f534SRichard Henderson if (a->x == 0) { 40128340f534SRichard Henderson dest = load_gpr(ctx, a->b); 401398cd9ca7SRichard Henderson } else { 4014aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 40156fd0c7bcSRichard Henderson tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3); 40166fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b)); 401798cd9ca7SRichard Henderson } 4018660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 4019019f4159SRichard Henderson return do_ibranch(ctx, dest, NULL, 0, false, a->n); 402098cd9ca7SRichard Henderson } 402198cd9ca7SRichard Henderson 40228340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 402398cd9ca7SRichard Henderson { 4024019f4159SRichard Henderson TCGv_i64 b = load_gpr(ctx, a->b); 4025019f4159SRichard Henderson TCGv_i64 dest = do_ibranch_priv(ctx, b); 4026019f4159SRichard Henderson TCGv_i64 space = NULL; 402798cd9ca7SRichard Henderson 4028019f4159SRichard Henderson #ifndef CONFIG_USER_ONLY 4029019f4159SRichard Henderson space = space_select(ctx, 0, b); 4030c301f34eSRichard Henderson #endif 4031019f4159SRichard Henderson 4032019f4159SRichard Henderson return do_ibranch(ctx, dest, space, a->l, false, a->n); 403398cd9ca7SRichard Henderson } 403498cd9ca7SRichard Henderson 4035a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a) 4036a8966ba7SRichard Henderson { 4037a8966ba7SRichard Henderson /* All branch target stack instructions implement as nop. */ 4038a8966ba7SRichard Henderson return ctx->is_pa20; 4039a8966ba7SRichard Henderson } 4040a8966ba7SRichard Henderson 40411ca74648SRichard Henderson /* 40421ca74648SRichard Henderson * Float class 0 40431ca74648SRichard Henderson */ 4044ebe9383cSRichard Henderson 40451ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4046ebe9383cSRichard Henderson { 4047ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 4048ebe9383cSRichard Henderson } 4049ebe9383cSRichard Henderson 405059f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 405159f8c04bSHelge Deller { 4052a300dad3SRichard Henderson uint64_t ret; 4053a300dad3SRichard Henderson 4054c53e401eSRichard Henderson if (ctx->is_pa20) { 4055a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 4056a300dad3SRichard Henderson } else { 4057a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 4058a300dad3SRichard Henderson } 4059a300dad3SRichard Henderson 406059f8c04bSHelge Deller nullify_over(ctx); 4061a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 406259f8c04bSHelge Deller return nullify_end(ctx); 406359f8c04bSHelge Deller } 406459f8c04bSHelge Deller 40651ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 40661ca74648SRichard Henderson { 40671ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 40681ca74648SRichard Henderson } 40691ca74648SRichard Henderson 4070ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4071ebe9383cSRichard Henderson { 4072ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4073ebe9383cSRichard Henderson } 4074ebe9383cSRichard Henderson 40751ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 40761ca74648SRichard Henderson { 40771ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 40781ca74648SRichard Henderson } 40791ca74648SRichard Henderson 40801ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4081ebe9383cSRichard Henderson { 4082ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4083ebe9383cSRichard Henderson } 4084ebe9383cSRichard Henderson 40851ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 40861ca74648SRichard Henderson { 40871ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 40881ca74648SRichard Henderson } 40891ca74648SRichard Henderson 4090ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4091ebe9383cSRichard Henderson { 4092ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4093ebe9383cSRichard Henderson } 4094ebe9383cSRichard Henderson 40951ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 40961ca74648SRichard Henderson { 40971ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 40981ca74648SRichard Henderson } 40991ca74648SRichard Henderson 41001ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 41011ca74648SRichard Henderson { 41021ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 41031ca74648SRichard Henderson } 41041ca74648SRichard Henderson 41051ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 41061ca74648SRichard Henderson { 41071ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 41081ca74648SRichard Henderson } 41091ca74648SRichard Henderson 41101ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 41111ca74648SRichard Henderson { 41121ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 41131ca74648SRichard Henderson } 41141ca74648SRichard Henderson 41151ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 41161ca74648SRichard Henderson { 41171ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 41181ca74648SRichard Henderson } 41191ca74648SRichard Henderson 41201ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4121ebe9383cSRichard Henderson { 4122ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4123ebe9383cSRichard Henderson } 4124ebe9383cSRichard Henderson 41251ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 41261ca74648SRichard Henderson { 41271ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 41281ca74648SRichard Henderson } 41291ca74648SRichard Henderson 4130ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4131ebe9383cSRichard Henderson { 4132ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4133ebe9383cSRichard Henderson } 4134ebe9383cSRichard Henderson 41351ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 41361ca74648SRichard Henderson { 41371ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 41381ca74648SRichard Henderson } 41391ca74648SRichard Henderson 41401ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4141ebe9383cSRichard Henderson { 4142ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4143ebe9383cSRichard Henderson } 4144ebe9383cSRichard Henderson 41451ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 41461ca74648SRichard Henderson { 41471ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 41481ca74648SRichard Henderson } 41491ca74648SRichard Henderson 4150ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4151ebe9383cSRichard Henderson { 4152ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4153ebe9383cSRichard Henderson } 4154ebe9383cSRichard Henderson 41551ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 41561ca74648SRichard Henderson { 41571ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 41581ca74648SRichard Henderson } 41591ca74648SRichard Henderson 41601ca74648SRichard Henderson /* 41611ca74648SRichard Henderson * Float class 1 41621ca74648SRichard Henderson */ 41631ca74648SRichard Henderson 41641ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 41651ca74648SRichard Henderson { 41661ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 41671ca74648SRichard Henderson } 41681ca74648SRichard Henderson 41691ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 41701ca74648SRichard Henderson { 41711ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 41721ca74648SRichard Henderson } 41731ca74648SRichard Henderson 41741ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 41751ca74648SRichard Henderson { 41761ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 41771ca74648SRichard Henderson } 41781ca74648SRichard Henderson 41791ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 41801ca74648SRichard Henderson { 41811ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 41821ca74648SRichard Henderson } 41831ca74648SRichard Henderson 41841ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 41851ca74648SRichard Henderson { 41861ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 41871ca74648SRichard Henderson } 41881ca74648SRichard Henderson 41891ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 41901ca74648SRichard Henderson { 41911ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 41921ca74648SRichard Henderson } 41931ca74648SRichard Henderson 41941ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 41951ca74648SRichard Henderson { 41961ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 41971ca74648SRichard Henderson } 41981ca74648SRichard Henderson 41991ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 42001ca74648SRichard Henderson { 42011ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 42021ca74648SRichard Henderson } 42031ca74648SRichard Henderson 42041ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 42051ca74648SRichard Henderson { 42061ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 42071ca74648SRichard Henderson } 42081ca74648SRichard Henderson 42091ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 42101ca74648SRichard Henderson { 42111ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 42121ca74648SRichard Henderson } 42131ca74648SRichard Henderson 42141ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 42151ca74648SRichard Henderson { 42161ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 42171ca74648SRichard Henderson } 42181ca74648SRichard Henderson 42191ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 42201ca74648SRichard Henderson { 42211ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 42221ca74648SRichard Henderson } 42231ca74648SRichard Henderson 42241ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 42251ca74648SRichard Henderson { 42261ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 42271ca74648SRichard Henderson } 42281ca74648SRichard Henderson 42291ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 42301ca74648SRichard Henderson { 42311ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 42321ca74648SRichard Henderson } 42331ca74648SRichard Henderson 42341ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 42351ca74648SRichard Henderson { 42361ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 42371ca74648SRichard Henderson } 42381ca74648SRichard Henderson 42391ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 42401ca74648SRichard Henderson { 42411ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 42421ca74648SRichard Henderson } 42431ca74648SRichard Henderson 42441ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 42451ca74648SRichard Henderson { 42461ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 42471ca74648SRichard Henderson } 42481ca74648SRichard Henderson 42491ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 42501ca74648SRichard Henderson { 42511ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 42521ca74648SRichard Henderson } 42531ca74648SRichard Henderson 42541ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 42551ca74648SRichard Henderson { 42561ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 42571ca74648SRichard Henderson } 42581ca74648SRichard Henderson 42591ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 42601ca74648SRichard Henderson { 42611ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 42621ca74648SRichard Henderson } 42631ca74648SRichard Henderson 42641ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 42651ca74648SRichard Henderson { 42661ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 42671ca74648SRichard Henderson } 42681ca74648SRichard Henderson 42691ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 42701ca74648SRichard Henderson { 42711ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 42721ca74648SRichard Henderson } 42731ca74648SRichard Henderson 42741ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 42751ca74648SRichard Henderson { 42761ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 42771ca74648SRichard Henderson } 42781ca74648SRichard Henderson 42791ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 42801ca74648SRichard Henderson { 42811ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 42821ca74648SRichard Henderson } 42831ca74648SRichard Henderson 42841ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 42851ca74648SRichard Henderson { 42861ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 42871ca74648SRichard Henderson } 42881ca74648SRichard Henderson 42891ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 42901ca74648SRichard Henderson { 42911ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 42921ca74648SRichard Henderson } 42931ca74648SRichard Henderson 42941ca74648SRichard Henderson /* 42951ca74648SRichard Henderson * Float class 2 42961ca74648SRichard Henderson */ 42971ca74648SRichard Henderson 42981ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 4299ebe9383cSRichard Henderson { 4300ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4301ebe9383cSRichard Henderson 4302ebe9383cSRichard Henderson nullify_over(ctx); 4303ebe9383cSRichard Henderson 43041ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 43051ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 430629dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 430729dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4308ebe9383cSRichard Henderson 4309ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 4310ebe9383cSRichard Henderson 43111ca74648SRichard Henderson return nullify_end(ctx); 4312ebe9383cSRichard Henderson } 4313ebe9383cSRichard Henderson 43141ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 4315ebe9383cSRichard Henderson { 4316ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4317ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4318ebe9383cSRichard Henderson 4319ebe9383cSRichard Henderson nullify_over(ctx); 4320ebe9383cSRichard Henderson 43211ca74648SRichard Henderson ta = load_frd0(a->r1); 43221ca74648SRichard Henderson tb = load_frd0(a->r2); 432329dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 432429dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4325ebe9383cSRichard Henderson 4326ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 4327ebe9383cSRichard Henderson 432831234768SRichard Henderson return nullify_end(ctx); 4329ebe9383cSRichard Henderson } 4330ebe9383cSRichard Henderson 43311ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 4332ebe9383cSRichard Henderson { 43336fd0c7bcSRichard Henderson TCGv_i64 t; 4334ebe9383cSRichard Henderson 4335ebe9383cSRichard Henderson nullify_over(ctx); 4336ebe9383cSRichard Henderson 4337aac0f603SRichard Henderson t = tcg_temp_new_i64(); 43386fd0c7bcSRichard Henderson tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 4339ebe9383cSRichard Henderson 43401ca74648SRichard Henderson if (a->y == 1) { 4341ebe9383cSRichard Henderson int mask; 4342ebe9383cSRichard Henderson bool inv = false; 4343ebe9383cSRichard Henderson 43441ca74648SRichard Henderson switch (a->c) { 4345ebe9383cSRichard Henderson case 0: /* simple */ 43466fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, 0x4000000); 4347ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4348ebe9383cSRichard Henderson goto done; 4349ebe9383cSRichard Henderson case 2: /* rej */ 4350ebe9383cSRichard Henderson inv = true; 4351ebe9383cSRichard Henderson /* fallthru */ 4352ebe9383cSRichard Henderson case 1: /* acc */ 4353ebe9383cSRichard Henderson mask = 0x43ff800; 4354ebe9383cSRichard Henderson break; 4355ebe9383cSRichard Henderson case 6: /* rej8 */ 4356ebe9383cSRichard Henderson inv = true; 4357ebe9383cSRichard Henderson /* fallthru */ 4358ebe9383cSRichard Henderson case 5: /* acc8 */ 4359ebe9383cSRichard Henderson mask = 0x43f8000; 4360ebe9383cSRichard Henderson break; 4361ebe9383cSRichard Henderson case 9: /* acc6 */ 4362ebe9383cSRichard Henderson mask = 0x43e0000; 4363ebe9383cSRichard Henderson break; 4364ebe9383cSRichard Henderson case 13: /* acc4 */ 4365ebe9383cSRichard Henderson mask = 0x4380000; 4366ebe9383cSRichard Henderson break; 4367ebe9383cSRichard Henderson case 17: /* acc2 */ 4368ebe9383cSRichard Henderson mask = 0x4200000; 4369ebe9383cSRichard Henderson break; 4370ebe9383cSRichard Henderson default: 43711ca74648SRichard Henderson gen_illegal(ctx); 43721ca74648SRichard Henderson return true; 4373ebe9383cSRichard Henderson } 4374ebe9383cSRichard Henderson if (inv) { 43756fd0c7bcSRichard Henderson TCGv_i64 c = tcg_constant_i64(mask); 43766fd0c7bcSRichard Henderson tcg_gen_or_i64(t, t, c); 4377ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4378ebe9383cSRichard Henderson } else { 43796fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, mask); 4380ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4381ebe9383cSRichard Henderson } 43821ca74648SRichard Henderson } else { 43831ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 43841ca74648SRichard Henderson 43856fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, t, 21 - cbit, 1); 43861ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 43871ca74648SRichard Henderson } 43881ca74648SRichard Henderson 4389ebe9383cSRichard Henderson done: 439031234768SRichard Henderson return nullify_end(ctx); 4391ebe9383cSRichard Henderson } 4392ebe9383cSRichard Henderson 43931ca74648SRichard Henderson /* 43941ca74648SRichard Henderson * Float class 2 43951ca74648SRichard Henderson */ 43961ca74648SRichard Henderson 43971ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4398ebe9383cSRichard Henderson { 43991ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 44001ca74648SRichard Henderson } 44011ca74648SRichard Henderson 44021ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 44031ca74648SRichard Henderson { 44041ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 44051ca74648SRichard Henderson } 44061ca74648SRichard Henderson 44071ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 44081ca74648SRichard Henderson { 44091ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 44101ca74648SRichard Henderson } 44111ca74648SRichard Henderson 44121ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 44131ca74648SRichard Henderson { 44141ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 44151ca74648SRichard Henderson } 44161ca74648SRichard Henderson 44171ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 44181ca74648SRichard Henderson { 44191ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 44201ca74648SRichard Henderson } 44211ca74648SRichard Henderson 44221ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 44231ca74648SRichard Henderson { 44241ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 44251ca74648SRichard Henderson } 44261ca74648SRichard Henderson 44271ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 44281ca74648SRichard Henderson { 44291ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 44301ca74648SRichard Henderson } 44311ca74648SRichard Henderson 44321ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 44331ca74648SRichard Henderson { 44341ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 44351ca74648SRichard Henderson } 44361ca74648SRichard Henderson 44371ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 44381ca74648SRichard Henderson { 44391ca74648SRichard Henderson TCGv_i64 x, y; 4440ebe9383cSRichard Henderson 4441ebe9383cSRichard Henderson nullify_over(ctx); 4442ebe9383cSRichard Henderson 44431ca74648SRichard Henderson x = load_frw0_i64(a->r1); 44441ca74648SRichard Henderson y = load_frw0_i64(a->r2); 44451ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 44461ca74648SRichard Henderson save_frd(a->t, x); 4447ebe9383cSRichard Henderson 444831234768SRichard Henderson return nullify_end(ctx); 4449ebe9383cSRichard Henderson } 4450ebe9383cSRichard Henderson 4451ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4452ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4453ebe9383cSRichard Henderson { 4454ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4455ebe9383cSRichard Henderson } 4456ebe9383cSRichard Henderson 4457b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4458ebe9383cSRichard Henderson { 4459b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4460b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4461b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4462b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4463b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4464ebe9383cSRichard Henderson 4465ebe9383cSRichard Henderson nullify_over(ctx); 4466ebe9383cSRichard Henderson 4467ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4468ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4469ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4470ebe9383cSRichard Henderson 447131234768SRichard Henderson return nullify_end(ctx); 4472ebe9383cSRichard Henderson } 4473ebe9383cSRichard Henderson 4474b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4475b1e2af57SRichard Henderson { 4476b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4477b1e2af57SRichard Henderson } 4478b1e2af57SRichard Henderson 4479b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4480b1e2af57SRichard Henderson { 4481b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4482b1e2af57SRichard Henderson } 4483b1e2af57SRichard Henderson 4484b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4485b1e2af57SRichard Henderson { 4486b1e2af57SRichard Henderson nullify_over(ctx); 4487b1e2af57SRichard Henderson 4488b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4489b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4490b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4491b1e2af57SRichard Henderson 4492b1e2af57SRichard Henderson return nullify_end(ctx); 4493b1e2af57SRichard Henderson } 4494b1e2af57SRichard Henderson 4495b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4496b1e2af57SRichard Henderson { 4497b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4498b1e2af57SRichard Henderson } 4499b1e2af57SRichard Henderson 4500b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4501b1e2af57SRichard Henderson { 4502b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4503b1e2af57SRichard Henderson } 4504b1e2af57SRichard Henderson 4505c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4506ebe9383cSRichard Henderson { 4507c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4508ebe9383cSRichard Henderson 4509ebe9383cSRichard Henderson nullify_over(ctx); 4510c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4511c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4512c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4513ebe9383cSRichard Henderson 4514c3bad4f8SRichard Henderson if (a->neg) { 4515ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4516ebe9383cSRichard Henderson } else { 4517ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4518ebe9383cSRichard Henderson } 4519ebe9383cSRichard Henderson 4520c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 452131234768SRichard Henderson return nullify_end(ctx); 4522ebe9383cSRichard Henderson } 4523ebe9383cSRichard Henderson 4524c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4525ebe9383cSRichard Henderson { 4526c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4527ebe9383cSRichard Henderson 4528ebe9383cSRichard Henderson nullify_over(ctx); 4529c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4530c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4531c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4532ebe9383cSRichard Henderson 4533c3bad4f8SRichard Henderson if (a->neg) { 4534ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4535ebe9383cSRichard Henderson } else { 4536ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4537ebe9383cSRichard Henderson } 4538ebe9383cSRichard Henderson 4539c3bad4f8SRichard Henderson save_frd(a->t, x); 454031234768SRichard Henderson return nullify_end(ctx); 4541ebe9383cSRichard Henderson } 4542ebe9383cSRichard Henderson 454338193127SRichard Henderson /* Emulate PDC BTLB, called by SeaBIOS-hppa */ 454438193127SRichard Henderson static bool trans_diag_btlb(DisasContext *ctx, arg_diag_btlb *a) 454515da177bSSven Schnelle { 4546cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4547cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4548ad75a51eSRichard Henderson nullify_over(ctx); 4549ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4550cf6b28d4SHelge Deller return nullify_end(ctx); 455138193127SRichard Henderson #endif 455215da177bSSven Schnelle } 455338193127SRichard Henderson 455438193127SRichard Henderson /* Print char in %r26 to first serial console, used by SeaBIOS-hppa */ 455538193127SRichard Henderson static bool trans_diag_cout(DisasContext *ctx, arg_diag_cout *a) 455638193127SRichard Henderson { 455738193127SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 455838193127SRichard Henderson #ifndef CONFIG_USER_ONLY 4559dbca0835SHelge Deller nullify_over(ctx); 4560dbca0835SHelge Deller gen_helper_diag_console_output(tcg_env); 4561dbca0835SHelge Deller return nullify_end(ctx); 4562ad75a51eSRichard Henderson #endif 456338193127SRichard Henderson } 456438193127SRichard Henderson 45653bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa1(DisasContext *ctx, arg_empty *a) 45663bdf2081SHelge Deller { 45673bdf2081SHelge Deller return !ctx->is_pa20 && do_getshadowregs(ctx); 45683bdf2081SHelge Deller } 45693bdf2081SHelge Deller 45703bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa2(DisasContext *ctx, arg_empty *a) 45713bdf2081SHelge Deller { 45723bdf2081SHelge Deller return ctx->is_pa20 && do_getshadowregs(ctx); 45733bdf2081SHelge Deller } 45743bdf2081SHelge Deller 45753bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa1(DisasContext *ctx, arg_empty *a) 45763bdf2081SHelge Deller { 45773bdf2081SHelge Deller return !ctx->is_pa20 && do_putshadowregs(ctx); 45783bdf2081SHelge Deller } 45793bdf2081SHelge Deller 45803bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa2(DisasContext *ctx, arg_empty *a) 45813bdf2081SHelge Deller { 45823bdf2081SHelge Deller return ctx->is_pa20 && do_putshadowregs(ctx); 45833bdf2081SHelge Deller } 45843bdf2081SHelge Deller 458538193127SRichard Henderson static bool trans_diag_unimp(DisasContext *ctx, arg_diag_unimp *a) 458638193127SRichard Henderson { 458738193127SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4588ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4589ad75a51eSRichard Henderson return true; 4590ad75a51eSRichard Henderson } 459115da177bSSven Schnelle 4592b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 459361766fe9SRichard Henderson { 459451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4595f764718dSRichard Henderson int bound; 459661766fe9SRichard Henderson 459751b061fbSRichard Henderson ctx->cs = cs; 4598494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4599bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 46003d68ee7bSRichard Henderson 46013d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4602c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 46033d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4604c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4605c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4606142faf5fSRichard Henderson ctx->iasq_b = NULL; 4607217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4608c301f34eSRichard Henderson #else 4609494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4610bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4611bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4612451d993dSRichard Henderson : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX); 46133d68ee7bSRichard Henderson 4614c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4615c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4616c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4617c301f34eSRichard Henderson int32_t diff = cs_base; 4618c301f34eSRichard Henderson 4619c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4620c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4621142faf5fSRichard Henderson ctx->iasq_b = (diff ? NULL : cpu_iasq_b); 4622c301f34eSRichard Henderson #endif 462361766fe9SRichard Henderson 4624a4db4a78SRichard Henderson ctx->zero = tcg_constant_i64(0); 4625a4db4a78SRichard Henderson 46263d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 46273d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4628b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 462961766fe9SRichard Henderson } 463061766fe9SRichard Henderson 463151b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 463251b061fbSRichard Henderson { 463351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 463461766fe9SRichard Henderson 46353d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 463651b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 463751b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4638494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 463951b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 464051b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4641129e9cc3SRichard Henderson } 464251b061fbSRichard Henderson ctx->null_lab = NULL; 464361766fe9SRichard Henderson } 464461766fe9SRichard Henderson 464551b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 464651b061fbSRichard Henderson { 464751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 464851b061fbSRichard Henderson 4649f5b5c857SRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b, 0); 465024638bd1SRichard Henderson ctx->insn_start_updated = false; 465151b061fbSRichard Henderson } 465251b061fbSRichard Henderson 465351b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 465451b061fbSRichard Henderson { 465551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4656b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 465751b061fbSRichard Henderson DisasJumpType ret; 465851b061fbSRichard Henderson 465951b061fbSRichard Henderson /* Execute one insn. */ 4660ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4661c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 466231234768SRichard Henderson do_page_zero(ctx); 466331234768SRichard Henderson ret = ctx->base.is_jmp; 4664869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4665ba1d0b44SRichard Henderson } else 4666ba1d0b44SRichard Henderson #endif 4667ba1d0b44SRichard Henderson { 466861766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 466961766fe9SRichard Henderson the page permissions for execute. */ 46704e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 467161766fe9SRichard Henderson 467261766fe9SRichard Henderson /* Set up the IA queue for the next insn. 467361766fe9SRichard Henderson This will be overwritten by a branch. */ 4674142faf5fSRichard Henderson ctx->iasq_n = NULL; 4675f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 46760dcd6640SRichard Henderson ctx->iaoq_n = ctx->iaoq_b == -1 ? -1 : ctx->iaoq_b + 4; 467761766fe9SRichard Henderson 467851b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 467951b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4680869051eaSRichard Henderson ret = DISAS_NEXT; 4681129e9cc3SRichard Henderson } else { 46821a19da0dSRichard Henderson ctx->insn = insn; 468331274b46SRichard Henderson if (!decode(ctx, insn)) { 468431274b46SRichard Henderson gen_illegal(ctx); 468531274b46SRichard Henderson } 468631234768SRichard Henderson ret = ctx->base.is_jmp; 468751b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4688129e9cc3SRichard Henderson } 468961766fe9SRichard Henderson } 469061766fe9SRichard Henderson 4691dbdccbdfSRichard Henderson /* If the TranslationBlock must end, do so. */ 4692dbdccbdfSRichard Henderson ctx->base.pc_next += 4; 4693dbdccbdfSRichard Henderson if (ret != DISAS_NEXT) { 4694dbdccbdfSRichard Henderson return; 469561766fe9SRichard Henderson } 4696dbdccbdfSRichard Henderson /* Note this also detects a priority change. */ 4697142faf5fSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4 || ctx->iasq_b) { 4698dbdccbdfSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 4699dbdccbdfSRichard Henderson return; 4700129e9cc3SRichard Henderson } 4701dbdccbdfSRichard Henderson 4702dbdccbdfSRichard Henderson /* 4703dbdccbdfSRichard Henderson * Advance the insn queue. 4704dbdccbdfSRichard Henderson * The only exit now is DISAS_TOO_MANY from the translator loop. 4705dbdccbdfSRichard Henderson */ 470651b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 470751b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4708dbdccbdfSRichard Henderson if (ctx->iaoq_b == -1) { 47090dcd6640SRichard Henderson if (ctx->iaoq_n_var) { 4710a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 47110dcd6640SRichard Henderson } else { 47120dcd6640SRichard Henderson tcg_gen_addi_i64(cpu_iaoq_b, cpu_iaoq_b, 4); 47130dcd6640SRichard Henderson tcg_gen_andi_i64(cpu_iaoq_b, cpu_iaoq_b, 47140dcd6640SRichard Henderson gva_offset_mask(ctx->tb_flags)); 47150dcd6640SRichard Henderson } 471661766fe9SRichard Henderson } 4717142faf5fSRichard Henderson if (ctx->iasq_n) { 4718142faf5fSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, ctx->iasq_n); 4719142faf5fSRichard Henderson ctx->iasq_b = cpu_iasq_b; 4720142faf5fSRichard Henderson } 472161766fe9SRichard Henderson } 472261766fe9SRichard Henderson 472351b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 472451b061fbSRichard Henderson { 472551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4726e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 4727dbdccbdfSRichard Henderson uint64_t fi, bi; 4728dbdccbdfSRichard Henderson TCGv_i64 fv, bv; 4729142faf5fSRichard Henderson TCGv_i64 fs, bs; 4730dbdccbdfSRichard Henderson 4731dbdccbdfSRichard Henderson /* Assume the insn queue has not been advanced. */ 4732dbdccbdfSRichard Henderson fi = ctx->iaoq_b; 4733dbdccbdfSRichard Henderson fv = cpu_iaoq_b; 4734142faf5fSRichard Henderson fs = ctx->iasq_b; 4735dbdccbdfSRichard Henderson bi = ctx->iaoq_n; 4736dbdccbdfSRichard Henderson bv = ctx->iaoq_n_var; 4737142faf5fSRichard Henderson bs = ctx->iasq_n; 473851b061fbSRichard Henderson 4739e1b5a5edSRichard Henderson switch (is_jmp) { 4740869051eaSRichard Henderson case DISAS_NORETURN: 474161766fe9SRichard Henderson break; 474251b061fbSRichard Henderson case DISAS_TOO_MANY: 4743dbdccbdfSRichard Henderson /* The insn queue has not been advanced. */ 4744dbdccbdfSRichard Henderson bi = fi; 4745dbdccbdfSRichard Henderson bv = fv; 4746142faf5fSRichard Henderson bs = fs; 4747dbdccbdfSRichard Henderson fi = ctx->iaoq_f; 4748dbdccbdfSRichard Henderson fv = NULL; 4749dbdccbdfSRichard Henderson fs = NULL; 475061766fe9SRichard Henderson /* FALLTHRU */ 4751dbdccbdfSRichard Henderson case DISAS_IAQ_N_STALE: 4752142faf5fSRichard Henderson if (fs == NULL 4753142faf5fSRichard Henderson && bs == NULL 4754142faf5fSRichard Henderson && use_goto_tb(ctx, fi, bi) 4755dbdccbdfSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4756dbdccbdfSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 4757dbdccbdfSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 4758dbdccbdfSRichard Henderson gen_goto_tb(ctx, 0, fi, bi); 47598532a14eSRichard Henderson break; 476061766fe9SRichard Henderson } 4761c5d0aec2SRichard Henderson /* FALLTHRU */ 4762dbdccbdfSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4763588deedaSRichard Henderson install_iaq_entries(ctx, fi, fv, fs, bi, bv, bs); 4764dbdccbdfSRichard Henderson nullify_save(ctx); 4765dbdccbdfSRichard Henderson if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 4766dbdccbdfSRichard Henderson tcg_gen_exit_tb(NULL, 0); 4767dbdccbdfSRichard Henderson break; 4768dbdccbdfSRichard Henderson } 4769dbdccbdfSRichard Henderson /* FALLTHRU */ 4770dbdccbdfSRichard Henderson case DISAS_IAQ_N_UPDATED: 4771dbdccbdfSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 4772dbdccbdfSRichard Henderson break; 4773c5d0aec2SRichard Henderson case DISAS_EXIT: 4774c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 477561766fe9SRichard Henderson break; 477661766fe9SRichard Henderson default: 477751b061fbSRichard Henderson g_assert_not_reached(); 477861766fe9SRichard Henderson } 477951b061fbSRichard Henderson } 478061766fe9SRichard Henderson 47818eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 47828eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 478351b061fbSRichard Henderson { 4784c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 478561766fe9SRichard Henderson 4786ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4787ba1d0b44SRichard Henderson switch (pc) { 47887ad439dfSRichard Henderson case 0x00: 47898eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4790ba1d0b44SRichard Henderson return; 47917ad439dfSRichard Henderson case 0xb0: 47928eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4793ba1d0b44SRichard Henderson return; 47947ad439dfSRichard Henderson case 0xe0: 47958eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4796ba1d0b44SRichard Henderson return; 47977ad439dfSRichard Henderson case 0x100: 47988eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4799ba1d0b44SRichard Henderson return; 48007ad439dfSRichard Henderson } 4801ba1d0b44SRichard Henderson #endif 4802ba1d0b44SRichard Henderson 48038eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 48048eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 480561766fe9SRichard Henderson } 480651b061fbSRichard Henderson 480751b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 480851b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 480951b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 481051b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 481151b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 481251b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 481351b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 481451b061fbSRichard Henderson }; 481551b061fbSRichard Henderson 4816597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 481732f0c394SAnton Johansson vaddr pc, void *host_pc) 481851b061fbSRichard Henderson { 481951b061fbSRichard Henderson DisasContext ctx; 4820306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 482161766fe9SRichard Henderson } 4822