xref: /openbmc/qemu/target/arm/tcg/translate-mve.c (revision 800af0aae1cfa456701c5fa1ef273ce47585179c)
1f0984d40SFabiano Rosas /*
2f0984d40SFabiano Rosas  *  ARM translation: M-profile MVE instructions
3f0984d40SFabiano Rosas  *
4f0984d40SFabiano Rosas  *  Copyright (c) 2021 Linaro, Ltd.
5f0984d40SFabiano Rosas  *
6f0984d40SFabiano Rosas  * This library is free software; you can redistribute it and/or
7f0984d40SFabiano Rosas  * modify it under the terms of the GNU Lesser General Public
8f0984d40SFabiano Rosas  * License as published by the Free Software Foundation; either
9f0984d40SFabiano Rosas  * version 2.1 of the License, or (at your option) any later version.
10f0984d40SFabiano Rosas  *
11f0984d40SFabiano Rosas  * This library is distributed in the hope that it will be useful,
12f0984d40SFabiano Rosas  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13f0984d40SFabiano Rosas  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14f0984d40SFabiano Rosas  * Lesser General Public License for more details.
15f0984d40SFabiano Rosas  *
16f0984d40SFabiano Rosas  * You should have received a copy of the GNU Lesser General Public
17f0984d40SFabiano Rosas  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18f0984d40SFabiano Rosas  */
19f0984d40SFabiano Rosas 
20f0984d40SFabiano Rosas #include "qemu/osdep.h"
21f0984d40SFabiano Rosas #include "translate.h"
22f0984d40SFabiano Rosas #include "translate-a32.h"
23f0984d40SFabiano Rosas 
vidup_imm(DisasContext * s,int x)24f0984d40SFabiano Rosas static inline int vidup_imm(DisasContext *s, int x)
25f0984d40SFabiano Rosas {
26f0984d40SFabiano Rosas     return 1 << x;
27f0984d40SFabiano Rosas }
28f0984d40SFabiano Rosas 
29f0984d40SFabiano Rosas /* Include the generated decoder */
30f0984d40SFabiano Rosas #include "decode-mve.c.inc"
31f0984d40SFabiano Rosas 
32f0984d40SFabiano Rosas typedef void MVEGenLdStFn(TCGv_ptr, TCGv_ptr, TCGv_i32);
33f0984d40SFabiano Rosas typedef void MVEGenLdStSGFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32);
34f0984d40SFabiano Rosas typedef void MVEGenLdStIlFn(TCGv_ptr, TCGv_i32, TCGv_i32);
35f0984d40SFabiano Rosas typedef void MVEGenOneOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr);
36f0984d40SFabiano Rosas typedef void MVEGenTwoOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_ptr);
37f0984d40SFabiano Rosas typedef void MVEGenTwoOpScalarFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32);
38f0984d40SFabiano Rosas typedef void MVEGenTwoOpShiftFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32);
39f0984d40SFabiano Rosas typedef void MVEGenLongDualAccOpFn(TCGv_i64, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i64);
40f0984d40SFabiano Rosas typedef void MVEGenVADDVFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32);
41f0984d40SFabiano Rosas typedef void MVEGenOneOpImmFn(TCGv_ptr, TCGv_ptr, TCGv_i64);
42f0984d40SFabiano Rosas typedef void MVEGenVIDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32);
43f0984d40SFabiano Rosas typedef void MVEGenVIWDUPFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_i32, TCGv_i32, TCGv_i32);
44f0984d40SFabiano Rosas typedef void MVEGenCmpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr);
45f0984d40SFabiano Rosas typedef void MVEGenScalarCmpFn(TCGv_ptr, TCGv_ptr, TCGv_i32);
46f0984d40SFabiano Rosas typedef void MVEGenVABAVFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32);
47f0984d40SFabiano Rosas typedef void MVEGenDualAccOpFn(TCGv_i32, TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32);
48f0984d40SFabiano Rosas typedef void MVEGenVCVTRmodeFn(TCGv_ptr, TCGv_ptr, TCGv_ptr, TCGv_i32);
49f0984d40SFabiano Rosas 
50f0984d40SFabiano Rosas /* Return the offset of a Qn register (same semantics as aa32_vfp_qreg()) */
mve_qreg_offset(unsigned reg)51f0984d40SFabiano Rosas static inline long mve_qreg_offset(unsigned reg)
52f0984d40SFabiano Rosas {
53f0984d40SFabiano Rosas     return offsetof(CPUARMState, vfp.zregs[reg].d[0]);
54f0984d40SFabiano Rosas }
55f0984d40SFabiano Rosas 
mve_qreg_ptr(unsigned reg)56f0984d40SFabiano Rosas static TCGv_ptr mve_qreg_ptr(unsigned reg)
57f0984d40SFabiano Rosas {
58f0984d40SFabiano Rosas     TCGv_ptr ret = tcg_temp_new_ptr();
59*ad75a51eSRichard Henderson     tcg_gen_addi_ptr(ret, tcg_env, mve_qreg_offset(reg));
60f0984d40SFabiano Rosas     return ret;
61f0984d40SFabiano Rosas }
62f0984d40SFabiano Rosas 
mve_no_predication(DisasContext * s)63f0984d40SFabiano Rosas static bool mve_no_predication(DisasContext *s)
64f0984d40SFabiano Rosas {
65f0984d40SFabiano Rosas     /*
66f0984d40SFabiano Rosas      * Return true if we are executing the entire MVE instruction
67f0984d40SFabiano Rosas      * with no predication or partial-execution, and so we can safely
68f0984d40SFabiano Rosas      * use an inline TCG vector implementation.
69f0984d40SFabiano Rosas      */
70f0984d40SFabiano Rosas     return s->eci == 0 && s->mve_no_pred;
71f0984d40SFabiano Rosas }
72f0984d40SFabiano Rosas 
mve_check_qreg_bank(DisasContext * s,int qmask)73f0984d40SFabiano Rosas static bool mve_check_qreg_bank(DisasContext *s, int qmask)
74f0984d40SFabiano Rosas {
75f0984d40SFabiano Rosas     /*
76f0984d40SFabiano Rosas      * Check whether Qregs are in range. For v8.1M only Q0..Q7
77f0984d40SFabiano Rosas      * are supported, see VFPSmallRegisterBank().
78f0984d40SFabiano Rosas      */
79f0984d40SFabiano Rosas     return qmask < 8;
80f0984d40SFabiano Rosas }
81f0984d40SFabiano Rosas 
mve_eci_check(DisasContext * s)82f0984d40SFabiano Rosas bool mve_eci_check(DisasContext *s)
83f0984d40SFabiano Rosas {
84f0984d40SFabiano Rosas     /*
85f0984d40SFabiano Rosas      * This is a beatwise insn: check that ECI is valid (not a
86f0984d40SFabiano Rosas      * reserved value) and note that we are handling it.
87f0984d40SFabiano Rosas      * Return true if OK, false if we generated an exception.
88f0984d40SFabiano Rosas      */
89f0984d40SFabiano Rosas     s->eci_handled = true;
90f0984d40SFabiano Rosas     switch (s->eci) {
91f0984d40SFabiano Rosas     case ECI_NONE:
92f0984d40SFabiano Rosas     case ECI_A0:
93f0984d40SFabiano Rosas     case ECI_A0A1:
94f0984d40SFabiano Rosas     case ECI_A0A1A2:
95f0984d40SFabiano Rosas     case ECI_A0A1A2B0:
96f0984d40SFabiano Rosas         return true;
97f0984d40SFabiano Rosas     default:
98f0984d40SFabiano Rosas         /* Reserved value: INVSTATE UsageFault */
99f0984d40SFabiano Rosas         gen_exception_insn(s, 0, EXCP_INVSTATE, syn_uncategorized());
100f0984d40SFabiano Rosas         return false;
101f0984d40SFabiano Rosas     }
102f0984d40SFabiano Rosas }
103f0984d40SFabiano Rosas 
mve_update_eci(DisasContext * s)104f0984d40SFabiano Rosas void mve_update_eci(DisasContext *s)
105f0984d40SFabiano Rosas {
106f0984d40SFabiano Rosas     /*
107f0984d40SFabiano Rosas      * The helper function will always update the CPUState field,
108f0984d40SFabiano Rosas      * so we only need to update the DisasContext field.
109f0984d40SFabiano Rosas      */
110f0984d40SFabiano Rosas     if (s->eci) {
111f0984d40SFabiano Rosas         s->eci = (s->eci == ECI_A0A1A2B0) ? ECI_A0 : ECI_NONE;
112f0984d40SFabiano Rosas     }
113f0984d40SFabiano Rosas }
114f0984d40SFabiano Rosas 
mve_update_and_store_eci(DisasContext * s)115f0984d40SFabiano Rosas void mve_update_and_store_eci(DisasContext *s)
116f0984d40SFabiano Rosas {
117f0984d40SFabiano Rosas     /*
118f0984d40SFabiano Rosas      * For insns which don't call a helper function that will call
119f0984d40SFabiano Rosas      * mve_advance_vpt(), this version updates s->eci and also stores
120f0984d40SFabiano Rosas      * it out to the CPUState field.
121f0984d40SFabiano Rosas      */
122f0984d40SFabiano Rosas     if (s->eci) {
123f0984d40SFabiano Rosas         mve_update_eci(s);
124f0984d40SFabiano Rosas         store_cpu_field(tcg_constant_i32(s->eci << 4), condexec_bits);
125f0984d40SFabiano Rosas     }
126f0984d40SFabiano Rosas }
127f0984d40SFabiano Rosas 
mve_skip_first_beat(DisasContext * s)128f0984d40SFabiano Rosas static bool mve_skip_first_beat(DisasContext *s)
129f0984d40SFabiano Rosas {
130f0984d40SFabiano Rosas     /* Return true if PSR.ECI says we must skip the first beat of this insn */
131f0984d40SFabiano Rosas     switch (s->eci) {
132f0984d40SFabiano Rosas     case ECI_NONE:
133f0984d40SFabiano Rosas         return false;
134f0984d40SFabiano Rosas     case ECI_A0:
135f0984d40SFabiano Rosas     case ECI_A0A1:
136f0984d40SFabiano Rosas     case ECI_A0A1A2:
137f0984d40SFabiano Rosas     case ECI_A0A1A2B0:
138f0984d40SFabiano Rosas         return true;
139f0984d40SFabiano Rosas     default:
140f0984d40SFabiano Rosas         g_assert_not_reached();
141f0984d40SFabiano Rosas     }
142f0984d40SFabiano Rosas }
143f0984d40SFabiano Rosas 
do_ldst(DisasContext * s,arg_VLDR_VSTR * a,MVEGenLdStFn * fn,unsigned msize)144f0984d40SFabiano Rosas static bool do_ldst(DisasContext *s, arg_VLDR_VSTR *a, MVEGenLdStFn *fn,
145f0984d40SFabiano Rosas                     unsigned msize)
146f0984d40SFabiano Rosas {
147f0984d40SFabiano Rosas     TCGv_i32 addr;
148f0984d40SFabiano Rosas     uint32_t offset;
149f0984d40SFabiano Rosas     TCGv_ptr qreg;
150f0984d40SFabiano Rosas 
151f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
152f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qd) ||
153f0984d40SFabiano Rosas         !fn) {
154f0984d40SFabiano Rosas         return false;
155f0984d40SFabiano Rosas     }
156f0984d40SFabiano Rosas 
157f0984d40SFabiano Rosas     /* CONSTRAINED UNPREDICTABLE: we choose to UNDEF */
158f0984d40SFabiano Rosas     if (a->rn == 15 || (a->rn == 13 && a->w)) {
159f0984d40SFabiano Rosas         return false;
160f0984d40SFabiano Rosas     }
161f0984d40SFabiano Rosas 
162f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
163f0984d40SFabiano Rosas         return true;
164f0984d40SFabiano Rosas     }
165f0984d40SFabiano Rosas 
166f0984d40SFabiano Rosas     offset = a->imm << msize;
167f0984d40SFabiano Rosas     if (!a->a) {
168f0984d40SFabiano Rosas         offset = -offset;
169f0984d40SFabiano Rosas     }
170f0984d40SFabiano Rosas     addr = load_reg(s, a->rn);
171f0984d40SFabiano Rosas     if (a->p) {
172f0984d40SFabiano Rosas         tcg_gen_addi_i32(addr, addr, offset);
173f0984d40SFabiano Rosas     }
174f0984d40SFabiano Rosas 
175f0984d40SFabiano Rosas     qreg = mve_qreg_ptr(a->qd);
176*ad75a51eSRichard Henderson     fn(tcg_env, qreg, addr);
177f0984d40SFabiano Rosas 
178f0984d40SFabiano Rosas     /*
179f0984d40SFabiano Rosas      * Writeback always happens after the last beat of the insn,
180f0984d40SFabiano Rosas      * regardless of predication
181f0984d40SFabiano Rosas      */
182f0984d40SFabiano Rosas     if (a->w) {
183f0984d40SFabiano Rosas         if (!a->p) {
184f0984d40SFabiano Rosas             tcg_gen_addi_i32(addr, addr, offset);
185f0984d40SFabiano Rosas         }
186f0984d40SFabiano Rosas         store_reg(s, a->rn, addr);
187f0984d40SFabiano Rosas     }
188f0984d40SFabiano Rosas     mve_update_eci(s);
189f0984d40SFabiano Rosas     return true;
190f0984d40SFabiano Rosas }
191f0984d40SFabiano Rosas 
trans_VLDR_VSTR(DisasContext * s,arg_VLDR_VSTR * a)192f0984d40SFabiano Rosas static bool trans_VLDR_VSTR(DisasContext *s, arg_VLDR_VSTR *a)
193f0984d40SFabiano Rosas {
194f0984d40SFabiano Rosas     static MVEGenLdStFn * const ldstfns[4][2] = {
195f0984d40SFabiano Rosas         { gen_helper_mve_vstrb, gen_helper_mve_vldrb },
196f0984d40SFabiano Rosas         { gen_helper_mve_vstrh, gen_helper_mve_vldrh },
197f0984d40SFabiano Rosas         { gen_helper_mve_vstrw, gen_helper_mve_vldrw },
198f0984d40SFabiano Rosas         { NULL, NULL }
199f0984d40SFabiano Rosas     };
200f0984d40SFabiano Rosas     return do_ldst(s, a, ldstfns[a->size][a->l], a->size);
201f0984d40SFabiano Rosas }
202f0984d40SFabiano Rosas 
203f0984d40SFabiano Rosas #define DO_VLDST_WIDE_NARROW(OP, SLD, ULD, ST, MSIZE)           \
204f0984d40SFabiano Rosas     static bool trans_##OP(DisasContext *s, arg_VLDR_VSTR *a)   \
205f0984d40SFabiano Rosas     {                                                           \
206f0984d40SFabiano Rosas         static MVEGenLdStFn * const ldstfns[2][2] = {           \
207f0984d40SFabiano Rosas             { gen_helper_mve_##ST, gen_helper_mve_##SLD },      \
208f0984d40SFabiano Rosas             { NULL, gen_helper_mve_##ULD },                     \
209f0984d40SFabiano Rosas         };                                                      \
210f0984d40SFabiano Rosas         return do_ldst(s, a, ldstfns[a->u][a->l], MSIZE);       \
211f0984d40SFabiano Rosas     }
212f0984d40SFabiano Rosas 
DO_VLDST_WIDE_NARROW(VLDSTB_H,vldrb_sh,vldrb_uh,vstrb_h,MO_8)213f0984d40SFabiano Rosas DO_VLDST_WIDE_NARROW(VLDSTB_H, vldrb_sh, vldrb_uh, vstrb_h, MO_8)
214f0984d40SFabiano Rosas DO_VLDST_WIDE_NARROW(VLDSTB_W, vldrb_sw, vldrb_uw, vstrb_w, MO_8)
215f0984d40SFabiano Rosas DO_VLDST_WIDE_NARROW(VLDSTH_W, vldrh_sw, vldrh_uw, vstrh_w, MO_16)
216f0984d40SFabiano Rosas 
217f0984d40SFabiano Rosas static bool do_ldst_sg(DisasContext *s, arg_vldst_sg *a, MVEGenLdStSGFn fn)
218f0984d40SFabiano Rosas {
219f0984d40SFabiano Rosas     TCGv_i32 addr;
220f0984d40SFabiano Rosas     TCGv_ptr qd, qm;
221f0984d40SFabiano Rosas 
222f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
223f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qd | a->qm) ||
224f0984d40SFabiano Rosas         !fn || a->rn == 15) {
225f0984d40SFabiano Rosas         /* Rn case is UNPREDICTABLE */
226f0984d40SFabiano Rosas         return false;
227f0984d40SFabiano Rosas     }
228f0984d40SFabiano Rosas 
229f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
230f0984d40SFabiano Rosas         return true;
231f0984d40SFabiano Rosas     }
232f0984d40SFabiano Rosas 
233f0984d40SFabiano Rosas     addr = load_reg(s, a->rn);
234f0984d40SFabiano Rosas 
235f0984d40SFabiano Rosas     qd = mve_qreg_ptr(a->qd);
236f0984d40SFabiano Rosas     qm = mve_qreg_ptr(a->qm);
237*ad75a51eSRichard Henderson     fn(tcg_env, qd, qm, addr);
238f0984d40SFabiano Rosas     mve_update_eci(s);
239f0984d40SFabiano Rosas     return true;
240f0984d40SFabiano Rosas }
241f0984d40SFabiano Rosas 
242f0984d40SFabiano Rosas /*
243f0984d40SFabiano Rosas  * The naming scheme here is "vldrb_sg_sh == in-memory byte loads
244f0984d40SFabiano Rosas  * signextended to halfword elements in register". _os_ indicates that
245f0984d40SFabiano Rosas  * the offsets in Qm should be scaled by the element size.
246f0984d40SFabiano Rosas  */
247f0984d40SFabiano Rosas /* This macro is just to make the arrays more compact in these functions */
248f0984d40SFabiano Rosas #define F(N) gen_helper_mve_##N
249f0984d40SFabiano Rosas 
250f0984d40SFabiano Rosas /* VLDRB/VSTRB (ie msize 1) with OS=1 is UNPREDICTABLE; we UNDEF */
trans_VLDR_S_sg(DisasContext * s,arg_vldst_sg * a)251f0984d40SFabiano Rosas static bool trans_VLDR_S_sg(DisasContext *s, arg_vldst_sg *a)
252f0984d40SFabiano Rosas {
253f0984d40SFabiano Rosas     static MVEGenLdStSGFn * const fns[2][4][4] = { {
254f0984d40SFabiano Rosas             { NULL, F(vldrb_sg_sh), F(vldrb_sg_sw), NULL },
255f0984d40SFabiano Rosas             { NULL, NULL,           F(vldrh_sg_sw), NULL },
256f0984d40SFabiano Rosas             { NULL, NULL,           NULL,           NULL },
257f0984d40SFabiano Rosas             { NULL, NULL,           NULL,           NULL }
258f0984d40SFabiano Rosas         }, {
259f0984d40SFabiano Rosas             { NULL, NULL,              NULL,              NULL },
260f0984d40SFabiano Rosas             { NULL, NULL,              F(vldrh_sg_os_sw), NULL },
261f0984d40SFabiano Rosas             { NULL, NULL,              NULL,              NULL },
262f0984d40SFabiano Rosas             { NULL, NULL,              NULL,              NULL }
263f0984d40SFabiano Rosas         }
264f0984d40SFabiano Rosas     };
265f0984d40SFabiano Rosas     if (a->qd == a->qm) {
266f0984d40SFabiano Rosas         return false; /* UNPREDICTABLE */
267f0984d40SFabiano Rosas     }
268f0984d40SFabiano Rosas     return do_ldst_sg(s, a, fns[a->os][a->msize][a->size]);
269f0984d40SFabiano Rosas }
270f0984d40SFabiano Rosas 
trans_VLDR_U_sg(DisasContext * s,arg_vldst_sg * a)271f0984d40SFabiano Rosas static bool trans_VLDR_U_sg(DisasContext *s, arg_vldst_sg *a)
272f0984d40SFabiano Rosas {
273f0984d40SFabiano Rosas     static MVEGenLdStSGFn * const fns[2][4][4] = { {
274f0984d40SFabiano Rosas             { F(vldrb_sg_ub), F(vldrb_sg_uh), F(vldrb_sg_uw), NULL },
275f0984d40SFabiano Rosas             { NULL,           F(vldrh_sg_uh), F(vldrh_sg_uw), NULL },
276f0984d40SFabiano Rosas             { NULL,           NULL,           F(vldrw_sg_uw), NULL },
277f0984d40SFabiano Rosas             { NULL,           NULL,           NULL,           F(vldrd_sg_ud) }
278f0984d40SFabiano Rosas         }, {
279f0984d40SFabiano Rosas             { NULL, NULL,              NULL,              NULL },
280f0984d40SFabiano Rosas             { NULL, F(vldrh_sg_os_uh), F(vldrh_sg_os_uw), NULL },
281f0984d40SFabiano Rosas             { NULL, NULL,              F(vldrw_sg_os_uw), NULL },
282f0984d40SFabiano Rosas             { NULL, NULL,              NULL,              F(vldrd_sg_os_ud) }
283f0984d40SFabiano Rosas         }
284f0984d40SFabiano Rosas     };
285f0984d40SFabiano Rosas     if (a->qd == a->qm) {
286f0984d40SFabiano Rosas         return false; /* UNPREDICTABLE */
287f0984d40SFabiano Rosas     }
288f0984d40SFabiano Rosas     return do_ldst_sg(s, a, fns[a->os][a->msize][a->size]);
289f0984d40SFabiano Rosas }
290f0984d40SFabiano Rosas 
trans_VSTR_sg(DisasContext * s,arg_vldst_sg * a)291f0984d40SFabiano Rosas static bool trans_VSTR_sg(DisasContext *s, arg_vldst_sg *a)
292f0984d40SFabiano Rosas {
293f0984d40SFabiano Rosas     static MVEGenLdStSGFn * const fns[2][4][4] = { {
294f0984d40SFabiano Rosas             { F(vstrb_sg_ub), F(vstrb_sg_uh), F(vstrb_sg_uw), NULL },
295f0984d40SFabiano Rosas             { NULL,           F(vstrh_sg_uh), F(vstrh_sg_uw), NULL },
296f0984d40SFabiano Rosas             { NULL,           NULL,           F(vstrw_sg_uw), NULL },
297f0984d40SFabiano Rosas             { NULL,           NULL,           NULL,           F(vstrd_sg_ud) }
298f0984d40SFabiano Rosas         }, {
299f0984d40SFabiano Rosas             { NULL, NULL,              NULL,              NULL },
300f0984d40SFabiano Rosas             { NULL, F(vstrh_sg_os_uh), F(vstrh_sg_os_uw), NULL },
301f0984d40SFabiano Rosas             { NULL, NULL,              F(vstrw_sg_os_uw), NULL },
302f0984d40SFabiano Rosas             { NULL, NULL,              NULL,              F(vstrd_sg_os_ud) }
303f0984d40SFabiano Rosas         }
304f0984d40SFabiano Rosas     };
305f0984d40SFabiano Rosas     return do_ldst_sg(s, a, fns[a->os][a->msize][a->size]);
306f0984d40SFabiano Rosas }
307f0984d40SFabiano Rosas 
308f0984d40SFabiano Rosas #undef F
309f0984d40SFabiano Rosas 
do_ldst_sg_imm(DisasContext * s,arg_vldst_sg_imm * a,MVEGenLdStSGFn * fn,unsigned msize)310f0984d40SFabiano Rosas static bool do_ldst_sg_imm(DisasContext *s, arg_vldst_sg_imm *a,
311f0984d40SFabiano Rosas                            MVEGenLdStSGFn *fn, unsigned msize)
312f0984d40SFabiano Rosas {
313f0984d40SFabiano Rosas     uint32_t offset;
314f0984d40SFabiano Rosas     TCGv_ptr qd, qm;
315f0984d40SFabiano Rosas 
316f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
317f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qd | a->qm) ||
318f0984d40SFabiano Rosas         !fn) {
319f0984d40SFabiano Rosas         return false;
320f0984d40SFabiano Rosas     }
321f0984d40SFabiano Rosas 
322f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
323f0984d40SFabiano Rosas         return true;
324f0984d40SFabiano Rosas     }
325f0984d40SFabiano Rosas 
326f0984d40SFabiano Rosas     offset = a->imm << msize;
327f0984d40SFabiano Rosas     if (!a->a) {
328f0984d40SFabiano Rosas         offset = -offset;
329f0984d40SFabiano Rosas     }
330f0984d40SFabiano Rosas 
331f0984d40SFabiano Rosas     qd = mve_qreg_ptr(a->qd);
332f0984d40SFabiano Rosas     qm = mve_qreg_ptr(a->qm);
333*ad75a51eSRichard Henderson     fn(tcg_env, qd, qm, tcg_constant_i32(offset));
334f0984d40SFabiano Rosas     mve_update_eci(s);
335f0984d40SFabiano Rosas     return true;
336f0984d40SFabiano Rosas }
337f0984d40SFabiano Rosas 
trans_VLDRW_sg_imm(DisasContext * s,arg_vldst_sg_imm * a)338f0984d40SFabiano Rosas static bool trans_VLDRW_sg_imm(DisasContext *s, arg_vldst_sg_imm *a)
339f0984d40SFabiano Rosas {
340f0984d40SFabiano Rosas     static MVEGenLdStSGFn * const fns[] = {
341f0984d40SFabiano Rosas         gen_helper_mve_vldrw_sg_uw,
342f0984d40SFabiano Rosas         gen_helper_mve_vldrw_sg_wb_uw,
343f0984d40SFabiano Rosas     };
344f0984d40SFabiano Rosas     if (a->qd == a->qm) {
345f0984d40SFabiano Rosas         return false; /* UNPREDICTABLE */
346f0984d40SFabiano Rosas     }
347f0984d40SFabiano Rosas     return do_ldst_sg_imm(s, a, fns[a->w], MO_32);
348f0984d40SFabiano Rosas }
349f0984d40SFabiano Rosas 
trans_VLDRD_sg_imm(DisasContext * s,arg_vldst_sg_imm * a)350f0984d40SFabiano Rosas static bool trans_VLDRD_sg_imm(DisasContext *s, arg_vldst_sg_imm *a)
351f0984d40SFabiano Rosas {
352f0984d40SFabiano Rosas     static MVEGenLdStSGFn * const fns[] = {
353f0984d40SFabiano Rosas         gen_helper_mve_vldrd_sg_ud,
354f0984d40SFabiano Rosas         gen_helper_mve_vldrd_sg_wb_ud,
355f0984d40SFabiano Rosas     };
356f0984d40SFabiano Rosas     if (a->qd == a->qm) {
357f0984d40SFabiano Rosas         return false; /* UNPREDICTABLE */
358f0984d40SFabiano Rosas     }
359f0984d40SFabiano Rosas     return do_ldst_sg_imm(s, a, fns[a->w], MO_64);
360f0984d40SFabiano Rosas }
361f0984d40SFabiano Rosas 
trans_VSTRW_sg_imm(DisasContext * s,arg_vldst_sg_imm * a)362f0984d40SFabiano Rosas static bool trans_VSTRW_sg_imm(DisasContext *s, arg_vldst_sg_imm *a)
363f0984d40SFabiano Rosas {
364f0984d40SFabiano Rosas     static MVEGenLdStSGFn * const fns[] = {
365f0984d40SFabiano Rosas         gen_helper_mve_vstrw_sg_uw,
366f0984d40SFabiano Rosas         gen_helper_mve_vstrw_sg_wb_uw,
367f0984d40SFabiano Rosas     };
368f0984d40SFabiano Rosas     return do_ldst_sg_imm(s, a, fns[a->w], MO_32);
369f0984d40SFabiano Rosas }
370f0984d40SFabiano Rosas 
trans_VSTRD_sg_imm(DisasContext * s,arg_vldst_sg_imm * a)371f0984d40SFabiano Rosas static bool trans_VSTRD_sg_imm(DisasContext *s, arg_vldst_sg_imm *a)
372f0984d40SFabiano Rosas {
373f0984d40SFabiano Rosas     static MVEGenLdStSGFn * const fns[] = {
374f0984d40SFabiano Rosas         gen_helper_mve_vstrd_sg_ud,
375f0984d40SFabiano Rosas         gen_helper_mve_vstrd_sg_wb_ud,
376f0984d40SFabiano Rosas     };
377f0984d40SFabiano Rosas     return do_ldst_sg_imm(s, a, fns[a->w], MO_64);
378f0984d40SFabiano Rosas }
379f0984d40SFabiano Rosas 
do_vldst_il(DisasContext * s,arg_vldst_il * a,MVEGenLdStIlFn * fn,int addrinc)380f0984d40SFabiano Rosas static bool do_vldst_il(DisasContext *s, arg_vldst_il *a, MVEGenLdStIlFn *fn,
381f0984d40SFabiano Rosas                         int addrinc)
382f0984d40SFabiano Rosas {
383f0984d40SFabiano Rosas     TCGv_i32 rn;
384f0984d40SFabiano Rosas 
385f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
386f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qd) ||
387f0984d40SFabiano Rosas         !fn || (a->rn == 13 && a->w) || a->rn == 15) {
388f0984d40SFabiano Rosas         /* Variously UNPREDICTABLE or UNDEF or related-encoding */
389f0984d40SFabiano Rosas         return false;
390f0984d40SFabiano Rosas     }
391f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
392f0984d40SFabiano Rosas         return true;
393f0984d40SFabiano Rosas     }
394f0984d40SFabiano Rosas 
395f0984d40SFabiano Rosas     rn = load_reg(s, a->rn);
396f0984d40SFabiano Rosas     /*
397f0984d40SFabiano Rosas      * We pass the index of Qd, not a pointer, because the helper must
398f0984d40SFabiano Rosas      * access multiple Q registers starting at Qd and working up.
399f0984d40SFabiano Rosas      */
400*ad75a51eSRichard Henderson     fn(tcg_env, tcg_constant_i32(a->qd), rn);
401f0984d40SFabiano Rosas 
402f0984d40SFabiano Rosas     if (a->w) {
403f0984d40SFabiano Rosas         tcg_gen_addi_i32(rn, rn, addrinc);
404f0984d40SFabiano Rosas         store_reg(s, a->rn, rn);
405f0984d40SFabiano Rosas     }
406f0984d40SFabiano Rosas     mve_update_and_store_eci(s);
407f0984d40SFabiano Rosas     return true;
408f0984d40SFabiano Rosas }
409f0984d40SFabiano Rosas 
410f0984d40SFabiano Rosas /* This macro is just to make the arrays more compact in these functions */
411f0984d40SFabiano Rosas #define F(N) gen_helper_mve_##N
412f0984d40SFabiano Rosas 
trans_VLD2(DisasContext * s,arg_vldst_il * a)413f0984d40SFabiano Rosas static bool trans_VLD2(DisasContext *s, arg_vldst_il *a)
414f0984d40SFabiano Rosas {
415f0984d40SFabiano Rosas     static MVEGenLdStIlFn * const fns[4][4] = {
416f0984d40SFabiano Rosas         { F(vld20b), F(vld20h), F(vld20w), NULL, },
417f0984d40SFabiano Rosas         { F(vld21b), F(vld21h), F(vld21w), NULL, },
418f0984d40SFabiano Rosas         { NULL, NULL, NULL, NULL },
419f0984d40SFabiano Rosas         { NULL, NULL, NULL, NULL },
420f0984d40SFabiano Rosas     };
421f0984d40SFabiano Rosas     if (a->qd > 6) {
422f0984d40SFabiano Rosas         return false;
423f0984d40SFabiano Rosas     }
424f0984d40SFabiano Rosas     return do_vldst_il(s, a, fns[a->pat][a->size], 32);
425f0984d40SFabiano Rosas }
426f0984d40SFabiano Rosas 
trans_VLD4(DisasContext * s,arg_vldst_il * a)427f0984d40SFabiano Rosas static bool trans_VLD4(DisasContext *s, arg_vldst_il *a)
428f0984d40SFabiano Rosas {
429f0984d40SFabiano Rosas     static MVEGenLdStIlFn * const fns[4][4] = {
430f0984d40SFabiano Rosas         { F(vld40b), F(vld40h), F(vld40w), NULL, },
431f0984d40SFabiano Rosas         { F(vld41b), F(vld41h), F(vld41w), NULL, },
432f0984d40SFabiano Rosas         { F(vld42b), F(vld42h), F(vld42w), NULL, },
433f0984d40SFabiano Rosas         { F(vld43b), F(vld43h), F(vld43w), NULL, },
434f0984d40SFabiano Rosas     };
435f0984d40SFabiano Rosas     if (a->qd > 4) {
436f0984d40SFabiano Rosas         return false;
437f0984d40SFabiano Rosas     }
438f0984d40SFabiano Rosas     return do_vldst_il(s, a, fns[a->pat][a->size], 64);
439f0984d40SFabiano Rosas }
440f0984d40SFabiano Rosas 
trans_VST2(DisasContext * s,arg_vldst_il * a)441f0984d40SFabiano Rosas static bool trans_VST2(DisasContext *s, arg_vldst_il *a)
442f0984d40SFabiano Rosas {
443f0984d40SFabiano Rosas     static MVEGenLdStIlFn * const fns[4][4] = {
444f0984d40SFabiano Rosas         { F(vst20b), F(vst20h), F(vst20w), NULL, },
445f0984d40SFabiano Rosas         { F(vst21b), F(vst21h), F(vst21w), NULL, },
446f0984d40SFabiano Rosas         { NULL, NULL, NULL, NULL },
447f0984d40SFabiano Rosas         { NULL, NULL, NULL, NULL },
448f0984d40SFabiano Rosas     };
449f0984d40SFabiano Rosas     if (a->qd > 6) {
450f0984d40SFabiano Rosas         return false;
451f0984d40SFabiano Rosas     }
452f0984d40SFabiano Rosas     return do_vldst_il(s, a, fns[a->pat][a->size], 32);
453f0984d40SFabiano Rosas }
454f0984d40SFabiano Rosas 
trans_VST4(DisasContext * s,arg_vldst_il * a)455f0984d40SFabiano Rosas static bool trans_VST4(DisasContext *s, arg_vldst_il *a)
456f0984d40SFabiano Rosas {
457f0984d40SFabiano Rosas     static MVEGenLdStIlFn * const fns[4][4] = {
458f0984d40SFabiano Rosas         { F(vst40b), F(vst40h), F(vst40w), NULL, },
459f0984d40SFabiano Rosas         { F(vst41b), F(vst41h), F(vst41w), NULL, },
460f0984d40SFabiano Rosas         { F(vst42b), F(vst42h), F(vst42w), NULL, },
461f0984d40SFabiano Rosas         { F(vst43b), F(vst43h), F(vst43w), NULL, },
462f0984d40SFabiano Rosas     };
463f0984d40SFabiano Rosas     if (a->qd > 4) {
464f0984d40SFabiano Rosas         return false;
465f0984d40SFabiano Rosas     }
466f0984d40SFabiano Rosas     return do_vldst_il(s, a, fns[a->pat][a->size], 64);
467f0984d40SFabiano Rosas }
468f0984d40SFabiano Rosas 
469f0984d40SFabiano Rosas #undef F
470f0984d40SFabiano Rosas 
trans_VDUP(DisasContext * s,arg_VDUP * a)471f0984d40SFabiano Rosas static bool trans_VDUP(DisasContext *s, arg_VDUP *a)
472f0984d40SFabiano Rosas {
473f0984d40SFabiano Rosas     TCGv_ptr qd;
474f0984d40SFabiano Rosas     TCGv_i32 rt;
475f0984d40SFabiano Rosas 
476f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
477f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qd)) {
478f0984d40SFabiano Rosas         return false;
479f0984d40SFabiano Rosas     }
480f0984d40SFabiano Rosas     if (a->rt == 13 || a->rt == 15) {
481f0984d40SFabiano Rosas         /* UNPREDICTABLE; we choose to UNDEF */
482f0984d40SFabiano Rosas         return false;
483f0984d40SFabiano Rosas     }
484f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
485f0984d40SFabiano Rosas         return true;
486f0984d40SFabiano Rosas     }
487f0984d40SFabiano Rosas 
488f0984d40SFabiano Rosas     rt = load_reg(s, a->rt);
489f0984d40SFabiano Rosas     if (mve_no_predication(s)) {
490f0984d40SFabiano Rosas         tcg_gen_gvec_dup_i32(a->size, mve_qreg_offset(a->qd), 16, 16, rt);
491f0984d40SFabiano Rosas     } else {
492f0984d40SFabiano Rosas         qd = mve_qreg_ptr(a->qd);
493f0984d40SFabiano Rosas         tcg_gen_dup_i32(a->size, rt, rt);
494*ad75a51eSRichard Henderson         gen_helper_mve_vdup(tcg_env, qd, rt);
495f0984d40SFabiano Rosas     }
496f0984d40SFabiano Rosas     mve_update_eci(s);
497f0984d40SFabiano Rosas     return true;
498f0984d40SFabiano Rosas }
499f0984d40SFabiano Rosas 
do_1op_vec(DisasContext * s,arg_1op * a,MVEGenOneOpFn fn,GVecGen2Fn vecfn)500f0984d40SFabiano Rosas static bool do_1op_vec(DisasContext *s, arg_1op *a, MVEGenOneOpFn fn,
501f0984d40SFabiano Rosas                        GVecGen2Fn vecfn)
502f0984d40SFabiano Rosas {
503f0984d40SFabiano Rosas     TCGv_ptr qd, qm;
504f0984d40SFabiano Rosas 
505f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
506f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qd | a->qm) ||
507f0984d40SFabiano Rosas         !fn) {
508f0984d40SFabiano Rosas         return false;
509f0984d40SFabiano Rosas     }
510f0984d40SFabiano Rosas 
511f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
512f0984d40SFabiano Rosas         return true;
513f0984d40SFabiano Rosas     }
514f0984d40SFabiano Rosas 
515f0984d40SFabiano Rosas     if (vecfn && mve_no_predication(s)) {
516f0984d40SFabiano Rosas         vecfn(a->size, mve_qreg_offset(a->qd), mve_qreg_offset(a->qm), 16, 16);
517f0984d40SFabiano Rosas     } else {
518f0984d40SFabiano Rosas         qd = mve_qreg_ptr(a->qd);
519f0984d40SFabiano Rosas         qm = mve_qreg_ptr(a->qm);
520*ad75a51eSRichard Henderson         fn(tcg_env, qd, qm);
521f0984d40SFabiano Rosas     }
522f0984d40SFabiano Rosas     mve_update_eci(s);
523f0984d40SFabiano Rosas     return true;
524f0984d40SFabiano Rosas }
525f0984d40SFabiano Rosas 
do_1op(DisasContext * s,arg_1op * a,MVEGenOneOpFn fn)526f0984d40SFabiano Rosas static bool do_1op(DisasContext *s, arg_1op *a, MVEGenOneOpFn fn)
527f0984d40SFabiano Rosas {
528f0984d40SFabiano Rosas     return do_1op_vec(s, a, fn, NULL);
529f0984d40SFabiano Rosas }
530f0984d40SFabiano Rosas 
531f0984d40SFabiano Rosas #define DO_1OP_VEC(INSN, FN, VECFN)                             \
532f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_1op *a)       \
533f0984d40SFabiano Rosas     {                                                           \
534f0984d40SFabiano Rosas         static MVEGenOneOpFn * const fns[] = {                  \
535f0984d40SFabiano Rosas             gen_helper_mve_##FN##b,                             \
536f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
537f0984d40SFabiano Rosas             gen_helper_mve_##FN##w,                             \
538f0984d40SFabiano Rosas             NULL,                                               \
539f0984d40SFabiano Rosas         };                                                      \
540f0984d40SFabiano Rosas         return do_1op_vec(s, a, fns[a->size], VECFN);           \
541f0984d40SFabiano Rosas     }
542f0984d40SFabiano Rosas 
543f0984d40SFabiano Rosas #define DO_1OP(INSN, FN) DO_1OP_VEC(INSN, FN, NULL)
544f0984d40SFabiano Rosas 
DO_1OP(VCLZ,vclz)545f0984d40SFabiano Rosas DO_1OP(VCLZ, vclz)
546f0984d40SFabiano Rosas DO_1OP(VCLS, vcls)
547f0984d40SFabiano Rosas DO_1OP_VEC(VABS, vabs, tcg_gen_gvec_abs)
548f0984d40SFabiano Rosas DO_1OP_VEC(VNEG, vneg, tcg_gen_gvec_neg)
549f0984d40SFabiano Rosas DO_1OP(VQABS, vqabs)
550f0984d40SFabiano Rosas DO_1OP(VQNEG, vqneg)
551f0984d40SFabiano Rosas DO_1OP(VMAXA, vmaxa)
552f0984d40SFabiano Rosas DO_1OP(VMINA, vmina)
553f0984d40SFabiano Rosas 
554f0984d40SFabiano Rosas /*
555f0984d40SFabiano Rosas  * For simple float/int conversions we use the fixed-point
556f0984d40SFabiano Rosas  * conversion helpers with a zero shift count
557f0984d40SFabiano Rosas  */
558f0984d40SFabiano Rosas #define DO_VCVT(INSN, HFN, SFN)                                         \
559f0984d40SFabiano Rosas     static void gen_##INSN##h(TCGv_ptr env, TCGv_ptr qd, TCGv_ptr qm)   \
560f0984d40SFabiano Rosas     {                                                                   \
561f0984d40SFabiano Rosas         gen_helper_mve_##HFN(env, qd, qm, tcg_constant_i32(0));         \
562f0984d40SFabiano Rosas     }                                                                   \
563f0984d40SFabiano Rosas     static void gen_##INSN##s(TCGv_ptr env, TCGv_ptr qd, TCGv_ptr qm)   \
564f0984d40SFabiano Rosas     {                                                                   \
565f0984d40SFabiano Rosas         gen_helper_mve_##SFN(env, qd, qm, tcg_constant_i32(0));         \
566f0984d40SFabiano Rosas     }                                                                   \
567f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_1op *a)               \
568f0984d40SFabiano Rosas     {                                                                   \
569f0984d40SFabiano Rosas         static MVEGenOneOpFn * const fns[] = {                          \
570f0984d40SFabiano Rosas             NULL,                                                       \
571f0984d40SFabiano Rosas             gen_##INSN##h,                                              \
572f0984d40SFabiano Rosas             gen_##INSN##s,                                              \
573f0984d40SFabiano Rosas             NULL,                                                       \
574f0984d40SFabiano Rosas         };                                                              \
575f0984d40SFabiano Rosas         if (!dc_isar_feature(aa32_mve_fp, s)) {                         \
576f0984d40SFabiano Rosas             return false;                                               \
577f0984d40SFabiano Rosas         }                                                               \
578f0984d40SFabiano Rosas         return do_1op(s, a, fns[a->size]);                              \
579f0984d40SFabiano Rosas     }
580f0984d40SFabiano Rosas 
581f0984d40SFabiano Rosas DO_VCVT(VCVT_SF, vcvt_sh, vcvt_sf)
582f0984d40SFabiano Rosas DO_VCVT(VCVT_UF, vcvt_uh, vcvt_uf)
583f0984d40SFabiano Rosas DO_VCVT(VCVT_FS, vcvt_hs, vcvt_fs)
584f0984d40SFabiano Rosas DO_VCVT(VCVT_FU, vcvt_hu, vcvt_fu)
585f0984d40SFabiano Rosas 
586f0984d40SFabiano Rosas static bool do_vcvt_rmode(DisasContext *s, arg_1op *a,
5876ce21abdSRichard Henderson                           ARMFPRounding rmode, bool u)
588f0984d40SFabiano Rosas {
589f0984d40SFabiano Rosas     /*
590f0984d40SFabiano Rosas      * Handle VCVT fp to int with specified rounding mode.
591f0984d40SFabiano Rosas      * This is a 1op fn but we must pass the rounding mode as
592f0984d40SFabiano Rosas      * an immediate to the helper.
593f0984d40SFabiano Rosas      */
594f0984d40SFabiano Rosas     TCGv_ptr qd, qm;
595f0984d40SFabiano Rosas     static MVEGenVCVTRmodeFn * const fns[4][2] = {
596f0984d40SFabiano Rosas         { NULL, NULL },
597f0984d40SFabiano Rosas         { gen_helper_mve_vcvt_rm_sh, gen_helper_mve_vcvt_rm_uh },
598f0984d40SFabiano Rosas         { gen_helper_mve_vcvt_rm_ss, gen_helper_mve_vcvt_rm_us },
599f0984d40SFabiano Rosas         { NULL, NULL },
600f0984d40SFabiano Rosas     };
601f0984d40SFabiano Rosas     MVEGenVCVTRmodeFn *fn = fns[a->size][u];
602f0984d40SFabiano Rosas 
603f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve_fp, s) ||
604f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qd | a->qm) ||
605f0984d40SFabiano Rosas         !fn) {
606f0984d40SFabiano Rosas         return false;
607f0984d40SFabiano Rosas     }
608f0984d40SFabiano Rosas 
609f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
610f0984d40SFabiano Rosas         return true;
611f0984d40SFabiano Rosas     }
612f0984d40SFabiano Rosas 
613f0984d40SFabiano Rosas     qd = mve_qreg_ptr(a->qd);
614f0984d40SFabiano Rosas     qm = mve_qreg_ptr(a->qm);
615*ad75a51eSRichard Henderson     fn(tcg_env, qd, qm, tcg_constant_i32(arm_rmode_to_sf(rmode)));
616f0984d40SFabiano Rosas     mve_update_eci(s);
617f0984d40SFabiano Rosas     return true;
618f0984d40SFabiano Rosas }
619f0984d40SFabiano Rosas 
620f0984d40SFabiano Rosas #define DO_VCVT_RMODE(INSN, RMODE, U)                           \
621f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_1op *a)       \
622f0984d40SFabiano Rosas     {                                                           \
623f0984d40SFabiano Rosas         return do_vcvt_rmode(s, a, RMODE, U);                   \
624f0984d40SFabiano Rosas     }                                                           \
625f0984d40SFabiano Rosas 
DO_VCVT_RMODE(VCVTAS,FPROUNDING_TIEAWAY,false)626f0984d40SFabiano Rosas DO_VCVT_RMODE(VCVTAS, FPROUNDING_TIEAWAY, false)
627f0984d40SFabiano Rosas DO_VCVT_RMODE(VCVTAU, FPROUNDING_TIEAWAY, true)
628f0984d40SFabiano Rosas DO_VCVT_RMODE(VCVTNS, FPROUNDING_TIEEVEN, false)
629f0984d40SFabiano Rosas DO_VCVT_RMODE(VCVTNU, FPROUNDING_TIEEVEN, true)
630f0984d40SFabiano Rosas DO_VCVT_RMODE(VCVTPS, FPROUNDING_POSINF, false)
631f0984d40SFabiano Rosas DO_VCVT_RMODE(VCVTPU, FPROUNDING_POSINF, true)
632f0984d40SFabiano Rosas DO_VCVT_RMODE(VCVTMS, FPROUNDING_NEGINF, false)
633f0984d40SFabiano Rosas DO_VCVT_RMODE(VCVTMU, FPROUNDING_NEGINF, true)
634f0984d40SFabiano Rosas 
635f0984d40SFabiano Rosas #define DO_VCVT_SH(INSN, FN)                                    \
636f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_1op *a)       \
637f0984d40SFabiano Rosas     {                                                           \
638f0984d40SFabiano Rosas         if (!dc_isar_feature(aa32_mve_fp, s)) {                 \
639f0984d40SFabiano Rosas             return false;                                       \
640f0984d40SFabiano Rosas         }                                                       \
641f0984d40SFabiano Rosas         return do_1op(s, a, gen_helper_mve_##FN);               \
642f0984d40SFabiano Rosas     }                                                           \
643f0984d40SFabiano Rosas 
644f0984d40SFabiano Rosas DO_VCVT_SH(VCVTB_SH, vcvtb_sh)
645f0984d40SFabiano Rosas DO_VCVT_SH(VCVTT_SH, vcvtt_sh)
646f0984d40SFabiano Rosas DO_VCVT_SH(VCVTB_HS, vcvtb_hs)
647f0984d40SFabiano Rosas DO_VCVT_SH(VCVTT_HS, vcvtt_hs)
648f0984d40SFabiano Rosas 
649f0984d40SFabiano Rosas #define DO_VRINT(INSN, RMODE)                                           \
650f0984d40SFabiano Rosas     static void gen_##INSN##h(TCGv_ptr env, TCGv_ptr qd, TCGv_ptr qm)   \
651f0984d40SFabiano Rosas     {                                                                   \
652f0984d40SFabiano Rosas         gen_helper_mve_vrint_rm_h(env, qd, qm,                          \
653f0984d40SFabiano Rosas                                   tcg_constant_i32(arm_rmode_to_sf(RMODE))); \
654f0984d40SFabiano Rosas     }                                                                   \
655f0984d40SFabiano Rosas     static void gen_##INSN##s(TCGv_ptr env, TCGv_ptr qd, TCGv_ptr qm)   \
656f0984d40SFabiano Rosas     {                                                                   \
657f0984d40SFabiano Rosas         gen_helper_mve_vrint_rm_s(env, qd, qm,                          \
658f0984d40SFabiano Rosas                                   tcg_constant_i32(arm_rmode_to_sf(RMODE))); \
659f0984d40SFabiano Rosas     }                                                                   \
660f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_1op *a)               \
661f0984d40SFabiano Rosas     {                                                                   \
662f0984d40SFabiano Rosas         static MVEGenOneOpFn * const fns[] = {                          \
663f0984d40SFabiano Rosas             NULL,                                                       \
664f0984d40SFabiano Rosas             gen_##INSN##h,                                              \
665f0984d40SFabiano Rosas             gen_##INSN##s,                                              \
666f0984d40SFabiano Rosas             NULL,                                                       \
667f0984d40SFabiano Rosas         };                                                              \
668f0984d40SFabiano Rosas         if (!dc_isar_feature(aa32_mve_fp, s)) {                         \
669f0984d40SFabiano Rosas             return false;                                               \
670f0984d40SFabiano Rosas         }                                                               \
671f0984d40SFabiano Rosas         return do_1op(s, a, fns[a->size]);                              \
672f0984d40SFabiano Rosas     }
673f0984d40SFabiano Rosas 
674f0984d40SFabiano Rosas DO_VRINT(VRINTN, FPROUNDING_TIEEVEN)
675f0984d40SFabiano Rosas DO_VRINT(VRINTA, FPROUNDING_TIEAWAY)
676f0984d40SFabiano Rosas DO_VRINT(VRINTZ, FPROUNDING_ZERO)
677f0984d40SFabiano Rosas DO_VRINT(VRINTM, FPROUNDING_NEGINF)
678f0984d40SFabiano Rosas DO_VRINT(VRINTP, FPROUNDING_POSINF)
679f0984d40SFabiano Rosas 
680f0984d40SFabiano Rosas static bool trans_VRINTX(DisasContext *s, arg_1op *a)
681f0984d40SFabiano Rosas {
682f0984d40SFabiano Rosas     static MVEGenOneOpFn * const fns[] = {
683f0984d40SFabiano Rosas         NULL,
684f0984d40SFabiano Rosas         gen_helper_mve_vrintx_h,
685f0984d40SFabiano Rosas         gen_helper_mve_vrintx_s,
686f0984d40SFabiano Rosas         NULL,
687f0984d40SFabiano Rosas     };
688f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve_fp, s)) {
689f0984d40SFabiano Rosas         return false;
690f0984d40SFabiano Rosas     }
691f0984d40SFabiano Rosas     return do_1op(s, a, fns[a->size]);
692f0984d40SFabiano Rosas }
693f0984d40SFabiano Rosas 
694f0984d40SFabiano Rosas /* Narrowing moves: only size 0 and 1 are valid */
695f0984d40SFabiano Rosas #define DO_VMOVN(INSN, FN) \
696f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_1op *a)       \
697f0984d40SFabiano Rosas     {                                                           \
698f0984d40SFabiano Rosas         static MVEGenOneOpFn * const fns[] = {                  \
699f0984d40SFabiano Rosas             gen_helper_mve_##FN##b,                             \
700f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
701f0984d40SFabiano Rosas             NULL,                                               \
702f0984d40SFabiano Rosas             NULL,                                               \
703f0984d40SFabiano Rosas         };                                                      \
704f0984d40SFabiano Rosas         return do_1op(s, a, fns[a->size]);                      \
705f0984d40SFabiano Rosas     }
706f0984d40SFabiano Rosas 
DO_VMOVN(VMOVNB,vmovnb)707f0984d40SFabiano Rosas DO_VMOVN(VMOVNB, vmovnb)
708f0984d40SFabiano Rosas DO_VMOVN(VMOVNT, vmovnt)
709f0984d40SFabiano Rosas DO_VMOVN(VQMOVUNB, vqmovunb)
710f0984d40SFabiano Rosas DO_VMOVN(VQMOVUNT, vqmovunt)
711f0984d40SFabiano Rosas DO_VMOVN(VQMOVN_BS, vqmovnbs)
712f0984d40SFabiano Rosas DO_VMOVN(VQMOVN_TS, vqmovnts)
713f0984d40SFabiano Rosas DO_VMOVN(VQMOVN_BU, vqmovnbu)
714f0984d40SFabiano Rosas DO_VMOVN(VQMOVN_TU, vqmovntu)
715f0984d40SFabiano Rosas 
716f0984d40SFabiano Rosas static bool trans_VREV16(DisasContext *s, arg_1op *a)
717f0984d40SFabiano Rosas {
718f0984d40SFabiano Rosas     static MVEGenOneOpFn * const fns[] = {
719f0984d40SFabiano Rosas         gen_helper_mve_vrev16b,
720f0984d40SFabiano Rosas         NULL,
721f0984d40SFabiano Rosas         NULL,
722f0984d40SFabiano Rosas         NULL,
723f0984d40SFabiano Rosas     };
724f0984d40SFabiano Rosas     return do_1op(s, a, fns[a->size]);
725f0984d40SFabiano Rosas }
726f0984d40SFabiano Rosas 
trans_VREV32(DisasContext * s,arg_1op * a)727f0984d40SFabiano Rosas static bool trans_VREV32(DisasContext *s, arg_1op *a)
728f0984d40SFabiano Rosas {
729f0984d40SFabiano Rosas     static MVEGenOneOpFn * const fns[] = {
730f0984d40SFabiano Rosas         gen_helper_mve_vrev32b,
731f0984d40SFabiano Rosas         gen_helper_mve_vrev32h,
732f0984d40SFabiano Rosas         NULL,
733f0984d40SFabiano Rosas         NULL,
734f0984d40SFabiano Rosas     };
735f0984d40SFabiano Rosas     return do_1op(s, a, fns[a->size]);
736f0984d40SFabiano Rosas }
737f0984d40SFabiano Rosas 
trans_VREV64(DisasContext * s,arg_1op * a)738f0984d40SFabiano Rosas static bool trans_VREV64(DisasContext *s, arg_1op *a)
739f0984d40SFabiano Rosas {
740f0984d40SFabiano Rosas     static MVEGenOneOpFn * const fns[] = {
741f0984d40SFabiano Rosas         gen_helper_mve_vrev64b,
742f0984d40SFabiano Rosas         gen_helper_mve_vrev64h,
743f0984d40SFabiano Rosas         gen_helper_mve_vrev64w,
744f0984d40SFabiano Rosas         NULL,
745f0984d40SFabiano Rosas     };
746f0984d40SFabiano Rosas     return do_1op(s, a, fns[a->size]);
747f0984d40SFabiano Rosas }
748f0984d40SFabiano Rosas 
trans_VMVN(DisasContext * s,arg_1op * a)749f0984d40SFabiano Rosas static bool trans_VMVN(DisasContext *s, arg_1op *a)
750f0984d40SFabiano Rosas {
751f0984d40SFabiano Rosas     return do_1op_vec(s, a, gen_helper_mve_vmvn, tcg_gen_gvec_not);
752f0984d40SFabiano Rosas }
753f0984d40SFabiano Rosas 
trans_VABS_fp(DisasContext * s,arg_1op * a)754f0984d40SFabiano Rosas static bool trans_VABS_fp(DisasContext *s, arg_1op *a)
755f0984d40SFabiano Rosas {
756f0984d40SFabiano Rosas     static MVEGenOneOpFn * const fns[] = {
757f0984d40SFabiano Rosas         NULL,
758f0984d40SFabiano Rosas         gen_helper_mve_vfabsh,
759f0984d40SFabiano Rosas         gen_helper_mve_vfabss,
760f0984d40SFabiano Rosas         NULL,
761f0984d40SFabiano Rosas     };
762f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve_fp, s)) {
763f0984d40SFabiano Rosas         return false;
764f0984d40SFabiano Rosas     }
765f0984d40SFabiano Rosas     return do_1op(s, a, fns[a->size]);
766f0984d40SFabiano Rosas }
767f0984d40SFabiano Rosas 
trans_VNEG_fp(DisasContext * s,arg_1op * a)768f0984d40SFabiano Rosas static bool trans_VNEG_fp(DisasContext *s, arg_1op *a)
769f0984d40SFabiano Rosas {
770f0984d40SFabiano Rosas     static MVEGenOneOpFn * const fns[] = {
771f0984d40SFabiano Rosas         NULL,
772f0984d40SFabiano Rosas         gen_helper_mve_vfnegh,
773f0984d40SFabiano Rosas         gen_helper_mve_vfnegs,
774f0984d40SFabiano Rosas         NULL,
775f0984d40SFabiano Rosas     };
776f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve_fp, s)) {
777f0984d40SFabiano Rosas         return false;
778f0984d40SFabiano Rosas     }
779f0984d40SFabiano Rosas     return do_1op(s, a, fns[a->size]);
780f0984d40SFabiano Rosas }
781f0984d40SFabiano Rosas 
do_2op_vec(DisasContext * s,arg_2op * a,MVEGenTwoOpFn fn,GVecGen3Fn * vecfn)782f0984d40SFabiano Rosas static bool do_2op_vec(DisasContext *s, arg_2op *a, MVEGenTwoOpFn fn,
783f0984d40SFabiano Rosas                        GVecGen3Fn *vecfn)
784f0984d40SFabiano Rosas {
785f0984d40SFabiano Rosas     TCGv_ptr qd, qn, qm;
786f0984d40SFabiano Rosas 
787f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
788f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qd | a->qn | a->qm) ||
789f0984d40SFabiano Rosas         !fn) {
790f0984d40SFabiano Rosas         return false;
791f0984d40SFabiano Rosas     }
792f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
793f0984d40SFabiano Rosas         return true;
794f0984d40SFabiano Rosas     }
795f0984d40SFabiano Rosas 
796f0984d40SFabiano Rosas     if (vecfn && mve_no_predication(s)) {
797f0984d40SFabiano Rosas         vecfn(a->size, mve_qreg_offset(a->qd), mve_qreg_offset(a->qn),
798f0984d40SFabiano Rosas               mve_qreg_offset(a->qm), 16, 16);
799f0984d40SFabiano Rosas     } else {
800f0984d40SFabiano Rosas         qd = mve_qreg_ptr(a->qd);
801f0984d40SFabiano Rosas         qn = mve_qreg_ptr(a->qn);
802f0984d40SFabiano Rosas         qm = mve_qreg_ptr(a->qm);
803*ad75a51eSRichard Henderson         fn(tcg_env, qd, qn, qm);
804f0984d40SFabiano Rosas     }
805f0984d40SFabiano Rosas     mve_update_eci(s);
806f0984d40SFabiano Rosas     return true;
807f0984d40SFabiano Rosas }
808f0984d40SFabiano Rosas 
do_2op(DisasContext * s,arg_2op * a,MVEGenTwoOpFn * fn)809f0984d40SFabiano Rosas static bool do_2op(DisasContext *s, arg_2op *a, MVEGenTwoOpFn *fn)
810f0984d40SFabiano Rosas {
811f0984d40SFabiano Rosas     return do_2op_vec(s, a, fn, NULL);
812f0984d40SFabiano Rosas }
813f0984d40SFabiano Rosas 
814f0984d40SFabiano Rosas #define DO_LOGIC(INSN, HELPER, VECFN)                           \
815f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_2op *a)       \
816f0984d40SFabiano Rosas     {                                                           \
817f0984d40SFabiano Rosas         return do_2op_vec(s, a, HELPER, VECFN);                 \
818f0984d40SFabiano Rosas     }
819f0984d40SFabiano Rosas 
DO_LOGIC(VAND,gen_helper_mve_vand,tcg_gen_gvec_and)820f0984d40SFabiano Rosas DO_LOGIC(VAND, gen_helper_mve_vand, tcg_gen_gvec_and)
821f0984d40SFabiano Rosas DO_LOGIC(VBIC, gen_helper_mve_vbic, tcg_gen_gvec_andc)
822f0984d40SFabiano Rosas DO_LOGIC(VORR, gen_helper_mve_vorr, tcg_gen_gvec_or)
823f0984d40SFabiano Rosas DO_LOGIC(VORN, gen_helper_mve_vorn, tcg_gen_gvec_orc)
824f0984d40SFabiano Rosas DO_LOGIC(VEOR, gen_helper_mve_veor, tcg_gen_gvec_xor)
825f0984d40SFabiano Rosas 
826f0984d40SFabiano Rosas static bool trans_VPSEL(DisasContext *s, arg_2op *a)
827f0984d40SFabiano Rosas {
828f0984d40SFabiano Rosas     /* This insn updates predication bits */
829f0984d40SFabiano Rosas     s->base.is_jmp = DISAS_UPDATE_NOCHAIN;
830f0984d40SFabiano Rosas     return do_2op(s, a, gen_helper_mve_vpsel);
831f0984d40SFabiano Rosas }
832f0984d40SFabiano Rosas 
833f0984d40SFabiano Rosas #define DO_2OP_VEC(INSN, FN, VECFN)                             \
834f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_2op *a)       \
835f0984d40SFabiano Rosas     {                                                           \
836f0984d40SFabiano Rosas         static MVEGenTwoOpFn * const fns[] = {                  \
837f0984d40SFabiano Rosas             gen_helper_mve_##FN##b,                             \
838f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
839f0984d40SFabiano Rosas             gen_helper_mve_##FN##w,                             \
840f0984d40SFabiano Rosas             NULL,                                               \
841f0984d40SFabiano Rosas         };                                                      \
842f0984d40SFabiano Rosas         return do_2op_vec(s, a, fns[a->size], VECFN);           \
843f0984d40SFabiano Rosas     }
844f0984d40SFabiano Rosas 
845f0984d40SFabiano Rosas #define DO_2OP(INSN, FN) DO_2OP_VEC(INSN, FN, NULL)
846f0984d40SFabiano Rosas 
DO_2OP_VEC(VADD,vadd,tcg_gen_gvec_add)847f0984d40SFabiano Rosas DO_2OP_VEC(VADD, vadd, tcg_gen_gvec_add)
848f0984d40SFabiano Rosas DO_2OP_VEC(VSUB, vsub, tcg_gen_gvec_sub)
849f0984d40SFabiano Rosas DO_2OP_VEC(VMUL, vmul, tcg_gen_gvec_mul)
850f0984d40SFabiano Rosas DO_2OP(VMULH_S, vmulhs)
851f0984d40SFabiano Rosas DO_2OP(VMULH_U, vmulhu)
852f0984d40SFabiano Rosas DO_2OP(VRMULH_S, vrmulhs)
853f0984d40SFabiano Rosas DO_2OP(VRMULH_U, vrmulhu)
854f0984d40SFabiano Rosas DO_2OP_VEC(VMAX_S, vmaxs, tcg_gen_gvec_smax)
855f0984d40SFabiano Rosas DO_2OP_VEC(VMAX_U, vmaxu, tcg_gen_gvec_umax)
856f0984d40SFabiano Rosas DO_2OP_VEC(VMIN_S, vmins, tcg_gen_gvec_smin)
857f0984d40SFabiano Rosas DO_2OP_VEC(VMIN_U, vminu, tcg_gen_gvec_umin)
858f0984d40SFabiano Rosas DO_2OP(VABD_S, vabds)
859f0984d40SFabiano Rosas DO_2OP(VABD_U, vabdu)
860f0984d40SFabiano Rosas DO_2OP(VHADD_S, vhadds)
861f0984d40SFabiano Rosas DO_2OP(VHADD_U, vhaddu)
862f0984d40SFabiano Rosas DO_2OP(VHSUB_S, vhsubs)
863f0984d40SFabiano Rosas DO_2OP(VHSUB_U, vhsubu)
864f0984d40SFabiano Rosas DO_2OP(VMULL_BS, vmullbs)
865f0984d40SFabiano Rosas DO_2OP(VMULL_BU, vmullbu)
866f0984d40SFabiano Rosas DO_2OP(VMULL_TS, vmullts)
867f0984d40SFabiano Rosas DO_2OP(VMULL_TU, vmulltu)
868f0984d40SFabiano Rosas DO_2OP(VQDMULH, vqdmulh)
869f0984d40SFabiano Rosas DO_2OP(VQRDMULH, vqrdmulh)
870f0984d40SFabiano Rosas DO_2OP(VQADD_S, vqadds)
871f0984d40SFabiano Rosas DO_2OP(VQADD_U, vqaddu)
872f0984d40SFabiano Rosas DO_2OP(VQSUB_S, vqsubs)
873f0984d40SFabiano Rosas DO_2OP(VQSUB_U, vqsubu)
874f0984d40SFabiano Rosas DO_2OP(VSHL_S, vshls)
875f0984d40SFabiano Rosas DO_2OP(VSHL_U, vshlu)
876f0984d40SFabiano Rosas DO_2OP(VRSHL_S, vrshls)
877f0984d40SFabiano Rosas DO_2OP(VRSHL_U, vrshlu)
878f0984d40SFabiano Rosas DO_2OP(VQSHL_S, vqshls)
879f0984d40SFabiano Rosas DO_2OP(VQSHL_U, vqshlu)
880f0984d40SFabiano Rosas DO_2OP(VQRSHL_S, vqrshls)
881f0984d40SFabiano Rosas DO_2OP(VQRSHL_U, vqrshlu)
882f0984d40SFabiano Rosas DO_2OP(VQDMLADH, vqdmladh)
883f0984d40SFabiano Rosas DO_2OP(VQDMLADHX, vqdmladhx)
884f0984d40SFabiano Rosas DO_2OP(VQRDMLADH, vqrdmladh)
885f0984d40SFabiano Rosas DO_2OP(VQRDMLADHX, vqrdmladhx)
886f0984d40SFabiano Rosas DO_2OP(VQDMLSDH, vqdmlsdh)
887f0984d40SFabiano Rosas DO_2OP(VQDMLSDHX, vqdmlsdhx)
888f0984d40SFabiano Rosas DO_2OP(VQRDMLSDH, vqrdmlsdh)
889f0984d40SFabiano Rosas DO_2OP(VQRDMLSDHX, vqrdmlsdhx)
890f0984d40SFabiano Rosas DO_2OP(VRHADD_S, vrhadds)
891f0984d40SFabiano Rosas DO_2OP(VRHADD_U, vrhaddu)
892f0984d40SFabiano Rosas /*
893f0984d40SFabiano Rosas  * VCADD Qd == Qm at size MO_32 is UNPREDICTABLE; we choose not to diagnose
894f0984d40SFabiano Rosas  * so we can reuse the DO_2OP macro. (Our implementation calculates the
895f0984d40SFabiano Rosas  * "expected" results in this case.) Similarly for VHCADD.
896f0984d40SFabiano Rosas  */
897f0984d40SFabiano Rosas DO_2OP(VCADD90, vcadd90)
898f0984d40SFabiano Rosas DO_2OP(VCADD270, vcadd270)
899f0984d40SFabiano Rosas DO_2OP(VHCADD90, vhcadd90)
900f0984d40SFabiano Rosas DO_2OP(VHCADD270, vhcadd270)
901f0984d40SFabiano Rosas 
902f0984d40SFabiano Rosas static bool trans_VQDMULLB(DisasContext *s, arg_2op *a)
903f0984d40SFabiano Rosas {
904f0984d40SFabiano Rosas     static MVEGenTwoOpFn * const fns[] = {
905f0984d40SFabiano Rosas         NULL,
906f0984d40SFabiano Rosas         gen_helper_mve_vqdmullbh,
907f0984d40SFabiano Rosas         gen_helper_mve_vqdmullbw,
908f0984d40SFabiano Rosas         NULL,
909f0984d40SFabiano Rosas     };
910f0984d40SFabiano Rosas     if (a->size == MO_32 && (a->qd == a->qm || a->qd == a->qn)) {
911f0984d40SFabiano Rosas         /* UNPREDICTABLE; we choose to undef */
912f0984d40SFabiano Rosas         return false;
913f0984d40SFabiano Rosas     }
914f0984d40SFabiano Rosas     return do_2op(s, a, fns[a->size]);
915f0984d40SFabiano Rosas }
916f0984d40SFabiano Rosas 
trans_VQDMULLT(DisasContext * s,arg_2op * a)917f0984d40SFabiano Rosas static bool trans_VQDMULLT(DisasContext *s, arg_2op *a)
918f0984d40SFabiano Rosas {
919f0984d40SFabiano Rosas     static MVEGenTwoOpFn * const fns[] = {
920f0984d40SFabiano Rosas         NULL,
921f0984d40SFabiano Rosas         gen_helper_mve_vqdmullth,
922f0984d40SFabiano Rosas         gen_helper_mve_vqdmulltw,
923f0984d40SFabiano Rosas         NULL,
924f0984d40SFabiano Rosas     };
925f0984d40SFabiano Rosas     if (a->size == MO_32 && (a->qd == a->qm || a->qd == a->qn)) {
926f0984d40SFabiano Rosas         /* UNPREDICTABLE; we choose to undef */
927f0984d40SFabiano Rosas         return false;
928f0984d40SFabiano Rosas     }
929f0984d40SFabiano Rosas     return do_2op(s, a, fns[a->size]);
930f0984d40SFabiano Rosas }
931f0984d40SFabiano Rosas 
trans_VMULLP_B(DisasContext * s,arg_2op * a)932f0984d40SFabiano Rosas static bool trans_VMULLP_B(DisasContext *s, arg_2op *a)
933f0984d40SFabiano Rosas {
934f0984d40SFabiano Rosas     /*
935f0984d40SFabiano Rosas      * Note that a->size indicates the output size, ie VMULL.P8
936f0984d40SFabiano Rosas      * is the 8x8->16 operation and a->size is MO_16; VMULL.P16
937f0984d40SFabiano Rosas      * is the 16x16->32 operation and a->size is MO_32.
938f0984d40SFabiano Rosas      */
939f0984d40SFabiano Rosas     static MVEGenTwoOpFn * const fns[] = {
940f0984d40SFabiano Rosas         NULL,
941f0984d40SFabiano Rosas         gen_helper_mve_vmullpbh,
942f0984d40SFabiano Rosas         gen_helper_mve_vmullpbw,
943f0984d40SFabiano Rosas         NULL,
944f0984d40SFabiano Rosas     };
945f0984d40SFabiano Rosas     return do_2op(s, a, fns[a->size]);
946f0984d40SFabiano Rosas }
947f0984d40SFabiano Rosas 
trans_VMULLP_T(DisasContext * s,arg_2op * a)948f0984d40SFabiano Rosas static bool trans_VMULLP_T(DisasContext *s, arg_2op *a)
949f0984d40SFabiano Rosas {
950f0984d40SFabiano Rosas     /* a->size is as for trans_VMULLP_B */
951f0984d40SFabiano Rosas     static MVEGenTwoOpFn * const fns[] = {
952f0984d40SFabiano Rosas         NULL,
953f0984d40SFabiano Rosas         gen_helper_mve_vmullpth,
954f0984d40SFabiano Rosas         gen_helper_mve_vmullptw,
955f0984d40SFabiano Rosas         NULL,
956f0984d40SFabiano Rosas     };
957f0984d40SFabiano Rosas     return do_2op(s, a, fns[a->size]);
958f0984d40SFabiano Rosas }
959f0984d40SFabiano Rosas 
960f0984d40SFabiano Rosas /*
961f0984d40SFabiano Rosas  * VADC and VSBC: these perform an add-with-carry or subtract-with-carry
962f0984d40SFabiano Rosas  * of the 32-bit elements in each lane of the input vectors, where the
963f0984d40SFabiano Rosas  * carry-out of each add is the carry-in of the next.  The initial carry
964f0984d40SFabiano Rosas  * input is either fixed (0 for VADCI, 1 for VSBCI) or is from FPSCR.C
965f0984d40SFabiano Rosas  * (for VADC and VSBC); the carry out at the end is written back to FPSCR.C.
966f0984d40SFabiano Rosas  * These insns are subject to beat-wise execution.  Partial execution
967f0984d40SFabiano Rosas  * of an I=1 (initial carry input fixed) insn which does not
968f0984d40SFabiano Rosas  * execute the first beat must start with the current FPSCR.NZCV
969f0984d40SFabiano Rosas  * value, not the fixed constant input.
970f0984d40SFabiano Rosas  */
trans_VADC(DisasContext * s,arg_2op * a)971f0984d40SFabiano Rosas static bool trans_VADC(DisasContext *s, arg_2op *a)
972f0984d40SFabiano Rosas {
973f0984d40SFabiano Rosas     return do_2op(s, a, gen_helper_mve_vadc);
974f0984d40SFabiano Rosas }
975f0984d40SFabiano Rosas 
trans_VADCI(DisasContext * s,arg_2op * a)976f0984d40SFabiano Rosas static bool trans_VADCI(DisasContext *s, arg_2op *a)
977f0984d40SFabiano Rosas {
978f0984d40SFabiano Rosas     if (mve_skip_first_beat(s)) {
979f0984d40SFabiano Rosas         return trans_VADC(s, a);
980f0984d40SFabiano Rosas     }
981f0984d40SFabiano Rosas     return do_2op(s, a, gen_helper_mve_vadci);
982f0984d40SFabiano Rosas }
983f0984d40SFabiano Rosas 
trans_VSBC(DisasContext * s,arg_2op * a)984f0984d40SFabiano Rosas static bool trans_VSBC(DisasContext *s, arg_2op *a)
985f0984d40SFabiano Rosas {
986f0984d40SFabiano Rosas     return do_2op(s, a, gen_helper_mve_vsbc);
987f0984d40SFabiano Rosas }
988f0984d40SFabiano Rosas 
trans_VSBCI(DisasContext * s,arg_2op * a)989f0984d40SFabiano Rosas static bool trans_VSBCI(DisasContext *s, arg_2op *a)
990f0984d40SFabiano Rosas {
991f0984d40SFabiano Rosas     if (mve_skip_first_beat(s)) {
992f0984d40SFabiano Rosas         return trans_VSBC(s, a);
993f0984d40SFabiano Rosas     }
994f0984d40SFabiano Rosas     return do_2op(s, a, gen_helper_mve_vsbci);
995f0984d40SFabiano Rosas }
996f0984d40SFabiano Rosas 
997f0984d40SFabiano Rosas #define DO_2OP_FP(INSN, FN)                                     \
998f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_2op *a)       \
999f0984d40SFabiano Rosas     {                                                           \
1000f0984d40SFabiano Rosas         static MVEGenTwoOpFn * const fns[] = {                  \
1001f0984d40SFabiano Rosas             NULL,                                               \
1002f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
1003f0984d40SFabiano Rosas             gen_helper_mve_##FN##s,                             \
1004f0984d40SFabiano Rosas             NULL,                                               \
1005f0984d40SFabiano Rosas         };                                                      \
1006f0984d40SFabiano Rosas         if (!dc_isar_feature(aa32_mve_fp, s)) {                 \
1007f0984d40SFabiano Rosas             return false;                                       \
1008f0984d40SFabiano Rosas         }                                                       \
1009f0984d40SFabiano Rosas         return do_2op(s, a, fns[a->size]);                      \
1010f0984d40SFabiano Rosas     }
1011f0984d40SFabiano Rosas 
DO_2OP_FP(VADD_fp,vfadd)1012f0984d40SFabiano Rosas DO_2OP_FP(VADD_fp, vfadd)
1013f0984d40SFabiano Rosas DO_2OP_FP(VSUB_fp, vfsub)
1014f0984d40SFabiano Rosas DO_2OP_FP(VMUL_fp, vfmul)
1015f0984d40SFabiano Rosas DO_2OP_FP(VABD_fp, vfabd)
1016f0984d40SFabiano Rosas DO_2OP_FP(VMAXNM, vmaxnm)
1017f0984d40SFabiano Rosas DO_2OP_FP(VMINNM, vminnm)
1018f0984d40SFabiano Rosas DO_2OP_FP(VCADD90_fp, vfcadd90)
1019f0984d40SFabiano Rosas DO_2OP_FP(VCADD270_fp, vfcadd270)
1020f0984d40SFabiano Rosas DO_2OP_FP(VFMA, vfma)
1021f0984d40SFabiano Rosas DO_2OP_FP(VFMS, vfms)
1022f0984d40SFabiano Rosas DO_2OP_FP(VCMUL0, vcmul0)
1023f0984d40SFabiano Rosas DO_2OP_FP(VCMUL90, vcmul90)
1024f0984d40SFabiano Rosas DO_2OP_FP(VCMUL180, vcmul180)
1025f0984d40SFabiano Rosas DO_2OP_FP(VCMUL270, vcmul270)
1026f0984d40SFabiano Rosas DO_2OP_FP(VCMLA0, vcmla0)
1027f0984d40SFabiano Rosas DO_2OP_FP(VCMLA90, vcmla90)
1028f0984d40SFabiano Rosas DO_2OP_FP(VCMLA180, vcmla180)
1029f0984d40SFabiano Rosas DO_2OP_FP(VCMLA270, vcmla270)
1030f0984d40SFabiano Rosas DO_2OP_FP(VMAXNMA, vmaxnma)
1031f0984d40SFabiano Rosas DO_2OP_FP(VMINNMA, vminnma)
1032f0984d40SFabiano Rosas 
1033f0984d40SFabiano Rosas static bool do_2op_scalar(DisasContext *s, arg_2scalar *a,
1034f0984d40SFabiano Rosas                           MVEGenTwoOpScalarFn fn)
1035f0984d40SFabiano Rosas {
1036f0984d40SFabiano Rosas     TCGv_ptr qd, qn;
1037f0984d40SFabiano Rosas     TCGv_i32 rm;
1038f0984d40SFabiano Rosas 
1039f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
1040f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qd | a->qn) ||
1041f0984d40SFabiano Rosas         !fn) {
1042f0984d40SFabiano Rosas         return false;
1043f0984d40SFabiano Rosas     }
1044f0984d40SFabiano Rosas     if (a->rm == 13 || a->rm == 15) {
1045f0984d40SFabiano Rosas         /* UNPREDICTABLE */
1046f0984d40SFabiano Rosas         return false;
1047f0984d40SFabiano Rosas     }
1048f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1049f0984d40SFabiano Rosas         return true;
1050f0984d40SFabiano Rosas     }
1051f0984d40SFabiano Rosas 
1052f0984d40SFabiano Rosas     qd = mve_qreg_ptr(a->qd);
1053f0984d40SFabiano Rosas     qn = mve_qreg_ptr(a->qn);
1054f0984d40SFabiano Rosas     rm = load_reg(s, a->rm);
1055*ad75a51eSRichard Henderson     fn(tcg_env, qd, qn, rm);
1056f0984d40SFabiano Rosas     mve_update_eci(s);
1057f0984d40SFabiano Rosas     return true;
1058f0984d40SFabiano Rosas }
1059f0984d40SFabiano Rosas 
1060f0984d40SFabiano Rosas #define DO_2OP_SCALAR(INSN, FN)                                 \
1061f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_2scalar *a)   \
1062f0984d40SFabiano Rosas     {                                                           \
1063f0984d40SFabiano Rosas         static MVEGenTwoOpScalarFn * const fns[] = {            \
1064f0984d40SFabiano Rosas             gen_helper_mve_##FN##b,                             \
1065f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
1066f0984d40SFabiano Rosas             gen_helper_mve_##FN##w,                             \
1067f0984d40SFabiano Rosas             NULL,                                               \
1068f0984d40SFabiano Rosas         };                                                      \
1069f0984d40SFabiano Rosas         return do_2op_scalar(s, a, fns[a->size]);               \
1070f0984d40SFabiano Rosas     }
1071f0984d40SFabiano Rosas 
DO_2OP_SCALAR(VADD_scalar,vadd_scalar)1072f0984d40SFabiano Rosas DO_2OP_SCALAR(VADD_scalar, vadd_scalar)
1073f0984d40SFabiano Rosas DO_2OP_SCALAR(VSUB_scalar, vsub_scalar)
1074f0984d40SFabiano Rosas DO_2OP_SCALAR(VMUL_scalar, vmul_scalar)
1075f0984d40SFabiano Rosas DO_2OP_SCALAR(VHADD_S_scalar, vhadds_scalar)
1076f0984d40SFabiano Rosas DO_2OP_SCALAR(VHADD_U_scalar, vhaddu_scalar)
1077f0984d40SFabiano Rosas DO_2OP_SCALAR(VHSUB_S_scalar, vhsubs_scalar)
1078f0984d40SFabiano Rosas DO_2OP_SCALAR(VHSUB_U_scalar, vhsubu_scalar)
1079f0984d40SFabiano Rosas DO_2OP_SCALAR(VQADD_S_scalar, vqadds_scalar)
1080f0984d40SFabiano Rosas DO_2OP_SCALAR(VQADD_U_scalar, vqaddu_scalar)
1081f0984d40SFabiano Rosas DO_2OP_SCALAR(VQSUB_S_scalar, vqsubs_scalar)
1082f0984d40SFabiano Rosas DO_2OP_SCALAR(VQSUB_U_scalar, vqsubu_scalar)
1083f0984d40SFabiano Rosas DO_2OP_SCALAR(VQDMULH_scalar, vqdmulh_scalar)
1084f0984d40SFabiano Rosas DO_2OP_SCALAR(VQRDMULH_scalar, vqrdmulh_scalar)
1085f0984d40SFabiano Rosas DO_2OP_SCALAR(VBRSR, vbrsr)
1086f0984d40SFabiano Rosas DO_2OP_SCALAR(VMLA, vmla)
1087f0984d40SFabiano Rosas DO_2OP_SCALAR(VMLAS, vmlas)
1088f0984d40SFabiano Rosas DO_2OP_SCALAR(VQDMLAH, vqdmlah)
1089f0984d40SFabiano Rosas DO_2OP_SCALAR(VQRDMLAH, vqrdmlah)
1090f0984d40SFabiano Rosas DO_2OP_SCALAR(VQDMLASH, vqdmlash)
1091f0984d40SFabiano Rosas DO_2OP_SCALAR(VQRDMLASH, vqrdmlash)
1092f0984d40SFabiano Rosas 
1093f0984d40SFabiano Rosas static bool trans_VQDMULLB_scalar(DisasContext *s, arg_2scalar *a)
1094f0984d40SFabiano Rosas {
1095f0984d40SFabiano Rosas     static MVEGenTwoOpScalarFn * const fns[] = {
1096f0984d40SFabiano Rosas         NULL,
1097f0984d40SFabiano Rosas         gen_helper_mve_vqdmullb_scalarh,
1098f0984d40SFabiano Rosas         gen_helper_mve_vqdmullb_scalarw,
1099f0984d40SFabiano Rosas         NULL,
1100f0984d40SFabiano Rosas     };
1101f0984d40SFabiano Rosas     if (a->qd == a->qn && a->size == MO_32) {
1102f0984d40SFabiano Rosas         /* UNPREDICTABLE; we choose to undef */
1103f0984d40SFabiano Rosas         return false;
1104f0984d40SFabiano Rosas     }
1105f0984d40SFabiano Rosas     return do_2op_scalar(s, a, fns[a->size]);
1106f0984d40SFabiano Rosas }
1107f0984d40SFabiano Rosas 
trans_VQDMULLT_scalar(DisasContext * s,arg_2scalar * a)1108f0984d40SFabiano Rosas static bool trans_VQDMULLT_scalar(DisasContext *s, arg_2scalar *a)
1109f0984d40SFabiano Rosas {
1110f0984d40SFabiano Rosas     static MVEGenTwoOpScalarFn * const fns[] = {
1111f0984d40SFabiano Rosas         NULL,
1112f0984d40SFabiano Rosas         gen_helper_mve_vqdmullt_scalarh,
1113f0984d40SFabiano Rosas         gen_helper_mve_vqdmullt_scalarw,
1114f0984d40SFabiano Rosas         NULL,
1115f0984d40SFabiano Rosas     };
1116f0984d40SFabiano Rosas     if (a->qd == a->qn && a->size == MO_32) {
1117f0984d40SFabiano Rosas         /* UNPREDICTABLE; we choose to undef */
1118f0984d40SFabiano Rosas         return false;
1119f0984d40SFabiano Rosas     }
1120f0984d40SFabiano Rosas     return do_2op_scalar(s, a, fns[a->size]);
1121f0984d40SFabiano Rosas }
1122f0984d40SFabiano Rosas 
1123f0984d40SFabiano Rosas 
1124f0984d40SFabiano Rosas #define DO_2OP_FP_SCALAR(INSN, FN)                              \
1125f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_2scalar *a)   \
1126f0984d40SFabiano Rosas     {                                                           \
1127f0984d40SFabiano Rosas         static MVEGenTwoOpScalarFn * const fns[] = {            \
1128f0984d40SFabiano Rosas             NULL,                                               \
1129f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
1130f0984d40SFabiano Rosas             gen_helper_mve_##FN##s,                             \
1131f0984d40SFabiano Rosas             NULL,                                               \
1132f0984d40SFabiano Rosas         };                                                      \
1133f0984d40SFabiano Rosas         if (!dc_isar_feature(aa32_mve_fp, s)) {                 \
1134f0984d40SFabiano Rosas             return false;                                       \
1135f0984d40SFabiano Rosas         }                                                       \
1136f0984d40SFabiano Rosas         return do_2op_scalar(s, a, fns[a->size]);               \
1137f0984d40SFabiano Rosas     }
1138f0984d40SFabiano Rosas 
DO_2OP_FP_SCALAR(VADD_fp_scalar,vfadd_scalar)1139f0984d40SFabiano Rosas DO_2OP_FP_SCALAR(VADD_fp_scalar, vfadd_scalar)
1140f0984d40SFabiano Rosas DO_2OP_FP_SCALAR(VSUB_fp_scalar, vfsub_scalar)
1141f0984d40SFabiano Rosas DO_2OP_FP_SCALAR(VMUL_fp_scalar, vfmul_scalar)
1142f0984d40SFabiano Rosas DO_2OP_FP_SCALAR(VFMA_scalar, vfma_scalar)
1143f0984d40SFabiano Rosas DO_2OP_FP_SCALAR(VFMAS_scalar, vfmas_scalar)
1144f0984d40SFabiano Rosas 
1145f0984d40SFabiano Rosas static bool do_long_dual_acc(DisasContext *s, arg_vmlaldav *a,
1146f0984d40SFabiano Rosas                              MVEGenLongDualAccOpFn *fn)
1147f0984d40SFabiano Rosas {
1148f0984d40SFabiano Rosas     TCGv_ptr qn, qm;
1149063e6e45SRichard Henderson     TCGv_i64 rda_i, rda_o;
1150f0984d40SFabiano Rosas     TCGv_i32 rdalo, rdahi;
1151f0984d40SFabiano Rosas 
1152f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
1153f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qn | a->qm) ||
1154f0984d40SFabiano Rosas         !fn) {
1155f0984d40SFabiano Rosas         return false;
1156f0984d40SFabiano Rosas     }
1157f0984d40SFabiano Rosas     /*
1158f0984d40SFabiano Rosas      * rdahi == 13 is UNPREDICTABLE; rdahi == 15 is a related
1159f0984d40SFabiano Rosas      * encoding; rdalo always has bit 0 clear so cannot be 13 or 15.
1160f0984d40SFabiano Rosas      */
1161f0984d40SFabiano Rosas     if (a->rdahi == 13 || a->rdahi == 15) {
1162f0984d40SFabiano Rosas         return false;
1163f0984d40SFabiano Rosas     }
1164f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1165f0984d40SFabiano Rosas         return true;
1166f0984d40SFabiano Rosas     }
1167f0984d40SFabiano Rosas 
1168f0984d40SFabiano Rosas     qn = mve_qreg_ptr(a->qn);
1169f0984d40SFabiano Rosas     qm = mve_qreg_ptr(a->qm);
1170f0984d40SFabiano Rosas 
1171f0984d40SFabiano Rosas     /*
1172f0984d40SFabiano Rosas      * This insn is subject to beat-wise execution. Partial execution
1173f0984d40SFabiano Rosas      * of an A=0 (no-accumulate) insn which does not execute the first
1174f0984d40SFabiano Rosas      * beat must start with the current rda value, not 0.
1175f0984d40SFabiano Rosas      */
1176063e6e45SRichard Henderson     rda_o = tcg_temp_new_i64();
1177f0984d40SFabiano Rosas     if (a->a || mve_skip_first_beat(s)) {
1178063e6e45SRichard Henderson         rda_i = rda_o;
1179f0984d40SFabiano Rosas         rdalo = load_reg(s, a->rdalo);
1180f0984d40SFabiano Rosas         rdahi = load_reg(s, a->rdahi);
1181063e6e45SRichard Henderson         tcg_gen_concat_i32_i64(rda_i, rdalo, rdahi);
1182f0984d40SFabiano Rosas     } else {
1183063e6e45SRichard Henderson         rda_i = tcg_constant_i64(0);
1184f0984d40SFabiano Rosas     }
1185f0984d40SFabiano Rosas 
1186*ad75a51eSRichard Henderson     fn(rda_o, tcg_env, qn, qm, rda_i);
1187f0984d40SFabiano Rosas 
1188f0984d40SFabiano Rosas     rdalo = tcg_temp_new_i32();
1189f0984d40SFabiano Rosas     rdahi = tcg_temp_new_i32();
1190063e6e45SRichard Henderson     tcg_gen_extrl_i64_i32(rdalo, rda_o);
1191063e6e45SRichard Henderson     tcg_gen_extrh_i64_i32(rdahi, rda_o);
1192f0984d40SFabiano Rosas     store_reg(s, a->rdalo, rdalo);
1193f0984d40SFabiano Rosas     store_reg(s, a->rdahi, rdahi);
1194f0984d40SFabiano Rosas     mve_update_eci(s);
1195f0984d40SFabiano Rosas     return true;
1196f0984d40SFabiano Rosas }
1197f0984d40SFabiano Rosas 
trans_VMLALDAV_S(DisasContext * s,arg_vmlaldav * a)1198f0984d40SFabiano Rosas static bool trans_VMLALDAV_S(DisasContext *s, arg_vmlaldav *a)
1199f0984d40SFabiano Rosas {
1200f0984d40SFabiano Rosas     static MVEGenLongDualAccOpFn * const fns[4][2] = {
1201f0984d40SFabiano Rosas         { NULL, NULL },
1202f0984d40SFabiano Rosas         { gen_helper_mve_vmlaldavsh, gen_helper_mve_vmlaldavxsh },
1203f0984d40SFabiano Rosas         { gen_helper_mve_vmlaldavsw, gen_helper_mve_vmlaldavxsw },
1204f0984d40SFabiano Rosas         { NULL, NULL },
1205f0984d40SFabiano Rosas     };
1206f0984d40SFabiano Rosas     return do_long_dual_acc(s, a, fns[a->size][a->x]);
1207f0984d40SFabiano Rosas }
1208f0984d40SFabiano Rosas 
trans_VMLALDAV_U(DisasContext * s,arg_vmlaldav * a)1209f0984d40SFabiano Rosas static bool trans_VMLALDAV_U(DisasContext *s, arg_vmlaldav *a)
1210f0984d40SFabiano Rosas {
1211f0984d40SFabiano Rosas     static MVEGenLongDualAccOpFn * const fns[4][2] = {
1212f0984d40SFabiano Rosas         { NULL, NULL },
1213f0984d40SFabiano Rosas         { gen_helper_mve_vmlaldavuh, NULL },
1214f0984d40SFabiano Rosas         { gen_helper_mve_vmlaldavuw, NULL },
1215f0984d40SFabiano Rosas         { NULL, NULL },
1216f0984d40SFabiano Rosas     };
1217f0984d40SFabiano Rosas     return do_long_dual_acc(s, a, fns[a->size][a->x]);
1218f0984d40SFabiano Rosas }
1219f0984d40SFabiano Rosas 
trans_VMLSLDAV(DisasContext * s,arg_vmlaldav * a)1220f0984d40SFabiano Rosas static bool trans_VMLSLDAV(DisasContext *s, arg_vmlaldav *a)
1221f0984d40SFabiano Rosas {
1222f0984d40SFabiano Rosas     static MVEGenLongDualAccOpFn * const fns[4][2] = {
1223f0984d40SFabiano Rosas         { NULL, NULL },
1224f0984d40SFabiano Rosas         { gen_helper_mve_vmlsldavsh, gen_helper_mve_vmlsldavxsh },
1225f0984d40SFabiano Rosas         { gen_helper_mve_vmlsldavsw, gen_helper_mve_vmlsldavxsw },
1226f0984d40SFabiano Rosas         { NULL, NULL },
1227f0984d40SFabiano Rosas     };
1228f0984d40SFabiano Rosas     return do_long_dual_acc(s, a, fns[a->size][a->x]);
1229f0984d40SFabiano Rosas }
1230f0984d40SFabiano Rosas 
trans_VRMLALDAVH_S(DisasContext * s,arg_vmlaldav * a)1231f0984d40SFabiano Rosas static bool trans_VRMLALDAVH_S(DisasContext *s, arg_vmlaldav *a)
1232f0984d40SFabiano Rosas {
1233f0984d40SFabiano Rosas     static MVEGenLongDualAccOpFn * const fns[] = {
1234f0984d40SFabiano Rosas         gen_helper_mve_vrmlaldavhsw, gen_helper_mve_vrmlaldavhxsw,
1235f0984d40SFabiano Rosas     };
1236f0984d40SFabiano Rosas     return do_long_dual_acc(s, a, fns[a->x]);
1237f0984d40SFabiano Rosas }
1238f0984d40SFabiano Rosas 
trans_VRMLALDAVH_U(DisasContext * s,arg_vmlaldav * a)1239f0984d40SFabiano Rosas static bool trans_VRMLALDAVH_U(DisasContext *s, arg_vmlaldav *a)
1240f0984d40SFabiano Rosas {
1241f0984d40SFabiano Rosas     static MVEGenLongDualAccOpFn * const fns[] = {
1242f0984d40SFabiano Rosas         gen_helper_mve_vrmlaldavhuw, NULL,
1243f0984d40SFabiano Rosas     };
1244f0984d40SFabiano Rosas     return do_long_dual_acc(s, a, fns[a->x]);
1245f0984d40SFabiano Rosas }
1246f0984d40SFabiano Rosas 
trans_VRMLSLDAVH(DisasContext * s,arg_vmlaldav * a)1247f0984d40SFabiano Rosas static bool trans_VRMLSLDAVH(DisasContext *s, arg_vmlaldav *a)
1248f0984d40SFabiano Rosas {
1249f0984d40SFabiano Rosas     static MVEGenLongDualAccOpFn * const fns[] = {
1250f0984d40SFabiano Rosas         gen_helper_mve_vrmlsldavhsw, gen_helper_mve_vrmlsldavhxsw,
1251f0984d40SFabiano Rosas     };
1252f0984d40SFabiano Rosas     return do_long_dual_acc(s, a, fns[a->x]);
1253f0984d40SFabiano Rosas }
1254f0984d40SFabiano Rosas 
do_dual_acc(DisasContext * s,arg_vmladav * a,MVEGenDualAccOpFn * fn)1255f0984d40SFabiano Rosas static bool do_dual_acc(DisasContext *s, arg_vmladav *a, MVEGenDualAccOpFn *fn)
1256f0984d40SFabiano Rosas {
1257f0984d40SFabiano Rosas     TCGv_ptr qn, qm;
1258063e6e45SRichard Henderson     TCGv_i32 rda_i, rda_o;
1259f0984d40SFabiano Rosas 
1260f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
1261f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qn) ||
1262f0984d40SFabiano Rosas         !fn) {
1263f0984d40SFabiano Rosas         return false;
1264f0984d40SFabiano Rosas     }
1265f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1266f0984d40SFabiano Rosas         return true;
1267f0984d40SFabiano Rosas     }
1268f0984d40SFabiano Rosas 
1269f0984d40SFabiano Rosas     qn = mve_qreg_ptr(a->qn);
1270f0984d40SFabiano Rosas     qm = mve_qreg_ptr(a->qm);
1271f0984d40SFabiano Rosas 
1272f0984d40SFabiano Rosas     /*
1273f0984d40SFabiano Rosas      * This insn is subject to beat-wise execution. Partial execution
1274f0984d40SFabiano Rosas      * of an A=0 (no-accumulate) insn which does not execute the first
1275f0984d40SFabiano Rosas      * beat must start with the current rda value, not 0.
1276f0984d40SFabiano Rosas      */
1277f0984d40SFabiano Rosas     if (a->a || mve_skip_first_beat(s)) {
1278063e6e45SRichard Henderson         rda_o = rda_i = load_reg(s, a->rda);
1279f0984d40SFabiano Rosas     } else {
1280063e6e45SRichard Henderson         rda_i = tcg_constant_i32(0);
1281063e6e45SRichard Henderson         rda_o = tcg_temp_new_i32();
1282f0984d40SFabiano Rosas     }
1283f0984d40SFabiano Rosas 
1284*ad75a51eSRichard Henderson     fn(rda_o, tcg_env, qn, qm, rda_i);
1285063e6e45SRichard Henderson     store_reg(s, a->rda, rda_o);
1286f0984d40SFabiano Rosas 
1287f0984d40SFabiano Rosas     mve_update_eci(s);
1288f0984d40SFabiano Rosas     return true;
1289f0984d40SFabiano Rosas }
1290f0984d40SFabiano Rosas 
1291f0984d40SFabiano Rosas #define DO_DUAL_ACC(INSN, FN)                                           \
1292f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_vmladav *a)           \
1293f0984d40SFabiano Rosas     {                                                                   \
1294f0984d40SFabiano Rosas         static MVEGenDualAccOpFn * const fns[4][2] = {                  \
1295f0984d40SFabiano Rosas             { gen_helper_mve_##FN##b, gen_helper_mve_##FN##xb },        \
1296f0984d40SFabiano Rosas             { gen_helper_mve_##FN##h, gen_helper_mve_##FN##xh },        \
1297f0984d40SFabiano Rosas             { gen_helper_mve_##FN##w, gen_helper_mve_##FN##xw },        \
1298f0984d40SFabiano Rosas             { NULL, NULL },                                             \
1299f0984d40SFabiano Rosas         };                                                              \
1300f0984d40SFabiano Rosas         return do_dual_acc(s, a, fns[a->size][a->x]);                   \
1301f0984d40SFabiano Rosas     }
1302f0984d40SFabiano Rosas 
DO_DUAL_ACC(VMLADAV_S,vmladavs)1303f0984d40SFabiano Rosas DO_DUAL_ACC(VMLADAV_S, vmladavs)
1304f0984d40SFabiano Rosas DO_DUAL_ACC(VMLSDAV, vmlsdav)
1305f0984d40SFabiano Rosas 
1306f0984d40SFabiano Rosas static bool trans_VMLADAV_U(DisasContext *s, arg_vmladav *a)
1307f0984d40SFabiano Rosas {
1308f0984d40SFabiano Rosas     static MVEGenDualAccOpFn * const fns[4][2] = {
1309f0984d40SFabiano Rosas         { gen_helper_mve_vmladavub, NULL },
1310f0984d40SFabiano Rosas         { gen_helper_mve_vmladavuh, NULL },
1311f0984d40SFabiano Rosas         { gen_helper_mve_vmladavuw, NULL },
1312f0984d40SFabiano Rosas         { NULL, NULL },
1313f0984d40SFabiano Rosas     };
1314f0984d40SFabiano Rosas     return do_dual_acc(s, a, fns[a->size][a->x]);
1315f0984d40SFabiano Rosas }
1316f0984d40SFabiano Rosas 
gen_vpst(DisasContext * s,uint32_t mask)1317f0984d40SFabiano Rosas static void gen_vpst(DisasContext *s, uint32_t mask)
1318f0984d40SFabiano Rosas {
1319f0984d40SFabiano Rosas     /*
1320f0984d40SFabiano Rosas      * Set the VPR mask fields. We take advantage of MASK01 and MASK23
1321f0984d40SFabiano Rosas      * being adjacent fields in the register.
1322f0984d40SFabiano Rosas      *
1323f0984d40SFabiano Rosas      * Updating the masks is not predicated, but it is subject to beat-wise
1324f0984d40SFabiano Rosas      * execution, and the mask is updated on the odd-numbered beats.
1325f0984d40SFabiano Rosas      * So if PSR.ECI says we should skip beat 1, we mustn't update the
1326f0984d40SFabiano Rosas      * 01 mask field.
1327f0984d40SFabiano Rosas      */
1328f0984d40SFabiano Rosas     TCGv_i32 vpr = load_cpu_field(v7m.vpr);
1329f0984d40SFabiano Rosas     switch (s->eci) {
1330f0984d40SFabiano Rosas     case ECI_NONE:
1331f0984d40SFabiano Rosas     case ECI_A0:
1332f0984d40SFabiano Rosas         /* Update both 01 and 23 fields */
1333f0984d40SFabiano Rosas         tcg_gen_deposit_i32(vpr, vpr,
1334f0984d40SFabiano Rosas                             tcg_constant_i32(mask | (mask << 4)),
1335f0984d40SFabiano Rosas                             R_V7M_VPR_MASK01_SHIFT,
1336f0984d40SFabiano Rosas                             R_V7M_VPR_MASK01_LENGTH + R_V7M_VPR_MASK23_LENGTH);
1337f0984d40SFabiano Rosas         break;
1338f0984d40SFabiano Rosas     case ECI_A0A1:
1339f0984d40SFabiano Rosas     case ECI_A0A1A2:
1340f0984d40SFabiano Rosas     case ECI_A0A1A2B0:
1341f0984d40SFabiano Rosas         /* Update only the 23 mask field */
1342f0984d40SFabiano Rosas         tcg_gen_deposit_i32(vpr, vpr,
1343f0984d40SFabiano Rosas                             tcg_constant_i32(mask),
1344f0984d40SFabiano Rosas                             R_V7M_VPR_MASK23_SHIFT, R_V7M_VPR_MASK23_LENGTH);
1345f0984d40SFabiano Rosas         break;
1346f0984d40SFabiano Rosas     default:
1347f0984d40SFabiano Rosas         g_assert_not_reached();
1348f0984d40SFabiano Rosas     }
1349f0984d40SFabiano Rosas     store_cpu_field(vpr, v7m.vpr);
1350f0984d40SFabiano Rosas }
1351f0984d40SFabiano Rosas 
trans_VPST(DisasContext * s,arg_VPST * a)1352f0984d40SFabiano Rosas static bool trans_VPST(DisasContext *s, arg_VPST *a)
1353f0984d40SFabiano Rosas {
1354f0984d40SFabiano Rosas     /* mask == 0 is a "related encoding" */
1355f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) || !a->mask) {
1356f0984d40SFabiano Rosas         return false;
1357f0984d40SFabiano Rosas     }
1358f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1359f0984d40SFabiano Rosas         return true;
1360f0984d40SFabiano Rosas     }
1361f0984d40SFabiano Rosas     gen_vpst(s, a->mask);
1362f0984d40SFabiano Rosas     mve_update_and_store_eci(s);
1363f0984d40SFabiano Rosas     return true;
1364f0984d40SFabiano Rosas }
1365f0984d40SFabiano Rosas 
trans_VPNOT(DisasContext * s,arg_VPNOT * a)1366f0984d40SFabiano Rosas static bool trans_VPNOT(DisasContext *s, arg_VPNOT *a)
1367f0984d40SFabiano Rosas {
1368f0984d40SFabiano Rosas     /*
1369f0984d40SFabiano Rosas      * Invert the predicate in VPR.P0. We have call out to
1370f0984d40SFabiano Rosas      * a helper because this insn itself is beatwise and can
1371f0984d40SFabiano Rosas      * be predicated.
1372f0984d40SFabiano Rosas      */
1373f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s)) {
1374f0984d40SFabiano Rosas         return false;
1375f0984d40SFabiano Rosas     }
1376f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1377f0984d40SFabiano Rosas         return true;
1378f0984d40SFabiano Rosas     }
1379f0984d40SFabiano Rosas 
1380*ad75a51eSRichard Henderson     gen_helper_mve_vpnot(tcg_env);
1381f0984d40SFabiano Rosas     /* This insn updates predication bits */
1382f0984d40SFabiano Rosas     s->base.is_jmp = DISAS_UPDATE_NOCHAIN;
1383f0984d40SFabiano Rosas     mve_update_eci(s);
1384f0984d40SFabiano Rosas     return true;
1385f0984d40SFabiano Rosas }
1386f0984d40SFabiano Rosas 
trans_VADDV(DisasContext * s,arg_VADDV * a)1387f0984d40SFabiano Rosas static bool trans_VADDV(DisasContext *s, arg_VADDV *a)
1388f0984d40SFabiano Rosas {
1389f0984d40SFabiano Rosas     /* VADDV: vector add across vector */
1390f0984d40SFabiano Rosas     static MVEGenVADDVFn * const fns[4][2] = {
1391f0984d40SFabiano Rosas         { gen_helper_mve_vaddvsb, gen_helper_mve_vaddvub },
1392f0984d40SFabiano Rosas         { gen_helper_mve_vaddvsh, gen_helper_mve_vaddvuh },
1393f0984d40SFabiano Rosas         { gen_helper_mve_vaddvsw, gen_helper_mve_vaddvuw },
1394f0984d40SFabiano Rosas         { NULL, NULL }
1395f0984d40SFabiano Rosas     };
1396f0984d40SFabiano Rosas     TCGv_ptr qm;
1397063e6e45SRichard Henderson     TCGv_i32 rda_i, rda_o;
1398f0984d40SFabiano Rosas 
1399f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
1400f0984d40SFabiano Rosas         a->size == 3) {
1401f0984d40SFabiano Rosas         return false;
1402f0984d40SFabiano Rosas     }
1403f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1404f0984d40SFabiano Rosas         return true;
1405f0984d40SFabiano Rosas     }
1406f0984d40SFabiano Rosas 
1407f0984d40SFabiano Rosas     /*
1408f0984d40SFabiano Rosas      * This insn is subject to beat-wise execution. Partial execution
1409f0984d40SFabiano Rosas      * of an A=0 (no-accumulate) insn which does not execute the first
1410f0984d40SFabiano Rosas      * beat must start with the current value of Rda, not zero.
1411f0984d40SFabiano Rosas      */
1412f0984d40SFabiano Rosas     if (a->a || mve_skip_first_beat(s)) {
1413f0984d40SFabiano Rosas         /* Accumulate input from Rda */
1414063e6e45SRichard Henderson         rda_o = rda_i = load_reg(s, a->rda);
1415f0984d40SFabiano Rosas     } else {
1416f0984d40SFabiano Rosas         /* Accumulate starting at zero */
1417063e6e45SRichard Henderson         rda_i = tcg_constant_i32(0);
1418063e6e45SRichard Henderson         rda_o = tcg_temp_new_i32();
1419f0984d40SFabiano Rosas     }
1420f0984d40SFabiano Rosas 
1421f0984d40SFabiano Rosas     qm = mve_qreg_ptr(a->qm);
1422*ad75a51eSRichard Henderson     fns[a->size][a->u](rda_o, tcg_env, qm, rda_i);
1423063e6e45SRichard Henderson     store_reg(s, a->rda, rda_o);
1424f0984d40SFabiano Rosas 
1425f0984d40SFabiano Rosas     mve_update_eci(s);
1426f0984d40SFabiano Rosas     return true;
1427f0984d40SFabiano Rosas }
1428f0984d40SFabiano Rosas 
trans_VADDLV(DisasContext * s,arg_VADDLV * a)1429f0984d40SFabiano Rosas static bool trans_VADDLV(DisasContext *s, arg_VADDLV *a)
1430f0984d40SFabiano Rosas {
1431f0984d40SFabiano Rosas     /*
1432f0984d40SFabiano Rosas      * Vector Add Long Across Vector: accumulate the 32-bit
1433f0984d40SFabiano Rosas      * elements of the vector into a 64-bit result stored in
1434f0984d40SFabiano Rosas      * a pair of general-purpose registers.
1435f0984d40SFabiano Rosas      * No need to check Qm's bank: it is only 3 bits in decode.
1436f0984d40SFabiano Rosas      */
1437f0984d40SFabiano Rosas     TCGv_ptr qm;
1438063e6e45SRichard Henderson     TCGv_i64 rda_i, rda_o;
1439f0984d40SFabiano Rosas     TCGv_i32 rdalo, rdahi;
1440f0984d40SFabiano Rosas 
1441f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s)) {
1442f0984d40SFabiano Rosas         return false;
1443f0984d40SFabiano Rosas     }
1444f0984d40SFabiano Rosas     /*
1445f0984d40SFabiano Rosas      * rdahi == 13 is UNPREDICTABLE; rdahi == 15 is a related
1446f0984d40SFabiano Rosas      * encoding; rdalo always has bit 0 clear so cannot be 13 or 15.
1447f0984d40SFabiano Rosas      */
1448f0984d40SFabiano Rosas     if (a->rdahi == 13 || a->rdahi == 15) {
1449f0984d40SFabiano Rosas         return false;
1450f0984d40SFabiano Rosas     }
1451f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1452f0984d40SFabiano Rosas         return true;
1453f0984d40SFabiano Rosas     }
1454f0984d40SFabiano Rosas 
1455f0984d40SFabiano Rosas     /*
1456f0984d40SFabiano Rosas      * This insn is subject to beat-wise execution. Partial execution
1457f0984d40SFabiano Rosas      * of an A=0 (no-accumulate) insn which does not execute the first
1458f0984d40SFabiano Rosas      * beat must start with the current value of RdaHi:RdaLo, not zero.
1459f0984d40SFabiano Rosas      */
1460063e6e45SRichard Henderson     rda_o = tcg_temp_new_i64();
1461f0984d40SFabiano Rosas     if (a->a || mve_skip_first_beat(s)) {
1462f0984d40SFabiano Rosas         /* Accumulate input from RdaHi:RdaLo */
1463063e6e45SRichard Henderson         rda_i = rda_o;
1464f0984d40SFabiano Rosas         rdalo = load_reg(s, a->rdalo);
1465f0984d40SFabiano Rosas         rdahi = load_reg(s, a->rdahi);
1466063e6e45SRichard Henderson         tcg_gen_concat_i32_i64(rda_i, rdalo, rdahi);
1467f0984d40SFabiano Rosas     } else {
1468f0984d40SFabiano Rosas         /* Accumulate starting at zero */
1469063e6e45SRichard Henderson         rda_i = tcg_constant_i64(0);
1470f0984d40SFabiano Rosas     }
1471f0984d40SFabiano Rosas 
1472f0984d40SFabiano Rosas     qm = mve_qreg_ptr(a->qm);
1473f0984d40SFabiano Rosas     if (a->u) {
1474*ad75a51eSRichard Henderson         gen_helper_mve_vaddlv_u(rda_o, tcg_env, qm, rda_i);
1475f0984d40SFabiano Rosas     } else {
1476*ad75a51eSRichard Henderson         gen_helper_mve_vaddlv_s(rda_o, tcg_env, qm, rda_i);
1477f0984d40SFabiano Rosas     }
1478f0984d40SFabiano Rosas 
1479f0984d40SFabiano Rosas     rdalo = tcg_temp_new_i32();
1480f0984d40SFabiano Rosas     rdahi = tcg_temp_new_i32();
1481063e6e45SRichard Henderson     tcg_gen_extrl_i64_i32(rdalo, rda_o);
1482063e6e45SRichard Henderson     tcg_gen_extrh_i64_i32(rdahi, rda_o);
1483f0984d40SFabiano Rosas     store_reg(s, a->rdalo, rdalo);
1484f0984d40SFabiano Rosas     store_reg(s, a->rdahi, rdahi);
1485f0984d40SFabiano Rosas     mve_update_eci(s);
1486f0984d40SFabiano Rosas     return true;
1487f0984d40SFabiano Rosas }
1488f0984d40SFabiano Rosas 
do_1imm(DisasContext * s,arg_1imm * a,MVEGenOneOpImmFn * fn,GVecGen2iFn * vecfn)1489f0984d40SFabiano Rosas static bool do_1imm(DisasContext *s, arg_1imm *a, MVEGenOneOpImmFn *fn,
1490f0984d40SFabiano Rosas                     GVecGen2iFn *vecfn)
1491f0984d40SFabiano Rosas {
1492f0984d40SFabiano Rosas     TCGv_ptr qd;
1493f0984d40SFabiano Rosas     uint64_t imm;
1494f0984d40SFabiano Rosas 
1495f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
1496f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qd) ||
1497f0984d40SFabiano Rosas         !fn) {
1498f0984d40SFabiano Rosas         return false;
1499f0984d40SFabiano Rosas     }
1500f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1501f0984d40SFabiano Rosas         return true;
1502f0984d40SFabiano Rosas     }
1503f0984d40SFabiano Rosas 
1504f0984d40SFabiano Rosas     imm = asimd_imm_const(a->imm, a->cmode, a->op);
1505f0984d40SFabiano Rosas 
1506f0984d40SFabiano Rosas     if (vecfn && mve_no_predication(s)) {
1507f0984d40SFabiano Rosas         vecfn(MO_64, mve_qreg_offset(a->qd), mve_qreg_offset(a->qd),
1508f0984d40SFabiano Rosas               imm, 16, 16);
1509f0984d40SFabiano Rosas     } else {
1510f0984d40SFabiano Rosas         qd = mve_qreg_ptr(a->qd);
1511*ad75a51eSRichard Henderson         fn(tcg_env, qd, tcg_constant_i64(imm));
1512f0984d40SFabiano Rosas     }
1513f0984d40SFabiano Rosas     mve_update_eci(s);
1514f0984d40SFabiano Rosas     return true;
1515f0984d40SFabiano Rosas }
1516f0984d40SFabiano Rosas 
gen_gvec_vmovi(unsigned vece,uint32_t dofs,uint32_t aofs,int64_t c,uint32_t oprsz,uint32_t maxsz)1517f0984d40SFabiano Rosas static void gen_gvec_vmovi(unsigned vece, uint32_t dofs, uint32_t aofs,
1518f0984d40SFabiano Rosas                            int64_t c, uint32_t oprsz, uint32_t maxsz)
1519f0984d40SFabiano Rosas {
1520f0984d40SFabiano Rosas     tcg_gen_gvec_dup_imm(vece, dofs, oprsz, maxsz, c);
1521f0984d40SFabiano Rosas }
1522f0984d40SFabiano Rosas 
trans_Vimm_1r(DisasContext * s,arg_1imm * a)1523f0984d40SFabiano Rosas static bool trans_Vimm_1r(DisasContext *s, arg_1imm *a)
1524f0984d40SFabiano Rosas {
1525f0984d40SFabiano Rosas     /* Handle decode of cmode/op here between VORR/VBIC/VMOV */
1526f0984d40SFabiano Rosas     MVEGenOneOpImmFn *fn;
1527f0984d40SFabiano Rosas     GVecGen2iFn *vecfn;
1528f0984d40SFabiano Rosas 
1529f0984d40SFabiano Rosas     if ((a->cmode & 1) && a->cmode < 12) {
1530f0984d40SFabiano Rosas         if (a->op) {
1531f0984d40SFabiano Rosas             /*
1532f0984d40SFabiano Rosas              * For op=1, the immediate will be inverted by asimd_imm_const(),
1533f0984d40SFabiano Rosas              * so the VBIC becomes a logical AND operation.
1534f0984d40SFabiano Rosas              */
1535f0984d40SFabiano Rosas             fn = gen_helper_mve_vandi;
1536f0984d40SFabiano Rosas             vecfn = tcg_gen_gvec_andi;
1537f0984d40SFabiano Rosas         } else {
1538f0984d40SFabiano Rosas             fn = gen_helper_mve_vorri;
1539f0984d40SFabiano Rosas             vecfn = tcg_gen_gvec_ori;
1540f0984d40SFabiano Rosas         }
1541f0984d40SFabiano Rosas     } else {
1542f0984d40SFabiano Rosas         /* There is one unallocated cmode/op combination in this space */
1543f0984d40SFabiano Rosas         if (a->cmode == 15 && a->op == 1) {
1544f0984d40SFabiano Rosas             return false;
1545f0984d40SFabiano Rosas         }
1546f0984d40SFabiano Rosas         /* asimd_imm_const() sorts out VMVNI vs VMOVI for us */
1547f0984d40SFabiano Rosas         fn = gen_helper_mve_vmovi;
1548f0984d40SFabiano Rosas         vecfn = gen_gvec_vmovi;
1549f0984d40SFabiano Rosas     }
1550f0984d40SFabiano Rosas     return do_1imm(s, a, fn, vecfn);
1551f0984d40SFabiano Rosas }
1552f0984d40SFabiano Rosas 
do_2shift_vec(DisasContext * s,arg_2shift * a,MVEGenTwoOpShiftFn fn,bool negateshift,GVecGen2iFn vecfn)1553f0984d40SFabiano Rosas static bool do_2shift_vec(DisasContext *s, arg_2shift *a, MVEGenTwoOpShiftFn fn,
1554f0984d40SFabiano Rosas                           bool negateshift, GVecGen2iFn vecfn)
1555f0984d40SFabiano Rosas {
1556f0984d40SFabiano Rosas     TCGv_ptr qd, qm;
1557f0984d40SFabiano Rosas     int shift = a->shift;
1558f0984d40SFabiano Rosas 
1559f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
1560f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qd | a->qm) ||
1561f0984d40SFabiano Rosas         !fn) {
1562f0984d40SFabiano Rosas         return false;
1563f0984d40SFabiano Rosas     }
1564f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1565f0984d40SFabiano Rosas         return true;
1566f0984d40SFabiano Rosas     }
1567f0984d40SFabiano Rosas 
1568f0984d40SFabiano Rosas     /*
1569f0984d40SFabiano Rosas      * When we handle a right shift insn using a left-shift helper
1570f0984d40SFabiano Rosas      * which permits a negative shift count to indicate a right-shift,
1571f0984d40SFabiano Rosas      * we must negate the shift count.
1572f0984d40SFabiano Rosas      */
1573f0984d40SFabiano Rosas     if (negateshift) {
1574f0984d40SFabiano Rosas         shift = -shift;
1575f0984d40SFabiano Rosas     }
1576f0984d40SFabiano Rosas 
1577f0984d40SFabiano Rosas     if (vecfn && mve_no_predication(s)) {
1578f0984d40SFabiano Rosas         vecfn(a->size, mve_qreg_offset(a->qd), mve_qreg_offset(a->qm),
1579f0984d40SFabiano Rosas               shift, 16, 16);
1580f0984d40SFabiano Rosas     } else {
1581f0984d40SFabiano Rosas         qd = mve_qreg_ptr(a->qd);
1582f0984d40SFabiano Rosas         qm = mve_qreg_ptr(a->qm);
1583*ad75a51eSRichard Henderson         fn(tcg_env, qd, qm, tcg_constant_i32(shift));
1584f0984d40SFabiano Rosas     }
1585f0984d40SFabiano Rosas     mve_update_eci(s);
1586f0984d40SFabiano Rosas     return true;
1587f0984d40SFabiano Rosas }
1588f0984d40SFabiano Rosas 
do_2shift(DisasContext * s,arg_2shift * a,MVEGenTwoOpShiftFn fn,bool negateshift)1589f0984d40SFabiano Rosas static bool do_2shift(DisasContext *s, arg_2shift *a, MVEGenTwoOpShiftFn fn,
1590f0984d40SFabiano Rosas                       bool negateshift)
1591f0984d40SFabiano Rosas {
1592f0984d40SFabiano Rosas     return do_2shift_vec(s, a, fn, negateshift, NULL);
1593f0984d40SFabiano Rosas }
1594f0984d40SFabiano Rosas 
1595f0984d40SFabiano Rosas #define DO_2SHIFT_VEC(INSN, FN, NEGATESHIFT, VECFN)                     \
1596f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_2shift *a)            \
1597f0984d40SFabiano Rosas     {                                                                   \
1598f0984d40SFabiano Rosas         static MVEGenTwoOpShiftFn * const fns[] = {                     \
1599f0984d40SFabiano Rosas             gen_helper_mve_##FN##b,                                     \
1600f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                                     \
1601f0984d40SFabiano Rosas             gen_helper_mve_##FN##w,                                     \
1602f0984d40SFabiano Rosas             NULL,                                                       \
1603f0984d40SFabiano Rosas         };                                                              \
1604f0984d40SFabiano Rosas         return do_2shift_vec(s, a, fns[a->size], NEGATESHIFT, VECFN);   \
1605f0984d40SFabiano Rosas     }
1606f0984d40SFabiano Rosas 
1607f0984d40SFabiano Rosas #define DO_2SHIFT(INSN, FN, NEGATESHIFT)        \
1608f0984d40SFabiano Rosas     DO_2SHIFT_VEC(INSN, FN, NEGATESHIFT, NULL)
1609f0984d40SFabiano Rosas 
do_gvec_shri_s(unsigned vece,uint32_t dofs,uint32_t aofs,int64_t shift,uint32_t oprsz,uint32_t maxsz)1610f0984d40SFabiano Rosas static void do_gvec_shri_s(unsigned vece, uint32_t dofs, uint32_t aofs,
1611f0984d40SFabiano Rosas                            int64_t shift, uint32_t oprsz, uint32_t maxsz)
1612f0984d40SFabiano Rosas {
1613f0984d40SFabiano Rosas     /*
1614f0984d40SFabiano Rosas      * We get here with a negated shift count, and we must handle
1615f0984d40SFabiano Rosas      * shifts by the element size, which tcg_gen_gvec_sari() does not do.
1616f0984d40SFabiano Rosas      */
1617f0984d40SFabiano Rosas     shift = -shift;
1618f0984d40SFabiano Rosas     if (shift == (8 << vece)) {
1619f0984d40SFabiano Rosas         shift--;
1620f0984d40SFabiano Rosas     }
1621f0984d40SFabiano Rosas     tcg_gen_gvec_sari(vece, dofs, aofs, shift, oprsz, maxsz);
1622f0984d40SFabiano Rosas }
1623f0984d40SFabiano Rosas 
do_gvec_shri_u(unsigned vece,uint32_t dofs,uint32_t aofs,int64_t shift,uint32_t oprsz,uint32_t maxsz)1624f0984d40SFabiano Rosas static void do_gvec_shri_u(unsigned vece, uint32_t dofs, uint32_t aofs,
1625f0984d40SFabiano Rosas                            int64_t shift, uint32_t oprsz, uint32_t maxsz)
1626f0984d40SFabiano Rosas {
1627f0984d40SFabiano Rosas     /*
1628f0984d40SFabiano Rosas      * We get here with a negated shift count, and we must handle
1629f0984d40SFabiano Rosas      * shifts by the element size, which tcg_gen_gvec_shri() does not do.
1630f0984d40SFabiano Rosas      */
1631f0984d40SFabiano Rosas     shift = -shift;
1632f0984d40SFabiano Rosas     if (shift == (8 << vece)) {
1633f0984d40SFabiano Rosas         tcg_gen_gvec_dup_imm(vece, dofs, oprsz, maxsz, 0);
1634f0984d40SFabiano Rosas     } else {
1635f0984d40SFabiano Rosas         tcg_gen_gvec_shri(vece, dofs, aofs, shift, oprsz, maxsz);
1636f0984d40SFabiano Rosas     }
1637f0984d40SFabiano Rosas }
1638f0984d40SFabiano Rosas 
DO_2SHIFT_VEC(VSHLI,vshli_u,false,tcg_gen_gvec_shli)1639f0984d40SFabiano Rosas DO_2SHIFT_VEC(VSHLI, vshli_u, false, tcg_gen_gvec_shli)
1640f0984d40SFabiano Rosas DO_2SHIFT(VQSHLI_S, vqshli_s, false)
1641f0984d40SFabiano Rosas DO_2SHIFT(VQSHLI_U, vqshli_u, false)
1642f0984d40SFabiano Rosas DO_2SHIFT(VQSHLUI, vqshlui_s, false)
1643f0984d40SFabiano Rosas /* These right shifts use a left-shift helper with negated shift count */
1644f0984d40SFabiano Rosas DO_2SHIFT_VEC(VSHRI_S, vshli_s, true, do_gvec_shri_s)
1645f0984d40SFabiano Rosas DO_2SHIFT_VEC(VSHRI_U, vshli_u, true, do_gvec_shri_u)
1646f0984d40SFabiano Rosas DO_2SHIFT(VRSHRI_S, vrshli_s, true)
1647f0984d40SFabiano Rosas DO_2SHIFT(VRSHRI_U, vrshli_u, true)
1648f0984d40SFabiano Rosas 
1649f0984d40SFabiano Rosas DO_2SHIFT_VEC(VSRI, vsri, false, gen_gvec_sri)
1650f0984d40SFabiano Rosas DO_2SHIFT_VEC(VSLI, vsli, false, gen_gvec_sli)
1651f0984d40SFabiano Rosas 
1652f0984d40SFabiano Rosas #define DO_2SHIFT_FP(INSN, FN)                                  \
1653f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_2shift *a)    \
1654f0984d40SFabiano Rosas     {                                                           \
1655f0984d40SFabiano Rosas         if (!dc_isar_feature(aa32_mve_fp, s)) {                 \
1656f0984d40SFabiano Rosas             return false;                                       \
1657f0984d40SFabiano Rosas         }                                                       \
1658f0984d40SFabiano Rosas         return do_2shift(s, a, gen_helper_mve_##FN, false);     \
1659f0984d40SFabiano Rosas     }
1660f0984d40SFabiano Rosas 
1661f0984d40SFabiano Rosas DO_2SHIFT_FP(VCVT_SH_fixed, vcvt_sh)
1662f0984d40SFabiano Rosas DO_2SHIFT_FP(VCVT_UH_fixed, vcvt_uh)
1663f0984d40SFabiano Rosas DO_2SHIFT_FP(VCVT_HS_fixed, vcvt_hs)
1664f0984d40SFabiano Rosas DO_2SHIFT_FP(VCVT_HU_fixed, vcvt_hu)
1665f0984d40SFabiano Rosas DO_2SHIFT_FP(VCVT_SF_fixed, vcvt_sf)
1666f0984d40SFabiano Rosas DO_2SHIFT_FP(VCVT_UF_fixed, vcvt_uf)
1667f0984d40SFabiano Rosas DO_2SHIFT_FP(VCVT_FS_fixed, vcvt_fs)
1668f0984d40SFabiano Rosas DO_2SHIFT_FP(VCVT_FU_fixed, vcvt_fu)
1669f0984d40SFabiano Rosas 
1670f0984d40SFabiano Rosas static bool do_2shift_scalar(DisasContext *s, arg_shl_scalar *a,
1671f0984d40SFabiano Rosas                              MVEGenTwoOpShiftFn *fn)
1672f0984d40SFabiano Rosas {
1673f0984d40SFabiano Rosas     TCGv_ptr qda;
1674f0984d40SFabiano Rosas     TCGv_i32 rm;
1675f0984d40SFabiano Rosas 
1676f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
1677f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qda) ||
1678f0984d40SFabiano Rosas         a->rm == 13 || a->rm == 15 || !fn) {
1679f0984d40SFabiano Rosas         /* Rm cases are UNPREDICTABLE */
1680f0984d40SFabiano Rosas         return false;
1681f0984d40SFabiano Rosas     }
1682f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1683f0984d40SFabiano Rosas         return true;
1684f0984d40SFabiano Rosas     }
1685f0984d40SFabiano Rosas 
1686f0984d40SFabiano Rosas     qda = mve_qreg_ptr(a->qda);
1687f0984d40SFabiano Rosas     rm = load_reg(s, a->rm);
1688*ad75a51eSRichard Henderson     fn(tcg_env, qda, qda, rm);
1689f0984d40SFabiano Rosas     mve_update_eci(s);
1690f0984d40SFabiano Rosas     return true;
1691f0984d40SFabiano Rosas }
1692f0984d40SFabiano Rosas 
1693f0984d40SFabiano Rosas #define DO_2SHIFT_SCALAR(INSN, FN)                                      \
1694f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_shl_scalar *a)        \
1695f0984d40SFabiano Rosas     {                                                                   \
1696f0984d40SFabiano Rosas         static MVEGenTwoOpShiftFn * const fns[] = {                     \
1697f0984d40SFabiano Rosas             gen_helper_mve_##FN##b,                                     \
1698f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                                     \
1699f0984d40SFabiano Rosas             gen_helper_mve_##FN##w,                                     \
1700f0984d40SFabiano Rosas             NULL,                                                       \
1701f0984d40SFabiano Rosas         };                                                              \
1702f0984d40SFabiano Rosas         return do_2shift_scalar(s, a, fns[a->size]);                    \
1703f0984d40SFabiano Rosas     }
1704f0984d40SFabiano Rosas 
DO_2SHIFT_SCALAR(VSHL_S_scalar,vshli_s)1705f0984d40SFabiano Rosas DO_2SHIFT_SCALAR(VSHL_S_scalar, vshli_s)
1706f0984d40SFabiano Rosas DO_2SHIFT_SCALAR(VSHL_U_scalar, vshli_u)
1707f0984d40SFabiano Rosas DO_2SHIFT_SCALAR(VRSHL_S_scalar, vrshli_s)
1708f0984d40SFabiano Rosas DO_2SHIFT_SCALAR(VRSHL_U_scalar, vrshli_u)
1709f0984d40SFabiano Rosas DO_2SHIFT_SCALAR(VQSHL_S_scalar, vqshli_s)
1710f0984d40SFabiano Rosas DO_2SHIFT_SCALAR(VQSHL_U_scalar, vqshli_u)
1711f0984d40SFabiano Rosas DO_2SHIFT_SCALAR(VQRSHL_S_scalar, vqrshli_s)
1712f0984d40SFabiano Rosas DO_2SHIFT_SCALAR(VQRSHL_U_scalar, vqrshli_u)
1713f0984d40SFabiano Rosas 
1714f0984d40SFabiano Rosas #define DO_VSHLL(INSN, FN)                                              \
1715f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_2shift *a)            \
1716f0984d40SFabiano Rosas     {                                                                   \
1717f0984d40SFabiano Rosas         static MVEGenTwoOpShiftFn * const fns[] = {                     \
1718f0984d40SFabiano Rosas             gen_helper_mve_##FN##b,                                     \
1719f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                                     \
1720f0984d40SFabiano Rosas         };                                                              \
1721f0984d40SFabiano Rosas         return do_2shift_vec(s, a, fns[a->size], false, do_gvec_##FN);  \
1722f0984d40SFabiano Rosas     }
1723f0984d40SFabiano Rosas 
1724f0984d40SFabiano Rosas /*
1725f0984d40SFabiano Rosas  * For the VSHLL vector helpers, the vece is the size of the input
1726f0984d40SFabiano Rosas  * (ie MO_8 or MO_16); the helpers want to work in the output size.
1727f0984d40SFabiano Rosas  * The shift count can be 0..<input size>, inclusive. (0 is VMOVL.)
1728f0984d40SFabiano Rosas  */
1729f0984d40SFabiano Rosas static void do_gvec_vshllbs(unsigned vece, uint32_t dofs, uint32_t aofs,
1730f0984d40SFabiano Rosas                             int64_t shift, uint32_t oprsz, uint32_t maxsz)
1731f0984d40SFabiano Rosas {
1732f0984d40SFabiano Rosas     unsigned ovece = vece + 1;
1733f0984d40SFabiano Rosas     unsigned ibits = vece == MO_8 ? 8 : 16;
1734f0984d40SFabiano Rosas     tcg_gen_gvec_shli(ovece, dofs, aofs, ibits, oprsz, maxsz);
1735f0984d40SFabiano Rosas     tcg_gen_gvec_sari(ovece, dofs, dofs, ibits - shift, oprsz, maxsz);
1736f0984d40SFabiano Rosas }
1737f0984d40SFabiano Rosas 
do_gvec_vshllbu(unsigned vece,uint32_t dofs,uint32_t aofs,int64_t shift,uint32_t oprsz,uint32_t maxsz)1738f0984d40SFabiano Rosas static void do_gvec_vshllbu(unsigned vece, uint32_t dofs, uint32_t aofs,
1739f0984d40SFabiano Rosas                             int64_t shift, uint32_t oprsz, uint32_t maxsz)
1740f0984d40SFabiano Rosas {
1741f0984d40SFabiano Rosas     unsigned ovece = vece + 1;
1742f0984d40SFabiano Rosas     tcg_gen_gvec_andi(ovece, dofs, aofs,
1743f0984d40SFabiano Rosas                       ovece == MO_16 ? 0xff : 0xffff, oprsz, maxsz);
1744f0984d40SFabiano Rosas     tcg_gen_gvec_shli(ovece, dofs, dofs, shift, oprsz, maxsz);
1745f0984d40SFabiano Rosas }
1746f0984d40SFabiano Rosas 
do_gvec_vshllts(unsigned vece,uint32_t dofs,uint32_t aofs,int64_t shift,uint32_t oprsz,uint32_t maxsz)1747f0984d40SFabiano Rosas static void do_gvec_vshllts(unsigned vece, uint32_t dofs, uint32_t aofs,
1748f0984d40SFabiano Rosas                             int64_t shift, uint32_t oprsz, uint32_t maxsz)
1749f0984d40SFabiano Rosas {
1750f0984d40SFabiano Rosas     unsigned ovece = vece + 1;
1751f0984d40SFabiano Rosas     unsigned ibits = vece == MO_8 ? 8 : 16;
1752f0984d40SFabiano Rosas     if (shift == 0) {
1753f0984d40SFabiano Rosas         tcg_gen_gvec_sari(ovece, dofs, aofs, ibits, oprsz, maxsz);
1754f0984d40SFabiano Rosas     } else {
1755f0984d40SFabiano Rosas         tcg_gen_gvec_andi(ovece, dofs, aofs,
1756f0984d40SFabiano Rosas                           ovece == MO_16 ? 0xff00 : 0xffff0000, oprsz, maxsz);
1757f0984d40SFabiano Rosas         tcg_gen_gvec_sari(ovece, dofs, dofs, ibits - shift, oprsz, maxsz);
1758f0984d40SFabiano Rosas     }
1759f0984d40SFabiano Rosas }
1760f0984d40SFabiano Rosas 
do_gvec_vshlltu(unsigned vece,uint32_t dofs,uint32_t aofs,int64_t shift,uint32_t oprsz,uint32_t maxsz)1761f0984d40SFabiano Rosas static void do_gvec_vshlltu(unsigned vece, uint32_t dofs, uint32_t aofs,
1762f0984d40SFabiano Rosas                             int64_t shift, uint32_t oprsz, uint32_t maxsz)
1763f0984d40SFabiano Rosas {
1764f0984d40SFabiano Rosas     unsigned ovece = vece + 1;
1765f0984d40SFabiano Rosas     unsigned ibits = vece == MO_8 ? 8 : 16;
1766f0984d40SFabiano Rosas     if (shift == 0) {
1767f0984d40SFabiano Rosas         tcg_gen_gvec_shri(ovece, dofs, aofs, ibits, oprsz, maxsz);
1768f0984d40SFabiano Rosas     } else {
1769f0984d40SFabiano Rosas         tcg_gen_gvec_andi(ovece, dofs, aofs,
1770f0984d40SFabiano Rosas                           ovece == MO_16 ? 0xff00 : 0xffff0000, oprsz, maxsz);
1771f0984d40SFabiano Rosas         tcg_gen_gvec_shri(ovece, dofs, dofs, ibits - shift, oprsz, maxsz);
1772f0984d40SFabiano Rosas     }
1773f0984d40SFabiano Rosas }
1774f0984d40SFabiano Rosas 
DO_VSHLL(VSHLL_BS,vshllbs)1775f0984d40SFabiano Rosas DO_VSHLL(VSHLL_BS, vshllbs)
1776f0984d40SFabiano Rosas DO_VSHLL(VSHLL_BU, vshllbu)
1777f0984d40SFabiano Rosas DO_VSHLL(VSHLL_TS, vshllts)
1778f0984d40SFabiano Rosas DO_VSHLL(VSHLL_TU, vshlltu)
1779f0984d40SFabiano Rosas 
1780f0984d40SFabiano Rosas #define DO_2SHIFT_N(INSN, FN)                                   \
1781f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_2shift *a)    \
1782f0984d40SFabiano Rosas     {                                                           \
1783f0984d40SFabiano Rosas         static MVEGenTwoOpShiftFn * const fns[] = {             \
1784f0984d40SFabiano Rosas             gen_helper_mve_##FN##b,                             \
1785f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
1786f0984d40SFabiano Rosas         };                                                      \
1787f0984d40SFabiano Rosas         return do_2shift(s, a, fns[a->size], false);            \
1788f0984d40SFabiano Rosas     }
1789f0984d40SFabiano Rosas 
1790f0984d40SFabiano Rosas DO_2SHIFT_N(VSHRNB, vshrnb)
1791f0984d40SFabiano Rosas DO_2SHIFT_N(VSHRNT, vshrnt)
1792f0984d40SFabiano Rosas DO_2SHIFT_N(VRSHRNB, vrshrnb)
1793f0984d40SFabiano Rosas DO_2SHIFT_N(VRSHRNT, vrshrnt)
1794f0984d40SFabiano Rosas DO_2SHIFT_N(VQSHRNB_S, vqshrnb_s)
1795f0984d40SFabiano Rosas DO_2SHIFT_N(VQSHRNT_S, vqshrnt_s)
1796f0984d40SFabiano Rosas DO_2SHIFT_N(VQSHRNB_U, vqshrnb_u)
1797f0984d40SFabiano Rosas DO_2SHIFT_N(VQSHRNT_U, vqshrnt_u)
1798f0984d40SFabiano Rosas DO_2SHIFT_N(VQSHRUNB, vqshrunb)
1799f0984d40SFabiano Rosas DO_2SHIFT_N(VQSHRUNT, vqshrunt)
1800f0984d40SFabiano Rosas DO_2SHIFT_N(VQRSHRNB_S, vqrshrnb_s)
1801f0984d40SFabiano Rosas DO_2SHIFT_N(VQRSHRNT_S, vqrshrnt_s)
1802f0984d40SFabiano Rosas DO_2SHIFT_N(VQRSHRNB_U, vqrshrnb_u)
1803f0984d40SFabiano Rosas DO_2SHIFT_N(VQRSHRNT_U, vqrshrnt_u)
1804f0984d40SFabiano Rosas DO_2SHIFT_N(VQRSHRUNB, vqrshrunb)
1805f0984d40SFabiano Rosas DO_2SHIFT_N(VQRSHRUNT, vqrshrunt)
1806f0984d40SFabiano Rosas 
1807f0984d40SFabiano Rosas static bool trans_VSHLC(DisasContext *s, arg_VSHLC *a)
1808f0984d40SFabiano Rosas {
1809f0984d40SFabiano Rosas     /*
1810f0984d40SFabiano Rosas      * Whole Vector Left Shift with Carry. The carry is taken
1811f0984d40SFabiano Rosas      * from a general purpose register and written back there.
1812f0984d40SFabiano Rosas      * An imm of 0 means "shift by 32".
1813f0984d40SFabiano Rosas      */
1814f0984d40SFabiano Rosas     TCGv_ptr qd;
1815f0984d40SFabiano Rosas     TCGv_i32 rdm;
1816f0984d40SFabiano Rosas 
1817f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qd)) {
1818f0984d40SFabiano Rosas         return false;
1819f0984d40SFabiano Rosas     }
1820f0984d40SFabiano Rosas     if (a->rdm == 13 || a->rdm == 15) {
1821f0984d40SFabiano Rosas         /* CONSTRAINED UNPREDICTABLE: we UNDEF */
1822f0984d40SFabiano Rosas         return false;
1823f0984d40SFabiano Rosas     }
1824f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1825f0984d40SFabiano Rosas         return true;
1826f0984d40SFabiano Rosas     }
1827f0984d40SFabiano Rosas 
1828f0984d40SFabiano Rosas     qd = mve_qreg_ptr(a->qd);
1829f0984d40SFabiano Rosas     rdm = load_reg(s, a->rdm);
1830*ad75a51eSRichard Henderson     gen_helper_mve_vshlc(rdm, tcg_env, qd, rdm, tcg_constant_i32(a->imm));
1831f0984d40SFabiano Rosas     store_reg(s, a->rdm, rdm);
1832f0984d40SFabiano Rosas     mve_update_eci(s);
1833f0984d40SFabiano Rosas     return true;
1834f0984d40SFabiano Rosas }
1835f0984d40SFabiano Rosas 
do_vidup(DisasContext * s,arg_vidup * a,MVEGenVIDUPFn * fn)1836f0984d40SFabiano Rosas static bool do_vidup(DisasContext *s, arg_vidup *a, MVEGenVIDUPFn *fn)
1837f0984d40SFabiano Rosas {
1838f0984d40SFabiano Rosas     TCGv_ptr qd;
1839f0984d40SFabiano Rosas     TCGv_i32 rn;
1840f0984d40SFabiano Rosas 
1841f0984d40SFabiano Rosas     /*
1842f0984d40SFabiano Rosas      * Vector increment/decrement with wrap and duplicate (VIDUP, VDDUP).
1843f0984d40SFabiano Rosas      * This fills the vector with elements of successively increasing
1844f0984d40SFabiano Rosas      * or decreasing values, starting from Rn.
1845f0984d40SFabiano Rosas      */
1846f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qd)) {
1847f0984d40SFabiano Rosas         return false;
1848f0984d40SFabiano Rosas     }
1849f0984d40SFabiano Rosas     if (a->size == MO_64) {
1850f0984d40SFabiano Rosas         /* size 0b11 is another encoding */
1851f0984d40SFabiano Rosas         return false;
1852f0984d40SFabiano Rosas     }
1853f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1854f0984d40SFabiano Rosas         return true;
1855f0984d40SFabiano Rosas     }
1856f0984d40SFabiano Rosas 
1857f0984d40SFabiano Rosas     qd = mve_qreg_ptr(a->qd);
1858f0984d40SFabiano Rosas     rn = load_reg(s, a->rn);
1859*ad75a51eSRichard Henderson     fn(rn, tcg_env, qd, rn, tcg_constant_i32(a->imm));
1860f0984d40SFabiano Rosas     store_reg(s, a->rn, rn);
1861f0984d40SFabiano Rosas     mve_update_eci(s);
1862f0984d40SFabiano Rosas     return true;
1863f0984d40SFabiano Rosas }
1864f0984d40SFabiano Rosas 
do_viwdup(DisasContext * s,arg_viwdup * a,MVEGenVIWDUPFn * fn)1865f0984d40SFabiano Rosas static bool do_viwdup(DisasContext *s, arg_viwdup *a, MVEGenVIWDUPFn *fn)
1866f0984d40SFabiano Rosas {
1867f0984d40SFabiano Rosas     TCGv_ptr qd;
1868f0984d40SFabiano Rosas     TCGv_i32 rn, rm;
1869f0984d40SFabiano Rosas 
1870f0984d40SFabiano Rosas     /*
1871f0984d40SFabiano Rosas      * Vector increment/decrement with wrap and duplicate (VIWDUp, VDWDUP)
1872f0984d40SFabiano Rosas      * This fills the vector with elements of successively increasing
1873f0984d40SFabiano Rosas      * or decreasing values, starting from Rn. Rm specifies a point where
1874f0984d40SFabiano Rosas      * the count wraps back around to 0. The updated offset is written back
1875f0984d40SFabiano Rosas      * to Rn.
1876f0984d40SFabiano Rosas      */
1877f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qd)) {
1878f0984d40SFabiano Rosas         return false;
1879f0984d40SFabiano Rosas     }
1880f0984d40SFabiano Rosas     if (!fn || a->rm == 13 || a->rm == 15) {
1881f0984d40SFabiano Rosas         /*
1882f0984d40SFabiano Rosas          * size 0b11 is another encoding; Rm == 13 is UNPREDICTABLE;
1883f0984d40SFabiano Rosas          * Rm == 13 is VIWDUP, VDWDUP.
1884f0984d40SFabiano Rosas          */
1885f0984d40SFabiano Rosas         return false;
1886f0984d40SFabiano Rosas     }
1887f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1888f0984d40SFabiano Rosas         return true;
1889f0984d40SFabiano Rosas     }
1890f0984d40SFabiano Rosas 
1891f0984d40SFabiano Rosas     qd = mve_qreg_ptr(a->qd);
1892f0984d40SFabiano Rosas     rn = load_reg(s, a->rn);
1893f0984d40SFabiano Rosas     rm = load_reg(s, a->rm);
1894*ad75a51eSRichard Henderson     fn(rn, tcg_env, qd, rn, rm, tcg_constant_i32(a->imm));
1895f0984d40SFabiano Rosas     store_reg(s, a->rn, rn);
1896f0984d40SFabiano Rosas     mve_update_eci(s);
1897f0984d40SFabiano Rosas     return true;
1898f0984d40SFabiano Rosas }
1899f0984d40SFabiano Rosas 
trans_VIDUP(DisasContext * s,arg_vidup * a)1900f0984d40SFabiano Rosas static bool trans_VIDUP(DisasContext *s, arg_vidup *a)
1901f0984d40SFabiano Rosas {
1902f0984d40SFabiano Rosas     static MVEGenVIDUPFn * const fns[] = {
1903f0984d40SFabiano Rosas         gen_helper_mve_vidupb,
1904f0984d40SFabiano Rosas         gen_helper_mve_viduph,
1905f0984d40SFabiano Rosas         gen_helper_mve_vidupw,
1906f0984d40SFabiano Rosas         NULL,
1907f0984d40SFabiano Rosas     };
1908f0984d40SFabiano Rosas     return do_vidup(s, a, fns[a->size]);
1909f0984d40SFabiano Rosas }
1910f0984d40SFabiano Rosas 
trans_VDDUP(DisasContext * s,arg_vidup * a)1911f0984d40SFabiano Rosas static bool trans_VDDUP(DisasContext *s, arg_vidup *a)
1912f0984d40SFabiano Rosas {
1913f0984d40SFabiano Rosas     static MVEGenVIDUPFn * const fns[] = {
1914f0984d40SFabiano Rosas         gen_helper_mve_vidupb,
1915f0984d40SFabiano Rosas         gen_helper_mve_viduph,
1916f0984d40SFabiano Rosas         gen_helper_mve_vidupw,
1917f0984d40SFabiano Rosas         NULL,
1918f0984d40SFabiano Rosas     };
1919f0984d40SFabiano Rosas     /* VDDUP is just like VIDUP but with a negative immediate */
1920f0984d40SFabiano Rosas     a->imm = -a->imm;
1921f0984d40SFabiano Rosas     return do_vidup(s, a, fns[a->size]);
1922f0984d40SFabiano Rosas }
1923f0984d40SFabiano Rosas 
trans_VIWDUP(DisasContext * s,arg_viwdup * a)1924f0984d40SFabiano Rosas static bool trans_VIWDUP(DisasContext *s, arg_viwdup *a)
1925f0984d40SFabiano Rosas {
1926f0984d40SFabiano Rosas     static MVEGenVIWDUPFn * const fns[] = {
1927f0984d40SFabiano Rosas         gen_helper_mve_viwdupb,
1928f0984d40SFabiano Rosas         gen_helper_mve_viwduph,
1929f0984d40SFabiano Rosas         gen_helper_mve_viwdupw,
1930f0984d40SFabiano Rosas         NULL,
1931f0984d40SFabiano Rosas     };
1932f0984d40SFabiano Rosas     return do_viwdup(s, a, fns[a->size]);
1933f0984d40SFabiano Rosas }
1934f0984d40SFabiano Rosas 
trans_VDWDUP(DisasContext * s,arg_viwdup * a)1935f0984d40SFabiano Rosas static bool trans_VDWDUP(DisasContext *s, arg_viwdup *a)
1936f0984d40SFabiano Rosas {
1937f0984d40SFabiano Rosas     static MVEGenVIWDUPFn * const fns[] = {
1938f0984d40SFabiano Rosas         gen_helper_mve_vdwdupb,
1939f0984d40SFabiano Rosas         gen_helper_mve_vdwduph,
1940f0984d40SFabiano Rosas         gen_helper_mve_vdwdupw,
1941f0984d40SFabiano Rosas         NULL,
1942f0984d40SFabiano Rosas     };
1943f0984d40SFabiano Rosas     return do_viwdup(s, a, fns[a->size]);
1944f0984d40SFabiano Rosas }
1945f0984d40SFabiano Rosas 
do_vcmp(DisasContext * s,arg_vcmp * a,MVEGenCmpFn * fn)1946f0984d40SFabiano Rosas static bool do_vcmp(DisasContext *s, arg_vcmp *a, MVEGenCmpFn *fn)
1947f0984d40SFabiano Rosas {
1948f0984d40SFabiano Rosas     TCGv_ptr qn, qm;
1949f0984d40SFabiano Rosas 
1950f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qm) ||
1951f0984d40SFabiano Rosas         !fn) {
1952f0984d40SFabiano Rosas         return false;
1953f0984d40SFabiano Rosas     }
1954f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1955f0984d40SFabiano Rosas         return true;
1956f0984d40SFabiano Rosas     }
1957f0984d40SFabiano Rosas 
1958f0984d40SFabiano Rosas     qn = mve_qreg_ptr(a->qn);
1959f0984d40SFabiano Rosas     qm = mve_qreg_ptr(a->qm);
1960*ad75a51eSRichard Henderson     fn(tcg_env, qn, qm);
1961f0984d40SFabiano Rosas     if (a->mask) {
1962f0984d40SFabiano Rosas         /* VPT */
1963f0984d40SFabiano Rosas         gen_vpst(s, a->mask);
1964f0984d40SFabiano Rosas     }
1965f0984d40SFabiano Rosas     /* This insn updates predication bits */
1966f0984d40SFabiano Rosas     s->base.is_jmp = DISAS_UPDATE_NOCHAIN;
1967f0984d40SFabiano Rosas     mve_update_eci(s);
1968f0984d40SFabiano Rosas     return true;
1969f0984d40SFabiano Rosas }
1970f0984d40SFabiano Rosas 
do_vcmp_scalar(DisasContext * s,arg_vcmp_scalar * a,MVEGenScalarCmpFn * fn)1971f0984d40SFabiano Rosas static bool do_vcmp_scalar(DisasContext *s, arg_vcmp_scalar *a,
1972f0984d40SFabiano Rosas                            MVEGenScalarCmpFn *fn)
1973f0984d40SFabiano Rosas {
1974f0984d40SFabiano Rosas     TCGv_ptr qn;
1975f0984d40SFabiano Rosas     TCGv_i32 rm;
1976f0984d40SFabiano Rosas 
1977f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) || !fn || a->rm == 13) {
1978f0984d40SFabiano Rosas         return false;
1979f0984d40SFabiano Rosas     }
1980f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
1981f0984d40SFabiano Rosas         return true;
1982f0984d40SFabiano Rosas     }
1983f0984d40SFabiano Rosas 
1984f0984d40SFabiano Rosas     qn = mve_qreg_ptr(a->qn);
1985f0984d40SFabiano Rosas     if (a->rm == 15) {
1986f0984d40SFabiano Rosas         /* Encoding Rm=0b1111 means "constant zero" */
1987f0984d40SFabiano Rosas         rm = tcg_constant_i32(0);
1988f0984d40SFabiano Rosas     } else {
1989f0984d40SFabiano Rosas         rm = load_reg(s, a->rm);
1990f0984d40SFabiano Rosas     }
1991*ad75a51eSRichard Henderson     fn(tcg_env, qn, rm);
1992f0984d40SFabiano Rosas     if (a->mask) {
1993f0984d40SFabiano Rosas         /* VPT */
1994f0984d40SFabiano Rosas         gen_vpst(s, a->mask);
1995f0984d40SFabiano Rosas     }
1996f0984d40SFabiano Rosas     /* This insn updates predication bits */
1997f0984d40SFabiano Rosas     s->base.is_jmp = DISAS_UPDATE_NOCHAIN;
1998f0984d40SFabiano Rosas     mve_update_eci(s);
1999f0984d40SFabiano Rosas     return true;
2000f0984d40SFabiano Rosas }
2001f0984d40SFabiano Rosas 
2002f0984d40SFabiano Rosas #define DO_VCMP(INSN, FN)                                       \
2003f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_vcmp *a)      \
2004f0984d40SFabiano Rosas     {                                                           \
2005f0984d40SFabiano Rosas         static MVEGenCmpFn * const fns[] = {                    \
2006f0984d40SFabiano Rosas             gen_helper_mve_##FN##b,                             \
2007f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
2008f0984d40SFabiano Rosas             gen_helper_mve_##FN##w,                             \
2009f0984d40SFabiano Rosas             NULL,                                               \
2010f0984d40SFabiano Rosas         };                                                      \
2011f0984d40SFabiano Rosas         return do_vcmp(s, a, fns[a->size]);                     \
2012f0984d40SFabiano Rosas     }                                                           \
2013f0984d40SFabiano Rosas     static bool trans_##INSN##_scalar(DisasContext *s,          \
2014f0984d40SFabiano Rosas                                       arg_vcmp_scalar *a)       \
2015f0984d40SFabiano Rosas     {                                                           \
2016f0984d40SFabiano Rosas         static MVEGenScalarCmpFn * const fns[] = {              \
2017f0984d40SFabiano Rosas             gen_helper_mve_##FN##_scalarb,                      \
2018f0984d40SFabiano Rosas             gen_helper_mve_##FN##_scalarh,                      \
2019f0984d40SFabiano Rosas             gen_helper_mve_##FN##_scalarw,                      \
2020f0984d40SFabiano Rosas             NULL,                                               \
2021f0984d40SFabiano Rosas         };                                                      \
2022f0984d40SFabiano Rosas         return do_vcmp_scalar(s, a, fns[a->size]);              \
2023f0984d40SFabiano Rosas     }
2024f0984d40SFabiano Rosas 
DO_VCMP(VCMPEQ,vcmpeq)2025f0984d40SFabiano Rosas DO_VCMP(VCMPEQ, vcmpeq)
2026f0984d40SFabiano Rosas DO_VCMP(VCMPNE, vcmpne)
2027f0984d40SFabiano Rosas DO_VCMP(VCMPCS, vcmpcs)
2028f0984d40SFabiano Rosas DO_VCMP(VCMPHI, vcmphi)
2029f0984d40SFabiano Rosas DO_VCMP(VCMPGE, vcmpge)
2030f0984d40SFabiano Rosas DO_VCMP(VCMPLT, vcmplt)
2031f0984d40SFabiano Rosas DO_VCMP(VCMPGT, vcmpgt)
2032f0984d40SFabiano Rosas DO_VCMP(VCMPLE, vcmple)
2033f0984d40SFabiano Rosas 
2034f0984d40SFabiano Rosas #define DO_VCMP_FP(INSN, FN)                                    \
2035f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_vcmp *a)      \
2036f0984d40SFabiano Rosas     {                                                           \
2037f0984d40SFabiano Rosas         static MVEGenCmpFn * const fns[] = {                    \
2038f0984d40SFabiano Rosas             NULL,                                               \
2039f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
2040f0984d40SFabiano Rosas             gen_helper_mve_##FN##s,                             \
2041f0984d40SFabiano Rosas             NULL,                                               \
2042f0984d40SFabiano Rosas         };                                                      \
2043f0984d40SFabiano Rosas         if (!dc_isar_feature(aa32_mve_fp, s)) {                 \
2044f0984d40SFabiano Rosas             return false;                                       \
2045f0984d40SFabiano Rosas         }                                                       \
2046f0984d40SFabiano Rosas         return do_vcmp(s, a, fns[a->size]);                     \
2047f0984d40SFabiano Rosas     }                                                           \
2048f0984d40SFabiano Rosas     static bool trans_##INSN##_scalar(DisasContext *s,          \
2049f0984d40SFabiano Rosas                                       arg_vcmp_scalar *a)       \
2050f0984d40SFabiano Rosas     {                                                           \
2051f0984d40SFabiano Rosas         static MVEGenScalarCmpFn * const fns[] = {              \
2052f0984d40SFabiano Rosas             NULL,                                               \
2053f0984d40SFabiano Rosas             gen_helper_mve_##FN##_scalarh,                      \
2054f0984d40SFabiano Rosas             gen_helper_mve_##FN##_scalars,                      \
2055f0984d40SFabiano Rosas             NULL,                                               \
2056f0984d40SFabiano Rosas         };                                                      \
2057f0984d40SFabiano Rosas         if (!dc_isar_feature(aa32_mve_fp, s)) {                 \
2058f0984d40SFabiano Rosas             return false;                                       \
2059f0984d40SFabiano Rosas         }                                                       \
2060f0984d40SFabiano Rosas         return do_vcmp_scalar(s, a, fns[a->size]);              \
2061f0984d40SFabiano Rosas     }
2062f0984d40SFabiano Rosas 
2063f0984d40SFabiano Rosas DO_VCMP_FP(VCMPEQ_fp, vfcmpeq)
2064f0984d40SFabiano Rosas DO_VCMP_FP(VCMPNE_fp, vfcmpne)
2065f0984d40SFabiano Rosas DO_VCMP_FP(VCMPGE_fp, vfcmpge)
2066f0984d40SFabiano Rosas DO_VCMP_FP(VCMPLT_fp, vfcmplt)
2067f0984d40SFabiano Rosas DO_VCMP_FP(VCMPGT_fp, vfcmpgt)
2068f0984d40SFabiano Rosas DO_VCMP_FP(VCMPLE_fp, vfcmple)
2069f0984d40SFabiano Rosas 
2070f0984d40SFabiano Rosas static bool do_vmaxv(DisasContext *s, arg_vmaxv *a, MVEGenVADDVFn fn)
2071f0984d40SFabiano Rosas {
2072f0984d40SFabiano Rosas     /*
2073f0984d40SFabiano Rosas      * MIN/MAX operations across a vector: compute the min or
2074f0984d40SFabiano Rosas      * max of the initial value in a general purpose register
2075f0984d40SFabiano Rosas      * and all the elements in the vector, and store it back
2076f0984d40SFabiano Rosas      * into the general purpose register.
2077f0984d40SFabiano Rosas      */
2078f0984d40SFabiano Rosas     TCGv_ptr qm;
2079f0984d40SFabiano Rosas     TCGv_i32 rda;
2080f0984d40SFabiano Rosas 
2081f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qm) ||
2082f0984d40SFabiano Rosas         !fn || a->rda == 13 || a->rda == 15) {
2083f0984d40SFabiano Rosas         /* Rda cases are UNPREDICTABLE */
2084f0984d40SFabiano Rosas         return false;
2085f0984d40SFabiano Rosas     }
2086f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
2087f0984d40SFabiano Rosas         return true;
2088f0984d40SFabiano Rosas     }
2089f0984d40SFabiano Rosas 
2090f0984d40SFabiano Rosas     qm = mve_qreg_ptr(a->qm);
2091f0984d40SFabiano Rosas     rda = load_reg(s, a->rda);
2092*ad75a51eSRichard Henderson     fn(rda, tcg_env, qm, rda);
2093f0984d40SFabiano Rosas     store_reg(s, a->rda, rda);
2094f0984d40SFabiano Rosas     mve_update_eci(s);
2095f0984d40SFabiano Rosas     return true;
2096f0984d40SFabiano Rosas }
2097f0984d40SFabiano Rosas 
2098f0984d40SFabiano Rosas #define DO_VMAXV(INSN, FN)                                      \
2099f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_vmaxv *a)     \
2100f0984d40SFabiano Rosas     {                                                           \
2101f0984d40SFabiano Rosas         static MVEGenVADDVFn * const fns[] = {                  \
2102f0984d40SFabiano Rosas             gen_helper_mve_##FN##b,                             \
2103f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
2104f0984d40SFabiano Rosas             gen_helper_mve_##FN##w,                             \
2105f0984d40SFabiano Rosas             NULL,                                               \
2106f0984d40SFabiano Rosas         };                                                      \
2107f0984d40SFabiano Rosas         return do_vmaxv(s, a, fns[a->size]);                    \
2108f0984d40SFabiano Rosas     }
2109f0984d40SFabiano Rosas 
DO_VMAXV(VMAXV_S,vmaxvs)2110f0984d40SFabiano Rosas DO_VMAXV(VMAXV_S, vmaxvs)
2111f0984d40SFabiano Rosas DO_VMAXV(VMAXV_U, vmaxvu)
2112f0984d40SFabiano Rosas DO_VMAXV(VMAXAV, vmaxav)
2113f0984d40SFabiano Rosas DO_VMAXV(VMINV_S, vminvs)
2114f0984d40SFabiano Rosas DO_VMAXV(VMINV_U, vminvu)
2115f0984d40SFabiano Rosas DO_VMAXV(VMINAV, vminav)
2116f0984d40SFabiano Rosas 
2117f0984d40SFabiano Rosas #define DO_VMAXV_FP(INSN, FN)                                   \
2118f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_vmaxv *a)     \
2119f0984d40SFabiano Rosas     {                                                           \
2120f0984d40SFabiano Rosas         static MVEGenVADDVFn * const fns[] = {                  \
2121f0984d40SFabiano Rosas             NULL,                                               \
2122f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
2123f0984d40SFabiano Rosas             gen_helper_mve_##FN##s,                             \
2124f0984d40SFabiano Rosas             NULL,                                               \
2125f0984d40SFabiano Rosas         };                                                      \
2126f0984d40SFabiano Rosas         if (!dc_isar_feature(aa32_mve_fp, s)) {                 \
2127f0984d40SFabiano Rosas             return false;                                       \
2128f0984d40SFabiano Rosas         }                                                       \
2129f0984d40SFabiano Rosas         return do_vmaxv(s, a, fns[a->size]);                    \
2130f0984d40SFabiano Rosas     }
2131f0984d40SFabiano Rosas 
2132f0984d40SFabiano Rosas DO_VMAXV_FP(VMAXNMV, vmaxnmv)
2133f0984d40SFabiano Rosas DO_VMAXV_FP(VMINNMV, vminnmv)
2134f0984d40SFabiano Rosas DO_VMAXV_FP(VMAXNMAV, vmaxnmav)
2135f0984d40SFabiano Rosas DO_VMAXV_FP(VMINNMAV, vminnmav)
2136f0984d40SFabiano Rosas 
2137f0984d40SFabiano Rosas static bool do_vabav(DisasContext *s, arg_vabav *a, MVEGenVABAVFn *fn)
2138f0984d40SFabiano Rosas {
2139f0984d40SFabiano Rosas     /* Absolute difference accumulated across vector */
2140f0984d40SFabiano Rosas     TCGv_ptr qn, qm;
2141f0984d40SFabiano Rosas     TCGv_i32 rda;
2142f0984d40SFabiano Rosas 
2143f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) ||
2144f0984d40SFabiano Rosas         !mve_check_qreg_bank(s, a->qm | a->qn) ||
2145f0984d40SFabiano Rosas         !fn || a->rda == 13 || a->rda == 15) {
2146f0984d40SFabiano Rosas         /* Rda cases are UNPREDICTABLE */
2147f0984d40SFabiano Rosas         return false;
2148f0984d40SFabiano Rosas     }
2149f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
2150f0984d40SFabiano Rosas         return true;
2151f0984d40SFabiano Rosas     }
2152f0984d40SFabiano Rosas 
2153f0984d40SFabiano Rosas     qm = mve_qreg_ptr(a->qm);
2154f0984d40SFabiano Rosas     qn = mve_qreg_ptr(a->qn);
2155f0984d40SFabiano Rosas     rda = load_reg(s, a->rda);
2156*ad75a51eSRichard Henderson     fn(rda, tcg_env, qn, qm, rda);
2157f0984d40SFabiano Rosas     store_reg(s, a->rda, rda);
2158f0984d40SFabiano Rosas     mve_update_eci(s);
2159f0984d40SFabiano Rosas     return true;
2160f0984d40SFabiano Rosas }
2161f0984d40SFabiano Rosas 
2162f0984d40SFabiano Rosas #define DO_VABAV(INSN, FN)                                      \
2163f0984d40SFabiano Rosas     static bool trans_##INSN(DisasContext *s, arg_vabav *a)     \
2164f0984d40SFabiano Rosas     {                                                           \
2165f0984d40SFabiano Rosas         static MVEGenVABAVFn * const fns[] = {                  \
2166f0984d40SFabiano Rosas             gen_helper_mve_##FN##b,                             \
2167f0984d40SFabiano Rosas             gen_helper_mve_##FN##h,                             \
2168f0984d40SFabiano Rosas             gen_helper_mve_##FN##w,                             \
2169f0984d40SFabiano Rosas             NULL,                                               \
2170f0984d40SFabiano Rosas         };                                                      \
2171f0984d40SFabiano Rosas         return do_vabav(s, a, fns[a->size]);                    \
2172f0984d40SFabiano Rosas     }
2173f0984d40SFabiano Rosas 
DO_VABAV(VABAV_S,vabavs)2174f0984d40SFabiano Rosas DO_VABAV(VABAV_S, vabavs)
2175f0984d40SFabiano Rosas DO_VABAV(VABAV_U, vabavu)
2176f0984d40SFabiano Rosas 
2177f0984d40SFabiano Rosas static bool trans_VMOV_to_2gp(DisasContext *s, arg_VMOV_to_2gp *a)
2178f0984d40SFabiano Rosas {
2179f0984d40SFabiano Rosas     /*
2180f0984d40SFabiano Rosas      * VMOV two 32-bit vector lanes to two general-purpose registers.
2181f0984d40SFabiano Rosas      * This insn is not predicated but it is subject to beat-wise
2182f0984d40SFabiano Rosas      * execution if it is not in an IT block. For us this means
2183f0984d40SFabiano Rosas      * only that if PSR.ECI says we should not be executing the beat
2184f0984d40SFabiano Rosas      * corresponding to the lane of the vector register being accessed
2185673d8215SMichael Tokarev      * then we should skip performing the move, and that we need to do
2186f0984d40SFabiano Rosas      * the usual check for bad ECI state and advance of ECI state.
2187f0984d40SFabiano Rosas      * (If PSR.ECI is non-zero then we cannot be in an IT block.)
2188f0984d40SFabiano Rosas      */
2189f0984d40SFabiano Rosas     TCGv_i32 tmp;
2190f0984d40SFabiano Rosas     int vd;
2191f0984d40SFabiano Rosas 
2192f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qd) ||
2193f0984d40SFabiano Rosas         a->rt == 13 || a->rt == 15 || a->rt2 == 13 || a->rt2 == 15 ||
2194f0984d40SFabiano Rosas         a->rt == a->rt2) {
2195f0984d40SFabiano Rosas         /* Rt/Rt2 cases are UNPREDICTABLE */
2196f0984d40SFabiano Rosas         return false;
2197f0984d40SFabiano Rosas     }
2198f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
2199f0984d40SFabiano Rosas         return true;
2200f0984d40SFabiano Rosas     }
2201f0984d40SFabiano Rosas 
2202f0984d40SFabiano Rosas     /* Convert Qreg index to Dreg for read_neon_element32() etc */
2203f0984d40SFabiano Rosas     vd = a->qd * 2;
2204f0984d40SFabiano Rosas 
2205f0984d40SFabiano Rosas     if (!mve_skip_vmov(s, vd, a->idx, MO_32)) {
2206f0984d40SFabiano Rosas         tmp = tcg_temp_new_i32();
2207f0984d40SFabiano Rosas         read_neon_element32(tmp, vd, a->idx, MO_32);
2208f0984d40SFabiano Rosas         store_reg(s, a->rt, tmp);
2209f0984d40SFabiano Rosas     }
2210f0984d40SFabiano Rosas     if (!mve_skip_vmov(s, vd + 1, a->idx, MO_32)) {
2211f0984d40SFabiano Rosas         tmp = tcg_temp_new_i32();
2212f0984d40SFabiano Rosas         read_neon_element32(tmp, vd + 1, a->idx, MO_32);
2213f0984d40SFabiano Rosas         store_reg(s, a->rt2, tmp);
2214f0984d40SFabiano Rosas     }
2215f0984d40SFabiano Rosas 
2216f0984d40SFabiano Rosas     mve_update_and_store_eci(s);
2217f0984d40SFabiano Rosas     return true;
2218f0984d40SFabiano Rosas }
2219f0984d40SFabiano Rosas 
trans_VMOV_from_2gp(DisasContext * s,arg_VMOV_to_2gp * a)2220f0984d40SFabiano Rosas static bool trans_VMOV_from_2gp(DisasContext *s, arg_VMOV_to_2gp *a)
2221f0984d40SFabiano Rosas {
2222f0984d40SFabiano Rosas     /*
2223f0984d40SFabiano Rosas      * VMOV two general-purpose registers to two 32-bit vector lanes.
2224f0984d40SFabiano Rosas      * This insn is not predicated but it is subject to beat-wise
2225f0984d40SFabiano Rosas      * execution if it is not in an IT block. For us this means
2226f0984d40SFabiano Rosas      * only that if PSR.ECI says we should not be executing the beat
2227f0984d40SFabiano Rosas      * corresponding to the lane of the vector register being accessed
2228673d8215SMichael Tokarev      * then we should skip performing the move, and that we need to do
2229f0984d40SFabiano Rosas      * the usual check for bad ECI state and advance of ECI state.
2230f0984d40SFabiano Rosas      * (If PSR.ECI is non-zero then we cannot be in an IT block.)
2231f0984d40SFabiano Rosas      */
2232f0984d40SFabiano Rosas     TCGv_i32 tmp;
2233f0984d40SFabiano Rosas     int vd;
2234f0984d40SFabiano Rosas 
2235f0984d40SFabiano Rosas     if (!dc_isar_feature(aa32_mve, s) || !mve_check_qreg_bank(s, a->qd) ||
2236f0984d40SFabiano Rosas         a->rt == 13 || a->rt == 15 || a->rt2 == 13 || a->rt2 == 15) {
2237f0984d40SFabiano Rosas         /* Rt/Rt2 cases are UNPREDICTABLE */
2238f0984d40SFabiano Rosas         return false;
2239f0984d40SFabiano Rosas     }
2240f0984d40SFabiano Rosas     if (!mve_eci_check(s) || !vfp_access_check(s)) {
2241f0984d40SFabiano Rosas         return true;
2242f0984d40SFabiano Rosas     }
2243f0984d40SFabiano Rosas 
2244f0984d40SFabiano Rosas     /* Convert Qreg idx to Dreg for read_neon_element32() etc */
2245f0984d40SFabiano Rosas     vd = a->qd * 2;
2246f0984d40SFabiano Rosas 
2247f0984d40SFabiano Rosas     if (!mve_skip_vmov(s, vd, a->idx, MO_32)) {
2248f0984d40SFabiano Rosas         tmp = load_reg(s, a->rt);
2249f0984d40SFabiano Rosas         write_neon_element32(tmp, vd, a->idx, MO_32);
2250f0984d40SFabiano Rosas     }
2251f0984d40SFabiano Rosas     if (!mve_skip_vmov(s, vd + 1, a->idx, MO_32)) {
2252f0984d40SFabiano Rosas         tmp = load_reg(s, a->rt2);
2253f0984d40SFabiano Rosas         write_neon_element32(tmp, vd + 1, a->idx, MO_32);
2254f0984d40SFabiano Rosas     }
2255f0984d40SFabiano Rosas 
2256f0984d40SFabiano Rosas     mve_update_and_store_eci(s);
2257f0984d40SFabiano Rosas     return true;
2258f0984d40SFabiano Rosas }
2259