1bbf6c6dbSThomas Huth /*
2bbf6c6dbSThomas Huth * QEMU ARMv7-M TCG-only CPUs.
3bbf6c6dbSThomas Huth *
4bbf6c6dbSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH
5bbf6c6dbSThomas Huth *
6bbf6c6dbSThomas Huth * This code is licensed under the GNU GPL v2 or later.
7bbf6c6dbSThomas Huth *
8bbf6c6dbSThomas Huth * SPDX-License-Identifier: GPL-2.0-or-later
9bbf6c6dbSThomas Huth */
10bbf6c6dbSThomas Huth
11bbf6c6dbSThomas Huth #include "qemu/osdep.h"
12bbf6c6dbSThomas Huth #include "cpu.h"
13bbf6c6dbSThomas Huth #include "hw/core/tcg-cpu-ops.h"
14bbf6c6dbSThomas Huth #include "internals.h"
15bbf6c6dbSThomas Huth
16bbf6c6dbSThomas Huth #if !defined(CONFIG_USER_ONLY)
17bbf6c6dbSThomas Huth
18bbf6c6dbSThomas Huth #include "hw/intc/armv7m_nvic.h"
19bbf6c6dbSThomas Huth
arm_v7m_cpu_exec_interrupt(CPUState * cs,int interrupt_request)20bbf6c6dbSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
21bbf6c6dbSThomas Huth {
22bbf6c6dbSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs);
23bbf6c6dbSThomas Huth ARMCPU *cpu = ARM_CPU(cs);
24bbf6c6dbSThomas Huth CPUARMState *env = &cpu->env;
25bbf6c6dbSThomas Huth bool ret = false;
26bbf6c6dbSThomas Huth
27bbf6c6dbSThomas Huth /*
28bbf6c6dbSThomas Huth * ARMv7-M interrupt masking works differently than -A or -R.
29bbf6c6dbSThomas Huth * There is no FIQ/IRQ distinction. Instead of I and F bits
30bbf6c6dbSThomas Huth * masking FIQ and IRQ interrupts, an exception is taken only
31bbf6c6dbSThomas Huth * if it is higher priority than the current execution priority
32bbf6c6dbSThomas Huth * (which depends on state like BASEPRI, FAULTMASK and the
33bbf6c6dbSThomas Huth * currently active exception).
34bbf6c6dbSThomas Huth */
35bbf6c6dbSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD
36bbf6c6dbSThomas Huth && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
37bbf6c6dbSThomas Huth cs->exception_index = EXCP_IRQ;
38bbf6c6dbSThomas Huth cc->tcg_ops->do_interrupt(cs);
39bbf6c6dbSThomas Huth ret = true;
40bbf6c6dbSThomas Huth }
41bbf6c6dbSThomas Huth return ret;
42bbf6c6dbSThomas Huth }
43bbf6c6dbSThomas Huth
44bbf6c6dbSThomas Huth #endif /* !CONFIG_USER_ONLY */
45bbf6c6dbSThomas Huth
cortex_m0_initfn(Object * obj)46bbf6c6dbSThomas Huth static void cortex_m0_initfn(Object *obj)
47bbf6c6dbSThomas Huth {
48bbf6c6dbSThomas Huth ARMCPU *cpu = ARM_CPU(obj);
49bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6);
50bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M);
51bbf6c6dbSThomas Huth
52bbf6c6dbSThomas Huth cpu->midr = 0x410cc200;
53bbf6c6dbSThomas Huth
54bbf6c6dbSThomas Huth /*
55bbf6c6dbSThomas Huth * These ID register values are not guest visible, because
56bbf6c6dbSThomas Huth * we do not implement the Main Extension. They must be set
57bbf6c6dbSThomas Huth * to values corresponding to the Cortex-M0's implemented
58bbf6c6dbSThomas Huth * features, because QEMU generally controls its emulation
59bbf6c6dbSThomas Huth * by looking at ID register fields. We use the same values as
60bbf6c6dbSThomas Huth * for the M3.
61bbf6c6dbSThomas Huth */
62bbf6c6dbSThomas Huth cpu->isar.id_pfr0 = 0x00000030;
63bbf6c6dbSThomas Huth cpu->isar.id_pfr1 = 0x00000200;
64bbf6c6dbSThomas Huth cpu->isar.id_dfr0 = 0x00100000;
65bbf6c6dbSThomas Huth cpu->id_afr0 = 0x00000000;
66bbf6c6dbSThomas Huth cpu->isar.id_mmfr0 = 0x00000030;
67bbf6c6dbSThomas Huth cpu->isar.id_mmfr1 = 0x00000000;
68bbf6c6dbSThomas Huth cpu->isar.id_mmfr2 = 0x00000000;
69bbf6c6dbSThomas Huth cpu->isar.id_mmfr3 = 0x00000000;
70bbf6c6dbSThomas Huth cpu->isar.id_isar0 = 0x01141110;
71bbf6c6dbSThomas Huth cpu->isar.id_isar1 = 0x02111000;
72bbf6c6dbSThomas Huth cpu->isar.id_isar2 = 0x21112231;
73bbf6c6dbSThomas Huth cpu->isar.id_isar3 = 0x01111110;
74bbf6c6dbSThomas Huth cpu->isar.id_isar4 = 0x01310102;
75bbf6c6dbSThomas Huth cpu->isar.id_isar5 = 0x00000000;
76bbf6c6dbSThomas Huth cpu->isar.id_isar6 = 0x00000000;
77bbf6c6dbSThomas Huth }
78bbf6c6dbSThomas Huth
cortex_m3_initfn(Object * obj)79bbf6c6dbSThomas Huth static void cortex_m3_initfn(Object *obj)
80bbf6c6dbSThomas Huth {
81bbf6c6dbSThomas Huth ARMCPU *cpu = ARM_CPU(obj);
82bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7);
83bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M);
84bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
85bbf6c6dbSThomas Huth cpu->midr = 0x410fc231;
86bbf6c6dbSThomas Huth cpu->pmsav7_dregion = 8;
87bbf6c6dbSThomas Huth cpu->isar.id_pfr0 = 0x00000030;
88bbf6c6dbSThomas Huth cpu->isar.id_pfr1 = 0x00000200;
89bbf6c6dbSThomas Huth cpu->isar.id_dfr0 = 0x00100000;
90bbf6c6dbSThomas Huth cpu->id_afr0 = 0x00000000;
91bbf6c6dbSThomas Huth cpu->isar.id_mmfr0 = 0x00000030;
92bbf6c6dbSThomas Huth cpu->isar.id_mmfr1 = 0x00000000;
93bbf6c6dbSThomas Huth cpu->isar.id_mmfr2 = 0x00000000;
94bbf6c6dbSThomas Huth cpu->isar.id_mmfr3 = 0x00000000;
95bbf6c6dbSThomas Huth cpu->isar.id_isar0 = 0x01141110;
96bbf6c6dbSThomas Huth cpu->isar.id_isar1 = 0x02111000;
97bbf6c6dbSThomas Huth cpu->isar.id_isar2 = 0x21112231;
98bbf6c6dbSThomas Huth cpu->isar.id_isar3 = 0x01111110;
99bbf6c6dbSThomas Huth cpu->isar.id_isar4 = 0x01310102;
100bbf6c6dbSThomas Huth cpu->isar.id_isar5 = 0x00000000;
101bbf6c6dbSThomas Huth cpu->isar.id_isar6 = 0x00000000;
102bbf6c6dbSThomas Huth }
103bbf6c6dbSThomas Huth
cortex_m4_initfn(Object * obj)104bbf6c6dbSThomas Huth static void cortex_m4_initfn(Object *obj)
105bbf6c6dbSThomas Huth {
106bbf6c6dbSThomas Huth ARMCPU *cpu = ARM_CPU(obj);
107bbf6c6dbSThomas Huth
108bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7);
109bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M);
110bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
111bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
112bbf6c6dbSThomas Huth cpu->midr = 0x410fc240; /* r0p0 */
113bbf6c6dbSThomas Huth cpu->pmsav7_dregion = 8;
114bbf6c6dbSThomas Huth cpu->isar.mvfr0 = 0x10110021;
115bbf6c6dbSThomas Huth cpu->isar.mvfr1 = 0x11000011;
116bbf6c6dbSThomas Huth cpu->isar.mvfr2 = 0x00000000;
117bbf6c6dbSThomas Huth cpu->isar.id_pfr0 = 0x00000030;
118bbf6c6dbSThomas Huth cpu->isar.id_pfr1 = 0x00000200;
119bbf6c6dbSThomas Huth cpu->isar.id_dfr0 = 0x00100000;
120bbf6c6dbSThomas Huth cpu->id_afr0 = 0x00000000;
121bbf6c6dbSThomas Huth cpu->isar.id_mmfr0 = 0x00000030;
122bbf6c6dbSThomas Huth cpu->isar.id_mmfr1 = 0x00000000;
123bbf6c6dbSThomas Huth cpu->isar.id_mmfr2 = 0x00000000;
124bbf6c6dbSThomas Huth cpu->isar.id_mmfr3 = 0x00000000;
125bbf6c6dbSThomas Huth cpu->isar.id_isar0 = 0x01141110;
126bbf6c6dbSThomas Huth cpu->isar.id_isar1 = 0x02111000;
127bbf6c6dbSThomas Huth cpu->isar.id_isar2 = 0x21112231;
128bbf6c6dbSThomas Huth cpu->isar.id_isar3 = 0x01111110;
129bbf6c6dbSThomas Huth cpu->isar.id_isar4 = 0x01310102;
130bbf6c6dbSThomas Huth cpu->isar.id_isar5 = 0x00000000;
131bbf6c6dbSThomas Huth cpu->isar.id_isar6 = 0x00000000;
132bbf6c6dbSThomas Huth }
133bbf6c6dbSThomas Huth
cortex_m7_initfn(Object * obj)134bbf6c6dbSThomas Huth static void cortex_m7_initfn(Object *obj)
135bbf6c6dbSThomas Huth {
136bbf6c6dbSThomas Huth ARMCPU *cpu = ARM_CPU(obj);
137bbf6c6dbSThomas Huth
138bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7);
139bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M);
140bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
141bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
142bbf6c6dbSThomas Huth cpu->midr = 0x411fc272; /* r1p2 */
143bbf6c6dbSThomas Huth cpu->pmsav7_dregion = 8;
144bbf6c6dbSThomas Huth cpu->isar.mvfr0 = 0x10110221;
145bbf6c6dbSThomas Huth cpu->isar.mvfr1 = 0x12000011;
146bbf6c6dbSThomas Huth cpu->isar.mvfr2 = 0x00000040;
147bbf6c6dbSThomas Huth cpu->isar.id_pfr0 = 0x00000030;
148bbf6c6dbSThomas Huth cpu->isar.id_pfr1 = 0x00000200;
149bbf6c6dbSThomas Huth cpu->isar.id_dfr0 = 0x00100000;
150bbf6c6dbSThomas Huth cpu->id_afr0 = 0x00000000;
151bbf6c6dbSThomas Huth cpu->isar.id_mmfr0 = 0x00100030;
152bbf6c6dbSThomas Huth cpu->isar.id_mmfr1 = 0x00000000;
153bbf6c6dbSThomas Huth cpu->isar.id_mmfr2 = 0x01000000;
154bbf6c6dbSThomas Huth cpu->isar.id_mmfr3 = 0x00000000;
155bbf6c6dbSThomas Huth cpu->isar.id_isar0 = 0x01101110;
156bbf6c6dbSThomas Huth cpu->isar.id_isar1 = 0x02112000;
157bbf6c6dbSThomas Huth cpu->isar.id_isar2 = 0x20232231;
158bbf6c6dbSThomas Huth cpu->isar.id_isar3 = 0x01111131;
159bbf6c6dbSThomas Huth cpu->isar.id_isar4 = 0x01310132;
160bbf6c6dbSThomas Huth cpu->isar.id_isar5 = 0x00000000;
161bbf6c6dbSThomas Huth cpu->isar.id_isar6 = 0x00000000;
162bbf6c6dbSThomas Huth }
163bbf6c6dbSThomas Huth
cortex_m33_initfn(Object * obj)164bbf6c6dbSThomas Huth static void cortex_m33_initfn(Object *obj)
165bbf6c6dbSThomas Huth {
166bbf6c6dbSThomas Huth ARMCPU *cpu = ARM_CPU(obj);
167bbf6c6dbSThomas Huth
168bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8);
169bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M);
170bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
171bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
172bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
173bbf6c6dbSThomas Huth cpu->midr = 0x410fd213; /* r0p3 */
174bbf6c6dbSThomas Huth cpu->pmsav7_dregion = 16;
175bbf6c6dbSThomas Huth cpu->sau_sregion = 8;
176bbf6c6dbSThomas Huth cpu->isar.mvfr0 = 0x10110021;
177bbf6c6dbSThomas Huth cpu->isar.mvfr1 = 0x11000011;
178bbf6c6dbSThomas Huth cpu->isar.mvfr2 = 0x00000040;
179bbf6c6dbSThomas Huth cpu->isar.id_pfr0 = 0x00000030;
180bbf6c6dbSThomas Huth cpu->isar.id_pfr1 = 0x00000210;
181bbf6c6dbSThomas Huth cpu->isar.id_dfr0 = 0x00200000;
182bbf6c6dbSThomas Huth cpu->id_afr0 = 0x00000000;
183bbf6c6dbSThomas Huth cpu->isar.id_mmfr0 = 0x00101F40;
184bbf6c6dbSThomas Huth cpu->isar.id_mmfr1 = 0x00000000;
185bbf6c6dbSThomas Huth cpu->isar.id_mmfr2 = 0x01000000;
186bbf6c6dbSThomas Huth cpu->isar.id_mmfr3 = 0x00000000;
187bbf6c6dbSThomas Huth cpu->isar.id_isar0 = 0x01101110;
188bbf6c6dbSThomas Huth cpu->isar.id_isar1 = 0x02212000;
189bbf6c6dbSThomas Huth cpu->isar.id_isar2 = 0x20232232;
190bbf6c6dbSThomas Huth cpu->isar.id_isar3 = 0x01111131;
191bbf6c6dbSThomas Huth cpu->isar.id_isar4 = 0x01310132;
192bbf6c6dbSThomas Huth cpu->isar.id_isar5 = 0x00000000;
193bbf6c6dbSThomas Huth cpu->isar.id_isar6 = 0x00000000;
194bbf6c6dbSThomas Huth cpu->clidr = 0x00000000;
195bbf6c6dbSThomas Huth cpu->ctr = 0x8000c000;
196bbf6c6dbSThomas Huth }
197bbf6c6dbSThomas Huth
cortex_m55_initfn(Object * obj)198bbf6c6dbSThomas Huth static void cortex_m55_initfn(Object *obj)
199bbf6c6dbSThomas Huth {
200bbf6c6dbSThomas Huth ARMCPU *cpu = ARM_CPU(obj);
201bbf6c6dbSThomas Huth
202bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8);
203bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8_1M);
204bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M);
205bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
206bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
207bbf6c6dbSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
208bbf6c6dbSThomas Huth cpu->midr = 0x410fd221; /* r0p1 */
209bbf6c6dbSThomas Huth cpu->revidr = 0;
210bbf6c6dbSThomas Huth cpu->pmsav7_dregion = 16;
211bbf6c6dbSThomas Huth cpu->sau_sregion = 8;
212bbf6c6dbSThomas Huth /* These are the MVFR* values for the FPU + full MVE configuration */
213bbf6c6dbSThomas Huth cpu->isar.mvfr0 = 0x10110221;
214bbf6c6dbSThomas Huth cpu->isar.mvfr1 = 0x12100211;
215bbf6c6dbSThomas Huth cpu->isar.mvfr2 = 0x00000040;
216bbf6c6dbSThomas Huth cpu->isar.id_pfr0 = 0x20000030;
217bbf6c6dbSThomas Huth cpu->isar.id_pfr1 = 0x00000230;
218bbf6c6dbSThomas Huth cpu->isar.id_dfr0 = 0x10200000;
219bbf6c6dbSThomas Huth cpu->id_afr0 = 0x00000000;
220bbf6c6dbSThomas Huth cpu->isar.id_mmfr0 = 0x00111040;
221bbf6c6dbSThomas Huth cpu->isar.id_mmfr1 = 0x00000000;
222bbf6c6dbSThomas Huth cpu->isar.id_mmfr2 = 0x01000000;
223bbf6c6dbSThomas Huth cpu->isar.id_mmfr3 = 0x00000011;
224bbf6c6dbSThomas Huth cpu->isar.id_isar0 = 0x01103110;
225bbf6c6dbSThomas Huth cpu->isar.id_isar1 = 0x02212000;
226bbf6c6dbSThomas Huth cpu->isar.id_isar2 = 0x20232232;
227bbf6c6dbSThomas Huth cpu->isar.id_isar3 = 0x01111131;
228bbf6c6dbSThomas Huth cpu->isar.id_isar4 = 0x01310132;
229bbf6c6dbSThomas Huth cpu->isar.id_isar5 = 0x00000000;
230bbf6c6dbSThomas Huth cpu->isar.id_isar6 = 0x00000000;
231bbf6c6dbSThomas Huth cpu->clidr = 0x00000000; /* caches not implemented */
232bbf6c6dbSThomas Huth cpu->ctr = 0x8303c003;
233bbf6c6dbSThomas Huth }
234bbf6c6dbSThomas Huth
235bbf6c6dbSThomas Huth static const TCGCPUOps arm_v7m_tcg_ops = {
236bbf6c6dbSThomas Huth .initialize = arm_translate_init,
237bbf6c6dbSThomas Huth .synchronize_from_tb = arm_cpu_synchronize_from_tb,
238bbf6c6dbSThomas Huth .debug_excp_handler = arm_debug_excp_handler,
239bbf6c6dbSThomas Huth .restore_state_to_opc = arm_restore_state_to_opc,
240bbf6c6dbSThomas Huth
241bbf6c6dbSThomas Huth #ifdef CONFIG_USER_ONLY
242bbf6c6dbSThomas Huth .record_sigsegv = arm_cpu_record_sigsegv,
243bbf6c6dbSThomas Huth .record_sigbus = arm_cpu_record_sigbus,
244bbf6c6dbSThomas Huth #else
245*1ba3cb88SRichard Henderson .tlb_fill_align = arm_cpu_tlb_fill_align,
246bbf6c6dbSThomas Huth .cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt,
247fcee3707SPeter Maydell .cpu_exec_halt = arm_cpu_exec_halt,
248bbf6c6dbSThomas Huth .do_interrupt = arm_v7m_cpu_do_interrupt,
249bbf6c6dbSThomas Huth .do_transaction_failed = arm_cpu_do_transaction_failed,
250bbf6c6dbSThomas Huth .do_unaligned_access = arm_cpu_do_unaligned_access,
251bbf6c6dbSThomas Huth .adjust_watchpoint_address = arm_adjust_watchpoint_address,
252bbf6c6dbSThomas Huth .debug_check_watchpoint = arm_debug_check_watchpoint,
253bbf6c6dbSThomas Huth .debug_check_breakpoint = arm_debug_check_breakpoint,
254bbf6c6dbSThomas Huth #endif /* !CONFIG_USER_ONLY */
255bbf6c6dbSThomas Huth };
256bbf6c6dbSThomas Huth
arm_v7m_class_init(ObjectClass * oc,void * data)257bbf6c6dbSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data)
258bbf6c6dbSThomas Huth {
259bbf6c6dbSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc);
260bbf6c6dbSThomas Huth CPUClass *cc = CPU_CLASS(oc);
261bbf6c6dbSThomas Huth
262bbf6c6dbSThomas Huth acc->info = data;
263bbf6c6dbSThomas Huth cc->tcg_ops = &arm_v7m_tcg_ops;
264bbf6c6dbSThomas Huth cc->gdb_core_xml_file = "arm-m-profile.xml";
265bbf6c6dbSThomas Huth }
266bbf6c6dbSThomas Huth
267bbf6c6dbSThomas Huth static const ARMCPUInfo arm_v7m_cpus[] = {
268bbf6c6dbSThomas Huth { .name = "cortex-m0", .initfn = cortex_m0_initfn,
269bbf6c6dbSThomas Huth .class_init = arm_v7m_class_init },
270bbf6c6dbSThomas Huth { .name = "cortex-m3", .initfn = cortex_m3_initfn,
271bbf6c6dbSThomas Huth .class_init = arm_v7m_class_init },
272bbf6c6dbSThomas Huth { .name = "cortex-m4", .initfn = cortex_m4_initfn,
273bbf6c6dbSThomas Huth .class_init = arm_v7m_class_init },
274bbf6c6dbSThomas Huth { .name = "cortex-m7", .initfn = cortex_m7_initfn,
275bbf6c6dbSThomas Huth .class_init = arm_v7m_class_init },
276bbf6c6dbSThomas Huth { .name = "cortex-m33", .initfn = cortex_m33_initfn,
277bbf6c6dbSThomas Huth .class_init = arm_v7m_class_init },
278bbf6c6dbSThomas Huth { .name = "cortex-m55", .initfn = cortex_m55_initfn,
279bbf6c6dbSThomas Huth .class_init = arm_v7m_class_init },
280bbf6c6dbSThomas Huth };
281bbf6c6dbSThomas Huth
arm_v7m_cpu_register_types(void)282bbf6c6dbSThomas Huth static void arm_v7m_cpu_register_types(void)
283bbf6c6dbSThomas Huth {
284bbf6c6dbSThomas Huth size_t i;
285bbf6c6dbSThomas Huth
286bbf6c6dbSThomas Huth for (i = 0; i < ARRAY_SIZE(arm_v7m_cpus); ++i) {
287bbf6c6dbSThomas Huth arm_cpu_register(&arm_v7m_cpus[i]);
288bbf6c6dbSThomas Huth }
289bbf6c6dbSThomas Huth }
290bbf6c6dbSThomas Huth
291bbf6c6dbSThomas Huth type_init(arm_v7m_cpu_register_types)
292