xref: /openbmc/qemu/target/arm/cpu.c (revision f6287c24c66d6b9187c1c2887e1c7cfa4d304b0c)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h"
23a8d25326SMarkus Armbruster #include "qemu-common.h"
24181962fdSPeter Maydell #include "target/arm/idau.h"
250b8fa32fSMarkus Armbruster #include "qemu/module.h"
26fcf5ef2aSThomas Huth #include "qapi/error.h"
27f9f62e4cSPeter Maydell #include "qapi/visitor.h"
28fcf5ef2aSThomas Huth #include "cpu.h"
29fcf5ef2aSThomas Huth #include "internals.h"
30fcf5ef2aSThomas Huth #include "exec/exec-all.h"
31fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
32fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
33fcf5ef2aSThomas Huth #include "hw/loader.h"
34cc7d44c2SLike Xu #include "hw/boards.h"
35fcf5ef2aSThomas Huth #endif
36fcf5ef2aSThomas Huth #include "sysemu/sysemu.h"
3714a48c1dSMarkus Armbruster #include "sysemu/tcg.h"
38b3946626SVincent Palatin #include "sysemu/hw_accel.h"
39fcf5ef2aSThomas Huth #include "kvm_arm.h"
40110f6c70SRichard Henderson #include "disas/capstone.h"
4124f91e81SAlex Bennée #include "fpu/softfloat.h"
42fcf5ef2aSThomas Huth 
43fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
44fcf5ef2aSThomas Huth {
45fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
4642f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
47fcf5ef2aSThomas Huth 
4842f6ed91SJulia Suvorova     if (is_a64(env)) {
4942f6ed91SJulia Suvorova         env->pc = value;
5042f6ed91SJulia Suvorova         env->thumb = 0;
5142f6ed91SJulia Suvorova     } else {
5242f6ed91SJulia Suvorova         env->regs[15] = value & ~1;
5342f6ed91SJulia Suvorova         env->thumb = value & 1;
5442f6ed91SJulia Suvorova     }
5542f6ed91SJulia Suvorova }
5642f6ed91SJulia Suvorova 
5742f6ed91SJulia Suvorova static void arm_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
5842f6ed91SJulia Suvorova {
5942f6ed91SJulia Suvorova     ARMCPU *cpu = ARM_CPU(cs);
6042f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
6142f6ed91SJulia Suvorova 
6242f6ed91SJulia Suvorova     /*
6342f6ed91SJulia Suvorova      * It's OK to look at env for the current mode here, because it's
6442f6ed91SJulia Suvorova      * never possible for an AArch64 TB to chain to an AArch32 TB.
6542f6ed91SJulia Suvorova      */
6642f6ed91SJulia Suvorova     if (is_a64(env)) {
6742f6ed91SJulia Suvorova         env->pc = tb->pc;
6842f6ed91SJulia Suvorova     } else {
6942f6ed91SJulia Suvorova         env->regs[15] = tb->pc;
7042f6ed91SJulia Suvorova     }
71fcf5ef2aSThomas Huth }
72fcf5ef2aSThomas Huth 
73fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
74fcf5ef2aSThomas Huth {
75fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
76fcf5ef2aSThomas Huth 
77062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
78fcf5ef2aSThomas Huth         && cs->interrupt_request &
79fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
80fcf5ef2aSThomas Huth          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
81fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
82fcf5ef2aSThomas Huth }
83fcf5ef2aSThomas Huth 
84b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
85b5c53d1bSAaron Lindsay                                  void *opaque)
86b5c53d1bSAaron Lindsay {
87b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
88b5c53d1bSAaron Lindsay 
89b5c53d1bSAaron Lindsay     entry->hook = hook;
90b5c53d1bSAaron Lindsay     entry->opaque = opaque;
91b5c53d1bSAaron Lindsay 
92b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
93b5c53d1bSAaron Lindsay }
94b5c53d1bSAaron Lindsay 
9508267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
96fcf5ef2aSThomas Huth                                  void *opaque)
97fcf5ef2aSThomas Huth {
9808267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
9908267487SAaron Lindsay 
10008267487SAaron Lindsay     entry->hook = hook;
10108267487SAaron Lindsay     entry->opaque = opaque;
10208267487SAaron Lindsay 
10308267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
104fcf5ef2aSThomas Huth }
105fcf5ef2aSThomas Huth 
106fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
107fcf5ef2aSThomas Huth {
108fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
109fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
110fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
111fcf5ef2aSThomas Huth 
112fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
113fcf5ef2aSThomas Huth         return;
114fcf5ef2aSThomas Huth     }
115fcf5ef2aSThomas Huth 
116fcf5ef2aSThomas Huth     if (ri->resetfn) {
117fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
118fcf5ef2aSThomas Huth         return;
119fcf5ef2aSThomas Huth     }
120fcf5ef2aSThomas Huth 
121fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
122fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
123fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
124fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
125fcf5ef2aSThomas Huth      */
126fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
127fcf5ef2aSThomas Huth         return;
128fcf5ef2aSThomas Huth     }
129fcf5ef2aSThomas Huth 
130fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
131fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
132fcf5ef2aSThomas Huth     } else {
133fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
134fcf5ef2aSThomas Huth     }
135fcf5ef2aSThomas Huth }
136fcf5ef2aSThomas Huth 
137fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
138fcf5ef2aSThomas Huth {
139fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
140fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
141fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
142fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
143fcf5ef2aSThomas Huth      */
144fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
145fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
146fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
147fcf5ef2aSThomas Huth 
148fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
149fcf5ef2aSThomas Huth         return;
150fcf5ef2aSThomas Huth     }
151fcf5ef2aSThomas Huth 
152fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
153fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
154fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
155fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
156fcf5ef2aSThomas Huth }
157fcf5ef2aSThomas Huth 
158fcf5ef2aSThomas Huth /* CPUClass::reset() */
159fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s)
160fcf5ef2aSThomas Huth {
161fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
162fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
163fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
164fcf5ef2aSThomas Huth 
165fcf5ef2aSThomas Huth     acc->parent_reset(s);
166fcf5ef2aSThomas Huth 
1671f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1681f5c00cfSAlex Bennée 
169fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
170fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
171fcf5ef2aSThomas Huth 
172fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
17347576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
17447576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
17547576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
176fcf5ef2aSThomas Huth 
177062ba099SAlex Bennée     cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
178fcf5ef2aSThomas Huth     s->halted = cpu->start_powered_off;
179fcf5ef2aSThomas Huth 
180fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
181fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
182fcf5ef2aSThomas Huth     }
183fcf5ef2aSThomas Huth 
184fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
185fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
186fcf5ef2aSThomas Huth         env->aarch64 = 1;
187fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
188fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
189fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
190fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
191276c6e81SRichard Henderson         /* Enable all PAC keys.  */
192276c6e81SRichard Henderson         env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB |
193276c6e81SRichard Henderson                                   SCTLR_EnDA | SCTLR_EnDB);
1941ae9cfbdSRichard Henderson         /* Enable all PAC instructions */
1951ae9cfbdSRichard Henderson         env->cp15.hcr_el2 |= HCR_API;
1961ae9cfbdSRichard Henderson         env->cp15.scr_el3 |= SCR_API;
197fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
198fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
199802ac0e1SRichard Henderson         /* and to the SVE instructions */
200802ac0e1SRichard Henderson         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3);
201802ac0e1SRichard Henderson         env->cp15.cptr_el[3] |= CPTR_EZ;
202802ac0e1SRichard Henderson         /* with maximum vector length */
20373234775SAndrew Jones         env->vfp.zcr_el[1] = cpu_isar_feature(aa64_sve, cpu) ?
20473234775SAndrew Jones                              cpu->sve_max_vq - 1 : 0;
205adf92eabSRichard Henderson         env->vfp.zcr_el[2] = env->vfp.zcr_el[1];
206adf92eabSRichard Henderson         env->vfp.zcr_el[3] = env->vfp.zcr_el[1];
207f6a148feSRichard Henderson         /*
208f6a148feSRichard Henderson          * Enable TBI0 and TBI1.  While the real kernel only enables TBI0,
209f6a148feSRichard Henderson          * turning on both here will produce smaller code and otherwise
210f6a148feSRichard Henderson          * make no difference to the user-level emulation.
211f6a148feSRichard Henderson          */
212f6a148feSRichard Henderson         env->cp15.tcr_el[1].raw_tcr = (3ULL << 37);
213fcf5ef2aSThomas Huth #else
214fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
215fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
216fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
217fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
218fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
219fcf5ef2aSThomas Huth         } else {
220fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
221fcf5ef2aSThomas Huth         }
222fcf5ef2aSThomas Huth         env->pc = cpu->rvbar;
223fcf5ef2aSThomas Huth #endif
224fcf5ef2aSThomas Huth     } else {
225fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
226fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
227fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
228fcf5ef2aSThomas Huth #endif
229fcf5ef2aSThomas Huth     }
230fcf5ef2aSThomas Huth 
231fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
232fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
233fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
234fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
235fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
236fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
237fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
238fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
239fcf5ef2aSThomas Huth     }
240fcf5ef2aSThomas Huth #else
241060a65dfSPeter Maydell 
242060a65dfSPeter Maydell     /*
243060a65dfSPeter Maydell      * If the highest available EL is EL2, AArch32 will start in Hyp
244060a65dfSPeter Maydell      * mode; otherwise it starts in SVC. Note that if we start in
245060a65dfSPeter Maydell      * AArch64 then these values in the uncached_cpsr will be ignored.
246060a65dfSPeter Maydell      */
247060a65dfSPeter Maydell     if (arm_feature(env, ARM_FEATURE_EL2) &&
248060a65dfSPeter Maydell         !arm_feature(env, ARM_FEATURE_EL3)) {
249060a65dfSPeter Maydell         env->uncached_cpsr = ARM_CPU_MODE_HYP;
250060a65dfSPeter Maydell     } else {
251fcf5ef2aSThomas Huth         env->uncached_cpsr = ARM_CPU_MODE_SVC;
252060a65dfSPeter Maydell     }
253fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
254dc7abe4dSMichael Davidsaver 
255531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
256fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
257fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
258fcf5ef2aSThomas Huth         uint8_t *rom;
25938e2a77cSPeter Maydell         uint32_t vecbase;
260fcf5ef2aSThomas Huth 
2611e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
2621e577cc7SPeter Maydell             env->v7m.secure = true;
2633b2e9344SPeter Maydell         } else {
2643b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
2653b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
2663b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
2673b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
2683b2e9344SPeter Maydell              */
2693b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
27002ac2f7fSPeter Maydell             /*
27102ac2f7fSPeter Maydell              * Set NSACR to indicate "NS access permitted to everything";
27202ac2f7fSPeter Maydell              * this avoids having to have all the tests of it being
27302ac2f7fSPeter Maydell              * conditional on ARM_FEATURE_M_SECURITY. Note also that from
27402ac2f7fSPeter Maydell              * v8.1M the guest-visible value of NSACR in a CPU without the
27502ac2f7fSPeter Maydell              * Security Extension is 0xcff.
27602ac2f7fSPeter Maydell              */
27702ac2f7fSPeter Maydell             env->v7m.nsacr = 0xcff;
2781e577cc7SPeter Maydell         }
2791e577cc7SPeter Maydell 
2809d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
2812c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
2829d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
2832c4da50dSPeter Maydell          */
2849d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
2859d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
2869d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
2879d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
2889d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2899d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2909d40cd8aSPeter Maydell         }
29122ab3460SJulia Suvorova         if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
29222ab3460SJulia Suvorova             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
29322ab3460SJulia Suvorova             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
29422ab3460SJulia Suvorova         }
2952c4da50dSPeter Maydell 
296d33abe82SPeter Maydell         if (arm_feature(env, ARM_FEATURE_VFP)) {
297d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK;
298d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK |
299d33abe82SPeter Maydell                 R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK;
300d33abe82SPeter Maydell         }
301056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
302056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
303056f43dfSPeter Maydell 
30438e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
30538e2a77cSPeter Maydell 
30638e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
30738e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
3080f0f8b61SThomas Huth         rom = rom_ptr(vecbase, 8);
309fcf5ef2aSThomas Huth         if (rom) {
310fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
311fcf5ef2aSThomas Huth              * copied into physical memory.
312fcf5ef2aSThomas Huth              */
313fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
314fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
315fcf5ef2aSThomas Huth         } else {
316fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
317fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
318fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
319fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
320fcf5ef2aSThomas Huth              */
32138e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
32238e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
323fcf5ef2aSThomas Huth         }
324fcf5ef2aSThomas Huth 
325fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
326fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
327fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
328fcf5ef2aSThomas Huth     }
329fcf5ef2aSThomas Huth 
330fcf5ef2aSThomas Huth     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
331fcf5ef2aSThomas Huth      * executing as AArch32 then check if highvecs are enabled and
332fcf5ef2aSThomas Huth      * adjust the PC accordingly.
333fcf5ef2aSThomas Huth      */
334fcf5ef2aSThomas Huth     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
335fcf5ef2aSThomas Huth         env->regs[15] = 0xFFFF0000;
336fcf5ef2aSThomas Huth     }
337fcf5ef2aSThomas Huth 
338dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
339dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
340dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
341dc3c4c14SPeter Maydell      */
342dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
343dc3c4c14SPeter Maydell 
344fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
345fcf5ef2aSThomas Huth #endif
34669ceea64SPeter Maydell 
3470e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
34869ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
3490e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
35062c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
35162c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
35262c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
35362c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
35462c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
35562c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
35662c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
35762c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
35862c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
35962c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
36062c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
36162c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
36262c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
36362c58ee0SPeter Maydell                 }
3640e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
36569ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
36669ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
36769ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
36869ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
36969ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
37069ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
37169ceea64SPeter Maydell             }
3720e1a46bbSPeter Maydell         }
3731bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
3741bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
3754125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
3764125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
3774125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
3784125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
37969ceea64SPeter Maydell     }
38069ceea64SPeter Maydell 
3819901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3829901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
3839901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
3849901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
3859901c576SPeter Maydell         }
3869901c576SPeter Maydell         env->sau.rnr = 0;
3879901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
3889901c576SPeter Maydell          * the Cortex-M33 does.
3899901c576SPeter Maydell          */
3909901c576SPeter Maydell         env->sau.ctrl = 0;
3919901c576SPeter Maydell     }
3929901c576SPeter Maydell 
393fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
394fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
395fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
396fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
397fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
398fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
399fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
400bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
401bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
402fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
403fcf5ef2aSThomas Huth     if (kvm_enabled()) {
404fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
405fcf5ef2aSThomas Huth     }
406fcf5ef2aSThomas Huth #endif
407fcf5ef2aSThomas Huth 
408fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
409fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
410a8a79c7aSRichard Henderson     arm_rebuild_hflags(env);
411fcf5ef2aSThomas Huth }
412fcf5ef2aSThomas Huth 
413310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
414be879556SRichard Henderson                                      unsigned int target_el,
415be879556SRichard Henderson                                      unsigned int cur_el, bool secure,
416be879556SRichard Henderson                                      uint64_t hcr_el2)
417310cedf3SRichard Henderson {
418310cedf3SRichard Henderson     CPUARMState *env = cs->env_ptr;
419310cedf3SRichard Henderson     bool pstate_unmasked;
42016e07f78SRichard Henderson     bool unmasked = false;
421310cedf3SRichard Henderson 
422310cedf3SRichard Henderson     /*
423310cedf3SRichard Henderson      * Don't take exceptions if they target a lower EL.
424310cedf3SRichard Henderson      * This check should catch any exceptions that would not be taken
425310cedf3SRichard Henderson      * but left pending.
426310cedf3SRichard Henderson      */
427310cedf3SRichard Henderson     if (cur_el > target_el) {
428310cedf3SRichard Henderson         return false;
429310cedf3SRichard Henderson     }
430310cedf3SRichard Henderson 
431310cedf3SRichard Henderson     switch (excp_idx) {
432310cedf3SRichard Henderson     case EXCP_FIQ:
433310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_F);
434310cedf3SRichard Henderson         break;
435310cedf3SRichard Henderson 
436310cedf3SRichard Henderson     case EXCP_IRQ:
437310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_I);
438310cedf3SRichard Henderson         break;
439310cedf3SRichard Henderson 
440310cedf3SRichard Henderson     case EXCP_VFIQ:
441310cedf3SRichard Henderson         if (secure || !(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) {
442310cedf3SRichard Henderson             /* VFIQs are only taken when hypervized and non-secure.  */
443310cedf3SRichard Henderson             return false;
444310cedf3SRichard Henderson         }
445310cedf3SRichard Henderson         return !(env->daif & PSTATE_F);
446310cedf3SRichard Henderson     case EXCP_VIRQ:
447310cedf3SRichard Henderson         if (secure || !(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) {
448310cedf3SRichard Henderson             /* VIRQs are only taken when hypervized and non-secure.  */
449310cedf3SRichard Henderson             return false;
450310cedf3SRichard Henderson         }
451310cedf3SRichard Henderson         return !(env->daif & PSTATE_I);
452310cedf3SRichard Henderson     default:
453310cedf3SRichard Henderson         g_assert_not_reached();
454310cedf3SRichard Henderson     }
455310cedf3SRichard Henderson 
456310cedf3SRichard Henderson     /*
457310cedf3SRichard Henderson      * Use the target EL, current execution state and SCR/HCR settings to
458310cedf3SRichard Henderson      * determine whether the corresponding CPSR bit is used to mask the
459310cedf3SRichard Henderson      * interrupt.
460310cedf3SRichard Henderson      */
461310cedf3SRichard Henderson     if ((target_el > cur_el) && (target_el != 1)) {
462310cedf3SRichard Henderson         /* Exceptions targeting a higher EL may not be maskable */
463310cedf3SRichard Henderson         if (arm_feature(env, ARM_FEATURE_AARCH64)) {
464310cedf3SRichard Henderson             /*
465310cedf3SRichard Henderson              * 64-bit masking rules are simple: exceptions to EL3
466310cedf3SRichard Henderson              * can't be masked, and exceptions to EL2 can only be
467310cedf3SRichard Henderson              * masked from Secure state. The HCR and SCR settings
468310cedf3SRichard Henderson              * don't affect the masking logic, only the interrupt routing.
469310cedf3SRichard Henderson              */
470310cedf3SRichard Henderson             if (target_el == 3 || !secure) {
47116e07f78SRichard Henderson                 unmasked = true;
472310cedf3SRichard Henderson             }
473310cedf3SRichard Henderson         } else {
474310cedf3SRichard Henderson             /*
475310cedf3SRichard Henderson              * The old 32-bit-only environment has a more complicated
476310cedf3SRichard Henderson              * masking setup. HCR and SCR bits not only affect interrupt
477310cedf3SRichard Henderson              * routing but also change the behaviour of masking.
478310cedf3SRichard Henderson              */
479310cedf3SRichard Henderson             bool hcr, scr;
480310cedf3SRichard Henderson 
481310cedf3SRichard Henderson             switch (excp_idx) {
482310cedf3SRichard Henderson             case EXCP_FIQ:
483310cedf3SRichard Henderson                 /*
484310cedf3SRichard Henderson                  * If FIQs are routed to EL3 or EL2 then there are cases where
485310cedf3SRichard Henderson                  * we override the CPSR.F in determining if the exception is
486310cedf3SRichard Henderson                  * masked or not. If neither of these are set then we fall back
487310cedf3SRichard Henderson                  * to the CPSR.F setting otherwise we further assess the state
488310cedf3SRichard Henderson                  * below.
489310cedf3SRichard Henderson                  */
490310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_FMO;
491310cedf3SRichard Henderson                 scr = (env->cp15.scr_el3 & SCR_FIQ);
492310cedf3SRichard Henderson 
493310cedf3SRichard Henderson                 /*
494310cedf3SRichard Henderson                  * When EL3 is 32-bit, the SCR.FW bit controls whether the
495310cedf3SRichard Henderson                  * CPSR.F bit masks FIQ interrupts when taken in non-secure
496310cedf3SRichard Henderson                  * state. If SCR.FW is set then FIQs can be masked by CPSR.F
497310cedf3SRichard Henderson                  * when non-secure but only when FIQs are only routed to EL3.
498310cedf3SRichard Henderson                  */
499310cedf3SRichard Henderson                 scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr);
500310cedf3SRichard Henderson                 break;
501310cedf3SRichard Henderson             case EXCP_IRQ:
502310cedf3SRichard Henderson                 /*
503310cedf3SRichard Henderson                  * When EL3 execution state is 32-bit, if HCR.IMO is set then
504310cedf3SRichard Henderson                  * we may override the CPSR.I masking when in non-secure state.
505310cedf3SRichard Henderson                  * The SCR.IRQ setting has already been taken into consideration
506310cedf3SRichard Henderson                  * when setting the target EL, so it does not have a further
507310cedf3SRichard Henderson                  * affect here.
508310cedf3SRichard Henderson                  */
509310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_IMO;
510310cedf3SRichard Henderson                 scr = false;
511310cedf3SRichard Henderson                 break;
512310cedf3SRichard Henderson             default:
513310cedf3SRichard Henderson                 g_assert_not_reached();
514310cedf3SRichard Henderson             }
515310cedf3SRichard Henderson 
516310cedf3SRichard Henderson             if ((scr || hcr) && !secure) {
51716e07f78SRichard Henderson                 unmasked = true;
518310cedf3SRichard Henderson             }
519310cedf3SRichard Henderson         }
520310cedf3SRichard Henderson     }
521310cedf3SRichard Henderson 
522310cedf3SRichard Henderson     /*
523310cedf3SRichard Henderson      * The PSTATE bits only mask the interrupt if we have not overriden the
524310cedf3SRichard Henderson      * ability above.
525310cedf3SRichard Henderson      */
526310cedf3SRichard Henderson     return unmasked || pstate_unmasked;
527310cedf3SRichard Henderson }
528310cedf3SRichard Henderson 
529fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
530fcf5ef2aSThomas Huth {
531fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
532fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
533fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
534fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
535be879556SRichard Henderson     uint64_t hcr_el2 = arm_hcr_el2_eff(env);
536fcf5ef2aSThomas Huth     uint32_t target_el;
537fcf5ef2aSThomas Huth     uint32_t excp_idx;
538d63d0ec5SRichard Henderson 
539d63d0ec5SRichard Henderson     /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */
540fcf5ef2aSThomas Huth 
541fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
542fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
543fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
544be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
545be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
546d63d0ec5SRichard Henderson             goto found;
547fcf5ef2aSThomas Huth         }
548fcf5ef2aSThomas Huth     }
549fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
550fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
551fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
552be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
553be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
554d63d0ec5SRichard Henderson             goto found;
555fcf5ef2aSThomas Huth         }
556fcf5ef2aSThomas Huth     }
557fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
558fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
559fcf5ef2aSThomas Huth         target_el = 1;
560be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
561be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
562d63d0ec5SRichard Henderson             goto found;
563fcf5ef2aSThomas Huth         }
564fcf5ef2aSThomas Huth     }
565fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
566fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
567fcf5ef2aSThomas Huth         target_el = 1;
568be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
569be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
570d63d0ec5SRichard Henderson             goto found;
571d63d0ec5SRichard Henderson         }
572d63d0ec5SRichard Henderson     }
573d63d0ec5SRichard Henderson     return false;
574d63d0ec5SRichard Henderson 
575d63d0ec5SRichard Henderson  found:
576fcf5ef2aSThomas Huth     cs->exception_index = excp_idx;
577fcf5ef2aSThomas Huth     env->exception.target_el = target_el;
578fcf5ef2aSThomas Huth     cc->do_interrupt(cs);
579d63d0ec5SRichard Henderson     return true;
580fcf5ef2aSThomas Huth }
581fcf5ef2aSThomas Huth 
582fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
583fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
584fcf5ef2aSThomas Huth {
585fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
586fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
587fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
588fcf5ef2aSThomas Huth     bool ret = false;
589fcf5ef2aSThomas Huth 
590f4e8e4edSPeter Maydell     /* ARMv7-M interrupt masking works differently than -A or -R.
5917ecdaa4aSPeter Maydell      * There is no FIQ/IRQ distinction. Instead of I and F bits
5927ecdaa4aSPeter Maydell      * masking FIQ and IRQ interrupts, an exception is taken only
5937ecdaa4aSPeter Maydell      * if it is higher priority than the current execution priority
5947ecdaa4aSPeter Maydell      * (which depends on state like BASEPRI, FAULTMASK and the
5957ecdaa4aSPeter Maydell      * currently active exception).
596fcf5ef2aSThomas Huth      */
597fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD
598f4e8e4edSPeter Maydell         && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
599fcf5ef2aSThomas Huth         cs->exception_index = EXCP_IRQ;
600fcf5ef2aSThomas Huth         cc->do_interrupt(cs);
601fcf5ef2aSThomas Huth         ret = true;
602fcf5ef2aSThomas Huth     }
603fcf5ef2aSThomas Huth     return ret;
604fcf5ef2aSThomas Huth }
605fcf5ef2aSThomas Huth #endif
606fcf5ef2aSThomas Huth 
60789430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu)
60889430fc6SPeter Maydell {
60989430fc6SPeter Maydell     /*
61089430fc6SPeter Maydell      * Update the interrupt level for VIRQ, which is the logical OR of
61189430fc6SPeter Maydell      * the HCR_EL2.VI bit and the input line level from the GIC.
61289430fc6SPeter Maydell      */
61389430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
61489430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
61589430fc6SPeter Maydell 
61689430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VI) ||
61789430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VIRQ);
61889430fc6SPeter Maydell 
61989430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) {
62089430fc6SPeter Maydell         if (new_state) {
62189430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VIRQ);
62289430fc6SPeter Maydell         } else {
62389430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ);
62489430fc6SPeter Maydell         }
62589430fc6SPeter Maydell     }
62689430fc6SPeter Maydell }
62789430fc6SPeter Maydell 
62889430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu)
62989430fc6SPeter Maydell {
63089430fc6SPeter Maydell     /*
63189430fc6SPeter Maydell      * Update the interrupt level for VFIQ, which is the logical OR of
63289430fc6SPeter Maydell      * the HCR_EL2.VF bit and the input line level from the GIC.
63389430fc6SPeter Maydell      */
63489430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
63589430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
63689430fc6SPeter Maydell 
63789430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VF) ||
63889430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VFIQ);
63989430fc6SPeter Maydell 
64089430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) {
64189430fc6SPeter Maydell         if (new_state) {
64289430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VFIQ);
64389430fc6SPeter Maydell         } else {
64489430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ);
64589430fc6SPeter Maydell         }
64689430fc6SPeter Maydell     }
64789430fc6SPeter Maydell }
64889430fc6SPeter Maydell 
649fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
650fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
651fcf5ef2aSThomas Huth {
652fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
653fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
654fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
655fcf5ef2aSThomas Huth     static const int mask[] = {
656fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
657fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
658fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
659fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
660fcf5ef2aSThomas Huth     };
661fcf5ef2aSThomas Huth 
662ed89f078SPeter Maydell     if (level) {
663ed89f078SPeter Maydell         env->irq_line_state |= mask[irq];
664ed89f078SPeter Maydell     } else {
665ed89f078SPeter Maydell         env->irq_line_state &= ~mask[irq];
666ed89f078SPeter Maydell     }
667ed89f078SPeter Maydell 
668fcf5ef2aSThomas Huth     switch (irq) {
669fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
67089430fc6SPeter Maydell         assert(arm_feature(env, ARM_FEATURE_EL2));
67189430fc6SPeter Maydell         arm_cpu_update_virq(cpu);
67289430fc6SPeter Maydell         break;
673fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
674fcf5ef2aSThomas Huth         assert(arm_feature(env, ARM_FEATURE_EL2));
67589430fc6SPeter Maydell         arm_cpu_update_vfiq(cpu);
67689430fc6SPeter Maydell         break;
677fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
678fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
679fcf5ef2aSThomas Huth         if (level) {
680fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
681fcf5ef2aSThomas Huth         } else {
682fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
683fcf5ef2aSThomas Huth         }
684fcf5ef2aSThomas Huth         break;
685fcf5ef2aSThomas Huth     default:
686fcf5ef2aSThomas Huth         g_assert_not_reached();
687fcf5ef2aSThomas Huth     }
688fcf5ef2aSThomas Huth }
689fcf5ef2aSThomas Huth 
690fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
691fcf5ef2aSThomas Huth {
692fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
693fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
694ed89f078SPeter Maydell     CPUARMState *env = &cpu->env;
695fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
696ed89f078SPeter Maydell     uint32_t linestate_bit;
697f6530926SEric Auger     int irq_id;
698fcf5ef2aSThomas Huth 
699fcf5ef2aSThomas Huth     switch (irq) {
700fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
701f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_IRQ;
702ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_HARD;
703fcf5ef2aSThomas Huth         break;
704fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
705f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_FIQ;
706ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_FIQ;
707fcf5ef2aSThomas Huth         break;
708fcf5ef2aSThomas Huth     default:
709fcf5ef2aSThomas Huth         g_assert_not_reached();
710fcf5ef2aSThomas Huth     }
711ed89f078SPeter Maydell 
712ed89f078SPeter Maydell     if (level) {
713ed89f078SPeter Maydell         env->irq_line_state |= linestate_bit;
714ed89f078SPeter Maydell     } else {
715ed89f078SPeter Maydell         env->irq_line_state &= ~linestate_bit;
716ed89f078SPeter Maydell     }
717f6530926SEric Auger     kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level);
718fcf5ef2aSThomas Huth #endif
719fcf5ef2aSThomas Huth }
720fcf5ef2aSThomas Huth 
721fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
722fcf5ef2aSThomas Huth {
723fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
724fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
725fcf5ef2aSThomas Huth 
726fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
727fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
728fcf5ef2aSThomas Huth }
729fcf5ef2aSThomas Huth 
730fcf5ef2aSThomas Huth #endif
731fcf5ef2aSThomas Huth 
732fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature)
733fcf5ef2aSThomas Huth {
734fcf5ef2aSThomas Huth     env->features |= 1ULL << feature;
735fcf5ef2aSThomas Huth }
736fcf5ef2aSThomas Huth 
737fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature)
738fcf5ef2aSThomas Huth {
739fcf5ef2aSThomas Huth     env->features &= ~(1ULL << feature);
740fcf5ef2aSThomas Huth }
741fcf5ef2aSThomas Huth 
742fcf5ef2aSThomas Huth static int
743fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info)
744fcf5ef2aSThomas Huth {
745fcf5ef2aSThomas Huth   return print_insn_arm(pc | 1, info);
746fcf5ef2aSThomas Huth }
747fcf5ef2aSThomas Huth 
748fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
749fcf5ef2aSThomas Huth {
750fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
751fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
7527bcdbf51SRichard Henderson     bool sctlr_b;
753fcf5ef2aSThomas Huth 
754fcf5ef2aSThomas Huth     if (is_a64(env)) {
755fcf5ef2aSThomas Huth         /* We might not be compiled with the A64 disassembler
756fcf5ef2aSThomas Huth          * because it needs a C++ compiler. Leave print_insn
757fcf5ef2aSThomas Huth          * unset in this case to use the caller default behaviour.
758fcf5ef2aSThomas Huth          */
759fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS)
760fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm_a64;
761fcf5ef2aSThomas Huth #endif
762110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
76315fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
76415fa1a0aSRichard Henderson         info->cap_insn_split = 4;
765110f6c70SRichard Henderson     } else {
766110f6c70SRichard Henderson         int cap_mode;
767110f6c70SRichard Henderson         if (env->thumb) {
768fcf5ef2aSThomas Huth             info->print_insn = print_insn_thumb1;
76915fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
77015fa1a0aSRichard Henderson             info->cap_insn_split = 4;
771110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
772fcf5ef2aSThomas Huth         } else {
773fcf5ef2aSThomas Huth             info->print_insn = print_insn_arm;
77415fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
77515fa1a0aSRichard Henderson             info->cap_insn_split = 4;
776110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
777fcf5ef2aSThomas Huth         }
778110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
779110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
780110f6c70SRichard Henderson         }
781110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
782110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
783110f6c70SRichard Henderson         }
784110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
785110f6c70SRichard Henderson         info->cap_mode = cap_mode;
786fcf5ef2aSThomas Huth     }
7877bcdbf51SRichard Henderson 
7887bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
7897bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
790fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN
791fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
792fcf5ef2aSThomas Huth #else
793fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
794fcf5ef2aSThomas Huth #endif
795fcf5ef2aSThomas Huth     }
796f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
7977bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
7987bcdbf51SRichard Henderson     if (sctlr_b) {
799f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
800f7478a92SJulian Brown     }
8017bcdbf51SRichard Henderson #endif
802fcf5ef2aSThomas Huth }
803fcf5ef2aSThomas Huth 
80486480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64
80586480615SPhilippe Mathieu-Daudé 
80686480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
80786480615SPhilippe Mathieu-Daudé {
80886480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
80986480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
81086480615SPhilippe Mathieu-Daudé     uint32_t psr = pstate_read(env);
81186480615SPhilippe Mathieu-Daudé     int i;
81286480615SPhilippe Mathieu-Daudé     int el = arm_current_el(env);
81386480615SPhilippe Mathieu-Daudé     const char *ns_status;
81486480615SPhilippe Mathieu-Daudé 
81586480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc);
81686480615SPhilippe Mathieu-Daudé     for (i = 0; i < 32; i++) {
81786480615SPhilippe Mathieu-Daudé         if (i == 31) {
81886480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]);
81986480615SPhilippe Mathieu-Daudé         } else {
82086480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i],
82186480615SPhilippe Mathieu-Daudé                          (i + 2) % 3 ? " " : "\n");
82286480615SPhilippe Mathieu-Daudé         }
82386480615SPhilippe Mathieu-Daudé     }
82486480615SPhilippe Mathieu-Daudé 
82586480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) {
82686480615SPhilippe Mathieu-Daudé         ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
82786480615SPhilippe Mathieu-Daudé     } else {
82886480615SPhilippe Mathieu-Daudé         ns_status = "";
82986480615SPhilippe Mathieu-Daudé     }
83086480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c",
83186480615SPhilippe Mathieu-Daudé                  psr,
83286480615SPhilippe Mathieu-Daudé                  psr & PSTATE_N ? 'N' : '-',
83386480615SPhilippe Mathieu-Daudé                  psr & PSTATE_Z ? 'Z' : '-',
83486480615SPhilippe Mathieu-Daudé                  psr & PSTATE_C ? 'C' : '-',
83586480615SPhilippe Mathieu-Daudé                  psr & PSTATE_V ? 'V' : '-',
83686480615SPhilippe Mathieu-Daudé                  ns_status,
83786480615SPhilippe Mathieu-Daudé                  el,
83886480615SPhilippe Mathieu-Daudé                  psr & PSTATE_SP ? 'h' : 't');
83986480615SPhilippe Mathieu-Daudé 
84086480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_bti, cpu)) {
84186480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "  BTYPE=%d", (psr & PSTATE_BTYPE) >> 10);
84286480615SPhilippe Mathieu-Daudé     }
84386480615SPhilippe Mathieu-Daudé     if (!(flags & CPU_DUMP_FPU)) {
84486480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "\n");
84586480615SPhilippe Mathieu-Daudé         return;
84686480615SPhilippe Mathieu-Daudé     }
84786480615SPhilippe Mathieu-Daudé     if (fp_exception_el(env, el) != 0) {
84886480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "    FPU disabled\n");
84986480615SPhilippe Mathieu-Daudé         return;
85086480615SPhilippe Mathieu-Daudé     }
85186480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "     FPCR=%08x FPSR=%08x\n",
85286480615SPhilippe Mathieu-Daudé                  vfp_get_fpcr(env), vfp_get_fpsr(env));
85386480615SPhilippe Mathieu-Daudé 
85486480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) {
85586480615SPhilippe Mathieu-Daudé         int j, zcr_len = sve_zcr_len_for_el(env, el);
85686480615SPhilippe Mathieu-Daudé 
85786480615SPhilippe Mathieu-Daudé         for (i = 0; i <= FFR_PRED_NUM; i++) {
85886480615SPhilippe Mathieu-Daudé             bool eol;
85986480615SPhilippe Mathieu-Daudé             if (i == FFR_PRED_NUM) {
86086480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "FFR=");
86186480615SPhilippe Mathieu-Daudé                 /* It's last, so end the line.  */
86286480615SPhilippe Mathieu-Daudé                 eol = true;
86386480615SPhilippe Mathieu-Daudé             } else {
86486480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "P%02d=", i);
86586480615SPhilippe Mathieu-Daudé                 switch (zcr_len) {
86686480615SPhilippe Mathieu-Daudé                 case 0:
86786480615SPhilippe Mathieu-Daudé                     eol = i % 8 == 7;
86886480615SPhilippe Mathieu-Daudé                     break;
86986480615SPhilippe Mathieu-Daudé                 case 1:
87086480615SPhilippe Mathieu-Daudé                     eol = i % 6 == 5;
87186480615SPhilippe Mathieu-Daudé                     break;
87286480615SPhilippe Mathieu-Daudé                 case 2:
87386480615SPhilippe Mathieu-Daudé                 case 3:
87486480615SPhilippe Mathieu-Daudé                     eol = i % 3 == 2;
87586480615SPhilippe Mathieu-Daudé                     break;
87686480615SPhilippe Mathieu-Daudé                 default:
87786480615SPhilippe Mathieu-Daudé                     /* More than one quadword per predicate.  */
87886480615SPhilippe Mathieu-Daudé                     eol = true;
87986480615SPhilippe Mathieu-Daudé                     break;
88086480615SPhilippe Mathieu-Daudé                 }
88186480615SPhilippe Mathieu-Daudé             }
88286480615SPhilippe Mathieu-Daudé             for (j = zcr_len / 4; j >= 0; j--) {
88386480615SPhilippe Mathieu-Daudé                 int digits;
88486480615SPhilippe Mathieu-Daudé                 if (j * 4 + 4 <= zcr_len + 1) {
88586480615SPhilippe Mathieu-Daudé                     digits = 16;
88686480615SPhilippe Mathieu-Daudé                 } else {
88786480615SPhilippe Mathieu-Daudé                     digits = (zcr_len % 4 + 1) * 4;
88886480615SPhilippe Mathieu-Daudé                 }
88986480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "%0*" PRIx64 "%s", digits,
89086480615SPhilippe Mathieu-Daudé                              env->vfp.pregs[i].p[j],
89186480615SPhilippe Mathieu-Daudé                              j ? ":" : eol ? "\n" : " ");
89286480615SPhilippe Mathieu-Daudé             }
89386480615SPhilippe Mathieu-Daudé         }
89486480615SPhilippe Mathieu-Daudé 
89586480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
89686480615SPhilippe Mathieu-Daudé             if (zcr_len == 0) {
89786480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s",
89886480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[1],
89986480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[0], i & 1 ? "\n" : " ");
90086480615SPhilippe Mathieu-Daudé             } else if (zcr_len == 1) {
90186480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64
90286480615SPhilippe Mathieu-Daudé                              ":%016" PRIx64 ":%016" PRIx64 "\n",
90386480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2],
90486480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]);
90586480615SPhilippe Mathieu-Daudé             } else {
90686480615SPhilippe Mathieu-Daudé                 for (j = zcr_len; j >= 0; j--) {
90786480615SPhilippe Mathieu-Daudé                     bool odd = (zcr_len - j) % 2 != 0;
90886480615SPhilippe Mathieu-Daudé                     if (j == zcr_len) {
90986480615SPhilippe Mathieu-Daudé                         qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1);
91086480615SPhilippe Mathieu-Daudé                     } else if (!odd) {
91186480615SPhilippe Mathieu-Daudé                         if (j > 0) {
91286480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "   [%x-%x]=", j, j - 1);
91386480615SPhilippe Mathieu-Daudé                         } else {
91486480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "     [%x]=", j);
91586480615SPhilippe Mathieu-Daudé                         }
91686480615SPhilippe Mathieu-Daudé                     }
91786480615SPhilippe Mathieu-Daudé                     qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s",
91886480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2 + 1],
91986480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2],
92086480615SPhilippe Mathieu-Daudé                                  odd || j == 0 ? "\n" : ":");
92186480615SPhilippe Mathieu-Daudé                 }
92286480615SPhilippe Mathieu-Daudé             }
92386480615SPhilippe Mathieu-Daudé         }
92486480615SPhilippe Mathieu-Daudé     } else {
92586480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
92686480615SPhilippe Mathieu-Daudé             uint64_t *q = aa64_vfp_qreg(env, i);
92786480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s",
92886480615SPhilippe Mathieu-Daudé                          i, q[1], q[0], (i & 1 ? "\n" : " "));
92986480615SPhilippe Mathieu-Daudé         }
93086480615SPhilippe Mathieu-Daudé     }
93186480615SPhilippe Mathieu-Daudé }
93286480615SPhilippe Mathieu-Daudé 
93386480615SPhilippe Mathieu-Daudé #else
93486480615SPhilippe Mathieu-Daudé 
93586480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
93686480615SPhilippe Mathieu-Daudé {
93786480615SPhilippe Mathieu-Daudé     g_assert_not_reached();
93886480615SPhilippe Mathieu-Daudé }
93986480615SPhilippe Mathieu-Daudé 
94086480615SPhilippe Mathieu-Daudé #endif
94186480615SPhilippe Mathieu-Daudé 
94286480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags)
94386480615SPhilippe Mathieu-Daudé {
94486480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
94586480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
94686480615SPhilippe Mathieu-Daudé     int i;
94786480615SPhilippe Mathieu-Daudé 
94886480615SPhilippe Mathieu-Daudé     if (is_a64(env)) {
94986480615SPhilippe Mathieu-Daudé         aarch64_cpu_dump_state(cs, f, flags);
95086480615SPhilippe Mathieu-Daudé         return;
95186480615SPhilippe Mathieu-Daudé     }
95286480615SPhilippe Mathieu-Daudé 
95386480615SPhilippe Mathieu-Daudé     for (i = 0; i < 16; i++) {
95486480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]);
95586480615SPhilippe Mathieu-Daudé         if ((i % 4) == 3) {
95686480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "\n");
95786480615SPhilippe Mathieu-Daudé         } else {
95886480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " ");
95986480615SPhilippe Mathieu-Daudé         }
96086480615SPhilippe Mathieu-Daudé     }
96186480615SPhilippe Mathieu-Daudé 
96286480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_M)) {
96386480615SPhilippe Mathieu-Daudé         uint32_t xpsr = xpsr_read(env);
96486480615SPhilippe Mathieu-Daudé         const char *mode;
96586480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
96686480615SPhilippe Mathieu-Daudé 
96786480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
96886480615SPhilippe Mathieu-Daudé             ns_status = env->v7m.secure ? "S " : "NS ";
96986480615SPhilippe Mathieu-Daudé         }
97086480615SPhilippe Mathieu-Daudé 
97186480615SPhilippe Mathieu-Daudé         if (xpsr & XPSR_EXCP) {
97286480615SPhilippe Mathieu-Daudé             mode = "handler";
97386480615SPhilippe Mathieu-Daudé         } else {
97486480615SPhilippe Mathieu-Daudé             if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) {
97586480615SPhilippe Mathieu-Daudé                 mode = "unpriv-thread";
97686480615SPhilippe Mathieu-Daudé             } else {
97786480615SPhilippe Mathieu-Daudé                 mode = "priv-thread";
97886480615SPhilippe Mathieu-Daudé             }
97986480615SPhilippe Mathieu-Daudé         }
98086480615SPhilippe Mathieu-Daudé 
98186480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n",
98286480615SPhilippe Mathieu-Daudé                      xpsr,
98386480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_N ? 'N' : '-',
98486480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_Z ? 'Z' : '-',
98586480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_C ? 'C' : '-',
98686480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_V ? 'V' : '-',
98786480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_T ? 'T' : 'A',
98886480615SPhilippe Mathieu-Daudé                      ns_status,
98986480615SPhilippe Mathieu-Daudé                      mode);
99086480615SPhilippe Mathieu-Daudé     } else {
99186480615SPhilippe Mathieu-Daudé         uint32_t psr = cpsr_read(env);
99286480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
99386480615SPhilippe Mathieu-Daudé 
99486480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_EL3) &&
99586480615SPhilippe Mathieu-Daudé             (psr & CPSR_M) != ARM_CPU_MODE_MON) {
99686480615SPhilippe Mathieu-Daudé             ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
99786480615SPhilippe Mathieu-Daudé         }
99886480615SPhilippe Mathieu-Daudé 
99986480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n",
100086480615SPhilippe Mathieu-Daudé                      psr,
100186480615SPhilippe Mathieu-Daudé                      psr & CPSR_N ? 'N' : '-',
100286480615SPhilippe Mathieu-Daudé                      psr & CPSR_Z ? 'Z' : '-',
100386480615SPhilippe Mathieu-Daudé                      psr & CPSR_C ? 'C' : '-',
100486480615SPhilippe Mathieu-Daudé                      psr & CPSR_V ? 'V' : '-',
100586480615SPhilippe Mathieu-Daudé                      psr & CPSR_T ? 'T' : 'A',
100686480615SPhilippe Mathieu-Daudé                      ns_status,
100786480615SPhilippe Mathieu-Daudé                      aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26);
100886480615SPhilippe Mathieu-Daudé     }
100986480615SPhilippe Mathieu-Daudé 
101086480615SPhilippe Mathieu-Daudé     if (flags & CPU_DUMP_FPU) {
101186480615SPhilippe Mathieu-Daudé         int numvfpregs = 0;
101286480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_VFP)) {
101386480615SPhilippe Mathieu-Daudé             numvfpregs += 16;
101486480615SPhilippe Mathieu-Daudé         }
101586480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_VFP3)) {
101686480615SPhilippe Mathieu-Daudé             numvfpregs += 16;
101786480615SPhilippe Mathieu-Daudé         }
101886480615SPhilippe Mathieu-Daudé         for (i = 0; i < numvfpregs; i++) {
101986480615SPhilippe Mathieu-Daudé             uint64_t v = *aa32_vfp_dreg(env, i);
102086480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n",
102186480615SPhilippe Mathieu-Daudé                          i * 2, (uint32_t)v,
102286480615SPhilippe Mathieu-Daudé                          i * 2 + 1, (uint32_t)(v >> 32),
102386480615SPhilippe Mathieu-Daudé                          i, v);
102486480615SPhilippe Mathieu-Daudé         }
102586480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env));
102686480615SPhilippe Mathieu-Daudé     }
102786480615SPhilippe Mathieu-Daudé }
102886480615SPhilippe Mathieu-Daudé 
102946de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
103046de5913SIgor Mammedov {
103146de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
103246de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
103346de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
103446de5913SIgor Mammedov }
103546de5913SIgor Mammedov 
1036ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data)
1037ac87e507SPeter Maydell {
1038ac87e507SPeter Maydell     /*
1039ac87e507SPeter Maydell      * Destroy function for cpu->cp_regs hashtable data entries.
1040ac87e507SPeter Maydell      * We must free the name string because it was g_strdup()ed in
1041ac87e507SPeter Maydell      * add_cpreg_to_hashtable(). It's OK to cast away the 'const'
1042ac87e507SPeter Maydell      * from r->name because we know we definitely allocated it.
1043ac87e507SPeter Maydell      */
1044ac87e507SPeter Maydell     ARMCPRegInfo *r = data;
1045ac87e507SPeter Maydell 
1046ac87e507SPeter Maydell     g_free((void *)r->name);
1047ac87e507SPeter Maydell     g_free(r);
1048ac87e507SPeter Maydell }
1049ac87e507SPeter Maydell 
1050fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
1051fcf5ef2aSThomas Huth {
1052fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1053fcf5ef2aSThomas Huth 
10547506ed90SRichard Henderson     cpu_set_cpustate_pointers(cpu);
1055fcf5ef2aSThomas Huth     cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
1056ac87e507SPeter Maydell                                          g_free, cpreg_hashtable_data_destroy);
1057fcf5ef2aSThomas Huth 
1058b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
105908267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
106008267487SAaron Lindsay 
1061fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1062fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
1063fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1064fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
1065fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
1066fcf5ef2aSThomas Huth          */
1067fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
1068fcf5ef2aSThomas Huth     } else {
1069fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
1070fcf5ef2aSThomas Huth     }
1071fcf5ef2aSThomas Huth 
1072fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
1073fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
1074aa1b3111SPeter Maydell 
1075aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
1076aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
107707f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
107807f48730SAndrew Jones                              "pmu-interrupt", 1);
1079fcf5ef2aSThomas Huth #endif
1080fcf5ef2aSThomas Huth 
1081fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
1082fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
1083fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
1084fcf5ef2aSThomas Huth      */
1085fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
1086fcf5ef2aSThomas Huth     cpu->psci_version = 1; /* By default assume PSCI v0.1 */
1087fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
1088fcf5ef2aSThomas Huth 
1089fcf5ef2aSThomas Huth     if (tcg_enabled()) {
1090fcf5ef2aSThomas Huth         cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
1091fcf5ef2aSThomas Huth     }
1092fcf5ef2aSThomas Huth }
1093fcf5ef2aSThomas Huth 
109496eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property =
109596eec6b2SAndrew Jeffery             DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz,
109696eec6b2SAndrew Jeffery                                NANOSECONDS_PER_SECOND / GTIMER_SCALE);
109796eec6b2SAndrew Jeffery 
1098fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
1099fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
1100fcf5ef2aSThomas Huth 
1101fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
1102fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
1103fcf5ef2aSThomas Huth 
1104fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property =
1105fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);
1106fcf5ef2aSThomas Huth 
1107c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
1108c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
1109c25bd18aSPeter Maydell 
1110fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
1111fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
1112fcf5ef2aSThomas Huth 
11133a062d57SJulian Brown static Property arm_cpu_cfgend_property =
11143a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
11153a062d57SJulian Brown 
111697a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property =
111797a28b0eSPeter Maydell             DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true);
111897a28b0eSPeter Maydell 
111997a28b0eSPeter Maydell static Property arm_cpu_has_neon_property =
112097a28b0eSPeter Maydell             DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true);
112197a28b0eSPeter Maydell 
1122ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property =
1123ea90db0aSPeter Maydell             DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true);
1124ea90db0aSPeter Maydell 
1125fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
1126fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
1127fcf5ef2aSThomas Huth 
11288d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
11298d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
11308d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
11318d92e26bSPeter Maydell  * to override that with an incorrect constant value.
11328d92e26bSPeter Maydell  */
1133fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
11348d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
11358d92e26bSPeter Maydell                                            pmsav7_dregion,
11368d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
1137fcf5ef2aSThomas Huth 
1138ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp)
1139ae502508SAndrew Jones {
1140ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1141ae502508SAndrew Jones 
1142ae502508SAndrew Jones     return cpu->has_pmu;
1143ae502508SAndrew Jones }
1144ae502508SAndrew Jones 
1145ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp)
1146ae502508SAndrew Jones {
1147ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1148ae502508SAndrew Jones 
1149ae502508SAndrew Jones     if (value) {
1150ae502508SAndrew Jones         if (kvm_enabled() && !kvm_arm_pmu_supported(CPU(cpu))) {
1151ae502508SAndrew Jones             error_setg(errp, "'pmu' feature not supported by KVM on this host");
1152ae502508SAndrew Jones             return;
1153ae502508SAndrew Jones         }
1154ae502508SAndrew Jones         set_feature(&cpu->env, ARM_FEATURE_PMU);
1155ae502508SAndrew Jones     } else {
1156ae502508SAndrew Jones         unset_feature(&cpu->env, ARM_FEATURE_PMU);
1157ae502508SAndrew Jones     }
1158ae502508SAndrew Jones     cpu->has_pmu = value;
1159ae502508SAndrew Jones }
1160ae502508SAndrew Jones 
1161f9f62e4cSPeter Maydell static void arm_get_init_svtor(Object *obj, Visitor *v, const char *name,
1162f9f62e4cSPeter Maydell                                void *opaque, Error **errp)
1163f9f62e4cSPeter Maydell {
1164f9f62e4cSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1165f9f62e4cSPeter Maydell 
1166f9f62e4cSPeter Maydell     visit_type_uint32(v, name, &cpu->init_svtor, errp);
1167f9f62e4cSPeter Maydell }
1168f9f62e4cSPeter Maydell 
1169f9f62e4cSPeter Maydell static void arm_set_init_svtor(Object *obj, Visitor *v, const char *name,
1170f9f62e4cSPeter Maydell                                void *opaque, Error **errp)
1171f9f62e4cSPeter Maydell {
1172f9f62e4cSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1173f9f62e4cSPeter Maydell 
1174f9f62e4cSPeter Maydell     visit_type_uint32(v, name, &cpu->init_svtor, errp);
1175f9f62e4cSPeter Maydell }
117638e2a77cSPeter Maydell 
11777def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu)
11787def8754SAndrew Jeffery {
117996eec6b2SAndrew Jeffery     /*
118096eec6b2SAndrew Jeffery      * The exact approach to calculating guest ticks is:
118196eec6b2SAndrew Jeffery      *
118296eec6b2SAndrew Jeffery      *     muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz,
118396eec6b2SAndrew Jeffery      *              NANOSECONDS_PER_SECOND);
118496eec6b2SAndrew Jeffery      *
118596eec6b2SAndrew Jeffery      * We don't do that. Rather we intentionally use integer division
118696eec6b2SAndrew Jeffery      * truncation below and in the caller for the conversion of host monotonic
118796eec6b2SAndrew Jeffery      * time to guest ticks to provide the exact inverse for the semantics of
118896eec6b2SAndrew Jeffery      * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so
118996eec6b2SAndrew Jeffery      * it loses precision when representing frequencies where
119096eec6b2SAndrew Jeffery      * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to
119196eec6b2SAndrew Jeffery      * provide an exact inverse leads to scheduling timers with negative
119296eec6b2SAndrew Jeffery      * periods, which in turn leads to sticky behaviour in the guest.
119396eec6b2SAndrew Jeffery      *
119496eec6b2SAndrew Jeffery      * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor
119596eec6b2SAndrew Jeffery      * cannot become zero.
119696eec6b2SAndrew Jeffery      */
11977def8754SAndrew Jeffery     return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ?
11987def8754SAndrew Jeffery       NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1;
11997def8754SAndrew Jeffery }
12007def8754SAndrew Jeffery 
120151e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj)
1202fcf5ef2aSThomas Huth {
1203fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1204fcf5ef2aSThomas Huth 
1205790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
1206790a1150SPeter Maydell      * in realize with the other feature-implication checks because
1207790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
1208790a1150SPeter Maydell      */
1209790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
1210790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
1211790a1150SPeter Maydell     }
121297a28b0eSPeter Maydell     /* Similarly for the VFP feature bits */
121397a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_VFP4)) {
121497a28b0eSPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_VFP3);
121597a28b0eSPeter Maydell     }
121697a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_VFP3)) {
121797a28b0eSPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_VFP);
121897a28b0eSPeter Maydell     }
1219790a1150SPeter Maydell 
1220fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
1221fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
122294d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property);
1223fcf5ef2aSThomas Huth     }
1224fcf5ef2aSThomas Huth 
1225fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
122694d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property);
1227fcf5ef2aSThomas Huth     }
1228fcf5ef2aSThomas Huth 
1229fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
123094d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property);
1231fcf5ef2aSThomas Huth     }
1232fcf5ef2aSThomas Huth 
1233fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
1234fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
1235fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
1236fcf5ef2aSThomas Huth          */
123794d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property);
1238fcf5ef2aSThomas Huth 
1239fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1240fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
1241fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
1242fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
1243fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
1244265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
1245fcf5ef2aSThomas Huth                                  &error_abort);
1246fcf5ef2aSThomas Huth #endif
1247fcf5ef2aSThomas Huth     }
1248fcf5ef2aSThomas Huth 
1249c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
125094d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property);
1251c25bd18aSPeter Maydell     }
1252c25bd18aSPeter Maydell 
1253fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
1254ae502508SAndrew Jones         cpu->has_pmu = true;
1255ae502508SAndrew Jones         object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu,
1256fcf5ef2aSThomas Huth                                  &error_abort);
1257fcf5ef2aSThomas Huth     }
1258fcf5ef2aSThomas Huth 
125997a28b0eSPeter Maydell     /*
126097a28b0eSPeter Maydell      * Allow user to turn off VFP and Neon support, but only for TCG --
126197a28b0eSPeter Maydell      * KVM does not currently allow us to lie to the guest about its
126297a28b0eSPeter Maydell      * ID/feature registers, so the guest always sees what the host has.
126397a28b0eSPeter Maydell      */
126497a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
126597a28b0eSPeter Maydell         cpu->has_vfp = true;
126697a28b0eSPeter Maydell         if (!kvm_enabled()) {
126794d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property);
126897a28b0eSPeter Maydell         }
126997a28b0eSPeter Maydell     }
127097a28b0eSPeter Maydell 
127197a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) {
127297a28b0eSPeter Maydell         cpu->has_neon = true;
127397a28b0eSPeter Maydell         if (!kvm_enabled()) {
127494d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property);
127597a28b0eSPeter Maydell         }
127697a28b0eSPeter Maydell     }
127797a28b0eSPeter Maydell 
1278ea90db0aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M) &&
1279ea90db0aSPeter Maydell         arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) {
128094d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property);
1281ea90db0aSPeter Maydell     }
1282ea90db0aSPeter Maydell 
1283452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
128494d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property);
1285fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
1286fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
128794d912d1SMarc-André Lureau                                      &arm_cpu_pmsav7_dregion_property);
1288fcf5ef2aSThomas Huth         }
1289fcf5ef2aSThomas Huth     }
1290fcf5ef2aSThomas Huth 
1291181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
1292181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
1293181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
1294265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
1295181962fdSPeter Maydell                                  &error_abort);
1296f9f62e4cSPeter Maydell         /*
1297f9f62e4cSPeter Maydell          * M profile: initial value of the Secure VTOR. We can't just use
1298f9f62e4cSPeter Maydell          * a simple DEFINE_PROP_UINT32 for this because we want to permit
1299f9f62e4cSPeter Maydell          * the property to be set after realize.
1300f9f62e4cSPeter Maydell          */
1301f9f62e4cSPeter Maydell         object_property_add(obj, "init-svtor", "uint32",
1302f9f62e4cSPeter Maydell                             arm_get_init_svtor, arm_set_init_svtor,
1303f9f62e4cSPeter Maydell                             NULL, NULL, &error_abort);
1304181962fdSPeter Maydell     }
1305181962fdSPeter Maydell 
130694d912d1SMarc-André Lureau     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property);
130796eec6b2SAndrew Jeffery 
130896eec6b2SAndrew Jeffery     if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) {
130994d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property);
131096eec6b2SAndrew Jeffery     }
1311fcf5ef2aSThomas Huth }
1312fcf5ef2aSThomas Huth 
1313fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
1314fcf5ef2aSThomas Huth {
1315fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
131608267487SAaron Lindsay     ARMELChangeHook *hook, *next;
131708267487SAaron Lindsay 
1318fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
131908267487SAaron Lindsay 
1320b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
1321b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
1322b5c53d1bSAaron Lindsay         g_free(hook);
1323b5c53d1bSAaron Lindsay     }
132408267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
132508267487SAaron Lindsay         QLIST_REMOVE(hook, node);
132608267487SAaron Lindsay         g_free(hook);
132708267487SAaron Lindsay     }
13284e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
13294e7beb0cSAaron Lindsay OS     if (cpu->pmu_timer) {
13304e7beb0cSAaron Lindsay OS         timer_del(cpu->pmu_timer);
13314e7beb0cSAaron Lindsay OS         timer_deinit(cpu->pmu_timer);
13324e7beb0cSAaron Lindsay OS         timer_free(cpu->pmu_timer);
13334e7beb0cSAaron Lindsay OS     }
13344e7beb0cSAaron Lindsay OS #endif
1335fcf5ef2aSThomas Huth }
1336fcf5ef2aSThomas Huth 
13370df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp)
13380df9142dSAndrew Jones {
13390df9142dSAndrew Jones     Error *local_err = NULL;
13400df9142dSAndrew Jones 
13410df9142dSAndrew Jones     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
13420df9142dSAndrew Jones         arm_cpu_sve_finalize(cpu, &local_err);
13430df9142dSAndrew Jones         if (local_err != NULL) {
13440df9142dSAndrew Jones             error_propagate(errp, local_err);
13450df9142dSAndrew Jones             return;
13460df9142dSAndrew Jones         }
13470df9142dSAndrew Jones     }
13480df9142dSAndrew Jones }
13490df9142dSAndrew Jones 
1350fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
1351fcf5ef2aSThomas Huth {
1352fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
1353fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
1354fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
1355fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1356fcf5ef2aSThomas Huth     int pagebits;
1357fcf5ef2aSThomas Huth     Error *local_err = NULL;
13580f8d06f1SRichard Henderson     bool no_aa32 = false;
1359fcf5ef2aSThomas Huth 
1360c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
1361c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
1362c4487d76SPeter Maydell      * this is the first point where we can report it.
1363c4487d76SPeter Maydell      */
1364c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
1365c4487d76SPeter Maydell         if (!kvm_enabled()) {
1366c4487d76SPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM");
1367c4487d76SPeter Maydell         } else {
1368c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
1369c4487d76SPeter Maydell         }
1370c4487d76SPeter Maydell         return;
1371c4487d76SPeter Maydell     }
1372c4487d76SPeter Maydell 
137395f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
137495f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
137595f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
137695f87565SPeter Maydell      * error and will result in segfaults if not caught here.
137795f87565SPeter Maydell      */
137895f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
137995f87565SPeter Maydell         if (!env->nvic) {
138095f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
138195f87565SPeter Maydell             return;
138295f87565SPeter Maydell         }
138395f87565SPeter Maydell     } else {
138495f87565SPeter Maydell         if (env->nvic) {
138595f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
138695f87565SPeter Maydell             return;
138795f87565SPeter Maydell         }
138895f87565SPeter Maydell     }
1389397cd31fSPeter Maydell 
139096eec6b2SAndrew Jeffery     {
139196eec6b2SAndrew Jeffery         uint64_t scale;
139296eec6b2SAndrew Jeffery 
139396eec6b2SAndrew Jeffery         if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
139496eec6b2SAndrew Jeffery             if (!cpu->gt_cntfrq_hz) {
139596eec6b2SAndrew Jeffery                 error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz",
139696eec6b2SAndrew Jeffery                            cpu->gt_cntfrq_hz);
139796eec6b2SAndrew Jeffery                 return;
139896eec6b2SAndrew Jeffery             }
139996eec6b2SAndrew Jeffery             scale = gt_cntfrq_period_ns(cpu);
140096eec6b2SAndrew Jeffery         } else {
140196eec6b2SAndrew Jeffery             scale = GTIMER_SCALE;
140296eec6b2SAndrew Jeffery         }
140396eec6b2SAndrew Jeffery 
140496eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1405397cd31fSPeter Maydell                                                arm_gt_ptimer_cb, cpu);
140696eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1407397cd31fSPeter Maydell                                                arm_gt_vtimer_cb, cpu);
140896eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1409397cd31fSPeter Maydell                                               arm_gt_htimer_cb, cpu);
141096eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1411397cd31fSPeter Maydell                                               arm_gt_stimer_cb, cpu);
14128c94b071SRichard Henderson         cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
14138c94b071SRichard Henderson                                                   arm_gt_hvtimer_cb, cpu);
141496eec6b2SAndrew Jeffery     }
141595f87565SPeter Maydell #endif
141695f87565SPeter Maydell 
1417fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
1418fcf5ef2aSThomas Huth     if (local_err != NULL) {
1419fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
1420fcf5ef2aSThomas Huth         return;
1421fcf5ef2aSThomas Huth     }
1422fcf5ef2aSThomas Huth 
14230df9142dSAndrew Jones     arm_cpu_finalize_features(cpu, &local_err);
14240df9142dSAndrew Jones     if (local_err != NULL) {
14250df9142dSAndrew Jones         error_propagate(errp, local_err);
14260df9142dSAndrew Jones         return;
14270df9142dSAndrew Jones     }
14280df9142dSAndrew Jones 
142997a28b0eSPeter Maydell     if (arm_feature(env, ARM_FEATURE_AARCH64) &&
143097a28b0eSPeter Maydell         cpu->has_vfp != cpu->has_neon) {
143197a28b0eSPeter Maydell         /*
143297a28b0eSPeter Maydell          * This is an architectural requirement for AArch64; AArch32 is
143397a28b0eSPeter Maydell          * more flexible and permits VFP-no-Neon and Neon-no-VFP.
143497a28b0eSPeter Maydell          */
143597a28b0eSPeter Maydell         error_setg(errp,
143697a28b0eSPeter Maydell                    "AArch64 CPUs must have both VFP and Neon or neither");
143797a28b0eSPeter Maydell         return;
143897a28b0eSPeter Maydell     }
143997a28b0eSPeter Maydell 
144097a28b0eSPeter Maydell     if (!cpu->has_vfp) {
144197a28b0eSPeter Maydell         uint64_t t;
144297a28b0eSPeter Maydell         uint32_t u;
144397a28b0eSPeter Maydell 
144497a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_VFP);
144597a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_VFP3);
144697a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_VFP4);
144797a28b0eSPeter Maydell 
144897a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
144997a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0);
145097a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
145197a28b0eSPeter Maydell 
145297a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
145397a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf);
145497a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
145597a28b0eSPeter Maydell 
145697a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
145797a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0);
145897a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
145997a28b0eSPeter Maydell 
146097a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
146197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSP, 0);
146297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDP, 0);
146397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPTRAP, 0);
146497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0);
146597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSQRT, 0);
146697a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSHVEC, 0);
146797a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPROUND, 0);
146897a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
146997a28b0eSPeter Maydell 
147097a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
147197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPFTZ, 0);
147297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPDNAN, 0);
147397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPHP, 0);
147497a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
147597a28b0eSPeter Maydell 
147697a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
147797a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, FPMISC, 0);
147897a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
147997a28b0eSPeter Maydell     }
148097a28b0eSPeter Maydell 
148197a28b0eSPeter Maydell     if (!cpu->has_neon) {
148297a28b0eSPeter Maydell         uint64_t t;
148397a28b0eSPeter Maydell         uint32_t u;
148497a28b0eSPeter Maydell 
148597a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_NEON);
148697a28b0eSPeter Maydell 
148797a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
148897a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0);
148997a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
149097a28b0eSPeter Maydell 
149197a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
149297a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0);
149397a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
149497a28b0eSPeter Maydell 
149597a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
149697a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf);
149797a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
149897a28b0eSPeter Maydell 
149997a28b0eSPeter Maydell         u = cpu->isar.id_isar5;
150097a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, RDM, 0);
150197a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, VCMA, 0);
150297a28b0eSPeter Maydell         cpu->isar.id_isar5 = u;
150397a28b0eSPeter Maydell 
150497a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
150597a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, DP, 0);
150697a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, FHM, 0);
150797a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
150897a28b0eSPeter Maydell 
150997a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
151097a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDLS, 0);
151197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDINT, 0);
151297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDSP, 0);
151397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDHP, 0);
151497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0);
151597a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
151697a28b0eSPeter Maydell 
151797a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
151897a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, SIMDMISC, 0);
151997a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
152097a28b0eSPeter Maydell     }
152197a28b0eSPeter Maydell 
152297a28b0eSPeter Maydell     if (!cpu->has_neon && !cpu->has_vfp) {
152397a28b0eSPeter Maydell         uint64_t t;
152497a28b0eSPeter Maydell         uint32_t u;
152597a28b0eSPeter Maydell 
152697a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
152797a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0);
152897a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
152997a28b0eSPeter Maydell 
153097a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
153197a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0);
153297a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
153397a28b0eSPeter Maydell 
153497a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
153597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, SIMDREG, 0);
153697a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
153797a28b0eSPeter Maydell     }
153897a28b0eSPeter Maydell 
1539ea90db0aSPeter Maydell     if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) {
1540ea90db0aSPeter Maydell         uint32_t u;
1541ea90db0aSPeter Maydell 
1542ea90db0aSPeter Maydell         unset_feature(env, ARM_FEATURE_THUMB_DSP);
1543ea90db0aSPeter Maydell 
1544ea90db0aSPeter Maydell         u = cpu->isar.id_isar1;
1545ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1);
1546ea90db0aSPeter Maydell         cpu->isar.id_isar1 = u;
1547ea90db0aSPeter Maydell 
1548ea90db0aSPeter Maydell         u = cpu->isar.id_isar2;
1549ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTU, 1);
1550ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTS, 1);
1551ea90db0aSPeter Maydell         cpu->isar.id_isar2 = u;
1552ea90db0aSPeter Maydell 
1553ea90db0aSPeter Maydell         u = cpu->isar.id_isar3;
1554ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SIMD, 1);
1555ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0);
1556ea90db0aSPeter Maydell         cpu->isar.id_isar3 = u;
1557ea90db0aSPeter Maydell     }
1558ea90db0aSPeter Maydell 
1559fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
1560fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
15615256df88SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
15625256df88SRichard Henderson             set_feature(env, ARM_FEATURE_V7);
15635256df88SRichard Henderson         } else {
15645110e683SAaron Lindsay             set_feature(env, ARM_FEATURE_V7VE);
15655110e683SAaron Lindsay         }
15665256df88SRichard Henderson     }
15670f8d06f1SRichard Henderson 
15680f8d06f1SRichard Henderson     /*
15690f8d06f1SRichard Henderson      * There exist AArch64 cpus without AArch32 support.  When KVM
15700f8d06f1SRichard Henderson      * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
15710f8d06f1SRichard Henderson      * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
15728f4821d7SPeter Maydell      * As a general principle, we also do not make ID register
15738f4821d7SPeter Maydell      * consistency checks anywhere unless using TCG, because only
15748f4821d7SPeter Maydell      * for TCG would a consistency-check failure be a QEMU bug.
15750f8d06f1SRichard Henderson      */
15760f8d06f1SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
15770f8d06f1SRichard Henderson         no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
15780f8d06f1SRichard Henderson     }
15790f8d06f1SRichard Henderson 
15805110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
15815110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
15825110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
15835110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
15845110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
15855110e683SAaron Lindsay          * include the various other features that V7VE implies.
15865110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
15875110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
15885110e683SAaron Lindsay          */
1589873b73c0SPeter Maydell         assert(!tcg_enabled() || no_aa32 ||
1590873b73c0SPeter Maydell                cpu_isar_feature(aa32_arm_div, cpu));
1591fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
15925110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
1593fcf5ef2aSThomas Huth     }
1594fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
1595fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
1596fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
1597fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
1598fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1599fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
1600fcf5ef2aSThomas Huth         } else {
1601fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
1602fcf5ef2aSThomas Huth         }
160391db4642SCédric Le Goater 
160491db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
160591db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
160691db4642SCédric Le Goater          */
160791db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
1608fcf5ef2aSThomas Huth     }
1609fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
1610fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
1611fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
1612fcf5ef2aSThomas Huth     }
1613fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
1614fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
1615fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1616873b73c0SPeter Maydell             assert(!tcg_enabled() || no_aa32 ||
1617873b73c0SPeter Maydell                    cpu_isar_feature(aa32_jazelle, cpu));
1618fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
1619fcf5ef2aSThomas Huth         }
1620fcf5ef2aSThomas Huth     }
1621fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
1622fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
1623fcf5ef2aSThomas Huth     }
1624fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
1625fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
1626fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_PXN);
1627fcf5ef2aSThomas Huth     }
1628fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
1629fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
1630fcf5ef2aSThomas Huth     }
1631fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
1632fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
1633fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
1634fcf5ef2aSThomas Huth     }
1635fcf5ef2aSThomas Huth 
1636ea7ac69dSPeter Maydell     /*
1637ea7ac69dSPeter Maydell      * We rely on no XScale CPU having VFP so we can use the same bits in the
1638ea7ac69dSPeter Maydell      * TB flags field for VECSTRIDE and XSCALE_CPAR.
1639ea7ac69dSPeter Maydell      */
1640ea7ac69dSPeter Maydell     assert(!(arm_feature(env, ARM_FEATURE_VFP) &&
1641ea7ac69dSPeter Maydell              arm_feature(env, ARM_FEATURE_XSCALE)));
1642ea7ac69dSPeter Maydell 
1643fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
1644fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
1645452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
1646fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
1647fcf5ef2aSThomas Huth          * can use 4K pages.
1648fcf5ef2aSThomas Huth          */
1649fcf5ef2aSThomas Huth         pagebits = 12;
1650fcf5ef2aSThomas Huth     } else {
1651fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
1652fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
1653fcf5ef2aSThomas Huth          */
1654fcf5ef2aSThomas Huth         pagebits = 10;
1655fcf5ef2aSThomas Huth     }
1656fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
1657fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
1658fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
1659fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
1660fcf5ef2aSThomas Huth          */
1661fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
1662fcf5ef2aSThomas Huth                    "system is using");
1663fcf5ef2aSThomas Huth         return;
1664fcf5ef2aSThomas Huth     }
1665fcf5ef2aSThomas Huth 
1666fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
1667fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
1668fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
1669fcf5ef2aSThomas Huth      * so these bits always RAZ.
1670fcf5ef2aSThomas Huth      */
1671fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
167246de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
167346de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
1674fcf5ef2aSThomas Huth     }
1675fcf5ef2aSThomas Huth 
1676fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
1677fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
1678fcf5ef2aSThomas Huth     }
1679fcf5ef2aSThomas Huth 
16803a062d57SJulian Brown     if (cpu->cfgend) {
16813a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
16823a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
16833a062d57SJulian Brown         } else {
16843a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
16853a062d57SJulian Brown         }
16863a062d57SJulian Brown     }
16873a062d57SJulian Brown 
1688fcf5ef2aSThomas Huth     if (!cpu->has_el3) {
1689fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
1690fcf5ef2aSThomas Huth          * feature.
1691fcf5ef2aSThomas Huth          */
1692fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
1693fcf5ef2aSThomas Huth 
1694fcf5ef2aSThomas Huth         /* Disable the security extension feature bits in the processor feature
1695fcf5ef2aSThomas Huth          * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
1696fcf5ef2aSThomas Huth          */
1697fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf0;
169847576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf000;
1699fcf5ef2aSThomas Huth     }
1700fcf5ef2aSThomas Huth 
1701c25bd18aSPeter Maydell     if (!cpu->has_el2) {
1702c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
1703c25bd18aSPeter Maydell     }
1704c25bd18aSPeter Maydell 
1705d6f02ce3SWei Huang     if (!cpu->has_pmu) {
1706fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
170757a4a11bSAaron Lindsay     }
170857a4a11bSAaron Lindsay     if (arm_feature(env, ARM_FEATURE_PMU)) {
1709bf8d0969SAaron Lindsay OS         pmu_init(cpu);
171057a4a11bSAaron Lindsay 
171157a4a11bSAaron Lindsay         if (!kvm_enabled()) {
1712033614c4SAaron Lindsay             arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0);
1713033614c4SAaron Lindsay             arm_register_el_change_hook(cpu, &pmu_post_el_change, 0);
1714fcf5ef2aSThomas Huth         }
17154e7beb0cSAaron Lindsay OS 
17164e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
17174e7beb0cSAaron Lindsay OS         cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb,
17184e7beb0cSAaron Lindsay OS                 cpu);
17194e7beb0cSAaron Lindsay OS #endif
172057a4a11bSAaron Lindsay     } else {
17212a609df8SPeter Maydell         cpu->isar.id_aa64dfr0 =
17222a609df8SPeter Maydell             FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0);
1723a6179538SPeter Maydell         cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0);
172457a4a11bSAaron Lindsay         cpu->pmceid0 = 0;
172557a4a11bSAaron Lindsay         cpu->pmceid1 = 0;
172657a4a11bSAaron Lindsay     }
1727fcf5ef2aSThomas Huth 
1728fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
1729fcf5ef2aSThomas Huth         /* Disable the hypervisor feature bits in the processor feature
1730fcf5ef2aSThomas Huth          * registers if we don't have EL2. These are id_pfr1[15:12] and
1731fcf5ef2aSThomas Huth          * id_aa64pfr0_el1[11:8].
1732fcf5ef2aSThomas Huth          */
173347576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf00;
1734fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf000;
1735fcf5ef2aSThomas Huth     }
1736fcf5ef2aSThomas Huth 
1737f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
1738f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
1739f50cd314SPeter Maydell      */
1740fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
1741f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
1742f50cd314SPeter Maydell     }
1743f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
1744f50cd314SPeter Maydell         cpu->has_mpu = false;
1745fcf5ef2aSThomas Huth     }
1746fcf5ef2aSThomas Huth 
1747452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
1748fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
1749fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
1750fcf5ef2aSThomas Huth 
1751fcf5ef2aSThomas Huth         if (nr > 0xff) {
1752fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
1753fcf5ef2aSThomas Huth             return;
1754fcf5ef2aSThomas Huth         }
1755fcf5ef2aSThomas Huth 
1756fcf5ef2aSThomas Huth         if (nr) {
17570e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
17580e1a46bbSPeter Maydell                 /* PMSAv8 */
175962c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
176062c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
176162c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
176262c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
176362c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
176462c58ee0SPeter Maydell                 }
17650e1a46bbSPeter Maydell             } else {
1766fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
1767fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
1768fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
1769fcf5ef2aSThomas Huth             }
1770fcf5ef2aSThomas Huth         }
17710e1a46bbSPeter Maydell     }
1772fcf5ef2aSThomas Huth 
17739901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
17749901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
17759901c576SPeter Maydell 
17769901c576SPeter Maydell         if (nr > 0xff) {
17779901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
17789901c576SPeter Maydell             return;
17799901c576SPeter Maydell         }
17809901c576SPeter Maydell 
17819901c576SPeter Maydell         if (nr) {
17829901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
17839901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
17849901c576SPeter Maydell         }
17859901c576SPeter Maydell     }
17869901c576SPeter Maydell 
178791db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
178891db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
178991db4642SCédric Le Goater     }
179091db4642SCédric Le Goater 
1791fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
1792fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
1793fcf5ef2aSThomas Huth 
1794fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
1795fcf5ef2aSThomas Huth 
1796fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1797cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
1798cc7d44c2SLike Xu     unsigned int smp_cpus = ms->smp.cpus;
1799cc7d44c2SLike Xu 
18001d2091bcSPeter Maydell     if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
18011d2091bcSPeter Maydell         cs->num_ases = 2;
18021d2091bcSPeter Maydell 
1803fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
1804fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
1805fcf5ef2aSThomas Huth         }
180680ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
180780ceb07aSPeter Xu                                cpu->secure_memory);
18081d2091bcSPeter Maydell     } else {
18091d2091bcSPeter Maydell         cs->num_ases = 1;
1810fcf5ef2aSThomas Huth     }
181180ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
1812f9a69711SAlistair Francis 
1813f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
1814f9a69711SAlistair Francis     if (cpu->core_count == -1) {
1815f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
1816f9a69711SAlistair Francis     }
1817fcf5ef2aSThomas Huth #endif
1818fcf5ef2aSThomas Huth 
1819fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
1820fcf5ef2aSThomas Huth     cpu_reset(cs);
1821fcf5ef2aSThomas Huth 
1822fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
1823fcf5ef2aSThomas Huth }
1824fcf5ef2aSThomas Huth 
1825fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
1826fcf5ef2aSThomas Huth {
1827fcf5ef2aSThomas Huth     ObjectClass *oc;
1828fcf5ef2aSThomas Huth     char *typename;
1829fcf5ef2aSThomas Huth     char **cpuname;
1830a0032cc5SPeter Maydell     const char *cpunamestr;
1831fcf5ef2aSThomas Huth 
1832fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
1833a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
1834a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
1835a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
1836a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
1837a0032cc5SPeter Maydell      */
1838a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
1839a0032cc5SPeter Maydell         cpunamestr = "max";
1840a0032cc5SPeter Maydell     }
1841a0032cc5SPeter Maydell #endif
1842a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
1843fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
1844fcf5ef2aSThomas Huth     g_strfreev(cpuname);
1845fcf5ef2aSThomas Huth     g_free(typename);
1846fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
1847fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
1848fcf5ef2aSThomas Huth         return NULL;
1849fcf5ef2aSThomas Huth     }
1850fcf5ef2aSThomas Huth     return oc;
1851fcf5ef2aSThomas Huth }
1852fcf5ef2aSThomas Huth 
1853fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */
1854fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1855fcf5ef2aSThomas Huth 
1856fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj)
1857fcf5ef2aSThomas Huth {
1858fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1859fcf5ef2aSThomas Huth 
1860fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm926";
1861fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1862fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1863fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1864fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1865fcf5ef2aSThomas Huth     cpu->midr = 0x41069265;
1866fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41011090;
1867fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1868fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
186909cbd501SRichard Henderson 
187009cbd501SRichard Henderson     /*
187109cbd501SRichard Henderson      * ARMv5 does not have the ID_ISAR registers, but we can still
187209cbd501SRichard Henderson      * set the field to indicate Jazelle support within QEMU.
187309cbd501SRichard Henderson      */
187409cbd501SRichard Henderson     cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
1875cb7cef8bSPeter Maydell     /*
1876cb7cef8bSPeter Maydell      * Similarly, we need to set MVFR0 fields to enable double precision
1877cb7cef8bSPeter Maydell      * and short vector support even though ARMv5 doesn't have this register.
1878cb7cef8bSPeter Maydell      */
1879cb7cef8bSPeter Maydell     cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
1880cb7cef8bSPeter Maydell     cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1);
1881fcf5ef2aSThomas Huth }
1882fcf5ef2aSThomas Huth 
1883fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj)
1884fcf5ef2aSThomas Huth {
1885fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1886fcf5ef2aSThomas Huth 
1887fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm946";
1888fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1889452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1890fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1891fcf5ef2aSThomas Huth     cpu->midr = 0x41059461;
1892fcf5ef2aSThomas Huth     cpu->ctr = 0x0f004006;
1893fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1894fcf5ef2aSThomas Huth }
1895fcf5ef2aSThomas Huth 
1896fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj)
1897fcf5ef2aSThomas Huth {
1898fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1899fcf5ef2aSThomas Huth 
1900fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1026";
1901fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1902fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1903fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_AUXCR);
1904fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1905fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1906fcf5ef2aSThomas Huth     cpu->midr = 0x4106a262;
1907fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410110a0;
1908fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1909fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
1910fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
191109cbd501SRichard Henderson 
191209cbd501SRichard Henderson     /*
191309cbd501SRichard Henderson      * ARMv5 does not have the ID_ISAR registers, but we can still
191409cbd501SRichard Henderson      * set the field to indicate Jazelle support within QEMU.
191509cbd501SRichard Henderson      */
191609cbd501SRichard Henderson     cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
1917cb7cef8bSPeter Maydell     /*
1918cb7cef8bSPeter Maydell      * Similarly, we need to set MVFR0 fields to enable double precision
1919cb7cef8bSPeter Maydell      * and short vector support even though ARMv5 doesn't have this register.
1920cb7cef8bSPeter Maydell      */
1921cb7cef8bSPeter Maydell     cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
1922cb7cef8bSPeter Maydell     cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1);
192309cbd501SRichard Henderson 
1924fcf5ef2aSThomas Huth     {
1925fcf5ef2aSThomas Huth         /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
1926fcf5ef2aSThomas Huth         ARMCPRegInfo ifar = {
1927fcf5ef2aSThomas Huth             .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
1928fcf5ef2aSThomas Huth             .access = PL1_RW,
1929fcf5ef2aSThomas Huth             .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1930fcf5ef2aSThomas Huth             .resetvalue = 0
1931fcf5ef2aSThomas Huth         };
1932fcf5ef2aSThomas Huth         define_one_arm_cp_reg(cpu, &ifar);
1933fcf5ef2aSThomas Huth     }
1934fcf5ef2aSThomas Huth }
1935fcf5ef2aSThomas Huth 
1936fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj)
1937fcf5ef2aSThomas Huth {
1938fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1939fcf5ef2aSThomas Huth     /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
1940fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1941fcf5ef2aSThomas Huth      * have the v6K features.
1942fcf5ef2aSThomas Huth      * These ID register values are correct for 1136 but may be wrong
1943fcf5ef2aSThomas Huth      * for 1136_r2 (in particular r0p2 does not actually implement most
1944fcf5ef2aSThomas Huth      * of the ID registers).
1945fcf5ef2aSThomas Huth      */
1946fcf5ef2aSThomas Huth 
1947fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1948fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1949fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1950fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1951fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1952fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1953fcf5ef2aSThomas Huth     cpu->midr = 0x4107b362;
1954fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
195547576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
195647576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1957fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1958fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1959fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1960fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1961a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x2;
1962fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
196310054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x01130003;
196410054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x10030302;
196510054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01222110;
196647576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00140011;
196747576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
196847576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231111;
196947576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
197047576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1971fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1972fcf5ef2aSThomas Huth }
1973fcf5ef2aSThomas Huth 
1974fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj)
1975fcf5ef2aSThomas Huth {
1976fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1977fcf5ef2aSThomas Huth 
1978fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1979fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1980fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1981fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1982fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1983fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1984fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1985fcf5ef2aSThomas Huth     cpu->midr = 0x4117b363;
1986fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
198747576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
198847576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1989fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1990fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1991fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1992fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1993a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x2;
1994fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
199510054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x01130003;
199610054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x10030302;
199710054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01222110;
199847576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00140011;
199947576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
200047576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231111;
200147576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
200247576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
2003fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
2004fcf5ef2aSThomas Huth }
2005fcf5ef2aSThomas Huth 
2006fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj)
2007fcf5ef2aSThomas Huth {
2008fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2009fcf5ef2aSThomas Huth 
2010fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1176";
2011fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
2012fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
2013fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
2014fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2015fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
2016fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
2017fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
2018fcf5ef2aSThomas Huth     cpu->midr = 0x410fb767;
2019fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b5;
202047576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
202147576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
2022fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
2023fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
2024fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
2025fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
2026a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x33;
2027fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
202810054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x01130003;
202910054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x10030302;
203010054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01222100;
203147576b94SRichard Henderson     cpu->isar.id_isar0 = 0x0140011;
203247576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
203347576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231121;
203447576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
203547576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01141;
2036fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
2037fcf5ef2aSThomas Huth }
2038fcf5ef2aSThomas Huth 
2039fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj)
2040fcf5ef2aSThomas Huth {
2041fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2042fcf5ef2aSThomas Huth 
2043fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm11mpcore";
2044fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
2045fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
2046fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
2047fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_MPIDR);
2048fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2049fcf5ef2aSThomas Huth     cpu->midr = 0x410fb022;
2050fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
205147576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
205247576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
2053fcf5ef2aSThomas Huth     cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
2054fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
2055fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
2056a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0;
2057fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x2;
205810054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x01100103;
205910054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x10020302;
206010054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01222000;
206147576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00100011;
206247576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
206347576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11221011;
206447576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
206547576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
2066fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
2067fcf5ef2aSThomas Huth }
2068fcf5ef2aSThomas Huth 
2069191776b9SStefan Hajnoczi static void cortex_m0_initfn(Object *obj)
2070191776b9SStefan Hajnoczi {
2071191776b9SStefan Hajnoczi     ARMCPU *cpu = ARM_CPU(obj);
2072191776b9SStefan Hajnoczi     set_feature(&cpu->env, ARM_FEATURE_V6);
2073191776b9SStefan Hajnoczi     set_feature(&cpu->env, ARM_FEATURE_M);
2074191776b9SStefan Hajnoczi 
2075191776b9SStefan Hajnoczi     cpu->midr = 0x410cc200;
2076191776b9SStefan Hajnoczi }
2077191776b9SStefan Hajnoczi 
2078fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj)
2079fcf5ef2aSThomas Huth {
2080fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2081fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
2082fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
2083cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
2084fcf5ef2aSThomas Huth     cpu->midr = 0x410fc231;
20858d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
20865a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
20875a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
2088a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x00100000;
20895a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
209010054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x00000030;
209110054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x00000000;
209210054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x00000000;
209310054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x00000000;
209447576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01141110;
209547576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02111000;
209647576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21112231;
209747576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111110;
209847576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310102;
209947576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
210047576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
2101fcf5ef2aSThomas Huth }
2102fcf5ef2aSThomas Huth 
2103fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj)
2104fcf5ef2aSThomas Huth {
2105fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2106fcf5ef2aSThomas Huth 
2107fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
2108fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
2109cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
2110fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
211114fd0c31SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_VFP4);
2112fcf5ef2aSThomas Huth     cpu->midr = 0x410fc240; /* r0p0 */
21138d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
211414fd0c31SPeter Maydell     cpu->isar.mvfr0 = 0x10110021;
211514fd0c31SPeter Maydell     cpu->isar.mvfr1 = 0x11000011;
211614fd0c31SPeter Maydell     cpu->isar.mvfr2 = 0x00000000;
21175a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
21185a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
2119a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x00100000;
21205a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
212110054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x00000030;
212210054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x00000000;
212310054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x00000000;
212410054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x00000000;
212547576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01141110;
212647576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02111000;
212747576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21112231;
212847576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111110;
212947576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310102;
213047576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
213147576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
2132fcf5ef2aSThomas Huth }
21339901c576SPeter Maydell 
2134cf7beda5SChristophe Lyon static void cortex_m7_initfn(Object *obj)
2135cf7beda5SChristophe Lyon {
2136cf7beda5SChristophe Lyon     ARMCPU *cpu = ARM_CPU(obj);
2137cf7beda5SChristophe Lyon 
2138cf7beda5SChristophe Lyon     set_feature(&cpu->env, ARM_FEATURE_V7);
2139cf7beda5SChristophe Lyon     set_feature(&cpu->env, ARM_FEATURE_M);
2140cf7beda5SChristophe Lyon     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
2141cf7beda5SChristophe Lyon     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
2142cf7beda5SChristophe Lyon     set_feature(&cpu->env, ARM_FEATURE_VFP4);
2143cf7beda5SChristophe Lyon     cpu->midr = 0x411fc272; /* r1p2 */
2144cf7beda5SChristophe Lyon     cpu->pmsav7_dregion = 8;
2145cf7beda5SChristophe Lyon     cpu->isar.mvfr0 = 0x10110221;
2146cf7beda5SChristophe Lyon     cpu->isar.mvfr1 = 0x12000011;
2147cf7beda5SChristophe Lyon     cpu->isar.mvfr2 = 0x00000040;
2148cf7beda5SChristophe Lyon     cpu->id_pfr0 = 0x00000030;
2149cf7beda5SChristophe Lyon     cpu->id_pfr1 = 0x00000200;
2150a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x00100000;
2151cf7beda5SChristophe Lyon     cpu->id_afr0 = 0x00000000;
215210054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x00100030;
215310054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x00000000;
215410054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01000000;
215510054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x00000000;
2156cf7beda5SChristophe Lyon     cpu->isar.id_isar0 = 0x01101110;
2157cf7beda5SChristophe Lyon     cpu->isar.id_isar1 = 0x02112000;
2158cf7beda5SChristophe Lyon     cpu->isar.id_isar2 = 0x20232231;
2159cf7beda5SChristophe Lyon     cpu->isar.id_isar3 = 0x01111131;
2160cf7beda5SChristophe Lyon     cpu->isar.id_isar4 = 0x01310132;
2161cf7beda5SChristophe Lyon     cpu->isar.id_isar5 = 0x00000000;
2162cf7beda5SChristophe Lyon     cpu->isar.id_isar6 = 0x00000000;
2163cf7beda5SChristophe Lyon }
2164cf7beda5SChristophe Lyon 
2165c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj)
2166c7b26382SPeter Maydell {
2167c7b26382SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
2168c7b26382SPeter Maydell 
2169c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_V8);
2170c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M);
2171cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
2172c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
2173c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
217414fd0c31SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_VFP4);
2175c7b26382SPeter Maydell     cpu->midr = 0x410fd213; /* r0p3 */
2176c7b26382SPeter Maydell     cpu->pmsav7_dregion = 16;
2177c7b26382SPeter Maydell     cpu->sau_sregion = 8;
217814fd0c31SPeter Maydell     cpu->isar.mvfr0 = 0x10110021;
217914fd0c31SPeter Maydell     cpu->isar.mvfr1 = 0x11000011;
218014fd0c31SPeter Maydell     cpu->isar.mvfr2 = 0x00000040;
2181c7b26382SPeter Maydell     cpu->id_pfr0 = 0x00000030;
2182c7b26382SPeter Maydell     cpu->id_pfr1 = 0x00000210;
2183a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x00200000;
2184c7b26382SPeter Maydell     cpu->id_afr0 = 0x00000000;
218510054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x00101F40;
218610054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x00000000;
218710054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01000000;
218810054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x00000000;
218947576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01101110;
219047576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02212000;
219147576b94SRichard Henderson     cpu->isar.id_isar2 = 0x20232232;
219247576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111131;
219347576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310132;
219447576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
219547576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
2196c7b26382SPeter Maydell     cpu->clidr = 0x00000000;
2197c7b26382SPeter Maydell     cpu->ctr = 0x8000c000;
2198c7b26382SPeter Maydell }
2199c7b26382SPeter Maydell 
2200fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data)
2201fcf5ef2aSThomas Huth {
220251e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
2203fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
2204fcf5ef2aSThomas Huth 
220551e5ef45SMarc-André Lureau     acc->info = data;
2206fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
2207fcf5ef2aSThomas Huth     cc->do_interrupt = arm_v7m_cpu_do_interrupt;
2208fcf5ef2aSThomas Huth #endif
2209fcf5ef2aSThomas Huth 
2210fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
2211fcf5ef2aSThomas Huth }
2212fcf5ef2aSThomas Huth 
2213fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
2214fcf5ef2aSThomas Huth     /* Dummy the TCM region regs for the moment */
2215fcf5ef2aSThomas Huth     { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
2216fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
2217fcf5ef2aSThomas Huth     { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
2218fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
221995e9a242SLuc MICHEL     { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
222095e9a242SLuc MICHEL       .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
2221fcf5ef2aSThomas Huth     REGINFO_SENTINEL
2222fcf5ef2aSThomas Huth };
2223fcf5ef2aSThomas Huth 
2224fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj)
2225fcf5ef2aSThomas Huth {
2226fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2227fcf5ef2aSThomas Huth 
2228fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
2229fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
2230452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
223190f67158SClement Deschamps     set_feature(&cpu->env, ARM_FEATURE_PMU);
2232fcf5ef2aSThomas Huth     cpu->midr = 0x411fc153; /* r1p3 */
2233fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x0131;
2234fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x001;
2235a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x010400;
2236fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x0;
223710054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x0210030;
223810054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x00000000;
223910054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01200000;
224010054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x0211;
224147576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101111;
224247576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
224347576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232141;
224447576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01112131;
224547576b94SRichard Henderson     cpu->isar.id_isar4 = 0x0010142;
224647576b94SRichard Henderson     cpu->isar.id_isar5 = 0x0;
224747576b94SRichard Henderson     cpu->isar.id_isar6 = 0x0;
2248fcf5ef2aSThomas Huth     cpu->mp_is_up = true;
22498d92e26bSPeter Maydell     cpu->pmsav7_dregion = 16;
2250fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
2251fcf5ef2aSThomas Huth }
2252fcf5ef2aSThomas Huth 
2253ebac5458SEdgar E. Iglesias static void cortex_r5f_initfn(Object *obj)
2254ebac5458SEdgar E. Iglesias {
2255ebac5458SEdgar E. Iglesias     ARMCPU *cpu = ARM_CPU(obj);
2256ebac5458SEdgar E. Iglesias 
2257ebac5458SEdgar E. Iglesias     cortex_r5_initfn(obj);
2258ebac5458SEdgar E. Iglesias     set_feature(&cpu->env, ARM_FEATURE_VFP3);
22593de79d33SPeter Maydell     cpu->isar.mvfr0 = 0x10110221;
22603de79d33SPeter Maydell     cpu->isar.mvfr1 = 0x00000011;
2261ebac5458SEdgar E. Iglesias }
2262ebac5458SEdgar E. Iglesias 
2263fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
2264fcf5ef2aSThomas Huth     { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
2265fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
2266fcf5ef2aSThomas Huth     { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
2267fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
2268fcf5ef2aSThomas Huth     REGINFO_SENTINEL
2269fcf5ef2aSThomas Huth };
2270fcf5ef2aSThomas Huth 
2271fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj)
2272fcf5ef2aSThomas Huth {
2273fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2274fcf5ef2aSThomas Huth 
2275fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a8";
2276fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
2277fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
2278fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
2279fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
2280fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2281fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
2282fcf5ef2aSThomas Huth     cpu->midr = 0x410fc080;
2283fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410330c0;
228447576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
228547576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00011111;
2286fcf5ef2aSThomas Huth     cpu->ctr = 0x82048004;
2287fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
2288fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
2289fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
2290a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x400;
2291fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
229210054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x31100003;
229310054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x20000000;
229410054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01202000;
229510054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x11;
229647576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
229747576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12112111;
229847576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232031;
229947576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
230047576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
23014426d361SPeter Maydell     cpu->isar.dbgdidr = 0x15141000;
2302fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (2 << 24) | 3;
2303fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
2304fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
2305fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
2306fcf5ef2aSThomas Huth     cpu->reset_auxcr = 2;
2307fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
2308fcf5ef2aSThomas Huth }
2309fcf5ef2aSThomas Huth 
2310fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
2311fcf5ef2aSThomas Huth     /* power_control should be set to maximum latency. Again,
2312fcf5ef2aSThomas Huth      * default to 0 and set by private hook
2313fcf5ef2aSThomas Huth      */
2314fcf5ef2aSThomas Huth     { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
2315fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
2316fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
2317fcf5ef2aSThomas Huth     { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
2318fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
2319fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
2320fcf5ef2aSThomas Huth     { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
2321fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
2322fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
2323fcf5ef2aSThomas Huth     { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
2324fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
2325fcf5ef2aSThomas Huth     /* TLB lockdown control */
2326fcf5ef2aSThomas Huth     { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
2327fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
2328fcf5ef2aSThomas Huth     { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
2329fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
2330fcf5ef2aSThomas Huth     { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
2331fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
2332fcf5ef2aSThomas Huth     { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
2333fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
2334fcf5ef2aSThomas Huth     { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
2335fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
2336fcf5ef2aSThomas Huth     REGINFO_SENTINEL
2337fcf5ef2aSThomas Huth };
2338fcf5ef2aSThomas Huth 
2339fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj)
2340fcf5ef2aSThomas Huth {
2341fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2342fcf5ef2aSThomas Huth 
2343fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a9";
2344fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
2345fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
2346fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
2347fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
2348fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
2349fcf5ef2aSThomas Huth     /* Note that A9 supports the MP extensions even for
2350fcf5ef2aSThomas Huth      * A9UP and single-core A9MP (which are both different
2351fcf5ef2aSThomas Huth      * and valid configurations; we don't model A9UP).
2352fcf5ef2aSThomas Huth      */
2353fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
2354fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR);
2355fcf5ef2aSThomas Huth     cpu->midr = 0x410fc090;
2356fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41033090;
235747576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
235847576b94SRichard Henderson     cpu->isar.mvfr1 = 0x01111111;
2359fcf5ef2aSThomas Huth     cpu->ctr = 0x80038003;
2360fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
2361fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
2362fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
2363a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x000;
2364fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
236510054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x00100103;
236610054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x20000000;
236710054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01230000;
236810054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x00002111;
236947576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
237047576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
237147576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
237247576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
237347576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
23744426d361SPeter Maydell     cpu->isar.dbgdidr = 0x35141000;
2375fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (1 << 24) | 3;
2376fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
2377fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
2378fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
2379fcf5ef2aSThomas Huth }
2380fcf5ef2aSThomas Huth 
2381fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
2382fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
2383fcf5ef2aSThomas Huth {
2384cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
2385cc7d44c2SLike Xu 
2386fcf5ef2aSThomas Huth     /* Linux wants the number of processors from here.
2387fcf5ef2aSThomas Huth      * Might as well set the interrupt-controller bit too.
2388fcf5ef2aSThomas Huth      */
2389cc7d44c2SLike Xu     return ((ms->smp.cpus - 1) << 24) | (1 << 23);
2390fcf5ef2aSThomas Huth }
2391fcf5ef2aSThomas Huth #endif
2392fcf5ef2aSThomas Huth 
2393fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
2394fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
2395fcf5ef2aSThomas Huth     { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
2396fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
2397fcf5ef2aSThomas Huth       .writefn = arm_cp_write_ignore, },
2398fcf5ef2aSThomas Huth #endif
2399fcf5ef2aSThomas Huth     { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
2400fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
2401fcf5ef2aSThomas Huth     REGINFO_SENTINEL
2402fcf5ef2aSThomas Huth };
2403fcf5ef2aSThomas Huth 
2404fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj)
2405fcf5ef2aSThomas Huth {
2406fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2407fcf5ef2aSThomas Huth 
2408fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a7";
24095110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
2410fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
2411fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
2412fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
2413fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
2414fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2415fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
2416436c0cbbSPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL2);
2417fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
2418a46118fcSAndrew Jones     set_feature(&cpu->env, ARM_FEATURE_PMU);
2419fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
2420fcf5ef2aSThomas Huth     cpu->midr = 0x410fc075;
2421fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41023075;
242247576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
242347576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
2424fcf5ef2aSThomas Huth     cpu->ctr = 0x84448003;
2425fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
2426fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
2427fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
2428a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x02010555;
2429fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
243010054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x10101105;
243110054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x40000000;
243210054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01240000;
243310054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x02102211;
243437bdda89SRichard Henderson     /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but
243537bdda89SRichard Henderson      * table 4-41 gives 0x02101110, which includes the arm div insns.
243637bdda89SRichard Henderson      */
243747576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
243847576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
243947576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
244047576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
244147576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
24424426d361SPeter Maydell     cpu->isar.dbgdidr = 0x3515f005;
2443fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
2444fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
2445fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
2446fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
2447fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
2448fcf5ef2aSThomas Huth }
2449fcf5ef2aSThomas Huth 
2450fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj)
2451fcf5ef2aSThomas Huth {
2452fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2453fcf5ef2aSThomas Huth 
2454fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a15";
24555110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
2456fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
2457fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
2458fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
2459fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
2460fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2461fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
2462436c0cbbSPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL2);
2463fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
2464a46118fcSAndrew Jones     set_feature(&cpu->env, ARM_FEATURE_PMU);
2465fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
2466fcf5ef2aSThomas Huth     cpu->midr = 0x412fc0f1;
2467fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410430f0;
246847576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
246947576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
2470fcf5ef2aSThomas Huth     cpu->ctr = 0x8444c004;
2471fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
2472fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
2473fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
2474a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x02010555;
2475fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
247610054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x10201105;
247710054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x20000000;
247810054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01240000;
247910054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x02102211;
248047576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
248147576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
248247576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
248347576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
248447576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
24854426d361SPeter Maydell     cpu->isar.dbgdidr = 0x3515f021;
2486fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
2487fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
2488fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
2489fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
2490fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
2491fcf5ef2aSThomas Huth }
2492fcf5ef2aSThomas Huth 
2493fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj)
2494fcf5ef2aSThomas Huth {
2495fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2496fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V4T);
2497fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
2498fcf5ef2aSThomas Huth     cpu->midr = ARM_CPUID_TI925T;
2499fcf5ef2aSThomas Huth     cpu->ctr = 0x5109149;
2500fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
2501fcf5ef2aSThomas Huth }
2502fcf5ef2aSThomas Huth 
2503fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj)
2504fcf5ef2aSThomas Huth {
2505fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2506fcf5ef2aSThomas Huth 
2507fcf5ef2aSThomas Huth     cpu->dtb_compatible = "intel,sa1100";
2508fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
2509fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2510fcf5ef2aSThomas Huth     cpu->midr = 0x4401A11B;
2511fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
2512fcf5ef2aSThomas Huth }
2513fcf5ef2aSThomas Huth 
2514fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj)
2515fcf5ef2aSThomas Huth {
2516fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2517fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
2518fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2519fcf5ef2aSThomas Huth     cpu->midr = 0x6901B119;
2520fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
2521fcf5ef2aSThomas Huth }
2522fcf5ef2aSThomas Huth 
2523fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj)
2524fcf5ef2aSThomas Huth {
2525fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2526fcf5ef2aSThomas Huth 
2527fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2528fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2529fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2530fcf5ef2aSThomas Huth     cpu->midr = 0x69052100;
2531fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2532fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2533fcf5ef2aSThomas Huth }
2534fcf5ef2aSThomas Huth 
2535fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj)
2536fcf5ef2aSThomas Huth {
2537fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2538fcf5ef2aSThomas Huth 
2539fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2540fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2541fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2542fcf5ef2aSThomas Huth     cpu->midr = 0x69052d00;
2543fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2544fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2545fcf5ef2aSThomas Huth }
2546fcf5ef2aSThomas Huth 
2547fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj)
2548fcf5ef2aSThomas Huth {
2549fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2550fcf5ef2aSThomas Huth 
2551fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2552fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2553fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2554fcf5ef2aSThomas Huth     cpu->midr = 0x69052903;
2555fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2556fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2557fcf5ef2aSThomas Huth }
2558fcf5ef2aSThomas Huth 
2559fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj)
2560fcf5ef2aSThomas Huth {
2561fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2562fcf5ef2aSThomas Huth 
2563fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2564fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2565fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2566fcf5ef2aSThomas Huth     cpu->midr = 0x69052d05;
2567fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2568fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2569fcf5ef2aSThomas Huth }
2570fcf5ef2aSThomas Huth 
2571fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj)
2572fcf5ef2aSThomas Huth {
2573fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2574fcf5ef2aSThomas Huth 
2575fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2576fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2577fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2578fcf5ef2aSThomas Huth     cpu->midr = 0x69052d06;
2579fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2580fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2581fcf5ef2aSThomas Huth }
2582fcf5ef2aSThomas Huth 
2583fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj)
2584fcf5ef2aSThomas Huth {
2585fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2586fcf5ef2aSThomas Huth 
2587fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2588fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2589fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2590fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2591fcf5ef2aSThomas Huth     cpu->midr = 0x69054110;
2592fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2593fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2594fcf5ef2aSThomas Huth }
2595fcf5ef2aSThomas Huth 
2596fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj)
2597fcf5ef2aSThomas Huth {
2598fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2599fcf5ef2aSThomas Huth 
2600fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2601fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2602fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2603fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2604fcf5ef2aSThomas Huth     cpu->midr = 0x69054111;
2605fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2606fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2607fcf5ef2aSThomas Huth }
2608fcf5ef2aSThomas Huth 
2609fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj)
2610fcf5ef2aSThomas Huth {
2611fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2612fcf5ef2aSThomas Huth 
2613fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2614fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2615fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2616fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2617fcf5ef2aSThomas Huth     cpu->midr = 0x69054112;
2618fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2619fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2620fcf5ef2aSThomas Huth }
2621fcf5ef2aSThomas Huth 
2622fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj)
2623fcf5ef2aSThomas Huth {
2624fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2625fcf5ef2aSThomas Huth 
2626fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2627fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2628fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2629fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2630fcf5ef2aSThomas Huth     cpu->midr = 0x69054113;
2631fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2632fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2633fcf5ef2aSThomas Huth }
2634fcf5ef2aSThomas Huth 
2635fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj)
2636fcf5ef2aSThomas Huth {
2637fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2638fcf5ef2aSThomas Huth 
2639fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2640fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2641fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2642fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2643fcf5ef2aSThomas Huth     cpu->midr = 0x69054114;
2644fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2645fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2646fcf5ef2aSThomas Huth }
2647fcf5ef2aSThomas Huth 
2648fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj)
2649fcf5ef2aSThomas Huth {
2650fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2651fcf5ef2aSThomas Huth 
2652fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2653fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2654fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2655fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2656fcf5ef2aSThomas Huth     cpu->midr = 0x69054117;
2657fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2658fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2659fcf5ef2aSThomas Huth }
2660fcf5ef2aSThomas Huth 
2661bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
2662bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host);
2663bab52d4bSPeter Maydell  * otherwise, a CPU with as many features enabled as our emulation supports.
2664bab52d4bSPeter Maydell  * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c;
2665bab52d4bSPeter Maydell  * this only needs to handle 32 bits.
2666bab52d4bSPeter Maydell  */
2667bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj)
2668bab52d4bSPeter Maydell {
2669bab52d4bSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
2670bab52d4bSPeter Maydell 
2671bab52d4bSPeter Maydell     if (kvm_enabled()) {
2672bab52d4bSPeter Maydell         kvm_arm_set_cpu_features_from_host(cpu);
2673dea101a1SAndrew Jones         kvm_arm_add_vcpu_properties(obj);
2674bab52d4bSPeter Maydell     } else {
2675bab52d4bSPeter Maydell         cortex_a15_initfn(obj);
2676973751fdSPeter Maydell 
2677973751fdSPeter Maydell         /* old-style VFP short-vector support */
2678973751fdSPeter Maydell         cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
2679973751fdSPeter Maydell 
2680fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
2681a0032cc5SPeter Maydell         /* We don't set these in system emulation mode for the moment,
2682962fcbf2SRichard Henderson          * since we don't correctly set (all of) the ID registers to
2683962fcbf2SRichard Henderson          * advertise them.
2684a0032cc5SPeter Maydell          */
2685fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_V8);
2686962fcbf2SRichard Henderson         {
2687962fcbf2SRichard Henderson             uint32_t t;
2688962fcbf2SRichard Henderson 
2689962fcbf2SRichard Henderson             t = cpu->isar.id_isar5;
2690962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, AES, 2);
2691962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA1, 1);
2692962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA2, 1);
2693962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, CRC32, 1);
2694962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, RDM, 1);
2695962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, VCMA, 1);
2696962fcbf2SRichard Henderson             cpu->isar.id_isar5 = t;
2697962fcbf2SRichard Henderson 
2698962fcbf2SRichard Henderson             t = cpu->isar.id_isar6;
26996c1f6f27SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1);
2700962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, DP, 1);
2701991c0599SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, FHM, 1);
27029888bd1eSRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, SB, 1);
2703cb570bd3SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1);
2704962fcbf2SRichard Henderson             cpu->isar.id_isar6 = t;
2705ab638a32SRichard Henderson 
270645b1a243SAlex Bennée             t = cpu->isar.mvfr1;
270745b1a243SAlex Bennée             t = FIELD_DP32(t, MVFR1, FPHP, 2);     /* v8.0 FP support */
270845b1a243SAlex Bennée             cpu->isar.mvfr1 = t;
270945b1a243SAlex Bennée 
2710c8877d0fSRichard Henderson             t = cpu->isar.mvfr2;
2711c8877d0fSRichard Henderson             t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */
2712c8877d0fSRichard Henderson             t = FIELD_DP32(t, MVFR2, FPMISC, 4);   /* FP MaxNum */
2713c8877d0fSRichard Henderson             cpu->isar.mvfr2 = t;
2714c8877d0fSRichard Henderson 
271510054016SPeter Maydell             t = cpu->isar.id_mmfr3;
2716e0fe7309SRichard Henderson             t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */
271710054016SPeter Maydell             cpu->isar.id_mmfr3 = t;
2718e0fe7309SRichard Henderson 
271910054016SPeter Maydell             t = cpu->isar.id_mmfr4;
2720ab638a32SRichard Henderson             t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */
2721*f6287c24SPeter Maydell             t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */
272210054016SPeter Maydell             cpu->isar.id_mmfr4 = t;
2723962fcbf2SRichard Henderson         }
2724a0032cc5SPeter Maydell #endif
2725a0032cc5SPeter Maydell     }
2726fcf5ef2aSThomas Huth }
2727fcf5ef2aSThomas Huth #endif
2728fcf5ef2aSThomas Huth 
2729fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
2730fcf5ef2aSThomas Huth 
273151e5ef45SMarc-André Lureau struct ARMCPUInfo {
2732fcf5ef2aSThomas Huth     const char *name;
2733fcf5ef2aSThomas Huth     void (*initfn)(Object *obj);
2734fcf5ef2aSThomas Huth     void (*class_init)(ObjectClass *oc, void *data);
273551e5ef45SMarc-André Lureau };
2736fcf5ef2aSThomas Huth 
2737fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = {
2738fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
2739fcf5ef2aSThomas Huth     { .name = "arm926",      .initfn = arm926_initfn },
2740fcf5ef2aSThomas Huth     { .name = "arm946",      .initfn = arm946_initfn },
2741fcf5ef2aSThomas Huth     { .name = "arm1026",     .initfn = arm1026_initfn },
2742fcf5ef2aSThomas Huth     /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
2743fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
2744fcf5ef2aSThomas Huth      * have the v6K features.
2745fcf5ef2aSThomas Huth      */
2746fcf5ef2aSThomas Huth     { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
2747fcf5ef2aSThomas Huth     { .name = "arm1136",     .initfn = arm1136_initfn },
2748fcf5ef2aSThomas Huth     { .name = "arm1176",     .initfn = arm1176_initfn },
2749fcf5ef2aSThomas Huth     { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
2750191776b9SStefan Hajnoczi     { .name = "cortex-m0",   .initfn = cortex_m0_initfn,
2751191776b9SStefan Hajnoczi                              .class_init = arm_v7m_class_init },
2752fcf5ef2aSThomas Huth     { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
2753fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
2754fcf5ef2aSThomas Huth     { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
2755fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
2756cf7beda5SChristophe Lyon     { .name = "cortex-m7",   .initfn = cortex_m7_initfn,
2757cf7beda5SChristophe Lyon                              .class_init = arm_v7m_class_init },
2758c7b26382SPeter Maydell     { .name = "cortex-m33",  .initfn = cortex_m33_initfn,
2759c7b26382SPeter Maydell                              .class_init = arm_v7m_class_init },
2760fcf5ef2aSThomas Huth     { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
2761ebac5458SEdgar E. Iglesias     { .name = "cortex-r5f",  .initfn = cortex_r5f_initfn },
2762fcf5ef2aSThomas Huth     { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
2763fcf5ef2aSThomas Huth     { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
2764fcf5ef2aSThomas Huth     { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
2765fcf5ef2aSThomas Huth     { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
2766fcf5ef2aSThomas Huth     { .name = "ti925t",      .initfn = ti925t_initfn },
2767fcf5ef2aSThomas Huth     { .name = "sa1100",      .initfn = sa1100_initfn },
2768fcf5ef2aSThomas Huth     { .name = "sa1110",      .initfn = sa1110_initfn },
2769fcf5ef2aSThomas Huth     { .name = "pxa250",      .initfn = pxa250_initfn },
2770fcf5ef2aSThomas Huth     { .name = "pxa255",      .initfn = pxa255_initfn },
2771fcf5ef2aSThomas Huth     { .name = "pxa260",      .initfn = pxa260_initfn },
2772fcf5ef2aSThomas Huth     { .name = "pxa261",      .initfn = pxa261_initfn },
2773fcf5ef2aSThomas Huth     { .name = "pxa262",      .initfn = pxa262_initfn },
2774fcf5ef2aSThomas Huth     /* "pxa270" is an alias for "pxa270-a0" */
2775fcf5ef2aSThomas Huth     { .name = "pxa270",      .initfn = pxa270a0_initfn },
2776fcf5ef2aSThomas Huth     { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
2777fcf5ef2aSThomas Huth     { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
2778fcf5ef2aSThomas Huth     { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
2779fcf5ef2aSThomas Huth     { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
2780fcf5ef2aSThomas Huth     { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
2781fcf5ef2aSThomas Huth     { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
2782bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
2783bab52d4bSPeter Maydell     { .name = "max",         .initfn = arm_max_initfn },
2784bab52d4bSPeter Maydell #endif
2785fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
2786a0032cc5SPeter Maydell     { .name = "any",         .initfn = arm_max_initfn },
2787fcf5ef2aSThomas Huth #endif
2788fcf5ef2aSThomas Huth #endif
2789fcf5ef2aSThomas Huth     { .name = NULL }
2790fcf5ef2aSThomas Huth };
2791fcf5ef2aSThomas Huth 
2792fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
2793fcf5ef2aSThomas Huth     DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
2794fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
2795fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
2796fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
2797fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
279815f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
2799f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
2800fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
2801fcf5ef2aSThomas Huth };
2802fcf5ef2aSThomas Huth 
2803fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
2804fcf5ef2aSThomas Huth {
2805fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
2806fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
2807fcf5ef2aSThomas Huth 
2808fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
2809fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
2810fcf5ef2aSThomas Huth     }
2811fcf5ef2aSThomas Huth     return g_strdup("arm");
2812fcf5ef2aSThomas Huth }
2813fcf5ef2aSThomas Huth 
2814fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
2815fcf5ef2aSThomas Huth {
2816fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
2817fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
2818fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
2819fcf5ef2aSThomas Huth 
2820bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
2821bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
2822fcf5ef2aSThomas Huth 
28234f67d30bSMarc-André Lureau     device_class_set_props(dc, arm_cpu_properties);
2824bc9888f7SGreg Kurz     cpu_class_set_parent_reset(cc, arm_cpu_reset, &acc->parent_reset);
2825fcf5ef2aSThomas Huth 
2826fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
2827fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
2828fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
2829fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
2830fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
283142f6ed91SJulia Suvorova     cc->synchronize_from_tb = arm_cpu_synchronize_from_tb;
2832fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
2833fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
28347350d553SRichard Henderson #ifndef CONFIG_USER_ONLY
2835fcf5ef2aSThomas Huth     cc->do_interrupt = arm_cpu_do_interrupt;
2836fcf5ef2aSThomas Huth     cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
2837fcf5ef2aSThomas Huth     cc->asidx_from_attrs = arm_asidx_from_attrs;
2838fcf5ef2aSThomas Huth     cc->vmsd = &vmstate_arm_cpu;
2839fcf5ef2aSThomas Huth     cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
2840fcf5ef2aSThomas Huth     cc->write_elf64_note = arm_cpu_write_elf64_note;
2841fcf5ef2aSThomas Huth     cc->write_elf32_note = arm_cpu_write_elf32_note;
2842fcf5ef2aSThomas Huth #endif
2843fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
2844fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
2845fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
2846200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2847fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
2848fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
284974d7fc7fSRichard Henderson #ifdef CONFIG_TCG
285055c3ceefSRichard Henderson     cc->tcg_initialize = arm_translate_init;
28517350d553SRichard Henderson     cc->tlb_fill = arm_cpu_tlb_fill;
28529dd5cca4SPhilippe Mathieu-Daudé     cc->debug_excp_handler = arm_debug_excp_handler;
28539dd5cca4SPhilippe Mathieu-Daudé     cc->debug_check_watchpoint = arm_debug_check_watchpoint;
2854e21b551cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY)
2855e21b551cSPhilippe Mathieu-Daudé     cc->do_unaligned_access = arm_cpu_do_unaligned_access;
2856e21b551cSPhilippe Mathieu-Daudé     cc->do_transaction_failed = arm_cpu_do_transaction_failed;
28579dd5cca4SPhilippe Mathieu-Daudé     cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
2858e21b551cSPhilippe Mathieu-Daudé #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */
285974d7fc7fSRichard Henderson #endif
2860fcf5ef2aSThomas Huth }
2861fcf5ef2aSThomas Huth 
286286f0a186SPeter Maydell #ifdef CONFIG_KVM
286386f0a186SPeter Maydell static void arm_host_initfn(Object *obj)
286486f0a186SPeter Maydell {
286586f0a186SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
286686f0a186SPeter Maydell 
286786f0a186SPeter Maydell     kvm_arm_set_cpu_features_from_host(cpu);
286887014c6bSAndrew Jones     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
286987014c6bSAndrew Jones         aarch64_add_sve_properties(obj);
287087014c6bSAndrew Jones     }
2871dea101a1SAndrew Jones     kvm_arm_add_vcpu_properties(obj);
287251e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
287386f0a186SPeter Maydell }
287486f0a186SPeter Maydell 
287586f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = {
287686f0a186SPeter Maydell     .name = TYPE_ARM_HOST_CPU,
287786f0a186SPeter Maydell #ifdef TARGET_AARCH64
287886f0a186SPeter Maydell     .parent = TYPE_AARCH64_CPU,
287986f0a186SPeter Maydell #else
288086f0a186SPeter Maydell     .parent = TYPE_ARM_CPU,
288186f0a186SPeter Maydell #endif
288286f0a186SPeter Maydell     .instance_init = arm_host_initfn,
288386f0a186SPeter Maydell };
288486f0a186SPeter Maydell 
288586f0a186SPeter Maydell #endif
288686f0a186SPeter Maydell 
288751e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj)
288851e5ef45SMarc-André Lureau {
288951e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj);
289051e5ef45SMarc-André Lureau 
289151e5ef45SMarc-André Lureau     acc->info->initfn(obj);
289251e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
289351e5ef45SMarc-André Lureau }
289451e5ef45SMarc-André Lureau 
289551e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data)
289651e5ef45SMarc-André Lureau {
289751e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
289851e5ef45SMarc-André Lureau 
289951e5ef45SMarc-André Lureau     acc->info = data;
290051e5ef45SMarc-André Lureau }
290151e5ef45SMarc-André Lureau 
2902fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info)
2903fcf5ef2aSThomas Huth {
2904fcf5ef2aSThomas Huth     TypeInfo type_info = {
2905fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
2906fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
290751e5ef45SMarc-André Lureau         .instance_init = arm_cpu_instance_init,
2908fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
290951e5ef45SMarc-André Lureau         .class_init = info->class_init ?: cpu_register_class_init,
291051e5ef45SMarc-André Lureau         .class_data = (void *)info,
2911fcf5ef2aSThomas Huth     };
2912fcf5ef2aSThomas Huth 
2913fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2914fcf5ef2aSThomas Huth     type_register(&type_info);
2915fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2916fcf5ef2aSThomas Huth }
2917fcf5ef2aSThomas Huth 
2918fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2919fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2920fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2921fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2922fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2923fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2924fcf5ef2aSThomas Huth     .abstract = true,
2925fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2926fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2927fcf5ef2aSThomas Huth };
2928fcf5ef2aSThomas Huth 
2929181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = {
2930181962fdSPeter Maydell     .name = TYPE_IDAU_INTERFACE,
2931181962fdSPeter Maydell     .parent = TYPE_INTERFACE,
2932181962fdSPeter Maydell     .class_size = sizeof(IDAUInterfaceClass),
2933181962fdSPeter Maydell };
2934181962fdSPeter Maydell 
2935fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2936fcf5ef2aSThomas Huth {
2937fcf5ef2aSThomas Huth     const ARMCPUInfo *info = arm_cpus;
2938fcf5ef2aSThomas Huth 
2939fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2940181962fdSPeter Maydell     type_register_static(&idau_interface_type_info);
2941fcf5ef2aSThomas Huth 
2942fcf5ef2aSThomas Huth     while (info->name) {
2943fcf5ef2aSThomas Huth         cpu_register(info);
2944fcf5ef2aSThomas Huth         info++;
2945fcf5ef2aSThomas Huth     }
294686f0a186SPeter Maydell 
294786f0a186SPeter Maydell #ifdef CONFIG_KVM
294886f0a186SPeter Maydell     type_register_static(&host_arm_cpu_type_info);
294986f0a186SPeter Maydell #endif
2950fcf5ef2aSThomas Huth }
2951fcf5ef2aSThomas Huth 
2952fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2953