xref: /openbmc/qemu/target/arm/cpu.c (revision ed89f078ff3d6684ce3e538e4777a3bb4ec3e2b1)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22181962fdSPeter Maydell #include "target/arm/idau.h"
23fcf5ef2aSThomas Huth #include "qemu/error-report.h"
24fcf5ef2aSThomas Huth #include "qapi/error.h"
25fcf5ef2aSThomas Huth #include "cpu.h"
26fcf5ef2aSThomas Huth #include "internals.h"
27fcf5ef2aSThomas Huth #include "qemu-common.h"
28fcf5ef2aSThomas Huth #include "exec/exec-all.h"
29fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
30fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
31fcf5ef2aSThomas Huth #include "hw/loader.h"
32fcf5ef2aSThomas Huth #endif
33fcf5ef2aSThomas Huth #include "hw/arm/arm.h"
34fcf5ef2aSThomas Huth #include "sysemu/sysemu.h"
35b3946626SVincent Palatin #include "sysemu/hw_accel.h"
36fcf5ef2aSThomas Huth #include "kvm_arm.h"
37110f6c70SRichard Henderson #include "disas/capstone.h"
3824f91e81SAlex Bennée #include "fpu/softfloat.h"
39fcf5ef2aSThomas Huth 
40fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
41fcf5ef2aSThomas Huth {
42fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
43fcf5ef2aSThomas Huth 
44fcf5ef2aSThomas Huth     cpu->env.regs[15] = value;
45fcf5ef2aSThomas Huth }
46fcf5ef2aSThomas Huth 
47fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
48fcf5ef2aSThomas Huth {
49fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
50fcf5ef2aSThomas Huth 
51062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
52fcf5ef2aSThomas Huth         && cs->interrupt_request &
53fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
54fcf5ef2aSThomas Huth          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
55fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
56fcf5ef2aSThomas Huth }
57fcf5ef2aSThomas Huth 
58b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
59b5c53d1bSAaron Lindsay                                  void *opaque)
60b5c53d1bSAaron Lindsay {
61b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
62b5c53d1bSAaron Lindsay 
63b5c53d1bSAaron Lindsay     entry->hook = hook;
64b5c53d1bSAaron Lindsay     entry->opaque = opaque;
65b5c53d1bSAaron Lindsay 
66b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
67b5c53d1bSAaron Lindsay }
68b5c53d1bSAaron Lindsay 
6908267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
70fcf5ef2aSThomas Huth                                  void *opaque)
71fcf5ef2aSThomas Huth {
7208267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
7308267487SAaron Lindsay 
7408267487SAaron Lindsay     entry->hook = hook;
7508267487SAaron Lindsay     entry->opaque = opaque;
7608267487SAaron Lindsay 
7708267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
78fcf5ef2aSThomas Huth }
79fcf5ef2aSThomas Huth 
80fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
81fcf5ef2aSThomas Huth {
82fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
83fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
84fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
85fcf5ef2aSThomas Huth 
86fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
87fcf5ef2aSThomas Huth         return;
88fcf5ef2aSThomas Huth     }
89fcf5ef2aSThomas Huth 
90fcf5ef2aSThomas Huth     if (ri->resetfn) {
91fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
92fcf5ef2aSThomas Huth         return;
93fcf5ef2aSThomas Huth     }
94fcf5ef2aSThomas Huth 
95fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
96fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
97fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
98fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
99fcf5ef2aSThomas Huth      */
100fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
101fcf5ef2aSThomas Huth         return;
102fcf5ef2aSThomas Huth     }
103fcf5ef2aSThomas Huth 
104fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
105fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
106fcf5ef2aSThomas Huth     } else {
107fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
108fcf5ef2aSThomas Huth     }
109fcf5ef2aSThomas Huth }
110fcf5ef2aSThomas Huth 
111fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
112fcf5ef2aSThomas Huth {
113fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
114fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
115fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
116fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
117fcf5ef2aSThomas Huth      */
118fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
119fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
120fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
121fcf5ef2aSThomas Huth 
122fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
123fcf5ef2aSThomas Huth         return;
124fcf5ef2aSThomas Huth     }
125fcf5ef2aSThomas Huth 
126fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
127fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
128fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
129fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
130fcf5ef2aSThomas Huth }
131fcf5ef2aSThomas Huth 
132fcf5ef2aSThomas Huth /* CPUClass::reset() */
133fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s)
134fcf5ef2aSThomas Huth {
135fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
136fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
137fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
138fcf5ef2aSThomas Huth 
139fcf5ef2aSThomas Huth     acc->parent_reset(s);
140fcf5ef2aSThomas Huth 
1411f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1421f5c00cfSAlex Bennée 
143fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
144fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
145fcf5ef2aSThomas Huth 
146fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
14747576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
14847576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
14947576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
150fcf5ef2aSThomas Huth 
151062ba099SAlex Bennée     cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
152fcf5ef2aSThomas Huth     s->halted = cpu->start_powered_off;
153fcf5ef2aSThomas Huth 
154fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
155fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
156fcf5ef2aSThomas Huth     }
157fcf5ef2aSThomas Huth 
158fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
159fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
160fcf5ef2aSThomas Huth         env->aarch64 = 1;
161fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
162fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
163fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
164fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
165fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
166fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
167802ac0e1SRichard Henderson         /* and to the SVE instructions */
168802ac0e1SRichard Henderson         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3);
169802ac0e1SRichard Henderson         env->cp15.cptr_el[3] |= CPTR_EZ;
170802ac0e1SRichard Henderson         /* with maximum vector length */
171adf92eabSRichard Henderson         env->vfp.zcr_el[1] = cpu->sve_max_vq - 1;
172adf92eabSRichard Henderson         env->vfp.zcr_el[2] = env->vfp.zcr_el[1];
173adf92eabSRichard Henderson         env->vfp.zcr_el[3] = env->vfp.zcr_el[1];
174fcf5ef2aSThomas Huth #else
175fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
176fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
177fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
178fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
179fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
180fcf5ef2aSThomas Huth         } else {
181fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
182fcf5ef2aSThomas Huth         }
183fcf5ef2aSThomas Huth         env->pc = cpu->rvbar;
184fcf5ef2aSThomas Huth #endif
185fcf5ef2aSThomas Huth     } else {
186fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
187fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
188fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
189fcf5ef2aSThomas Huth #endif
190fcf5ef2aSThomas Huth     }
191fcf5ef2aSThomas Huth 
192fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
193fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
194fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
195fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
196fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
197fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
198fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
199fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
200fcf5ef2aSThomas Huth     }
201fcf5ef2aSThomas Huth #else
202060a65dfSPeter Maydell 
203060a65dfSPeter Maydell     /*
204060a65dfSPeter Maydell      * If the highest available EL is EL2, AArch32 will start in Hyp
205060a65dfSPeter Maydell      * mode; otherwise it starts in SVC. Note that if we start in
206060a65dfSPeter Maydell      * AArch64 then these values in the uncached_cpsr will be ignored.
207060a65dfSPeter Maydell      */
208060a65dfSPeter Maydell     if (arm_feature(env, ARM_FEATURE_EL2) &&
209060a65dfSPeter Maydell         !arm_feature(env, ARM_FEATURE_EL3)) {
210060a65dfSPeter Maydell         env->uncached_cpsr = ARM_CPU_MODE_HYP;
211060a65dfSPeter Maydell     } else {
212fcf5ef2aSThomas Huth         env->uncached_cpsr = ARM_CPU_MODE_SVC;
213060a65dfSPeter Maydell     }
214fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
215dc7abe4dSMichael Davidsaver 
216531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
217fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
218fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
219fcf5ef2aSThomas Huth         uint8_t *rom;
22038e2a77cSPeter Maydell         uint32_t vecbase;
221fcf5ef2aSThomas Huth 
2221e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
2231e577cc7SPeter Maydell             env->v7m.secure = true;
2243b2e9344SPeter Maydell         } else {
2253b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
2263b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
2273b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
2283b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
2293b2e9344SPeter Maydell              */
2303b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
2311e577cc7SPeter Maydell         }
2321e577cc7SPeter Maydell 
2339d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
2342c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
2359d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
2362c4da50dSPeter Maydell          */
2379d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
2389d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
2399d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
2409d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
2419d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2429d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2439d40cd8aSPeter Maydell         }
24422ab3460SJulia Suvorova         if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
24522ab3460SJulia Suvorova             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
24622ab3460SJulia Suvorova             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
24722ab3460SJulia Suvorova         }
2482c4da50dSPeter Maydell 
249056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
250056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
251056f43dfSPeter Maydell 
25238e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
25338e2a77cSPeter Maydell 
25438e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
25538e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
2560f0f8b61SThomas Huth         rom = rom_ptr(vecbase, 8);
257fcf5ef2aSThomas Huth         if (rom) {
258fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
259fcf5ef2aSThomas Huth              * copied into physical memory.
260fcf5ef2aSThomas Huth              */
261fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
262fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
263fcf5ef2aSThomas Huth         } else {
264fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
265fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
266fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
267fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
268fcf5ef2aSThomas Huth              */
26938e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
27038e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
271fcf5ef2aSThomas Huth         }
272fcf5ef2aSThomas Huth 
273fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
274fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
275fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
276fcf5ef2aSThomas Huth     }
277fcf5ef2aSThomas Huth 
278fcf5ef2aSThomas Huth     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
279fcf5ef2aSThomas Huth      * executing as AArch32 then check if highvecs are enabled and
280fcf5ef2aSThomas Huth      * adjust the PC accordingly.
281fcf5ef2aSThomas Huth      */
282fcf5ef2aSThomas Huth     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
283fcf5ef2aSThomas Huth         env->regs[15] = 0xFFFF0000;
284fcf5ef2aSThomas Huth     }
285fcf5ef2aSThomas Huth 
286dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
287dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
288dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
289dc3c4c14SPeter Maydell      */
290dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
291dc3c4c14SPeter Maydell 
292fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
293fcf5ef2aSThomas Huth #endif
29469ceea64SPeter Maydell 
2950e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
29669ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
2970e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
29862c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
29962c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
30062c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
30162c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
30262c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
30362c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
30462c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
30562c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
30662c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
30762c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
30862c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
30962c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
31062c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
31162c58ee0SPeter Maydell                 }
3120e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
31369ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
31469ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
31569ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
31669ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
31769ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
31869ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
31969ceea64SPeter Maydell             }
3200e1a46bbSPeter Maydell         }
3211bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
3221bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
3234125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
3244125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
3254125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
3264125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
32769ceea64SPeter Maydell     }
32869ceea64SPeter Maydell 
3299901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3309901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
3319901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
3329901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
3339901c576SPeter Maydell         }
3349901c576SPeter Maydell         env->sau.rnr = 0;
3359901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
3369901c576SPeter Maydell          * the Cortex-M33 does.
3379901c576SPeter Maydell          */
3389901c576SPeter Maydell         env->sau.ctrl = 0;
3399901c576SPeter Maydell     }
3409901c576SPeter Maydell 
341fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
342fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
343fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
344fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
345fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
346fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
347fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
348bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
349bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
350fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
351fcf5ef2aSThomas Huth     if (kvm_enabled()) {
352fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
353fcf5ef2aSThomas Huth     }
354fcf5ef2aSThomas Huth #endif
355fcf5ef2aSThomas Huth 
356fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
357fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
358fcf5ef2aSThomas Huth }
359fcf5ef2aSThomas Huth 
360fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
361fcf5ef2aSThomas Huth {
362fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
363fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
364fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
365fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
366fcf5ef2aSThomas Huth     uint32_t target_el;
367fcf5ef2aSThomas Huth     uint32_t excp_idx;
368fcf5ef2aSThomas Huth     bool ret = false;
369fcf5ef2aSThomas Huth 
370fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
371fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
372fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
373fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
374fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
375fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
376fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
377fcf5ef2aSThomas Huth             ret = true;
378fcf5ef2aSThomas Huth         }
379fcf5ef2aSThomas Huth     }
380fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
381fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
382fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
383fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
384fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
385fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
386fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
387fcf5ef2aSThomas Huth             ret = true;
388fcf5ef2aSThomas Huth         }
389fcf5ef2aSThomas Huth     }
390fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
391fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
392fcf5ef2aSThomas Huth         target_el = 1;
393fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
394fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
395fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
396fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
397fcf5ef2aSThomas Huth             ret = true;
398fcf5ef2aSThomas Huth         }
399fcf5ef2aSThomas Huth     }
400fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
401fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
402fcf5ef2aSThomas Huth         target_el = 1;
403fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
404fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
405fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
406fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
407fcf5ef2aSThomas Huth             ret = true;
408fcf5ef2aSThomas Huth         }
409fcf5ef2aSThomas Huth     }
410fcf5ef2aSThomas Huth 
411fcf5ef2aSThomas Huth     return ret;
412fcf5ef2aSThomas Huth }
413fcf5ef2aSThomas Huth 
414fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
415fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
416fcf5ef2aSThomas Huth {
417fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
418fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
419fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
420fcf5ef2aSThomas Huth     bool ret = false;
421fcf5ef2aSThomas Huth 
422f4e8e4edSPeter Maydell     /* ARMv7-M interrupt masking works differently than -A or -R.
4237ecdaa4aSPeter Maydell      * There is no FIQ/IRQ distinction. Instead of I and F bits
4247ecdaa4aSPeter Maydell      * masking FIQ and IRQ interrupts, an exception is taken only
4257ecdaa4aSPeter Maydell      * if it is higher priority than the current execution priority
4267ecdaa4aSPeter Maydell      * (which depends on state like BASEPRI, FAULTMASK and the
4277ecdaa4aSPeter Maydell      * currently active exception).
428fcf5ef2aSThomas Huth      */
429fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD
430f4e8e4edSPeter Maydell         && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
431fcf5ef2aSThomas Huth         cs->exception_index = EXCP_IRQ;
432fcf5ef2aSThomas Huth         cc->do_interrupt(cs);
433fcf5ef2aSThomas Huth         ret = true;
434fcf5ef2aSThomas Huth     }
435fcf5ef2aSThomas Huth     return ret;
436fcf5ef2aSThomas Huth }
437fcf5ef2aSThomas Huth #endif
438fcf5ef2aSThomas Huth 
439fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
440fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
441fcf5ef2aSThomas Huth {
442fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
443fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
444fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
445fcf5ef2aSThomas Huth     static const int mask[] = {
446fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
447fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
448fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
449fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
450fcf5ef2aSThomas Huth     };
451fcf5ef2aSThomas Huth 
452*ed89f078SPeter Maydell     if (level) {
453*ed89f078SPeter Maydell         env->irq_line_state |= mask[irq];
454*ed89f078SPeter Maydell     } else {
455*ed89f078SPeter Maydell         env->irq_line_state &= ~mask[irq];
456*ed89f078SPeter Maydell     }
457*ed89f078SPeter Maydell 
458fcf5ef2aSThomas Huth     switch (irq) {
459fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
460fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
461fcf5ef2aSThomas Huth         assert(arm_feature(env, ARM_FEATURE_EL2));
462fcf5ef2aSThomas Huth         /* fall through */
463fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
464fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
465fcf5ef2aSThomas Huth         if (level) {
466fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
467fcf5ef2aSThomas Huth         } else {
468fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
469fcf5ef2aSThomas Huth         }
470fcf5ef2aSThomas Huth         break;
471fcf5ef2aSThomas Huth     default:
472fcf5ef2aSThomas Huth         g_assert_not_reached();
473fcf5ef2aSThomas Huth     }
474fcf5ef2aSThomas Huth }
475fcf5ef2aSThomas Huth 
476fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
477fcf5ef2aSThomas Huth {
478fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
479fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
480*ed89f078SPeter Maydell     CPUARMState *env = &cpu->env;
481fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
482fcf5ef2aSThomas Huth     int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;
483*ed89f078SPeter Maydell     uint32_t linestate_bit;
484fcf5ef2aSThomas Huth 
485fcf5ef2aSThomas Huth     switch (irq) {
486fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
487fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
488*ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_HARD;
489fcf5ef2aSThomas Huth         break;
490fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
491fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
492*ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_FIQ;
493fcf5ef2aSThomas Huth         break;
494fcf5ef2aSThomas Huth     default:
495fcf5ef2aSThomas Huth         g_assert_not_reached();
496fcf5ef2aSThomas Huth     }
497*ed89f078SPeter Maydell 
498*ed89f078SPeter Maydell     if (level) {
499*ed89f078SPeter Maydell         env->irq_line_state |= linestate_bit;
500*ed89f078SPeter Maydell     } else {
501*ed89f078SPeter Maydell         env->irq_line_state &= ~linestate_bit;
502*ed89f078SPeter Maydell     }
503*ed89f078SPeter Maydell 
504fcf5ef2aSThomas Huth     kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
505fcf5ef2aSThomas Huth     kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
506fcf5ef2aSThomas Huth #endif
507fcf5ef2aSThomas Huth }
508fcf5ef2aSThomas Huth 
509fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
510fcf5ef2aSThomas Huth {
511fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
512fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
513fcf5ef2aSThomas Huth 
514fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
515fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
516fcf5ef2aSThomas Huth }
517fcf5ef2aSThomas Huth 
518fcf5ef2aSThomas Huth #endif
519fcf5ef2aSThomas Huth 
520fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature)
521fcf5ef2aSThomas Huth {
522fcf5ef2aSThomas Huth     env->features |= 1ULL << feature;
523fcf5ef2aSThomas Huth }
524fcf5ef2aSThomas Huth 
525fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature)
526fcf5ef2aSThomas Huth {
527fcf5ef2aSThomas Huth     env->features &= ~(1ULL << feature);
528fcf5ef2aSThomas Huth }
529fcf5ef2aSThomas Huth 
530fcf5ef2aSThomas Huth static int
531fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info)
532fcf5ef2aSThomas Huth {
533fcf5ef2aSThomas Huth   return print_insn_arm(pc | 1, info);
534fcf5ef2aSThomas Huth }
535fcf5ef2aSThomas Huth 
536fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
537fcf5ef2aSThomas Huth {
538fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
539fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
5407bcdbf51SRichard Henderson     bool sctlr_b;
541fcf5ef2aSThomas Huth 
542fcf5ef2aSThomas Huth     if (is_a64(env)) {
543fcf5ef2aSThomas Huth         /* We might not be compiled with the A64 disassembler
544fcf5ef2aSThomas Huth          * because it needs a C++ compiler. Leave print_insn
545fcf5ef2aSThomas Huth          * unset in this case to use the caller default behaviour.
546fcf5ef2aSThomas Huth          */
547fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS)
548fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm_a64;
549fcf5ef2aSThomas Huth #endif
550110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
55115fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
55215fa1a0aSRichard Henderson         info->cap_insn_split = 4;
553110f6c70SRichard Henderson     } else {
554110f6c70SRichard Henderson         int cap_mode;
555110f6c70SRichard Henderson         if (env->thumb) {
556fcf5ef2aSThomas Huth             info->print_insn = print_insn_thumb1;
55715fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
55815fa1a0aSRichard Henderson             info->cap_insn_split = 4;
559110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
560fcf5ef2aSThomas Huth         } else {
561fcf5ef2aSThomas Huth             info->print_insn = print_insn_arm;
56215fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
56315fa1a0aSRichard Henderson             info->cap_insn_split = 4;
564110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
565fcf5ef2aSThomas Huth         }
566110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
567110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
568110f6c70SRichard Henderson         }
569110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
570110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
571110f6c70SRichard Henderson         }
572110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
573110f6c70SRichard Henderson         info->cap_mode = cap_mode;
574fcf5ef2aSThomas Huth     }
5757bcdbf51SRichard Henderson 
5767bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
5777bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
578fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN
579fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
580fcf5ef2aSThomas Huth #else
581fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
582fcf5ef2aSThomas Huth #endif
583fcf5ef2aSThomas Huth     }
584f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
5857bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
5867bcdbf51SRichard Henderson     if (sctlr_b) {
587f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
588f7478a92SJulian Brown     }
5897bcdbf51SRichard Henderson #endif
590fcf5ef2aSThomas Huth }
591fcf5ef2aSThomas Huth 
59246de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
59346de5913SIgor Mammedov {
59446de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
59546de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
59646de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
59746de5913SIgor Mammedov }
59846de5913SIgor Mammedov 
599fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
600fcf5ef2aSThomas Huth {
601fcf5ef2aSThomas Huth     CPUState *cs = CPU(obj);
602fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
603fcf5ef2aSThomas Huth 
604fcf5ef2aSThomas Huth     cs->env_ptr = &cpu->env;
605fcf5ef2aSThomas Huth     cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
606fcf5ef2aSThomas Huth                                          g_free, g_free);
607fcf5ef2aSThomas Huth 
608b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
60908267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
61008267487SAaron Lindsay 
611fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
612fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
613fcf5ef2aSThomas Huth     if (kvm_enabled()) {
614fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
615fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
616fcf5ef2aSThomas Huth          */
617fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
618fcf5ef2aSThomas Huth     } else {
619fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
620fcf5ef2aSThomas Huth     }
621fcf5ef2aSThomas Huth 
622fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
623fcf5ef2aSThomas Huth                                                 arm_gt_ptimer_cb, cpu);
624fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
625fcf5ef2aSThomas Huth                                                 arm_gt_vtimer_cb, cpu);
626fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
627fcf5ef2aSThomas Huth                                                 arm_gt_htimer_cb, cpu);
628fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
629fcf5ef2aSThomas Huth                                                 arm_gt_stimer_cb, cpu);
630fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
631fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
632aa1b3111SPeter Maydell 
633aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
634aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
63507f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
63607f48730SAndrew Jones                              "pmu-interrupt", 1);
637fcf5ef2aSThomas Huth #endif
638fcf5ef2aSThomas Huth 
639fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
640fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
641fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
642fcf5ef2aSThomas Huth      */
643fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
644fcf5ef2aSThomas Huth     cpu->psci_version = 1; /* By default assume PSCI v0.1 */
645fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
646fcf5ef2aSThomas Huth 
647fcf5ef2aSThomas Huth     if (tcg_enabled()) {
648fcf5ef2aSThomas Huth         cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
649fcf5ef2aSThomas Huth     }
650fcf5ef2aSThomas Huth }
651fcf5ef2aSThomas Huth 
652fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
653fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
654fcf5ef2aSThomas Huth 
655fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
656fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
657fcf5ef2aSThomas Huth 
658fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property =
659fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);
660fcf5ef2aSThomas Huth 
661c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
662c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
663c25bd18aSPeter Maydell 
664fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
665fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
666fcf5ef2aSThomas Huth 
6673a062d57SJulian Brown static Property arm_cpu_cfgend_property =
6683a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
6693a062d57SJulian Brown 
670fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */
671fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property =
672fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);
673fcf5ef2aSThomas Huth 
674fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
675fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
676fcf5ef2aSThomas Huth 
6778d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
6788d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
6798d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
6808d92e26bSPeter Maydell  * to override that with an incorrect constant value.
6818d92e26bSPeter Maydell  */
682fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
6838d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
6848d92e26bSPeter Maydell                                            pmsav7_dregion,
6858d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
686fcf5ef2aSThomas Huth 
68738e2a77cSPeter Maydell /* M profile: initial value of the Secure VTOR */
68838e2a77cSPeter Maydell static Property arm_cpu_initsvtor_property =
68938e2a77cSPeter Maydell             DEFINE_PROP_UINT32("init-svtor", ARMCPU, init_svtor, 0);
69038e2a77cSPeter Maydell 
691fcf5ef2aSThomas Huth static void arm_cpu_post_init(Object *obj)
692fcf5ef2aSThomas Huth {
693fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
694fcf5ef2aSThomas Huth 
695790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
696790a1150SPeter Maydell      * in realize with the other feature-implication checks because
697790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
698790a1150SPeter Maydell      */
699790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
700790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
701790a1150SPeter Maydell     }
702790a1150SPeter Maydell 
703fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
704fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
705fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
706fcf5ef2aSThomas Huth                                  &error_abort);
707fcf5ef2aSThomas Huth     }
708fcf5ef2aSThomas Huth 
709fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
710fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
711fcf5ef2aSThomas Huth                                  &error_abort);
712fcf5ef2aSThomas Huth     }
713fcf5ef2aSThomas Huth 
714fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
715fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
716fcf5ef2aSThomas Huth                                  &error_abort);
717fcf5ef2aSThomas Huth     }
718fcf5ef2aSThomas Huth 
719fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
720fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
721fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
722fcf5ef2aSThomas Huth          */
723fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
724fcf5ef2aSThomas Huth                                  &error_abort);
725fcf5ef2aSThomas Huth 
726fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
727fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
728fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
729fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
730fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
731265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
732fcf5ef2aSThomas Huth                                  &error_abort);
733fcf5ef2aSThomas Huth #endif
734fcf5ef2aSThomas Huth     }
735fcf5ef2aSThomas Huth 
736c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
737c25bd18aSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
738c25bd18aSPeter Maydell                                  &error_abort);
739c25bd18aSPeter Maydell     }
740c25bd18aSPeter Maydell 
741fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
742fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
743fcf5ef2aSThomas Huth                                  &error_abort);
744fcf5ef2aSThomas Huth     }
745fcf5ef2aSThomas Huth 
746452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
747fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
748fcf5ef2aSThomas Huth                                  &error_abort);
749fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
750fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
751fcf5ef2aSThomas Huth                                      &arm_cpu_pmsav7_dregion_property,
752fcf5ef2aSThomas Huth                                      &error_abort);
753fcf5ef2aSThomas Huth         }
754fcf5ef2aSThomas Huth     }
755fcf5ef2aSThomas Huth 
756181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
757181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
758181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
759265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
760181962fdSPeter Maydell                                  &error_abort);
76138e2a77cSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_initsvtor_property,
76238e2a77cSPeter Maydell                                  &error_abort);
763181962fdSPeter Maydell     }
764181962fdSPeter Maydell 
7653a062d57SJulian Brown     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
7663a062d57SJulian Brown                              &error_abort);
767fcf5ef2aSThomas Huth }
768fcf5ef2aSThomas Huth 
769fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
770fcf5ef2aSThomas Huth {
771fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
77208267487SAaron Lindsay     ARMELChangeHook *hook, *next;
77308267487SAaron Lindsay 
774fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
77508267487SAaron Lindsay 
776b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
777b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
778b5c53d1bSAaron Lindsay         g_free(hook);
779b5c53d1bSAaron Lindsay     }
78008267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
78108267487SAaron Lindsay         QLIST_REMOVE(hook, node);
78208267487SAaron Lindsay         g_free(hook);
78308267487SAaron Lindsay     }
784fcf5ef2aSThomas Huth }
785fcf5ef2aSThomas Huth 
786fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
787fcf5ef2aSThomas Huth {
788fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
789fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
790fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
791fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
792fcf5ef2aSThomas Huth     int pagebits;
793fcf5ef2aSThomas Huth     Error *local_err = NULL;
7940f8d06f1SRichard Henderson     bool no_aa32 = false;
795fcf5ef2aSThomas Huth 
796c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
797c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
798c4487d76SPeter Maydell      * this is the first point where we can report it.
799c4487d76SPeter Maydell      */
800c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
801c4487d76SPeter Maydell         if (!kvm_enabled()) {
802c4487d76SPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM");
803c4487d76SPeter Maydell         } else {
804c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
805c4487d76SPeter Maydell         }
806c4487d76SPeter Maydell         return;
807c4487d76SPeter Maydell     }
808c4487d76SPeter Maydell 
80995f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
81095f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
81195f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
81295f87565SPeter Maydell      * error and will result in segfaults if not caught here.
81395f87565SPeter Maydell      */
81495f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
81595f87565SPeter Maydell         if (!env->nvic) {
81695f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
81795f87565SPeter Maydell             return;
81895f87565SPeter Maydell         }
81995f87565SPeter Maydell     } else {
82095f87565SPeter Maydell         if (env->nvic) {
82195f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
82295f87565SPeter Maydell             return;
82395f87565SPeter Maydell         }
82495f87565SPeter Maydell     }
82595f87565SPeter Maydell #endif
82695f87565SPeter Maydell 
827fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
828fcf5ef2aSThomas Huth     if (local_err != NULL) {
829fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
830fcf5ef2aSThomas Huth         return;
831fcf5ef2aSThomas Huth     }
832fcf5ef2aSThomas Huth 
833fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
834fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
8355256df88SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
8365256df88SRichard Henderson             set_feature(env, ARM_FEATURE_V7);
8375256df88SRichard Henderson         } else {
8385110e683SAaron Lindsay             set_feature(env, ARM_FEATURE_V7VE);
8395110e683SAaron Lindsay         }
8405256df88SRichard Henderson     }
8410f8d06f1SRichard Henderson 
8420f8d06f1SRichard Henderson     /*
8430f8d06f1SRichard Henderson      * There exist AArch64 cpus without AArch32 support.  When KVM
8440f8d06f1SRichard Henderson      * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
8450f8d06f1SRichard Henderson      * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
8460f8d06f1SRichard Henderson      */
8470f8d06f1SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
8480f8d06f1SRichard Henderson         no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
8490f8d06f1SRichard Henderson     }
8500f8d06f1SRichard Henderson 
8515110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
8525110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
8535110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
8545110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
8555110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
8565110e683SAaron Lindsay          * include the various other features that V7VE implies.
8575110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
8585110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
8595110e683SAaron Lindsay          */
8600f8d06f1SRichard Henderson         assert(no_aa32 || cpu_isar_feature(arm_div, cpu));
861fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
8625110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
863fcf5ef2aSThomas Huth     }
864fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
865fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
866fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
867fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
868fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
869fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
870fcf5ef2aSThomas Huth         } else {
871fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
872fcf5ef2aSThomas Huth         }
87391db4642SCédric Le Goater 
87491db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
87591db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
87691db4642SCédric Le Goater          */
87791db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
878fcf5ef2aSThomas Huth     }
879fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
880fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
881fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
882fcf5ef2aSThomas Huth     }
883fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
884fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
885fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
8860f8d06f1SRichard Henderson             assert(no_aa32 || cpu_isar_feature(jazelle, cpu));
887fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
888fcf5ef2aSThomas Huth         }
889fcf5ef2aSThomas Huth     }
890fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
891fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
892fcf5ef2aSThomas Huth     }
893fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP4)) {
894fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP3);
895fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP_FP16);
896fcf5ef2aSThomas Huth     }
897fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP3)) {
898fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP);
899fcf5ef2aSThomas Huth     }
900fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
901fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
902fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_PXN);
903fcf5ef2aSThomas Huth     }
904fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
905fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
906fcf5ef2aSThomas Huth     }
907fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
908fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
909fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
910fcf5ef2aSThomas Huth     }
911fcf5ef2aSThomas Huth 
912fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
913fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
914452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
915fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
916fcf5ef2aSThomas Huth          * can use 4K pages.
917fcf5ef2aSThomas Huth          */
918fcf5ef2aSThomas Huth         pagebits = 12;
919fcf5ef2aSThomas Huth     } else {
920fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
921fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
922fcf5ef2aSThomas Huth          */
923fcf5ef2aSThomas Huth         pagebits = 10;
924fcf5ef2aSThomas Huth     }
925fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
926fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
927fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
928fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
929fcf5ef2aSThomas Huth          */
930fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
931fcf5ef2aSThomas Huth                    "system is using");
932fcf5ef2aSThomas Huth         return;
933fcf5ef2aSThomas Huth     }
934fcf5ef2aSThomas Huth 
935fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
936fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
937fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
938fcf5ef2aSThomas Huth      * so these bits always RAZ.
939fcf5ef2aSThomas Huth      */
940fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
94146de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
94246de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
943fcf5ef2aSThomas Huth     }
944fcf5ef2aSThomas Huth 
945fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
946fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
947fcf5ef2aSThomas Huth     }
948fcf5ef2aSThomas Huth 
9493a062d57SJulian Brown     if (cpu->cfgend) {
9503a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
9513a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
9523a062d57SJulian Brown         } else {
9533a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
9543a062d57SJulian Brown         }
9553a062d57SJulian Brown     }
9563a062d57SJulian Brown 
957fcf5ef2aSThomas Huth     if (!cpu->has_el3) {
958fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
959fcf5ef2aSThomas Huth          * feature.
960fcf5ef2aSThomas Huth          */
961fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
962fcf5ef2aSThomas Huth 
963fcf5ef2aSThomas Huth         /* Disable the security extension feature bits in the processor feature
964fcf5ef2aSThomas Huth          * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
965fcf5ef2aSThomas Huth          */
966fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf0;
96747576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf000;
968fcf5ef2aSThomas Huth     }
969fcf5ef2aSThomas Huth 
970c25bd18aSPeter Maydell     if (!cpu->has_el2) {
971c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
972c25bd18aSPeter Maydell     }
973c25bd18aSPeter Maydell 
974d6f02ce3SWei Huang     if (!cpu->has_pmu) {
975fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
9762b3ffa92SWei Huang         cpu->id_aa64dfr0 &= ~0xf00;
977fcf5ef2aSThomas Huth     }
978fcf5ef2aSThomas Huth 
979fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
980fcf5ef2aSThomas Huth         /* Disable the hypervisor feature bits in the processor feature
981fcf5ef2aSThomas Huth          * registers if we don't have EL2. These are id_pfr1[15:12] and
982fcf5ef2aSThomas Huth          * id_aa64pfr0_el1[11:8].
983fcf5ef2aSThomas Huth          */
98447576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf00;
985fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf000;
986fcf5ef2aSThomas Huth     }
987fcf5ef2aSThomas Huth 
988f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
989f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
990f50cd314SPeter Maydell      */
991fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
992f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
993f50cd314SPeter Maydell     }
994f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
995f50cd314SPeter Maydell         cpu->has_mpu = false;
996fcf5ef2aSThomas Huth     }
997fcf5ef2aSThomas Huth 
998452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
999fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
1000fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
1001fcf5ef2aSThomas Huth 
1002fcf5ef2aSThomas Huth         if (nr > 0xff) {
1003fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
1004fcf5ef2aSThomas Huth             return;
1005fcf5ef2aSThomas Huth         }
1006fcf5ef2aSThomas Huth 
1007fcf5ef2aSThomas Huth         if (nr) {
10080e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
10090e1a46bbSPeter Maydell                 /* PMSAv8 */
101062c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
101162c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
101262c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
101362c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
101462c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
101562c58ee0SPeter Maydell                 }
10160e1a46bbSPeter Maydell             } else {
1017fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
1018fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
1019fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
1020fcf5ef2aSThomas Huth             }
1021fcf5ef2aSThomas Huth         }
10220e1a46bbSPeter Maydell     }
1023fcf5ef2aSThomas Huth 
10249901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
10259901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
10269901c576SPeter Maydell 
10279901c576SPeter Maydell         if (nr > 0xff) {
10289901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
10299901c576SPeter Maydell             return;
10309901c576SPeter Maydell         }
10319901c576SPeter Maydell 
10329901c576SPeter Maydell         if (nr) {
10339901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
10349901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
10359901c576SPeter Maydell         }
10369901c576SPeter Maydell     }
10379901c576SPeter Maydell 
103891db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
103991db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
104091db4642SCédric Le Goater     }
104191db4642SCédric Le Goater 
1042fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
1043fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
1044fcf5ef2aSThomas Huth 
1045fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
1046fcf5ef2aSThomas Huth 
1047fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
10481d2091bcSPeter Maydell     if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
10491d2091bcSPeter Maydell         cs->num_ases = 2;
10501d2091bcSPeter Maydell 
1051fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
1052fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
1053fcf5ef2aSThomas Huth         }
105480ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
105580ceb07aSPeter Xu                                cpu->secure_memory);
10561d2091bcSPeter Maydell     } else {
10571d2091bcSPeter Maydell         cs->num_ases = 1;
1058fcf5ef2aSThomas Huth     }
105980ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
1060f9a69711SAlistair Francis 
1061f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
1062f9a69711SAlistair Francis     if (cpu->core_count == -1) {
1063f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
1064f9a69711SAlistair Francis     }
1065fcf5ef2aSThomas Huth #endif
1066fcf5ef2aSThomas Huth 
1067fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
1068fcf5ef2aSThomas Huth     cpu_reset(cs);
1069fcf5ef2aSThomas Huth 
1070fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
1071fcf5ef2aSThomas Huth }
1072fcf5ef2aSThomas Huth 
1073fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
1074fcf5ef2aSThomas Huth {
1075fcf5ef2aSThomas Huth     ObjectClass *oc;
1076fcf5ef2aSThomas Huth     char *typename;
1077fcf5ef2aSThomas Huth     char **cpuname;
1078a0032cc5SPeter Maydell     const char *cpunamestr;
1079fcf5ef2aSThomas Huth 
1080fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
1081a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
1082a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
1083a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
1084a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
1085a0032cc5SPeter Maydell      */
1086a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
1087a0032cc5SPeter Maydell         cpunamestr = "max";
1088a0032cc5SPeter Maydell     }
1089a0032cc5SPeter Maydell #endif
1090a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
1091fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
1092fcf5ef2aSThomas Huth     g_strfreev(cpuname);
1093fcf5ef2aSThomas Huth     g_free(typename);
1094fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
1095fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
1096fcf5ef2aSThomas Huth         return NULL;
1097fcf5ef2aSThomas Huth     }
1098fcf5ef2aSThomas Huth     return oc;
1099fcf5ef2aSThomas Huth }
1100fcf5ef2aSThomas Huth 
1101fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */
1102fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1103fcf5ef2aSThomas Huth 
1104fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj)
1105fcf5ef2aSThomas Huth {
1106fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1107fcf5ef2aSThomas Huth 
1108fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm926";
1109fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1110fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1111fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1112fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1113fcf5ef2aSThomas Huth     cpu->midr = 0x41069265;
1114fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41011090;
1115fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1116fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
111709cbd501SRichard Henderson 
111809cbd501SRichard Henderson     /*
111909cbd501SRichard Henderson      * ARMv5 does not have the ID_ISAR registers, but we can still
112009cbd501SRichard Henderson      * set the field to indicate Jazelle support within QEMU.
112109cbd501SRichard Henderson      */
112209cbd501SRichard Henderson     cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
1123fcf5ef2aSThomas Huth }
1124fcf5ef2aSThomas Huth 
1125fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj)
1126fcf5ef2aSThomas Huth {
1127fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1128fcf5ef2aSThomas Huth 
1129fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm946";
1130fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1131452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1132fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1133fcf5ef2aSThomas Huth     cpu->midr = 0x41059461;
1134fcf5ef2aSThomas Huth     cpu->ctr = 0x0f004006;
1135fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1136fcf5ef2aSThomas Huth }
1137fcf5ef2aSThomas Huth 
1138fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj)
1139fcf5ef2aSThomas Huth {
1140fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1141fcf5ef2aSThomas Huth 
1142fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1026";
1143fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1144fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1145fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_AUXCR);
1146fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1147fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1148fcf5ef2aSThomas Huth     cpu->midr = 0x4106a262;
1149fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410110a0;
1150fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1151fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
1152fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
115309cbd501SRichard Henderson 
115409cbd501SRichard Henderson     /*
115509cbd501SRichard Henderson      * ARMv5 does not have the ID_ISAR registers, but we can still
115609cbd501SRichard Henderson      * set the field to indicate Jazelle support within QEMU.
115709cbd501SRichard Henderson      */
115809cbd501SRichard Henderson     cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
115909cbd501SRichard Henderson 
1160fcf5ef2aSThomas Huth     {
1161fcf5ef2aSThomas Huth         /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
1162fcf5ef2aSThomas Huth         ARMCPRegInfo ifar = {
1163fcf5ef2aSThomas Huth             .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
1164fcf5ef2aSThomas Huth             .access = PL1_RW,
1165fcf5ef2aSThomas Huth             .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1166fcf5ef2aSThomas Huth             .resetvalue = 0
1167fcf5ef2aSThomas Huth         };
1168fcf5ef2aSThomas Huth         define_one_arm_cp_reg(cpu, &ifar);
1169fcf5ef2aSThomas Huth     }
1170fcf5ef2aSThomas Huth }
1171fcf5ef2aSThomas Huth 
1172fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj)
1173fcf5ef2aSThomas Huth {
1174fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1175fcf5ef2aSThomas Huth     /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
1176fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1177fcf5ef2aSThomas Huth      * have the v6K features.
1178fcf5ef2aSThomas Huth      * These ID register values are correct for 1136 but may be wrong
1179fcf5ef2aSThomas Huth      * for 1136_r2 (in particular r0p2 does not actually implement most
1180fcf5ef2aSThomas Huth      * of the ID registers).
1181fcf5ef2aSThomas Huth      */
1182fcf5ef2aSThomas Huth 
1183fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1184fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1185fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1186fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1187fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1188fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1189fcf5ef2aSThomas Huth     cpu->midr = 0x4107b362;
1190fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
119147576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
119247576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1193fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1194fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1195fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1196fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1197fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1198fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1199fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1200fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1201fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
120247576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00140011;
120347576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
120447576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231111;
120547576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
120647576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1207fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1208fcf5ef2aSThomas Huth }
1209fcf5ef2aSThomas Huth 
1210fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj)
1211fcf5ef2aSThomas Huth {
1212fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1213fcf5ef2aSThomas Huth 
1214fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1215fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1216fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1217fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1218fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1219fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1220fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1221fcf5ef2aSThomas Huth     cpu->midr = 0x4117b363;
1222fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
122347576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
122447576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1225fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1226fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1227fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1228fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1229fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1230fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1231fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1232fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1233fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
123447576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00140011;
123547576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
123647576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231111;
123747576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
123847576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1239fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1240fcf5ef2aSThomas Huth }
1241fcf5ef2aSThomas Huth 
1242fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj)
1243fcf5ef2aSThomas Huth {
1244fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1245fcf5ef2aSThomas Huth 
1246fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1176";
1247fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1248fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1249fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1250fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1251fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1252fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1253fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1254fcf5ef2aSThomas Huth     cpu->midr = 0x410fb767;
1255fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b5;
125647576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
125747576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1258fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1259fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1260fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1261fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1262fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x33;
1263fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1264fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1265fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1266fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222100;
126747576b94SRichard Henderson     cpu->isar.id_isar0 = 0x0140011;
126847576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
126947576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231121;
127047576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
127147576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01141;
1272fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1273fcf5ef2aSThomas Huth }
1274fcf5ef2aSThomas Huth 
1275fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj)
1276fcf5ef2aSThomas Huth {
1277fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1278fcf5ef2aSThomas Huth 
1279fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm11mpcore";
1280fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1281fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1282fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1283fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1284fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1285fcf5ef2aSThomas Huth     cpu->midr = 0x410fb022;
1286fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
128747576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
128847576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1289fcf5ef2aSThomas Huth     cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1290fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1291fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1292fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0;
1293fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x2;
1294fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01100103;
1295fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10020302;
1296fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222000;
129747576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00100011;
129847576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
129947576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11221011;
130047576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
130147576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1302fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
1303fcf5ef2aSThomas Huth }
1304fcf5ef2aSThomas Huth 
1305191776b9SStefan Hajnoczi static void cortex_m0_initfn(Object *obj)
1306191776b9SStefan Hajnoczi {
1307191776b9SStefan Hajnoczi     ARMCPU *cpu = ARM_CPU(obj);
1308191776b9SStefan Hajnoczi     set_feature(&cpu->env, ARM_FEATURE_V6);
1309191776b9SStefan Hajnoczi     set_feature(&cpu->env, ARM_FEATURE_M);
1310191776b9SStefan Hajnoczi 
1311191776b9SStefan Hajnoczi     cpu->midr = 0x410cc200;
1312191776b9SStefan Hajnoczi }
1313191776b9SStefan Hajnoczi 
1314fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj)
1315fcf5ef2aSThomas Huth {
1316fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1317fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1318fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1319cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1320fcf5ef2aSThomas Huth     cpu->midr = 0x410fc231;
13218d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
13225a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
13235a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
13245a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
13255a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
13265a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
13275a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
13285a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
13295a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
133047576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01141110;
133147576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02111000;
133247576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21112231;
133347576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111110;
133447576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310102;
133547576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
133647576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1337fcf5ef2aSThomas Huth }
1338fcf5ef2aSThomas Huth 
1339fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj)
1340fcf5ef2aSThomas Huth {
1341fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1342fcf5ef2aSThomas Huth 
1343fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1344fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1345cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1346fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
1347fcf5ef2aSThomas Huth     cpu->midr = 0x410fc240; /* r0p0 */
13488d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
13495a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
13505a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
13515a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
13525a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
13535a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
13545a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
13555a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
13565a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
135747576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01141110;
135847576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02111000;
135947576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21112231;
136047576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111110;
136147576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310102;
136247576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
136347576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1364fcf5ef2aSThomas Huth }
13659901c576SPeter Maydell 
1366c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj)
1367c7b26382SPeter Maydell {
1368c7b26382SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1369c7b26382SPeter Maydell 
1370c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_V8);
1371c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M);
1372cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1373c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
1374c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
1375c7b26382SPeter Maydell     cpu->midr = 0x410fd213; /* r0p3 */
1376c7b26382SPeter Maydell     cpu->pmsav7_dregion = 16;
1377c7b26382SPeter Maydell     cpu->sau_sregion = 8;
1378c7b26382SPeter Maydell     cpu->id_pfr0 = 0x00000030;
1379c7b26382SPeter Maydell     cpu->id_pfr1 = 0x00000210;
1380c7b26382SPeter Maydell     cpu->id_dfr0 = 0x00200000;
1381c7b26382SPeter Maydell     cpu->id_afr0 = 0x00000000;
1382c7b26382SPeter Maydell     cpu->id_mmfr0 = 0x00101F40;
1383c7b26382SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
1384c7b26382SPeter Maydell     cpu->id_mmfr2 = 0x01000000;
1385c7b26382SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
138647576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01101110;
138747576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02212000;
138847576b94SRichard Henderson     cpu->isar.id_isar2 = 0x20232232;
138947576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111131;
139047576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310132;
139147576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
139247576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1393c7b26382SPeter Maydell     cpu->clidr = 0x00000000;
1394c7b26382SPeter Maydell     cpu->ctr = 0x8000c000;
1395c7b26382SPeter Maydell }
1396c7b26382SPeter Maydell 
1397fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data)
1398fcf5ef2aSThomas Huth {
1399fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
1400fcf5ef2aSThomas Huth 
1401fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1402fcf5ef2aSThomas Huth     cc->do_interrupt = arm_v7m_cpu_do_interrupt;
1403fcf5ef2aSThomas Huth #endif
1404fcf5ef2aSThomas Huth 
1405fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1406fcf5ef2aSThomas Huth }
1407fcf5ef2aSThomas Huth 
1408fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
1409fcf5ef2aSThomas Huth     /* Dummy the TCM region regs for the moment */
1410fcf5ef2aSThomas Huth     { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
1411fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
1412fcf5ef2aSThomas Huth     { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
1413fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
141495e9a242SLuc MICHEL     { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
141595e9a242SLuc MICHEL       .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1416fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1417fcf5ef2aSThomas Huth };
1418fcf5ef2aSThomas Huth 
1419fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj)
1420fcf5ef2aSThomas Huth {
1421fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1422fcf5ef2aSThomas Huth 
1423fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1424fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1425452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1426fcf5ef2aSThomas Huth     cpu->midr = 0x411fc153; /* r1p3 */
1427fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x0131;
1428fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x001;
1429fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x010400;
1430fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x0;
1431fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x0210030;
1432fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x00000000;
1433fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01200000;
1434fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x0211;
143547576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101111;
143647576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
143747576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232141;
143847576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01112131;
143947576b94SRichard Henderson     cpu->isar.id_isar4 = 0x0010142;
144047576b94SRichard Henderson     cpu->isar.id_isar5 = 0x0;
144147576b94SRichard Henderson     cpu->isar.id_isar6 = 0x0;
1442fcf5ef2aSThomas Huth     cpu->mp_is_up = true;
14438d92e26bSPeter Maydell     cpu->pmsav7_dregion = 16;
1444fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
1445fcf5ef2aSThomas Huth }
1446fcf5ef2aSThomas Huth 
1447ebac5458SEdgar E. Iglesias static void cortex_r5f_initfn(Object *obj)
1448ebac5458SEdgar E. Iglesias {
1449ebac5458SEdgar E. Iglesias     ARMCPU *cpu = ARM_CPU(obj);
1450ebac5458SEdgar E. Iglesias 
1451ebac5458SEdgar E. Iglesias     cortex_r5_initfn(obj);
1452ebac5458SEdgar E. Iglesias     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1453ebac5458SEdgar E. Iglesias }
1454ebac5458SEdgar E. Iglesias 
1455fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
1456fcf5ef2aSThomas Huth     { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
1457fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1458fcf5ef2aSThomas Huth     { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1459fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1460fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1461fcf5ef2aSThomas Huth };
1462fcf5ef2aSThomas Huth 
1463fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj)
1464fcf5ef2aSThomas Huth {
1465fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1466fcf5ef2aSThomas Huth 
1467fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a8";
1468fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1469fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1470fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1471fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1472fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1473fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1474fcf5ef2aSThomas Huth     cpu->midr = 0x410fc080;
1475fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410330c0;
147647576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
147747576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00011111;
1478fcf5ef2aSThomas Huth     cpu->ctr = 0x82048004;
1479fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1480fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1481fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1482fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x400;
1483fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1484fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x31100003;
1485fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1486fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01202000;
1487fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x11;
148847576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
148947576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12112111;
149047576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232031;
149147576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
149247576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
1493fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x15141000;
1494fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (2 << 24) | 3;
1495fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
1496fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
1497fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1498fcf5ef2aSThomas Huth     cpu->reset_auxcr = 2;
1499fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1500fcf5ef2aSThomas Huth }
1501fcf5ef2aSThomas Huth 
1502fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
1503fcf5ef2aSThomas Huth     /* power_control should be set to maximum latency. Again,
1504fcf5ef2aSThomas Huth      * default to 0 and set by private hook
1505fcf5ef2aSThomas Huth      */
1506fcf5ef2aSThomas Huth     { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
1507fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1508fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
1509fcf5ef2aSThomas Huth     { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
1510fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1511fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
1512fcf5ef2aSThomas Huth     { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
1513fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1514fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
1515fcf5ef2aSThomas Huth     { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
1516fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1517fcf5ef2aSThomas Huth     /* TLB lockdown control */
1518fcf5ef2aSThomas Huth     { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
1519fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1520fcf5ef2aSThomas Huth     { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
1521fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1522fcf5ef2aSThomas Huth     { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
1523fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1524fcf5ef2aSThomas Huth     { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
1525fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1526fcf5ef2aSThomas Huth     { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
1527fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1528fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1529fcf5ef2aSThomas Huth };
1530fcf5ef2aSThomas Huth 
1531fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj)
1532fcf5ef2aSThomas Huth {
1533fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1534fcf5ef2aSThomas Huth 
1535fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a9";
1536fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1537fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1538fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
1539fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1540fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1541fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1542fcf5ef2aSThomas Huth     /* Note that A9 supports the MP extensions even for
1543fcf5ef2aSThomas Huth      * A9UP and single-core A9MP (which are both different
1544fcf5ef2aSThomas Huth      * and valid configurations; we don't model A9UP).
1545fcf5ef2aSThomas Huth      */
1546fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1547fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR);
1548fcf5ef2aSThomas Huth     cpu->midr = 0x410fc090;
1549fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41033090;
155047576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
155147576b94SRichard Henderson     cpu->isar.mvfr1 = 0x01111111;
1552fcf5ef2aSThomas Huth     cpu->ctr = 0x80038003;
1553fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1554fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1555fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1556fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x000;
1557fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1558fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x00100103;
1559fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1560fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01230000;
1561fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x00002111;
156247576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
156347576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
156447576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
156547576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
156647576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
1567fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x35141000;
1568fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (1 << 24) | 3;
1569fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
1570fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1571fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1572fcf5ef2aSThomas Huth }
1573fcf5ef2aSThomas Huth 
1574fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1575fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1576fcf5ef2aSThomas Huth {
1577fcf5ef2aSThomas Huth     /* Linux wants the number of processors from here.
1578fcf5ef2aSThomas Huth      * Might as well set the interrupt-controller bit too.
1579fcf5ef2aSThomas Huth      */
1580fcf5ef2aSThomas Huth     return ((smp_cpus - 1) << 24) | (1 << 23);
1581fcf5ef2aSThomas Huth }
1582fcf5ef2aSThomas Huth #endif
1583fcf5ef2aSThomas Huth 
1584fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
1585fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1586fcf5ef2aSThomas Huth     { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1587fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
1588fcf5ef2aSThomas Huth       .writefn = arm_cp_write_ignore, },
1589fcf5ef2aSThomas Huth #endif
1590fcf5ef2aSThomas Huth     { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
1591fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1592fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1593fcf5ef2aSThomas Huth };
1594fcf5ef2aSThomas Huth 
1595fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj)
1596fcf5ef2aSThomas Huth {
1597fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1598fcf5ef2aSThomas Huth 
1599fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a7";
16005110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
1601fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1602fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1603fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1604fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1605fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1606fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1607fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1608fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
1609fcf5ef2aSThomas Huth     cpu->midr = 0x410fc075;
1610fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41023075;
161147576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
161247576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
1613fcf5ef2aSThomas Huth     cpu->ctr = 0x84448003;
1614fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1615fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1616fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1617fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1618fcf5ef2aSThomas Huth     cpu->pmceid0 = 0x00000000;
1619fcf5ef2aSThomas Huth     cpu->pmceid1 = 0x00000000;
1620fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1621fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10101105;
1622fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x40000000;
1623fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1624fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
162537bdda89SRichard Henderson     /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but
162637bdda89SRichard Henderson      * table 4-41 gives 0x02101110, which includes the arm div insns.
162737bdda89SRichard Henderson      */
162847576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
162947576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
163047576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
163147576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
163247576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
1633fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f005;
1634fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1635fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1636fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1637fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1638fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
1639fcf5ef2aSThomas Huth }
1640fcf5ef2aSThomas Huth 
1641fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj)
1642fcf5ef2aSThomas Huth {
1643fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1644fcf5ef2aSThomas Huth 
1645fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a15";
16465110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
1647fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1648fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1649fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1650fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1651fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1652fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1653fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1654fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1655fcf5ef2aSThomas Huth     cpu->midr = 0x412fc0f1;
1656fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410430f0;
165747576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
165847576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
1659fcf5ef2aSThomas Huth     cpu->ctr = 0x8444c004;
1660fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1661fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1662fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1663fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1664fcf5ef2aSThomas Huth     cpu->pmceid0 = 0x0000000;
1665fcf5ef2aSThomas Huth     cpu->pmceid1 = 0x00000000;
1666fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1667fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10201105;
1668fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1669fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1670fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
167147576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
167247576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
167347576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
167447576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
167547576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
1676fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f021;
1677fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1678fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1679fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1680fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1681fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1682fcf5ef2aSThomas Huth }
1683fcf5ef2aSThomas Huth 
1684fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj)
1685fcf5ef2aSThomas Huth {
1686fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1687fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V4T);
1688fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1689fcf5ef2aSThomas Huth     cpu->midr = ARM_CPUID_TI925T;
1690fcf5ef2aSThomas Huth     cpu->ctr = 0x5109149;
1691fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1692fcf5ef2aSThomas Huth }
1693fcf5ef2aSThomas Huth 
1694fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj)
1695fcf5ef2aSThomas Huth {
1696fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1697fcf5ef2aSThomas Huth 
1698fcf5ef2aSThomas Huth     cpu->dtb_compatible = "intel,sa1100";
1699fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1700fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1701fcf5ef2aSThomas Huth     cpu->midr = 0x4401A11B;
1702fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1703fcf5ef2aSThomas Huth }
1704fcf5ef2aSThomas Huth 
1705fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj)
1706fcf5ef2aSThomas Huth {
1707fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1708fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1709fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1710fcf5ef2aSThomas Huth     cpu->midr = 0x6901B119;
1711fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1712fcf5ef2aSThomas Huth }
1713fcf5ef2aSThomas Huth 
1714fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj)
1715fcf5ef2aSThomas Huth {
1716fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1717fcf5ef2aSThomas Huth 
1718fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1719fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1720fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1721fcf5ef2aSThomas Huth     cpu->midr = 0x69052100;
1722fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1723fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1724fcf5ef2aSThomas Huth }
1725fcf5ef2aSThomas Huth 
1726fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj)
1727fcf5ef2aSThomas Huth {
1728fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1729fcf5ef2aSThomas Huth 
1730fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1731fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1732fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1733fcf5ef2aSThomas Huth     cpu->midr = 0x69052d00;
1734fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1735fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1736fcf5ef2aSThomas Huth }
1737fcf5ef2aSThomas Huth 
1738fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj)
1739fcf5ef2aSThomas Huth {
1740fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1741fcf5ef2aSThomas Huth 
1742fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1743fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1744fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1745fcf5ef2aSThomas Huth     cpu->midr = 0x69052903;
1746fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1747fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1748fcf5ef2aSThomas Huth }
1749fcf5ef2aSThomas Huth 
1750fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj)
1751fcf5ef2aSThomas Huth {
1752fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1753fcf5ef2aSThomas Huth 
1754fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1755fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1756fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1757fcf5ef2aSThomas Huth     cpu->midr = 0x69052d05;
1758fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1759fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1760fcf5ef2aSThomas Huth }
1761fcf5ef2aSThomas Huth 
1762fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj)
1763fcf5ef2aSThomas Huth {
1764fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1765fcf5ef2aSThomas Huth 
1766fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1767fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1768fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1769fcf5ef2aSThomas Huth     cpu->midr = 0x69052d06;
1770fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1771fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1772fcf5ef2aSThomas Huth }
1773fcf5ef2aSThomas Huth 
1774fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj)
1775fcf5ef2aSThomas Huth {
1776fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1777fcf5ef2aSThomas Huth 
1778fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1779fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1780fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1781fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1782fcf5ef2aSThomas Huth     cpu->midr = 0x69054110;
1783fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1784fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1785fcf5ef2aSThomas Huth }
1786fcf5ef2aSThomas Huth 
1787fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj)
1788fcf5ef2aSThomas Huth {
1789fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1790fcf5ef2aSThomas Huth 
1791fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1792fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1793fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1794fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1795fcf5ef2aSThomas Huth     cpu->midr = 0x69054111;
1796fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1797fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1798fcf5ef2aSThomas Huth }
1799fcf5ef2aSThomas Huth 
1800fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj)
1801fcf5ef2aSThomas Huth {
1802fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1803fcf5ef2aSThomas Huth 
1804fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1805fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1806fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1807fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1808fcf5ef2aSThomas Huth     cpu->midr = 0x69054112;
1809fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1810fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1811fcf5ef2aSThomas Huth }
1812fcf5ef2aSThomas Huth 
1813fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj)
1814fcf5ef2aSThomas Huth {
1815fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1816fcf5ef2aSThomas Huth 
1817fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1818fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1819fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1820fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1821fcf5ef2aSThomas Huth     cpu->midr = 0x69054113;
1822fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1823fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1824fcf5ef2aSThomas Huth }
1825fcf5ef2aSThomas Huth 
1826fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj)
1827fcf5ef2aSThomas Huth {
1828fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1829fcf5ef2aSThomas Huth 
1830fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1831fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1832fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1833fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1834fcf5ef2aSThomas Huth     cpu->midr = 0x69054114;
1835fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1836fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1837fcf5ef2aSThomas Huth }
1838fcf5ef2aSThomas Huth 
1839fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj)
1840fcf5ef2aSThomas Huth {
1841fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1842fcf5ef2aSThomas Huth 
1843fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1844fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1845fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1846fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1847fcf5ef2aSThomas Huth     cpu->midr = 0x69054117;
1848fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1849fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1850fcf5ef2aSThomas Huth }
1851fcf5ef2aSThomas Huth 
1852bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
1853bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host);
1854bab52d4bSPeter Maydell  * otherwise, a CPU with as many features enabled as our emulation supports.
1855bab52d4bSPeter Maydell  * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c;
1856bab52d4bSPeter Maydell  * this only needs to handle 32 bits.
1857bab52d4bSPeter Maydell  */
1858bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj)
1859bab52d4bSPeter Maydell {
1860bab52d4bSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1861bab52d4bSPeter Maydell 
1862bab52d4bSPeter Maydell     if (kvm_enabled()) {
1863bab52d4bSPeter Maydell         kvm_arm_set_cpu_features_from_host(cpu);
1864bab52d4bSPeter Maydell     } else {
1865bab52d4bSPeter Maydell         cortex_a15_initfn(obj);
1866fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1867a0032cc5SPeter Maydell         /* We don't set these in system emulation mode for the moment,
1868962fcbf2SRichard Henderson          * since we don't correctly set (all of) the ID registers to
1869962fcbf2SRichard Henderson          * advertise them.
1870a0032cc5SPeter Maydell          */
1871fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_V8);
1872962fcbf2SRichard Henderson         {
1873962fcbf2SRichard Henderson             uint32_t t;
1874962fcbf2SRichard Henderson 
1875962fcbf2SRichard Henderson             t = cpu->isar.id_isar5;
1876962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, AES, 2);
1877962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA1, 1);
1878962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA2, 1);
1879962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, CRC32, 1);
1880962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, RDM, 1);
1881962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, VCMA, 1);
1882962fcbf2SRichard Henderson             cpu->isar.id_isar5 = t;
1883962fcbf2SRichard Henderson 
1884962fcbf2SRichard Henderson             t = cpu->isar.id_isar6;
1885962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, DP, 1);
1886962fcbf2SRichard Henderson             cpu->isar.id_isar6 = t;
1887962fcbf2SRichard Henderson         }
1888a0032cc5SPeter Maydell #endif
1889a0032cc5SPeter Maydell     }
1890fcf5ef2aSThomas Huth }
1891fcf5ef2aSThomas Huth #endif
1892fcf5ef2aSThomas Huth 
1893fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
1894fcf5ef2aSThomas Huth 
1895fcf5ef2aSThomas Huth typedef struct ARMCPUInfo {
1896fcf5ef2aSThomas Huth     const char *name;
1897fcf5ef2aSThomas Huth     void (*initfn)(Object *obj);
1898fcf5ef2aSThomas Huth     void (*class_init)(ObjectClass *oc, void *data);
1899fcf5ef2aSThomas Huth } ARMCPUInfo;
1900fcf5ef2aSThomas Huth 
1901fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = {
1902fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1903fcf5ef2aSThomas Huth     { .name = "arm926",      .initfn = arm926_initfn },
1904fcf5ef2aSThomas Huth     { .name = "arm946",      .initfn = arm946_initfn },
1905fcf5ef2aSThomas Huth     { .name = "arm1026",     .initfn = arm1026_initfn },
1906fcf5ef2aSThomas Huth     /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
1907fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1908fcf5ef2aSThomas Huth      * have the v6K features.
1909fcf5ef2aSThomas Huth      */
1910fcf5ef2aSThomas Huth     { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
1911fcf5ef2aSThomas Huth     { .name = "arm1136",     .initfn = arm1136_initfn },
1912fcf5ef2aSThomas Huth     { .name = "arm1176",     .initfn = arm1176_initfn },
1913fcf5ef2aSThomas Huth     { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1914191776b9SStefan Hajnoczi     { .name = "cortex-m0",   .initfn = cortex_m0_initfn,
1915191776b9SStefan Hajnoczi                              .class_init = arm_v7m_class_init },
1916fcf5ef2aSThomas Huth     { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
1917fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
1918fcf5ef2aSThomas Huth     { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
1919fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
1920c7b26382SPeter Maydell     { .name = "cortex-m33",  .initfn = cortex_m33_initfn,
1921c7b26382SPeter Maydell                              .class_init = arm_v7m_class_init },
1922fcf5ef2aSThomas Huth     { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1923ebac5458SEdgar E. Iglesias     { .name = "cortex-r5f",  .initfn = cortex_r5f_initfn },
1924fcf5ef2aSThomas Huth     { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
1925fcf5ef2aSThomas Huth     { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
1926fcf5ef2aSThomas Huth     { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
1927fcf5ef2aSThomas Huth     { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
1928fcf5ef2aSThomas Huth     { .name = "ti925t",      .initfn = ti925t_initfn },
1929fcf5ef2aSThomas Huth     { .name = "sa1100",      .initfn = sa1100_initfn },
1930fcf5ef2aSThomas Huth     { .name = "sa1110",      .initfn = sa1110_initfn },
1931fcf5ef2aSThomas Huth     { .name = "pxa250",      .initfn = pxa250_initfn },
1932fcf5ef2aSThomas Huth     { .name = "pxa255",      .initfn = pxa255_initfn },
1933fcf5ef2aSThomas Huth     { .name = "pxa260",      .initfn = pxa260_initfn },
1934fcf5ef2aSThomas Huth     { .name = "pxa261",      .initfn = pxa261_initfn },
1935fcf5ef2aSThomas Huth     { .name = "pxa262",      .initfn = pxa262_initfn },
1936fcf5ef2aSThomas Huth     /* "pxa270" is an alias for "pxa270-a0" */
1937fcf5ef2aSThomas Huth     { .name = "pxa270",      .initfn = pxa270a0_initfn },
1938fcf5ef2aSThomas Huth     { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
1939fcf5ef2aSThomas Huth     { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
1940fcf5ef2aSThomas Huth     { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
1941fcf5ef2aSThomas Huth     { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
1942fcf5ef2aSThomas Huth     { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
1943fcf5ef2aSThomas Huth     { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1944bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
1945bab52d4bSPeter Maydell     { .name = "max",         .initfn = arm_max_initfn },
1946bab52d4bSPeter Maydell #endif
1947fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1948a0032cc5SPeter Maydell     { .name = "any",         .initfn = arm_max_initfn },
1949fcf5ef2aSThomas Huth #endif
1950fcf5ef2aSThomas Huth #endif
1951fcf5ef2aSThomas Huth     { .name = NULL }
1952fcf5ef2aSThomas Huth };
1953fcf5ef2aSThomas Huth 
1954fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
1955fcf5ef2aSThomas Huth     DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1956fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1957fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1958fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
1959fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
196015f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
1961f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
1962fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
1963fcf5ef2aSThomas Huth };
1964fcf5ef2aSThomas Huth 
1965fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
196698670d47SLaurent Vivier static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int size,
196798670d47SLaurent Vivier                                     int rw, int mmu_idx)
1968fcf5ef2aSThomas Huth {
1969fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
1970fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1971fcf5ef2aSThomas Huth 
1972fcf5ef2aSThomas Huth     env->exception.vaddress = address;
1973fcf5ef2aSThomas Huth     if (rw == 2) {
1974fcf5ef2aSThomas Huth         cs->exception_index = EXCP_PREFETCH_ABORT;
1975fcf5ef2aSThomas Huth     } else {
1976fcf5ef2aSThomas Huth         cs->exception_index = EXCP_DATA_ABORT;
1977fcf5ef2aSThomas Huth     }
1978fcf5ef2aSThomas Huth     return 1;
1979fcf5ef2aSThomas Huth }
1980fcf5ef2aSThomas Huth #endif
1981fcf5ef2aSThomas Huth 
1982fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
1983fcf5ef2aSThomas Huth {
1984fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
1985fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1986fcf5ef2aSThomas Huth 
1987fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
1988fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
1989fcf5ef2aSThomas Huth     }
1990fcf5ef2aSThomas Huth     return g_strdup("arm");
1991fcf5ef2aSThomas Huth }
1992fcf5ef2aSThomas Huth 
1993fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
1994fcf5ef2aSThomas Huth {
1995fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
1996fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
1997fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
1998fcf5ef2aSThomas Huth 
1999bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
2000bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
2001fcf5ef2aSThomas Huth     dc->props = arm_cpu_properties;
2002fcf5ef2aSThomas Huth 
2003fcf5ef2aSThomas Huth     acc->parent_reset = cc->reset;
2004fcf5ef2aSThomas Huth     cc->reset = arm_cpu_reset;
2005fcf5ef2aSThomas Huth 
2006fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
2007fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
2008fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
2009fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
2010fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
2011fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
2012fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
2013fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
2014fcf5ef2aSThomas Huth     cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
2015fcf5ef2aSThomas Huth #else
2016fcf5ef2aSThomas Huth     cc->do_interrupt = arm_cpu_do_interrupt;
2017fcf5ef2aSThomas Huth     cc->do_unaligned_access = arm_cpu_do_unaligned_access;
2018c79c0a31SPeter Maydell     cc->do_transaction_failed = arm_cpu_do_transaction_failed;
2019fcf5ef2aSThomas Huth     cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
2020fcf5ef2aSThomas Huth     cc->asidx_from_attrs = arm_asidx_from_attrs;
2021fcf5ef2aSThomas Huth     cc->vmsd = &vmstate_arm_cpu;
2022fcf5ef2aSThomas Huth     cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
2023fcf5ef2aSThomas Huth     cc->write_elf64_note = arm_cpu_write_elf64_note;
2024fcf5ef2aSThomas Huth     cc->write_elf32_note = arm_cpu_write_elf32_note;
2025fcf5ef2aSThomas Huth #endif
2026fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
2027fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
2028fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
2029200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2030fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
2031fcf5ef2aSThomas Huth     cc->debug_excp_handler = arm_debug_excp_handler;
2032fcf5ef2aSThomas Huth     cc->debug_check_watchpoint = arm_debug_check_watchpoint;
203340612000SJulian Brown #if !defined(CONFIG_USER_ONLY)
203440612000SJulian Brown     cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
203540612000SJulian Brown #endif
2036fcf5ef2aSThomas Huth 
2037fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
203874d7fc7fSRichard Henderson #ifdef CONFIG_TCG
203955c3ceefSRichard Henderson     cc->tcg_initialize = arm_translate_init;
204074d7fc7fSRichard Henderson #endif
2041fcf5ef2aSThomas Huth }
2042fcf5ef2aSThomas Huth 
204386f0a186SPeter Maydell #ifdef CONFIG_KVM
204486f0a186SPeter Maydell static void arm_host_initfn(Object *obj)
204586f0a186SPeter Maydell {
204686f0a186SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
204786f0a186SPeter Maydell 
204886f0a186SPeter Maydell     kvm_arm_set_cpu_features_from_host(cpu);
204986f0a186SPeter Maydell }
205086f0a186SPeter Maydell 
205186f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = {
205286f0a186SPeter Maydell     .name = TYPE_ARM_HOST_CPU,
205386f0a186SPeter Maydell #ifdef TARGET_AARCH64
205486f0a186SPeter Maydell     .parent = TYPE_AARCH64_CPU,
205586f0a186SPeter Maydell #else
205686f0a186SPeter Maydell     .parent = TYPE_ARM_CPU,
205786f0a186SPeter Maydell #endif
205886f0a186SPeter Maydell     .instance_init = arm_host_initfn,
205986f0a186SPeter Maydell };
206086f0a186SPeter Maydell 
206186f0a186SPeter Maydell #endif
206286f0a186SPeter Maydell 
2063fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info)
2064fcf5ef2aSThomas Huth {
2065fcf5ef2aSThomas Huth     TypeInfo type_info = {
2066fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
2067fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
2068fcf5ef2aSThomas Huth         .instance_init = info->initfn,
2069fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
2070fcf5ef2aSThomas Huth         .class_init = info->class_init,
2071fcf5ef2aSThomas Huth     };
2072fcf5ef2aSThomas Huth 
2073fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2074fcf5ef2aSThomas Huth     type_register(&type_info);
2075fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2076fcf5ef2aSThomas Huth }
2077fcf5ef2aSThomas Huth 
2078fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2079fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2080fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2081fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2082fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2083fcf5ef2aSThomas Huth     .instance_post_init = arm_cpu_post_init,
2084fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2085fcf5ef2aSThomas Huth     .abstract = true,
2086fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2087fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2088fcf5ef2aSThomas Huth };
2089fcf5ef2aSThomas Huth 
2090181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = {
2091181962fdSPeter Maydell     .name = TYPE_IDAU_INTERFACE,
2092181962fdSPeter Maydell     .parent = TYPE_INTERFACE,
2093181962fdSPeter Maydell     .class_size = sizeof(IDAUInterfaceClass),
2094181962fdSPeter Maydell };
2095181962fdSPeter Maydell 
2096fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2097fcf5ef2aSThomas Huth {
2098fcf5ef2aSThomas Huth     const ARMCPUInfo *info = arm_cpus;
2099fcf5ef2aSThomas Huth 
2100fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2101181962fdSPeter Maydell     type_register_static(&idau_interface_type_info);
2102fcf5ef2aSThomas Huth 
2103fcf5ef2aSThomas Huth     while (info->name) {
2104fcf5ef2aSThomas Huth         cpu_register(info);
2105fcf5ef2aSThomas Huth         info++;
2106fcf5ef2aSThomas Huth     }
210786f0a186SPeter Maydell 
210886f0a186SPeter Maydell #ifdef CONFIG_KVM
210986f0a186SPeter Maydell     type_register_static(&host_arm_cpu_type_info);
211086f0a186SPeter Maydell #endif
2111fcf5ef2aSThomas Huth }
2112fcf5ef2aSThomas Huth 
2113fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2114