1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h" 248cc2246cSPeter Maydell #include "qemu/log.h" 25*ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h" 26181962fdSPeter Maydell #include "target/arm/idau.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 28fcf5ef2aSThomas Huth #include "qapi/error.h" 29f9f62e4cSPeter Maydell #include "qapi/visitor.h" 30fcf5ef2aSThomas Huth #include "cpu.h" 3178271684SClaudio Fontana #ifdef CONFIG_TCG 3278271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 3378271684SClaudio Fontana #endif /* CONFIG_TCG */ 34fcf5ef2aSThomas Huth #include "internals.h" 35fcf5ef2aSThomas Huth #include "exec/exec-all.h" 36fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 37fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 38fcf5ef2aSThomas Huth #include "hw/loader.h" 39cc7d44c2SLike Xu #include "hw/boards.h" 40fcf5ef2aSThomas Huth #endif 4114a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 42b3946626SVincent Palatin #include "sysemu/hw_accel.h" 43fcf5ef2aSThomas Huth #include "kvm_arm.h" 44110f6c70SRichard Henderson #include "disas/capstone.h" 4524f91e81SAlex Bennée #include "fpu/softfloat.h" 46fcf5ef2aSThomas Huth 47fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 48fcf5ef2aSThomas Huth { 49fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 5042f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 51fcf5ef2aSThomas Huth 5242f6ed91SJulia Suvorova if (is_a64(env)) { 5342f6ed91SJulia Suvorova env->pc = value; 5442f6ed91SJulia Suvorova env->thumb = 0; 5542f6ed91SJulia Suvorova } else { 5642f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5742f6ed91SJulia Suvorova env->thumb = value & 1; 5842f6ed91SJulia Suvorova } 5942f6ed91SJulia Suvorova } 6042f6ed91SJulia Suvorova 61ec62595bSEduardo Habkost #ifdef CONFIG_TCG 6278271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs, 6304a37d4cSRichard Henderson const TranslationBlock *tb) 6442f6ed91SJulia Suvorova { 6542f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6642f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6742f6ed91SJulia Suvorova 6842f6ed91SJulia Suvorova /* 6942f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 7042f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 7142f6ed91SJulia Suvorova */ 7242f6ed91SJulia Suvorova if (is_a64(env)) { 7342f6ed91SJulia Suvorova env->pc = tb->pc; 7442f6ed91SJulia Suvorova } else { 7542f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7642f6ed91SJulia Suvorova } 77fcf5ef2aSThomas Huth } 78ec62595bSEduardo Habkost #endif /* CONFIG_TCG */ 79fcf5ef2aSThomas Huth 80fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 81fcf5ef2aSThomas Huth { 82fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 83fcf5ef2aSThomas Huth 84062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 85fcf5ef2aSThomas Huth && cs->interrupt_request & 86fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 87fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 88fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 89fcf5ef2aSThomas Huth } 90fcf5ef2aSThomas Huth 91b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 92b5c53d1bSAaron Lindsay void *opaque) 93b5c53d1bSAaron Lindsay { 94b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 95b5c53d1bSAaron Lindsay 96b5c53d1bSAaron Lindsay entry->hook = hook; 97b5c53d1bSAaron Lindsay entry->opaque = opaque; 98b5c53d1bSAaron Lindsay 99b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 100b5c53d1bSAaron Lindsay } 101b5c53d1bSAaron Lindsay 10208267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 103fcf5ef2aSThomas Huth void *opaque) 104fcf5ef2aSThomas Huth { 10508267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 10608267487SAaron Lindsay 10708267487SAaron Lindsay entry->hook = hook; 10808267487SAaron Lindsay entry->opaque = opaque; 10908267487SAaron Lindsay 11008267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 111fcf5ef2aSThomas Huth } 112fcf5ef2aSThomas Huth 113fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 114fcf5ef2aSThomas Huth { 115fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 116fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 117fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 118fcf5ef2aSThomas Huth 119fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 120fcf5ef2aSThomas Huth return; 121fcf5ef2aSThomas Huth } 122fcf5ef2aSThomas Huth 123fcf5ef2aSThomas Huth if (ri->resetfn) { 124fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 125fcf5ef2aSThomas Huth return; 126fcf5ef2aSThomas Huth } 127fcf5ef2aSThomas Huth 128fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 129fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 130fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 131fcf5ef2aSThomas Huth * (like the pxa2xx ones). 132fcf5ef2aSThomas Huth */ 133fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 134fcf5ef2aSThomas Huth return; 135fcf5ef2aSThomas Huth } 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 138fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 139fcf5ef2aSThomas Huth } else { 140fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 141fcf5ef2aSThomas Huth } 142fcf5ef2aSThomas Huth } 143fcf5ef2aSThomas Huth 144fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 145fcf5ef2aSThomas Huth { 146fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 147fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 148fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 149fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 150fcf5ef2aSThomas Huth */ 151fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 152fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 153fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 156fcf5ef2aSThomas Huth return; 157fcf5ef2aSThomas Huth } 158fcf5ef2aSThomas Huth 159fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 160fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 161fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 162fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 163fcf5ef2aSThomas Huth } 164fcf5ef2aSThomas Huth 165781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 166fcf5ef2aSThomas Huth { 167781c67caSPeter Maydell CPUState *s = CPU(dev); 168fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 169fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 170fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 171fcf5ef2aSThomas Huth 172781c67caSPeter Maydell acc->parent_reset(dev); 173fcf5ef2aSThomas Huth 1741f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1751f5c00cfSAlex Bennée 176fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 177fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 178fcf5ef2aSThomas Huth 179fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 18047576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 18147576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 18247576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 183fcf5ef2aSThomas Huth 184c1b70158SThiago Jung Bauermann cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON; 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 187fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 188fcf5ef2aSThomas Huth } 189fcf5ef2aSThomas Huth 190fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 191fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 192fcf5ef2aSThomas Huth env->aarch64 = 1; 193fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 194fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 195fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 196fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 197276c6e81SRichard Henderson /* Enable all PAC keys. */ 198276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 199276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 200fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 201fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 202802ac0e1SRichard Henderson /* and to the SVE instructions */ 203802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 2047b6a2198SAlex Bennée /* with reasonable vector length */ 2057b6a2198SAlex Bennée if (cpu_isar_feature(aa64_sve, cpu)) { 206b3d52804SRichard Henderson env->vfp.zcr_el[1] = 207b3d52804SRichard Henderson aarch64_sve_zcr_get_valid_len(cpu, cpu->sve_default_vq - 1); 2087b6a2198SAlex Bennée } 209f6a148feSRichard Henderson /* 210691f1ffdSRichard Henderson * Enable 48-bit address space (TODO: take reserved_va into account). 21116c84978SRichard Henderson * Enable TBI0 but not TBI1. 21216c84978SRichard Henderson * Note that this must match useronly_clean_ptr. 213f6a148feSRichard Henderson */ 214691f1ffdSRichard Henderson env->cp15.tcr_el[1].raw_tcr = 5 | (1ULL << 37); 215e3232864SRichard Henderson 216e3232864SRichard Henderson /* Enable MTE */ 217e3232864SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 218e3232864SRichard Henderson /* Enable tag access, but leave TCF0 as No Effect (0). */ 219e3232864SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_ATA0; 220e3232864SRichard Henderson /* 221e3232864SRichard Henderson * Exclude all tags, so that tag 0 is always used. 222e3232864SRichard Henderson * This corresponds to Linux current->thread.gcr_incl = 0. 223e3232864SRichard Henderson * 224e3232864SRichard Henderson * Set RRND, so that helper_irg() will generate a seed later. 225e3232864SRichard Henderson * Here in cpu_reset(), the crypto subsystem has not yet been 226e3232864SRichard Henderson * initialized. 227e3232864SRichard Henderson */ 228e3232864SRichard Henderson env->cp15.gcr_el1 = 0x1ffff; 229e3232864SRichard Henderson } 230fcf5ef2aSThomas Huth #else 231fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 232fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 233fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 234fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 235fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 236fcf5ef2aSThomas Huth } else { 237fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 238fcf5ef2aSThomas Huth } 2394a7319b7SEdgar E. Iglesias 2404a7319b7SEdgar E. Iglesias /* Sample rvbar at reset. */ 2414a7319b7SEdgar E. Iglesias env->cp15.rvbar = cpu->rvbar_prop; 2424a7319b7SEdgar E. Iglesias env->pc = env->cp15.rvbar; 243fcf5ef2aSThomas Huth #endif 244fcf5ef2aSThomas Huth } else { 245fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 246fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 247fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 248fcf5ef2aSThomas Huth #endif 249fcf5ef2aSThomas Huth } 250fcf5ef2aSThomas Huth 251fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 252fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 253fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 254fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 255fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 256fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 257fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 258fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 259fcf5ef2aSThomas Huth } 260fcf5ef2aSThomas Huth #else 261060a65dfSPeter Maydell 262060a65dfSPeter Maydell /* 263060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 264060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 265060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 266060a65dfSPeter Maydell */ 267060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 268060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 269060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 270060a65dfSPeter Maydell } else { 271fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 272060a65dfSPeter Maydell } 273fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 2741426f244SPeter Maydell 2751426f244SPeter Maydell /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 2761426f244SPeter Maydell * executing as AArch32 then check if highvecs are enabled and 2771426f244SPeter Maydell * adjust the PC accordingly. 2781426f244SPeter Maydell */ 2791426f244SPeter Maydell if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 2801426f244SPeter Maydell env->regs[15] = 0xFFFF0000; 2811426f244SPeter Maydell } 2821426f244SPeter Maydell 2831426f244SPeter Maydell env->vfp.xregs[ARM_VFP_FPEXC] = 0; 284b62ceeafSPeter Maydell #endif 285dc7abe4dSMichael Davidsaver 286531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 287b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 288fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 289fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 290fcf5ef2aSThomas Huth uint8_t *rom; 29138e2a77cSPeter Maydell uint32_t vecbase; 292b62ceeafSPeter Maydell #endif 293fcf5ef2aSThomas Huth 2948128c8e8SPeter Maydell if (cpu_isar_feature(aa32_lob, cpu)) { 2958128c8e8SPeter Maydell /* 2968128c8e8SPeter Maydell * LTPSIZE is constant 4 if MVE not implemented, and resets 2978128c8e8SPeter Maydell * to an UNKNOWN value if MVE is implemented. We choose to 2988128c8e8SPeter Maydell * always reset to 4. 2998128c8e8SPeter Maydell */ 3008128c8e8SPeter Maydell env->v7m.ltpsize = 4; 30199c7834fSPeter Maydell /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ 30299c7834fSPeter Maydell env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; 30399c7834fSPeter Maydell env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; 3048128c8e8SPeter Maydell } 3058128c8e8SPeter Maydell 3061e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3071e577cc7SPeter Maydell env->v7m.secure = true; 3083b2e9344SPeter Maydell } else { 3093b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 3103b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 3113b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 3123b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 3133b2e9344SPeter Maydell */ 3143b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 31502ac2f7fSPeter Maydell /* 31602ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 31702ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 31802ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 31902ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 32002ac2f7fSPeter Maydell * Security Extension is 0xcff. 32102ac2f7fSPeter Maydell */ 32202ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 3231e577cc7SPeter Maydell } 3241e577cc7SPeter Maydell 3259d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 3262c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 3279d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 3282c4da50dSPeter Maydell */ 3299d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 3309d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 3319d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 3329d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 3339d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3349d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3359d40cd8aSPeter Maydell } 33622ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 33722ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 33822ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 33922ab3460SJulia Suvorova } 3402c4da50dSPeter Maydell 3417fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 342d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 343d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 344d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 345d33abe82SPeter Maydell } 346b62ceeafSPeter Maydell 347b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 348056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 349056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 350056f43dfSPeter Maydell 35138e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 3527cda2149SPeter Maydell env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; 35338e2a77cSPeter Maydell 35438e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 35538e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 35675ce72b7SPeter Maydell rom = rom_ptr_for_as(s->as, vecbase, 8); 357fcf5ef2aSThomas Huth if (rom) { 358fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 359fcf5ef2aSThomas Huth * copied into physical memory. 360fcf5ef2aSThomas Huth */ 361fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 362fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 363fcf5ef2aSThomas Huth } else { 364fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 365fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 366fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 367fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 368fcf5ef2aSThomas Huth */ 36938e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 37038e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 371fcf5ef2aSThomas Huth } 372fcf5ef2aSThomas Huth 3738cc2246cSPeter Maydell qemu_log_mask(CPU_LOG_INT, 3748cc2246cSPeter Maydell "Loaded reset SP 0x%x PC 0x%x from vector table\n", 3758cc2246cSPeter Maydell initial_msp, initial_pc); 3768cc2246cSPeter Maydell 377fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 378fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 379fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 380b62ceeafSPeter Maydell #else 381b62ceeafSPeter Maydell /* 382b62ceeafSPeter Maydell * For user mode we run non-secure and with access to the FPU. 383b62ceeafSPeter Maydell * The FPU context is active (ie does not need further setup) 384b62ceeafSPeter Maydell * and is owned by non-secure. 385b62ceeafSPeter Maydell */ 386b62ceeafSPeter Maydell env->v7m.secure = false; 387b62ceeafSPeter Maydell env->v7m.nsacr = 0xcff; 388b62ceeafSPeter Maydell env->v7m.cpacr[M_REG_NS] = 0xf0ffff; 389b62ceeafSPeter Maydell env->v7m.fpccr[M_REG_S] &= 390b62ceeafSPeter Maydell ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK); 391b62ceeafSPeter Maydell env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; 392b62ceeafSPeter Maydell #endif 393fcf5ef2aSThomas Huth } 394fcf5ef2aSThomas Huth 395dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 396dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 397dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 398dc3c4c14SPeter Maydell */ 399dc3c4c14SPeter Maydell arm_clear_exclusive(env); 400dc3c4c14SPeter Maydell 4010e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 40269ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 4030e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 40462c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 40562c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 40662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 40762c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 40862c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 40962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41062c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 41162c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 41262c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 41362c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41462c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 41562c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 41662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41762c58ee0SPeter Maydell } 4180e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 41969ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 42069ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 42169ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 42269ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 42369ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 42469ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 42569ceea64SPeter Maydell } 4260e1a46bbSPeter Maydell } 4271bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 4281bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 4294125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 4304125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 4314125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 4324125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 43369ceea64SPeter Maydell } 43469ceea64SPeter Maydell 4359901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 4369901c576SPeter Maydell if (cpu->sau_sregion > 0) { 4379901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 4389901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 4399901c576SPeter Maydell } 4409901c576SPeter Maydell env->sau.rnr = 0; 4419901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 4429901c576SPeter Maydell * the Cortex-M33 does. 4439901c576SPeter Maydell */ 4449901c576SPeter Maydell env->sau.ctrl = 0; 4459901c576SPeter Maydell } 4469901c576SPeter Maydell 447fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 448fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 449fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 450aaae563bSPeter Maydell set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); 451fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 452fcf5ef2aSThomas Huth &env->vfp.fp_status); 453fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 454fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 455bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 456bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 457aaae563bSPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 458aaae563bSPeter Maydell &env->vfp.standard_fp_status_f16); 459fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 460fcf5ef2aSThomas Huth if (kvm_enabled()) { 461fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 462fcf5ef2aSThomas Huth } 463fcf5ef2aSThomas Huth #endif 464fcf5ef2aSThomas Huth 465fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 466fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 467a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 468fcf5ef2aSThomas Huth } 469fcf5ef2aSThomas Huth 470083afd18SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 471083afd18SPhilippe Mathieu-Daudé 472310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 473be879556SRichard Henderson unsigned int target_el, 474be879556SRichard Henderson unsigned int cur_el, bool secure, 475be879556SRichard Henderson uint64_t hcr_el2) 476310cedf3SRichard Henderson { 477310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 478310cedf3SRichard Henderson bool pstate_unmasked; 47916e07f78SRichard Henderson bool unmasked = false; 480310cedf3SRichard Henderson 481310cedf3SRichard Henderson /* 482310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 483310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 484310cedf3SRichard Henderson * but left pending. 485310cedf3SRichard Henderson */ 486310cedf3SRichard Henderson if (cur_el > target_el) { 487310cedf3SRichard Henderson return false; 488310cedf3SRichard Henderson } 489310cedf3SRichard Henderson 490310cedf3SRichard Henderson switch (excp_idx) { 491310cedf3SRichard Henderson case EXCP_FIQ: 492310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 493310cedf3SRichard Henderson break; 494310cedf3SRichard Henderson 495310cedf3SRichard Henderson case EXCP_IRQ: 496310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 497310cedf3SRichard Henderson break; 498310cedf3SRichard Henderson 499310cedf3SRichard Henderson case EXCP_VFIQ: 500cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 501cc974d5cSRémi Denis-Courmont /* VFIQs are only taken when hypervized. */ 502310cedf3SRichard Henderson return false; 503310cedf3SRichard Henderson } 504310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 505310cedf3SRichard Henderson case EXCP_VIRQ: 506cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 507cc974d5cSRémi Denis-Courmont /* VIRQs are only taken when hypervized. */ 508310cedf3SRichard Henderson return false; 509310cedf3SRichard Henderson } 510310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 511310cedf3SRichard Henderson default: 512310cedf3SRichard Henderson g_assert_not_reached(); 513310cedf3SRichard Henderson } 514310cedf3SRichard Henderson 515310cedf3SRichard Henderson /* 516310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 517310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 518310cedf3SRichard Henderson * interrupt. 519310cedf3SRichard Henderson */ 520310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 521310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 522310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 523310cedf3SRichard Henderson /* 524310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 525310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 526310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 527310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 528310cedf3SRichard Henderson */ 529926c1b97SRémi Denis-Courmont if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) { 53016e07f78SRichard Henderson unmasked = true; 531310cedf3SRichard Henderson } 532310cedf3SRichard Henderson } else { 533310cedf3SRichard Henderson /* 534310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 535310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 536310cedf3SRichard Henderson * routing but also change the behaviour of masking. 537310cedf3SRichard Henderson */ 538310cedf3SRichard Henderson bool hcr, scr; 539310cedf3SRichard Henderson 540310cedf3SRichard Henderson switch (excp_idx) { 541310cedf3SRichard Henderson case EXCP_FIQ: 542310cedf3SRichard Henderson /* 543310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 544310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 545310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 546310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 547310cedf3SRichard Henderson * below. 548310cedf3SRichard Henderson */ 549310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 550310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 551310cedf3SRichard Henderson 552310cedf3SRichard Henderson /* 553310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 554310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 555310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 556310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 557310cedf3SRichard Henderson */ 558310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 559310cedf3SRichard Henderson break; 560310cedf3SRichard Henderson case EXCP_IRQ: 561310cedf3SRichard Henderson /* 562310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 563310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 564310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 565310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 566310cedf3SRichard Henderson * affect here. 567310cedf3SRichard Henderson */ 568310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 569310cedf3SRichard Henderson scr = false; 570310cedf3SRichard Henderson break; 571310cedf3SRichard Henderson default: 572310cedf3SRichard Henderson g_assert_not_reached(); 573310cedf3SRichard Henderson } 574310cedf3SRichard Henderson 575310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 57616e07f78SRichard Henderson unmasked = true; 577310cedf3SRichard Henderson } 578310cedf3SRichard Henderson } 579310cedf3SRichard Henderson } 580310cedf3SRichard Henderson 581310cedf3SRichard Henderson /* 582310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 583310cedf3SRichard Henderson * ability above. 584310cedf3SRichard Henderson */ 585310cedf3SRichard Henderson return unmasked || pstate_unmasked; 586310cedf3SRichard Henderson } 587310cedf3SRichard Henderson 588083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 589fcf5ef2aSThomas Huth { 590fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 591fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 592fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 593fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 594be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 595fcf5ef2aSThomas Huth uint32_t target_el; 596fcf5ef2aSThomas Huth uint32_t excp_idx; 597d63d0ec5SRichard Henderson 598d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 599fcf5ef2aSThomas Huth 600fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 601fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 602fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 603be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 604be879556SRichard Henderson cur_el, secure, hcr_el2)) { 605d63d0ec5SRichard Henderson goto found; 606fcf5ef2aSThomas Huth } 607fcf5ef2aSThomas Huth } 608fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 609fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 610fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 611be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 612be879556SRichard Henderson cur_el, secure, hcr_el2)) { 613d63d0ec5SRichard Henderson goto found; 614fcf5ef2aSThomas Huth } 615fcf5ef2aSThomas Huth } 616fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 617fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 618fcf5ef2aSThomas Huth target_el = 1; 619be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 620be879556SRichard Henderson cur_el, secure, hcr_el2)) { 621d63d0ec5SRichard Henderson goto found; 622fcf5ef2aSThomas Huth } 623fcf5ef2aSThomas Huth } 624fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 625fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 626fcf5ef2aSThomas Huth target_el = 1; 627be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 628be879556SRichard Henderson cur_el, secure, hcr_el2)) { 629d63d0ec5SRichard Henderson goto found; 630d63d0ec5SRichard Henderson } 631d63d0ec5SRichard Henderson } 632d63d0ec5SRichard Henderson return false; 633d63d0ec5SRichard Henderson 634d63d0ec5SRichard Henderson found: 635fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 636fcf5ef2aSThomas Huth env->exception.target_el = target_el; 63778271684SClaudio Fontana cc->tcg_ops->do_interrupt(cs); 638d63d0ec5SRichard Henderson return true; 639fcf5ef2aSThomas Huth } 640083afd18SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 641fcf5ef2aSThomas Huth 64289430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 64389430fc6SPeter Maydell { 64489430fc6SPeter Maydell /* 64589430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 64689430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 64789430fc6SPeter Maydell */ 64889430fc6SPeter Maydell CPUARMState *env = &cpu->env; 64989430fc6SPeter Maydell CPUState *cs = CPU(cpu); 65089430fc6SPeter Maydell 65189430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 65289430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 65389430fc6SPeter Maydell 65489430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 65589430fc6SPeter Maydell if (new_state) { 65689430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 65789430fc6SPeter Maydell } else { 65889430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 65989430fc6SPeter Maydell } 66089430fc6SPeter Maydell } 66189430fc6SPeter Maydell } 66289430fc6SPeter Maydell 66389430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 66489430fc6SPeter Maydell { 66589430fc6SPeter Maydell /* 66689430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 66789430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 66889430fc6SPeter Maydell */ 66989430fc6SPeter Maydell CPUARMState *env = &cpu->env; 67089430fc6SPeter Maydell CPUState *cs = CPU(cpu); 67189430fc6SPeter Maydell 67289430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 67389430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 67489430fc6SPeter Maydell 67589430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 67689430fc6SPeter Maydell if (new_state) { 67789430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 67889430fc6SPeter Maydell } else { 67989430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 68089430fc6SPeter Maydell } 68189430fc6SPeter Maydell } 68289430fc6SPeter Maydell } 68389430fc6SPeter Maydell 684fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 685fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 686fcf5ef2aSThomas Huth { 687fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 688fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 689fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 690fcf5ef2aSThomas Huth static const int mask[] = { 691fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 692fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 693fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 694fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 695fcf5ef2aSThomas Huth }; 696fcf5ef2aSThomas Huth 697ed89f078SPeter Maydell if (level) { 698ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 699ed89f078SPeter Maydell } else { 700ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 701ed89f078SPeter Maydell } 702ed89f078SPeter Maydell 703fcf5ef2aSThomas Huth switch (irq) { 704fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 70589430fc6SPeter Maydell assert(arm_feature(env, ARM_FEATURE_EL2)); 70689430fc6SPeter Maydell arm_cpu_update_virq(cpu); 70789430fc6SPeter Maydell break; 708fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 709fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 71089430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 71189430fc6SPeter Maydell break; 712fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 713fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 714fcf5ef2aSThomas Huth if (level) { 715fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 716fcf5ef2aSThomas Huth } else { 717fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 718fcf5ef2aSThomas Huth } 719fcf5ef2aSThomas Huth break; 720fcf5ef2aSThomas Huth default: 721fcf5ef2aSThomas Huth g_assert_not_reached(); 722fcf5ef2aSThomas Huth } 723fcf5ef2aSThomas Huth } 724fcf5ef2aSThomas Huth 725fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 726fcf5ef2aSThomas Huth { 727fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 728fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 729ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 730fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 731ed89f078SPeter Maydell uint32_t linestate_bit; 732f6530926SEric Auger int irq_id; 733fcf5ef2aSThomas Huth 734fcf5ef2aSThomas Huth switch (irq) { 735fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 736f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 737ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 738fcf5ef2aSThomas Huth break; 739fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 740f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 741ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 742fcf5ef2aSThomas Huth break; 743fcf5ef2aSThomas Huth default: 744fcf5ef2aSThomas Huth g_assert_not_reached(); 745fcf5ef2aSThomas Huth } 746ed89f078SPeter Maydell 747ed89f078SPeter Maydell if (level) { 748ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 749ed89f078SPeter Maydell } else { 750ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 751ed89f078SPeter Maydell } 752f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 753fcf5ef2aSThomas Huth #endif 754fcf5ef2aSThomas Huth } 755fcf5ef2aSThomas Huth 756fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 757fcf5ef2aSThomas Huth { 758fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 759fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 760fcf5ef2aSThomas Huth 761fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 762fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 763fcf5ef2aSThomas Huth } 764fcf5ef2aSThomas Huth 765fcf5ef2aSThomas Huth #endif 766fcf5ef2aSThomas Huth 767fcf5ef2aSThomas Huth static int 768fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 769fcf5ef2aSThomas Huth { 770fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 771fcf5ef2aSThomas Huth } 772fcf5ef2aSThomas Huth 773fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 776fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 7777bcdbf51SRichard Henderson bool sctlr_b; 778fcf5ef2aSThomas Huth 779fcf5ef2aSThomas Huth if (is_a64(env)) { 780fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 781fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 782fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 783fcf5ef2aSThomas Huth */ 784fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 785fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 786fcf5ef2aSThomas Huth #endif 787110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 78815fa1a0aSRichard Henderson info->cap_insn_unit = 4; 78915fa1a0aSRichard Henderson info->cap_insn_split = 4; 790110f6c70SRichard Henderson } else { 791110f6c70SRichard Henderson int cap_mode; 792110f6c70SRichard Henderson if (env->thumb) { 793fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 79415fa1a0aSRichard Henderson info->cap_insn_unit = 2; 79515fa1a0aSRichard Henderson info->cap_insn_split = 4; 796110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 797fcf5ef2aSThomas Huth } else { 798fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 79915fa1a0aSRichard Henderson info->cap_insn_unit = 4; 80015fa1a0aSRichard Henderson info->cap_insn_split = 4; 801110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 802fcf5ef2aSThomas Huth } 803110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 804110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 805110f6c70SRichard Henderson } 806110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 807110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 808110f6c70SRichard Henderson } 809110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 810110f6c70SRichard Henderson info->cap_mode = cap_mode; 811fcf5ef2aSThomas Huth } 8127bcdbf51SRichard Henderson 8137bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 8147bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 815ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN 816fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 817fcf5ef2aSThomas Huth #else 818fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 819fcf5ef2aSThomas Huth #endif 820fcf5ef2aSThomas Huth } 821f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 8227bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 8237bcdbf51SRichard Henderson if (sctlr_b) { 824f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 825f7478a92SJulian Brown } 8267bcdbf51SRichard Henderson #endif 827fcf5ef2aSThomas Huth } 828fcf5ef2aSThomas Huth 82986480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 83086480615SPhilippe Mathieu-Daudé 83186480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 83286480615SPhilippe Mathieu-Daudé { 83386480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 83486480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 83586480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 83686480615SPhilippe Mathieu-Daudé int i; 83786480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 83886480615SPhilippe Mathieu-Daudé const char *ns_status; 83986480615SPhilippe Mathieu-Daudé 84086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 84186480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 84286480615SPhilippe Mathieu-Daudé if (i == 31) { 84386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 84486480615SPhilippe Mathieu-Daudé } else { 84586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 84686480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 84786480615SPhilippe Mathieu-Daudé } 84886480615SPhilippe Mathieu-Daudé } 84986480615SPhilippe Mathieu-Daudé 85086480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 85186480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 85286480615SPhilippe Mathieu-Daudé } else { 85386480615SPhilippe Mathieu-Daudé ns_status = ""; 85486480615SPhilippe Mathieu-Daudé } 85586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 85686480615SPhilippe Mathieu-Daudé psr, 85786480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 85886480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 85986480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 86086480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 86186480615SPhilippe Mathieu-Daudé ns_status, 86286480615SPhilippe Mathieu-Daudé el, 86386480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 86486480615SPhilippe Mathieu-Daudé 86586480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 86686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 86786480615SPhilippe Mathieu-Daudé } 86886480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 86986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 87086480615SPhilippe Mathieu-Daudé return; 87186480615SPhilippe Mathieu-Daudé } 87286480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 87386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 87486480615SPhilippe Mathieu-Daudé return; 87586480615SPhilippe Mathieu-Daudé } 87686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 87786480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 87886480615SPhilippe Mathieu-Daudé 87986480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 88086480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 88186480615SPhilippe Mathieu-Daudé 88286480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 88386480615SPhilippe Mathieu-Daudé bool eol; 88486480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 88586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 88686480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 88786480615SPhilippe Mathieu-Daudé eol = true; 88886480615SPhilippe Mathieu-Daudé } else { 88986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 89086480615SPhilippe Mathieu-Daudé switch (zcr_len) { 89186480615SPhilippe Mathieu-Daudé case 0: 89286480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 89386480615SPhilippe Mathieu-Daudé break; 89486480615SPhilippe Mathieu-Daudé case 1: 89586480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 89686480615SPhilippe Mathieu-Daudé break; 89786480615SPhilippe Mathieu-Daudé case 2: 89886480615SPhilippe Mathieu-Daudé case 3: 89986480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 90086480615SPhilippe Mathieu-Daudé break; 90186480615SPhilippe Mathieu-Daudé default: 90286480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 90386480615SPhilippe Mathieu-Daudé eol = true; 90486480615SPhilippe Mathieu-Daudé break; 90586480615SPhilippe Mathieu-Daudé } 90686480615SPhilippe Mathieu-Daudé } 90786480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 90886480615SPhilippe Mathieu-Daudé int digits; 90986480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 91086480615SPhilippe Mathieu-Daudé digits = 16; 91186480615SPhilippe Mathieu-Daudé } else { 91286480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 91386480615SPhilippe Mathieu-Daudé } 91486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 91586480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 91686480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 91786480615SPhilippe Mathieu-Daudé } 91886480615SPhilippe Mathieu-Daudé } 91986480615SPhilippe Mathieu-Daudé 92086480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 92186480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 92286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 92386480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 92486480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 92586480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 92686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 92786480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 92886480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 92986480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 93086480615SPhilippe Mathieu-Daudé } else { 93186480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 93286480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 93386480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 93486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 93586480615SPhilippe Mathieu-Daudé } else if (!odd) { 93686480615SPhilippe Mathieu-Daudé if (j > 0) { 93786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 93886480615SPhilippe Mathieu-Daudé } else { 93986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 94086480615SPhilippe Mathieu-Daudé } 94186480615SPhilippe Mathieu-Daudé } 94286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 94386480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 94486480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 94586480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 94686480615SPhilippe Mathieu-Daudé } 94786480615SPhilippe Mathieu-Daudé } 94886480615SPhilippe Mathieu-Daudé } 94986480615SPhilippe Mathieu-Daudé } else { 95086480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 95186480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 95286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 95386480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 95486480615SPhilippe Mathieu-Daudé } 95586480615SPhilippe Mathieu-Daudé } 95686480615SPhilippe Mathieu-Daudé } 95786480615SPhilippe Mathieu-Daudé 95886480615SPhilippe Mathieu-Daudé #else 95986480615SPhilippe Mathieu-Daudé 96086480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 96186480615SPhilippe Mathieu-Daudé { 96286480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 96386480615SPhilippe Mathieu-Daudé } 96486480615SPhilippe Mathieu-Daudé 96586480615SPhilippe Mathieu-Daudé #endif 96686480615SPhilippe Mathieu-Daudé 96786480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 96886480615SPhilippe Mathieu-Daudé { 96986480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 97086480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 97186480615SPhilippe Mathieu-Daudé int i; 97286480615SPhilippe Mathieu-Daudé 97386480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 97486480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 97586480615SPhilippe Mathieu-Daudé return; 97686480615SPhilippe Mathieu-Daudé } 97786480615SPhilippe Mathieu-Daudé 97886480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 97986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 98086480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 98186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 98286480615SPhilippe Mathieu-Daudé } else { 98386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 98486480615SPhilippe Mathieu-Daudé } 98586480615SPhilippe Mathieu-Daudé } 98686480615SPhilippe Mathieu-Daudé 98786480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 98886480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 98986480615SPhilippe Mathieu-Daudé const char *mode; 99086480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 99186480615SPhilippe Mathieu-Daudé 99286480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 99386480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 99486480615SPhilippe Mathieu-Daudé } 99586480615SPhilippe Mathieu-Daudé 99686480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 99786480615SPhilippe Mathieu-Daudé mode = "handler"; 99886480615SPhilippe Mathieu-Daudé } else { 99986480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 100086480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 100186480615SPhilippe Mathieu-Daudé } else { 100286480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 100386480615SPhilippe Mathieu-Daudé } 100486480615SPhilippe Mathieu-Daudé } 100586480615SPhilippe Mathieu-Daudé 100686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 100786480615SPhilippe Mathieu-Daudé xpsr, 100886480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 100986480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 101086480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 101186480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 101286480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 101386480615SPhilippe Mathieu-Daudé ns_status, 101486480615SPhilippe Mathieu-Daudé mode); 101586480615SPhilippe Mathieu-Daudé } else { 101686480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 101786480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 101886480615SPhilippe Mathieu-Daudé 101986480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 102086480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 102186480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 102286480615SPhilippe Mathieu-Daudé } 102386480615SPhilippe Mathieu-Daudé 102486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 102586480615SPhilippe Mathieu-Daudé psr, 102686480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 102786480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 102886480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 102986480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 103086480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 103186480615SPhilippe Mathieu-Daudé ns_status, 103286480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 103386480615SPhilippe Mathieu-Daudé } 103486480615SPhilippe Mathieu-Daudé 103586480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 103686480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 1037a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 1038a6627f5fSRichard Henderson numvfpregs = 32; 10397fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 1040a6627f5fSRichard Henderson numvfpregs = 16; 104186480615SPhilippe Mathieu-Daudé } 104286480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 104386480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 104486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 104586480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 104686480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 104786480615SPhilippe Mathieu-Daudé i, v); 104886480615SPhilippe Mathieu-Daudé } 104986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 1050aa291908SPeter Maydell if (cpu_isar_feature(aa32_mve, cpu)) { 1051aa291908SPeter Maydell qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr); 1052aa291908SPeter Maydell } 105386480615SPhilippe Mathieu-Daudé } 105486480615SPhilippe Mathieu-Daudé } 105586480615SPhilippe Mathieu-Daudé 105646de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 105746de5913SIgor Mammedov { 105846de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 105946de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 106046de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 106146de5913SIgor Mammedov } 106246de5913SIgor Mammedov 1063ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 1064ac87e507SPeter Maydell { 1065ac87e507SPeter Maydell /* 1066ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 1067ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 1068ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 1069ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 1070ac87e507SPeter Maydell */ 1071ac87e507SPeter Maydell ARMCPRegInfo *r = data; 1072ac87e507SPeter Maydell 1073ac87e507SPeter Maydell g_free((void *)r->name); 1074ac87e507SPeter Maydell g_free(r); 1075ac87e507SPeter Maydell } 1076ac87e507SPeter Maydell 1077fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1078fcf5ef2aSThomas Huth { 1079fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1080fcf5ef2aSThomas Huth 10817506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 1082fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 1083ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 1084fcf5ef2aSThomas Huth 1085b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 108608267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 108708267487SAaron Lindsay 1088b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY 1089b3d52804SRichard Henderson # ifdef TARGET_AARCH64 1090b3d52804SRichard Henderson /* 1091b3d52804SRichard Henderson * The linux kernel defaults to 512-bit vectors, when sve is supported. 1092b3d52804SRichard Henderson * See documentation for /proc/sys/abi/sve_default_vector_length, and 1093b3d52804SRichard Henderson * our corresponding sve-default-vector-length cpu property. 1094b3d52804SRichard Henderson */ 1095b3d52804SRichard Henderson cpu->sve_default_vq = 4; 1096b3d52804SRichard Henderson # endif 1097b3d52804SRichard Henderson #else 1098fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1099fcf5ef2aSThomas Huth if (kvm_enabled()) { 1100fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1101fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1102fcf5ef2aSThomas Huth */ 1103fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1104fcf5ef2aSThomas Huth } else { 1105fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1106fcf5ef2aSThomas Huth } 1107fcf5ef2aSThomas Huth 1108fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1109fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1110aa1b3111SPeter Maydell 1111aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1112aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 111307f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 111407f48730SAndrew Jones "pmu-interrupt", 1); 1115fcf5ef2aSThomas Huth #endif 1116fcf5ef2aSThomas Huth 1117fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1118fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1119fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1120fcf5ef2aSThomas Huth */ 1121fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 11220dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */ 1123fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1124fcf5ef2aSThomas Huth 11252c9c0bf9SAlexander Graf if (tcg_enabled() || hvf_enabled()) { 11260dc71c70SAkihiko Odaki /* TCG and HVF implement PSCI 1.1 */ 11270dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_1_1; 1128fcf5ef2aSThomas Huth } 1129fcf5ef2aSThomas Huth } 1130fcf5ef2aSThomas Huth 113196eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 113296eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 113396eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 113496eec6b2SAndrew Jeffery 1135fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1136fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1137fcf5ef2aSThomas Huth 1138fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1139fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1140fcf5ef2aSThomas Huth 114145ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1142c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1143c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1144c25bd18aSPeter Maydell 1145fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1146fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 114745ca3a14SRichard Henderson #endif 1148fcf5ef2aSThomas Huth 11493a062d57SJulian Brown static Property arm_cpu_cfgend_property = 11503a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 11513a062d57SJulian Brown 115297a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 115397a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 115497a28b0eSPeter Maydell 115597a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 115697a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 115797a28b0eSPeter Maydell 1158ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1159ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1160ea90db0aSPeter Maydell 1161fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1162fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1163fcf5ef2aSThomas Huth 11648d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 11658d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 11668d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 11678d92e26bSPeter Maydell * to override that with an incorrect constant value. 11688d92e26bSPeter Maydell */ 1169fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 11708d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 11718d92e26bSPeter Maydell pmsav7_dregion, 11728d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1173fcf5ef2aSThomas Huth 1174ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1175ae502508SAndrew Jones { 1176ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1177ae502508SAndrew Jones 1178ae502508SAndrew Jones return cpu->has_pmu; 1179ae502508SAndrew Jones } 1180ae502508SAndrew Jones 1181ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1182ae502508SAndrew Jones { 1183ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1184ae502508SAndrew Jones 1185ae502508SAndrew Jones if (value) { 11867d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1187ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1188ae502508SAndrew Jones return; 1189ae502508SAndrew Jones } 1190ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1191ae502508SAndrew Jones } else { 1192ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1193ae502508SAndrew Jones } 1194ae502508SAndrew Jones cpu->has_pmu = value; 1195ae502508SAndrew Jones } 1196ae502508SAndrew Jones 11977def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 11987def8754SAndrew Jeffery { 119996eec6b2SAndrew Jeffery /* 120096eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 120196eec6b2SAndrew Jeffery * 120296eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 120396eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 120496eec6b2SAndrew Jeffery * 120596eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 120696eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 120796eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 120896eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 120996eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 121096eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 121196eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 121296eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 121396eec6b2SAndrew Jeffery * 121496eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 121596eec6b2SAndrew Jeffery * cannot become zero. 121696eec6b2SAndrew Jeffery */ 12177def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 12187def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 12197def8754SAndrew Jeffery } 12207def8754SAndrew Jeffery 122151e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1222fcf5ef2aSThomas Huth { 1223fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1224fcf5ef2aSThomas Huth 1225790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1226790a1150SPeter Maydell * in realize with the other feature-implication checks because 1227790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1228790a1150SPeter Maydell */ 1229790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1230790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1231790a1150SPeter Maydell } 1232790a1150SPeter Maydell 1233fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1234fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 123594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1236fcf5ef2aSThomas Huth } 1237fcf5ef2aSThomas Huth 1238fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 123994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1240fcf5ef2aSThomas Huth } 1241fcf5ef2aSThomas Huth 1242fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 12434a7319b7SEdgar E. Iglesias object_property_add_uint64_ptr(obj, "rvbar", 12444a7319b7SEdgar E. Iglesias &cpu->rvbar_prop, 12454a7319b7SEdgar E. Iglesias OBJ_PROP_FLAG_READWRITE); 1246fcf5ef2aSThomas Huth } 1247fcf5ef2aSThomas Huth 124845ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1249fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1250fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1251fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1252fcf5ef2aSThomas Huth */ 125394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1254fcf5ef2aSThomas Huth 1255fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1256fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1257fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1258fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1259d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1260fcf5ef2aSThomas Huth } 1261fcf5ef2aSThomas Huth 1262c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 126394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1264c25bd18aSPeter Maydell } 126545ca3a14SRichard Henderson #endif 1266c25bd18aSPeter Maydell 1267fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1268ae502508SAndrew Jones cpu->has_pmu = true; 1269d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1270fcf5ef2aSThomas Huth } 1271fcf5ef2aSThomas Huth 127297a28b0eSPeter Maydell /* 127397a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 127497a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 127597a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 127697a28b0eSPeter Maydell */ 12777d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 12787d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 12797d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 128097a28b0eSPeter Maydell cpu->has_vfp = true; 128197a28b0eSPeter Maydell if (!kvm_enabled()) { 128294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 128397a28b0eSPeter Maydell } 128497a28b0eSPeter Maydell } 128597a28b0eSPeter Maydell 128697a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 128797a28b0eSPeter Maydell cpu->has_neon = true; 128897a28b0eSPeter Maydell if (!kvm_enabled()) { 128994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 129097a28b0eSPeter Maydell } 129197a28b0eSPeter Maydell } 129297a28b0eSPeter Maydell 1293ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1294ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 129594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1296ea90db0aSPeter Maydell } 1297ea90db0aSPeter Maydell 1298452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 129994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1300fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1301fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 130294d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1303fcf5ef2aSThomas Huth } 1304fcf5ef2aSThomas Huth } 1305fcf5ef2aSThomas Huth 1306181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1307181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1308181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1309d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1310f9f62e4cSPeter Maydell /* 1311f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1312f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1313f9f62e4cSPeter Maydell * the property to be set after realize. 1314f9f62e4cSPeter Maydell */ 131564a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 131664a7b8deSFelipe Franciosi &cpu->init_svtor, 1317d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1318181962fdSPeter Maydell } 13197cda2149SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 13207cda2149SPeter Maydell /* 13217cda2149SPeter Maydell * Initial value of the NS VTOR (for cores without the Security 13227cda2149SPeter Maydell * extension, this is the only VTOR) 13237cda2149SPeter Maydell */ 13247cda2149SPeter Maydell object_property_add_uint32_ptr(obj, "init-nsvtor", 13257cda2149SPeter Maydell &cpu->init_nsvtor, 13267cda2149SPeter Maydell OBJ_PROP_FLAG_READWRITE); 13277cda2149SPeter Maydell } 1328181962fdSPeter Maydell 1329bddd892eSPeter Maydell /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */ 1330bddd892eSPeter Maydell object_property_add_uint32_ptr(obj, "psci-conduit", 1331bddd892eSPeter Maydell &cpu->psci_conduit, 1332bddd892eSPeter Maydell OBJ_PROP_FLAG_READWRITE); 1333bddd892eSPeter Maydell 133494d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 133596eec6b2SAndrew Jeffery 133696eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 133794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 133896eec6b2SAndrew Jeffery } 13399e6f8d8aSfangying 13409e6f8d8aSfangying if (kvm_enabled()) { 13419e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 13429e6f8d8aSfangying } 13438bce44a2SRichard Henderson 13448bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 13458bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 13468bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 13478bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 13488bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13498bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 13508bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13518bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13528bce44a2SRichard Henderson 13538bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 13548bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 13558bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13568bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 13578bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13588bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13598bce44a2SRichard Henderson } 13608bce44a2SRichard Henderson } 13618bce44a2SRichard Henderson #endif 1362fcf5ef2aSThomas Huth } 1363fcf5ef2aSThomas Huth 1364fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1365fcf5ef2aSThomas Huth { 1366fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 136708267487SAaron Lindsay ARMELChangeHook *hook, *next; 136808267487SAaron Lindsay 1369fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 137008267487SAaron Lindsay 1371b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1372b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1373b5c53d1bSAaron Lindsay g_free(hook); 1374b5c53d1bSAaron Lindsay } 137508267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 137608267487SAaron Lindsay QLIST_REMOVE(hook, node); 137708267487SAaron Lindsay g_free(hook); 137808267487SAaron Lindsay } 13794e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 13804e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 13814e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 13824e7beb0cSAaron Lindsay OS } 13834e7beb0cSAaron Lindsay OS #endif 1384fcf5ef2aSThomas Huth } 1385fcf5ef2aSThomas Huth 13860df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 13870df9142dSAndrew Jones { 13880df9142dSAndrew Jones Error *local_err = NULL; 13890df9142dSAndrew Jones 13900df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 13910df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 13920df9142dSAndrew Jones if (local_err != NULL) { 13930df9142dSAndrew Jones error_propagate(errp, local_err); 13940df9142dSAndrew Jones return; 13950df9142dSAndrew Jones } 1396eb94284dSRichard Henderson 1397eb94284dSRichard Henderson arm_cpu_pauth_finalize(cpu, &local_err); 1398eb94284dSRichard Henderson if (local_err != NULL) { 1399eb94284dSRichard Henderson error_propagate(errp, local_err); 1400eb94284dSRichard Henderson return; 1401eb94284dSRichard Henderson } 140269b2265dSRichard Henderson 140369b2265dSRichard Henderson arm_cpu_lpa2_finalize(cpu, &local_err); 140469b2265dSRichard Henderson if (local_err != NULL) { 140569b2265dSRichard Henderson error_propagate(errp, local_err); 140669b2265dSRichard Henderson return; 140769b2265dSRichard Henderson } 1408eb94284dSRichard Henderson } 140968970d1eSAndrew Jones 141068970d1eSAndrew Jones if (kvm_enabled()) { 141168970d1eSAndrew Jones kvm_arm_steal_time_finalize(cpu, &local_err); 141268970d1eSAndrew Jones if (local_err != NULL) { 141368970d1eSAndrew Jones error_propagate(errp, local_err); 141468970d1eSAndrew Jones return; 141568970d1eSAndrew Jones } 141668970d1eSAndrew Jones } 14170df9142dSAndrew Jones } 14180df9142dSAndrew Jones 1419fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1420fcf5ef2aSThomas Huth { 1421fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1422fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1423fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1424fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1425fcf5ef2aSThomas Huth int pagebits; 1426fcf5ef2aSThomas Huth Error *local_err = NULL; 14270f8d06f1SRichard Henderson bool no_aa32 = false; 1428fcf5ef2aSThomas Huth 1429c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1430c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1431c4487d76SPeter Maydell * this is the first point where we can report it. 1432c4487d76SPeter Maydell */ 1433c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1434585df85eSPeter Maydell if (!kvm_enabled() && !hvf_enabled()) { 1435585df85eSPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF"); 1436c4487d76SPeter Maydell } else { 1437c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1438c4487d76SPeter Maydell } 1439c4487d76SPeter Maydell return; 1440c4487d76SPeter Maydell } 1441c4487d76SPeter Maydell 144295f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 144395f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 144495f87565SPeter Maydell * hardware; trying to use one without the other is a command line 144595f87565SPeter Maydell * error and will result in segfaults if not caught here. 144695f87565SPeter Maydell */ 144795f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 144895f87565SPeter Maydell if (!env->nvic) { 144995f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 145095f87565SPeter Maydell return; 145195f87565SPeter Maydell } 145295f87565SPeter Maydell } else { 145395f87565SPeter Maydell if (env->nvic) { 145495f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 145595f87565SPeter Maydell return; 145695f87565SPeter Maydell } 145795f87565SPeter Maydell } 1458397cd31fSPeter Maydell 145949e7f191SPeter Maydell if (kvm_enabled()) { 146049e7f191SPeter Maydell /* 146149e7f191SPeter Maydell * Catch all the cases which might cause us to create more than one 146249e7f191SPeter Maydell * address space for the CPU (otherwise we will assert() later in 146349e7f191SPeter Maydell * cpu_address_space_init()). 146449e7f191SPeter Maydell */ 146549e7f191SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 146649e7f191SPeter Maydell error_setg(errp, 146749e7f191SPeter Maydell "Cannot enable KVM when using an M-profile guest CPU"); 146849e7f191SPeter Maydell return; 146949e7f191SPeter Maydell } 147049e7f191SPeter Maydell if (cpu->has_el3) { 147149e7f191SPeter Maydell error_setg(errp, 147249e7f191SPeter Maydell "Cannot enable KVM when guest CPU has EL3 enabled"); 147349e7f191SPeter Maydell return; 147449e7f191SPeter Maydell } 147549e7f191SPeter Maydell if (cpu->tag_memory) { 147649e7f191SPeter Maydell error_setg(errp, 147749e7f191SPeter Maydell "Cannot enable KVM when guest CPUs has MTE enabled"); 147849e7f191SPeter Maydell return; 147949e7f191SPeter Maydell } 148049e7f191SPeter Maydell } 148149e7f191SPeter Maydell 148296eec6b2SAndrew Jeffery { 148396eec6b2SAndrew Jeffery uint64_t scale; 148496eec6b2SAndrew Jeffery 148596eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 148696eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 148796eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 148896eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 148996eec6b2SAndrew Jeffery return; 149096eec6b2SAndrew Jeffery } 149196eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 149296eec6b2SAndrew Jeffery } else { 149396eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 149496eec6b2SAndrew Jeffery } 149596eec6b2SAndrew Jeffery 149696eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1497397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 149896eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1499397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 150096eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1501397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 150296eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1503397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 15048c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 15058c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 150696eec6b2SAndrew Jeffery } 150795f87565SPeter Maydell #endif 150895f87565SPeter Maydell 1509fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1510fcf5ef2aSThomas Huth if (local_err != NULL) { 1511fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1512fcf5ef2aSThomas Huth return; 1513fcf5ef2aSThomas Huth } 1514fcf5ef2aSThomas Huth 15150df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 15160df9142dSAndrew Jones if (local_err != NULL) { 15170df9142dSAndrew Jones error_propagate(errp, local_err); 15180df9142dSAndrew Jones return; 15190df9142dSAndrew Jones } 15200df9142dSAndrew Jones 152197a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 152297a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 152397a28b0eSPeter Maydell /* 152497a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 152597a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 152697a28b0eSPeter Maydell */ 152797a28b0eSPeter Maydell error_setg(errp, 152897a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 152997a28b0eSPeter Maydell return; 153097a28b0eSPeter Maydell } 153197a28b0eSPeter Maydell 153297a28b0eSPeter Maydell if (!cpu->has_vfp) { 153397a28b0eSPeter Maydell uint64_t t; 153497a28b0eSPeter Maydell uint32_t u; 153597a28b0eSPeter Maydell 153697a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 153797a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 153897a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 153997a28b0eSPeter Maydell 154097a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 154197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 154297a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 154397a28b0eSPeter Maydell 154497a28b0eSPeter Maydell u = cpu->isar.id_isar6; 154597a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 15463c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 154797a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 154897a28b0eSPeter Maydell 154997a28b0eSPeter Maydell u = cpu->isar.mvfr0; 155097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 155197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 155297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 155397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 155497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 1555532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1556532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 1557532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 1558532a3af5SPeter Maydell } 155997a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 156097a28b0eSPeter Maydell 156197a28b0eSPeter Maydell u = cpu->isar.mvfr1; 156297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 156397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 156497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 1565532a3af5SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1566532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR1, FP16, 0); 1567532a3af5SPeter Maydell } 156897a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 156997a28b0eSPeter Maydell 157097a28b0eSPeter Maydell u = cpu->isar.mvfr2; 157197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 157297a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 157397a28b0eSPeter Maydell } 157497a28b0eSPeter Maydell 157597a28b0eSPeter Maydell if (!cpu->has_neon) { 157697a28b0eSPeter Maydell uint64_t t; 157797a28b0eSPeter Maydell uint32_t u; 157897a28b0eSPeter Maydell 157997a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 158097a28b0eSPeter Maydell 158197a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 158297a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 158397a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 158497a28b0eSPeter Maydell 158597a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 158697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 15873c93dfa4SRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); 1588f8680aaaSRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); 158997a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 159097a28b0eSPeter Maydell 159197a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 159297a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 159397a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 159497a28b0eSPeter Maydell 159597a28b0eSPeter Maydell u = cpu->isar.id_isar5; 159697a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 159797a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 159897a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 159997a28b0eSPeter Maydell 160097a28b0eSPeter Maydell u = cpu->isar.id_isar6; 160197a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 160297a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 16033c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 1604f8680aaaSRichard Henderson u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); 160597a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 160697a28b0eSPeter Maydell 1607532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 160897a28b0eSPeter Maydell u = cpu->isar.mvfr1; 160997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 161097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 161197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 161297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 161397a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 161497a28b0eSPeter Maydell 161597a28b0eSPeter Maydell u = cpu->isar.mvfr2; 161697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 161797a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 161897a28b0eSPeter Maydell } 1619532a3af5SPeter Maydell } 162097a28b0eSPeter Maydell 162197a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 162297a28b0eSPeter Maydell uint64_t t; 162397a28b0eSPeter Maydell uint32_t u; 162497a28b0eSPeter Maydell 162597a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 162697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 162797a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 162897a28b0eSPeter Maydell 162997a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 163097a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 163197a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 163297a28b0eSPeter Maydell 163397a28b0eSPeter Maydell u = cpu->isar.mvfr0; 163497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 163597a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1636c52881bbSRichard Henderson 1637c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1638c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1639c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1640c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 164197a28b0eSPeter Maydell } 164297a28b0eSPeter Maydell 1643ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1644ea90db0aSPeter Maydell uint32_t u; 1645ea90db0aSPeter Maydell 1646ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1647ea90db0aSPeter Maydell 1648ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1649ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1650ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1651ea90db0aSPeter Maydell 1652ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1653ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1654ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1655ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1656ea90db0aSPeter Maydell 1657ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1658ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1659ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1660ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1661ea90db0aSPeter Maydell } 1662ea90db0aSPeter Maydell 1663fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1664fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 16655256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 16665256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 16675256df88SRichard Henderson } else { 16685110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 16695110e683SAaron Lindsay } 16705256df88SRichard Henderson } 16710f8d06f1SRichard Henderson 16720f8d06f1SRichard Henderson /* 16730f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 16740f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 16750f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 16768f4821d7SPeter Maydell * As a general principle, we also do not make ID register 16778f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 16788f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 16790f8d06f1SRichard Henderson */ 16800f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 16810f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 16820f8d06f1SRichard Henderson } 16830f8d06f1SRichard Henderson 16845110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 16855110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 16865110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 16875110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 16885110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 16895110e683SAaron Lindsay * include the various other features that V7VE implies. 16905110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 16915110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 16925110e683SAaron Lindsay */ 1693873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1694873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1695fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 16965110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1697fcf5ef2aSThomas Huth } 1698fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1699fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1700fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1701fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1702fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1703fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1704fcf5ef2aSThomas Huth } else { 1705fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1706fcf5ef2aSThomas Huth } 170791db4642SCédric Le Goater 170891db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 170991db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 171091db4642SCédric Le Goater */ 171191db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1712fcf5ef2aSThomas Huth } 1713fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1714fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1715fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1716fcf5ef2aSThomas Huth } 1717fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1718fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1719fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1720873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1721873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1722fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1723fcf5ef2aSThomas Huth } 1724fcf5ef2aSThomas Huth } 1725fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1726fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1727fcf5ef2aSThomas Huth } 1728fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1729fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1730fcf5ef2aSThomas Huth } 1731fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1732fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1733fcf5ef2aSThomas Huth } 1734fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1735fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1736fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1737fcf5ef2aSThomas Huth } 1738fcf5ef2aSThomas Huth 1739ea7ac69dSPeter Maydell /* 1740ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1741ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1742ea7ac69dSPeter Maydell */ 17437d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 17447d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 17457d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1746ea7ac69dSPeter Maydell 1747fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1748fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1749452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1750fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1751fcf5ef2aSThomas Huth * can use 4K pages. 1752fcf5ef2aSThomas Huth */ 1753fcf5ef2aSThomas Huth pagebits = 12; 1754fcf5ef2aSThomas Huth } else { 1755fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1756fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1757fcf5ef2aSThomas Huth */ 1758fcf5ef2aSThomas Huth pagebits = 10; 1759fcf5ef2aSThomas Huth } 1760fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1761fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1762fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1763fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1764fcf5ef2aSThomas Huth */ 1765fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1766fcf5ef2aSThomas Huth "system is using"); 1767fcf5ef2aSThomas Huth return; 1768fcf5ef2aSThomas Huth } 1769fcf5ef2aSThomas Huth 1770fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1771fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1772fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1773fcf5ef2aSThomas Huth * so these bits always RAZ. 1774fcf5ef2aSThomas Huth */ 1775fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 177646de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 177746de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1778fcf5ef2aSThomas Huth } 1779fcf5ef2aSThomas Huth 1780fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1781fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1782fcf5ef2aSThomas Huth } 1783fcf5ef2aSThomas Huth 17843a062d57SJulian Brown if (cpu->cfgend) { 17853a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 17863a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 17873a062d57SJulian Brown } else { 17883a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 17893a062d57SJulian Brown } 17903a062d57SJulian Brown } 17913a062d57SJulian Brown 179240188188SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { 1793fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1794fcf5ef2aSThomas Huth * feature. 1795fcf5ef2aSThomas Huth */ 1796fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1797fcf5ef2aSThomas Huth 1798fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1799fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1800fcf5ef2aSThomas Huth */ 18018a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf0; 180247576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1803fcf5ef2aSThomas Huth } 1804fcf5ef2aSThomas Huth 1805c25bd18aSPeter Maydell if (!cpu->has_el2) { 1806c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1807c25bd18aSPeter Maydell } 1808c25bd18aSPeter Maydell 1809d6f02ce3SWei Huang if (!cpu->has_pmu) { 1810fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 181157a4a11bSAaron Lindsay } 181257a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1813bf8d0969SAaron Lindsay OS pmu_init(cpu); 181457a4a11bSAaron Lindsay 181557a4a11bSAaron Lindsay if (!kvm_enabled()) { 1816033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1817033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1818fcf5ef2aSThomas Huth } 18194e7beb0cSAaron Lindsay OS 18204e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 18214e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 18224e7beb0cSAaron Lindsay OS cpu); 18234e7beb0cSAaron Lindsay OS #endif 182457a4a11bSAaron Lindsay } else { 18252a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 18262a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1827a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 182857a4a11bSAaron Lindsay cpu->pmceid0 = 0; 182957a4a11bSAaron Lindsay cpu->pmceid1 = 0; 183057a4a11bSAaron Lindsay } 1831fcf5ef2aSThomas Huth 1832fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1833fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1834fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1835fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1836fcf5ef2aSThomas Huth */ 183747576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 18388a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf000; 1839fcf5ef2aSThomas Huth } 1840fcf5ef2aSThomas Huth 18416f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 18426f4e1405SRichard Henderson if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { 18436f4e1405SRichard Henderson /* 18446f4e1405SRichard Henderson * Disable the MTE feature bits if we do not have tag-memory 18456f4e1405SRichard Henderson * provided by the machine. 18466f4e1405SRichard Henderson */ 18476f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 18486f4e1405SRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); 18496f4e1405SRichard Henderson } 18506f4e1405SRichard Henderson #endif 18516f4e1405SRichard Henderson 1852f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1853f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1854f50cd314SPeter Maydell */ 1855fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1856f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1857f50cd314SPeter Maydell } 1858f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1859f50cd314SPeter Maydell cpu->has_mpu = false; 1860fcf5ef2aSThomas Huth } 1861fcf5ef2aSThomas Huth 1862452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1863fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1864fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1865fcf5ef2aSThomas Huth 1866fcf5ef2aSThomas Huth if (nr > 0xff) { 1867fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1868fcf5ef2aSThomas Huth return; 1869fcf5ef2aSThomas Huth } 1870fcf5ef2aSThomas Huth 1871fcf5ef2aSThomas Huth if (nr) { 18720e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 18730e1a46bbSPeter Maydell /* PMSAv8 */ 187462c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 187562c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 187662c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 187762c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 187862c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 187962c58ee0SPeter Maydell } 18800e1a46bbSPeter Maydell } else { 1881fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1882fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1883fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1884fcf5ef2aSThomas Huth } 1885fcf5ef2aSThomas Huth } 18860e1a46bbSPeter Maydell } 1887fcf5ef2aSThomas Huth 18889901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 18899901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 18909901c576SPeter Maydell 18919901c576SPeter Maydell if (nr > 0xff) { 18929901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 18939901c576SPeter Maydell return; 18949901c576SPeter Maydell } 18959901c576SPeter Maydell 18969901c576SPeter Maydell if (nr) { 18979901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 18989901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 18999901c576SPeter Maydell } 19009901c576SPeter Maydell } 19019901c576SPeter Maydell 190291db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 190391db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 190491db4642SCédric Le Goater } 190591db4642SCédric Le Goater 1906fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1907fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1908fcf5ef2aSThomas Huth 1909fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1910fcf5ef2aSThomas Huth 1911fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1912cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1913cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 19148bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 1915cc7d44c2SLike Xu 19168bce44a2SRichard Henderson /* 19178bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 19188bce44a2SRichard Henderson * the first call to cpu_address_space_init. 19198bce44a2SRichard Henderson */ 19208bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19218bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 19228bce44a2SRichard Henderson } else { 19238bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 19248bce44a2SRichard Henderson } 19251d2091bcSPeter Maydell 19268bce44a2SRichard Henderson if (has_secure) { 1927fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1928fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1929fcf5ef2aSThomas Huth } 193080ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 193180ceb07aSPeter Xu cpu->secure_memory); 1932fcf5ef2aSThomas Huth } 19338bce44a2SRichard Henderson 19348bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19358bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 19368bce44a2SRichard Henderson cpu->tag_memory); 19378bce44a2SRichard Henderson if (has_secure) { 19388bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 19398bce44a2SRichard Henderson cpu->secure_tag_memory); 19408bce44a2SRichard Henderson } 19418bce44a2SRichard Henderson } 19428bce44a2SRichard Henderson 194380ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1944f9a69711SAlistair Francis 1945f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1946f9a69711SAlistair Francis if (cpu->core_count == -1) { 1947f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1948f9a69711SAlistair Francis } 1949fcf5ef2aSThomas Huth #endif 1950fcf5ef2aSThomas Huth 1951a4157b80SRichard Henderson if (tcg_enabled()) { 1952a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 1953a4157b80SRichard Henderson 1954a4157b80SRichard Henderson /* 1955a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 1956a4157b80SRichard Henderson * 1957a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 1958a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 1959a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 1960a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 1961a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 1962a4157b80SRichard Henderson */ 1963a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 1964a4157b80SRichard Henderson 1965a4157b80SRichard Henderson /* 1966a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 1967a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 1968a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 1969a4157b80SRichard Henderson */ 1970a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 1971a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 1972a4157b80SRichard Henderson } 1973a4157b80SRichard Henderson } 1974a4157b80SRichard Henderson 1975fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1976fcf5ef2aSThomas Huth cpu_reset(cs); 1977fcf5ef2aSThomas Huth 1978fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1979fcf5ef2aSThomas Huth } 1980fcf5ef2aSThomas Huth 1981fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1982fcf5ef2aSThomas Huth { 1983fcf5ef2aSThomas Huth ObjectClass *oc; 1984fcf5ef2aSThomas Huth char *typename; 1985fcf5ef2aSThomas Huth char **cpuname; 1986a0032cc5SPeter Maydell const char *cpunamestr; 1987fcf5ef2aSThomas Huth 1988fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1989a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1990a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1991a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1992a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1993a0032cc5SPeter Maydell */ 1994a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1995a0032cc5SPeter Maydell cpunamestr = "max"; 1996a0032cc5SPeter Maydell } 1997a0032cc5SPeter Maydell #endif 1998a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1999fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 2000fcf5ef2aSThomas Huth g_strfreev(cpuname); 2001fcf5ef2aSThomas Huth g_free(typename); 2002fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 2003fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 2004fcf5ef2aSThomas Huth return NULL; 2005fcf5ef2aSThomas Huth } 2006fcf5ef2aSThomas Huth return oc; 2007fcf5ef2aSThomas Huth } 2008fcf5ef2aSThomas Huth 2009fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2010e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 2011fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2012fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 201315f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2014f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2015fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2016fcf5ef2aSThomas Huth }; 2017fcf5ef2aSThomas Huth 2018fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2019fcf5ef2aSThomas Huth { 2020fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2021fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2022fcf5ef2aSThomas Huth 2023fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2024fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2025fcf5ef2aSThomas Huth } 2026fcf5ef2aSThomas Huth return g_strdup("arm"); 2027fcf5ef2aSThomas Huth } 2028fcf5ef2aSThomas Huth 20298b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 20308b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h" 20318b80bd28SPhilippe Mathieu-Daudé 20328b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = { 203308928c6dSPhilippe Mathieu-Daudé .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug, 2034faf39e82SPhilippe Mathieu-Daudé .asidx_from_attrs = arm_asidx_from_attrs, 2035715e3c1aSPhilippe Mathieu-Daudé .write_elf32_note = arm_cpu_write_elf32_note, 2036715e3c1aSPhilippe Mathieu-Daudé .write_elf64_note = arm_cpu_write_elf64_note, 2037da383e02SPhilippe Mathieu-Daudé .virtio_is_big_endian = arm_cpu_virtio_is_big_endian, 2038feece4d0SPhilippe Mathieu-Daudé .legacy_vmsd = &vmstate_arm_cpu, 20398b80bd28SPhilippe Mathieu-Daudé }; 20408b80bd28SPhilippe Mathieu-Daudé #endif 20418b80bd28SPhilippe Mathieu-Daudé 204278271684SClaudio Fontana #ifdef CONFIG_TCG 204311906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = { 204478271684SClaudio Fontana .initialize = arm_translate_init, 204578271684SClaudio Fontana .synchronize_from_tb = arm_cpu_synchronize_from_tb, 204678271684SClaudio Fontana .debug_excp_handler = arm_debug_excp_handler, 204778271684SClaudio Fontana 20489b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY 20499b12b6b4SRichard Henderson .record_sigsegv = arm_cpu_record_sigsegv, 205039a099caSRichard Henderson .record_sigbus = arm_cpu_record_sigbus, 20519b12b6b4SRichard Henderson #else 20529b12b6b4SRichard Henderson .tlb_fill = arm_cpu_tlb_fill, 2053083afd18SPhilippe Mathieu-Daudé .cpu_exec_interrupt = arm_cpu_exec_interrupt, 205478271684SClaudio Fontana .do_interrupt = arm_cpu_do_interrupt, 205578271684SClaudio Fontana .do_transaction_failed = arm_cpu_do_transaction_failed, 205678271684SClaudio Fontana .do_unaligned_access = arm_cpu_do_unaligned_access, 205778271684SClaudio Fontana .adjust_watchpoint_address = arm_adjust_watchpoint_address, 205878271684SClaudio Fontana .debug_check_watchpoint = arm_debug_check_watchpoint, 2059b00d86bcSRichard Henderson .debug_check_breakpoint = arm_debug_check_breakpoint, 206078271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 206178271684SClaudio Fontana }; 206278271684SClaudio Fontana #endif /* CONFIG_TCG */ 206378271684SClaudio Fontana 2064fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2065fcf5ef2aSThomas Huth { 2066fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2067fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2068fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2069fcf5ef2aSThomas Huth 2070bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2071bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2072fcf5ef2aSThomas Huth 20734f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2074781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2075fcf5ef2aSThomas Huth 2076fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2077fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2078fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2079fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 2080fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2081fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 20827350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 20838b80bd28SPhilippe Mathieu-Daudé cc->sysemu_ops = &arm_sysemu_ops; 2084fcf5ef2aSThomas Huth #endif 2085fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2086fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2087fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2088200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2089fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2090fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 209178271684SClaudio Fontana 209274d7fc7fSRichard Henderson #ifdef CONFIG_TCG 209378271684SClaudio Fontana cc->tcg_ops = &arm_tcg_ops; 2094cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */ 2095fcf5ef2aSThomas Huth } 2096fcf5ef2aSThomas Huth 209751e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 209851e5ef45SMarc-André Lureau { 209951e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 210051e5ef45SMarc-André Lureau 210151e5ef45SMarc-André Lureau acc->info->initfn(obj); 210251e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 210351e5ef45SMarc-André Lureau } 210451e5ef45SMarc-André Lureau 210551e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 210651e5ef45SMarc-André Lureau { 210751e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 210851e5ef45SMarc-André Lureau 210951e5ef45SMarc-André Lureau acc->info = data; 211051e5ef45SMarc-André Lureau } 211151e5ef45SMarc-André Lureau 211237bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2113fcf5ef2aSThomas Huth { 2114fcf5ef2aSThomas Huth TypeInfo type_info = { 2115fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2116fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2117d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 211851e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2119fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 212051e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 212151e5ef45SMarc-André Lureau .class_data = (void *)info, 2122fcf5ef2aSThomas Huth }; 2123fcf5ef2aSThomas Huth 2124fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2125fcf5ef2aSThomas Huth type_register(&type_info); 2126fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2127fcf5ef2aSThomas Huth } 2128fcf5ef2aSThomas Huth 2129fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2130fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2131fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2132fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2133d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 2134fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2135fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2136fcf5ef2aSThomas Huth .abstract = true, 2137fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2138fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2139fcf5ef2aSThomas Huth }; 2140fcf5ef2aSThomas Huth 2141fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2142fcf5ef2aSThomas Huth { 2143fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2144fcf5ef2aSThomas Huth } 2145fcf5ef2aSThomas Huth 2146fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2147