1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h" 248cc2246cSPeter Maydell #include "qemu/log.h" 25ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h" 26181962fdSPeter Maydell #include "target/arm/idau.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 28fcf5ef2aSThomas Huth #include "qapi/error.h" 29f9f62e4cSPeter Maydell #include "qapi/visitor.h" 30fcf5ef2aSThomas Huth #include "cpu.h" 3178271684SClaudio Fontana #ifdef CONFIG_TCG 3278271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 3378271684SClaudio Fontana #endif /* CONFIG_TCG */ 34fcf5ef2aSThomas Huth #include "internals.h" 35fcf5ef2aSThomas Huth #include "exec/exec-all.h" 36fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 37fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 38fcf5ef2aSThomas Huth #include "hw/loader.h" 39cc7d44c2SLike Xu #include "hw/boards.h" 40fcf5ef2aSThomas Huth #endif 4114a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 42b3946626SVincent Palatin #include "sysemu/hw_accel.h" 43fcf5ef2aSThomas Huth #include "kvm_arm.h" 44110f6c70SRichard Henderson #include "disas/capstone.h" 4524f91e81SAlex Bennée #include "fpu/softfloat.h" 46fcf5ef2aSThomas Huth 47fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 48fcf5ef2aSThomas Huth { 49fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 5042f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 51fcf5ef2aSThomas Huth 5242f6ed91SJulia Suvorova if (is_a64(env)) { 5342f6ed91SJulia Suvorova env->pc = value; 54063bbd80SRichard Henderson env->thumb = false; 5542f6ed91SJulia Suvorova } else { 5642f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5742f6ed91SJulia Suvorova env->thumb = value & 1; 5842f6ed91SJulia Suvorova } 5942f6ed91SJulia Suvorova } 6042f6ed91SJulia Suvorova 61ec62595bSEduardo Habkost #ifdef CONFIG_TCG 6278271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs, 6304a37d4cSRichard Henderson const TranslationBlock *tb) 6442f6ed91SJulia Suvorova { 6542f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6642f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6742f6ed91SJulia Suvorova 6842f6ed91SJulia Suvorova /* 6942f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 7042f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 7142f6ed91SJulia Suvorova */ 7242f6ed91SJulia Suvorova if (is_a64(env)) { 7342f6ed91SJulia Suvorova env->pc = tb->pc; 7442f6ed91SJulia Suvorova } else { 7542f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7642f6ed91SJulia Suvorova } 77fcf5ef2aSThomas Huth } 78ec62595bSEduardo Habkost #endif /* CONFIG_TCG */ 79fcf5ef2aSThomas Huth 80fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 81fcf5ef2aSThomas Huth { 82fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 83fcf5ef2aSThomas Huth 84062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 85fcf5ef2aSThomas Huth && cs->interrupt_request & 86fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 87fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 88fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 89fcf5ef2aSThomas Huth } 90fcf5ef2aSThomas Huth 91b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 92b5c53d1bSAaron Lindsay void *opaque) 93b5c53d1bSAaron Lindsay { 94b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 95b5c53d1bSAaron Lindsay 96b5c53d1bSAaron Lindsay entry->hook = hook; 97b5c53d1bSAaron Lindsay entry->opaque = opaque; 98b5c53d1bSAaron Lindsay 99b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 100b5c53d1bSAaron Lindsay } 101b5c53d1bSAaron Lindsay 10208267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 103fcf5ef2aSThomas Huth void *opaque) 104fcf5ef2aSThomas Huth { 10508267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 10608267487SAaron Lindsay 10708267487SAaron Lindsay entry->hook = hook; 10808267487SAaron Lindsay entry->opaque = opaque; 10908267487SAaron Lindsay 11008267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 111fcf5ef2aSThomas Huth } 112fcf5ef2aSThomas Huth 113fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 114fcf5ef2aSThomas Huth { 115fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 116fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 117fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 118fcf5ef2aSThomas Huth 119fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 120fcf5ef2aSThomas Huth return; 121fcf5ef2aSThomas Huth } 122fcf5ef2aSThomas Huth 123fcf5ef2aSThomas Huth if (ri->resetfn) { 124fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 125fcf5ef2aSThomas Huth return; 126fcf5ef2aSThomas Huth } 127fcf5ef2aSThomas Huth 128fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 129fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 130fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 131fcf5ef2aSThomas Huth * (like the pxa2xx ones). 132fcf5ef2aSThomas Huth */ 133fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 134fcf5ef2aSThomas Huth return; 135fcf5ef2aSThomas Huth } 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 138fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 139fcf5ef2aSThomas Huth } else { 140fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 141fcf5ef2aSThomas Huth } 142fcf5ef2aSThomas Huth } 143fcf5ef2aSThomas Huth 144fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 145fcf5ef2aSThomas Huth { 146fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 147fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 148fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 149fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 150fcf5ef2aSThomas Huth */ 151fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 152fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 153fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 156fcf5ef2aSThomas Huth return; 157fcf5ef2aSThomas Huth } 158fcf5ef2aSThomas Huth 159fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 160fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 161fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 162fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 163fcf5ef2aSThomas Huth } 164fcf5ef2aSThomas Huth 165781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 166fcf5ef2aSThomas Huth { 167781c67caSPeter Maydell CPUState *s = CPU(dev); 168fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 169fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 170fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 171fcf5ef2aSThomas Huth 172781c67caSPeter Maydell acc->parent_reset(dev); 173fcf5ef2aSThomas Huth 1741f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1751f5c00cfSAlex Bennée 176fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 177fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 178fcf5ef2aSThomas Huth 179fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 18047576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 18147576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 18247576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 183fcf5ef2aSThomas Huth 184c1b70158SThiago Jung Bauermann cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON; 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 187fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 188fcf5ef2aSThomas Huth } 189fcf5ef2aSThomas Huth 190fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 191fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 19253221552SRichard Henderson env->aarch64 = true; 193fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 194fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 195fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 196fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 197276c6e81SRichard Henderson /* Enable all PAC keys. */ 198276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 199276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 200fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 201fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 202802ac0e1SRichard Henderson /* and to the SVE instructions */ 203802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 2047b6a2198SAlex Bennée /* with reasonable vector length */ 2057b6a2198SAlex Bennée if (cpu_isar_feature(aa64_sve, cpu)) { 206b3d52804SRichard Henderson env->vfp.zcr_el[1] = 207b3d52804SRichard Henderson aarch64_sve_zcr_get_valid_len(cpu, cpu->sve_default_vq - 1); 2087b6a2198SAlex Bennée } 209f6a148feSRichard Henderson /* 210691f1ffdSRichard Henderson * Enable 48-bit address space (TODO: take reserved_va into account). 21116c84978SRichard Henderson * Enable TBI0 but not TBI1. 21216c84978SRichard Henderson * Note that this must match useronly_clean_ptr. 213f6a148feSRichard Henderson */ 214691f1ffdSRichard Henderson env->cp15.tcr_el[1].raw_tcr = 5 | (1ULL << 37); 215e3232864SRichard Henderson 216e3232864SRichard Henderson /* Enable MTE */ 217e3232864SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 218e3232864SRichard Henderson /* Enable tag access, but leave TCF0 as No Effect (0). */ 219e3232864SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_ATA0; 220e3232864SRichard Henderson /* 221e3232864SRichard Henderson * Exclude all tags, so that tag 0 is always used. 222e3232864SRichard Henderson * This corresponds to Linux current->thread.gcr_incl = 0. 223e3232864SRichard Henderson * 224e3232864SRichard Henderson * Set RRND, so that helper_irg() will generate a seed later. 225e3232864SRichard Henderson * Here in cpu_reset(), the crypto subsystem has not yet been 226e3232864SRichard Henderson * initialized. 227e3232864SRichard Henderson */ 228e3232864SRichard Henderson env->cp15.gcr_el1 = 0x1ffff; 229e3232864SRichard Henderson } 230fcf5ef2aSThomas Huth #else 231fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 232fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 233fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 234fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 235fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 236fcf5ef2aSThomas Huth } else { 237fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 238fcf5ef2aSThomas Huth } 2394a7319b7SEdgar E. Iglesias 2404a7319b7SEdgar E. Iglesias /* Sample rvbar at reset. */ 2414a7319b7SEdgar E. Iglesias env->cp15.rvbar = cpu->rvbar_prop; 2424a7319b7SEdgar E. Iglesias env->pc = env->cp15.rvbar; 243fcf5ef2aSThomas Huth #endif 244fcf5ef2aSThomas Huth } else { 245fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 246fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 247fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 248fcf5ef2aSThomas Huth #endif 249fcf5ef2aSThomas Huth } 250fcf5ef2aSThomas Huth 251fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 252fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 253fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 254fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 255fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 256fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 257fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 258fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 259fcf5ef2aSThomas Huth } 260fcf5ef2aSThomas Huth #else 261060a65dfSPeter Maydell 262060a65dfSPeter Maydell /* 263060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 264060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 265060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 266060a65dfSPeter Maydell */ 267060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 268060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 269060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 270060a65dfSPeter Maydell } else { 271fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 272060a65dfSPeter Maydell } 273fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 2741426f244SPeter Maydell 2751426f244SPeter Maydell /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 2761426f244SPeter Maydell * executing as AArch32 then check if highvecs are enabled and 2771426f244SPeter Maydell * adjust the PC accordingly. 2781426f244SPeter Maydell */ 2791426f244SPeter Maydell if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 2801426f244SPeter Maydell env->regs[15] = 0xFFFF0000; 2811426f244SPeter Maydell } 2821426f244SPeter Maydell 2831426f244SPeter Maydell env->vfp.xregs[ARM_VFP_FPEXC] = 0; 284b62ceeafSPeter Maydell #endif 285dc7abe4dSMichael Davidsaver 286531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 287b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 288fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 289fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 290fcf5ef2aSThomas Huth uint8_t *rom; 29138e2a77cSPeter Maydell uint32_t vecbase; 292b62ceeafSPeter Maydell #endif 293fcf5ef2aSThomas Huth 2948128c8e8SPeter Maydell if (cpu_isar_feature(aa32_lob, cpu)) { 2958128c8e8SPeter Maydell /* 2968128c8e8SPeter Maydell * LTPSIZE is constant 4 if MVE not implemented, and resets 2978128c8e8SPeter Maydell * to an UNKNOWN value if MVE is implemented. We choose to 2988128c8e8SPeter Maydell * always reset to 4. 2998128c8e8SPeter Maydell */ 3008128c8e8SPeter Maydell env->v7m.ltpsize = 4; 30199c7834fSPeter Maydell /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ 30299c7834fSPeter Maydell env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; 30399c7834fSPeter Maydell env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; 3048128c8e8SPeter Maydell } 3058128c8e8SPeter Maydell 3061e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3071e577cc7SPeter Maydell env->v7m.secure = true; 3083b2e9344SPeter Maydell } else { 3093b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 3103b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 3113b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 3123b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 3133b2e9344SPeter Maydell */ 3143b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 31502ac2f7fSPeter Maydell /* 31602ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 31702ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 31802ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 31902ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 32002ac2f7fSPeter Maydell * Security Extension is 0xcff. 32102ac2f7fSPeter Maydell */ 32202ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 3231e577cc7SPeter Maydell } 3241e577cc7SPeter Maydell 3259d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 3262c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 3279d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 3282c4da50dSPeter Maydell */ 3299d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 3309d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 3319d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 3329d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 3339d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3349d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3359d40cd8aSPeter Maydell } 33622ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 33722ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 33822ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 33922ab3460SJulia Suvorova } 3402c4da50dSPeter Maydell 3417fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 342d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 343d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 344d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 345d33abe82SPeter Maydell } 346b62ceeafSPeter Maydell 347b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 348056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 349056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 350056f43dfSPeter Maydell 35138e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 3527cda2149SPeter Maydell env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; 35338e2a77cSPeter Maydell 35438e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 35538e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 35675ce72b7SPeter Maydell rom = rom_ptr_for_as(s->as, vecbase, 8); 357fcf5ef2aSThomas Huth if (rom) { 358fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 359fcf5ef2aSThomas Huth * copied into physical memory. 360fcf5ef2aSThomas Huth */ 361fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 362fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 363fcf5ef2aSThomas Huth } else { 364fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 365fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 366fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 367fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 368fcf5ef2aSThomas Huth */ 36938e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 37038e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 371fcf5ef2aSThomas Huth } 372fcf5ef2aSThomas Huth 3738cc2246cSPeter Maydell qemu_log_mask(CPU_LOG_INT, 3748cc2246cSPeter Maydell "Loaded reset SP 0x%x PC 0x%x from vector table\n", 3758cc2246cSPeter Maydell initial_msp, initial_pc); 3768cc2246cSPeter Maydell 377fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 378fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 379fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 380b62ceeafSPeter Maydell #else 381b62ceeafSPeter Maydell /* 382b62ceeafSPeter Maydell * For user mode we run non-secure and with access to the FPU. 383b62ceeafSPeter Maydell * The FPU context is active (ie does not need further setup) 384b62ceeafSPeter Maydell * and is owned by non-secure. 385b62ceeafSPeter Maydell */ 386b62ceeafSPeter Maydell env->v7m.secure = false; 387b62ceeafSPeter Maydell env->v7m.nsacr = 0xcff; 388b62ceeafSPeter Maydell env->v7m.cpacr[M_REG_NS] = 0xf0ffff; 389b62ceeafSPeter Maydell env->v7m.fpccr[M_REG_S] &= 390b62ceeafSPeter Maydell ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK); 391b62ceeafSPeter Maydell env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; 392b62ceeafSPeter Maydell #endif 393fcf5ef2aSThomas Huth } 394fcf5ef2aSThomas Huth 395dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 396dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 397dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 398dc3c4c14SPeter Maydell */ 399dc3c4c14SPeter Maydell arm_clear_exclusive(env); 400dc3c4c14SPeter Maydell 4010e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 40269ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 4030e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 40462c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 40562c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 40662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 40762c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 40862c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 40962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41062c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 41162c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 41262c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 41362c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41462c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 41562c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 41662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41762c58ee0SPeter Maydell } 4180e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 41969ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 42069ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 42169ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 42269ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 42369ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 42469ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 42569ceea64SPeter Maydell } 4260e1a46bbSPeter Maydell } 4271bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 4281bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 4294125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 4304125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 4314125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 4324125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 43369ceea64SPeter Maydell } 43469ceea64SPeter Maydell 4359901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 4369901c576SPeter Maydell if (cpu->sau_sregion > 0) { 4379901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 4389901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 4399901c576SPeter Maydell } 4409901c576SPeter Maydell env->sau.rnr = 0; 4419901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 4429901c576SPeter Maydell * the Cortex-M33 does. 4439901c576SPeter Maydell */ 4449901c576SPeter Maydell env->sau.ctrl = 0; 4459901c576SPeter Maydell } 4469901c576SPeter Maydell 447fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 448fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 449fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 450aaae563bSPeter Maydell set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); 451fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 452fcf5ef2aSThomas Huth &env->vfp.fp_status); 453fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 454fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 455bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 456bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 457aaae563bSPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 458aaae563bSPeter Maydell &env->vfp.standard_fp_status_f16); 459fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 460fcf5ef2aSThomas Huth if (kvm_enabled()) { 461fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 462fcf5ef2aSThomas Huth } 463fcf5ef2aSThomas Huth #endif 464fcf5ef2aSThomas Huth 465fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 466fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 467a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 468fcf5ef2aSThomas Huth } 469fcf5ef2aSThomas Huth 470083afd18SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 471083afd18SPhilippe Mathieu-Daudé 472310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 473be879556SRichard Henderson unsigned int target_el, 474be879556SRichard Henderson unsigned int cur_el, bool secure, 475be879556SRichard Henderson uint64_t hcr_el2) 476310cedf3SRichard Henderson { 477310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 478310cedf3SRichard Henderson bool pstate_unmasked; 47916e07f78SRichard Henderson bool unmasked = false; 480310cedf3SRichard Henderson 481310cedf3SRichard Henderson /* 482310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 483310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 484310cedf3SRichard Henderson * but left pending. 485310cedf3SRichard Henderson */ 486310cedf3SRichard Henderson if (cur_el > target_el) { 487310cedf3SRichard Henderson return false; 488310cedf3SRichard Henderson } 489310cedf3SRichard Henderson 490310cedf3SRichard Henderson switch (excp_idx) { 491310cedf3SRichard Henderson case EXCP_FIQ: 492310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 493310cedf3SRichard Henderson break; 494310cedf3SRichard Henderson 495310cedf3SRichard Henderson case EXCP_IRQ: 496310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 497310cedf3SRichard Henderson break; 498310cedf3SRichard Henderson 499310cedf3SRichard Henderson case EXCP_VFIQ: 500cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 501cc974d5cSRémi Denis-Courmont /* VFIQs are only taken when hypervized. */ 502310cedf3SRichard Henderson return false; 503310cedf3SRichard Henderson } 504310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 505310cedf3SRichard Henderson case EXCP_VIRQ: 506cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 507cc974d5cSRémi Denis-Courmont /* VIRQs are only taken when hypervized. */ 508310cedf3SRichard Henderson return false; 509310cedf3SRichard Henderson } 510310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 511310cedf3SRichard Henderson default: 512310cedf3SRichard Henderson g_assert_not_reached(); 513310cedf3SRichard Henderson } 514310cedf3SRichard Henderson 515310cedf3SRichard Henderson /* 516310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 517310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 518310cedf3SRichard Henderson * interrupt. 519310cedf3SRichard Henderson */ 520310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 521310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 522310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 523310cedf3SRichard Henderson /* 524310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 525310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 526310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 527310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 528310cedf3SRichard Henderson */ 529926c1b97SRémi Denis-Courmont if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) { 53016e07f78SRichard Henderson unmasked = true; 531310cedf3SRichard Henderson } 532310cedf3SRichard Henderson } else { 533310cedf3SRichard Henderson /* 534310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 535310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 536310cedf3SRichard Henderson * routing but also change the behaviour of masking. 537310cedf3SRichard Henderson */ 538310cedf3SRichard Henderson bool hcr, scr; 539310cedf3SRichard Henderson 540310cedf3SRichard Henderson switch (excp_idx) { 541310cedf3SRichard Henderson case EXCP_FIQ: 542310cedf3SRichard Henderson /* 543310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 544310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 545310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 546310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 547310cedf3SRichard Henderson * below. 548310cedf3SRichard Henderson */ 549310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 550310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 551310cedf3SRichard Henderson 552310cedf3SRichard Henderson /* 553310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 554310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 555310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 556310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 557310cedf3SRichard Henderson */ 558310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 559310cedf3SRichard Henderson break; 560310cedf3SRichard Henderson case EXCP_IRQ: 561310cedf3SRichard Henderson /* 562310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 563310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 564310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 565310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 566310cedf3SRichard Henderson * affect here. 567310cedf3SRichard Henderson */ 568310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 569310cedf3SRichard Henderson scr = false; 570310cedf3SRichard Henderson break; 571310cedf3SRichard Henderson default: 572310cedf3SRichard Henderson g_assert_not_reached(); 573310cedf3SRichard Henderson } 574310cedf3SRichard Henderson 575310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 57616e07f78SRichard Henderson unmasked = true; 577310cedf3SRichard Henderson } 578310cedf3SRichard Henderson } 579310cedf3SRichard Henderson } 580310cedf3SRichard Henderson 581310cedf3SRichard Henderson /* 582310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 583310cedf3SRichard Henderson * ability above. 584310cedf3SRichard Henderson */ 585310cedf3SRichard Henderson return unmasked || pstate_unmasked; 586310cedf3SRichard Henderson } 587310cedf3SRichard Henderson 588083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 589fcf5ef2aSThomas Huth { 590fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 591fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 592fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 593fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 594be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 595fcf5ef2aSThomas Huth uint32_t target_el; 596fcf5ef2aSThomas Huth uint32_t excp_idx; 597d63d0ec5SRichard Henderson 598d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 599fcf5ef2aSThomas Huth 600fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 601fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 602fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 603be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 604be879556SRichard Henderson cur_el, secure, hcr_el2)) { 605d63d0ec5SRichard Henderson goto found; 606fcf5ef2aSThomas Huth } 607fcf5ef2aSThomas Huth } 608fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 609fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 610fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 611be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 612be879556SRichard Henderson cur_el, secure, hcr_el2)) { 613d63d0ec5SRichard Henderson goto found; 614fcf5ef2aSThomas Huth } 615fcf5ef2aSThomas Huth } 616fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 617fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 618fcf5ef2aSThomas Huth target_el = 1; 619be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 620be879556SRichard Henderson cur_el, secure, hcr_el2)) { 621d63d0ec5SRichard Henderson goto found; 622fcf5ef2aSThomas Huth } 623fcf5ef2aSThomas Huth } 624fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 625fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 626fcf5ef2aSThomas Huth target_el = 1; 627be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 628be879556SRichard Henderson cur_el, secure, hcr_el2)) { 629d63d0ec5SRichard Henderson goto found; 630d63d0ec5SRichard Henderson } 631d63d0ec5SRichard Henderson } 632d63d0ec5SRichard Henderson return false; 633d63d0ec5SRichard Henderson 634d63d0ec5SRichard Henderson found: 635fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 636fcf5ef2aSThomas Huth env->exception.target_el = target_el; 63778271684SClaudio Fontana cc->tcg_ops->do_interrupt(cs); 638d63d0ec5SRichard Henderson return true; 639fcf5ef2aSThomas Huth } 640083afd18SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 641fcf5ef2aSThomas Huth 64289430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 64389430fc6SPeter Maydell { 64489430fc6SPeter Maydell /* 64589430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 64689430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 64789430fc6SPeter Maydell */ 64889430fc6SPeter Maydell CPUARMState *env = &cpu->env; 64989430fc6SPeter Maydell CPUState *cs = CPU(cpu); 65089430fc6SPeter Maydell 65189430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 65289430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 65389430fc6SPeter Maydell 65489430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 65589430fc6SPeter Maydell if (new_state) { 65689430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 65789430fc6SPeter Maydell } else { 65889430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 65989430fc6SPeter Maydell } 66089430fc6SPeter Maydell } 66189430fc6SPeter Maydell } 66289430fc6SPeter Maydell 66389430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 66489430fc6SPeter Maydell { 66589430fc6SPeter Maydell /* 66689430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 66789430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 66889430fc6SPeter Maydell */ 66989430fc6SPeter Maydell CPUARMState *env = &cpu->env; 67089430fc6SPeter Maydell CPUState *cs = CPU(cpu); 67189430fc6SPeter Maydell 67289430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 67389430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 67489430fc6SPeter Maydell 67589430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 67689430fc6SPeter Maydell if (new_state) { 67789430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 67889430fc6SPeter Maydell } else { 67989430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 68089430fc6SPeter Maydell } 68189430fc6SPeter Maydell } 68289430fc6SPeter Maydell } 68389430fc6SPeter Maydell 684fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 685fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 686fcf5ef2aSThomas Huth { 687fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 688fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 689fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 690fcf5ef2aSThomas Huth static const int mask[] = { 691fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 692fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 693fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 694fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 695fcf5ef2aSThomas Huth }; 696fcf5ef2aSThomas Huth 6979acd2d33SPeter Maydell if (!arm_feature(env, ARM_FEATURE_EL2) && 6989acd2d33SPeter Maydell (irq == ARM_CPU_VIRQ || irq == ARM_CPU_VFIQ)) { 6999acd2d33SPeter Maydell /* 7009acd2d33SPeter Maydell * The GIC might tell us about VIRQ and VFIQ state, but if we don't 7019acd2d33SPeter Maydell * have EL2 support we don't care. (Unless the guest is doing something 7029acd2d33SPeter Maydell * silly this will only be calls saying "level is still 0".) 7039acd2d33SPeter Maydell */ 7049acd2d33SPeter Maydell return; 7059acd2d33SPeter Maydell } 7069acd2d33SPeter Maydell 707ed89f078SPeter Maydell if (level) { 708ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 709ed89f078SPeter Maydell } else { 710ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 711ed89f078SPeter Maydell } 712ed89f078SPeter Maydell 713fcf5ef2aSThomas Huth switch (irq) { 714fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 71589430fc6SPeter Maydell arm_cpu_update_virq(cpu); 71689430fc6SPeter Maydell break; 717fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 71889430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 71989430fc6SPeter Maydell break; 720fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 721fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 722fcf5ef2aSThomas Huth if (level) { 723fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 724fcf5ef2aSThomas Huth } else { 725fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 726fcf5ef2aSThomas Huth } 727fcf5ef2aSThomas Huth break; 728fcf5ef2aSThomas Huth default: 729fcf5ef2aSThomas Huth g_assert_not_reached(); 730fcf5ef2aSThomas Huth } 731fcf5ef2aSThomas Huth } 732fcf5ef2aSThomas Huth 733fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 734fcf5ef2aSThomas Huth { 735fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 736fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 737ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 738fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 739ed89f078SPeter Maydell uint32_t linestate_bit; 740f6530926SEric Auger int irq_id; 741fcf5ef2aSThomas Huth 742fcf5ef2aSThomas Huth switch (irq) { 743fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 744f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 745ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 746fcf5ef2aSThomas Huth break; 747fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 748f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 749ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 750fcf5ef2aSThomas Huth break; 751fcf5ef2aSThomas Huth default: 752fcf5ef2aSThomas Huth g_assert_not_reached(); 753fcf5ef2aSThomas Huth } 754ed89f078SPeter Maydell 755ed89f078SPeter Maydell if (level) { 756ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 757ed89f078SPeter Maydell } else { 758ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 759ed89f078SPeter Maydell } 760f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 761fcf5ef2aSThomas Huth #endif 762fcf5ef2aSThomas Huth } 763fcf5ef2aSThomas Huth 764fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 765fcf5ef2aSThomas Huth { 766fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 767fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 768fcf5ef2aSThomas Huth 769fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 770fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 771fcf5ef2aSThomas Huth } 772fcf5ef2aSThomas Huth 773fcf5ef2aSThomas Huth #endif 774fcf5ef2aSThomas Huth 775fcf5ef2aSThomas Huth static int 776fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 777fcf5ef2aSThomas Huth { 778fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 779fcf5ef2aSThomas Huth } 780fcf5ef2aSThomas Huth 781fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 782fcf5ef2aSThomas Huth { 783fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 784fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 7857bcdbf51SRichard Henderson bool sctlr_b; 786fcf5ef2aSThomas Huth 787fcf5ef2aSThomas Huth if (is_a64(env)) { 788fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 789fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 790fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 791fcf5ef2aSThomas Huth */ 792fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 793fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 794fcf5ef2aSThomas Huth #endif 795110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 79615fa1a0aSRichard Henderson info->cap_insn_unit = 4; 79715fa1a0aSRichard Henderson info->cap_insn_split = 4; 798110f6c70SRichard Henderson } else { 799110f6c70SRichard Henderson int cap_mode; 800110f6c70SRichard Henderson if (env->thumb) { 801fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 80215fa1a0aSRichard Henderson info->cap_insn_unit = 2; 80315fa1a0aSRichard Henderson info->cap_insn_split = 4; 804110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 805fcf5ef2aSThomas Huth } else { 806fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 80715fa1a0aSRichard Henderson info->cap_insn_unit = 4; 80815fa1a0aSRichard Henderson info->cap_insn_split = 4; 809110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 810fcf5ef2aSThomas Huth } 811110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 812110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 813110f6c70SRichard Henderson } 814110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 815110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 816110f6c70SRichard Henderson } 817110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 818110f6c70SRichard Henderson info->cap_mode = cap_mode; 819fcf5ef2aSThomas Huth } 8207bcdbf51SRichard Henderson 8217bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 8227bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 823ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN 824fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 825fcf5ef2aSThomas Huth #else 826fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 827fcf5ef2aSThomas Huth #endif 828fcf5ef2aSThomas Huth } 829f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 8307bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 8317bcdbf51SRichard Henderson if (sctlr_b) { 832f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 833f7478a92SJulian Brown } 8347bcdbf51SRichard Henderson #endif 835fcf5ef2aSThomas Huth } 836fcf5ef2aSThomas Huth 83786480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 83886480615SPhilippe Mathieu-Daudé 83986480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 84086480615SPhilippe Mathieu-Daudé { 84186480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 84286480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 84386480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 84486480615SPhilippe Mathieu-Daudé int i; 84586480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 84686480615SPhilippe Mathieu-Daudé const char *ns_status; 84786480615SPhilippe Mathieu-Daudé 84886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 84986480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 85086480615SPhilippe Mathieu-Daudé if (i == 31) { 85186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 85286480615SPhilippe Mathieu-Daudé } else { 85386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 85486480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 85586480615SPhilippe Mathieu-Daudé } 85686480615SPhilippe Mathieu-Daudé } 85786480615SPhilippe Mathieu-Daudé 85886480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 85986480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 86086480615SPhilippe Mathieu-Daudé } else { 86186480615SPhilippe Mathieu-Daudé ns_status = ""; 86286480615SPhilippe Mathieu-Daudé } 86386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 86486480615SPhilippe Mathieu-Daudé psr, 86586480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 86686480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 86786480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 86886480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 86986480615SPhilippe Mathieu-Daudé ns_status, 87086480615SPhilippe Mathieu-Daudé el, 87186480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 87286480615SPhilippe Mathieu-Daudé 87386480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 87486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 87586480615SPhilippe Mathieu-Daudé } 87686480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 87786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 87886480615SPhilippe Mathieu-Daudé return; 87986480615SPhilippe Mathieu-Daudé } 88086480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 88186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 88286480615SPhilippe Mathieu-Daudé return; 88386480615SPhilippe Mathieu-Daudé } 88486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 88586480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 88686480615SPhilippe Mathieu-Daudé 88786480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 88886480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 88986480615SPhilippe Mathieu-Daudé 89086480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 89186480615SPhilippe Mathieu-Daudé bool eol; 89286480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 89386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 89486480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 89586480615SPhilippe Mathieu-Daudé eol = true; 89686480615SPhilippe Mathieu-Daudé } else { 89786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 89886480615SPhilippe Mathieu-Daudé switch (zcr_len) { 89986480615SPhilippe Mathieu-Daudé case 0: 90086480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 90186480615SPhilippe Mathieu-Daudé break; 90286480615SPhilippe Mathieu-Daudé case 1: 90386480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 90486480615SPhilippe Mathieu-Daudé break; 90586480615SPhilippe Mathieu-Daudé case 2: 90686480615SPhilippe Mathieu-Daudé case 3: 90786480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 90886480615SPhilippe Mathieu-Daudé break; 90986480615SPhilippe Mathieu-Daudé default: 91086480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 91186480615SPhilippe Mathieu-Daudé eol = true; 91286480615SPhilippe Mathieu-Daudé break; 91386480615SPhilippe Mathieu-Daudé } 91486480615SPhilippe Mathieu-Daudé } 91586480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 91686480615SPhilippe Mathieu-Daudé int digits; 91786480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 91886480615SPhilippe Mathieu-Daudé digits = 16; 91986480615SPhilippe Mathieu-Daudé } else { 92086480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 92186480615SPhilippe Mathieu-Daudé } 92286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 92386480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 92486480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 92586480615SPhilippe Mathieu-Daudé } 92686480615SPhilippe Mathieu-Daudé } 92786480615SPhilippe Mathieu-Daudé 92886480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 92986480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 93086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 93186480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 93286480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 93386480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 93486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 93586480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 93686480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 93786480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 93886480615SPhilippe Mathieu-Daudé } else { 93986480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 94086480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 94186480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 94286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 94386480615SPhilippe Mathieu-Daudé } else if (!odd) { 94486480615SPhilippe Mathieu-Daudé if (j > 0) { 94586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 94686480615SPhilippe Mathieu-Daudé } else { 94786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 94886480615SPhilippe Mathieu-Daudé } 94986480615SPhilippe Mathieu-Daudé } 95086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 95186480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 95286480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 95386480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 95486480615SPhilippe Mathieu-Daudé } 95586480615SPhilippe Mathieu-Daudé } 95686480615SPhilippe Mathieu-Daudé } 95786480615SPhilippe Mathieu-Daudé } else { 95886480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 95986480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 96086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 96186480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 96286480615SPhilippe Mathieu-Daudé } 96386480615SPhilippe Mathieu-Daudé } 96486480615SPhilippe Mathieu-Daudé } 96586480615SPhilippe Mathieu-Daudé 96686480615SPhilippe Mathieu-Daudé #else 96786480615SPhilippe Mathieu-Daudé 96886480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 96986480615SPhilippe Mathieu-Daudé { 97086480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 97186480615SPhilippe Mathieu-Daudé } 97286480615SPhilippe Mathieu-Daudé 97386480615SPhilippe Mathieu-Daudé #endif 97486480615SPhilippe Mathieu-Daudé 97586480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 97686480615SPhilippe Mathieu-Daudé { 97786480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 97886480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 97986480615SPhilippe Mathieu-Daudé int i; 98086480615SPhilippe Mathieu-Daudé 98186480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 98286480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 98386480615SPhilippe Mathieu-Daudé return; 98486480615SPhilippe Mathieu-Daudé } 98586480615SPhilippe Mathieu-Daudé 98686480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 98786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 98886480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 98986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 99086480615SPhilippe Mathieu-Daudé } else { 99186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 99286480615SPhilippe Mathieu-Daudé } 99386480615SPhilippe Mathieu-Daudé } 99486480615SPhilippe Mathieu-Daudé 99586480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 99686480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 99786480615SPhilippe Mathieu-Daudé const char *mode; 99886480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 99986480615SPhilippe Mathieu-Daudé 100086480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 100186480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 100286480615SPhilippe Mathieu-Daudé } 100386480615SPhilippe Mathieu-Daudé 100486480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 100586480615SPhilippe Mathieu-Daudé mode = "handler"; 100686480615SPhilippe Mathieu-Daudé } else { 100786480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 100886480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 100986480615SPhilippe Mathieu-Daudé } else { 101086480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 101186480615SPhilippe Mathieu-Daudé } 101286480615SPhilippe Mathieu-Daudé } 101386480615SPhilippe Mathieu-Daudé 101486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 101586480615SPhilippe Mathieu-Daudé xpsr, 101686480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 101786480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 101886480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 101986480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 102086480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 102186480615SPhilippe Mathieu-Daudé ns_status, 102286480615SPhilippe Mathieu-Daudé mode); 102386480615SPhilippe Mathieu-Daudé } else { 102486480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 102586480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 102686480615SPhilippe Mathieu-Daudé 102786480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 102886480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 102986480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 103086480615SPhilippe Mathieu-Daudé } 103186480615SPhilippe Mathieu-Daudé 103286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 103386480615SPhilippe Mathieu-Daudé psr, 103486480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 103586480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 103686480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 103786480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 103886480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 103986480615SPhilippe Mathieu-Daudé ns_status, 104086480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 104186480615SPhilippe Mathieu-Daudé } 104286480615SPhilippe Mathieu-Daudé 104386480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 104486480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 1045a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 1046a6627f5fSRichard Henderson numvfpregs = 32; 10477fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 1048a6627f5fSRichard Henderson numvfpregs = 16; 104986480615SPhilippe Mathieu-Daudé } 105086480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 105186480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 105286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 105386480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 105486480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 105586480615SPhilippe Mathieu-Daudé i, v); 105686480615SPhilippe Mathieu-Daudé } 105786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 1058aa291908SPeter Maydell if (cpu_isar_feature(aa32_mve, cpu)) { 1059aa291908SPeter Maydell qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr); 1060aa291908SPeter Maydell } 106186480615SPhilippe Mathieu-Daudé } 106286480615SPhilippe Mathieu-Daudé } 106386480615SPhilippe Mathieu-Daudé 106446de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 106546de5913SIgor Mammedov { 106646de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 106746de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 106846de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 106946de5913SIgor Mammedov } 107046de5913SIgor Mammedov 1071ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 1072ac87e507SPeter Maydell { 1073ac87e507SPeter Maydell /* 1074ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 1075ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 1076ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 1077ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 1078ac87e507SPeter Maydell */ 1079ac87e507SPeter Maydell ARMCPRegInfo *r = data; 1080ac87e507SPeter Maydell 1081ac87e507SPeter Maydell g_free((void *)r->name); 1082ac87e507SPeter Maydell g_free(r); 1083ac87e507SPeter Maydell } 1084ac87e507SPeter Maydell 1085fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1086fcf5ef2aSThomas Huth { 1087fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1088fcf5ef2aSThomas Huth 10897506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 1090fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 1091ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 1092fcf5ef2aSThomas Huth 1093b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 109408267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 109508267487SAaron Lindsay 1096b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY 1097b3d52804SRichard Henderson # ifdef TARGET_AARCH64 1098b3d52804SRichard Henderson /* 1099b3d52804SRichard Henderson * The linux kernel defaults to 512-bit vectors, when sve is supported. 1100b3d52804SRichard Henderson * See documentation for /proc/sys/abi/sve_default_vector_length, and 1101b3d52804SRichard Henderson * our corresponding sve-default-vector-length cpu property. 1102b3d52804SRichard Henderson */ 1103b3d52804SRichard Henderson cpu->sve_default_vq = 4; 1104b3d52804SRichard Henderson # endif 1105b3d52804SRichard Henderson #else 1106fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1107fcf5ef2aSThomas Huth if (kvm_enabled()) { 1108fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1109fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1110fcf5ef2aSThomas Huth */ 1111fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1112fcf5ef2aSThomas Huth } else { 1113fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1114fcf5ef2aSThomas Huth } 1115fcf5ef2aSThomas Huth 1116fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1117fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1118aa1b3111SPeter Maydell 1119aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1120aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 112107f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 112207f48730SAndrew Jones "pmu-interrupt", 1); 1123fcf5ef2aSThomas Huth #endif 1124fcf5ef2aSThomas Huth 1125fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1126fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1127fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1128fcf5ef2aSThomas Huth */ 1129fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 11300dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */ 1131fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1132fcf5ef2aSThomas Huth 11332c9c0bf9SAlexander Graf if (tcg_enabled() || hvf_enabled()) { 11340dc71c70SAkihiko Odaki /* TCG and HVF implement PSCI 1.1 */ 11350dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_1_1; 1136fcf5ef2aSThomas Huth } 1137fcf5ef2aSThomas Huth } 1138fcf5ef2aSThomas Huth 113996eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 114096eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 114196eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 114296eec6b2SAndrew Jeffery 1143fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1144fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1145fcf5ef2aSThomas Huth 1146fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1147fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1148fcf5ef2aSThomas Huth 114945ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1150c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1151c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1152c25bd18aSPeter Maydell 1153fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1154fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 115545ca3a14SRichard Henderson #endif 1156fcf5ef2aSThomas Huth 11573a062d57SJulian Brown static Property arm_cpu_cfgend_property = 11583a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 11593a062d57SJulian Brown 116097a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 116197a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 116297a28b0eSPeter Maydell 116397a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 116497a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 116597a28b0eSPeter Maydell 1166ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1167ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1168ea90db0aSPeter Maydell 1169fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1170fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1171fcf5ef2aSThomas Huth 11728d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 11738d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 11748d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 11758d92e26bSPeter Maydell * to override that with an incorrect constant value. 11768d92e26bSPeter Maydell */ 1177fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 11788d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 11798d92e26bSPeter Maydell pmsav7_dregion, 11808d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1181fcf5ef2aSThomas Huth 1182ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1183ae502508SAndrew Jones { 1184ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1185ae502508SAndrew Jones 1186ae502508SAndrew Jones return cpu->has_pmu; 1187ae502508SAndrew Jones } 1188ae502508SAndrew Jones 1189ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1190ae502508SAndrew Jones { 1191ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1192ae502508SAndrew Jones 1193ae502508SAndrew Jones if (value) { 11947d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1195ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1196ae502508SAndrew Jones return; 1197ae502508SAndrew Jones } 1198ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1199ae502508SAndrew Jones } else { 1200ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1201ae502508SAndrew Jones } 1202ae502508SAndrew Jones cpu->has_pmu = value; 1203ae502508SAndrew Jones } 1204ae502508SAndrew Jones 12057def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 12067def8754SAndrew Jeffery { 120796eec6b2SAndrew Jeffery /* 120896eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 120996eec6b2SAndrew Jeffery * 121096eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 121196eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 121296eec6b2SAndrew Jeffery * 121396eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 121496eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 121596eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 121696eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 121796eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 121896eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 121996eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 122096eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 122196eec6b2SAndrew Jeffery * 122296eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 122396eec6b2SAndrew Jeffery * cannot become zero. 122496eec6b2SAndrew Jeffery */ 12257def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 12267def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 12277def8754SAndrew Jeffery } 12287def8754SAndrew Jeffery 122951e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1230fcf5ef2aSThomas Huth { 1231fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1232fcf5ef2aSThomas Huth 1233790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1234790a1150SPeter Maydell * in realize with the other feature-implication checks because 1235790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1236790a1150SPeter Maydell */ 1237790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1238790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1239790a1150SPeter Maydell } 1240790a1150SPeter Maydell 1241fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1242fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 124394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1244fcf5ef2aSThomas Huth } 1245fcf5ef2aSThomas Huth 1246fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 124794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1248fcf5ef2aSThomas Huth } 1249fcf5ef2aSThomas Huth 1250fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 12514a7319b7SEdgar E. Iglesias object_property_add_uint64_ptr(obj, "rvbar", 12524a7319b7SEdgar E. Iglesias &cpu->rvbar_prop, 12534a7319b7SEdgar E. Iglesias OBJ_PROP_FLAG_READWRITE); 1254fcf5ef2aSThomas Huth } 1255fcf5ef2aSThomas Huth 125645ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1257fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1258fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1259fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1260fcf5ef2aSThomas Huth */ 126194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1262fcf5ef2aSThomas Huth 1263fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1264fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1265fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1266fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1267d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1268fcf5ef2aSThomas Huth } 1269fcf5ef2aSThomas Huth 1270c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 127194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1272c25bd18aSPeter Maydell } 127345ca3a14SRichard Henderson #endif 1274c25bd18aSPeter Maydell 1275fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1276ae502508SAndrew Jones cpu->has_pmu = true; 1277d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1278fcf5ef2aSThomas Huth } 1279fcf5ef2aSThomas Huth 128097a28b0eSPeter Maydell /* 128197a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 128297a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 128397a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 128497a28b0eSPeter Maydell */ 12857d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 12867d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 12877d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 128897a28b0eSPeter Maydell cpu->has_vfp = true; 128997a28b0eSPeter Maydell if (!kvm_enabled()) { 129094d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 129197a28b0eSPeter Maydell } 129297a28b0eSPeter Maydell } 129397a28b0eSPeter Maydell 129497a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 129597a28b0eSPeter Maydell cpu->has_neon = true; 129697a28b0eSPeter Maydell if (!kvm_enabled()) { 129794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 129897a28b0eSPeter Maydell } 129997a28b0eSPeter Maydell } 130097a28b0eSPeter Maydell 1301ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1302ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 130394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1304ea90db0aSPeter Maydell } 1305ea90db0aSPeter Maydell 1306452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 130794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1308fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1309fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 131094d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1311fcf5ef2aSThomas Huth } 1312fcf5ef2aSThomas Huth } 1313fcf5ef2aSThomas Huth 1314181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1315181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1316181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1317d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1318f9f62e4cSPeter Maydell /* 1319f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1320f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1321f9f62e4cSPeter Maydell * the property to be set after realize. 1322f9f62e4cSPeter Maydell */ 132364a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 132464a7b8deSFelipe Franciosi &cpu->init_svtor, 1325d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1326181962fdSPeter Maydell } 13277cda2149SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 13287cda2149SPeter Maydell /* 13297cda2149SPeter Maydell * Initial value of the NS VTOR (for cores without the Security 13307cda2149SPeter Maydell * extension, this is the only VTOR) 13317cda2149SPeter Maydell */ 13327cda2149SPeter Maydell object_property_add_uint32_ptr(obj, "init-nsvtor", 13337cda2149SPeter Maydell &cpu->init_nsvtor, 13347cda2149SPeter Maydell OBJ_PROP_FLAG_READWRITE); 13357cda2149SPeter Maydell } 1336181962fdSPeter Maydell 1337bddd892eSPeter Maydell /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */ 1338bddd892eSPeter Maydell object_property_add_uint32_ptr(obj, "psci-conduit", 1339bddd892eSPeter Maydell &cpu->psci_conduit, 1340bddd892eSPeter Maydell OBJ_PROP_FLAG_READWRITE); 1341bddd892eSPeter Maydell 134294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 134396eec6b2SAndrew Jeffery 134496eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 134594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 134696eec6b2SAndrew Jeffery } 13479e6f8d8aSfangying 13489e6f8d8aSfangying if (kvm_enabled()) { 13499e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 13509e6f8d8aSfangying } 13518bce44a2SRichard Henderson 13528bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 13538bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 13548bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 13558bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 13568bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13578bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 13588bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13598bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13608bce44a2SRichard Henderson 13618bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 13628bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 13638bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13648bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 13658bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13668bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13678bce44a2SRichard Henderson } 13688bce44a2SRichard Henderson } 13698bce44a2SRichard Henderson #endif 1370fcf5ef2aSThomas Huth } 1371fcf5ef2aSThomas Huth 1372fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1373fcf5ef2aSThomas Huth { 1374fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 137508267487SAaron Lindsay ARMELChangeHook *hook, *next; 137608267487SAaron Lindsay 1377fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 137808267487SAaron Lindsay 1379b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1380b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1381b5c53d1bSAaron Lindsay g_free(hook); 1382b5c53d1bSAaron Lindsay } 138308267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 138408267487SAaron Lindsay QLIST_REMOVE(hook, node); 138508267487SAaron Lindsay g_free(hook); 138608267487SAaron Lindsay } 13874e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 13884e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 13894e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 13904e7beb0cSAaron Lindsay OS } 13914e7beb0cSAaron Lindsay OS #endif 1392fcf5ef2aSThomas Huth } 1393fcf5ef2aSThomas Huth 13940df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 13950df9142dSAndrew Jones { 13960df9142dSAndrew Jones Error *local_err = NULL; 13970df9142dSAndrew Jones 13980df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 13990df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 14000df9142dSAndrew Jones if (local_err != NULL) { 14010df9142dSAndrew Jones error_propagate(errp, local_err); 14020df9142dSAndrew Jones return; 14030df9142dSAndrew Jones } 1404eb94284dSRichard Henderson 1405eb94284dSRichard Henderson arm_cpu_pauth_finalize(cpu, &local_err); 1406eb94284dSRichard Henderson if (local_err != NULL) { 1407eb94284dSRichard Henderson error_propagate(errp, local_err); 1408eb94284dSRichard Henderson return; 1409eb94284dSRichard Henderson } 141069b2265dSRichard Henderson 141169b2265dSRichard Henderson arm_cpu_lpa2_finalize(cpu, &local_err); 141269b2265dSRichard Henderson if (local_err != NULL) { 141369b2265dSRichard Henderson error_propagate(errp, local_err); 141469b2265dSRichard Henderson return; 141569b2265dSRichard Henderson } 1416eb94284dSRichard Henderson } 141768970d1eSAndrew Jones 141868970d1eSAndrew Jones if (kvm_enabled()) { 141968970d1eSAndrew Jones kvm_arm_steal_time_finalize(cpu, &local_err); 142068970d1eSAndrew Jones if (local_err != NULL) { 142168970d1eSAndrew Jones error_propagate(errp, local_err); 142268970d1eSAndrew Jones return; 142368970d1eSAndrew Jones } 142468970d1eSAndrew Jones } 14250df9142dSAndrew Jones } 14260df9142dSAndrew Jones 1427fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1428fcf5ef2aSThomas Huth { 1429fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1430fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1431fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1432fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1433fcf5ef2aSThomas Huth int pagebits; 1434fcf5ef2aSThomas Huth Error *local_err = NULL; 14350f8d06f1SRichard Henderson bool no_aa32 = false; 1436fcf5ef2aSThomas Huth 1437c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1438c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1439c4487d76SPeter Maydell * this is the first point where we can report it. 1440c4487d76SPeter Maydell */ 1441c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1442585df85eSPeter Maydell if (!kvm_enabled() && !hvf_enabled()) { 1443585df85eSPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF"); 1444c4487d76SPeter Maydell } else { 1445c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1446c4487d76SPeter Maydell } 1447c4487d76SPeter Maydell return; 1448c4487d76SPeter Maydell } 1449c4487d76SPeter Maydell 145095f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 145195f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 145295f87565SPeter Maydell * hardware; trying to use one without the other is a command line 145395f87565SPeter Maydell * error and will result in segfaults if not caught here. 145495f87565SPeter Maydell */ 145595f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 145695f87565SPeter Maydell if (!env->nvic) { 145795f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 145895f87565SPeter Maydell return; 145995f87565SPeter Maydell } 146095f87565SPeter Maydell } else { 146195f87565SPeter Maydell if (env->nvic) { 146295f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 146395f87565SPeter Maydell return; 146495f87565SPeter Maydell } 146595f87565SPeter Maydell } 1466397cd31fSPeter Maydell 146749e7f191SPeter Maydell if (kvm_enabled()) { 146849e7f191SPeter Maydell /* 146949e7f191SPeter Maydell * Catch all the cases which might cause us to create more than one 147049e7f191SPeter Maydell * address space for the CPU (otherwise we will assert() later in 147149e7f191SPeter Maydell * cpu_address_space_init()). 147249e7f191SPeter Maydell */ 147349e7f191SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 147449e7f191SPeter Maydell error_setg(errp, 147549e7f191SPeter Maydell "Cannot enable KVM when using an M-profile guest CPU"); 147649e7f191SPeter Maydell return; 147749e7f191SPeter Maydell } 147849e7f191SPeter Maydell if (cpu->has_el3) { 147949e7f191SPeter Maydell error_setg(errp, 148049e7f191SPeter Maydell "Cannot enable KVM when guest CPU has EL3 enabled"); 148149e7f191SPeter Maydell return; 148249e7f191SPeter Maydell } 148349e7f191SPeter Maydell if (cpu->tag_memory) { 148449e7f191SPeter Maydell error_setg(errp, 148549e7f191SPeter Maydell "Cannot enable KVM when guest CPUs has MTE enabled"); 148649e7f191SPeter Maydell return; 148749e7f191SPeter Maydell } 148849e7f191SPeter Maydell } 148949e7f191SPeter Maydell 149096eec6b2SAndrew Jeffery { 149196eec6b2SAndrew Jeffery uint64_t scale; 149296eec6b2SAndrew Jeffery 149396eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 149496eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 149596eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 149696eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 149796eec6b2SAndrew Jeffery return; 149896eec6b2SAndrew Jeffery } 149996eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 150096eec6b2SAndrew Jeffery } else { 150196eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 150296eec6b2SAndrew Jeffery } 150396eec6b2SAndrew Jeffery 150496eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1505397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 150696eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1507397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 150896eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1509397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 151096eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1511397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 15128c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 15138c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 151496eec6b2SAndrew Jeffery } 151595f87565SPeter Maydell #endif 151695f87565SPeter Maydell 1517fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1518fcf5ef2aSThomas Huth if (local_err != NULL) { 1519fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1520fcf5ef2aSThomas Huth return; 1521fcf5ef2aSThomas Huth } 1522fcf5ef2aSThomas Huth 15230df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 15240df9142dSAndrew Jones if (local_err != NULL) { 15250df9142dSAndrew Jones error_propagate(errp, local_err); 15260df9142dSAndrew Jones return; 15270df9142dSAndrew Jones } 15280df9142dSAndrew Jones 152997a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 153097a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 153197a28b0eSPeter Maydell /* 153297a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 153397a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 153497a28b0eSPeter Maydell */ 153597a28b0eSPeter Maydell error_setg(errp, 153697a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 153797a28b0eSPeter Maydell return; 153897a28b0eSPeter Maydell } 153997a28b0eSPeter Maydell 154097a28b0eSPeter Maydell if (!cpu->has_vfp) { 154197a28b0eSPeter Maydell uint64_t t; 154297a28b0eSPeter Maydell uint32_t u; 154397a28b0eSPeter Maydell 154497a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 154597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 154697a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 154797a28b0eSPeter Maydell 154897a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 154997a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 155097a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 155197a28b0eSPeter Maydell 155297a28b0eSPeter Maydell u = cpu->isar.id_isar6; 155397a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 15543c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 155597a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 155697a28b0eSPeter Maydell 155797a28b0eSPeter Maydell u = cpu->isar.mvfr0; 155897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 155997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 156097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 156197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 156297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 1563532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1564532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 1565532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 1566532a3af5SPeter Maydell } 156797a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 156897a28b0eSPeter Maydell 156997a28b0eSPeter Maydell u = cpu->isar.mvfr1; 157097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 157197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 157297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 1573532a3af5SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1574532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR1, FP16, 0); 1575532a3af5SPeter Maydell } 157697a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 157797a28b0eSPeter Maydell 157897a28b0eSPeter Maydell u = cpu->isar.mvfr2; 157997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 158097a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 158197a28b0eSPeter Maydell } 158297a28b0eSPeter Maydell 158397a28b0eSPeter Maydell if (!cpu->has_neon) { 158497a28b0eSPeter Maydell uint64_t t; 158597a28b0eSPeter Maydell uint32_t u; 158697a28b0eSPeter Maydell 158797a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 158897a28b0eSPeter Maydell 158997a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 1590*eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0); 1591*eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0); 1592*eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0); 1593*eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0); 1594*eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0); 1595*eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0); 159697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 159797a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 159897a28b0eSPeter Maydell 159997a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 160097a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 16013c93dfa4SRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); 1602f8680aaaSRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); 160397a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 160497a28b0eSPeter Maydell 160597a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 160697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 160797a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 160897a28b0eSPeter Maydell 160997a28b0eSPeter Maydell u = cpu->isar.id_isar5; 1610*eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, AES, 0); 1611*eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA1, 0); 1612*eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA2, 0); 161397a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 161497a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 161597a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 161697a28b0eSPeter Maydell 161797a28b0eSPeter Maydell u = cpu->isar.id_isar6; 161897a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 161997a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 16203c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 1621f8680aaaSRichard Henderson u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); 162297a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 162397a28b0eSPeter Maydell 1624532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 162597a28b0eSPeter Maydell u = cpu->isar.mvfr1; 162697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 162797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 162897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 162997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 163097a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 163197a28b0eSPeter Maydell 163297a28b0eSPeter Maydell u = cpu->isar.mvfr2; 163397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 163497a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 163597a28b0eSPeter Maydell } 1636532a3af5SPeter Maydell } 163797a28b0eSPeter Maydell 163897a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 163997a28b0eSPeter Maydell uint64_t t; 164097a28b0eSPeter Maydell uint32_t u; 164197a28b0eSPeter Maydell 164297a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 164397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 164497a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 164597a28b0eSPeter Maydell 164697a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 164797a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 164897a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 164997a28b0eSPeter Maydell 165097a28b0eSPeter Maydell u = cpu->isar.mvfr0; 165197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 165297a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1653c52881bbSRichard Henderson 1654c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1655c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1656c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1657c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 165897a28b0eSPeter Maydell } 165997a28b0eSPeter Maydell 1660ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1661ea90db0aSPeter Maydell uint32_t u; 1662ea90db0aSPeter Maydell 1663ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1664ea90db0aSPeter Maydell 1665ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1666ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1667ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1668ea90db0aSPeter Maydell 1669ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1670ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1671ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1672ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1673ea90db0aSPeter Maydell 1674ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1675ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1676ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1677ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1678ea90db0aSPeter Maydell } 1679ea90db0aSPeter Maydell 1680fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1681fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 16825256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 16835256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 16845256df88SRichard Henderson } else { 16855110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 16865110e683SAaron Lindsay } 16875256df88SRichard Henderson } 16880f8d06f1SRichard Henderson 16890f8d06f1SRichard Henderson /* 16900f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 16910f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 16920f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 16938f4821d7SPeter Maydell * As a general principle, we also do not make ID register 16948f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 16958f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 16960f8d06f1SRichard Henderson */ 16970f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 16980f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 16990f8d06f1SRichard Henderson } 17000f8d06f1SRichard Henderson 17015110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 17025110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 17035110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 17045110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 17055110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 17065110e683SAaron Lindsay * include the various other features that V7VE implies. 17075110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 17085110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 17095110e683SAaron Lindsay */ 1710873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1711873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1712fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 17135110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1714fcf5ef2aSThomas Huth } 1715fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1716fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1717fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1718fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1719fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1720fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1721fcf5ef2aSThomas Huth } else { 1722fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1723fcf5ef2aSThomas Huth } 172491db4642SCédric Le Goater 172591db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 172691db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 172791db4642SCédric Le Goater */ 172891db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1729fcf5ef2aSThomas Huth } 1730fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1731fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1732fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1733fcf5ef2aSThomas Huth } 1734fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1735fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1736fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1737873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1738873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1739fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1740fcf5ef2aSThomas Huth } 1741fcf5ef2aSThomas Huth } 1742fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1743fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1744fcf5ef2aSThomas Huth } 1745fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1746fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1747fcf5ef2aSThomas Huth } 1748fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1749fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1750fcf5ef2aSThomas Huth } 1751fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1752fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1753fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1754fcf5ef2aSThomas Huth } 1755fcf5ef2aSThomas Huth 1756ea7ac69dSPeter Maydell /* 1757ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1758ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1759ea7ac69dSPeter Maydell */ 17607d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 17617d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 17627d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1763ea7ac69dSPeter Maydell 1764fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1765fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1766452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1767fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1768fcf5ef2aSThomas Huth * can use 4K pages. 1769fcf5ef2aSThomas Huth */ 1770fcf5ef2aSThomas Huth pagebits = 12; 1771fcf5ef2aSThomas Huth } else { 1772fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1773fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1774fcf5ef2aSThomas Huth */ 1775fcf5ef2aSThomas Huth pagebits = 10; 1776fcf5ef2aSThomas Huth } 1777fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1778fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1779fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1780fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1781fcf5ef2aSThomas Huth */ 1782fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1783fcf5ef2aSThomas Huth "system is using"); 1784fcf5ef2aSThomas Huth return; 1785fcf5ef2aSThomas Huth } 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1788fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1789fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1790fcf5ef2aSThomas Huth * so these bits always RAZ. 1791fcf5ef2aSThomas Huth */ 1792fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 179346de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 179446de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1795fcf5ef2aSThomas Huth } 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1798fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1799fcf5ef2aSThomas Huth } 1800fcf5ef2aSThomas Huth 18013a062d57SJulian Brown if (cpu->cfgend) { 18023a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 18033a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 18043a062d57SJulian Brown } else { 18053a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 18063a062d57SJulian Brown } 18073a062d57SJulian Brown } 18083a062d57SJulian Brown 180940188188SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { 1810fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1811fcf5ef2aSThomas Huth * feature. 1812fcf5ef2aSThomas Huth */ 1813fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1814fcf5ef2aSThomas Huth 1815fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1816fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1817fcf5ef2aSThomas Huth */ 18188a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf0; 181947576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1820fcf5ef2aSThomas Huth } 1821fcf5ef2aSThomas Huth 1822c25bd18aSPeter Maydell if (!cpu->has_el2) { 1823c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1824c25bd18aSPeter Maydell } 1825c25bd18aSPeter Maydell 1826d6f02ce3SWei Huang if (!cpu->has_pmu) { 1827fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 182857a4a11bSAaron Lindsay } 182957a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1830bf8d0969SAaron Lindsay OS pmu_init(cpu); 183157a4a11bSAaron Lindsay 183257a4a11bSAaron Lindsay if (!kvm_enabled()) { 1833033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1834033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1835fcf5ef2aSThomas Huth } 18364e7beb0cSAaron Lindsay OS 18374e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 18384e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 18394e7beb0cSAaron Lindsay OS cpu); 18404e7beb0cSAaron Lindsay OS #endif 184157a4a11bSAaron Lindsay } else { 18422a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 18432a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1844a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 184557a4a11bSAaron Lindsay cpu->pmceid0 = 0; 184657a4a11bSAaron Lindsay cpu->pmceid1 = 0; 184757a4a11bSAaron Lindsay } 1848fcf5ef2aSThomas Huth 1849fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1850fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1851fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1852fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1853fcf5ef2aSThomas Huth */ 185447576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 18558a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf000; 1856fcf5ef2aSThomas Huth } 1857fcf5ef2aSThomas Huth 18586f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 18596f4e1405SRichard Henderson if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { 18606f4e1405SRichard Henderson /* 18616f4e1405SRichard Henderson * Disable the MTE feature bits if we do not have tag-memory 18626f4e1405SRichard Henderson * provided by the machine. 18636f4e1405SRichard Henderson */ 18646f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 18656f4e1405SRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); 18666f4e1405SRichard Henderson } 18676f4e1405SRichard Henderson #endif 18686f4e1405SRichard Henderson 1869f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1870f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1871f50cd314SPeter Maydell */ 1872fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1873f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1874f50cd314SPeter Maydell } 1875f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1876f50cd314SPeter Maydell cpu->has_mpu = false; 1877fcf5ef2aSThomas Huth } 1878fcf5ef2aSThomas Huth 1879452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1880fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1881fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1882fcf5ef2aSThomas Huth 1883fcf5ef2aSThomas Huth if (nr > 0xff) { 1884fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1885fcf5ef2aSThomas Huth return; 1886fcf5ef2aSThomas Huth } 1887fcf5ef2aSThomas Huth 1888fcf5ef2aSThomas Huth if (nr) { 18890e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 18900e1a46bbSPeter Maydell /* PMSAv8 */ 189162c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 189262c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 189362c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 189462c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 189562c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 189662c58ee0SPeter Maydell } 18970e1a46bbSPeter Maydell } else { 1898fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1899fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1900fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1901fcf5ef2aSThomas Huth } 1902fcf5ef2aSThomas Huth } 19030e1a46bbSPeter Maydell } 1904fcf5ef2aSThomas Huth 19059901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 19069901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 19079901c576SPeter Maydell 19089901c576SPeter Maydell if (nr > 0xff) { 19099901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 19109901c576SPeter Maydell return; 19119901c576SPeter Maydell } 19129901c576SPeter Maydell 19139901c576SPeter Maydell if (nr) { 19149901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 19159901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 19169901c576SPeter Maydell } 19179901c576SPeter Maydell } 19189901c576SPeter Maydell 191991db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 192091db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 192191db4642SCédric Le Goater } 192291db4642SCédric Le Goater 1923fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1924fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1925fcf5ef2aSThomas Huth 1926fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1927fcf5ef2aSThomas Huth 1928fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1929cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1930cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 19318bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 1932cc7d44c2SLike Xu 19338bce44a2SRichard Henderson /* 19348bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 19358bce44a2SRichard Henderson * the first call to cpu_address_space_init. 19368bce44a2SRichard Henderson */ 19378bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19388bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 19398bce44a2SRichard Henderson } else { 19408bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 19418bce44a2SRichard Henderson } 19421d2091bcSPeter Maydell 19438bce44a2SRichard Henderson if (has_secure) { 1944fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1945fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1946fcf5ef2aSThomas Huth } 194780ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 194880ceb07aSPeter Xu cpu->secure_memory); 1949fcf5ef2aSThomas Huth } 19508bce44a2SRichard Henderson 19518bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19528bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 19538bce44a2SRichard Henderson cpu->tag_memory); 19548bce44a2SRichard Henderson if (has_secure) { 19558bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 19568bce44a2SRichard Henderson cpu->secure_tag_memory); 19578bce44a2SRichard Henderson } 19588bce44a2SRichard Henderson } 19598bce44a2SRichard Henderson 196080ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1961f9a69711SAlistair Francis 1962f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1963f9a69711SAlistair Francis if (cpu->core_count == -1) { 1964f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1965f9a69711SAlistair Francis } 1966fcf5ef2aSThomas Huth #endif 1967fcf5ef2aSThomas Huth 1968a4157b80SRichard Henderson if (tcg_enabled()) { 1969a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 1970a4157b80SRichard Henderson 1971a4157b80SRichard Henderson /* 1972a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 1973a4157b80SRichard Henderson * 1974a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 1975a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 1976a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 1977a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 1978a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 1979a4157b80SRichard Henderson */ 1980a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 1981a4157b80SRichard Henderson 1982a4157b80SRichard Henderson /* 1983a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 1984a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 1985a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 1986a4157b80SRichard Henderson */ 1987a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 1988a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 1989a4157b80SRichard Henderson } 1990a4157b80SRichard Henderson } 1991a4157b80SRichard Henderson 1992fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1993fcf5ef2aSThomas Huth cpu_reset(cs); 1994fcf5ef2aSThomas Huth 1995fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1996fcf5ef2aSThomas Huth } 1997fcf5ef2aSThomas Huth 1998fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1999fcf5ef2aSThomas Huth { 2000fcf5ef2aSThomas Huth ObjectClass *oc; 2001fcf5ef2aSThomas Huth char *typename; 2002fcf5ef2aSThomas Huth char **cpuname; 2003a0032cc5SPeter Maydell const char *cpunamestr; 2004fcf5ef2aSThomas Huth 2005fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 2006a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 2007a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 2008a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 2009a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 2010a0032cc5SPeter Maydell */ 2011a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 2012a0032cc5SPeter Maydell cpunamestr = "max"; 2013a0032cc5SPeter Maydell } 2014a0032cc5SPeter Maydell #endif 2015a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 2016fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 2017fcf5ef2aSThomas Huth g_strfreev(cpuname); 2018fcf5ef2aSThomas Huth g_free(typename); 2019fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 2020fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 2021fcf5ef2aSThomas Huth return NULL; 2022fcf5ef2aSThomas Huth } 2023fcf5ef2aSThomas Huth return oc; 2024fcf5ef2aSThomas Huth } 2025fcf5ef2aSThomas Huth 2026fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2027e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 2028fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2029fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 203015f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2031f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2032fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2033fcf5ef2aSThomas Huth }; 2034fcf5ef2aSThomas Huth 2035fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2036fcf5ef2aSThomas Huth { 2037fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2038fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2039fcf5ef2aSThomas Huth 2040fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2041fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2042fcf5ef2aSThomas Huth } 2043fcf5ef2aSThomas Huth return g_strdup("arm"); 2044fcf5ef2aSThomas Huth } 2045fcf5ef2aSThomas Huth 20468b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 20478b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h" 20488b80bd28SPhilippe Mathieu-Daudé 20498b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = { 205008928c6dSPhilippe Mathieu-Daudé .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug, 2051faf39e82SPhilippe Mathieu-Daudé .asidx_from_attrs = arm_asidx_from_attrs, 2052715e3c1aSPhilippe Mathieu-Daudé .write_elf32_note = arm_cpu_write_elf32_note, 2053715e3c1aSPhilippe Mathieu-Daudé .write_elf64_note = arm_cpu_write_elf64_note, 2054da383e02SPhilippe Mathieu-Daudé .virtio_is_big_endian = arm_cpu_virtio_is_big_endian, 2055feece4d0SPhilippe Mathieu-Daudé .legacy_vmsd = &vmstate_arm_cpu, 20568b80bd28SPhilippe Mathieu-Daudé }; 20578b80bd28SPhilippe Mathieu-Daudé #endif 20588b80bd28SPhilippe Mathieu-Daudé 205978271684SClaudio Fontana #ifdef CONFIG_TCG 206011906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = { 206178271684SClaudio Fontana .initialize = arm_translate_init, 206278271684SClaudio Fontana .synchronize_from_tb = arm_cpu_synchronize_from_tb, 206378271684SClaudio Fontana .debug_excp_handler = arm_debug_excp_handler, 206478271684SClaudio Fontana 20659b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY 20669b12b6b4SRichard Henderson .record_sigsegv = arm_cpu_record_sigsegv, 206739a099caSRichard Henderson .record_sigbus = arm_cpu_record_sigbus, 20689b12b6b4SRichard Henderson #else 20699b12b6b4SRichard Henderson .tlb_fill = arm_cpu_tlb_fill, 2070083afd18SPhilippe Mathieu-Daudé .cpu_exec_interrupt = arm_cpu_exec_interrupt, 207178271684SClaudio Fontana .do_interrupt = arm_cpu_do_interrupt, 207278271684SClaudio Fontana .do_transaction_failed = arm_cpu_do_transaction_failed, 207378271684SClaudio Fontana .do_unaligned_access = arm_cpu_do_unaligned_access, 207478271684SClaudio Fontana .adjust_watchpoint_address = arm_adjust_watchpoint_address, 207578271684SClaudio Fontana .debug_check_watchpoint = arm_debug_check_watchpoint, 2076b00d86bcSRichard Henderson .debug_check_breakpoint = arm_debug_check_breakpoint, 207778271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 207878271684SClaudio Fontana }; 207978271684SClaudio Fontana #endif /* CONFIG_TCG */ 208078271684SClaudio Fontana 2081fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2082fcf5ef2aSThomas Huth { 2083fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2084fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2085fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2086fcf5ef2aSThomas Huth 2087bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2088bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2089fcf5ef2aSThomas Huth 20904f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2091781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2092fcf5ef2aSThomas Huth 2093fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2094fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2095fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2096fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 2097fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2098fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 20997350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 21008b80bd28SPhilippe Mathieu-Daudé cc->sysemu_ops = &arm_sysemu_ops; 2101fcf5ef2aSThomas Huth #endif 2102fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2103fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2104fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2105200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2106fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2107fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 210878271684SClaudio Fontana 210974d7fc7fSRichard Henderson #ifdef CONFIG_TCG 211078271684SClaudio Fontana cc->tcg_ops = &arm_tcg_ops; 2111cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */ 2112fcf5ef2aSThomas Huth } 2113fcf5ef2aSThomas Huth 211451e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 211551e5ef45SMarc-André Lureau { 211651e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 211751e5ef45SMarc-André Lureau 211851e5ef45SMarc-André Lureau acc->info->initfn(obj); 211951e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 212051e5ef45SMarc-André Lureau } 212151e5ef45SMarc-André Lureau 212251e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 212351e5ef45SMarc-André Lureau { 212451e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 212551e5ef45SMarc-André Lureau 212651e5ef45SMarc-André Lureau acc->info = data; 212751e5ef45SMarc-André Lureau } 212851e5ef45SMarc-André Lureau 212937bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2130fcf5ef2aSThomas Huth { 2131fcf5ef2aSThomas Huth TypeInfo type_info = { 2132fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2133fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2134d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 213551e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2136fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 213751e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 213851e5ef45SMarc-André Lureau .class_data = (void *)info, 2139fcf5ef2aSThomas Huth }; 2140fcf5ef2aSThomas Huth 2141fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2142fcf5ef2aSThomas Huth type_register(&type_info); 2143fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2144fcf5ef2aSThomas Huth } 2145fcf5ef2aSThomas Huth 2146fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2147fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2148fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2149fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2150d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 2151fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2152fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2153fcf5ef2aSThomas Huth .abstract = true, 2154fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2155fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2156fcf5ef2aSThomas Huth }; 2157fcf5ef2aSThomas Huth 2158fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2159fcf5ef2aSThomas Huth { 2160fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2161fcf5ef2aSThomas Huth } 2162fcf5ef2aSThomas Huth 2163fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2164