xref: /openbmc/qemu/target/arm/cpu.c (revision ea90db0af67aabdf0abb65c418b8857d5359b6ea)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22a8d25326SMarkus Armbruster #include "qemu-common.h"
23181962fdSPeter Maydell #include "target/arm/idau.h"
240b8fa32fSMarkus Armbruster #include "qemu/module.h"
25fcf5ef2aSThomas Huth #include "qapi/error.h"
26f9f62e4cSPeter Maydell #include "qapi/visitor.h"
27fcf5ef2aSThomas Huth #include "cpu.h"
28fcf5ef2aSThomas Huth #include "internals.h"
29fcf5ef2aSThomas Huth #include "exec/exec-all.h"
30fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
31fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
32fcf5ef2aSThomas Huth #include "hw/loader.h"
33fcf5ef2aSThomas Huth #endif
34fcf5ef2aSThomas Huth #include "sysemu/sysemu.h"
3514a48c1dSMarkus Armbruster #include "sysemu/tcg.h"
36b3946626SVincent Palatin #include "sysemu/hw_accel.h"
37fcf5ef2aSThomas Huth #include "kvm_arm.h"
38110f6c70SRichard Henderson #include "disas/capstone.h"
3924f91e81SAlex Bennée #include "fpu/softfloat.h"
40fcf5ef2aSThomas Huth 
41fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
42fcf5ef2aSThomas Huth {
43fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
4442f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
45fcf5ef2aSThomas Huth 
4642f6ed91SJulia Suvorova     if (is_a64(env)) {
4742f6ed91SJulia Suvorova         env->pc = value;
4842f6ed91SJulia Suvorova         env->thumb = 0;
4942f6ed91SJulia Suvorova     } else {
5042f6ed91SJulia Suvorova         env->regs[15] = value & ~1;
5142f6ed91SJulia Suvorova         env->thumb = value & 1;
5242f6ed91SJulia Suvorova     }
5342f6ed91SJulia Suvorova }
5442f6ed91SJulia Suvorova 
5542f6ed91SJulia Suvorova static void arm_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
5642f6ed91SJulia Suvorova {
5742f6ed91SJulia Suvorova     ARMCPU *cpu = ARM_CPU(cs);
5842f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
5942f6ed91SJulia Suvorova 
6042f6ed91SJulia Suvorova     /*
6142f6ed91SJulia Suvorova      * It's OK to look at env for the current mode here, because it's
6242f6ed91SJulia Suvorova      * never possible for an AArch64 TB to chain to an AArch32 TB.
6342f6ed91SJulia Suvorova      */
6442f6ed91SJulia Suvorova     if (is_a64(env)) {
6542f6ed91SJulia Suvorova         env->pc = tb->pc;
6642f6ed91SJulia Suvorova     } else {
6742f6ed91SJulia Suvorova         env->regs[15] = tb->pc;
6842f6ed91SJulia Suvorova     }
69fcf5ef2aSThomas Huth }
70fcf5ef2aSThomas Huth 
71fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
72fcf5ef2aSThomas Huth {
73fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
74fcf5ef2aSThomas Huth 
75062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
76fcf5ef2aSThomas Huth         && cs->interrupt_request &
77fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
78fcf5ef2aSThomas Huth          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
79fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
80fcf5ef2aSThomas Huth }
81fcf5ef2aSThomas Huth 
82b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
83b5c53d1bSAaron Lindsay                                  void *opaque)
84b5c53d1bSAaron Lindsay {
85b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
86b5c53d1bSAaron Lindsay 
87b5c53d1bSAaron Lindsay     entry->hook = hook;
88b5c53d1bSAaron Lindsay     entry->opaque = opaque;
89b5c53d1bSAaron Lindsay 
90b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
91b5c53d1bSAaron Lindsay }
92b5c53d1bSAaron Lindsay 
9308267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
94fcf5ef2aSThomas Huth                                  void *opaque)
95fcf5ef2aSThomas Huth {
9608267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
9708267487SAaron Lindsay 
9808267487SAaron Lindsay     entry->hook = hook;
9908267487SAaron Lindsay     entry->opaque = opaque;
10008267487SAaron Lindsay 
10108267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
102fcf5ef2aSThomas Huth }
103fcf5ef2aSThomas Huth 
104fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
105fcf5ef2aSThomas Huth {
106fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
107fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
108fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
109fcf5ef2aSThomas Huth 
110fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
111fcf5ef2aSThomas Huth         return;
112fcf5ef2aSThomas Huth     }
113fcf5ef2aSThomas Huth 
114fcf5ef2aSThomas Huth     if (ri->resetfn) {
115fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
116fcf5ef2aSThomas Huth         return;
117fcf5ef2aSThomas Huth     }
118fcf5ef2aSThomas Huth 
119fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
120fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
121fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
122fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
123fcf5ef2aSThomas Huth      */
124fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
125fcf5ef2aSThomas Huth         return;
126fcf5ef2aSThomas Huth     }
127fcf5ef2aSThomas Huth 
128fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
129fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
130fcf5ef2aSThomas Huth     } else {
131fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
132fcf5ef2aSThomas Huth     }
133fcf5ef2aSThomas Huth }
134fcf5ef2aSThomas Huth 
135fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
136fcf5ef2aSThomas Huth {
137fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
138fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
139fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
140fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
141fcf5ef2aSThomas Huth      */
142fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
143fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
144fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
145fcf5ef2aSThomas Huth 
146fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
147fcf5ef2aSThomas Huth         return;
148fcf5ef2aSThomas Huth     }
149fcf5ef2aSThomas Huth 
150fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
151fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
152fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
153fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
154fcf5ef2aSThomas Huth }
155fcf5ef2aSThomas Huth 
156fcf5ef2aSThomas Huth /* CPUClass::reset() */
157fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s)
158fcf5ef2aSThomas Huth {
159fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
160fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
161fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
162fcf5ef2aSThomas Huth 
163fcf5ef2aSThomas Huth     acc->parent_reset(s);
164fcf5ef2aSThomas Huth 
1651f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1661f5c00cfSAlex Bennée 
167fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
168fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
169fcf5ef2aSThomas Huth 
170fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
17147576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
17247576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
17347576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
174fcf5ef2aSThomas Huth 
175062ba099SAlex Bennée     cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
176fcf5ef2aSThomas Huth     s->halted = cpu->start_powered_off;
177fcf5ef2aSThomas Huth 
178fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
179fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
180fcf5ef2aSThomas Huth     }
181fcf5ef2aSThomas Huth 
182fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
183fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
184fcf5ef2aSThomas Huth         env->aarch64 = 1;
185fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
186fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
187fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
188fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
189276c6e81SRichard Henderson         /* Enable all PAC keys.  */
190276c6e81SRichard Henderson         env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB |
191276c6e81SRichard Henderson                                   SCTLR_EnDA | SCTLR_EnDB);
1921ae9cfbdSRichard Henderson         /* Enable all PAC instructions */
1931ae9cfbdSRichard Henderson         env->cp15.hcr_el2 |= HCR_API;
1941ae9cfbdSRichard Henderson         env->cp15.scr_el3 |= SCR_API;
195fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
196fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
197802ac0e1SRichard Henderson         /* and to the SVE instructions */
198802ac0e1SRichard Henderson         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3);
199802ac0e1SRichard Henderson         env->cp15.cptr_el[3] |= CPTR_EZ;
200802ac0e1SRichard Henderson         /* with maximum vector length */
201adf92eabSRichard Henderson         env->vfp.zcr_el[1] = cpu->sve_max_vq - 1;
202adf92eabSRichard Henderson         env->vfp.zcr_el[2] = env->vfp.zcr_el[1];
203adf92eabSRichard Henderson         env->vfp.zcr_el[3] = env->vfp.zcr_el[1];
204f6a148feSRichard Henderson         /*
205f6a148feSRichard Henderson          * Enable TBI0 and TBI1.  While the real kernel only enables TBI0,
206f6a148feSRichard Henderson          * turning on both here will produce smaller code and otherwise
207f6a148feSRichard Henderson          * make no difference to the user-level emulation.
208f6a148feSRichard Henderson          */
209f6a148feSRichard Henderson         env->cp15.tcr_el[1].raw_tcr = (3ULL << 37);
210fcf5ef2aSThomas Huth #else
211fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
212fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
213fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
214fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
215fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
216fcf5ef2aSThomas Huth         } else {
217fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
218fcf5ef2aSThomas Huth         }
219fcf5ef2aSThomas Huth         env->pc = cpu->rvbar;
220fcf5ef2aSThomas Huth #endif
221fcf5ef2aSThomas Huth     } else {
222fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
223fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
224fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
225fcf5ef2aSThomas Huth #endif
226fcf5ef2aSThomas Huth     }
227fcf5ef2aSThomas Huth 
228fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
229fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
230fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
231fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
232fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
233fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
234fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
235fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
236fcf5ef2aSThomas Huth     }
237fcf5ef2aSThomas Huth #else
238060a65dfSPeter Maydell 
239060a65dfSPeter Maydell     /*
240060a65dfSPeter Maydell      * If the highest available EL is EL2, AArch32 will start in Hyp
241060a65dfSPeter Maydell      * mode; otherwise it starts in SVC. Note that if we start in
242060a65dfSPeter Maydell      * AArch64 then these values in the uncached_cpsr will be ignored.
243060a65dfSPeter Maydell      */
244060a65dfSPeter Maydell     if (arm_feature(env, ARM_FEATURE_EL2) &&
245060a65dfSPeter Maydell         !arm_feature(env, ARM_FEATURE_EL3)) {
246060a65dfSPeter Maydell         env->uncached_cpsr = ARM_CPU_MODE_HYP;
247060a65dfSPeter Maydell     } else {
248fcf5ef2aSThomas Huth         env->uncached_cpsr = ARM_CPU_MODE_SVC;
249060a65dfSPeter Maydell     }
250fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
251dc7abe4dSMichael Davidsaver 
252531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
253fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
254fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
255fcf5ef2aSThomas Huth         uint8_t *rom;
25638e2a77cSPeter Maydell         uint32_t vecbase;
257fcf5ef2aSThomas Huth 
2581e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
2591e577cc7SPeter Maydell             env->v7m.secure = true;
2603b2e9344SPeter Maydell         } else {
2613b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
2623b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
2633b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
2643b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
2653b2e9344SPeter Maydell              */
2663b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
2671e577cc7SPeter Maydell         }
2681e577cc7SPeter Maydell 
2699d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
2702c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
2719d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
2722c4da50dSPeter Maydell          */
2739d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
2749d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
2759d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
2769d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
2779d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2789d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2799d40cd8aSPeter Maydell         }
28022ab3460SJulia Suvorova         if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
28122ab3460SJulia Suvorova             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
28222ab3460SJulia Suvorova             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
28322ab3460SJulia Suvorova         }
2842c4da50dSPeter Maydell 
285d33abe82SPeter Maydell         if (arm_feature(env, ARM_FEATURE_VFP)) {
286d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK;
287d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK |
288d33abe82SPeter Maydell                 R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK;
289d33abe82SPeter Maydell         }
290056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
291056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
292056f43dfSPeter Maydell 
29338e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
29438e2a77cSPeter Maydell 
29538e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
29638e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
2970f0f8b61SThomas Huth         rom = rom_ptr(vecbase, 8);
298fcf5ef2aSThomas Huth         if (rom) {
299fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
300fcf5ef2aSThomas Huth              * copied into physical memory.
301fcf5ef2aSThomas Huth              */
302fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
303fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
304fcf5ef2aSThomas Huth         } else {
305fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
306fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
307fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
308fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
309fcf5ef2aSThomas Huth              */
31038e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
31138e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
312fcf5ef2aSThomas Huth         }
313fcf5ef2aSThomas Huth 
314fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
315fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
316fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
317fcf5ef2aSThomas Huth     }
318fcf5ef2aSThomas Huth 
319fcf5ef2aSThomas Huth     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
320fcf5ef2aSThomas Huth      * executing as AArch32 then check if highvecs are enabled and
321fcf5ef2aSThomas Huth      * adjust the PC accordingly.
322fcf5ef2aSThomas Huth      */
323fcf5ef2aSThomas Huth     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
324fcf5ef2aSThomas Huth         env->regs[15] = 0xFFFF0000;
325fcf5ef2aSThomas Huth     }
326fcf5ef2aSThomas Huth 
327dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
328dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
329dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
330dc3c4c14SPeter Maydell      */
331dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
332dc3c4c14SPeter Maydell 
333fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
334fcf5ef2aSThomas Huth #endif
33569ceea64SPeter Maydell 
3360e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
33769ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
3380e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
33962c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
34062c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
34162c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
34262c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
34362c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
34462c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
34562c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
34662c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
34762c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
34862c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
34962c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
35062c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
35162c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
35262c58ee0SPeter Maydell                 }
3530e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
35469ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
35569ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
35669ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
35769ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
35869ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
35969ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
36069ceea64SPeter Maydell             }
3610e1a46bbSPeter Maydell         }
3621bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
3631bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
3644125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
3654125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
3664125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
3674125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
36869ceea64SPeter Maydell     }
36969ceea64SPeter Maydell 
3709901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3719901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
3729901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
3739901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
3749901c576SPeter Maydell         }
3759901c576SPeter Maydell         env->sau.rnr = 0;
3769901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
3779901c576SPeter Maydell          * the Cortex-M33 does.
3789901c576SPeter Maydell          */
3799901c576SPeter Maydell         env->sau.ctrl = 0;
3809901c576SPeter Maydell     }
3819901c576SPeter Maydell 
382fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
383fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
384fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
385fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
386fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
387fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
388fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
389bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
390bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
391fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
392fcf5ef2aSThomas Huth     if (kvm_enabled()) {
393fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
394fcf5ef2aSThomas Huth     }
395fcf5ef2aSThomas Huth #endif
396fcf5ef2aSThomas Huth 
397fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
398fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
399fcf5ef2aSThomas Huth }
400fcf5ef2aSThomas Huth 
401fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
402fcf5ef2aSThomas Huth {
403fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
404fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
405fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
406fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
407fcf5ef2aSThomas Huth     uint32_t target_el;
408fcf5ef2aSThomas Huth     uint32_t excp_idx;
409fcf5ef2aSThomas Huth     bool ret = false;
410fcf5ef2aSThomas Huth 
411fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
412fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
413fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
414fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
415fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
416fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
417fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
418fcf5ef2aSThomas Huth             ret = true;
419fcf5ef2aSThomas Huth         }
420fcf5ef2aSThomas Huth     }
421fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
422fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
423fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
424fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
425fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
426fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
427fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
428fcf5ef2aSThomas Huth             ret = true;
429fcf5ef2aSThomas Huth         }
430fcf5ef2aSThomas Huth     }
431fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
432fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
433fcf5ef2aSThomas Huth         target_el = 1;
434fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
435fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
436fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
437fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
438fcf5ef2aSThomas Huth             ret = true;
439fcf5ef2aSThomas Huth         }
440fcf5ef2aSThomas Huth     }
441fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
442fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
443fcf5ef2aSThomas Huth         target_el = 1;
444fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
445fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
446fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
447fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
448fcf5ef2aSThomas Huth             ret = true;
449fcf5ef2aSThomas Huth         }
450fcf5ef2aSThomas Huth     }
451fcf5ef2aSThomas Huth 
452fcf5ef2aSThomas Huth     return ret;
453fcf5ef2aSThomas Huth }
454fcf5ef2aSThomas Huth 
455fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
456fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
457fcf5ef2aSThomas Huth {
458fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
459fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
460fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
461fcf5ef2aSThomas Huth     bool ret = false;
462fcf5ef2aSThomas Huth 
463f4e8e4edSPeter Maydell     /* ARMv7-M interrupt masking works differently than -A or -R.
4647ecdaa4aSPeter Maydell      * There is no FIQ/IRQ distinction. Instead of I and F bits
4657ecdaa4aSPeter Maydell      * masking FIQ and IRQ interrupts, an exception is taken only
4667ecdaa4aSPeter Maydell      * if it is higher priority than the current execution priority
4677ecdaa4aSPeter Maydell      * (which depends on state like BASEPRI, FAULTMASK and the
4687ecdaa4aSPeter Maydell      * currently active exception).
469fcf5ef2aSThomas Huth      */
470fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD
471f4e8e4edSPeter Maydell         && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
472fcf5ef2aSThomas Huth         cs->exception_index = EXCP_IRQ;
473fcf5ef2aSThomas Huth         cc->do_interrupt(cs);
474fcf5ef2aSThomas Huth         ret = true;
475fcf5ef2aSThomas Huth     }
476fcf5ef2aSThomas Huth     return ret;
477fcf5ef2aSThomas Huth }
478fcf5ef2aSThomas Huth #endif
479fcf5ef2aSThomas Huth 
48089430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu)
48189430fc6SPeter Maydell {
48289430fc6SPeter Maydell     /*
48389430fc6SPeter Maydell      * Update the interrupt level for VIRQ, which is the logical OR of
48489430fc6SPeter Maydell      * the HCR_EL2.VI bit and the input line level from the GIC.
48589430fc6SPeter Maydell      */
48689430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
48789430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
48889430fc6SPeter Maydell 
48989430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VI) ||
49089430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VIRQ);
49189430fc6SPeter Maydell 
49289430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) {
49389430fc6SPeter Maydell         if (new_state) {
49489430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VIRQ);
49589430fc6SPeter Maydell         } else {
49689430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ);
49789430fc6SPeter Maydell         }
49889430fc6SPeter Maydell     }
49989430fc6SPeter Maydell }
50089430fc6SPeter Maydell 
50189430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu)
50289430fc6SPeter Maydell {
50389430fc6SPeter Maydell     /*
50489430fc6SPeter Maydell      * Update the interrupt level for VFIQ, which is the logical OR of
50589430fc6SPeter Maydell      * the HCR_EL2.VF bit and the input line level from the GIC.
50689430fc6SPeter Maydell      */
50789430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
50889430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
50989430fc6SPeter Maydell 
51089430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VF) ||
51189430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VFIQ);
51289430fc6SPeter Maydell 
51389430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) {
51489430fc6SPeter Maydell         if (new_state) {
51589430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VFIQ);
51689430fc6SPeter Maydell         } else {
51789430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ);
51889430fc6SPeter Maydell         }
51989430fc6SPeter Maydell     }
52089430fc6SPeter Maydell }
52189430fc6SPeter Maydell 
522fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
523fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
524fcf5ef2aSThomas Huth {
525fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
526fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
527fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
528fcf5ef2aSThomas Huth     static const int mask[] = {
529fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
530fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
531fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
532fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
533fcf5ef2aSThomas Huth     };
534fcf5ef2aSThomas Huth 
535ed89f078SPeter Maydell     if (level) {
536ed89f078SPeter Maydell         env->irq_line_state |= mask[irq];
537ed89f078SPeter Maydell     } else {
538ed89f078SPeter Maydell         env->irq_line_state &= ~mask[irq];
539ed89f078SPeter Maydell     }
540ed89f078SPeter Maydell 
541fcf5ef2aSThomas Huth     switch (irq) {
542fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
54389430fc6SPeter Maydell         assert(arm_feature(env, ARM_FEATURE_EL2));
54489430fc6SPeter Maydell         arm_cpu_update_virq(cpu);
54589430fc6SPeter Maydell         break;
546fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
547fcf5ef2aSThomas Huth         assert(arm_feature(env, ARM_FEATURE_EL2));
54889430fc6SPeter Maydell         arm_cpu_update_vfiq(cpu);
54989430fc6SPeter Maydell         break;
550fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
551fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
552fcf5ef2aSThomas Huth         if (level) {
553fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
554fcf5ef2aSThomas Huth         } else {
555fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
556fcf5ef2aSThomas Huth         }
557fcf5ef2aSThomas Huth         break;
558fcf5ef2aSThomas Huth     default:
559fcf5ef2aSThomas Huth         g_assert_not_reached();
560fcf5ef2aSThomas Huth     }
561fcf5ef2aSThomas Huth }
562fcf5ef2aSThomas Huth 
563fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
564fcf5ef2aSThomas Huth {
565fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
566fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
567ed89f078SPeter Maydell     CPUARMState *env = &cpu->env;
568fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
569fcf5ef2aSThomas Huth     int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;
570ed89f078SPeter Maydell     uint32_t linestate_bit;
571fcf5ef2aSThomas Huth 
572fcf5ef2aSThomas Huth     switch (irq) {
573fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
574fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
575ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_HARD;
576fcf5ef2aSThomas Huth         break;
577fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
578fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
579ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_FIQ;
580fcf5ef2aSThomas Huth         break;
581fcf5ef2aSThomas Huth     default:
582fcf5ef2aSThomas Huth         g_assert_not_reached();
583fcf5ef2aSThomas Huth     }
584ed89f078SPeter Maydell 
585ed89f078SPeter Maydell     if (level) {
586ed89f078SPeter Maydell         env->irq_line_state |= linestate_bit;
587ed89f078SPeter Maydell     } else {
588ed89f078SPeter Maydell         env->irq_line_state &= ~linestate_bit;
589ed89f078SPeter Maydell     }
590ed89f078SPeter Maydell 
591fcf5ef2aSThomas Huth     kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
592fcf5ef2aSThomas Huth     kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
593fcf5ef2aSThomas Huth #endif
594fcf5ef2aSThomas Huth }
595fcf5ef2aSThomas Huth 
596fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
597fcf5ef2aSThomas Huth {
598fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
599fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
600fcf5ef2aSThomas Huth 
601fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
602fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
603fcf5ef2aSThomas Huth }
604fcf5ef2aSThomas Huth 
605fcf5ef2aSThomas Huth #endif
606fcf5ef2aSThomas Huth 
607fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature)
608fcf5ef2aSThomas Huth {
609fcf5ef2aSThomas Huth     env->features |= 1ULL << feature;
610fcf5ef2aSThomas Huth }
611fcf5ef2aSThomas Huth 
612fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature)
613fcf5ef2aSThomas Huth {
614fcf5ef2aSThomas Huth     env->features &= ~(1ULL << feature);
615fcf5ef2aSThomas Huth }
616fcf5ef2aSThomas Huth 
617fcf5ef2aSThomas Huth static int
618fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info)
619fcf5ef2aSThomas Huth {
620fcf5ef2aSThomas Huth   return print_insn_arm(pc | 1, info);
621fcf5ef2aSThomas Huth }
622fcf5ef2aSThomas Huth 
623fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
624fcf5ef2aSThomas Huth {
625fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
626fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
6277bcdbf51SRichard Henderson     bool sctlr_b;
628fcf5ef2aSThomas Huth 
629fcf5ef2aSThomas Huth     if (is_a64(env)) {
630fcf5ef2aSThomas Huth         /* We might not be compiled with the A64 disassembler
631fcf5ef2aSThomas Huth          * because it needs a C++ compiler. Leave print_insn
632fcf5ef2aSThomas Huth          * unset in this case to use the caller default behaviour.
633fcf5ef2aSThomas Huth          */
634fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS)
635fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm_a64;
636fcf5ef2aSThomas Huth #endif
637110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
63815fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
63915fa1a0aSRichard Henderson         info->cap_insn_split = 4;
640110f6c70SRichard Henderson     } else {
641110f6c70SRichard Henderson         int cap_mode;
642110f6c70SRichard Henderson         if (env->thumb) {
643fcf5ef2aSThomas Huth             info->print_insn = print_insn_thumb1;
64415fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
64515fa1a0aSRichard Henderson             info->cap_insn_split = 4;
646110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
647fcf5ef2aSThomas Huth         } else {
648fcf5ef2aSThomas Huth             info->print_insn = print_insn_arm;
64915fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
65015fa1a0aSRichard Henderson             info->cap_insn_split = 4;
651110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
652fcf5ef2aSThomas Huth         }
653110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
654110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
655110f6c70SRichard Henderson         }
656110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
657110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
658110f6c70SRichard Henderson         }
659110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
660110f6c70SRichard Henderson         info->cap_mode = cap_mode;
661fcf5ef2aSThomas Huth     }
6627bcdbf51SRichard Henderson 
6637bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
6647bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
665fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN
666fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
667fcf5ef2aSThomas Huth #else
668fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
669fcf5ef2aSThomas Huth #endif
670fcf5ef2aSThomas Huth     }
671f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
6727bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
6737bcdbf51SRichard Henderson     if (sctlr_b) {
674f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
675f7478a92SJulian Brown     }
6767bcdbf51SRichard Henderson #endif
677fcf5ef2aSThomas Huth }
678fcf5ef2aSThomas Huth 
67946de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
68046de5913SIgor Mammedov {
68146de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
68246de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
68346de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
68446de5913SIgor Mammedov }
68546de5913SIgor Mammedov 
686ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data)
687ac87e507SPeter Maydell {
688ac87e507SPeter Maydell     /*
689ac87e507SPeter Maydell      * Destroy function for cpu->cp_regs hashtable data entries.
690ac87e507SPeter Maydell      * We must free the name string because it was g_strdup()ed in
691ac87e507SPeter Maydell      * add_cpreg_to_hashtable(). It's OK to cast away the 'const'
692ac87e507SPeter Maydell      * from r->name because we know we definitely allocated it.
693ac87e507SPeter Maydell      */
694ac87e507SPeter Maydell     ARMCPRegInfo *r = data;
695ac87e507SPeter Maydell 
696ac87e507SPeter Maydell     g_free((void *)r->name);
697ac87e507SPeter Maydell     g_free(r);
698ac87e507SPeter Maydell }
699ac87e507SPeter Maydell 
700fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
701fcf5ef2aSThomas Huth {
702fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
703fcf5ef2aSThomas Huth 
7047506ed90SRichard Henderson     cpu_set_cpustate_pointers(cpu);
705fcf5ef2aSThomas Huth     cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
706ac87e507SPeter Maydell                                          g_free, cpreg_hashtable_data_destroy);
707fcf5ef2aSThomas Huth 
708b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
70908267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
71008267487SAaron Lindsay 
711fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
712fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
713fcf5ef2aSThomas Huth     if (kvm_enabled()) {
714fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
715fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
716fcf5ef2aSThomas Huth          */
717fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
718fcf5ef2aSThomas Huth     } else {
719fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
720fcf5ef2aSThomas Huth     }
721fcf5ef2aSThomas Huth 
722fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
723fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
724aa1b3111SPeter Maydell 
725aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
726aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
72707f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
72807f48730SAndrew Jones                              "pmu-interrupt", 1);
729fcf5ef2aSThomas Huth #endif
730fcf5ef2aSThomas Huth 
731fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
732fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
733fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
734fcf5ef2aSThomas Huth      */
735fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
736fcf5ef2aSThomas Huth     cpu->psci_version = 1; /* By default assume PSCI v0.1 */
737fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
738fcf5ef2aSThomas Huth 
739fcf5ef2aSThomas Huth     if (tcg_enabled()) {
740fcf5ef2aSThomas Huth         cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
741fcf5ef2aSThomas Huth     }
742fcf5ef2aSThomas Huth }
743fcf5ef2aSThomas Huth 
744fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
745fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
746fcf5ef2aSThomas Huth 
747fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
748fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
749fcf5ef2aSThomas Huth 
750fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property =
751fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);
752fcf5ef2aSThomas Huth 
753c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
754c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
755c25bd18aSPeter Maydell 
756fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
757fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
758fcf5ef2aSThomas Huth 
7593a062d57SJulian Brown static Property arm_cpu_cfgend_property =
7603a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
7613a062d57SJulian Brown 
762fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */
763fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property =
764fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);
765fcf5ef2aSThomas Huth 
76697a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property =
76797a28b0eSPeter Maydell             DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true);
76897a28b0eSPeter Maydell 
76997a28b0eSPeter Maydell static Property arm_cpu_has_neon_property =
77097a28b0eSPeter Maydell             DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true);
77197a28b0eSPeter Maydell 
772*ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property =
773*ea90db0aSPeter Maydell             DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true);
774*ea90db0aSPeter Maydell 
775fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
776fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
777fcf5ef2aSThomas Huth 
7788d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
7798d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
7808d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
7818d92e26bSPeter Maydell  * to override that with an incorrect constant value.
7828d92e26bSPeter Maydell  */
783fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
7848d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
7858d92e26bSPeter Maydell                                            pmsav7_dregion,
7868d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
787fcf5ef2aSThomas Huth 
788f9f62e4cSPeter Maydell static void arm_get_init_svtor(Object *obj, Visitor *v, const char *name,
789f9f62e4cSPeter Maydell                                void *opaque, Error **errp)
790f9f62e4cSPeter Maydell {
791f9f62e4cSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
792f9f62e4cSPeter Maydell 
793f9f62e4cSPeter Maydell     visit_type_uint32(v, name, &cpu->init_svtor, errp);
794f9f62e4cSPeter Maydell }
795f9f62e4cSPeter Maydell 
796f9f62e4cSPeter Maydell static void arm_set_init_svtor(Object *obj, Visitor *v, const char *name,
797f9f62e4cSPeter Maydell                                void *opaque, Error **errp)
798f9f62e4cSPeter Maydell {
799f9f62e4cSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
800f9f62e4cSPeter Maydell 
801f9f62e4cSPeter Maydell     visit_type_uint32(v, name, &cpu->init_svtor, errp);
802f9f62e4cSPeter Maydell }
80338e2a77cSPeter Maydell 
80451e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj)
805fcf5ef2aSThomas Huth {
806fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
807fcf5ef2aSThomas Huth 
808790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
809790a1150SPeter Maydell      * in realize with the other feature-implication checks because
810790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
811790a1150SPeter Maydell      */
812790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
813790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
814790a1150SPeter Maydell     }
81597a28b0eSPeter Maydell     /* Similarly for the VFP feature bits */
81697a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_VFP4)) {
81797a28b0eSPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_VFP3);
81897a28b0eSPeter Maydell     }
81997a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_VFP3)) {
82097a28b0eSPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_VFP);
82197a28b0eSPeter Maydell     }
822790a1150SPeter Maydell 
823fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
824fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
825fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
826fcf5ef2aSThomas Huth                                  &error_abort);
827fcf5ef2aSThomas Huth     }
828fcf5ef2aSThomas Huth 
829fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
830fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
831fcf5ef2aSThomas Huth                                  &error_abort);
832fcf5ef2aSThomas Huth     }
833fcf5ef2aSThomas Huth 
834fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
835fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
836fcf5ef2aSThomas Huth                                  &error_abort);
837fcf5ef2aSThomas Huth     }
838fcf5ef2aSThomas Huth 
839fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
840fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
841fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
842fcf5ef2aSThomas Huth          */
843fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
844fcf5ef2aSThomas Huth                                  &error_abort);
845fcf5ef2aSThomas Huth 
846fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
847fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
848fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
849fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
850fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
851265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
852fcf5ef2aSThomas Huth                                  &error_abort);
853fcf5ef2aSThomas Huth #endif
854fcf5ef2aSThomas Huth     }
855fcf5ef2aSThomas Huth 
856c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
857c25bd18aSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
858c25bd18aSPeter Maydell                                  &error_abort);
859c25bd18aSPeter Maydell     }
860c25bd18aSPeter Maydell 
861fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
862fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
863fcf5ef2aSThomas Huth                                  &error_abort);
864fcf5ef2aSThomas Huth     }
865fcf5ef2aSThomas Huth 
86697a28b0eSPeter Maydell     /*
86797a28b0eSPeter Maydell      * Allow user to turn off VFP and Neon support, but only for TCG --
86897a28b0eSPeter Maydell      * KVM does not currently allow us to lie to the guest about its
86997a28b0eSPeter Maydell      * ID/feature registers, so the guest always sees what the host has.
87097a28b0eSPeter Maydell      */
87197a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
87297a28b0eSPeter Maydell         cpu->has_vfp = true;
87397a28b0eSPeter Maydell         if (!kvm_enabled()) {
87497a28b0eSPeter Maydell             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property,
87597a28b0eSPeter Maydell                                      &error_abort);
87697a28b0eSPeter Maydell         }
87797a28b0eSPeter Maydell     }
87897a28b0eSPeter Maydell 
87997a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) {
88097a28b0eSPeter Maydell         cpu->has_neon = true;
88197a28b0eSPeter Maydell         if (!kvm_enabled()) {
88297a28b0eSPeter Maydell             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property,
88397a28b0eSPeter Maydell                                      &error_abort);
88497a28b0eSPeter Maydell         }
88597a28b0eSPeter Maydell     }
88697a28b0eSPeter Maydell 
887*ea90db0aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M) &&
888*ea90db0aSPeter Maydell         arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) {
889*ea90db0aSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property,
890*ea90db0aSPeter Maydell                                  &error_abort);
891*ea90db0aSPeter Maydell     }
892*ea90db0aSPeter Maydell 
893452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
894fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
895fcf5ef2aSThomas Huth                                  &error_abort);
896fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
897fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
898fcf5ef2aSThomas Huth                                      &arm_cpu_pmsav7_dregion_property,
899fcf5ef2aSThomas Huth                                      &error_abort);
900fcf5ef2aSThomas Huth         }
901fcf5ef2aSThomas Huth     }
902fcf5ef2aSThomas Huth 
903181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
904181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
905181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
906265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
907181962fdSPeter Maydell                                  &error_abort);
908f9f62e4cSPeter Maydell         /*
909f9f62e4cSPeter Maydell          * M profile: initial value of the Secure VTOR. We can't just use
910f9f62e4cSPeter Maydell          * a simple DEFINE_PROP_UINT32 for this because we want to permit
911f9f62e4cSPeter Maydell          * the property to be set after realize.
912f9f62e4cSPeter Maydell          */
913f9f62e4cSPeter Maydell         object_property_add(obj, "init-svtor", "uint32",
914f9f62e4cSPeter Maydell                             arm_get_init_svtor, arm_set_init_svtor,
915f9f62e4cSPeter Maydell                             NULL, NULL, &error_abort);
916181962fdSPeter Maydell     }
917181962fdSPeter Maydell 
9183a062d57SJulian Brown     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
9193a062d57SJulian Brown                              &error_abort);
920fcf5ef2aSThomas Huth }
921fcf5ef2aSThomas Huth 
922fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
923fcf5ef2aSThomas Huth {
924fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
92508267487SAaron Lindsay     ARMELChangeHook *hook, *next;
92608267487SAaron Lindsay 
927fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
92808267487SAaron Lindsay 
929b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
930b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
931b5c53d1bSAaron Lindsay         g_free(hook);
932b5c53d1bSAaron Lindsay     }
93308267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
93408267487SAaron Lindsay         QLIST_REMOVE(hook, node);
93508267487SAaron Lindsay         g_free(hook);
93608267487SAaron Lindsay     }
9374e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
9384e7beb0cSAaron Lindsay OS     if (cpu->pmu_timer) {
9394e7beb0cSAaron Lindsay OS         timer_del(cpu->pmu_timer);
9404e7beb0cSAaron Lindsay OS         timer_deinit(cpu->pmu_timer);
9414e7beb0cSAaron Lindsay OS         timer_free(cpu->pmu_timer);
9424e7beb0cSAaron Lindsay OS     }
9434e7beb0cSAaron Lindsay OS #endif
944fcf5ef2aSThomas Huth }
945fcf5ef2aSThomas Huth 
946fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
947fcf5ef2aSThomas Huth {
948fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
949fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
950fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
951fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
952fcf5ef2aSThomas Huth     int pagebits;
953fcf5ef2aSThomas Huth     Error *local_err = NULL;
9540f8d06f1SRichard Henderson     bool no_aa32 = false;
955fcf5ef2aSThomas Huth 
956c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
957c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
958c4487d76SPeter Maydell      * this is the first point where we can report it.
959c4487d76SPeter Maydell      */
960c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
961c4487d76SPeter Maydell         if (!kvm_enabled()) {
962c4487d76SPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM");
963c4487d76SPeter Maydell         } else {
964c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
965c4487d76SPeter Maydell         }
966c4487d76SPeter Maydell         return;
967c4487d76SPeter Maydell     }
968c4487d76SPeter Maydell 
96995f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
97095f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
97195f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
97295f87565SPeter Maydell      * error and will result in segfaults if not caught here.
97395f87565SPeter Maydell      */
97495f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
97595f87565SPeter Maydell         if (!env->nvic) {
97695f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
97795f87565SPeter Maydell             return;
97895f87565SPeter Maydell         }
97995f87565SPeter Maydell     } else {
98095f87565SPeter Maydell         if (env->nvic) {
98195f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
98295f87565SPeter Maydell             return;
98395f87565SPeter Maydell         }
98495f87565SPeter Maydell     }
985397cd31fSPeter Maydell 
986397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
987397cd31fSPeter Maydell                                            arm_gt_ptimer_cb, cpu);
988397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
989397cd31fSPeter Maydell                                            arm_gt_vtimer_cb, cpu);
990397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
991397cd31fSPeter Maydell                                           arm_gt_htimer_cb, cpu);
992397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
993397cd31fSPeter Maydell                                           arm_gt_stimer_cb, cpu);
99495f87565SPeter Maydell #endif
99595f87565SPeter Maydell 
996fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
997fcf5ef2aSThomas Huth     if (local_err != NULL) {
998fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
999fcf5ef2aSThomas Huth         return;
1000fcf5ef2aSThomas Huth     }
1001fcf5ef2aSThomas Huth 
100297a28b0eSPeter Maydell     if (arm_feature(env, ARM_FEATURE_AARCH64) &&
100397a28b0eSPeter Maydell         cpu->has_vfp != cpu->has_neon) {
100497a28b0eSPeter Maydell         /*
100597a28b0eSPeter Maydell          * This is an architectural requirement for AArch64; AArch32 is
100697a28b0eSPeter Maydell          * more flexible and permits VFP-no-Neon and Neon-no-VFP.
100797a28b0eSPeter Maydell          */
100897a28b0eSPeter Maydell         error_setg(errp,
100997a28b0eSPeter Maydell                    "AArch64 CPUs must have both VFP and Neon or neither");
101097a28b0eSPeter Maydell         return;
101197a28b0eSPeter Maydell     }
101297a28b0eSPeter Maydell 
101397a28b0eSPeter Maydell     if (!cpu->has_vfp) {
101497a28b0eSPeter Maydell         uint64_t t;
101597a28b0eSPeter Maydell         uint32_t u;
101697a28b0eSPeter Maydell 
101797a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_VFP);
101897a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_VFP3);
101997a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_VFP4);
102097a28b0eSPeter Maydell 
102197a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
102297a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0);
102397a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
102497a28b0eSPeter Maydell 
102597a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
102697a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf);
102797a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
102897a28b0eSPeter Maydell 
102997a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
103097a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0);
103197a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
103297a28b0eSPeter Maydell 
103397a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
103497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSP, 0);
103597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDP, 0);
103697a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPTRAP, 0);
103797a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0);
103897a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSQRT, 0);
103997a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSHVEC, 0);
104097a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPROUND, 0);
104197a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
104297a28b0eSPeter Maydell 
104397a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
104497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPFTZ, 0);
104597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPDNAN, 0);
104697a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPHP, 0);
104797a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
104897a28b0eSPeter Maydell 
104997a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
105097a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, FPMISC, 0);
105197a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
105297a28b0eSPeter Maydell     }
105397a28b0eSPeter Maydell 
105497a28b0eSPeter Maydell     if (!cpu->has_neon) {
105597a28b0eSPeter Maydell         uint64_t t;
105697a28b0eSPeter Maydell         uint32_t u;
105797a28b0eSPeter Maydell 
105897a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_NEON);
105997a28b0eSPeter Maydell 
106097a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
106197a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0);
106297a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
106397a28b0eSPeter Maydell 
106497a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
106597a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0);
106697a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
106797a28b0eSPeter Maydell 
106897a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
106997a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf);
107097a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
107197a28b0eSPeter Maydell 
107297a28b0eSPeter Maydell         u = cpu->isar.id_isar5;
107397a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, RDM, 0);
107497a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, VCMA, 0);
107597a28b0eSPeter Maydell         cpu->isar.id_isar5 = u;
107697a28b0eSPeter Maydell 
107797a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
107897a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, DP, 0);
107997a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, FHM, 0);
108097a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
108197a28b0eSPeter Maydell 
108297a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
108397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDLS, 0);
108497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDINT, 0);
108597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDSP, 0);
108697a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDHP, 0);
108797a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0);
108897a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
108997a28b0eSPeter Maydell 
109097a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
109197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, SIMDMISC, 0);
109297a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
109397a28b0eSPeter Maydell     }
109497a28b0eSPeter Maydell 
109597a28b0eSPeter Maydell     if (!cpu->has_neon && !cpu->has_vfp) {
109697a28b0eSPeter Maydell         uint64_t t;
109797a28b0eSPeter Maydell         uint32_t u;
109897a28b0eSPeter Maydell 
109997a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
110097a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0);
110197a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
110297a28b0eSPeter Maydell 
110397a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
110497a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0);
110597a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
110697a28b0eSPeter Maydell 
110797a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
110897a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, SIMDREG, 0);
110997a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
111097a28b0eSPeter Maydell     }
111197a28b0eSPeter Maydell 
1112*ea90db0aSPeter Maydell     if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) {
1113*ea90db0aSPeter Maydell         uint32_t u;
1114*ea90db0aSPeter Maydell 
1115*ea90db0aSPeter Maydell         unset_feature(env, ARM_FEATURE_THUMB_DSP);
1116*ea90db0aSPeter Maydell 
1117*ea90db0aSPeter Maydell         u = cpu->isar.id_isar1;
1118*ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1);
1119*ea90db0aSPeter Maydell         cpu->isar.id_isar1 = u;
1120*ea90db0aSPeter Maydell 
1121*ea90db0aSPeter Maydell         u = cpu->isar.id_isar2;
1122*ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTU, 1);
1123*ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTS, 1);
1124*ea90db0aSPeter Maydell         cpu->isar.id_isar2 = u;
1125*ea90db0aSPeter Maydell 
1126*ea90db0aSPeter Maydell         u = cpu->isar.id_isar3;
1127*ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SIMD, 1);
1128*ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0);
1129*ea90db0aSPeter Maydell         cpu->isar.id_isar3 = u;
1130*ea90db0aSPeter Maydell     }
1131*ea90db0aSPeter Maydell 
1132fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
1133fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
11345256df88SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
11355256df88SRichard Henderson             set_feature(env, ARM_FEATURE_V7);
11365256df88SRichard Henderson         } else {
11375110e683SAaron Lindsay             set_feature(env, ARM_FEATURE_V7VE);
11385110e683SAaron Lindsay         }
11395256df88SRichard Henderson     }
11400f8d06f1SRichard Henderson 
11410f8d06f1SRichard Henderson     /*
11420f8d06f1SRichard Henderson      * There exist AArch64 cpus without AArch32 support.  When KVM
11430f8d06f1SRichard Henderson      * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
11440f8d06f1SRichard Henderson      * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
11450f8d06f1SRichard Henderson      */
11460f8d06f1SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
11470f8d06f1SRichard Henderson         no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
11480f8d06f1SRichard Henderson     }
11490f8d06f1SRichard Henderson 
11505110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
11515110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
11525110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
11535110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
11545110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
11555110e683SAaron Lindsay          * include the various other features that V7VE implies.
11565110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
11575110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
11585110e683SAaron Lindsay          */
11590f8d06f1SRichard Henderson         assert(no_aa32 || cpu_isar_feature(arm_div, cpu));
1160fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
11615110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
1162fcf5ef2aSThomas Huth     }
1163fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
1164fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
1165fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
1166fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
1167fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1168fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
1169fcf5ef2aSThomas Huth         } else {
1170fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
1171fcf5ef2aSThomas Huth         }
117291db4642SCédric Le Goater 
117391db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
117491db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
117591db4642SCédric Le Goater          */
117691db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
1177fcf5ef2aSThomas Huth     }
1178fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
1179fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
1180fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
1181fcf5ef2aSThomas Huth     }
1182fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
1183fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
1184fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
11850f8d06f1SRichard Henderson             assert(no_aa32 || cpu_isar_feature(jazelle, cpu));
1186fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
1187fcf5ef2aSThomas Huth         }
1188fcf5ef2aSThomas Huth     }
1189fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
1190fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
1191fcf5ef2aSThomas Huth     }
1192fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
1193fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
1194fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_PXN);
1195fcf5ef2aSThomas Huth     }
1196fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
1197fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
1198fcf5ef2aSThomas Huth     }
1199fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
1200fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
1201fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
1202fcf5ef2aSThomas Huth     }
1203fcf5ef2aSThomas Huth 
1204ea7ac69dSPeter Maydell     /*
1205ea7ac69dSPeter Maydell      * We rely on no XScale CPU having VFP so we can use the same bits in the
1206ea7ac69dSPeter Maydell      * TB flags field for VECSTRIDE and XSCALE_CPAR.
1207ea7ac69dSPeter Maydell      */
1208ea7ac69dSPeter Maydell     assert(!(arm_feature(env, ARM_FEATURE_VFP) &&
1209ea7ac69dSPeter Maydell              arm_feature(env, ARM_FEATURE_XSCALE)));
1210ea7ac69dSPeter Maydell 
1211fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
1212fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
1213452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
1214fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
1215fcf5ef2aSThomas Huth          * can use 4K pages.
1216fcf5ef2aSThomas Huth          */
1217fcf5ef2aSThomas Huth         pagebits = 12;
1218fcf5ef2aSThomas Huth     } else {
1219fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
1220fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
1221fcf5ef2aSThomas Huth          */
1222fcf5ef2aSThomas Huth         pagebits = 10;
1223fcf5ef2aSThomas Huth     }
1224fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
1225fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
1226fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
1227fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
1228fcf5ef2aSThomas Huth          */
1229fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
1230fcf5ef2aSThomas Huth                    "system is using");
1231fcf5ef2aSThomas Huth         return;
1232fcf5ef2aSThomas Huth     }
1233fcf5ef2aSThomas Huth 
1234fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
1235fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
1236fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
1237fcf5ef2aSThomas Huth      * so these bits always RAZ.
1238fcf5ef2aSThomas Huth      */
1239fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
124046de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
124146de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
1242fcf5ef2aSThomas Huth     }
1243fcf5ef2aSThomas Huth 
1244fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
1245fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
1246fcf5ef2aSThomas Huth     }
1247fcf5ef2aSThomas Huth 
12483a062d57SJulian Brown     if (cpu->cfgend) {
12493a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
12503a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
12513a062d57SJulian Brown         } else {
12523a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
12533a062d57SJulian Brown         }
12543a062d57SJulian Brown     }
12553a062d57SJulian Brown 
1256fcf5ef2aSThomas Huth     if (!cpu->has_el3) {
1257fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
1258fcf5ef2aSThomas Huth          * feature.
1259fcf5ef2aSThomas Huth          */
1260fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
1261fcf5ef2aSThomas Huth 
1262fcf5ef2aSThomas Huth         /* Disable the security extension feature bits in the processor feature
1263fcf5ef2aSThomas Huth          * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
1264fcf5ef2aSThomas Huth          */
1265fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf0;
126647576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf000;
1267fcf5ef2aSThomas Huth     }
1268fcf5ef2aSThomas Huth 
1269c25bd18aSPeter Maydell     if (!cpu->has_el2) {
1270c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
1271c25bd18aSPeter Maydell     }
1272c25bd18aSPeter Maydell 
1273d6f02ce3SWei Huang     if (!cpu->has_pmu) {
1274fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
127557a4a11bSAaron Lindsay     }
127657a4a11bSAaron Lindsay     if (arm_feature(env, ARM_FEATURE_PMU)) {
1277bf8d0969SAaron Lindsay OS         pmu_init(cpu);
127857a4a11bSAaron Lindsay 
127957a4a11bSAaron Lindsay         if (!kvm_enabled()) {
1280033614c4SAaron Lindsay             arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0);
1281033614c4SAaron Lindsay             arm_register_el_change_hook(cpu, &pmu_post_el_change, 0);
1282fcf5ef2aSThomas Huth         }
12834e7beb0cSAaron Lindsay OS 
12844e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
12854e7beb0cSAaron Lindsay OS         cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb,
12864e7beb0cSAaron Lindsay OS                 cpu);
12874e7beb0cSAaron Lindsay OS #endif
128857a4a11bSAaron Lindsay     } else {
128957a4a11bSAaron Lindsay         cpu->id_aa64dfr0 &= ~0xf00;
1290a46118fcSAndrew Jones         cpu->id_dfr0 &= ~(0xf << 24);
129157a4a11bSAaron Lindsay         cpu->pmceid0 = 0;
129257a4a11bSAaron Lindsay         cpu->pmceid1 = 0;
129357a4a11bSAaron Lindsay     }
1294fcf5ef2aSThomas Huth 
1295fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
1296fcf5ef2aSThomas Huth         /* Disable the hypervisor feature bits in the processor feature
1297fcf5ef2aSThomas Huth          * registers if we don't have EL2. These are id_pfr1[15:12] and
1298fcf5ef2aSThomas Huth          * id_aa64pfr0_el1[11:8].
1299fcf5ef2aSThomas Huth          */
130047576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf00;
1301fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf000;
1302fcf5ef2aSThomas Huth     }
1303fcf5ef2aSThomas Huth 
1304f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
1305f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
1306f50cd314SPeter Maydell      */
1307fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
1308f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
1309f50cd314SPeter Maydell     }
1310f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
1311f50cd314SPeter Maydell         cpu->has_mpu = false;
1312fcf5ef2aSThomas Huth     }
1313fcf5ef2aSThomas Huth 
1314452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
1315fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
1316fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
1317fcf5ef2aSThomas Huth 
1318fcf5ef2aSThomas Huth         if (nr > 0xff) {
1319fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
1320fcf5ef2aSThomas Huth             return;
1321fcf5ef2aSThomas Huth         }
1322fcf5ef2aSThomas Huth 
1323fcf5ef2aSThomas Huth         if (nr) {
13240e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
13250e1a46bbSPeter Maydell                 /* PMSAv8 */
132662c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
132762c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
132862c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
132962c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
133062c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
133162c58ee0SPeter Maydell                 }
13320e1a46bbSPeter Maydell             } else {
1333fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
1334fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
1335fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
1336fcf5ef2aSThomas Huth             }
1337fcf5ef2aSThomas Huth         }
13380e1a46bbSPeter Maydell     }
1339fcf5ef2aSThomas Huth 
13409901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
13419901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
13429901c576SPeter Maydell 
13439901c576SPeter Maydell         if (nr > 0xff) {
13449901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
13459901c576SPeter Maydell             return;
13469901c576SPeter Maydell         }
13479901c576SPeter Maydell 
13489901c576SPeter Maydell         if (nr) {
13499901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
13509901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
13519901c576SPeter Maydell         }
13529901c576SPeter Maydell     }
13539901c576SPeter Maydell 
135491db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
135591db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
135691db4642SCédric Le Goater     }
135791db4642SCédric Le Goater 
1358fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
1359fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
1360fcf5ef2aSThomas Huth 
1361fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
1362fcf5ef2aSThomas Huth 
1363fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
13641d2091bcSPeter Maydell     if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
13651d2091bcSPeter Maydell         cs->num_ases = 2;
13661d2091bcSPeter Maydell 
1367fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
1368fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
1369fcf5ef2aSThomas Huth         }
137080ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
137180ceb07aSPeter Xu                                cpu->secure_memory);
13721d2091bcSPeter Maydell     } else {
13731d2091bcSPeter Maydell         cs->num_ases = 1;
1374fcf5ef2aSThomas Huth     }
137580ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
1376f9a69711SAlistair Francis 
1377f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
1378f9a69711SAlistair Francis     if (cpu->core_count == -1) {
1379f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
1380f9a69711SAlistair Francis     }
1381fcf5ef2aSThomas Huth #endif
1382fcf5ef2aSThomas Huth 
1383fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
1384fcf5ef2aSThomas Huth     cpu_reset(cs);
1385fcf5ef2aSThomas Huth 
1386fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
1387fcf5ef2aSThomas Huth }
1388fcf5ef2aSThomas Huth 
1389fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
1390fcf5ef2aSThomas Huth {
1391fcf5ef2aSThomas Huth     ObjectClass *oc;
1392fcf5ef2aSThomas Huth     char *typename;
1393fcf5ef2aSThomas Huth     char **cpuname;
1394a0032cc5SPeter Maydell     const char *cpunamestr;
1395fcf5ef2aSThomas Huth 
1396fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
1397a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
1398a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
1399a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
1400a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
1401a0032cc5SPeter Maydell      */
1402a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
1403a0032cc5SPeter Maydell         cpunamestr = "max";
1404a0032cc5SPeter Maydell     }
1405a0032cc5SPeter Maydell #endif
1406a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
1407fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
1408fcf5ef2aSThomas Huth     g_strfreev(cpuname);
1409fcf5ef2aSThomas Huth     g_free(typename);
1410fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
1411fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
1412fcf5ef2aSThomas Huth         return NULL;
1413fcf5ef2aSThomas Huth     }
1414fcf5ef2aSThomas Huth     return oc;
1415fcf5ef2aSThomas Huth }
1416fcf5ef2aSThomas Huth 
1417fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */
1418fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1419fcf5ef2aSThomas Huth 
1420fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj)
1421fcf5ef2aSThomas Huth {
1422fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1423fcf5ef2aSThomas Huth 
1424fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm926";
1425fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1426fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1427fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1428fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1429fcf5ef2aSThomas Huth     cpu->midr = 0x41069265;
1430fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41011090;
1431fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1432fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
143309cbd501SRichard Henderson 
143409cbd501SRichard Henderson     /*
143509cbd501SRichard Henderson      * ARMv5 does not have the ID_ISAR registers, but we can still
143609cbd501SRichard Henderson      * set the field to indicate Jazelle support within QEMU.
143709cbd501SRichard Henderson      */
143809cbd501SRichard Henderson     cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
1439fcf5ef2aSThomas Huth }
1440fcf5ef2aSThomas Huth 
1441fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj)
1442fcf5ef2aSThomas Huth {
1443fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1444fcf5ef2aSThomas Huth 
1445fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm946";
1446fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1447452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1448fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1449fcf5ef2aSThomas Huth     cpu->midr = 0x41059461;
1450fcf5ef2aSThomas Huth     cpu->ctr = 0x0f004006;
1451fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1452fcf5ef2aSThomas Huth }
1453fcf5ef2aSThomas Huth 
1454fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj)
1455fcf5ef2aSThomas Huth {
1456fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1457fcf5ef2aSThomas Huth 
1458fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1026";
1459fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1460fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1461fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_AUXCR);
1462fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1463fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1464fcf5ef2aSThomas Huth     cpu->midr = 0x4106a262;
1465fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410110a0;
1466fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1467fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
1468fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
146909cbd501SRichard Henderson 
147009cbd501SRichard Henderson     /*
147109cbd501SRichard Henderson      * ARMv5 does not have the ID_ISAR registers, but we can still
147209cbd501SRichard Henderson      * set the field to indicate Jazelle support within QEMU.
147309cbd501SRichard Henderson      */
147409cbd501SRichard Henderson     cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
147509cbd501SRichard Henderson 
1476fcf5ef2aSThomas Huth     {
1477fcf5ef2aSThomas Huth         /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
1478fcf5ef2aSThomas Huth         ARMCPRegInfo ifar = {
1479fcf5ef2aSThomas Huth             .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
1480fcf5ef2aSThomas Huth             .access = PL1_RW,
1481fcf5ef2aSThomas Huth             .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1482fcf5ef2aSThomas Huth             .resetvalue = 0
1483fcf5ef2aSThomas Huth         };
1484fcf5ef2aSThomas Huth         define_one_arm_cp_reg(cpu, &ifar);
1485fcf5ef2aSThomas Huth     }
1486fcf5ef2aSThomas Huth }
1487fcf5ef2aSThomas Huth 
1488fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj)
1489fcf5ef2aSThomas Huth {
1490fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1491fcf5ef2aSThomas Huth     /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
1492fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1493fcf5ef2aSThomas Huth      * have the v6K features.
1494fcf5ef2aSThomas Huth      * These ID register values are correct for 1136 but may be wrong
1495fcf5ef2aSThomas Huth      * for 1136_r2 (in particular r0p2 does not actually implement most
1496fcf5ef2aSThomas Huth      * of the ID registers).
1497fcf5ef2aSThomas Huth      */
1498fcf5ef2aSThomas Huth 
1499fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1500fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1501fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1502fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1503fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1504fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1505fcf5ef2aSThomas Huth     cpu->midr = 0x4107b362;
1506fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
150747576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
150847576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1509fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1510fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1511fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1512fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1513fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1514fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1515fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1516fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1517fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
151847576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00140011;
151947576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
152047576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231111;
152147576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
152247576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1523fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1524fcf5ef2aSThomas Huth }
1525fcf5ef2aSThomas Huth 
1526fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj)
1527fcf5ef2aSThomas Huth {
1528fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1529fcf5ef2aSThomas Huth 
1530fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1531fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1532fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1533fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1534fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1535fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1536fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1537fcf5ef2aSThomas Huth     cpu->midr = 0x4117b363;
1538fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
153947576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
154047576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1541fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1542fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1543fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1544fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1545fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1546fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1547fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1548fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1549fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
155047576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00140011;
155147576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
155247576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231111;
155347576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
155447576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1555fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1556fcf5ef2aSThomas Huth }
1557fcf5ef2aSThomas Huth 
1558fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj)
1559fcf5ef2aSThomas Huth {
1560fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1561fcf5ef2aSThomas Huth 
1562fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1176";
1563fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1564fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1565fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1566fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1567fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1568fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1569fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1570fcf5ef2aSThomas Huth     cpu->midr = 0x410fb767;
1571fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b5;
157247576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
157347576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1574fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1575fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1576fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1577fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1578fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x33;
1579fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1580fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1581fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1582fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222100;
158347576b94SRichard Henderson     cpu->isar.id_isar0 = 0x0140011;
158447576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
158547576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231121;
158647576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
158747576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01141;
1588fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1589fcf5ef2aSThomas Huth }
1590fcf5ef2aSThomas Huth 
1591fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj)
1592fcf5ef2aSThomas Huth {
1593fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1594fcf5ef2aSThomas Huth 
1595fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm11mpcore";
1596fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1597fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1598fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1599fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1600fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1601fcf5ef2aSThomas Huth     cpu->midr = 0x410fb022;
1602fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
160347576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
160447576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1605fcf5ef2aSThomas Huth     cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1606fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1607fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1608fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0;
1609fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x2;
1610fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01100103;
1611fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10020302;
1612fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222000;
161347576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00100011;
161447576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
161547576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11221011;
161647576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
161747576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1618fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
1619fcf5ef2aSThomas Huth }
1620fcf5ef2aSThomas Huth 
1621191776b9SStefan Hajnoczi static void cortex_m0_initfn(Object *obj)
1622191776b9SStefan Hajnoczi {
1623191776b9SStefan Hajnoczi     ARMCPU *cpu = ARM_CPU(obj);
1624191776b9SStefan Hajnoczi     set_feature(&cpu->env, ARM_FEATURE_V6);
1625191776b9SStefan Hajnoczi     set_feature(&cpu->env, ARM_FEATURE_M);
1626191776b9SStefan Hajnoczi 
1627191776b9SStefan Hajnoczi     cpu->midr = 0x410cc200;
1628191776b9SStefan Hajnoczi }
1629191776b9SStefan Hajnoczi 
1630fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj)
1631fcf5ef2aSThomas Huth {
1632fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1633fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1634fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1635cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1636fcf5ef2aSThomas Huth     cpu->midr = 0x410fc231;
16378d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
16385a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
16395a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
16405a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
16415a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
16425a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
16435a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
16445a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
16455a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
164647576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01141110;
164747576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02111000;
164847576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21112231;
164947576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111110;
165047576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310102;
165147576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
165247576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1653fcf5ef2aSThomas Huth }
1654fcf5ef2aSThomas Huth 
1655fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj)
1656fcf5ef2aSThomas Huth {
1657fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1658fcf5ef2aSThomas Huth 
1659fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1660fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1661cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1662fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
166314fd0c31SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1664fcf5ef2aSThomas Huth     cpu->midr = 0x410fc240; /* r0p0 */
16658d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
166614fd0c31SPeter Maydell     cpu->isar.mvfr0 = 0x10110021;
166714fd0c31SPeter Maydell     cpu->isar.mvfr1 = 0x11000011;
166814fd0c31SPeter Maydell     cpu->isar.mvfr2 = 0x00000000;
16695a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
16705a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
16715a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
16725a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
16735a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
16745a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
16755a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
16765a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
167747576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01141110;
167847576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02111000;
167947576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21112231;
168047576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111110;
168147576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310102;
168247576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
168347576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1684fcf5ef2aSThomas Huth }
16859901c576SPeter Maydell 
1686c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj)
1687c7b26382SPeter Maydell {
1688c7b26382SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1689c7b26382SPeter Maydell 
1690c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_V8);
1691c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M);
1692cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1693c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
1694c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
169514fd0c31SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1696c7b26382SPeter Maydell     cpu->midr = 0x410fd213; /* r0p3 */
1697c7b26382SPeter Maydell     cpu->pmsav7_dregion = 16;
1698c7b26382SPeter Maydell     cpu->sau_sregion = 8;
169914fd0c31SPeter Maydell     cpu->isar.mvfr0 = 0x10110021;
170014fd0c31SPeter Maydell     cpu->isar.mvfr1 = 0x11000011;
170114fd0c31SPeter Maydell     cpu->isar.mvfr2 = 0x00000040;
1702c7b26382SPeter Maydell     cpu->id_pfr0 = 0x00000030;
1703c7b26382SPeter Maydell     cpu->id_pfr1 = 0x00000210;
1704c7b26382SPeter Maydell     cpu->id_dfr0 = 0x00200000;
1705c7b26382SPeter Maydell     cpu->id_afr0 = 0x00000000;
1706c7b26382SPeter Maydell     cpu->id_mmfr0 = 0x00101F40;
1707c7b26382SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
1708c7b26382SPeter Maydell     cpu->id_mmfr2 = 0x01000000;
1709c7b26382SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
171047576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01101110;
171147576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02212000;
171247576b94SRichard Henderson     cpu->isar.id_isar2 = 0x20232232;
171347576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111131;
171447576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310132;
171547576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
171647576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1717c7b26382SPeter Maydell     cpu->clidr = 0x00000000;
1718c7b26382SPeter Maydell     cpu->ctr = 0x8000c000;
1719c7b26382SPeter Maydell }
1720c7b26382SPeter Maydell 
1721fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data)
1722fcf5ef2aSThomas Huth {
172351e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
1724fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
1725fcf5ef2aSThomas Huth 
172651e5ef45SMarc-André Lureau     acc->info = data;
1727fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1728fcf5ef2aSThomas Huth     cc->do_interrupt = arm_v7m_cpu_do_interrupt;
1729fcf5ef2aSThomas Huth #endif
1730fcf5ef2aSThomas Huth 
1731fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1732fcf5ef2aSThomas Huth }
1733fcf5ef2aSThomas Huth 
1734fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
1735fcf5ef2aSThomas Huth     /* Dummy the TCM region regs for the moment */
1736fcf5ef2aSThomas Huth     { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
1737fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
1738fcf5ef2aSThomas Huth     { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
1739fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
174095e9a242SLuc MICHEL     { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
174195e9a242SLuc MICHEL       .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1742fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1743fcf5ef2aSThomas Huth };
1744fcf5ef2aSThomas Huth 
1745fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj)
1746fcf5ef2aSThomas Huth {
1747fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1748fcf5ef2aSThomas Huth 
1749fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1750fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1751452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1752fcf5ef2aSThomas Huth     cpu->midr = 0x411fc153; /* r1p3 */
1753fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x0131;
1754fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x001;
1755fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x010400;
1756fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x0;
1757fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x0210030;
1758fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x00000000;
1759fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01200000;
1760fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x0211;
176147576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101111;
176247576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
176347576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232141;
176447576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01112131;
176547576b94SRichard Henderson     cpu->isar.id_isar4 = 0x0010142;
176647576b94SRichard Henderson     cpu->isar.id_isar5 = 0x0;
176747576b94SRichard Henderson     cpu->isar.id_isar6 = 0x0;
1768fcf5ef2aSThomas Huth     cpu->mp_is_up = true;
17698d92e26bSPeter Maydell     cpu->pmsav7_dregion = 16;
1770fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
1771fcf5ef2aSThomas Huth }
1772fcf5ef2aSThomas Huth 
1773ebac5458SEdgar E. Iglesias static void cortex_r5f_initfn(Object *obj)
1774ebac5458SEdgar E. Iglesias {
1775ebac5458SEdgar E. Iglesias     ARMCPU *cpu = ARM_CPU(obj);
1776ebac5458SEdgar E. Iglesias 
1777ebac5458SEdgar E. Iglesias     cortex_r5_initfn(obj);
1778ebac5458SEdgar E. Iglesias     set_feature(&cpu->env, ARM_FEATURE_VFP3);
17793de79d33SPeter Maydell     cpu->isar.mvfr0 = 0x10110221;
17803de79d33SPeter Maydell     cpu->isar.mvfr1 = 0x00000011;
1781ebac5458SEdgar E. Iglesias }
1782ebac5458SEdgar E. Iglesias 
1783fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
1784fcf5ef2aSThomas Huth     { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
1785fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1786fcf5ef2aSThomas Huth     { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1787fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1788fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1789fcf5ef2aSThomas Huth };
1790fcf5ef2aSThomas Huth 
1791fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj)
1792fcf5ef2aSThomas Huth {
1793fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1794fcf5ef2aSThomas Huth 
1795fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a8";
1796fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1797fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1798fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1799fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1800fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1801fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1802fcf5ef2aSThomas Huth     cpu->midr = 0x410fc080;
1803fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410330c0;
180447576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
180547576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00011111;
1806fcf5ef2aSThomas Huth     cpu->ctr = 0x82048004;
1807fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1808fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1809fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1810fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x400;
1811fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1812fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x31100003;
1813fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1814fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01202000;
1815fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x11;
181647576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
181747576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12112111;
181847576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232031;
181947576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
182047576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
1821fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x15141000;
1822fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (2 << 24) | 3;
1823fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
1824fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
1825fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1826fcf5ef2aSThomas Huth     cpu->reset_auxcr = 2;
1827fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1828fcf5ef2aSThomas Huth }
1829fcf5ef2aSThomas Huth 
1830fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
1831fcf5ef2aSThomas Huth     /* power_control should be set to maximum latency. Again,
1832fcf5ef2aSThomas Huth      * default to 0 and set by private hook
1833fcf5ef2aSThomas Huth      */
1834fcf5ef2aSThomas Huth     { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
1835fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1836fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
1837fcf5ef2aSThomas Huth     { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
1838fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1839fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
1840fcf5ef2aSThomas Huth     { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
1841fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1842fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
1843fcf5ef2aSThomas Huth     { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
1844fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1845fcf5ef2aSThomas Huth     /* TLB lockdown control */
1846fcf5ef2aSThomas Huth     { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
1847fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1848fcf5ef2aSThomas Huth     { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
1849fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1850fcf5ef2aSThomas Huth     { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
1851fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1852fcf5ef2aSThomas Huth     { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
1853fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1854fcf5ef2aSThomas Huth     { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
1855fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1856fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1857fcf5ef2aSThomas Huth };
1858fcf5ef2aSThomas Huth 
1859fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj)
1860fcf5ef2aSThomas Huth {
1861fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1862fcf5ef2aSThomas Huth 
1863fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a9";
1864fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1865fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1866fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1867fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1868fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1869fcf5ef2aSThomas Huth     /* Note that A9 supports the MP extensions even for
1870fcf5ef2aSThomas Huth      * A9UP and single-core A9MP (which are both different
1871fcf5ef2aSThomas Huth      * and valid configurations; we don't model A9UP).
1872fcf5ef2aSThomas Huth      */
1873fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1874fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR);
1875fcf5ef2aSThomas Huth     cpu->midr = 0x410fc090;
1876fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41033090;
187747576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
187847576b94SRichard Henderson     cpu->isar.mvfr1 = 0x01111111;
1879fcf5ef2aSThomas Huth     cpu->ctr = 0x80038003;
1880fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1881fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1882fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1883fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x000;
1884fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1885fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x00100103;
1886fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1887fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01230000;
1888fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x00002111;
188947576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
189047576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
189147576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
189247576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
189347576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
1894fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x35141000;
1895fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (1 << 24) | 3;
1896fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
1897fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1898fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1899fcf5ef2aSThomas Huth }
1900fcf5ef2aSThomas Huth 
1901fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1902fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1903fcf5ef2aSThomas Huth {
1904fcf5ef2aSThomas Huth     /* Linux wants the number of processors from here.
1905fcf5ef2aSThomas Huth      * Might as well set the interrupt-controller bit too.
1906fcf5ef2aSThomas Huth      */
1907fcf5ef2aSThomas Huth     return ((smp_cpus - 1) << 24) | (1 << 23);
1908fcf5ef2aSThomas Huth }
1909fcf5ef2aSThomas Huth #endif
1910fcf5ef2aSThomas Huth 
1911fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
1912fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1913fcf5ef2aSThomas Huth     { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1914fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
1915fcf5ef2aSThomas Huth       .writefn = arm_cp_write_ignore, },
1916fcf5ef2aSThomas Huth #endif
1917fcf5ef2aSThomas Huth     { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
1918fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1919fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1920fcf5ef2aSThomas Huth };
1921fcf5ef2aSThomas Huth 
1922fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj)
1923fcf5ef2aSThomas Huth {
1924fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1925fcf5ef2aSThomas Huth 
1926fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a7";
19275110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
1928fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1929fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1930fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1931fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1932fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1933fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1934436c0cbbSPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL2);
1935fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1936a46118fcSAndrew Jones     set_feature(&cpu->env, ARM_FEATURE_PMU);
1937fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
1938fcf5ef2aSThomas Huth     cpu->midr = 0x410fc075;
1939fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41023075;
194047576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
194147576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
1942fcf5ef2aSThomas Huth     cpu->ctr = 0x84448003;
1943fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1944fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1945fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1946fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1947fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1948fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10101105;
1949fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x40000000;
1950fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1951fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
195237bdda89SRichard Henderson     /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but
195337bdda89SRichard Henderson      * table 4-41 gives 0x02101110, which includes the arm div insns.
195437bdda89SRichard Henderson      */
195547576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
195647576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
195747576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
195847576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
195947576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
1960fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f005;
1961fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1962fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1963fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1964fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1965fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
1966fcf5ef2aSThomas Huth }
1967fcf5ef2aSThomas Huth 
1968fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj)
1969fcf5ef2aSThomas Huth {
1970fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1971fcf5ef2aSThomas Huth 
1972fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a15";
19735110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
1974fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1975fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1976fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1977fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1978fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1979fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1980436c0cbbSPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL2);
1981fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1982a46118fcSAndrew Jones     set_feature(&cpu->env, ARM_FEATURE_PMU);
1983fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1984fcf5ef2aSThomas Huth     cpu->midr = 0x412fc0f1;
1985fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410430f0;
198647576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
198747576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
1988fcf5ef2aSThomas Huth     cpu->ctr = 0x8444c004;
1989fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1990fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1991fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1992fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1993fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1994fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10201105;
1995fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1996fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1997fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
199847576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
199947576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
200047576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
200147576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
200247576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
2003fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f021;
2004fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
2005fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
2006fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
2007fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
2008fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
2009fcf5ef2aSThomas Huth }
2010fcf5ef2aSThomas Huth 
2011fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj)
2012fcf5ef2aSThomas Huth {
2013fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2014fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V4T);
2015fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
2016fcf5ef2aSThomas Huth     cpu->midr = ARM_CPUID_TI925T;
2017fcf5ef2aSThomas Huth     cpu->ctr = 0x5109149;
2018fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
2019fcf5ef2aSThomas Huth }
2020fcf5ef2aSThomas Huth 
2021fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj)
2022fcf5ef2aSThomas Huth {
2023fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2024fcf5ef2aSThomas Huth 
2025fcf5ef2aSThomas Huth     cpu->dtb_compatible = "intel,sa1100";
2026fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
2027fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2028fcf5ef2aSThomas Huth     cpu->midr = 0x4401A11B;
2029fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
2030fcf5ef2aSThomas Huth }
2031fcf5ef2aSThomas Huth 
2032fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj)
2033fcf5ef2aSThomas Huth {
2034fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2035fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
2036fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2037fcf5ef2aSThomas Huth     cpu->midr = 0x6901B119;
2038fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
2039fcf5ef2aSThomas Huth }
2040fcf5ef2aSThomas Huth 
2041fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj)
2042fcf5ef2aSThomas Huth {
2043fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2044fcf5ef2aSThomas Huth 
2045fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2046fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2047fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2048fcf5ef2aSThomas Huth     cpu->midr = 0x69052100;
2049fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2050fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2051fcf5ef2aSThomas Huth }
2052fcf5ef2aSThomas Huth 
2053fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj)
2054fcf5ef2aSThomas Huth {
2055fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2056fcf5ef2aSThomas Huth 
2057fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2058fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2059fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2060fcf5ef2aSThomas Huth     cpu->midr = 0x69052d00;
2061fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2062fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2063fcf5ef2aSThomas Huth }
2064fcf5ef2aSThomas Huth 
2065fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj)
2066fcf5ef2aSThomas Huth {
2067fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2068fcf5ef2aSThomas Huth 
2069fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2070fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2071fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2072fcf5ef2aSThomas Huth     cpu->midr = 0x69052903;
2073fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2074fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2075fcf5ef2aSThomas Huth }
2076fcf5ef2aSThomas Huth 
2077fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj)
2078fcf5ef2aSThomas Huth {
2079fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2080fcf5ef2aSThomas Huth 
2081fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2082fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2083fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2084fcf5ef2aSThomas Huth     cpu->midr = 0x69052d05;
2085fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2086fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2087fcf5ef2aSThomas Huth }
2088fcf5ef2aSThomas Huth 
2089fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj)
2090fcf5ef2aSThomas Huth {
2091fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2092fcf5ef2aSThomas Huth 
2093fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2094fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2095fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2096fcf5ef2aSThomas Huth     cpu->midr = 0x69052d06;
2097fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2098fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2099fcf5ef2aSThomas Huth }
2100fcf5ef2aSThomas Huth 
2101fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj)
2102fcf5ef2aSThomas Huth {
2103fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2104fcf5ef2aSThomas Huth 
2105fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2106fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2107fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2108fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2109fcf5ef2aSThomas Huth     cpu->midr = 0x69054110;
2110fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2111fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2112fcf5ef2aSThomas Huth }
2113fcf5ef2aSThomas Huth 
2114fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj)
2115fcf5ef2aSThomas Huth {
2116fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2117fcf5ef2aSThomas Huth 
2118fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2119fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2120fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2121fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2122fcf5ef2aSThomas Huth     cpu->midr = 0x69054111;
2123fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2124fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2125fcf5ef2aSThomas Huth }
2126fcf5ef2aSThomas Huth 
2127fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj)
2128fcf5ef2aSThomas Huth {
2129fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2130fcf5ef2aSThomas Huth 
2131fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2132fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2133fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2134fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2135fcf5ef2aSThomas Huth     cpu->midr = 0x69054112;
2136fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2137fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2138fcf5ef2aSThomas Huth }
2139fcf5ef2aSThomas Huth 
2140fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj)
2141fcf5ef2aSThomas Huth {
2142fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2143fcf5ef2aSThomas Huth 
2144fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2145fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2146fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2147fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2148fcf5ef2aSThomas Huth     cpu->midr = 0x69054113;
2149fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2150fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2151fcf5ef2aSThomas Huth }
2152fcf5ef2aSThomas Huth 
2153fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj)
2154fcf5ef2aSThomas Huth {
2155fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2156fcf5ef2aSThomas Huth 
2157fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2158fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2159fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2160fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2161fcf5ef2aSThomas Huth     cpu->midr = 0x69054114;
2162fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2163fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2164fcf5ef2aSThomas Huth }
2165fcf5ef2aSThomas Huth 
2166fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj)
2167fcf5ef2aSThomas Huth {
2168fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2169fcf5ef2aSThomas Huth 
2170fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2171fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2172fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2173fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2174fcf5ef2aSThomas Huth     cpu->midr = 0x69054117;
2175fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2176fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2177fcf5ef2aSThomas Huth }
2178fcf5ef2aSThomas Huth 
2179bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
2180bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host);
2181bab52d4bSPeter Maydell  * otherwise, a CPU with as many features enabled as our emulation supports.
2182bab52d4bSPeter Maydell  * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c;
2183bab52d4bSPeter Maydell  * this only needs to handle 32 bits.
2184bab52d4bSPeter Maydell  */
2185bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj)
2186bab52d4bSPeter Maydell {
2187bab52d4bSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
2188bab52d4bSPeter Maydell 
2189bab52d4bSPeter Maydell     if (kvm_enabled()) {
2190bab52d4bSPeter Maydell         kvm_arm_set_cpu_features_from_host(cpu);
2191bab52d4bSPeter Maydell     } else {
2192bab52d4bSPeter Maydell         cortex_a15_initfn(obj);
2193973751fdSPeter Maydell 
2194973751fdSPeter Maydell         /* old-style VFP short-vector support */
2195973751fdSPeter Maydell         cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
2196973751fdSPeter Maydell 
2197fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
2198a0032cc5SPeter Maydell         /* We don't set these in system emulation mode for the moment,
2199962fcbf2SRichard Henderson          * since we don't correctly set (all of) the ID registers to
2200962fcbf2SRichard Henderson          * advertise them.
2201a0032cc5SPeter Maydell          */
2202fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_V8);
2203962fcbf2SRichard Henderson         {
2204962fcbf2SRichard Henderson             uint32_t t;
2205962fcbf2SRichard Henderson 
2206962fcbf2SRichard Henderson             t = cpu->isar.id_isar5;
2207962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, AES, 2);
2208962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA1, 1);
2209962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA2, 1);
2210962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, CRC32, 1);
2211962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, RDM, 1);
2212962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, VCMA, 1);
2213962fcbf2SRichard Henderson             cpu->isar.id_isar5 = t;
2214962fcbf2SRichard Henderson 
2215962fcbf2SRichard Henderson             t = cpu->isar.id_isar6;
22166c1f6f27SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1);
2217962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, DP, 1);
2218991c0599SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, FHM, 1);
22199888bd1eSRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, SB, 1);
2220cb570bd3SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1);
2221962fcbf2SRichard Henderson             cpu->isar.id_isar6 = t;
2222ab638a32SRichard Henderson 
2223c8877d0fSRichard Henderson             t = cpu->isar.mvfr2;
2224c8877d0fSRichard Henderson             t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */
2225c8877d0fSRichard Henderson             t = FIELD_DP32(t, MVFR2, FPMISC, 4);   /* FP MaxNum */
2226c8877d0fSRichard Henderson             cpu->isar.mvfr2 = t;
2227c8877d0fSRichard Henderson 
2228ab638a32SRichard Henderson             t = cpu->id_mmfr4;
2229ab638a32SRichard Henderson             t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */
2230ab638a32SRichard Henderson             cpu->id_mmfr4 = t;
2231962fcbf2SRichard Henderson         }
2232a0032cc5SPeter Maydell #endif
2233a0032cc5SPeter Maydell     }
2234fcf5ef2aSThomas Huth }
2235fcf5ef2aSThomas Huth #endif
2236fcf5ef2aSThomas Huth 
2237fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
2238fcf5ef2aSThomas Huth 
223951e5ef45SMarc-André Lureau struct ARMCPUInfo {
2240fcf5ef2aSThomas Huth     const char *name;
2241fcf5ef2aSThomas Huth     void (*initfn)(Object *obj);
2242fcf5ef2aSThomas Huth     void (*class_init)(ObjectClass *oc, void *data);
224351e5ef45SMarc-André Lureau };
2244fcf5ef2aSThomas Huth 
2245fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = {
2246fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
2247fcf5ef2aSThomas Huth     { .name = "arm926",      .initfn = arm926_initfn },
2248fcf5ef2aSThomas Huth     { .name = "arm946",      .initfn = arm946_initfn },
2249fcf5ef2aSThomas Huth     { .name = "arm1026",     .initfn = arm1026_initfn },
2250fcf5ef2aSThomas Huth     /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
2251fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
2252fcf5ef2aSThomas Huth      * have the v6K features.
2253fcf5ef2aSThomas Huth      */
2254fcf5ef2aSThomas Huth     { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
2255fcf5ef2aSThomas Huth     { .name = "arm1136",     .initfn = arm1136_initfn },
2256fcf5ef2aSThomas Huth     { .name = "arm1176",     .initfn = arm1176_initfn },
2257fcf5ef2aSThomas Huth     { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
2258191776b9SStefan Hajnoczi     { .name = "cortex-m0",   .initfn = cortex_m0_initfn,
2259191776b9SStefan Hajnoczi                              .class_init = arm_v7m_class_init },
2260fcf5ef2aSThomas Huth     { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
2261fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
2262fcf5ef2aSThomas Huth     { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
2263fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
2264c7b26382SPeter Maydell     { .name = "cortex-m33",  .initfn = cortex_m33_initfn,
2265c7b26382SPeter Maydell                              .class_init = arm_v7m_class_init },
2266fcf5ef2aSThomas Huth     { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
2267ebac5458SEdgar E. Iglesias     { .name = "cortex-r5f",  .initfn = cortex_r5f_initfn },
2268fcf5ef2aSThomas Huth     { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
2269fcf5ef2aSThomas Huth     { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
2270fcf5ef2aSThomas Huth     { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
2271fcf5ef2aSThomas Huth     { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
2272fcf5ef2aSThomas Huth     { .name = "ti925t",      .initfn = ti925t_initfn },
2273fcf5ef2aSThomas Huth     { .name = "sa1100",      .initfn = sa1100_initfn },
2274fcf5ef2aSThomas Huth     { .name = "sa1110",      .initfn = sa1110_initfn },
2275fcf5ef2aSThomas Huth     { .name = "pxa250",      .initfn = pxa250_initfn },
2276fcf5ef2aSThomas Huth     { .name = "pxa255",      .initfn = pxa255_initfn },
2277fcf5ef2aSThomas Huth     { .name = "pxa260",      .initfn = pxa260_initfn },
2278fcf5ef2aSThomas Huth     { .name = "pxa261",      .initfn = pxa261_initfn },
2279fcf5ef2aSThomas Huth     { .name = "pxa262",      .initfn = pxa262_initfn },
2280fcf5ef2aSThomas Huth     /* "pxa270" is an alias for "pxa270-a0" */
2281fcf5ef2aSThomas Huth     { .name = "pxa270",      .initfn = pxa270a0_initfn },
2282fcf5ef2aSThomas Huth     { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
2283fcf5ef2aSThomas Huth     { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
2284fcf5ef2aSThomas Huth     { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
2285fcf5ef2aSThomas Huth     { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
2286fcf5ef2aSThomas Huth     { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
2287fcf5ef2aSThomas Huth     { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
2288bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
2289bab52d4bSPeter Maydell     { .name = "max",         .initfn = arm_max_initfn },
2290bab52d4bSPeter Maydell #endif
2291fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
2292a0032cc5SPeter Maydell     { .name = "any",         .initfn = arm_max_initfn },
2293fcf5ef2aSThomas Huth #endif
2294fcf5ef2aSThomas Huth #endif
2295fcf5ef2aSThomas Huth     { .name = NULL }
2296fcf5ef2aSThomas Huth };
2297fcf5ef2aSThomas Huth 
2298fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
2299fcf5ef2aSThomas Huth     DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
2300fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
2301fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
2302fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
2303fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
230415f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
2305f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
2306fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
2307fcf5ef2aSThomas Huth };
2308fcf5ef2aSThomas Huth 
2309fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
2310fcf5ef2aSThomas Huth {
2311fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
2312fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
2313fcf5ef2aSThomas Huth 
2314fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
2315fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
2316fcf5ef2aSThomas Huth     }
2317fcf5ef2aSThomas Huth     return g_strdup("arm");
2318fcf5ef2aSThomas Huth }
2319fcf5ef2aSThomas Huth 
2320fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
2321fcf5ef2aSThomas Huth {
2322fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
2323fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
2324fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
2325fcf5ef2aSThomas Huth 
2326bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
2327bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
2328fcf5ef2aSThomas Huth     dc->props = arm_cpu_properties;
2329fcf5ef2aSThomas Huth 
2330fcf5ef2aSThomas Huth     acc->parent_reset = cc->reset;
2331fcf5ef2aSThomas Huth     cc->reset = arm_cpu_reset;
2332fcf5ef2aSThomas Huth 
2333fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
2334fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
2335fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
2336fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
2337fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
233842f6ed91SJulia Suvorova     cc->synchronize_from_tb = arm_cpu_synchronize_from_tb;
2339fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
2340fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
23417350d553SRichard Henderson #ifndef CONFIG_USER_ONLY
2342fcf5ef2aSThomas Huth     cc->do_interrupt = arm_cpu_do_interrupt;
2343fcf5ef2aSThomas Huth     cc->do_unaligned_access = arm_cpu_do_unaligned_access;
2344c79c0a31SPeter Maydell     cc->do_transaction_failed = arm_cpu_do_transaction_failed;
2345fcf5ef2aSThomas Huth     cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
2346fcf5ef2aSThomas Huth     cc->asidx_from_attrs = arm_asidx_from_attrs;
2347fcf5ef2aSThomas Huth     cc->vmsd = &vmstate_arm_cpu;
2348fcf5ef2aSThomas Huth     cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
2349fcf5ef2aSThomas Huth     cc->write_elf64_note = arm_cpu_write_elf64_note;
2350fcf5ef2aSThomas Huth     cc->write_elf32_note = arm_cpu_write_elf32_note;
2351fcf5ef2aSThomas Huth #endif
2352fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
2353fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
2354fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
2355200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2356fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
2357fcf5ef2aSThomas Huth     cc->debug_excp_handler = arm_debug_excp_handler;
2358fcf5ef2aSThomas Huth     cc->debug_check_watchpoint = arm_debug_check_watchpoint;
235940612000SJulian Brown #if !defined(CONFIG_USER_ONLY)
236040612000SJulian Brown     cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
236140612000SJulian Brown #endif
2362fcf5ef2aSThomas Huth 
2363fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
236474d7fc7fSRichard Henderson #ifdef CONFIG_TCG
236555c3ceefSRichard Henderson     cc->tcg_initialize = arm_translate_init;
23667350d553SRichard Henderson     cc->tlb_fill = arm_cpu_tlb_fill;
236774d7fc7fSRichard Henderson #endif
2368fcf5ef2aSThomas Huth }
2369fcf5ef2aSThomas Huth 
237086f0a186SPeter Maydell #ifdef CONFIG_KVM
237186f0a186SPeter Maydell static void arm_host_initfn(Object *obj)
237286f0a186SPeter Maydell {
237386f0a186SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
237486f0a186SPeter Maydell 
237586f0a186SPeter Maydell     kvm_arm_set_cpu_features_from_host(cpu);
237651e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
237786f0a186SPeter Maydell }
237886f0a186SPeter Maydell 
237986f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = {
238086f0a186SPeter Maydell     .name = TYPE_ARM_HOST_CPU,
238186f0a186SPeter Maydell #ifdef TARGET_AARCH64
238286f0a186SPeter Maydell     .parent = TYPE_AARCH64_CPU,
238386f0a186SPeter Maydell #else
238486f0a186SPeter Maydell     .parent = TYPE_ARM_CPU,
238586f0a186SPeter Maydell #endif
238686f0a186SPeter Maydell     .instance_init = arm_host_initfn,
238786f0a186SPeter Maydell };
238886f0a186SPeter Maydell 
238986f0a186SPeter Maydell #endif
239086f0a186SPeter Maydell 
239151e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj)
239251e5ef45SMarc-André Lureau {
239351e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj);
239451e5ef45SMarc-André Lureau 
239551e5ef45SMarc-André Lureau     acc->info->initfn(obj);
239651e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
239751e5ef45SMarc-André Lureau }
239851e5ef45SMarc-André Lureau 
239951e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data)
240051e5ef45SMarc-André Lureau {
240151e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
240251e5ef45SMarc-André Lureau 
240351e5ef45SMarc-André Lureau     acc->info = data;
240451e5ef45SMarc-André Lureau }
240551e5ef45SMarc-André Lureau 
2406fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info)
2407fcf5ef2aSThomas Huth {
2408fcf5ef2aSThomas Huth     TypeInfo type_info = {
2409fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
2410fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
241151e5ef45SMarc-André Lureau         .instance_init = arm_cpu_instance_init,
2412fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
241351e5ef45SMarc-André Lureau         .class_init = info->class_init ?: cpu_register_class_init,
241451e5ef45SMarc-André Lureau         .class_data = (void *)info,
2415fcf5ef2aSThomas Huth     };
2416fcf5ef2aSThomas Huth 
2417fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2418fcf5ef2aSThomas Huth     type_register(&type_info);
2419fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2420fcf5ef2aSThomas Huth }
2421fcf5ef2aSThomas Huth 
2422fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2423fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2424fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2425fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2426fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2427fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2428fcf5ef2aSThomas Huth     .abstract = true,
2429fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2430fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2431fcf5ef2aSThomas Huth };
2432fcf5ef2aSThomas Huth 
2433181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = {
2434181962fdSPeter Maydell     .name = TYPE_IDAU_INTERFACE,
2435181962fdSPeter Maydell     .parent = TYPE_INTERFACE,
2436181962fdSPeter Maydell     .class_size = sizeof(IDAUInterfaceClass),
2437181962fdSPeter Maydell };
2438181962fdSPeter Maydell 
2439fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2440fcf5ef2aSThomas Huth {
2441fcf5ef2aSThomas Huth     const ARMCPUInfo *info = arm_cpus;
2442fcf5ef2aSThomas Huth 
2443fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2444181962fdSPeter Maydell     type_register_static(&idau_interface_type_info);
2445fcf5ef2aSThomas Huth 
2446fcf5ef2aSThomas Huth     while (info->name) {
2447fcf5ef2aSThomas Huth         cpu_register(info);
2448fcf5ef2aSThomas Huth         info++;
2449fcf5ef2aSThomas Huth     }
245086f0a186SPeter Maydell 
245186f0a186SPeter Maydell #ifdef CONFIG_KVM
245286f0a186SPeter Maydell     type_register_static(&host_arm_cpu_type_info);
245386f0a186SPeter Maydell #endif
2454fcf5ef2aSThomas Huth }
2455fcf5ef2aSThomas Huth 
2456fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2457