xref: /openbmc/qemu/target/arm/cpu.c (revision e66a67bf28e1b4fce2e3d72a2610dbd48d9d3078)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22181962fdSPeter Maydell #include "target/arm/idau.h"
23fcf5ef2aSThomas Huth #include "qemu/error-report.h"
24fcf5ef2aSThomas Huth #include "qapi/error.h"
25fcf5ef2aSThomas Huth #include "cpu.h"
26fcf5ef2aSThomas Huth #include "internals.h"
27fcf5ef2aSThomas Huth #include "qemu-common.h"
28fcf5ef2aSThomas Huth #include "exec/exec-all.h"
29fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
30fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
31fcf5ef2aSThomas Huth #include "hw/loader.h"
32fcf5ef2aSThomas Huth #endif
33fcf5ef2aSThomas Huth #include "hw/arm/arm.h"
34fcf5ef2aSThomas Huth #include "sysemu/sysemu.h"
35b3946626SVincent Palatin #include "sysemu/hw_accel.h"
36fcf5ef2aSThomas Huth #include "kvm_arm.h"
37110f6c70SRichard Henderson #include "disas/capstone.h"
3824f91e81SAlex Bennée #include "fpu/softfloat.h"
39fcf5ef2aSThomas Huth 
40fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
41fcf5ef2aSThomas Huth {
42fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
43fcf5ef2aSThomas Huth 
44fcf5ef2aSThomas Huth     cpu->env.regs[15] = value;
45fcf5ef2aSThomas Huth }
46fcf5ef2aSThomas Huth 
47fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
48fcf5ef2aSThomas Huth {
49fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
50fcf5ef2aSThomas Huth 
51062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
52fcf5ef2aSThomas Huth         && cs->interrupt_request &
53fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
54fcf5ef2aSThomas Huth          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
55fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
56fcf5ef2aSThomas Huth }
57fcf5ef2aSThomas Huth 
58fcf5ef2aSThomas Huth void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHook *hook,
59fcf5ef2aSThomas Huth                                  void *opaque)
60fcf5ef2aSThomas Huth {
61fcf5ef2aSThomas Huth     /* We currently only support registering a single hook function */
62fcf5ef2aSThomas Huth     assert(!cpu->el_change_hook);
63fcf5ef2aSThomas Huth     cpu->el_change_hook = hook;
64fcf5ef2aSThomas Huth     cpu->el_change_hook_opaque = opaque;
65fcf5ef2aSThomas Huth }
66fcf5ef2aSThomas Huth 
67fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
68fcf5ef2aSThomas Huth {
69fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
70fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
71fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
72fcf5ef2aSThomas Huth 
73fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
74fcf5ef2aSThomas Huth         return;
75fcf5ef2aSThomas Huth     }
76fcf5ef2aSThomas Huth 
77fcf5ef2aSThomas Huth     if (ri->resetfn) {
78fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
79fcf5ef2aSThomas Huth         return;
80fcf5ef2aSThomas Huth     }
81fcf5ef2aSThomas Huth 
82fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
83fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
84fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
85fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
86fcf5ef2aSThomas Huth      */
87fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
88fcf5ef2aSThomas Huth         return;
89fcf5ef2aSThomas Huth     }
90fcf5ef2aSThomas Huth 
91fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
92fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
93fcf5ef2aSThomas Huth     } else {
94fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
95fcf5ef2aSThomas Huth     }
96fcf5ef2aSThomas Huth }
97fcf5ef2aSThomas Huth 
98fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
99fcf5ef2aSThomas Huth {
100fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
101fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
102fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
103fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
104fcf5ef2aSThomas Huth      */
105fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
106fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
107fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
108fcf5ef2aSThomas Huth 
109fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
110fcf5ef2aSThomas Huth         return;
111fcf5ef2aSThomas Huth     }
112fcf5ef2aSThomas Huth 
113fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
114fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
115fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
116fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
117fcf5ef2aSThomas Huth }
118fcf5ef2aSThomas Huth 
119fcf5ef2aSThomas Huth /* CPUClass::reset() */
120fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s)
121fcf5ef2aSThomas Huth {
122fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
123fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
124fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
125fcf5ef2aSThomas Huth 
126fcf5ef2aSThomas Huth     acc->parent_reset(s);
127fcf5ef2aSThomas Huth 
1281f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1291f5c00cfSAlex Bennée 
130fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
131fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
132fcf5ef2aSThomas Huth 
133fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
134fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
135fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
136fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2;
137fcf5ef2aSThomas Huth 
138062ba099SAlex Bennée     cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
139fcf5ef2aSThomas Huth     s->halted = cpu->start_powered_off;
140fcf5ef2aSThomas Huth 
141fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
142fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
143fcf5ef2aSThomas Huth     }
144fcf5ef2aSThomas Huth 
145fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
146fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
147fcf5ef2aSThomas Huth         env->aarch64 = 1;
148fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
149fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
150fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
151fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
152fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
153fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
154fcf5ef2aSThomas Huth #else
155fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
156fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
157fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
158fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
159fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
160fcf5ef2aSThomas Huth         } else {
161fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
162fcf5ef2aSThomas Huth         }
163fcf5ef2aSThomas Huth         env->pc = cpu->rvbar;
164fcf5ef2aSThomas Huth #endif
165fcf5ef2aSThomas Huth     } else {
166fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
167fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
168fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
169fcf5ef2aSThomas Huth #endif
170fcf5ef2aSThomas Huth     }
171fcf5ef2aSThomas Huth 
172fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
173fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
174fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
175fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
176fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
177fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
178fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
179fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
180fcf5ef2aSThomas Huth     }
181fcf5ef2aSThomas Huth #else
182fcf5ef2aSThomas Huth     /* SVC mode with interrupts disabled.  */
183fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_SVC;
184fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
185dc7abe4dSMichael Davidsaver 
186531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
187fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
188fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
189fcf5ef2aSThomas Huth         uint8_t *rom;
19038e2a77cSPeter Maydell         uint32_t vecbase;
191fcf5ef2aSThomas Huth 
1921e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
1931e577cc7SPeter Maydell             env->v7m.secure = true;
1943b2e9344SPeter Maydell         } else {
1953b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
1963b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
1973b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
1983b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
1993b2e9344SPeter Maydell              */
2003b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
2011e577cc7SPeter Maydell         }
2021e577cc7SPeter Maydell 
2039d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
2042c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
2059d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
2062c4da50dSPeter Maydell          */
2079d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
2089d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
2099d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
2109d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
2119d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2129d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2139d40cd8aSPeter Maydell         }
2142c4da50dSPeter Maydell 
215056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
216056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
217056f43dfSPeter Maydell 
21838e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
21938e2a77cSPeter Maydell 
22038e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
22138e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
22238e2a77cSPeter Maydell         rom = rom_ptr(vecbase);
223fcf5ef2aSThomas Huth         if (rom) {
224fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
225fcf5ef2aSThomas Huth              * copied into physical memory.
226fcf5ef2aSThomas Huth              */
227fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
228fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
229fcf5ef2aSThomas Huth         } else {
230fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
231fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
232fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
233fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
234fcf5ef2aSThomas Huth              */
23538e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
23638e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
237fcf5ef2aSThomas Huth         }
238fcf5ef2aSThomas Huth 
239fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
240fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
241fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
242fcf5ef2aSThomas Huth     }
243fcf5ef2aSThomas Huth 
244fcf5ef2aSThomas Huth     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
245fcf5ef2aSThomas Huth      * executing as AArch32 then check if highvecs are enabled and
246fcf5ef2aSThomas Huth      * adjust the PC accordingly.
247fcf5ef2aSThomas Huth      */
248fcf5ef2aSThomas Huth     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
249fcf5ef2aSThomas Huth         env->regs[15] = 0xFFFF0000;
250fcf5ef2aSThomas Huth     }
251fcf5ef2aSThomas Huth 
252dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
253dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
254dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
255dc3c4c14SPeter Maydell      */
256dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
257dc3c4c14SPeter Maydell 
258fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
259fcf5ef2aSThomas Huth #endif
26069ceea64SPeter Maydell 
2610e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
26269ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
2630e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
26462c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
26562c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
26662c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
26762c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
26862c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
26962c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
27062c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
27162c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
27262c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
27362c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
27462c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
27562c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
27662c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
27762c58ee0SPeter Maydell                 }
2780e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
27969ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
28069ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
28169ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
28269ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
28369ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
28469ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
28569ceea64SPeter Maydell             }
2860e1a46bbSPeter Maydell         }
2871bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
2881bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
2894125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
2904125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
2914125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
2924125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
29369ceea64SPeter Maydell     }
29469ceea64SPeter Maydell 
2959901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
2969901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
2979901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
2989901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
2999901c576SPeter Maydell         }
3009901c576SPeter Maydell         env->sau.rnr = 0;
3019901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
3029901c576SPeter Maydell          * the Cortex-M33 does.
3039901c576SPeter Maydell          */
3049901c576SPeter Maydell         env->sau.ctrl = 0;
3059901c576SPeter Maydell     }
3069901c576SPeter Maydell 
307fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
308fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
309fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
310fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
311fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
312fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
313fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
314fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
315fcf5ef2aSThomas Huth     if (kvm_enabled()) {
316fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
317fcf5ef2aSThomas Huth     }
318fcf5ef2aSThomas Huth #endif
319fcf5ef2aSThomas Huth 
320fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
321fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
322fcf5ef2aSThomas Huth }
323fcf5ef2aSThomas Huth 
324fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
325fcf5ef2aSThomas Huth {
326fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
327fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
328fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
329fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
330fcf5ef2aSThomas Huth     uint32_t target_el;
331fcf5ef2aSThomas Huth     uint32_t excp_idx;
332fcf5ef2aSThomas Huth     bool ret = false;
333fcf5ef2aSThomas Huth 
334fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
335fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
336fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
337fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
338fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
339fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
340fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
341fcf5ef2aSThomas Huth             ret = true;
342fcf5ef2aSThomas Huth         }
343fcf5ef2aSThomas Huth     }
344fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
345fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
346fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
347fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
348fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
349fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
350fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
351fcf5ef2aSThomas Huth             ret = true;
352fcf5ef2aSThomas Huth         }
353fcf5ef2aSThomas Huth     }
354fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
355fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
356fcf5ef2aSThomas Huth         target_el = 1;
357fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
358fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
359fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
360fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
361fcf5ef2aSThomas Huth             ret = true;
362fcf5ef2aSThomas Huth         }
363fcf5ef2aSThomas Huth     }
364fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
365fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
366fcf5ef2aSThomas Huth         target_el = 1;
367fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
368fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
369fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
370fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
371fcf5ef2aSThomas Huth             ret = true;
372fcf5ef2aSThomas Huth         }
373fcf5ef2aSThomas Huth     }
374fcf5ef2aSThomas Huth 
375fcf5ef2aSThomas Huth     return ret;
376fcf5ef2aSThomas Huth }
377fcf5ef2aSThomas Huth 
378fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
379fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
380fcf5ef2aSThomas Huth {
381fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
382fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
383fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
384fcf5ef2aSThomas Huth     bool ret = false;
385fcf5ef2aSThomas Huth 
386f4e8e4edSPeter Maydell     /* ARMv7-M interrupt masking works differently than -A or -R.
3877ecdaa4aSPeter Maydell      * There is no FIQ/IRQ distinction. Instead of I and F bits
3887ecdaa4aSPeter Maydell      * masking FIQ and IRQ interrupts, an exception is taken only
3897ecdaa4aSPeter Maydell      * if it is higher priority than the current execution priority
3907ecdaa4aSPeter Maydell      * (which depends on state like BASEPRI, FAULTMASK and the
3917ecdaa4aSPeter Maydell      * currently active exception).
392fcf5ef2aSThomas Huth      */
393fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD
394f4e8e4edSPeter Maydell         && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
395fcf5ef2aSThomas Huth         cs->exception_index = EXCP_IRQ;
396fcf5ef2aSThomas Huth         cc->do_interrupt(cs);
397fcf5ef2aSThomas Huth         ret = true;
398fcf5ef2aSThomas Huth     }
399fcf5ef2aSThomas Huth     return ret;
400fcf5ef2aSThomas Huth }
401fcf5ef2aSThomas Huth #endif
402fcf5ef2aSThomas Huth 
403fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
404fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
405fcf5ef2aSThomas Huth {
406fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
407fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
408fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
409fcf5ef2aSThomas Huth     static const int mask[] = {
410fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
411fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
412fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
413fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
414fcf5ef2aSThomas Huth     };
415fcf5ef2aSThomas Huth 
416fcf5ef2aSThomas Huth     switch (irq) {
417fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
418fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
419fcf5ef2aSThomas Huth         assert(arm_feature(env, ARM_FEATURE_EL2));
420fcf5ef2aSThomas Huth         /* fall through */
421fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
422fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
423fcf5ef2aSThomas Huth         if (level) {
424fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
425fcf5ef2aSThomas Huth         } else {
426fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
427fcf5ef2aSThomas Huth         }
428fcf5ef2aSThomas Huth         break;
429fcf5ef2aSThomas Huth     default:
430fcf5ef2aSThomas Huth         g_assert_not_reached();
431fcf5ef2aSThomas Huth     }
432fcf5ef2aSThomas Huth }
433fcf5ef2aSThomas Huth 
434fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
435fcf5ef2aSThomas Huth {
436fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
437fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
438fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
439fcf5ef2aSThomas Huth     int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;
440fcf5ef2aSThomas Huth 
441fcf5ef2aSThomas Huth     switch (irq) {
442fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
443fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
444fcf5ef2aSThomas Huth         break;
445fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
446fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
447fcf5ef2aSThomas Huth         break;
448fcf5ef2aSThomas Huth     default:
449fcf5ef2aSThomas Huth         g_assert_not_reached();
450fcf5ef2aSThomas Huth     }
451fcf5ef2aSThomas Huth     kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
452fcf5ef2aSThomas Huth     kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
453fcf5ef2aSThomas Huth #endif
454fcf5ef2aSThomas Huth }
455fcf5ef2aSThomas Huth 
456fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
457fcf5ef2aSThomas Huth {
458fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
459fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
460fcf5ef2aSThomas Huth 
461fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
462fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
463fcf5ef2aSThomas Huth }
464fcf5ef2aSThomas Huth 
465fcf5ef2aSThomas Huth #endif
466fcf5ef2aSThomas Huth 
467fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature)
468fcf5ef2aSThomas Huth {
469fcf5ef2aSThomas Huth     env->features |= 1ULL << feature;
470fcf5ef2aSThomas Huth }
471fcf5ef2aSThomas Huth 
472fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature)
473fcf5ef2aSThomas Huth {
474fcf5ef2aSThomas Huth     env->features &= ~(1ULL << feature);
475fcf5ef2aSThomas Huth }
476fcf5ef2aSThomas Huth 
477fcf5ef2aSThomas Huth static int
478fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info)
479fcf5ef2aSThomas Huth {
480fcf5ef2aSThomas Huth   return print_insn_arm(pc | 1, info);
481fcf5ef2aSThomas Huth }
482fcf5ef2aSThomas Huth 
483fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
484fcf5ef2aSThomas Huth {
485fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
486fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
4877bcdbf51SRichard Henderson     bool sctlr_b;
488fcf5ef2aSThomas Huth 
489fcf5ef2aSThomas Huth     if (is_a64(env)) {
490fcf5ef2aSThomas Huth         /* We might not be compiled with the A64 disassembler
491fcf5ef2aSThomas Huth          * because it needs a C++ compiler. Leave print_insn
492fcf5ef2aSThomas Huth          * unset in this case to use the caller default behaviour.
493fcf5ef2aSThomas Huth          */
494fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS)
495fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm_a64;
496fcf5ef2aSThomas Huth #endif
497110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
49815fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
49915fa1a0aSRichard Henderson         info->cap_insn_split = 4;
500110f6c70SRichard Henderson     } else {
501110f6c70SRichard Henderson         int cap_mode;
502110f6c70SRichard Henderson         if (env->thumb) {
503fcf5ef2aSThomas Huth             info->print_insn = print_insn_thumb1;
50415fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
50515fa1a0aSRichard Henderson             info->cap_insn_split = 4;
506110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
507fcf5ef2aSThomas Huth         } else {
508fcf5ef2aSThomas Huth             info->print_insn = print_insn_arm;
50915fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
51015fa1a0aSRichard Henderson             info->cap_insn_split = 4;
511110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
512fcf5ef2aSThomas Huth         }
513110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
514110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
515110f6c70SRichard Henderson         }
516110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
517110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
518110f6c70SRichard Henderson         }
519110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
520110f6c70SRichard Henderson         info->cap_mode = cap_mode;
521fcf5ef2aSThomas Huth     }
5227bcdbf51SRichard Henderson 
5237bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
5247bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
525fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN
526fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
527fcf5ef2aSThomas Huth #else
528fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
529fcf5ef2aSThomas Huth #endif
530fcf5ef2aSThomas Huth     }
531f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
5327bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
5337bcdbf51SRichard Henderson     if (sctlr_b) {
534f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
535f7478a92SJulian Brown     }
5367bcdbf51SRichard Henderson #endif
537fcf5ef2aSThomas Huth }
538fcf5ef2aSThomas Huth 
53946de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
54046de5913SIgor Mammedov {
54146de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
54246de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
54346de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
54446de5913SIgor Mammedov }
54546de5913SIgor Mammedov 
546fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
547fcf5ef2aSThomas Huth {
548fcf5ef2aSThomas Huth     CPUState *cs = CPU(obj);
549fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
550fcf5ef2aSThomas Huth 
551fcf5ef2aSThomas Huth     cs->env_ptr = &cpu->env;
552fcf5ef2aSThomas Huth     cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
553fcf5ef2aSThomas Huth                                          g_free, g_free);
554fcf5ef2aSThomas Huth 
555fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
556fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
557fcf5ef2aSThomas Huth     if (kvm_enabled()) {
558fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
559fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
560fcf5ef2aSThomas Huth          */
561fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
562fcf5ef2aSThomas Huth     } else {
563fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
564fcf5ef2aSThomas Huth     }
565fcf5ef2aSThomas Huth 
566fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
567fcf5ef2aSThomas Huth                                                 arm_gt_ptimer_cb, cpu);
568fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
569fcf5ef2aSThomas Huth                                                 arm_gt_vtimer_cb, cpu);
570fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
571fcf5ef2aSThomas Huth                                                 arm_gt_htimer_cb, cpu);
572fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
573fcf5ef2aSThomas Huth                                                 arm_gt_stimer_cb, cpu);
574fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
575fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
576aa1b3111SPeter Maydell 
577aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
578aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
57907f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
58007f48730SAndrew Jones                              "pmu-interrupt", 1);
581fcf5ef2aSThomas Huth #endif
582fcf5ef2aSThomas Huth 
583fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
584fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
585fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
586fcf5ef2aSThomas Huth      */
587fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
588fcf5ef2aSThomas Huth     cpu->psci_version = 1; /* By default assume PSCI v0.1 */
589fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
590fcf5ef2aSThomas Huth 
591fcf5ef2aSThomas Huth     if (tcg_enabled()) {
592fcf5ef2aSThomas Huth         cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
593fcf5ef2aSThomas Huth     }
594fcf5ef2aSThomas Huth }
595fcf5ef2aSThomas Huth 
596fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
597fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
598fcf5ef2aSThomas Huth 
599fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
600fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
601fcf5ef2aSThomas Huth 
602fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property =
603fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);
604fcf5ef2aSThomas Huth 
605c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
606c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
607c25bd18aSPeter Maydell 
608fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
609fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
610fcf5ef2aSThomas Huth 
6113a062d57SJulian Brown static Property arm_cpu_cfgend_property =
6123a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
6133a062d57SJulian Brown 
614fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */
615fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property =
616fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);
617fcf5ef2aSThomas Huth 
618fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
619fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
620fcf5ef2aSThomas Huth 
6218d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
6228d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
6238d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
6248d92e26bSPeter Maydell  * to override that with an incorrect constant value.
6258d92e26bSPeter Maydell  */
626fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
6278d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
6288d92e26bSPeter Maydell                                            pmsav7_dregion,
6298d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
630fcf5ef2aSThomas Huth 
63138e2a77cSPeter Maydell /* M profile: initial value of the Secure VTOR */
63238e2a77cSPeter Maydell static Property arm_cpu_initsvtor_property =
63338e2a77cSPeter Maydell             DEFINE_PROP_UINT32("init-svtor", ARMCPU, init_svtor, 0);
63438e2a77cSPeter Maydell 
635fcf5ef2aSThomas Huth static void arm_cpu_post_init(Object *obj)
636fcf5ef2aSThomas Huth {
637fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
638fcf5ef2aSThomas Huth 
639790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
640790a1150SPeter Maydell      * in realize with the other feature-implication checks because
641790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
642790a1150SPeter Maydell      */
643790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
644790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
645790a1150SPeter Maydell     }
646790a1150SPeter Maydell 
647fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
648fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
649fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
650fcf5ef2aSThomas Huth                                  &error_abort);
651fcf5ef2aSThomas Huth     }
652fcf5ef2aSThomas Huth 
653fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
654fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
655fcf5ef2aSThomas Huth                                  &error_abort);
656fcf5ef2aSThomas Huth     }
657fcf5ef2aSThomas Huth 
658fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
659fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
660fcf5ef2aSThomas Huth                                  &error_abort);
661fcf5ef2aSThomas Huth     }
662fcf5ef2aSThomas Huth 
663fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
664fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
665fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
666fcf5ef2aSThomas Huth          */
667fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
668fcf5ef2aSThomas Huth                                  &error_abort);
669fcf5ef2aSThomas Huth 
670fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
671fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
672fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
673fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
674fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
675fcf5ef2aSThomas Huth                                  OBJ_PROP_LINK_UNREF_ON_RELEASE,
676fcf5ef2aSThomas Huth                                  &error_abort);
677fcf5ef2aSThomas Huth #endif
678fcf5ef2aSThomas Huth     }
679fcf5ef2aSThomas Huth 
680c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
681c25bd18aSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
682c25bd18aSPeter Maydell                                  &error_abort);
683c25bd18aSPeter Maydell     }
684c25bd18aSPeter Maydell 
685fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
686fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
687fcf5ef2aSThomas Huth                                  &error_abort);
688fcf5ef2aSThomas Huth     }
689fcf5ef2aSThomas Huth 
690452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
691fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
692fcf5ef2aSThomas Huth                                  &error_abort);
693fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
694fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
695fcf5ef2aSThomas Huth                                      &arm_cpu_pmsav7_dregion_property,
696fcf5ef2aSThomas Huth                                      &error_abort);
697fcf5ef2aSThomas Huth         }
698fcf5ef2aSThomas Huth     }
699fcf5ef2aSThomas Huth 
700181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
701181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
702181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
703181962fdSPeter Maydell                                  OBJ_PROP_LINK_UNREF_ON_RELEASE,
704181962fdSPeter Maydell                                  &error_abort);
70538e2a77cSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_initsvtor_property,
70638e2a77cSPeter Maydell                                  &error_abort);
707181962fdSPeter Maydell     }
708181962fdSPeter Maydell 
7093a062d57SJulian Brown     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
7103a062d57SJulian Brown                              &error_abort);
711fcf5ef2aSThomas Huth }
712fcf5ef2aSThomas Huth 
713fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
714fcf5ef2aSThomas Huth {
715fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
716fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
717fcf5ef2aSThomas Huth }
718fcf5ef2aSThomas Huth 
719fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
720fcf5ef2aSThomas Huth {
721fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
722fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
723fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
724fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
725fcf5ef2aSThomas Huth     int pagebits;
726fcf5ef2aSThomas Huth     Error *local_err = NULL;
727fcf5ef2aSThomas Huth 
728fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
729fcf5ef2aSThomas Huth     if (local_err != NULL) {
730fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
731fcf5ef2aSThomas Huth         return;
732fcf5ef2aSThomas Huth     }
733fcf5ef2aSThomas Huth 
734fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
735fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
736fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7);
737fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_ARM_DIV);
738fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
739fcf5ef2aSThomas Huth     }
740fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
741fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
742fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
743fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
744fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
745fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
746fcf5ef2aSThomas Huth         } else {
747fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
748fcf5ef2aSThomas Huth         }
74991db4642SCédric Le Goater 
75091db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
75191db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
75291db4642SCédric Le Goater          */
75391db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
754fcf5ef2aSThomas Huth     }
755fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
756fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
757fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
758fcf5ef2aSThomas Huth     }
759fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
760fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
761c99a55d3SPortia Stephens         set_feature(env, ARM_FEATURE_JAZELLE);
762fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
763fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
764fcf5ef2aSThomas Huth         }
765fcf5ef2aSThomas Huth     }
766fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
767fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
768fcf5ef2aSThomas Huth     }
769fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_M)) {
770fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DIV);
771fcf5ef2aSThomas Huth     }
772fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
773fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DIV);
774fcf5ef2aSThomas Huth     }
775fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP4)) {
776fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP3);
777fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP_FP16);
778fcf5ef2aSThomas Huth     }
779fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP3)) {
780fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP);
781fcf5ef2aSThomas Huth     }
782fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
783fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
784fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_PXN);
785fcf5ef2aSThomas Huth     }
786fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
787fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
788fcf5ef2aSThomas Huth     }
789fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
790fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
791fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
792fcf5ef2aSThomas Huth     }
793fcf5ef2aSThomas Huth 
794fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
795fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
796452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
797fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
798fcf5ef2aSThomas Huth          * can use 4K pages.
799fcf5ef2aSThomas Huth          */
800fcf5ef2aSThomas Huth         pagebits = 12;
801fcf5ef2aSThomas Huth     } else {
802fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
803fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
804fcf5ef2aSThomas Huth          */
805fcf5ef2aSThomas Huth         pagebits = 10;
806fcf5ef2aSThomas Huth     }
807fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
808fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
809fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
810fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
811fcf5ef2aSThomas Huth          */
812fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
813fcf5ef2aSThomas Huth                    "system is using");
814fcf5ef2aSThomas Huth         return;
815fcf5ef2aSThomas Huth     }
816fcf5ef2aSThomas Huth 
817fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
818fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
819fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
820fcf5ef2aSThomas Huth      * so these bits always RAZ.
821fcf5ef2aSThomas Huth      */
822fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
82346de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
82446de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
825fcf5ef2aSThomas Huth     }
826fcf5ef2aSThomas Huth 
827fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
828fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
829fcf5ef2aSThomas Huth     }
830fcf5ef2aSThomas Huth 
8313a062d57SJulian Brown     if (cpu->cfgend) {
8323a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
8333a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
8343a062d57SJulian Brown         } else {
8353a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
8363a062d57SJulian Brown         }
8373a062d57SJulian Brown     }
8383a062d57SJulian Brown 
839fcf5ef2aSThomas Huth     if (!cpu->has_el3) {
840fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
841fcf5ef2aSThomas Huth          * feature.
842fcf5ef2aSThomas Huth          */
843fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
844fcf5ef2aSThomas Huth 
845fcf5ef2aSThomas Huth         /* Disable the security extension feature bits in the processor feature
846fcf5ef2aSThomas Huth          * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
847fcf5ef2aSThomas Huth          */
848fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf0;
849fcf5ef2aSThomas Huth         cpu->id_aa64pfr0 &= ~0xf000;
850fcf5ef2aSThomas Huth     }
851fcf5ef2aSThomas Huth 
852c25bd18aSPeter Maydell     if (!cpu->has_el2) {
853c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
854c25bd18aSPeter Maydell     }
855c25bd18aSPeter Maydell 
856d6f02ce3SWei Huang     if (!cpu->has_pmu) {
857fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
8582b3ffa92SWei Huang         cpu->id_aa64dfr0 &= ~0xf00;
859fcf5ef2aSThomas Huth     }
860fcf5ef2aSThomas Huth 
861fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
862fcf5ef2aSThomas Huth         /* Disable the hypervisor feature bits in the processor feature
863fcf5ef2aSThomas Huth          * registers if we don't have EL2. These are id_pfr1[15:12] and
864fcf5ef2aSThomas Huth          * id_aa64pfr0_el1[11:8].
865fcf5ef2aSThomas Huth          */
866fcf5ef2aSThomas Huth         cpu->id_aa64pfr0 &= ~0xf00;
867fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf000;
868fcf5ef2aSThomas Huth     }
869fcf5ef2aSThomas Huth 
870f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
871f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
872f50cd314SPeter Maydell      */
873fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
874f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
875f50cd314SPeter Maydell     }
876f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
877f50cd314SPeter Maydell         cpu->has_mpu = false;
878fcf5ef2aSThomas Huth     }
879fcf5ef2aSThomas Huth 
880452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
881fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
882fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
883fcf5ef2aSThomas Huth 
884fcf5ef2aSThomas Huth         if (nr > 0xff) {
885fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
886fcf5ef2aSThomas Huth             return;
887fcf5ef2aSThomas Huth         }
888fcf5ef2aSThomas Huth 
889fcf5ef2aSThomas Huth         if (nr) {
8900e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
8910e1a46bbSPeter Maydell                 /* PMSAv8 */
89262c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
89362c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
89462c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
89562c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
89662c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
89762c58ee0SPeter Maydell                 }
8980e1a46bbSPeter Maydell             } else {
899fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
900fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
901fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
902fcf5ef2aSThomas Huth             }
903fcf5ef2aSThomas Huth         }
9040e1a46bbSPeter Maydell     }
905fcf5ef2aSThomas Huth 
9069901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
9079901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
9089901c576SPeter Maydell 
9099901c576SPeter Maydell         if (nr > 0xff) {
9109901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
9119901c576SPeter Maydell             return;
9129901c576SPeter Maydell         }
9139901c576SPeter Maydell 
9149901c576SPeter Maydell         if (nr) {
9159901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
9169901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
9179901c576SPeter Maydell         }
9189901c576SPeter Maydell     }
9199901c576SPeter Maydell 
92091db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
92191db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
92291db4642SCédric Le Goater     }
92391db4642SCédric Le Goater 
924fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
925fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
926fcf5ef2aSThomas Huth 
927fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
928fcf5ef2aSThomas Huth 
929fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
9301d2091bcSPeter Maydell     if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
9311d2091bcSPeter Maydell         cs->num_ases = 2;
9321d2091bcSPeter Maydell 
933fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
934fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
935fcf5ef2aSThomas Huth         }
93680ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
93780ceb07aSPeter Xu                                cpu->secure_memory);
9381d2091bcSPeter Maydell     } else {
9391d2091bcSPeter Maydell         cs->num_ases = 1;
940fcf5ef2aSThomas Huth     }
94180ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
942fcf5ef2aSThomas Huth #endif
943fcf5ef2aSThomas Huth 
944fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
945fcf5ef2aSThomas Huth     cpu_reset(cs);
946fcf5ef2aSThomas Huth 
947fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
948fcf5ef2aSThomas Huth }
949fcf5ef2aSThomas Huth 
950fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
951fcf5ef2aSThomas Huth {
952fcf5ef2aSThomas Huth     ObjectClass *oc;
953fcf5ef2aSThomas Huth     char *typename;
954fcf5ef2aSThomas Huth     char **cpuname;
955fcf5ef2aSThomas Huth 
956fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
957ba1ba5ccSIgor Mammedov     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpuname[0]);
958fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
959fcf5ef2aSThomas Huth     g_strfreev(cpuname);
960fcf5ef2aSThomas Huth     g_free(typename);
961fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
962fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
963fcf5ef2aSThomas Huth         return NULL;
964fcf5ef2aSThomas Huth     }
965fcf5ef2aSThomas Huth     return oc;
966fcf5ef2aSThomas Huth }
967fcf5ef2aSThomas Huth 
968fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */
969fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
970fcf5ef2aSThomas Huth 
971fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj)
972fcf5ef2aSThomas Huth {
973fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
974fcf5ef2aSThomas Huth 
975fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm926";
976fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
977fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
978fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
979fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
980c99a55d3SPortia Stephens     set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
981fcf5ef2aSThomas Huth     cpu->midr = 0x41069265;
982fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41011090;
983fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
984fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
985fcf5ef2aSThomas Huth }
986fcf5ef2aSThomas Huth 
987fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj)
988fcf5ef2aSThomas Huth {
989fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
990fcf5ef2aSThomas Huth 
991fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm946";
992fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
993452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
994fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
995fcf5ef2aSThomas Huth     cpu->midr = 0x41059461;
996fcf5ef2aSThomas Huth     cpu->ctr = 0x0f004006;
997fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
998fcf5ef2aSThomas Huth }
999fcf5ef2aSThomas Huth 
1000fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj)
1001fcf5ef2aSThomas Huth {
1002fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1003fcf5ef2aSThomas Huth 
1004fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1026";
1005fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1006fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1007fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_AUXCR);
1008fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1009fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1010c99a55d3SPortia Stephens     set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
1011fcf5ef2aSThomas Huth     cpu->midr = 0x4106a262;
1012fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410110a0;
1013fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1014fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
1015fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
1016fcf5ef2aSThomas Huth     {
1017fcf5ef2aSThomas Huth         /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
1018fcf5ef2aSThomas Huth         ARMCPRegInfo ifar = {
1019fcf5ef2aSThomas Huth             .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
1020fcf5ef2aSThomas Huth             .access = PL1_RW,
1021fcf5ef2aSThomas Huth             .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1022fcf5ef2aSThomas Huth             .resetvalue = 0
1023fcf5ef2aSThomas Huth         };
1024fcf5ef2aSThomas Huth         define_one_arm_cp_reg(cpu, &ifar);
1025fcf5ef2aSThomas Huth     }
1026fcf5ef2aSThomas Huth }
1027fcf5ef2aSThomas Huth 
1028fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj)
1029fcf5ef2aSThomas Huth {
1030fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1031fcf5ef2aSThomas Huth     /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
1032fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1033fcf5ef2aSThomas Huth      * have the v6K features.
1034fcf5ef2aSThomas Huth      * These ID register values are correct for 1136 but may be wrong
1035fcf5ef2aSThomas Huth      * for 1136_r2 (in particular r0p2 does not actually implement most
1036fcf5ef2aSThomas Huth      * of the ID registers).
1037fcf5ef2aSThomas Huth      */
1038fcf5ef2aSThomas Huth 
1039fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1040fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1041fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1042fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1043fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1044fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1045fcf5ef2aSThomas Huth     cpu->midr = 0x4107b362;
1046fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
1047fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1048fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1049fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1050fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1051fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1052fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1053fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1054fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1055fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1056fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1057fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
1058fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00140011;
1059fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1060fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231111;
1061fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1062fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
1063fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1064fcf5ef2aSThomas Huth }
1065fcf5ef2aSThomas Huth 
1066fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj)
1067fcf5ef2aSThomas Huth {
1068fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1069fcf5ef2aSThomas Huth 
1070fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1071fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1072fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1073fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1074fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1075fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1076fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1077fcf5ef2aSThomas Huth     cpu->midr = 0x4117b363;
1078fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
1079fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1080fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1081fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1082fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1083fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1084fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1085fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1086fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1087fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1088fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1089fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
1090fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00140011;
1091fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1092fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231111;
1093fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1094fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
1095fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1096fcf5ef2aSThomas Huth }
1097fcf5ef2aSThomas Huth 
1098fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj)
1099fcf5ef2aSThomas Huth {
1100fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1101fcf5ef2aSThomas Huth 
1102fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1176";
1103fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1104fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1105fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1106fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1107fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1108fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1109fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1110fcf5ef2aSThomas Huth     cpu->midr = 0x410fb767;
1111fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b5;
1112fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1113fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1114fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1115fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1116fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1117fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1118fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x33;
1119fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1120fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1121fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1122fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222100;
1123fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x0140011;
1124fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1125fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231121;
1126fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1127fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x01141;
1128fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1129fcf5ef2aSThomas Huth }
1130fcf5ef2aSThomas Huth 
1131fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj)
1132fcf5ef2aSThomas Huth {
1133fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1134fcf5ef2aSThomas Huth 
1135fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm11mpcore";
1136fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1137fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1138fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1139fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1140fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1141fcf5ef2aSThomas Huth     cpu->midr = 0x410fb022;
1142fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
1143fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1144fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1145fcf5ef2aSThomas Huth     cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1146fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1147fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1148fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0;
1149fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x2;
1150fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01100103;
1151fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10020302;
1152fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222000;
1153fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00100011;
1154fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1155fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11221011;
1156fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1157fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
1158fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
1159fcf5ef2aSThomas Huth }
1160fcf5ef2aSThomas Huth 
1161fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj)
1162fcf5ef2aSThomas Huth {
1163fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1164fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1165fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1166fcf5ef2aSThomas Huth     cpu->midr = 0x410fc231;
11678d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
11685a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
11695a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
11705a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
11715a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
11725a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
11735a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
11745a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
11755a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
11765a53e2c1SPeter Maydell     cpu->id_isar0 = 0x01141110;
11775a53e2c1SPeter Maydell     cpu->id_isar1 = 0x02111000;
11785a53e2c1SPeter Maydell     cpu->id_isar2 = 0x21112231;
11795a53e2c1SPeter Maydell     cpu->id_isar3 = 0x01111110;
11805a53e2c1SPeter Maydell     cpu->id_isar4 = 0x01310102;
11815a53e2c1SPeter Maydell     cpu->id_isar5 = 0x00000000;
1182fcf5ef2aSThomas Huth }
1183fcf5ef2aSThomas Huth 
1184fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj)
1185fcf5ef2aSThomas Huth {
1186fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1187fcf5ef2aSThomas Huth 
1188fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1189fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1190fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
1191fcf5ef2aSThomas Huth     cpu->midr = 0x410fc240; /* r0p0 */
11928d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
11935a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
11945a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
11955a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
11965a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
11975a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
11985a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
11995a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
12005a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
12015a53e2c1SPeter Maydell     cpu->id_isar0 = 0x01141110;
12025a53e2c1SPeter Maydell     cpu->id_isar1 = 0x02111000;
12035a53e2c1SPeter Maydell     cpu->id_isar2 = 0x21112231;
12045a53e2c1SPeter Maydell     cpu->id_isar3 = 0x01111110;
12055a53e2c1SPeter Maydell     cpu->id_isar4 = 0x01310102;
12065a53e2c1SPeter Maydell     cpu->id_isar5 = 0x00000000;
1207fcf5ef2aSThomas Huth }
12089901c576SPeter Maydell 
1209c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj)
1210c7b26382SPeter Maydell {
1211c7b26382SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1212c7b26382SPeter Maydell 
1213c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_V8);
1214c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M);
1215c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
1216c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
1217c7b26382SPeter Maydell     cpu->midr = 0x410fd213; /* r0p3 */
1218c7b26382SPeter Maydell     cpu->pmsav7_dregion = 16;
1219c7b26382SPeter Maydell     cpu->sau_sregion = 8;
1220c7b26382SPeter Maydell     cpu->id_pfr0 = 0x00000030;
1221c7b26382SPeter Maydell     cpu->id_pfr1 = 0x00000210;
1222c7b26382SPeter Maydell     cpu->id_dfr0 = 0x00200000;
1223c7b26382SPeter Maydell     cpu->id_afr0 = 0x00000000;
1224c7b26382SPeter Maydell     cpu->id_mmfr0 = 0x00101F40;
1225c7b26382SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
1226c7b26382SPeter Maydell     cpu->id_mmfr2 = 0x01000000;
1227c7b26382SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
1228c7b26382SPeter Maydell     cpu->id_isar0 = 0x01101110;
1229c7b26382SPeter Maydell     cpu->id_isar1 = 0x02212000;
1230c7b26382SPeter Maydell     cpu->id_isar2 = 0x20232232;
1231c7b26382SPeter Maydell     cpu->id_isar3 = 0x01111131;
1232c7b26382SPeter Maydell     cpu->id_isar4 = 0x01310132;
1233c7b26382SPeter Maydell     cpu->id_isar5 = 0x00000000;
1234c7b26382SPeter Maydell     cpu->clidr = 0x00000000;
1235c7b26382SPeter Maydell     cpu->ctr = 0x8000c000;
1236c7b26382SPeter Maydell }
1237c7b26382SPeter Maydell 
1238fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data)
1239fcf5ef2aSThomas Huth {
1240fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
1241fcf5ef2aSThomas Huth 
1242fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1243fcf5ef2aSThomas Huth     cc->do_interrupt = arm_v7m_cpu_do_interrupt;
1244fcf5ef2aSThomas Huth #endif
1245fcf5ef2aSThomas Huth 
1246fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1247fcf5ef2aSThomas Huth }
1248fcf5ef2aSThomas Huth 
1249fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
1250fcf5ef2aSThomas Huth     /* Dummy the TCM region regs for the moment */
1251fcf5ef2aSThomas Huth     { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
1252fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
1253fcf5ef2aSThomas Huth     { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
1254fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
125595e9a242SLuc MICHEL     { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
125695e9a242SLuc MICHEL       .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1257fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1258fcf5ef2aSThomas Huth };
1259fcf5ef2aSThomas Huth 
1260fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj)
1261fcf5ef2aSThomas Huth {
1262fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1263fcf5ef2aSThomas Huth 
1264fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1265fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV);
1266fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
1267fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1268452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1269fcf5ef2aSThomas Huth     cpu->midr = 0x411fc153; /* r1p3 */
1270fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x0131;
1271fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x001;
1272fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x010400;
1273fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x0;
1274fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x0210030;
1275fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x00000000;
1276fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01200000;
1277fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x0211;
1278fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x2101111;
1279fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1280fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232141;
1281fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01112131;
1282fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x0010142;
1283fcf5ef2aSThomas Huth     cpu->id_isar5 = 0x0;
1284fcf5ef2aSThomas Huth     cpu->mp_is_up = true;
12858d92e26bSPeter Maydell     cpu->pmsav7_dregion = 16;
1286fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
1287fcf5ef2aSThomas Huth }
1288fcf5ef2aSThomas Huth 
1289fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
1290fcf5ef2aSThomas Huth     { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
1291fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1292fcf5ef2aSThomas Huth     { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1293fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1294fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1295fcf5ef2aSThomas Huth };
1296fcf5ef2aSThomas Huth 
1297fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj)
1298fcf5ef2aSThomas Huth {
1299fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1300fcf5ef2aSThomas Huth 
1301fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a8";
1302fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1303fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1304fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1305fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1306fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1307fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1308fcf5ef2aSThomas Huth     cpu->midr = 0x410fc080;
1309fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410330c0;
1310fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11110222;
13110f194473SJulian Brown     cpu->mvfr1 = 0x00011111;
1312fcf5ef2aSThomas Huth     cpu->ctr = 0x82048004;
1313fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1314fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1315fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1316fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x400;
1317fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1318fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x31100003;
1319fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1320fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01202000;
1321fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x11;
1322fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00101111;
1323fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12112111;
1324fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232031;
1325fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1326fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x00111142;
1327fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x15141000;
1328fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (2 << 24) | 3;
1329fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
1330fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
1331fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1332fcf5ef2aSThomas Huth     cpu->reset_auxcr = 2;
1333fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1334fcf5ef2aSThomas Huth }
1335fcf5ef2aSThomas Huth 
1336fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
1337fcf5ef2aSThomas Huth     /* power_control should be set to maximum latency. Again,
1338fcf5ef2aSThomas Huth      * default to 0 and set by private hook
1339fcf5ef2aSThomas Huth      */
1340fcf5ef2aSThomas Huth     { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
1341fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1342fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
1343fcf5ef2aSThomas Huth     { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
1344fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1345fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
1346fcf5ef2aSThomas Huth     { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
1347fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1348fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
1349fcf5ef2aSThomas Huth     { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
1350fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1351fcf5ef2aSThomas Huth     /* TLB lockdown control */
1352fcf5ef2aSThomas Huth     { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
1353fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1354fcf5ef2aSThomas Huth     { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
1355fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1356fcf5ef2aSThomas Huth     { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
1357fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1358fcf5ef2aSThomas Huth     { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
1359fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1360fcf5ef2aSThomas Huth     { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
1361fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1362fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1363fcf5ef2aSThomas Huth };
1364fcf5ef2aSThomas Huth 
1365fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj)
1366fcf5ef2aSThomas Huth {
1367fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1368fcf5ef2aSThomas Huth 
1369fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a9";
1370fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1371fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1372fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
1373fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1374fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1375fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1376fcf5ef2aSThomas Huth     /* Note that A9 supports the MP extensions even for
1377fcf5ef2aSThomas Huth      * A9UP and single-core A9MP (which are both different
1378fcf5ef2aSThomas Huth      * and valid configurations; we don't model A9UP).
1379fcf5ef2aSThomas Huth      */
1380fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1381fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR);
1382fcf5ef2aSThomas Huth     cpu->midr = 0x410fc090;
1383fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41033090;
1384fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11110222;
1385fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x01111111;
1386fcf5ef2aSThomas Huth     cpu->ctr = 0x80038003;
1387fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1388fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1389fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1390fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x000;
1391fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1392fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x00100103;
1393fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1394fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01230000;
1395fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x00002111;
1396fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00101111;
1397fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1398fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1399fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1400fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x00111142;
1401fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x35141000;
1402fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (1 << 24) | 3;
1403fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
1404fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1405fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1406fcf5ef2aSThomas Huth }
1407fcf5ef2aSThomas Huth 
1408fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1409fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1410fcf5ef2aSThomas Huth {
1411fcf5ef2aSThomas Huth     /* Linux wants the number of processors from here.
1412fcf5ef2aSThomas Huth      * Might as well set the interrupt-controller bit too.
1413fcf5ef2aSThomas Huth      */
1414fcf5ef2aSThomas Huth     return ((smp_cpus - 1) << 24) | (1 << 23);
1415fcf5ef2aSThomas Huth }
1416fcf5ef2aSThomas Huth #endif
1417fcf5ef2aSThomas Huth 
1418fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
1419fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1420fcf5ef2aSThomas Huth     { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1421fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
1422fcf5ef2aSThomas Huth       .writefn = arm_cp_write_ignore, },
1423fcf5ef2aSThomas Huth #endif
1424fcf5ef2aSThomas Huth     { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
1425fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1426fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1427fcf5ef2aSThomas Huth };
1428fcf5ef2aSThomas Huth 
1429fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj)
1430fcf5ef2aSThomas Huth {
1431fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1432fcf5ef2aSThomas Huth 
1433fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a7";
1434fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1435fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1436fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1437fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1438fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
1439fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1440fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1441fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1442fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_LPAE);
1443fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1444fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
1445fcf5ef2aSThomas Huth     cpu->midr = 0x410fc075;
1446fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41023075;
1447fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x10110222;
1448fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x11111111;
1449fcf5ef2aSThomas Huth     cpu->ctr = 0x84448003;
1450fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1451fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1452fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1453fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1454fcf5ef2aSThomas Huth     cpu->pmceid0 = 0x00000000;
1455fcf5ef2aSThomas Huth     cpu->pmceid1 = 0x00000000;
1456fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1457fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10101105;
1458fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x40000000;
1459fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1460fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
1461fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x01101110;
1462fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1463fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1464fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1465fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x10011142;
1466fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f005;
1467fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1468fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1469fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1470fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1471fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
1472fcf5ef2aSThomas Huth }
1473fcf5ef2aSThomas Huth 
1474fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj)
1475fcf5ef2aSThomas Huth {
1476fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1477fcf5ef2aSThomas Huth 
1478fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a15";
1479fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1480fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1481fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1482fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1483fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
1484fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1485fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1486fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1487fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_LPAE);
1488fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1489fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1490fcf5ef2aSThomas Huth     cpu->midr = 0x412fc0f1;
1491fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410430f0;
1492fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x10110222;
1493fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x11111111;
1494fcf5ef2aSThomas Huth     cpu->ctr = 0x8444c004;
1495fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1496fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1497fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1498fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1499fcf5ef2aSThomas Huth     cpu->pmceid0 = 0x0000000;
1500fcf5ef2aSThomas Huth     cpu->pmceid1 = 0x00000000;
1501fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1502fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10201105;
1503fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1504fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1505fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
1506fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x02101110;
1507fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1508fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1509fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1510fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x10011142;
1511fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f021;
1512fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1513fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1514fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1515fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1516fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1517fcf5ef2aSThomas Huth }
1518fcf5ef2aSThomas Huth 
1519fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj)
1520fcf5ef2aSThomas Huth {
1521fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1522fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V4T);
1523fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1524fcf5ef2aSThomas Huth     cpu->midr = ARM_CPUID_TI925T;
1525fcf5ef2aSThomas Huth     cpu->ctr = 0x5109149;
1526fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1527fcf5ef2aSThomas Huth }
1528fcf5ef2aSThomas Huth 
1529fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj)
1530fcf5ef2aSThomas Huth {
1531fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1532fcf5ef2aSThomas Huth 
1533fcf5ef2aSThomas Huth     cpu->dtb_compatible = "intel,sa1100";
1534fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1535fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1536fcf5ef2aSThomas Huth     cpu->midr = 0x4401A11B;
1537fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1538fcf5ef2aSThomas Huth }
1539fcf5ef2aSThomas Huth 
1540fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj)
1541fcf5ef2aSThomas Huth {
1542fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1543fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1544fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1545fcf5ef2aSThomas Huth     cpu->midr = 0x6901B119;
1546fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1547fcf5ef2aSThomas Huth }
1548fcf5ef2aSThomas Huth 
1549fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj)
1550fcf5ef2aSThomas Huth {
1551fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1552fcf5ef2aSThomas Huth 
1553fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1554fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1555fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1556fcf5ef2aSThomas Huth     cpu->midr = 0x69052100;
1557fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1558fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1559fcf5ef2aSThomas Huth }
1560fcf5ef2aSThomas Huth 
1561fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj)
1562fcf5ef2aSThomas Huth {
1563fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1564fcf5ef2aSThomas Huth 
1565fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1566fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1567fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1568fcf5ef2aSThomas Huth     cpu->midr = 0x69052d00;
1569fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1570fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1571fcf5ef2aSThomas Huth }
1572fcf5ef2aSThomas Huth 
1573fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj)
1574fcf5ef2aSThomas Huth {
1575fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1576fcf5ef2aSThomas Huth 
1577fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1578fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1579fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1580fcf5ef2aSThomas Huth     cpu->midr = 0x69052903;
1581fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1582fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1583fcf5ef2aSThomas Huth }
1584fcf5ef2aSThomas Huth 
1585fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj)
1586fcf5ef2aSThomas Huth {
1587fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1588fcf5ef2aSThomas Huth 
1589fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1590fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1591fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1592fcf5ef2aSThomas Huth     cpu->midr = 0x69052d05;
1593fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1594fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1595fcf5ef2aSThomas Huth }
1596fcf5ef2aSThomas Huth 
1597fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj)
1598fcf5ef2aSThomas Huth {
1599fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1600fcf5ef2aSThomas Huth 
1601fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1602fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1603fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1604fcf5ef2aSThomas Huth     cpu->midr = 0x69052d06;
1605fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1606fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1607fcf5ef2aSThomas Huth }
1608fcf5ef2aSThomas Huth 
1609fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj)
1610fcf5ef2aSThomas Huth {
1611fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1612fcf5ef2aSThomas Huth 
1613fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1614fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1615fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1616fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1617fcf5ef2aSThomas Huth     cpu->midr = 0x69054110;
1618fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1619fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1620fcf5ef2aSThomas Huth }
1621fcf5ef2aSThomas Huth 
1622fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj)
1623fcf5ef2aSThomas Huth {
1624fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1625fcf5ef2aSThomas Huth 
1626fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1627fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1628fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1629fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1630fcf5ef2aSThomas Huth     cpu->midr = 0x69054111;
1631fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1632fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1633fcf5ef2aSThomas Huth }
1634fcf5ef2aSThomas Huth 
1635fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj)
1636fcf5ef2aSThomas Huth {
1637fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1638fcf5ef2aSThomas Huth 
1639fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1640fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1641fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1642fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1643fcf5ef2aSThomas Huth     cpu->midr = 0x69054112;
1644fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1645fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1646fcf5ef2aSThomas Huth }
1647fcf5ef2aSThomas Huth 
1648fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj)
1649fcf5ef2aSThomas Huth {
1650fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1651fcf5ef2aSThomas Huth 
1652fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1653fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1654fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1655fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1656fcf5ef2aSThomas Huth     cpu->midr = 0x69054113;
1657fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1658fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1659fcf5ef2aSThomas Huth }
1660fcf5ef2aSThomas Huth 
1661fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj)
1662fcf5ef2aSThomas Huth {
1663fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1664fcf5ef2aSThomas Huth 
1665fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1666fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1667fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1668fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1669fcf5ef2aSThomas Huth     cpu->midr = 0x69054114;
1670fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1671fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1672fcf5ef2aSThomas Huth }
1673fcf5ef2aSThomas Huth 
1674fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj)
1675fcf5ef2aSThomas Huth {
1676fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1677fcf5ef2aSThomas Huth 
1678fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1679fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1680fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1681fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1682fcf5ef2aSThomas Huth     cpu->midr = 0x69054117;
1683fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1684fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1685fcf5ef2aSThomas Huth }
1686fcf5ef2aSThomas Huth 
1687fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1688fcf5ef2aSThomas Huth static void arm_any_initfn(Object *obj)
1689fcf5ef2aSThomas Huth {
1690fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1691fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8);
1692fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1693fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1694fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1695fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_AES);
1696fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
1697fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
1698fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
1699fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CRC);
1700f5dfc2ecSRichard Henderson     set_feature(&cpu->env, ARM_FEATURE_V8_RDM);
1701*e66a67bfSRichard Henderson     set_feature(&cpu->env, ARM_FEATURE_V8_FCMA);
1702fcf5ef2aSThomas Huth     cpu->midr = 0xffffffff;
1703fcf5ef2aSThomas Huth }
1704fcf5ef2aSThomas Huth #endif
1705fcf5ef2aSThomas Huth 
1706fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
1707fcf5ef2aSThomas Huth 
1708fcf5ef2aSThomas Huth typedef struct ARMCPUInfo {
1709fcf5ef2aSThomas Huth     const char *name;
1710fcf5ef2aSThomas Huth     void (*initfn)(Object *obj);
1711fcf5ef2aSThomas Huth     void (*class_init)(ObjectClass *oc, void *data);
1712fcf5ef2aSThomas Huth } ARMCPUInfo;
1713fcf5ef2aSThomas Huth 
1714fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = {
1715fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1716fcf5ef2aSThomas Huth     { .name = "arm926",      .initfn = arm926_initfn },
1717fcf5ef2aSThomas Huth     { .name = "arm946",      .initfn = arm946_initfn },
1718fcf5ef2aSThomas Huth     { .name = "arm1026",     .initfn = arm1026_initfn },
1719fcf5ef2aSThomas Huth     /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
1720fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1721fcf5ef2aSThomas Huth      * have the v6K features.
1722fcf5ef2aSThomas Huth      */
1723fcf5ef2aSThomas Huth     { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
1724fcf5ef2aSThomas Huth     { .name = "arm1136",     .initfn = arm1136_initfn },
1725fcf5ef2aSThomas Huth     { .name = "arm1176",     .initfn = arm1176_initfn },
1726fcf5ef2aSThomas Huth     { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1727fcf5ef2aSThomas Huth     { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
1728fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
1729fcf5ef2aSThomas Huth     { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
1730fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
1731c7b26382SPeter Maydell     { .name = "cortex-m33",  .initfn = cortex_m33_initfn,
1732c7b26382SPeter Maydell                              .class_init = arm_v7m_class_init },
1733fcf5ef2aSThomas Huth     { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1734fcf5ef2aSThomas Huth     { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
1735fcf5ef2aSThomas Huth     { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
1736fcf5ef2aSThomas Huth     { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
1737fcf5ef2aSThomas Huth     { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
1738fcf5ef2aSThomas Huth     { .name = "ti925t",      .initfn = ti925t_initfn },
1739fcf5ef2aSThomas Huth     { .name = "sa1100",      .initfn = sa1100_initfn },
1740fcf5ef2aSThomas Huth     { .name = "sa1110",      .initfn = sa1110_initfn },
1741fcf5ef2aSThomas Huth     { .name = "pxa250",      .initfn = pxa250_initfn },
1742fcf5ef2aSThomas Huth     { .name = "pxa255",      .initfn = pxa255_initfn },
1743fcf5ef2aSThomas Huth     { .name = "pxa260",      .initfn = pxa260_initfn },
1744fcf5ef2aSThomas Huth     { .name = "pxa261",      .initfn = pxa261_initfn },
1745fcf5ef2aSThomas Huth     { .name = "pxa262",      .initfn = pxa262_initfn },
1746fcf5ef2aSThomas Huth     /* "pxa270" is an alias for "pxa270-a0" */
1747fcf5ef2aSThomas Huth     { .name = "pxa270",      .initfn = pxa270a0_initfn },
1748fcf5ef2aSThomas Huth     { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
1749fcf5ef2aSThomas Huth     { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
1750fcf5ef2aSThomas Huth     { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
1751fcf5ef2aSThomas Huth     { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
1752fcf5ef2aSThomas Huth     { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
1753fcf5ef2aSThomas Huth     { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1754fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1755fcf5ef2aSThomas Huth     { .name = "any",         .initfn = arm_any_initfn },
1756fcf5ef2aSThomas Huth #endif
1757fcf5ef2aSThomas Huth #endif
1758fcf5ef2aSThomas Huth     { .name = NULL }
1759fcf5ef2aSThomas Huth };
1760fcf5ef2aSThomas Huth 
1761fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
1762fcf5ef2aSThomas Huth     DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1763fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1764fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1765fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
1766fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
176715f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
1768fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
1769fcf5ef2aSThomas Huth };
1770fcf5ef2aSThomas Huth 
1771fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
177298670d47SLaurent Vivier static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int size,
177398670d47SLaurent Vivier                                     int rw, int mmu_idx)
1774fcf5ef2aSThomas Huth {
1775fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
1776fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1777fcf5ef2aSThomas Huth 
1778fcf5ef2aSThomas Huth     env->exception.vaddress = address;
1779fcf5ef2aSThomas Huth     if (rw == 2) {
1780fcf5ef2aSThomas Huth         cs->exception_index = EXCP_PREFETCH_ABORT;
1781fcf5ef2aSThomas Huth     } else {
1782fcf5ef2aSThomas Huth         cs->exception_index = EXCP_DATA_ABORT;
1783fcf5ef2aSThomas Huth     }
1784fcf5ef2aSThomas Huth     return 1;
1785fcf5ef2aSThomas Huth }
1786fcf5ef2aSThomas Huth #endif
1787fcf5ef2aSThomas Huth 
1788fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
1789fcf5ef2aSThomas Huth {
1790fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
1791fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1792fcf5ef2aSThomas Huth 
1793fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
1794fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
1795fcf5ef2aSThomas Huth     }
1796fcf5ef2aSThomas Huth     return g_strdup("arm");
1797fcf5ef2aSThomas Huth }
1798fcf5ef2aSThomas Huth 
1799fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
1800fcf5ef2aSThomas Huth {
1801fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
1802fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
1803fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
1804fcf5ef2aSThomas Huth 
1805bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
1806bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
1807fcf5ef2aSThomas Huth     dc->props = arm_cpu_properties;
1808fcf5ef2aSThomas Huth 
1809fcf5ef2aSThomas Huth     acc->parent_reset = cc->reset;
1810fcf5ef2aSThomas Huth     cc->reset = arm_cpu_reset;
1811fcf5ef2aSThomas Huth 
1812fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
1813fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
1814fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1815fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
1816fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
1817fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
1818fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
1819fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1820fcf5ef2aSThomas Huth     cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
1821fcf5ef2aSThomas Huth #else
1822fcf5ef2aSThomas Huth     cc->do_interrupt = arm_cpu_do_interrupt;
1823fcf5ef2aSThomas Huth     cc->do_unaligned_access = arm_cpu_do_unaligned_access;
1824c79c0a31SPeter Maydell     cc->do_transaction_failed = arm_cpu_do_transaction_failed;
1825fcf5ef2aSThomas Huth     cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
1826fcf5ef2aSThomas Huth     cc->asidx_from_attrs = arm_asidx_from_attrs;
1827fcf5ef2aSThomas Huth     cc->vmsd = &vmstate_arm_cpu;
1828fcf5ef2aSThomas Huth     cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
1829fcf5ef2aSThomas Huth     cc->write_elf64_note = arm_cpu_write_elf64_note;
1830fcf5ef2aSThomas Huth     cc->write_elf32_note = arm_cpu_write_elf32_note;
1831fcf5ef2aSThomas Huth #endif
1832fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
1833fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
1834fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
1835fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
1836fcf5ef2aSThomas Huth     cc->debug_excp_handler = arm_debug_excp_handler;
1837fcf5ef2aSThomas Huth     cc->debug_check_watchpoint = arm_debug_check_watchpoint;
183840612000SJulian Brown #if !defined(CONFIG_USER_ONLY)
183940612000SJulian Brown     cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
184040612000SJulian Brown #endif
1841fcf5ef2aSThomas Huth 
1842fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
184374d7fc7fSRichard Henderson #ifdef CONFIG_TCG
184455c3ceefSRichard Henderson     cc->tcg_initialize = arm_translate_init;
184574d7fc7fSRichard Henderson #endif
1846fcf5ef2aSThomas Huth }
1847fcf5ef2aSThomas Huth 
1848fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info)
1849fcf5ef2aSThomas Huth {
1850fcf5ef2aSThomas Huth     TypeInfo type_info = {
1851fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
1852fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
1853fcf5ef2aSThomas Huth         .instance_init = info->initfn,
1854fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
1855fcf5ef2aSThomas Huth         .class_init = info->class_init,
1856fcf5ef2aSThomas Huth     };
1857fcf5ef2aSThomas Huth 
1858fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
1859fcf5ef2aSThomas Huth     type_register(&type_info);
1860fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
1861fcf5ef2aSThomas Huth }
1862fcf5ef2aSThomas Huth 
1863fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
1864fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
1865fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
1866fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
1867fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
1868fcf5ef2aSThomas Huth     .instance_post_init = arm_cpu_post_init,
1869fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
1870fcf5ef2aSThomas Huth     .abstract = true,
1871fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
1872fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
1873fcf5ef2aSThomas Huth };
1874fcf5ef2aSThomas Huth 
1875181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = {
1876181962fdSPeter Maydell     .name = TYPE_IDAU_INTERFACE,
1877181962fdSPeter Maydell     .parent = TYPE_INTERFACE,
1878181962fdSPeter Maydell     .class_size = sizeof(IDAUInterfaceClass),
1879181962fdSPeter Maydell };
1880181962fdSPeter Maydell 
1881fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
1882fcf5ef2aSThomas Huth {
1883fcf5ef2aSThomas Huth     const ARMCPUInfo *info = arm_cpus;
1884fcf5ef2aSThomas Huth 
1885fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
1886181962fdSPeter Maydell     type_register_static(&idau_interface_type_info);
1887fcf5ef2aSThomas Huth 
1888fcf5ef2aSThomas Huth     while (info->name) {
1889fcf5ef2aSThomas Huth         cpu_register(info);
1890fcf5ef2aSThomas Huth         info++;
1891fcf5ef2aSThomas Huth     }
1892fcf5ef2aSThomas Huth }
1893fcf5ef2aSThomas Huth 
1894fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
1895