xref: /openbmc/qemu/target/arm/cpu.c (revision cf7c6d1004eaaae85fd6156556e2f38ff493ef48)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h"
23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h"
248cc2246cSPeter Maydell #include "qemu/log.h"
25ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h"
26181962fdSPeter Maydell #include "target/arm/idau.h"
270b8fa32fSMarkus Armbruster #include "qemu/module.h"
28fcf5ef2aSThomas Huth #include "qapi/error.h"
29f9f62e4cSPeter Maydell #include "qapi/visitor.h"
30fcf5ef2aSThomas Huth #include "cpu.h"
3178271684SClaudio Fontana #ifdef CONFIG_TCG
3278271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h"
3378271684SClaudio Fontana #endif /* CONFIG_TCG */
34fcf5ef2aSThomas Huth #include "internals.h"
35fcf5ef2aSThomas Huth #include "exec/exec-all.h"
36fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
37fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
38fcf5ef2aSThomas Huth #include "hw/loader.h"
39cc7d44c2SLike Xu #include "hw/boards.h"
40fcf5ef2aSThomas Huth #endif
4114a48c1dSMarkus Armbruster #include "sysemu/tcg.h"
42b3946626SVincent Palatin #include "sysemu/hw_accel.h"
43fcf5ef2aSThomas Huth #include "kvm_arm.h"
44110f6c70SRichard Henderson #include "disas/capstone.h"
4524f91e81SAlex Bennée #include "fpu/softfloat.h"
46*cf7c6d10SRichard Henderson #include "cpregs.h"
47fcf5ef2aSThomas Huth 
48fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
49fcf5ef2aSThomas Huth {
50fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
5142f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
52fcf5ef2aSThomas Huth 
5342f6ed91SJulia Suvorova     if (is_a64(env)) {
5442f6ed91SJulia Suvorova         env->pc = value;
55063bbd80SRichard Henderson         env->thumb = false;
5642f6ed91SJulia Suvorova     } else {
5742f6ed91SJulia Suvorova         env->regs[15] = value & ~1;
5842f6ed91SJulia Suvorova         env->thumb = value & 1;
5942f6ed91SJulia Suvorova     }
6042f6ed91SJulia Suvorova }
6142f6ed91SJulia Suvorova 
62ec62595bSEduardo Habkost #ifdef CONFIG_TCG
6378271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs,
6404a37d4cSRichard Henderson                                  const TranslationBlock *tb)
6542f6ed91SJulia Suvorova {
6642f6ed91SJulia Suvorova     ARMCPU *cpu = ARM_CPU(cs);
6742f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
6842f6ed91SJulia Suvorova 
6942f6ed91SJulia Suvorova     /*
7042f6ed91SJulia Suvorova      * It's OK to look at env for the current mode here, because it's
7142f6ed91SJulia Suvorova      * never possible for an AArch64 TB to chain to an AArch32 TB.
7242f6ed91SJulia Suvorova      */
7342f6ed91SJulia Suvorova     if (is_a64(env)) {
7442f6ed91SJulia Suvorova         env->pc = tb->pc;
7542f6ed91SJulia Suvorova     } else {
7642f6ed91SJulia Suvorova         env->regs[15] = tb->pc;
7742f6ed91SJulia Suvorova     }
78fcf5ef2aSThomas Huth }
79ec62595bSEduardo Habkost #endif /* CONFIG_TCG */
80fcf5ef2aSThomas Huth 
81fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
82fcf5ef2aSThomas Huth {
83fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
84fcf5ef2aSThomas Huth 
85062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
86fcf5ef2aSThomas Huth         && cs->interrupt_request &
87fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
88fcf5ef2aSThomas Huth          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
89fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
90fcf5ef2aSThomas Huth }
91fcf5ef2aSThomas Huth 
92b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
93b5c53d1bSAaron Lindsay                                  void *opaque)
94b5c53d1bSAaron Lindsay {
95b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
96b5c53d1bSAaron Lindsay 
97b5c53d1bSAaron Lindsay     entry->hook = hook;
98b5c53d1bSAaron Lindsay     entry->opaque = opaque;
99b5c53d1bSAaron Lindsay 
100b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
101b5c53d1bSAaron Lindsay }
102b5c53d1bSAaron Lindsay 
10308267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
104fcf5ef2aSThomas Huth                                  void *opaque)
105fcf5ef2aSThomas Huth {
10608267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
10708267487SAaron Lindsay 
10808267487SAaron Lindsay     entry->hook = hook;
10908267487SAaron Lindsay     entry->opaque = opaque;
11008267487SAaron Lindsay 
11108267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
112fcf5ef2aSThomas Huth }
113fcf5ef2aSThomas Huth 
114fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
115fcf5ef2aSThomas Huth {
116fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
117fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
118fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
119fcf5ef2aSThomas Huth 
120fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
121fcf5ef2aSThomas Huth         return;
122fcf5ef2aSThomas Huth     }
123fcf5ef2aSThomas Huth 
124fcf5ef2aSThomas Huth     if (ri->resetfn) {
125fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
126fcf5ef2aSThomas Huth         return;
127fcf5ef2aSThomas Huth     }
128fcf5ef2aSThomas Huth 
129fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
130fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
131fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
132fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
133fcf5ef2aSThomas Huth      */
134fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
135fcf5ef2aSThomas Huth         return;
136fcf5ef2aSThomas Huth     }
137fcf5ef2aSThomas Huth 
138fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
139fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
140fcf5ef2aSThomas Huth     } else {
141fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
142fcf5ef2aSThomas Huth     }
143fcf5ef2aSThomas Huth }
144fcf5ef2aSThomas Huth 
145fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
146fcf5ef2aSThomas Huth {
147fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
148fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
149fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
150fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
151fcf5ef2aSThomas Huth      */
152fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
153fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
154fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
155fcf5ef2aSThomas Huth 
156fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
157fcf5ef2aSThomas Huth         return;
158fcf5ef2aSThomas Huth     }
159fcf5ef2aSThomas Huth 
160fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
161fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
162fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
163fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
164fcf5ef2aSThomas Huth }
165fcf5ef2aSThomas Huth 
166781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev)
167fcf5ef2aSThomas Huth {
168781c67caSPeter Maydell     CPUState *s = CPU(dev);
169fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
170fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
171fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
172fcf5ef2aSThomas Huth 
173781c67caSPeter Maydell     acc->parent_reset(dev);
174fcf5ef2aSThomas Huth 
1751f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1761f5c00cfSAlex Bennée 
177fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
178fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
179fcf5ef2aSThomas Huth 
180fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
18147576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
18247576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
18347576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
184fcf5ef2aSThomas Huth 
185c1b70158SThiago Jung Bauermann     cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON;
186fcf5ef2aSThomas Huth 
187fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
188fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
189fcf5ef2aSThomas Huth     }
190fcf5ef2aSThomas Huth 
191fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
192fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
19353221552SRichard Henderson         env->aarch64 = true;
194fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
195fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
196fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
197fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
198276c6e81SRichard Henderson         /* Enable all PAC keys.  */
199276c6e81SRichard Henderson         env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB |
200276c6e81SRichard Henderson                                   SCTLR_EnDA | SCTLR_EnDB);
201cda86e2bSRichard Henderson         /* Trap on btype=3 for PACIxSP. */
202cda86e2bSRichard Henderson         env->cp15.sctlr_el[1] |= SCTLR_BT0;
203fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
204fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
205802ac0e1SRichard Henderson         /* and to the SVE instructions */
206802ac0e1SRichard Henderson         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3);
2077b6a2198SAlex Bennée         /* with reasonable vector length */
2087b6a2198SAlex Bennée         if (cpu_isar_feature(aa64_sve, cpu)) {
209b3d52804SRichard Henderson             env->vfp.zcr_el[1] =
210b3d52804SRichard Henderson                 aarch64_sve_zcr_get_valid_len(cpu, cpu->sve_default_vq - 1);
2117b6a2198SAlex Bennée         }
212f6a148feSRichard Henderson         /*
213691f1ffdSRichard Henderson          * Enable 48-bit address space (TODO: take reserved_va into account).
21416c84978SRichard Henderson          * Enable TBI0 but not TBI1.
21516c84978SRichard Henderson          * Note that this must match useronly_clean_ptr.
216f6a148feSRichard Henderson          */
217691f1ffdSRichard Henderson         env->cp15.tcr_el[1].raw_tcr = 5 | (1ULL << 37);
218e3232864SRichard Henderson 
219e3232864SRichard Henderson         /* Enable MTE */
220e3232864SRichard Henderson         if (cpu_isar_feature(aa64_mte, cpu)) {
221e3232864SRichard Henderson             /* Enable tag access, but leave TCF0 as No Effect (0). */
222e3232864SRichard Henderson             env->cp15.sctlr_el[1] |= SCTLR_ATA0;
223e3232864SRichard Henderson             /*
224e3232864SRichard Henderson              * Exclude all tags, so that tag 0 is always used.
225e3232864SRichard Henderson              * This corresponds to Linux current->thread.gcr_incl = 0.
226e3232864SRichard Henderson              *
227e3232864SRichard Henderson              * Set RRND, so that helper_irg() will generate a seed later.
228e3232864SRichard Henderson              * Here in cpu_reset(), the crypto subsystem has not yet been
229e3232864SRichard Henderson              * initialized.
230e3232864SRichard Henderson              */
231e3232864SRichard Henderson             env->cp15.gcr_el1 = 0x1ffff;
232e3232864SRichard Henderson         }
233fcf5ef2aSThomas Huth #else
234fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
235fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
236fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
237fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
238fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
239fcf5ef2aSThomas Huth         } else {
240fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
241fcf5ef2aSThomas Huth         }
2424a7319b7SEdgar E. Iglesias 
2434a7319b7SEdgar E. Iglesias         /* Sample rvbar at reset.  */
2444a7319b7SEdgar E. Iglesias         env->cp15.rvbar = cpu->rvbar_prop;
2454a7319b7SEdgar E. Iglesias         env->pc = env->cp15.rvbar;
246fcf5ef2aSThomas Huth #endif
247fcf5ef2aSThomas Huth     } else {
248fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
249fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
250fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
251fcf5ef2aSThomas Huth #endif
252fcf5ef2aSThomas Huth     }
253fcf5ef2aSThomas Huth 
254fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
255fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
256fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
257fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
258fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
259fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
260fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
261fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
262fcf5ef2aSThomas Huth     }
263fcf5ef2aSThomas Huth #else
264060a65dfSPeter Maydell 
265060a65dfSPeter Maydell     /*
266060a65dfSPeter Maydell      * If the highest available EL is EL2, AArch32 will start in Hyp
267060a65dfSPeter Maydell      * mode; otherwise it starts in SVC. Note that if we start in
268060a65dfSPeter Maydell      * AArch64 then these values in the uncached_cpsr will be ignored.
269060a65dfSPeter Maydell      */
270060a65dfSPeter Maydell     if (arm_feature(env, ARM_FEATURE_EL2) &&
271060a65dfSPeter Maydell         !arm_feature(env, ARM_FEATURE_EL3)) {
272060a65dfSPeter Maydell         env->uncached_cpsr = ARM_CPU_MODE_HYP;
273060a65dfSPeter Maydell     } else {
274fcf5ef2aSThomas Huth         env->uncached_cpsr = ARM_CPU_MODE_SVC;
275060a65dfSPeter Maydell     }
276fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
2771426f244SPeter Maydell 
2781426f244SPeter Maydell     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
2791426f244SPeter Maydell      * executing as AArch32 then check if highvecs are enabled and
2801426f244SPeter Maydell      * adjust the PC accordingly.
2811426f244SPeter Maydell      */
2821426f244SPeter Maydell     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
2831426f244SPeter Maydell         env->regs[15] = 0xFFFF0000;
2841426f244SPeter Maydell     }
2851426f244SPeter Maydell 
2861426f244SPeter Maydell     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
287b62ceeafSPeter Maydell #endif
288dc7abe4dSMichael Davidsaver 
289531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
290b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY
291fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
292fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
293fcf5ef2aSThomas Huth         uint8_t *rom;
29438e2a77cSPeter Maydell         uint32_t vecbase;
295b62ceeafSPeter Maydell #endif
296fcf5ef2aSThomas Huth 
2978128c8e8SPeter Maydell         if (cpu_isar_feature(aa32_lob, cpu)) {
2988128c8e8SPeter Maydell             /*
2998128c8e8SPeter Maydell              * LTPSIZE is constant 4 if MVE not implemented, and resets
3008128c8e8SPeter Maydell              * to an UNKNOWN value if MVE is implemented. We choose to
3018128c8e8SPeter Maydell              * always reset to 4.
3028128c8e8SPeter Maydell              */
3038128c8e8SPeter Maydell             env->v7m.ltpsize = 4;
30499c7834fSPeter Maydell             /* The LTPSIZE field in FPDSCR is constant and reads as 4. */
30599c7834fSPeter Maydell             env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT;
30699c7834fSPeter Maydell             env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT;
3078128c8e8SPeter Maydell         }
3088128c8e8SPeter Maydell 
3091e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3101e577cc7SPeter Maydell             env->v7m.secure = true;
3113b2e9344SPeter Maydell         } else {
3123b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
3133b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
3143b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
3153b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
3163b2e9344SPeter Maydell              */
3173b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
31802ac2f7fSPeter Maydell             /*
31902ac2f7fSPeter Maydell              * Set NSACR to indicate "NS access permitted to everything";
32002ac2f7fSPeter Maydell              * this avoids having to have all the tests of it being
32102ac2f7fSPeter Maydell              * conditional on ARM_FEATURE_M_SECURITY. Note also that from
32202ac2f7fSPeter Maydell              * v8.1M the guest-visible value of NSACR in a CPU without the
32302ac2f7fSPeter Maydell              * Security Extension is 0xcff.
32402ac2f7fSPeter Maydell              */
32502ac2f7fSPeter Maydell             env->v7m.nsacr = 0xcff;
3261e577cc7SPeter Maydell         }
3271e577cc7SPeter Maydell 
3289d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
3292c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
3309d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
3312c4da50dSPeter Maydell          */
3329d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
3339d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
3349d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
3359d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
3369d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
3379d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
3389d40cd8aSPeter Maydell         }
33922ab3460SJulia Suvorova         if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
34022ab3460SJulia Suvorova             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
34122ab3460SJulia Suvorova             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
34222ab3460SJulia Suvorova         }
3432c4da50dSPeter Maydell 
3447fbc6a40SRichard Henderson         if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
345d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK;
346d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK |
347d33abe82SPeter Maydell                 R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK;
348d33abe82SPeter Maydell         }
349b62ceeafSPeter Maydell 
350b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY
351056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
352056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
353056f43dfSPeter Maydell 
35438e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
3557cda2149SPeter Maydell         env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80;
35638e2a77cSPeter Maydell 
35738e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
35838e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
35975ce72b7SPeter Maydell         rom = rom_ptr_for_as(s->as, vecbase, 8);
360fcf5ef2aSThomas Huth         if (rom) {
361fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
362fcf5ef2aSThomas Huth              * copied into physical memory.
363fcf5ef2aSThomas Huth              */
364fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
365fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
366fcf5ef2aSThomas Huth         } else {
367fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
368fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
369fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
370fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
371fcf5ef2aSThomas Huth              */
37238e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
37338e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
374fcf5ef2aSThomas Huth         }
375fcf5ef2aSThomas Huth 
3768cc2246cSPeter Maydell         qemu_log_mask(CPU_LOG_INT,
3778cc2246cSPeter Maydell                       "Loaded reset SP 0x%x PC 0x%x from vector table\n",
3788cc2246cSPeter Maydell                       initial_msp, initial_pc);
3798cc2246cSPeter Maydell 
380fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
381fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
382fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
383b62ceeafSPeter Maydell #else
384b62ceeafSPeter Maydell         /*
385b62ceeafSPeter Maydell          * For user mode we run non-secure and with access to the FPU.
386b62ceeafSPeter Maydell          * The FPU context is active (ie does not need further setup)
387b62ceeafSPeter Maydell          * and is owned by non-secure.
388b62ceeafSPeter Maydell          */
389b62ceeafSPeter Maydell         env->v7m.secure = false;
390b62ceeafSPeter Maydell         env->v7m.nsacr = 0xcff;
391b62ceeafSPeter Maydell         env->v7m.cpacr[M_REG_NS] = 0xf0ffff;
392b62ceeafSPeter Maydell         env->v7m.fpccr[M_REG_S] &=
393b62ceeafSPeter Maydell             ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK);
394b62ceeafSPeter Maydell         env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK;
395b62ceeafSPeter Maydell #endif
396fcf5ef2aSThomas Huth     }
397fcf5ef2aSThomas Huth 
398dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
399dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
400dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
401dc3c4c14SPeter Maydell      */
402dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
403dc3c4c14SPeter Maydell 
4040e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
40569ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
4060e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
40762c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
40862c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
40962c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
41062c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
41162c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
41262c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
41362c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
41462c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
41562c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
41662c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
41762c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
41862c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
41962c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
42062c58ee0SPeter Maydell                 }
4210e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
42269ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
42369ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
42469ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
42569ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
42669ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
42769ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
42869ceea64SPeter Maydell             }
4290e1a46bbSPeter Maydell         }
4301bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
4311bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
4324125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
4334125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
4344125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
4354125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
43669ceea64SPeter Maydell     }
43769ceea64SPeter Maydell 
4389901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
4399901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
4409901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
4419901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
4429901c576SPeter Maydell         }
4439901c576SPeter Maydell         env->sau.rnr = 0;
4449901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
4459901c576SPeter Maydell          * the Cortex-M33 does.
4469901c576SPeter Maydell          */
4479901c576SPeter Maydell         env->sau.ctrl = 0;
4489901c576SPeter Maydell     }
4499901c576SPeter Maydell 
450fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
451fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
452fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
453aaae563bSPeter Maydell     set_default_nan_mode(1, &env->vfp.standard_fp_status_f16);
454fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
455fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
456fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
457fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
458bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
459bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
460aaae563bSPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
461aaae563bSPeter Maydell                               &env->vfp.standard_fp_status_f16);
462fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
463fcf5ef2aSThomas Huth     if (kvm_enabled()) {
464fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
465fcf5ef2aSThomas Huth     }
466fcf5ef2aSThomas Huth #endif
467fcf5ef2aSThomas Huth 
468fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
469fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
470a8a79c7aSRichard Henderson     arm_rebuild_hflags(env);
471fcf5ef2aSThomas Huth }
472fcf5ef2aSThomas Huth 
473083afd18SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
474083afd18SPhilippe Mathieu-Daudé 
475310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
476be879556SRichard Henderson                                      unsigned int target_el,
477be879556SRichard Henderson                                      unsigned int cur_el, bool secure,
478be879556SRichard Henderson                                      uint64_t hcr_el2)
479310cedf3SRichard Henderson {
480310cedf3SRichard Henderson     CPUARMState *env = cs->env_ptr;
481310cedf3SRichard Henderson     bool pstate_unmasked;
48216e07f78SRichard Henderson     bool unmasked = false;
483310cedf3SRichard Henderson 
484310cedf3SRichard Henderson     /*
485310cedf3SRichard Henderson      * Don't take exceptions if they target a lower EL.
486310cedf3SRichard Henderson      * This check should catch any exceptions that would not be taken
487310cedf3SRichard Henderson      * but left pending.
488310cedf3SRichard Henderson      */
489310cedf3SRichard Henderson     if (cur_el > target_el) {
490310cedf3SRichard Henderson         return false;
491310cedf3SRichard Henderson     }
492310cedf3SRichard Henderson 
493310cedf3SRichard Henderson     switch (excp_idx) {
494310cedf3SRichard Henderson     case EXCP_FIQ:
495310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_F);
496310cedf3SRichard Henderson         break;
497310cedf3SRichard Henderson 
498310cedf3SRichard Henderson     case EXCP_IRQ:
499310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_I);
500310cedf3SRichard Henderson         break;
501310cedf3SRichard Henderson 
502310cedf3SRichard Henderson     case EXCP_VFIQ:
503cc974d5cSRémi Denis-Courmont         if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) {
504cc974d5cSRémi Denis-Courmont             /* VFIQs are only taken when hypervized.  */
505310cedf3SRichard Henderson             return false;
506310cedf3SRichard Henderson         }
507310cedf3SRichard Henderson         return !(env->daif & PSTATE_F);
508310cedf3SRichard Henderson     case EXCP_VIRQ:
509cc974d5cSRémi Denis-Courmont         if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) {
510cc974d5cSRémi Denis-Courmont             /* VIRQs are only taken when hypervized.  */
511310cedf3SRichard Henderson             return false;
512310cedf3SRichard Henderson         }
513310cedf3SRichard Henderson         return !(env->daif & PSTATE_I);
514310cedf3SRichard Henderson     default:
515310cedf3SRichard Henderson         g_assert_not_reached();
516310cedf3SRichard Henderson     }
517310cedf3SRichard Henderson 
518310cedf3SRichard Henderson     /*
519310cedf3SRichard Henderson      * Use the target EL, current execution state and SCR/HCR settings to
520310cedf3SRichard Henderson      * determine whether the corresponding CPSR bit is used to mask the
521310cedf3SRichard Henderson      * interrupt.
522310cedf3SRichard Henderson      */
523310cedf3SRichard Henderson     if ((target_el > cur_el) && (target_el != 1)) {
524310cedf3SRichard Henderson         /* Exceptions targeting a higher EL may not be maskable */
525310cedf3SRichard Henderson         if (arm_feature(env, ARM_FEATURE_AARCH64)) {
526310cedf3SRichard Henderson             /*
527310cedf3SRichard Henderson              * 64-bit masking rules are simple: exceptions to EL3
528310cedf3SRichard Henderson              * can't be masked, and exceptions to EL2 can only be
529310cedf3SRichard Henderson              * masked from Secure state. The HCR and SCR settings
530310cedf3SRichard Henderson              * don't affect the masking logic, only the interrupt routing.
531310cedf3SRichard Henderson              */
532926c1b97SRémi Denis-Courmont             if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) {
53316e07f78SRichard Henderson                 unmasked = true;
534310cedf3SRichard Henderson             }
535310cedf3SRichard Henderson         } else {
536310cedf3SRichard Henderson             /*
537310cedf3SRichard Henderson              * The old 32-bit-only environment has a more complicated
538310cedf3SRichard Henderson              * masking setup. HCR and SCR bits not only affect interrupt
539310cedf3SRichard Henderson              * routing but also change the behaviour of masking.
540310cedf3SRichard Henderson              */
541310cedf3SRichard Henderson             bool hcr, scr;
542310cedf3SRichard Henderson 
543310cedf3SRichard Henderson             switch (excp_idx) {
544310cedf3SRichard Henderson             case EXCP_FIQ:
545310cedf3SRichard Henderson                 /*
546310cedf3SRichard Henderson                  * If FIQs are routed to EL3 or EL2 then there are cases where
547310cedf3SRichard Henderson                  * we override the CPSR.F in determining if the exception is
548310cedf3SRichard Henderson                  * masked or not. If neither of these are set then we fall back
549310cedf3SRichard Henderson                  * to the CPSR.F setting otherwise we further assess the state
550310cedf3SRichard Henderson                  * below.
551310cedf3SRichard Henderson                  */
552310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_FMO;
553310cedf3SRichard Henderson                 scr = (env->cp15.scr_el3 & SCR_FIQ);
554310cedf3SRichard Henderson 
555310cedf3SRichard Henderson                 /*
556310cedf3SRichard Henderson                  * When EL3 is 32-bit, the SCR.FW bit controls whether the
557310cedf3SRichard Henderson                  * CPSR.F bit masks FIQ interrupts when taken in non-secure
558310cedf3SRichard Henderson                  * state. If SCR.FW is set then FIQs can be masked by CPSR.F
559310cedf3SRichard Henderson                  * when non-secure but only when FIQs are only routed to EL3.
560310cedf3SRichard Henderson                  */
561310cedf3SRichard Henderson                 scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr);
562310cedf3SRichard Henderson                 break;
563310cedf3SRichard Henderson             case EXCP_IRQ:
564310cedf3SRichard Henderson                 /*
565310cedf3SRichard Henderson                  * When EL3 execution state is 32-bit, if HCR.IMO is set then
566310cedf3SRichard Henderson                  * we may override the CPSR.I masking when in non-secure state.
567310cedf3SRichard Henderson                  * The SCR.IRQ setting has already been taken into consideration
568310cedf3SRichard Henderson                  * when setting the target EL, so it does not have a further
569310cedf3SRichard Henderson                  * affect here.
570310cedf3SRichard Henderson                  */
571310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_IMO;
572310cedf3SRichard Henderson                 scr = false;
573310cedf3SRichard Henderson                 break;
574310cedf3SRichard Henderson             default:
575310cedf3SRichard Henderson                 g_assert_not_reached();
576310cedf3SRichard Henderson             }
577310cedf3SRichard Henderson 
578310cedf3SRichard Henderson             if ((scr || hcr) && !secure) {
57916e07f78SRichard Henderson                 unmasked = true;
580310cedf3SRichard Henderson             }
581310cedf3SRichard Henderson         }
582310cedf3SRichard Henderson     }
583310cedf3SRichard Henderson 
584310cedf3SRichard Henderson     /*
585310cedf3SRichard Henderson      * The PSTATE bits only mask the interrupt if we have not overriden the
586310cedf3SRichard Henderson      * ability above.
587310cedf3SRichard Henderson      */
588310cedf3SRichard Henderson     return unmasked || pstate_unmasked;
589310cedf3SRichard Henderson }
590310cedf3SRichard Henderson 
591083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
592fcf5ef2aSThomas Huth {
593fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
594fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
595fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
596fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
597be879556SRichard Henderson     uint64_t hcr_el2 = arm_hcr_el2_eff(env);
598fcf5ef2aSThomas Huth     uint32_t target_el;
599fcf5ef2aSThomas Huth     uint32_t excp_idx;
600d63d0ec5SRichard Henderson 
601d63d0ec5SRichard Henderson     /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */
602fcf5ef2aSThomas Huth 
603fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
604fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
605fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
606be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
607be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
608d63d0ec5SRichard Henderson             goto found;
609fcf5ef2aSThomas Huth         }
610fcf5ef2aSThomas Huth     }
611fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
612fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
613fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
614be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
615be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
616d63d0ec5SRichard Henderson             goto found;
617fcf5ef2aSThomas Huth         }
618fcf5ef2aSThomas Huth     }
619fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
620fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
621fcf5ef2aSThomas Huth         target_el = 1;
622be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
623be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
624d63d0ec5SRichard Henderson             goto found;
625fcf5ef2aSThomas Huth         }
626fcf5ef2aSThomas Huth     }
627fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
628fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
629fcf5ef2aSThomas Huth         target_el = 1;
630be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
631be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
632d63d0ec5SRichard Henderson             goto found;
633d63d0ec5SRichard Henderson         }
634d63d0ec5SRichard Henderson     }
635d63d0ec5SRichard Henderson     return false;
636d63d0ec5SRichard Henderson 
637d63d0ec5SRichard Henderson  found:
638fcf5ef2aSThomas Huth     cs->exception_index = excp_idx;
639fcf5ef2aSThomas Huth     env->exception.target_el = target_el;
64078271684SClaudio Fontana     cc->tcg_ops->do_interrupt(cs);
641d63d0ec5SRichard Henderson     return true;
642fcf5ef2aSThomas Huth }
643083afd18SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
644fcf5ef2aSThomas Huth 
64589430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu)
64689430fc6SPeter Maydell {
64789430fc6SPeter Maydell     /*
64889430fc6SPeter Maydell      * Update the interrupt level for VIRQ, which is the logical OR of
64989430fc6SPeter Maydell      * the HCR_EL2.VI bit and the input line level from the GIC.
65089430fc6SPeter Maydell      */
65189430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
65289430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
65389430fc6SPeter Maydell 
65489430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VI) ||
65589430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VIRQ);
65689430fc6SPeter Maydell 
65789430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) {
65889430fc6SPeter Maydell         if (new_state) {
65989430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VIRQ);
66089430fc6SPeter Maydell         } else {
66189430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ);
66289430fc6SPeter Maydell         }
66389430fc6SPeter Maydell     }
66489430fc6SPeter Maydell }
66589430fc6SPeter Maydell 
66689430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu)
66789430fc6SPeter Maydell {
66889430fc6SPeter Maydell     /*
66989430fc6SPeter Maydell      * Update the interrupt level for VFIQ, which is the logical OR of
67089430fc6SPeter Maydell      * the HCR_EL2.VF bit and the input line level from the GIC.
67189430fc6SPeter Maydell      */
67289430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
67389430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
67489430fc6SPeter Maydell 
67589430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VF) ||
67689430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VFIQ);
67789430fc6SPeter Maydell 
67889430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) {
67989430fc6SPeter Maydell         if (new_state) {
68089430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VFIQ);
68189430fc6SPeter Maydell         } else {
68289430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ);
68389430fc6SPeter Maydell         }
68489430fc6SPeter Maydell     }
68589430fc6SPeter Maydell }
68689430fc6SPeter Maydell 
687fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
688fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
689fcf5ef2aSThomas Huth {
690fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
691fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
692fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
693fcf5ef2aSThomas Huth     static const int mask[] = {
694fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
695fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
696fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
697fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
698fcf5ef2aSThomas Huth     };
699fcf5ef2aSThomas Huth 
7009acd2d33SPeter Maydell     if (!arm_feature(env, ARM_FEATURE_EL2) &&
7019acd2d33SPeter Maydell         (irq == ARM_CPU_VIRQ || irq == ARM_CPU_VFIQ)) {
7029acd2d33SPeter Maydell         /*
7039acd2d33SPeter Maydell          * The GIC might tell us about VIRQ and VFIQ state, but if we don't
7049acd2d33SPeter Maydell          * have EL2 support we don't care. (Unless the guest is doing something
7059acd2d33SPeter Maydell          * silly this will only be calls saying "level is still 0".)
7069acd2d33SPeter Maydell          */
7079acd2d33SPeter Maydell         return;
7089acd2d33SPeter Maydell     }
7099acd2d33SPeter Maydell 
710ed89f078SPeter Maydell     if (level) {
711ed89f078SPeter Maydell         env->irq_line_state |= mask[irq];
712ed89f078SPeter Maydell     } else {
713ed89f078SPeter Maydell         env->irq_line_state &= ~mask[irq];
714ed89f078SPeter Maydell     }
715ed89f078SPeter Maydell 
716fcf5ef2aSThomas Huth     switch (irq) {
717fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
71889430fc6SPeter Maydell         arm_cpu_update_virq(cpu);
71989430fc6SPeter Maydell         break;
720fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
72189430fc6SPeter Maydell         arm_cpu_update_vfiq(cpu);
72289430fc6SPeter Maydell         break;
723fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
724fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
725fcf5ef2aSThomas Huth         if (level) {
726fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
727fcf5ef2aSThomas Huth         } else {
728fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
729fcf5ef2aSThomas Huth         }
730fcf5ef2aSThomas Huth         break;
731fcf5ef2aSThomas Huth     default:
732fcf5ef2aSThomas Huth         g_assert_not_reached();
733fcf5ef2aSThomas Huth     }
734fcf5ef2aSThomas Huth }
735fcf5ef2aSThomas Huth 
736fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
737fcf5ef2aSThomas Huth {
738fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
739fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
740ed89f078SPeter Maydell     CPUARMState *env = &cpu->env;
741fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
742ed89f078SPeter Maydell     uint32_t linestate_bit;
743f6530926SEric Auger     int irq_id;
744fcf5ef2aSThomas Huth 
745fcf5ef2aSThomas Huth     switch (irq) {
746fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
747f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_IRQ;
748ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_HARD;
749fcf5ef2aSThomas Huth         break;
750fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
751f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_FIQ;
752ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_FIQ;
753fcf5ef2aSThomas Huth         break;
754fcf5ef2aSThomas Huth     default:
755fcf5ef2aSThomas Huth         g_assert_not_reached();
756fcf5ef2aSThomas Huth     }
757ed89f078SPeter Maydell 
758ed89f078SPeter Maydell     if (level) {
759ed89f078SPeter Maydell         env->irq_line_state |= linestate_bit;
760ed89f078SPeter Maydell     } else {
761ed89f078SPeter Maydell         env->irq_line_state &= ~linestate_bit;
762ed89f078SPeter Maydell     }
763f6530926SEric Auger     kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level);
764fcf5ef2aSThomas Huth #endif
765fcf5ef2aSThomas Huth }
766fcf5ef2aSThomas Huth 
767fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
768fcf5ef2aSThomas Huth {
769fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
770fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
771fcf5ef2aSThomas Huth 
772fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
773fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
774fcf5ef2aSThomas Huth }
775fcf5ef2aSThomas Huth 
776fcf5ef2aSThomas Huth #endif
777fcf5ef2aSThomas Huth 
778fcf5ef2aSThomas Huth static int
779fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info)
780fcf5ef2aSThomas Huth {
781fcf5ef2aSThomas Huth   return print_insn_arm(pc | 1, info);
782fcf5ef2aSThomas Huth }
783fcf5ef2aSThomas Huth 
784fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
785fcf5ef2aSThomas Huth {
786fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
787fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
7887bcdbf51SRichard Henderson     bool sctlr_b;
789fcf5ef2aSThomas Huth 
790fcf5ef2aSThomas Huth     if (is_a64(env)) {
791fcf5ef2aSThomas Huth         /* We might not be compiled with the A64 disassembler
792fcf5ef2aSThomas Huth          * because it needs a C++ compiler. Leave print_insn
793fcf5ef2aSThomas Huth          * unset in this case to use the caller default behaviour.
794fcf5ef2aSThomas Huth          */
795fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS)
796fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm_a64;
797fcf5ef2aSThomas Huth #endif
798110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
79915fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
80015fa1a0aSRichard Henderson         info->cap_insn_split = 4;
801110f6c70SRichard Henderson     } else {
802110f6c70SRichard Henderson         int cap_mode;
803110f6c70SRichard Henderson         if (env->thumb) {
804fcf5ef2aSThomas Huth             info->print_insn = print_insn_thumb1;
80515fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
80615fa1a0aSRichard Henderson             info->cap_insn_split = 4;
807110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
808fcf5ef2aSThomas Huth         } else {
809fcf5ef2aSThomas Huth             info->print_insn = print_insn_arm;
81015fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
81115fa1a0aSRichard Henderson             info->cap_insn_split = 4;
812110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
813fcf5ef2aSThomas Huth         }
814110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
815110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
816110f6c70SRichard Henderson         }
817110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
818110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
819110f6c70SRichard Henderson         }
820110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
821110f6c70SRichard Henderson         info->cap_mode = cap_mode;
822fcf5ef2aSThomas Huth     }
8237bcdbf51SRichard Henderson 
8247bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
8257bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
826ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
827fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
828fcf5ef2aSThomas Huth #else
829fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
830fcf5ef2aSThomas Huth #endif
831fcf5ef2aSThomas Huth     }
832f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
8337bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
8347bcdbf51SRichard Henderson     if (sctlr_b) {
835f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
836f7478a92SJulian Brown     }
8377bcdbf51SRichard Henderson #endif
838fcf5ef2aSThomas Huth }
839fcf5ef2aSThomas Huth 
84086480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64
84186480615SPhilippe Mathieu-Daudé 
84286480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
84386480615SPhilippe Mathieu-Daudé {
84486480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
84586480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
84686480615SPhilippe Mathieu-Daudé     uint32_t psr = pstate_read(env);
84786480615SPhilippe Mathieu-Daudé     int i;
84886480615SPhilippe Mathieu-Daudé     int el = arm_current_el(env);
84986480615SPhilippe Mathieu-Daudé     const char *ns_status;
85086480615SPhilippe Mathieu-Daudé 
85186480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc);
85286480615SPhilippe Mathieu-Daudé     for (i = 0; i < 32; i++) {
85386480615SPhilippe Mathieu-Daudé         if (i == 31) {
85486480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]);
85586480615SPhilippe Mathieu-Daudé         } else {
85686480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i],
85786480615SPhilippe Mathieu-Daudé                          (i + 2) % 3 ? " " : "\n");
85886480615SPhilippe Mathieu-Daudé         }
85986480615SPhilippe Mathieu-Daudé     }
86086480615SPhilippe Mathieu-Daudé 
86186480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) {
86286480615SPhilippe Mathieu-Daudé         ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
86386480615SPhilippe Mathieu-Daudé     } else {
86486480615SPhilippe Mathieu-Daudé         ns_status = "";
86586480615SPhilippe Mathieu-Daudé     }
86686480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c",
86786480615SPhilippe Mathieu-Daudé                  psr,
86886480615SPhilippe Mathieu-Daudé                  psr & PSTATE_N ? 'N' : '-',
86986480615SPhilippe Mathieu-Daudé                  psr & PSTATE_Z ? 'Z' : '-',
87086480615SPhilippe Mathieu-Daudé                  psr & PSTATE_C ? 'C' : '-',
87186480615SPhilippe Mathieu-Daudé                  psr & PSTATE_V ? 'V' : '-',
87286480615SPhilippe Mathieu-Daudé                  ns_status,
87386480615SPhilippe Mathieu-Daudé                  el,
87486480615SPhilippe Mathieu-Daudé                  psr & PSTATE_SP ? 'h' : 't');
87586480615SPhilippe Mathieu-Daudé 
87686480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_bti, cpu)) {
87786480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "  BTYPE=%d", (psr & PSTATE_BTYPE) >> 10);
87886480615SPhilippe Mathieu-Daudé     }
87986480615SPhilippe Mathieu-Daudé     if (!(flags & CPU_DUMP_FPU)) {
88086480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "\n");
88186480615SPhilippe Mathieu-Daudé         return;
88286480615SPhilippe Mathieu-Daudé     }
88386480615SPhilippe Mathieu-Daudé     if (fp_exception_el(env, el) != 0) {
88486480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "    FPU disabled\n");
88586480615SPhilippe Mathieu-Daudé         return;
88686480615SPhilippe Mathieu-Daudé     }
88786480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "     FPCR=%08x FPSR=%08x\n",
88886480615SPhilippe Mathieu-Daudé                  vfp_get_fpcr(env), vfp_get_fpsr(env));
88986480615SPhilippe Mathieu-Daudé 
89086480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) {
89186480615SPhilippe Mathieu-Daudé         int j, zcr_len = sve_zcr_len_for_el(env, el);
89286480615SPhilippe Mathieu-Daudé 
89386480615SPhilippe Mathieu-Daudé         for (i = 0; i <= FFR_PRED_NUM; i++) {
89486480615SPhilippe Mathieu-Daudé             bool eol;
89586480615SPhilippe Mathieu-Daudé             if (i == FFR_PRED_NUM) {
89686480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "FFR=");
89786480615SPhilippe Mathieu-Daudé                 /* It's last, so end the line.  */
89886480615SPhilippe Mathieu-Daudé                 eol = true;
89986480615SPhilippe Mathieu-Daudé             } else {
90086480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "P%02d=", i);
90186480615SPhilippe Mathieu-Daudé                 switch (zcr_len) {
90286480615SPhilippe Mathieu-Daudé                 case 0:
90386480615SPhilippe Mathieu-Daudé                     eol = i % 8 == 7;
90486480615SPhilippe Mathieu-Daudé                     break;
90586480615SPhilippe Mathieu-Daudé                 case 1:
90686480615SPhilippe Mathieu-Daudé                     eol = i % 6 == 5;
90786480615SPhilippe Mathieu-Daudé                     break;
90886480615SPhilippe Mathieu-Daudé                 case 2:
90986480615SPhilippe Mathieu-Daudé                 case 3:
91086480615SPhilippe Mathieu-Daudé                     eol = i % 3 == 2;
91186480615SPhilippe Mathieu-Daudé                     break;
91286480615SPhilippe Mathieu-Daudé                 default:
91386480615SPhilippe Mathieu-Daudé                     /* More than one quadword per predicate.  */
91486480615SPhilippe Mathieu-Daudé                     eol = true;
91586480615SPhilippe Mathieu-Daudé                     break;
91686480615SPhilippe Mathieu-Daudé                 }
91786480615SPhilippe Mathieu-Daudé             }
91886480615SPhilippe Mathieu-Daudé             for (j = zcr_len / 4; j >= 0; j--) {
91986480615SPhilippe Mathieu-Daudé                 int digits;
92086480615SPhilippe Mathieu-Daudé                 if (j * 4 + 4 <= zcr_len + 1) {
92186480615SPhilippe Mathieu-Daudé                     digits = 16;
92286480615SPhilippe Mathieu-Daudé                 } else {
92386480615SPhilippe Mathieu-Daudé                     digits = (zcr_len % 4 + 1) * 4;
92486480615SPhilippe Mathieu-Daudé                 }
92586480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "%0*" PRIx64 "%s", digits,
92686480615SPhilippe Mathieu-Daudé                              env->vfp.pregs[i].p[j],
92786480615SPhilippe Mathieu-Daudé                              j ? ":" : eol ? "\n" : " ");
92886480615SPhilippe Mathieu-Daudé             }
92986480615SPhilippe Mathieu-Daudé         }
93086480615SPhilippe Mathieu-Daudé 
93186480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
93286480615SPhilippe Mathieu-Daudé             if (zcr_len == 0) {
93386480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s",
93486480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[1],
93586480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[0], i & 1 ? "\n" : " ");
93686480615SPhilippe Mathieu-Daudé             } else if (zcr_len == 1) {
93786480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64
93886480615SPhilippe Mathieu-Daudé                              ":%016" PRIx64 ":%016" PRIx64 "\n",
93986480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2],
94086480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]);
94186480615SPhilippe Mathieu-Daudé             } else {
94286480615SPhilippe Mathieu-Daudé                 for (j = zcr_len; j >= 0; j--) {
94386480615SPhilippe Mathieu-Daudé                     bool odd = (zcr_len - j) % 2 != 0;
94486480615SPhilippe Mathieu-Daudé                     if (j == zcr_len) {
94586480615SPhilippe Mathieu-Daudé                         qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1);
94686480615SPhilippe Mathieu-Daudé                     } else if (!odd) {
94786480615SPhilippe Mathieu-Daudé                         if (j > 0) {
94886480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "   [%x-%x]=", j, j - 1);
94986480615SPhilippe Mathieu-Daudé                         } else {
95086480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "     [%x]=", j);
95186480615SPhilippe Mathieu-Daudé                         }
95286480615SPhilippe Mathieu-Daudé                     }
95386480615SPhilippe Mathieu-Daudé                     qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s",
95486480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2 + 1],
95586480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2],
95686480615SPhilippe Mathieu-Daudé                                  odd || j == 0 ? "\n" : ":");
95786480615SPhilippe Mathieu-Daudé                 }
95886480615SPhilippe Mathieu-Daudé             }
95986480615SPhilippe Mathieu-Daudé         }
96086480615SPhilippe Mathieu-Daudé     } else {
96186480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
96286480615SPhilippe Mathieu-Daudé             uint64_t *q = aa64_vfp_qreg(env, i);
96386480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s",
96486480615SPhilippe Mathieu-Daudé                          i, q[1], q[0], (i & 1 ? "\n" : " "));
96586480615SPhilippe Mathieu-Daudé         }
96686480615SPhilippe Mathieu-Daudé     }
96786480615SPhilippe Mathieu-Daudé }
96886480615SPhilippe Mathieu-Daudé 
96986480615SPhilippe Mathieu-Daudé #else
97086480615SPhilippe Mathieu-Daudé 
97186480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
97286480615SPhilippe Mathieu-Daudé {
97386480615SPhilippe Mathieu-Daudé     g_assert_not_reached();
97486480615SPhilippe Mathieu-Daudé }
97586480615SPhilippe Mathieu-Daudé 
97686480615SPhilippe Mathieu-Daudé #endif
97786480615SPhilippe Mathieu-Daudé 
97886480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags)
97986480615SPhilippe Mathieu-Daudé {
98086480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
98186480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
98286480615SPhilippe Mathieu-Daudé     int i;
98386480615SPhilippe Mathieu-Daudé 
98486480615SPhilippe Mathieu-Daudé     if (is_a64(env)) {
98586480615SPhilippe Mathieu-Daudé         aarch64_cpu_dump_state(cs, f, flags);
98686480615SPhilippe Mathieu-Daudé         return;
98786480615SPhilippe Mathieu-Daudé     }
98886480615SPhilippe Mathieu-Daudé 
98986480615SPhilippe Mathieu-Daudé     for (i = 0; i < 16; i++) {
99086480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]);
99186480615SPhilippe Mathieu-Daudé         if ((i % 4) == 3) {
99286480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "\n");
99386480615SPhilippe Mathieu-Daudé         } else {
99486480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " ");
99586480615SPhilippe Mathieu-Daudé         }
99686480615SPhilippe Mathieu-Daudé     }
99786480615SPhilippe Mathieu-Daudé 
99886480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_M)) {
99986480615SPhilippe Mathieu-Daudé         uint32_t xpsr = xpsr_read(env);
100086480615SPhilippe Mathieu-Daudé         const char *mode;
100186480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
100286480615SPhilippe Mathieu-Daudé 
100386480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
100486480615SPhilippe Mathieu-Daudé             ns_status = env->v7m.secure ? "S " : "NS ";
100586480615SPhilippe Mathieu-Daudé         }
100686480615SPhilippe Mathieu-Daudé 
100786480615SPhilippe Mathieu-Daudé         if (xpsr & XPSR_EXCP) {
100886480615SPhilippe Mathieu-Daudé             mode = "handler";
100986480615SPhilippe Mathieu-Daudé         } else {
101086480615SPhilippe Mathieu-Daudé             if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) {
101186480615SPhilippe Mathieu-Daudé                 mode = "unpriv-thread";
101286480615SPhilippe Mathieu-Daudé             } else {
101386480615SPhilippe Mathieu-Daudé                 mode = "priv-thread";
101486480615SPhilippe Mathieu-Daudé             }
101586480615SPhilippe Mathieu-Daudé         }
101686480615SPhilippe Mathieu-Daudé 
101786480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n",
101886480615SPhilippe Mathieu-Daudé                      xpsr,
101986480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_N ? 'N' : '-',
102086480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_Z ? 'Z' : '-',
102186480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_C ? 'C' : '-',
102286480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_V ? 'V' : '-',
102386480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_T ? 'T' : 'A',
102486480615SPhilippe Mathieu-Daudé                      ns_status,
102586480615SPhilippe Mathieu-Daudé                      mode);
102686480615SPhilippe Mathieu-Daudé     } else {
102786480615SPhilippe Mathieu-Daudé         uint32_t psr = cpsr_read(env);
102886480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
102986480615SPhilippe Mathieu-Daudé 
103086480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_EL3) &&
103186480615SPhilippe Mathieu-Daudé             (psr & CPSR_M) != ARM_CPU_MODE_MON) {
103286480615SPhilippe Mathieu-Daudé             ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
103386480615SPhilippe Mathieu-Daudé         }
103486480615SPhilippe Mathieu-Daudé 
103586480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n",
103686480615SPhilippe Mathieu-Daudé                      psr,
103786480615SPhilippe Mathieu-Daudé                      psr & CPSR_N ? 'N' : '-',
103886480615SPhilippe Mathieu-Daudé                      psr & CPSR_Z ? 'Z' : '-',
103986480615SPhilippe Mathieu-Daudé                      psr & CPSR_C ? 'C' : '-',
104086480615SPhilippe Mathieu-Daudé                      psr & CPSR_V ? 'V' : '-',
104186480615SPhilippe Mathieu-Daudé                      psr & CPSR_T ? 'T' : 'A',
104286480615SPhilippe Mathieu-Daudé                      ns_status,
104386480615SPhilippe Mathieu-Daudé                      aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26);
104486480615SPhilippe Mathieu-Daudé     }
104586480615SPhilippe Mathieu-Daudé 
104686480615SPhilippe Mathieu-Daudé     if (flags & CPU_DUMP_FPU) {
104786480615SPhilippe Mathieu-Daudé         int numvfpregs = 0;
1048a6627f5fSRichard Henderson         if (cpu_isar_feature(aa32_simd_r32, cpu)) {
1049a6627f5fSRichard Henderson             numvfpregs = 32;
10507fbc6a40SRichard Henderson         } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
1051a6627f5fSRichard Henderson             numvfpregs = 16;
105286480615SPhilippe Mathieu-Daudé         }
105386480615SPhilippe Mathieu-Daudé         for (i = 0; i < numvfpregs; i++) {
105486480615SPhilippe Mathieu-Daudé             uint64_t v = *aa32_vfp_dreg(env, i);
105586480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n",
105686480615SPhilippe Mathieu-Daudé                          i * 2, (uint32_t)v,
105786480615SPhilippe Mathieu-Daudé                          i * 2 + 1, (uint32_t)(v >> 32),
105886480615SPhilippe Mathieu-Daudé                          i, v);
105986480615SPhilippe Mathieu-Daudé         }
106086480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env));
1061aa291908SPeter Maydell         if (cpu_isar_feature(aa32_mve, cpu)) {
1062aa291908SPeter Maydell             qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr);
1063aa291908SPeter Maydell         }
106486480615SPhilippe Mathieu-Daudé     }
106586480615SPhilippe Mathieu-Daudé }
106686480615SPhilippe Mathieu-Daudé 
106746de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
106846de5913SIgor Mammedov {
106946de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
107046de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
107146de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
107246de5913SIgor Mammedov }
107346de5913SIgor Mammedov 
1074ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data)
1075ac87e507SPeter Maydell {
1076ac87e507SPeter Maydell     /*
1077ac87e507SPeter Maydell      * Destroy function for cpu->cp_regs hashtable data entries.
1078ac87e507SPeter Maydell      * We must free the name string because it was g_strdup()ed in
1079ac87e507SPeter Maydell      * add_cpreg_to_hashtable(). It's OK to cast away the 'const'
1080ac87e507SPeter Maydell      * from r->name because we know we definitely allocated it.
1081ac87e507SPeter Maydell      */
1082ac87e507SPeter Maydell     ARMCPRegInfo *r = data;
1083ac87e507SPeter Maydell 
1084ac87e507SPeter Maydell     g_free((void *)r->name);
1085ac87e507SPeter Maydell     g_free(r);
1086ac87e507SPeter Maydell }
1087ac87e507SPeter Maydell 
1088fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
1089fcf5ef2aSThomas Huth {
1090fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1091fcf5ef2aSThomas Huth 
10927506ed90SRichard Henderson     cpu_set_cpustate_pointers(cpu);
1093fcf5ef2aSThomas Huth     cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
1094ac87e507SPeter Maydell                                          g_free, cpreg_hashtable_data_destroy);
1095fcf5ef2aSThomas Huth 
1096b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
109708267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
109808267487SAaron Lindsay 
1099b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY
1100b3d52804SRichard Henderson # ifdef TARGET_AARCH64
1101b3d52804SRichard Henderson     /*
1102b3d52804SRichard Henderson      * The linux kernel defaults to 512-bit vectors, when sve is supported.
1103b3d52804SRichard Henderson      * See documentation for /proc/sys/abi/sve_default_vector_length, and
1104b3d52804SRichard Henderson      * our corresponding sve-default-vector-length cpu property.
1105b3d52804SRichard Henderson      */
1106b3d52804SRichard Henderson     cpu->sve_default_vq = 4;
1107b3d52804SRichard Henderson # endif
1108b3d52804SRichard Henderson #else
1109fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
1110fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1111fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
1112fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
1113fcf5ef2aSThomas Huth          */
1114fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
1115fcf5ef2aSThomas Huth     } else {
1116fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
1117fcf5ef2aSThomas Huth     }
1118fcf5ef2aSThomas Huth 
1119fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
1120fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
1121aa1b3111SPeter Maydell 
1122aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
1123aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
112407f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
112507f48730SAndrew Jones                              "pmu-interrupt", 1);
1126fcf5ef2aSThomas Huth #endif
1127fcf5ef2aSThomas Huth 
1128fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
1129fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
1130fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
1131fcf5ef2aSThomas Huth      */
1132fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
11330dc71c70SAkihiko Odaki     cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */
1134fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
1135fcf5ef2aSThomas Huth 
11362c9c0bf9SAlexander Graf     if (tcg_enabled() || hvf_enabled()) {
11370dc71c70SAkihiko Odaki         /* TCG and HVF implement PSCI 1.1 */
11380dc71c70SAkihiko Odaki         cpu->psci_version = QEMU_PSCI_VERSION_1_1;
1139fcf5ef2aSThomas Huth     }
1140fcf5ef2aSThomas Huth }
1141fcf5ef2aSThomas Huth 
114296eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property =
114396eec6b2SAndrew Jeffery             DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz,
114496eec6b2SAndrew Jeffery                                NANOSECONDS_PER_SECOND / GTIMER_SCALE);
114596eec6b2SAndrew Jeffery 
1146fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
1147fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
1148fcf5ef2aSThomas Huth 
1149fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
1150fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
1151fcf5ef2aSThomas Huth 
115245ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1153c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
1154c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
1155c25bd18aSPeter Maydell 
1156fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
1157fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
115845ca3a14SRichard Henderson #endif
1159fcf5ef2aSThomas Huth 
11603a062d57SJulian Brown static Property arm_cpu_cfgend_property =
11613a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
11623a062d57SJulian Brown 
116397a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property =
116497a28b0eSPeter Maydell             DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true);
116597a28b0eSPeter Maydell 
116697a28b0eSPeter Maydell static Property arm_cpu_has_neon_property =
116797a28b0eSPeter Maydell             DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true);
116897a28b0eSPeter Maydell 
1169ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property =
1170ea90db0aSPeter Maydell             DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true);
1171ea90db0aSPeter Maydell 
1172fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
1173fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
1174fcf5ef2aSThomas Huth 
11758d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
11768d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
11778d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
11788d92e26bSPeter Maydell  * to override that with an incorrect constant value.
11798d92e26bSPeter Maydell  */
1180fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
11818d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
11828d92e26bSPeter Maydell                                            pmsav7_dregion,
11838d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
1184fcf5ef2aSThomas Huth 
1185ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp)
1186ae502508SAndrew Jones {
1187ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1188ae502508SAndrew Jones 
1189ae502508SAndrew Jones     return cpu->has_pmu;
1190ae502508SAndrew Jones }
1191ae502508SAndrew Jones 
1192ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp)
1193ae502508SAndrew Jones {
1194ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1195ae502508SAndrew Jones 
1196ae502508SAndrew Jones     if (value) {
11977d20e681SPhilippe Mathieu-Daudé         if (kvm_enabled() && !kvm_arm_pmu_supported()) {
1198ae502508SAndrew Jones             error_setg(errp, "'pmu' feature not supported by KVM on this host");
1199ae502508SAndrew Jones             return;
1200ae502508SAndrew Jones         }
1201ae502508SAndrew Jones         set_feature(&cpu->env, ARM_FEATURE_PMU);
1202ae502508SAndrew Jones     } else {
1203ae502508SAndrew Jones         unset_feature(&cpu->env, ARM_FEATURE_PMU);
1204ae502508SAndrew Jones     }
1205ae502508SAndrew Jones     cpu->has_pmu = value;
1206ae502508SAndrew Jones }
1207ae502508SAndrew Jones 
12087def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu)
12097def8754SAndrew Jeffery {
121096eec6b2SAndrew Jeffery     /*
121196eec6b2SAndrew Jeffery      * The exact approach to calculating guest ticks is:
121296eec6b2SAndrew Jeffery      *
121396eec6b2SAndrew Jeffery      *     muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz,
121496eec6b2SAndrew Jeffery      *              NANOSECONDS_PER_SECOND);
121596eec6b2SAndrew Jeffery      *
121696eec6b2SAndrew Jeffery      * We don't do that. Rather we intentionally use integer division
121796eec6b2SAndrew Jeffery      * truncation below and in the caller for the conversion of host monotonic
121896eec6b2SAndrew Jeffery      * time to guest ticks to provide the exact inverse for the semantics of
121996eec6b2SAndrew Jeffery      * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so
122096eec6b2SAndrew Jeffery      * it loses precision when representing frequencies where
122196eec6b2SAndrew Jeffery      * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to
122296eec6b2SAndrew Jeffery      * provide an exact inverse leads to scheduling timers with negative
122396eec6b2SAndrew Jeffery      * periods, which in turn leads to sticky behaviour in the guest.
122496eec6b2SAndrew Jeffery      *
122596eec6b2SAndrew Jeffery      * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor
122696eec6b2SAndrew Jeffery      * cannot become zero.
122796eec6b2SAndrew Jeffery      */
12287def8754SAndrew Jeffery     return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ?
12297def8754SAndrew Jeffery       NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1;
12307def8754SAndrew Jeffery }
12317def8754SAndrew Jeffery 
123251e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj)
1233fcf5ef2aSThomas Huth {
1234fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1235fcf5ef2aSThomas Huth 
1236790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
1237790a1150SPeter Maydell      * in realize with the other feature-implication checks because
1238790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
1239790a1150SPeter Maydell      */
1240790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
1241790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
1242790a1150SPeter Maydell     }
1243790a1150SPeter Maydell 
1244fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
1245fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
124694d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property);
1247fcf5ef2aSThomas Huth     }
1248fcf5ef2aSThomas Huth 
1249fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
125094d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property);
1251fcf5ef2aSThomas Huth     }
1252fcf5ef2aSThomas Huth 
1253fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
12544a7319b7SEdgar E. Iglesias         object_property_add_uint64_ptr(obj, "rvbar",
12554a7319b7SEdgar E. Iglesias                                        &cpu->rvbar_prop,
12564a7319b7SEdgar E. Iglesias                                        OBJ_PROP_FLAG_READWRITE);
1257fcf5ef2aSThomas Huth     }
1258fcf5ef2aSThomas Huth 
125945ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1260fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
1261fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
1262fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
1263fcf5ef2aSThomas Huth          */
126494d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property);
1265fcf5ef2aSThomas Huth 
1266fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
1267fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
1268fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
1269fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
1270d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1271fcf5ef2aSThomas Huth     }
1272fcf5ef2aSThomas Huth 
1273c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
127494d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property);
1275c25bd18aSPeter Maydell     }
127645ca3a14SRichard Henderson #endif
1277c25bd18aSPeter Maydell 
1278fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
1279ae502508SAndrew Jones         cpu->has_pmu = true;
1280d2623129SMarkus Armbruster         object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu);
1281fcf5ef2aSThomas Huth     }
1282fcf5ef2aSThomas Huth 
128397a28b0eSPeter Maydell     /*
128497a28b0eSPeter Maydell      * Allow user to turn off VFP and Neon support, but only for TCG --
128597a28b0eSPeter Maydell      * KVM does not currently allow us to lie to the guest about its
128697a28b0eSPeter Maydell      * ID/feature registers, so the guest always sees what the host has.
128797a28b0eSPeter Maydell      */
12887d63183fSRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)
12897d63183fSRichard Henderson         ? cpu_isar_feature(aa64_fp_simd, cpu)
12907d63183fSRichard Henderson         : cpu_isar_feature(aa32_vfp, cpu)) {
129197a28b0eSPeter Maydell         cpu->has_vfp = true;
129297a28b0eSPeter Maydell         if (!kvm_enabled()) {
129394d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property);
129497a28b0eSPeter Maydell         }
129597a28b0eSPeter Maydell     }
129697a28b0eSPeter Maydell 
129797a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) {
129897a28b0eSPeter Maydell         cpu->has_neon = true;
129997a28b0eSPeter Maydell         if (!kvm_enabled()) {
130094d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property);
130197a28b0eSPeter Maydell         }
130297a28b0eSPeter Maydell     }
130397a28b0eSPeter Maydell 
1304ea90db0aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M) &&
1305ea90db0aSPeter Maydell         arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) {
130694d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property);
1307ea90db0aSPeter Maydell     }
1308ea90db0aSPeter Maydell 
1309452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
131094d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property);
1311fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
1312fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
131394d912d1SMarc-André Lureau                                      &arm_cpu_pmsav7_dregion_property);
1314fcf5ef2aSThomas Huth         }
1315fcf5ef2aSThomas Huth     }
1316fcf5ef2aSThomas Huth 
1317181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
1318181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
1319181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
1320d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1321f9f62e4cSPeter Maydell         /*
1322f9f62e4cSPeter Maydell          * M profile: initial value of the Secure VTOR. We can't just use
1323f9f62e4cSPeter Maydell          * a simple DEFINE_PROP_UINT32 for this because we want to permit
1324f9f62e4cSPeter Maydell          * the property to be set after realize.
1325f9f62e4cSPeter Maydell          */
132664a7b8deSFelipe Franciosi         object_property_add_uint32_ptr(obj, "init-svtor",
132764a7b8deSFelipe Franciosi                                        &cpu->init_svtor,
1328d2623129SMarkus Armbruster                                        OBJ_PROP_FLAG_READWRITE);
1329181962fdSPeter Maydell     }
13307cda2149SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
13317cda2149SPeter Maydell         /*
13327cda2149SPeter Maydell          * Initial value of the NS VTOR (for cores without the Security
13337cda2149SPeter Maydell          * extension, this is the only VTOR)
13347cda2149SPeter Maydell          */
13357cda2149SPeter Maydell         object_property_add_uint32_ptr(obj, "init-nsvtor",
13367cda2149SPeter Maydell                                        &cpu->init_nsvtor,
13377cda2149SPeter Maydell                                        OBJ_PROP_FLAG_READWRITE);
13387cda2149SPeter Maydell     }
1339181962fdSPeter Maydell 
1340bddd892eSPeter Maydell     /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */
1341bddd892eSPeter Maydell     object_property_add_uint32_ptr(obj, "psci-conduit",
1342bddd892eSPeter Maydell                                    &cpu->psci_conduit,
1343bddd892eSPeter Maydell                                    OBJ_PROP_FLAG_READWRITE);
1344bddd892eSPeter Maydell 
134594d912d1SMarc-André Lureau     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property);
134696eec6b2SAndrew Jeffery 
134796eec6b2SAndrew Jeffery     if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) {
134894d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property);
134996eec6b2SAndrew Jeffery     }
13509e6f8d8aSfangying 
13519e6f8d8aSfangying     if (kvm_enabled()) {
13529e6f8d8aSfangying         kvm_arm_add_vcpu_properties(obj);
13539e6f8d8aSfangying     }
13548bce44a2SRichard Henderson 
13558bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY
13568bce44a2SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) &&
13578bce44a2SRichard Henderson         cpu_isar_feature(aa64_mte, cpu)) {
13588bce44a2SRichard Henderson         object_property_add_link(obj, "tag-memory",
13598bce44a2SRichard Henderson                                  TYPE_MEMORY_REGION,
13608bce44a2SRichard Henderson                                  (Object **)&cpu->tag_memory,
13618bce44a2SRichard Henderson                                  qdev_prop_allow_set_link_before_realize,
13628bce44a2SRichard Henderson                                  OBJ_PROP_LINK_STRONG);
13638bce44a2SRichard Henderson 
13648bce44a2SRichard Henderson         if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
13658bce44a2SRichard Henderson             object_property_add_link(obj, "secure-tag-memory",
13668bce44a2SRichard Henderson                                      TYPE_MEMORY_REGION,
13678bce44a2SRichard Henderson                                      (Object **)&cpu->secure_tag_memory,
13688bce44a2SRichard Henderson                                      qdev_prop_allow_set_link_before_realize,
13698bce44a2SRichard Henderson                                      OBJ_PROP_LINK_STRONG);
13708bce44a2SRichard Henderson         }
13718bce44a2SRichard Henderson     }
13728bce44a2SRichard Henderson #endif
1373fcf5ef2aSThomas Huth }
1374fcf5ef2aSThomas Huth 
1375fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
1376fcf5ef2aSThomas Huth {
1377fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
137808267487SAaron Lindsay     ARMELChangeHook *hook, *next;
137908267487SAaron Lindsay 
1380fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
138108267487SAaron Lindsay 
1382b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
1383b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
1384b5c53d1bSAaron Lindsay         g_free(hook);
1385b5c53d1bSAaron Lindsay     }
138608267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
138708267487SAaron Lindsay         QLIST_REMOVE(hook, node);
138808267487SAaron Lindsay         g_free(hook);
138908267487SAaron Lindsay     }
13904e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
13914e7beb0cSAaron Lindsay OS     if (cpu->pmu_timer) {
13924e7beb0cSAaron Lindsay OS         timer_free(cpu->pmu_timer);
13934e7beb0cSAaron Lindsay OS     }
13944e7beb0cSAaron Lindsay OS #endif
1395fcf5ef2aSThomas Huth }
1396fcf5ef2aSThomas Huth 
13970df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp)
13980df9142dSAndrew Jones {
13990df9142dSAndrew Jones     Error *local_err = NULL;
14000df9142dSAndrew Jones 
14010df9142dSAndrew Jones     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
14020df9142dSAndrew Jones         arm_cpu_sve_finalize(cpu, &local_err);
14030df9142dSAndrew Jones         if (local_err != NULL) {
14040df9142dSAndrew Jones             error_propagate(errp, local_err);
14050df9142dSAndrew Jones             return;
14060df9142dSAndrew Jones         }
1407eb94284dSRichard Henderson 
1408eb94284dSRichard Henderson         arm_cpu_pauth_finalize(cpu, &local_err);
1409eb94284dSRichard Henderson         if (local_err != NULL) {
1410eb94284dSRichard Henderson             error_propagate(errp, local_err);
1411eb94284dSRichard Henderson             return;
1412eb94284dSRichard Henderson         }
141369b2265dSRichard Henderson 
141469b2265dSRichard Henderson         arm_cpu_lpa2_finalize(cpu, &local_err);
141569b2265dSRichard Henderson         if (local_err != NULL) {
141669b2265dSRichard Henderson             error_propagate(errp, local_err);
141769b2265dSRichard Henderson             return;
141869b2265dSRichard Henderson         }
1419eb94284dSRichard Henderson     }
142068970d1eSAndrew Jones 
142168970d1eSAndrew Jones     if (kvm_enabled()) {
142268970d1eSAndrew Jones         kvm_arm_steal_time_finalize(cpu, &local_err);
142368970d1eSAndrew Jones         if (local_err != NULL) {
142468970d1eSAndrew Jones             error_propagate(errp, local_err);
142568970d1eSAndrew Jones             return;
142668970d1eSAndrew Jones         }
142768970d1eSAndrew Jones     }
14280df9142dSAndrew Jones }
14290df9142dSAndrew Jones 
1430fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
1431fcf5ef2aSThomas Huth {
1432fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
1433fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
1434fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
1435fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1436fcf5ef2aSThomas Huth     int pagebits;
1437fcf5ef2aSThomas Huth     Error *local_err = NULL;
14380f8d06f1SRichard Henderson     bool no_aa32 = false;
1439fcf5ef2aSThomas Huth 
1440c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
1441c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
1442c4487d76SPeter Maydell      * this is the first point where we can report it.
1443c4487d76SPeter Maydell      */
1444c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
1445585df85eSPeter Maydell         if (!kvm_enabled() && !hvf_enabled()) {
1446585df85eSPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF");
1447c4487d76SPeter Maydell         } else {
1448c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
1449c4487d76SPeter Maydell         }
1450c4487d76SPeter Maydell         return;
1451c4487d76SPeter Maydell     }
1452c4487d76SPeter Maydell 
145395f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
145495f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
145595f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
145695f87565SPeter Maydell      * error and will result in segfaults if not caught here.
145795f87565SPeter Maydell      */
145895f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
145995f87565SPeter Maydell         if (!env->nvic) {
146095f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
146195f87565SPeter Maydell             return;
146295f87565SPeter Maydell         }
146395f87565SPeter Maydell     } else {
146495f87565SPeter Maydell         if (env->nvic) {
146595f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
146695f87565SPeter Maydell             return;
146795f87565SPeter Maydell         }
146895f87565SPeter Maydell     }
1469397cd31fSPeter Maydell 
147049e7f191SPeter Maydell     if (kvm_enabled()) {
147149e7f191SPeter Maydell         /*
147249e7f191SPeter Maydell          * Catch all the cases which might cause us to create more than one
147349e7f191SPeter Maydell          * address space for the CPU (otherwise we will assert() later in
147449e7f191SPeter Maydell          * cpu_address_space_init()).
147549e7f191SPeter Maydell          */
147649e7f191SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M)) {
147749e7f191SPeter Maydell             error_setg(errp,
147849e7f191SPeter Maydell                        "Cannot enable KVM when using an M-profile guest CPU");
147949e7f191SPeter Maydell             return;
148049e7f191SPeter Maydell         }
148149e7f191SPeter Maydell         if (cpu->has_el3) {
148249e7f191SPeter Maydell             error_setg(errp,
148349e7f191SPeter Maydell                        "Cannot enable KVM when guest CPU has EL3 enabled");
148449e7f191SPeter Maydell             return;
148549e7f191SPeter Maydell         }
148649e7f191SPeter Maydell         if (cpu->tag_memory) {
148749e7f191SPeter Maydell             error_setg(errp,
148849e7f191SPeter Maydell                        "Cannot enable KVM when guest CPUs has MTE enabled");
148949e7f191SPeter Maydell             return;
149049e7f191SPeter Maydell         }
149149e7f191SPeter Maydell     }
149249e7f191SPeter Maydell 
149396eec6b2SAndrew Jeffery     {
149496eec6b2SAndrew Jeffery         uint64_t scale;
149596eec6b2SAndrew Jeffery 
149696eec6b2SAndrew Jeffery         if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
149796eec6b2SAndrew Jeffery             if (!cpu->gt_cntfrq_hz) {
149896eec6b2SAndrew Jeffery                 error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz",
149996eec6b2SAndrew Jeffery                            cpu->gt_cntfrq_hz);
150096eec6b2SAndrew Jeffery                 return;
150196eec6b2SAndrew Jeffery             }
150296eec6b2SAndrew Jeffery             scale = gt_cntfrq_period_ns(cpu);
150396eec6b2SAndrew Jeffery         } else {
150496eec6b2SAndrew Jeffery             scale = GTIMER_SCALE;
150596eec6b2SAndrew Jeffery         }
150696eec6b2SAndrew Jeffery 
150796eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1508397cd31fSPeter Maydell                                                arm_gt_ptimer_cb, cpu);
150996eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1510397cd31fSPeter Maydell                                                arm_gt_vtimer_cb, cpu);
151196eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1512397cd31fSPeter Maydell                                               arm_gt_htimer_cb, cpu);
151396eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1514397cd31fSPeter Maydell                                               arm_gt_stimer_cb, cpu);
15158c94b071SRichard Henderson         cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
15168c94b071SRichard Henderson                                                   arm_gt_hvtimer_cb, cpu);
151796eec6b2SAndrew Jeffery     }
151895f87565SPeter Maydell #endif
151995f87565SPeter Maydell 
1520fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
1521fcf5ef2aSThomas Huth     if (local_err != NULL) {
1522fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
1523fcf5ef2aSThomas Huth         return;
1524fcf5ef2aSThomas Huth     }
1525fcf5ef2aSThomas Huth 
15260df9142dSAndrew Jones     arm_cpu_finalize_features(cpu, &local_err);
15270df9142dSAndrew Jones     if (local_err != NULL) {
15280df9142dSAndrew Jones         error_propagate(errp, local_err);
15290df9142dSAndrew Jones         return;
15300df9142dSAndrew Jones     }
15310df9142dSAndrew Jones 
153297a28b0eSPeter Maydell     if (arm_feature(env, ARM_FEATURE_AARCH64) &&
153397a28b0eSPeter Maydell         cpu->has_vfp != cpu->has_neon) {
153497a28b0eSPeter Maydell         /*
153597a28b0eSPeter Maydell          * This is an architectural requirement for AArch64; AArch32 is
153697a28b0eSPeter Maydell          * more flexible and permits VFP-no-Neon and Neon-no-VFP.
153797a28b0eSPeter Maydell          */
153897a28b0eSPeter Maydell         error_setg(errp,
153997a28b0eSPeter Maydell                    "AArch64 CPUs must have both VFP and Neon or neither");
154097a28b0eSPeter Maydell         return;
154197a28b0eSPeter Maydell     }
154297a28b0eSPeter Maydell 
154397a28b0eSPeter Maydell     if (!cpu->has_vfp) {
154497a28b0eSPeter Maydell         uint64_t t;
154597a28b0eSPeter Maydell         uint32_t u;
154697a28b0eSPeter Maydell 
154797a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
154897a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0);
154997a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
155097a28b0eSPeter Maydell 
155197a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
155297a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf);
155397a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
155497a28b0eSPeter Maydell 
155597a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
155697a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0);
15573c93dfa4SRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, BF16, 0);
155897a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
155997a28b0eSPeter Maydell 
156097a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
156197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSP, 0);
156297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDP, 0);
156397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0);
156497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSQRT, 0);
156597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPROUND, 0);
1566532a3af5SPeter Maydell         if (!arm_feature(env, ARM_FEATURE_M)) {
1567532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR0, FPTRAP, 0);
1568532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR0, FPSHVEC, 0);
1569532a3af5SPeter Maydell         }
157097a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
157197a28b0eSPeter Maydell 
157297a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
157397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPFTZ, 0);
157497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPDNAN, 0);
157597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPHP, 0);
1576532a3af5SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M)) {
1577532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR1, FP16, 0);
1578532a3af5SPeter Maydell         }
157997a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
158097a28b0eSPeter Maydell 
158197a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
158297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, FPMISC, 0);
158397a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
158497a28b0eSPeter Maydell     }
158597a28b0eSPeter Maydell 
158697a28b0eSPeter Maydell     if (!cpu->has_neon) {
158797a28b0eSPeter Maydell         uint64_t t;
158897a28b0eSPeter Maydell         uint32_t u;
158997a28b0eSPeter Maydell 
159097a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_NEON);
159197a28b0eSPeter Maydell 
159297a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
1593eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0);
1594eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0);
1595eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0);
1596eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0);
1597eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0);
1598eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0);
159997a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0);
160097a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
160197a28b0eSPeter Maydell 
160297a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
160397a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0);
16043c93dfa4SRichard Henderson         t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0);
1605f8680aaaSRichard Henderson         t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0);
160697a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
160797a28b0eSPeter Maydell 
160897a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
160997a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf);
161097a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
161197a28b0eSPeter Maydell 
161297a28b0eSPeter Maydell         u = cpu->isar.id_isar5;
1613eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, AES, 0);
1614eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, SHA1, 0);
1615eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, SHA2, 0);
161697a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, RDM, 0);
161797a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, VCMA, 0);
161897a28b0eSPeter Maydell         cpu->isar.id_isar5 = u;
161997a28b0eSPeter Maydell 
162097a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
162197a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, DP, 0);
162297a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, FHM, 0);
16233c93dfa4SRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, BF16, 0);
1624f8680aaaSRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, I8MM, 0);
162597a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
162697a28b0eSPeter Maydell 
1627532a3af5SPeter Maydell         if (!arm_feature(env, ARM_FEATURE_M)) {
162897a28b0eSPeter Maydell             u = cpu->isar.mvfr1;
162997a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDLS, 0);
163097a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDINT, 0);
163197a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDSP, 0);
163297a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDHP, 0);
163397a28b0eSPeter Maydell             cpu->isar.mvfr1 = u;
163497a28b0eSPeter Maydell 
163597a28b0eSPeter Maydell             u = cpu->isar.mvfr2;
163697a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR2, SIMDMISC, 0);
163797a28b0eSPeter Maydell             cpu->isar.mvfr2 = u;
163897a28b0eSPeter Maydell         }
1639532a3af5SPeter Maydell     }
164097a28b0eSPeter Maydell 
164197a28b0eSPeter Maydell     if (!cpu->has_neon && !cpu->has_vfp) {
164297a28b0eSPeter Maydell         uint64_t t;
164397a28b0eSPeter Maydell         uint32_t u;
164497a28b0eSPeter Maydell 
164597a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
164697a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0);
164797a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
164897a28b0eSPeter Maydell 
164997a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
165097a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0);
165197a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
165297a28b0eSPeter Maydell 
165397a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
165497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, SIMDREG, 0);
165597a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
1656c52881bbSRichard Henderson 
1657c52881bbSRichard Henderson         /* Despite the name, this field covers both VFP and Neon */
1658c52881bbSRichard Henderson         u = cpu->isar.mvfr1;
1659c52881bbSRichard Henderson         u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0);
1660c52881bbSRichard Henderson         cpu->isar.mvfr1 = u;
166197a28b0eSPeter Maydell     }
166297a28b0eSPeter Maydell 
1663ea90db0aSPeter Maydell     if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) {
1664ea90db0aSPeter Maydell         uint32_t u;
1665ea90db0aSPeter Maydell 
1666ea90db0aSPeter Maydell         unset_feature(env, ARM_FEATURE_THUMB_DSP);
1667ea90db0aSPeter Maydell 
1668ea90db0aSPeter Maydell         u = cpu->isar.id_isar1;
1669ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1);
1670ea90db0aSPeter Maydell         cpu->isar.id_isar1 = u;
1671ea90db0aSPeter Maydell 
1672ea90db0aSPeter Maydell         u = cpu->isar.id_isar2;
1673ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTU, 1);
1674ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTS, 1);
1675ea90db0aSPeter Maydell         cpu->isar.id_isar2 = u;
1676ea90db0aSPeter Maydell 
1677ea90db0aSPeter Maydell         u = cpu->isar.id_isar3;
1678ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SIMD, 1);
1679ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0);
1680ea90db0aSPeter Maydell         cpu->isar.id_isar3 = u;
1681ea90db0aSPeter Maydell     }
1682ea90db0aSPeter Maydell 
1683fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
1684fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
16855256df88SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
16865256df88SRichard Henderson             set_feature(env, ARM_FEATURE_V7);
16875256df88SRichard Henderson         } else {
16885110e683SAaron Lindsay             set_feature(env, ARM_FEATURE_V7VE);
16895110e683SAaron Lindsay         }
16905256df88SRichard Henderson     }
16910f8d06f1SRichard Henderson 
16920f8d06f1SRichard Henderson     /*
16930f8d06f1SRichard Henderson      * There exist AArch64 cpus without AArch32 support.  When KVM
16940f8d06f1SRichard Henderson      * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
16950f8d06f1SRichard Henderson      * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
16968f4821d7SPeter Maydell      * As a general principle, we also do not make ID register
16978f4821d7SPeter Maydell      * consistency checks anywhere unless using TCG, because only
16988f4821d7SPeter Maydell      * for TCG would a consistency-check failure be a QEMU bug.
16990f8d06f1SRichard Henderson      */
17000f8d06f1SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
17010f8d06f1SRichard Henderson         no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
17020f8d06f1SRichard Henderson     }
17030f8d06f1SRichard Henderson 
17045110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
17055110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
17065110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
17075110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
17085110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
17095110e683SAaron Lindsay          * include the various other features that V7VE implies.
17105110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
17115110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
17125110e683SAaron Lindsay          */
1713873b73c0SPeter Maydell         assert(!tcg_enabled() || no_aa32 ||
1714873b73c0SPeter Maydell                cpu_isar_feature(aa32_arm_div, cpu));
1715fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
17165110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
1717fcf5ef2aSThomas Huth     }
1718fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
1719fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
1720fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
1721fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
1722fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1723fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
1724fcf5ef2aSThomas Huth         } else {
1725fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
1726fcf5ef2aSThomas Huth         }
172791db4642SCédric Le Goater 
172891db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
172991db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
173091db4642SCédric Le Goater          */
173191db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
1732fcf5ef2aSThomas Huth     }
1733fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
1734fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
1735fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
1736fcf5ef2aSThomas Huth     }
1737fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
1738fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
1739fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1740873b73c0SPeter Maydell             assert(!tcg_enabled() || no_aa32 ||
1741873b73c0SPeter Maydell                    cpu_isar_feature(aa32_jazelle, cpu));
1742fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
1743fcf5ef2aSThomas Huth         }
1744fcf5ef2aSThomas Huth     }
1745fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
1746fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
1747fcf5ef2aSThomas Huth     }
1748fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
1749fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
1750fcf5ef2aSThomas Huth     }
1751fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
1752fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
1753fcf5ef2aSThomas Huth     }
1754fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
1755fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
1756fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
1757fcf5ef2aSThomas Huth     }
1758fcf5ef2aSThomas Huth 
1759ea7ac69dSPeter Maydell     /*
1760ea7ac69dSPeter Maydell      * We rely on no XScale CPU having VFP so we can use the same bits in the
1761ea7ac69dSPeter Maydell      * TB flags field for VECSTRIDE and XSCALE_CPAR.
1762ea7ac69dSPeter Maydell      */
17637d63183fSRichard Henderson     assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) ||
17647d63183fSRichard Henderson            !cpu_isar_feature(aa32_vfp_simd, cpu) ||
17657d63183fSRichard Henderson            !arm_feature(env, ARM_FEATURE_XSCALE));
1766ea7ac69dSPeter Maydell 
1767fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
1768fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
1769452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
1770fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
1771fcf5ef2aSThomas Huth          * can use 4K pages.
1772fcf5ef2aSThomas Huth          */
1773fcf5ef2aSThomas Huth         pagebits = 12;
1774fcf5ef2aSThomas Huth     } else {
1775fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
1776fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
1777fcf5ef2aSThomas Huth          */
1778fcf5ef2aSThomas Huth         pagebits = 10;
1779fcf5ef2aSThomas Huth     }
1780fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
1781fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
1782fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
1783fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
1784fcf5ef2aSThomas Huth          */
1785fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
1786fcf5ef2aSThomas Huth                    "system is using");
1787fcf5ef2aSThomas Huth         return;
1788fcf5ef2aSThomas Huth     }
1789fcf5ef2aSThomas Huth 
1790fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
1791fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
1792fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
1793fcf5ef2aSThomas Huth      * so these bits always RAZ.
1794fcf5ef2aSThomas Huth      */
1795fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
179646de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
179746de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
1798fcf5ef2aSThomas Huth     }
1799fcf5ef2aSThomas Huth 
1800fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
1801fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
1802fcf5ef2aSThomas Huth     }
1803fcf5ef2aSThomas Huth 
18043a062d57SJulian Brown     if (cpu->cfgend) {
18053a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
18063a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
18073a062d57SJulian Brown         } else {
18083a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
18093a062d57SJulian Brown         }
18103a062d57SJulian Brown     }
18113a062d57SJulian Brown 
181240188188SPeter Maydell     if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) {
1813fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
1814fcf5ef2aSThomas Huth          * feature.
1815fcf5ef2aSThomas Huth          */
1816fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
1817fcf5ef2aSThomas Huth 
1818fcf5ef2aSThomas Huth         /* Disable the security extension feature bits in the processor feature
1819fcf5ef2aSThomas Huth          * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
1820fcf5ef2aSThomas Huth          */
18218a130a7bSPeter Maydell         cpu->isar.id_pfr1 &= ~0xf0;
182247576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf000;
1823fcf5ef2aSThomas Huth     }
1824fcf5ef2aSThomas Huth 
1825c25bd18aSPeter Maydell     if (!cpu->has_el2) {
1826c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
1827c25bd18aSPeter Maydell     }
1828c25bd18aSPeter Maydell 
1829d6f02ce3SWei Huang     if (!cpu->has_pmu) {
1830fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
183157a4a11bSAaron Lindsay     }
183257a4a11bSAaron Lindsay     if (arm_feature(env, ARM_FEATURE_PMU)) {
1833bf8d0969SAaron Lindsay OS         pmu_init(cpu);
183457a4a11bSAaron Lindsay 
183557a4a11bSAaron Lindsay         if (!kvm_enabled()) {
1836033614c4SAaron Lindsay             arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0);
1837033614c4SAaron Lindsay             arm_register_el_change_hook(cpu, &pmu_post_el_change, 0);
1838fcf5ef2aSThomas Huth         }
18394e7beb0cSAaron Lindsay OS 
18404e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
18414e7beb0cSAaron Lindsay OS         cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb,
18424e7beb0cSAaron Lindsay OS                 cpu);
18434e7beb0cSAaron Lindsay OS #endif
184457a4a11bSAaron Lindsay     } else {
18452a609df8SPeter Maydell         cpu->isar.id_aa64dfr0 =
18462a609df8SPeter Maydell             FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0);
1847a6179538SPeter Maydell         cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0);
184857a4a11bSAaron Lindsay         cpu->pmceid0 = 0;
184957a4a11bSAaron Lindsay         cpu->pmceid1 = 0;
185057a4a11bSAaron Lindsay     }
1851fcf5ef2aSThomas Huth 
1852fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
1853fcf5ef2aSThomas Huth         /* Disable the hypervisor feature bits in the processor feature
1854fcf5ef2aSThomas Huth          * registers if we don't have EL2. These are id_pfr1[15:12] and
1855fcf5ef2aSThomas Huth          * id_aa64pfr0_el1[11:8].
1856fcf5ef2aSThomas Huth          */
185747576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf00;
18588a130a7bSPeter Maydell         cpu->isar.id_pfr1 &= ~0xf000;
1859fcf5ef2aSThomas Huth     }
1860fcf5ef2aSThomas Huth 
18616f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY
18626f4e1405SRichard Henderson     if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) {
18636f4e1405SRichard Henderson         /*
18646f4e1405SRichard Henderson          * Disable the MTE feature bits if we do not have tag-memory
18656f4e1405SRichard Henderson          * provided by the machine.
18666f4e1405SRichard Henderson          */
18676f4e1405SRichard Henderson         cpu->isar.id_aa64pfr1 =
18686f4e1405SRichard Henderson             FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0);
18696f4e1405SRichard Henderson     }
18706f4e1405SRichard Henderson #endif
18716f4e1405SRichard Henderson 
1872f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
1873f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
1874f50cd314SPeter Maydell      */
1875fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
1876f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
1877f50cd314SPeter Maydell     }
1878f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
1879f50cd314SPeter Maydell         cpu->has_mpu = false;
1880fcf5ef2aSThomas Huth     }
1881fcf5ef2aSThomas Huth 
1882452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
1883fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
1884fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
1885fcf5ef2aSThomas Huth 
1886fcf5ef2aSThomas Huth         if (nr > 0xff) {
1887fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
1888fcf5ef2aSThomas Huth             return;
1889fcf5ef2aSThomas Huth         }
1890fcf5ef2aSThomas Huth 
1891fcf5ef2aSThomas Huth         if (nr) {
18920e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
18930e1a46bbSPeter Maydell                 /* PMSAv8 */
189462c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
189562c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
189662c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
189762c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
189862c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
189962c58ee0SPeter Maydell                 }
19000e1a46bbSPeter Maydell             } else {
1901fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
1902fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
1903fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
1904fcf5ef2aSThomas Huth             }
1905fcf5ef2aSThomas Huth         }
19060e1a46bbSPeter Maydell     }
1907fcf5ef2aSThomas Huth 
19089901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
19099901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
19109901c576SPeter Maydell 
19119901c576SPeter Maydell         if (nr > 0xff) {
19129901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
19139901c576SPeter Maydell             return;
19149901c576SPeter Maydell         }
19159901c576SPeter Maydell 
19169901c576SPeter Maydell         if (nr) {
19179901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
19189901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
19199901c576SPeter Maydell         }
19209901c576SPeter Maydell     }
19219901c576SPeter Maydell 
192291db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
192391db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
192491db4642SCédric Le Goater     }
192591db4642SCédric Le Goater 
1926fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
1927fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
1928fcf5ef2aSThomas Huth 
1929fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
1930fcf5ef2aSThomas Huth 
1931fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1932cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
1933cc7d44c2SLike Xu     unsigned int smp_cpus = ms->smp.cpus;
19348bce44a2SRichard Henderson     bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY);
1935cc7d44c2SLike Xu 
19368bce44a2SRichard Henderson     /*
19378bce44a2SRichard Henderson      * We must set cs->num_ases to the final value before
19388bce44a2SRichard Henderson      * the first call to cpu_address_space_init.
19398bce44a2SRichard Henderson      */
19408bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
19418bce44a2SRichard Henderson         cs->num_ases = 3 + has_secure;
19428bce44a2SRichard Henderson     } else {
19438bce44a2SRichard Henderson         cs->num_ases = 1 + has_secure;
19448bce44a2SRichard Henderson     }
19451d2091bcSPeter Maydell 
19468bce44a2SRichard Henderson     if (has_secure) {
1947fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
1948fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
1949fcf5ef2aSThomas Huth         }
195080ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
195180ceb07aSPeter Xu                                cpu->secure_memory);
1952fcf5ef2aSThomas Huth     }
19538bce44a2SRichard Henderson 
19548bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
19558bce44a2SRichard Henderson         cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory",
19568bce44a2SRichard Henderson                                cpu->tag_memory);
19578bce44a2SRichard Henderson         if (has_secure) {
19588bce44a2SRichard Henderson             cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory",
19598bce44a2SRichard Henderson                                    cpu->secure_tag_memory);
19608bce44a2SRichard Henderson         }
19618bce44a2SRichard Henderson     }
19628bce44a2SRichard Henderson 
196380ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
1964f9a69711SAlistair Francis 
1965f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
1966f9a69711SAlistair Francis     if (cpu->core_count == -1) {
1967f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
1968f9a69711SAlistair Francis     }
1969fcf5ef2aSThomas Huth #endif
1970fcf5ef2aSThomas Huth 
1971a4157b80SRichard Henderson     if (tcg_enabled()) {
1972a4157b80SRichard Henderson         int dcz_blocklen = 4 << cpu->dcz_blocksize;
1973a4157b80SRichard Henderson 
1974a4157b80SRichard Henderson         /*
1975a4157b80SRichard Henderson          * We only support DCZ blocklen that fits on one page.
1976a4157b80SRichard Henderson          *
1977a4157b80SRichard Henderson          * Architectually this is always true.  However TARGET_PAGE_SIZE
1978a4157b80SRichard Henderson          * is variable and, for compatibility with -machine virt-2.7,
1979a4157b80SRichard Henderson          * is only 1KiB, as an artifact of legacy ARMv5 subpage support.
1980a4157b80SRichard Henderson          * But even then, while the largest architectural DCZ blocklen
1981a4157b80SRichard Henderson          * is 2KiB, no cpu actually uses such a large blocklen.
1982a4157b80SRichard Henderson          */
1983a4157b80SRichard Henderson         assert(dcz_blocklen <= TARGET_PAGE_SIZE);
1984a4157b80SRichard Henderson 
1985a4157b80SRichard Henderson         /*
1986a4157b80SRichard Henderson          * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say
1987a4157b80SRichard Henderson          * both nibbles of each byte storing tag data may be written at once.
1988a4157b80SRichard Henderson          * Since TAG_GRANULE is 16, this means that blocklen must be >= 32.
1989a4157b80SRichard Henderson          */
1990a4157b80SRichard Henderson         if (cpu_isar_feature(aa64_mte, cpu)) {
1991a4157b80SRichard Henderson             assert(dcz_blocklen >= 2 * TAG_GRANULE);
1992a4157b80SRichard Henderson         }
1993a4157b80SRichard Henderson     }
1994a4157b80SRichard Henderson 
1995fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
1996fcf5ef2aSThomas Huth     cpu_reset(cs);
1997fcf5ef2aSThomas Huth 
1998fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
1999fcf5ef2aSThomas Huth }
2000fcf5ef2aSThomas Huth 
2001fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
2002fcf5ef2aSThomas Huth {
2003fcf5ef2aSThomas Huth     ObjectClass *oc;
2004fcf5ef2aSThomas Huth     char *typename;
2005fcf5ef2aSThomas Huth     char **cpuname;
2006a0032cc5SPeter Maydell     const char *cpunamestr;
2007fcf5ef2aSThomas Huth 
2008fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
2009a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
2010a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
2011a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
2012a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
2013a0032cc5SPeter Maydell      */
2014a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
2015a0032cc5SPeter Maydell         cpunamestr = "max";
2016a0032cc5SPeter Maydell     }
2017a0032cc5SPeter Maydell #endif
2018a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
2019fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
2020fcf5ef2aSThomas Huth     g_strfreev(cpuname);
2021fcf5ef2aSThomas Huth     g_free(typename);
2022fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
2023fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
2024fcf5ef2aSThomas Huth         return NULL;
2025fcf5ef2aSThomas Huth     }
2026fcf5ef2aSThomas Huth     return oc;
2027fcf5ef2aSThomas Huth }
2028fcf5ef2aSThomas Huth 
2029fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
2030e544f800SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0),
2031fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
2032fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
203315f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
2034f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
2035fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
2036fcf5ef2aSThomas Huth };
2037fcf5ef2aSThomas Huth 
2038fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
2039fcf5ef2aSThomas Huth {
2040fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
2041fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
2042fcf5ef2aSThomas Huth 
2043fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
2044fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
2045fcf5ef2aSThomas Huth     }
2046fcf5ef2aSThomas Huth     return g_strdup("arm");
2047fcf5ef2aSThomas Huth }
2048fcf5ef2aSThomas Huth 
20498b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
20508b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h"
20518b80bd28SPhilippe Mathieu-Daudé 
20528b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = {
205308928c6dSPhilippe Mathieu-Daudé     .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug,
2054faf39e82SPhilippe Mathieu-Daudé     .asidx_from_attrs = arm_asidx_from_attrs,
2055715e3c1aSPhilippe Mathieu-Daudé     .write_elf32_note = arm_cpu_write_elf32_note,
2056715e3c1aSPhilippe Mathieu-Daudé     .write_elf64_note = arm_cpu_write_elf64_note,
2057da383e02SPhilippe Mathieu-Daudé     .virtio_is_big_endian = arm_cpu_virtio_is_big_endian,
2058feece4d0SPhilippe Mathieu-Daudé     .legacy_vmsd = &vmstate_arm_cpu,
20598b80bd28SPhilippe Mathieu-Daudé };
20608b80bd28SPhilippe Mathieu-Daudé #endif
20618b80bd28SPhilippe Mathieu-Daudé 
206278271684SClaudio Fontana #ifdef CONFIG_TCG
206311906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = {
206478271684SClaudio Fontana     .initialize = arm_translate_init,
206578271684SClaudio Fontana     .synchronize_from_tb = arm_cpu_synchronize_from_tb,
206678271684SClaudio Fontana     .debug_excp_handler = arm_debug_excp_handler,
206778271684SClaudio Fontana 
20689b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY
20699b12b6b4SRichard Henderson     .record_sigsegv = arm_cpu_record_sigsegv,
207039a099caSRichard Henderson     .record_sigbus = arm_cpu_record_sigbus,
20719b12b6b4SRichard Henderson #else
20729b12b6b4SRichard Henderson     .tlb_fill = arm_cpu_tlb_fill,
2073083afd18SPhilippe Mathieu-Daudé     .cpu_exec_interrupt = arm_cpu_exec_interrupt,
207478271684SClaudio Fontana     .do_interrupt = arm_cpu_do_interrupt,
207578271684SClaudio Fontana     .do_transaction_failed = arm_cpu_do_transaction_failed,
207678271684SClaudio Fontana     .do_unaligned_access = arm_cpu_do_unaligned_access,
207778271684SClaudio Fontana     .adjust_watchpoint_address = arm_adjust_watchpoint_address,
207878271684SClaudio Fontana     .debug_check_watchpoint = arm_debug_check_watchpoint,
2079b00d86bcSRichard Henderson     .debug_check_breakpoint = arm_debug_check_breakpoint,
208078271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */
208178271684SClaudio Fontana };
208278271684SClaudio Fontana #endif /* CONFIG_TCG */
208378271684SClaudio Fontana 
2084fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
2085fcf5ef2aSThomas Huth {
2086fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
2087fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
2088fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
2089fcf5ef2aSThomas Huth 
2090bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
2091bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
2092fcf5ef2aSThomas Huth 
20934f67d30bSMarc-André Lureau     device_class_set_props(dc, arm_cpu_properties);
2094781c67caSPeter Maydell     device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset);
2095fcf5ef2aSThomas Huth 
2096fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
2097fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
2098fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
2099fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
2100fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
2101fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
21027350d553SRichard Henderson #ifndef CONFIG_USER_ONLY
21038b80bd28SPhilippe Mathieu-Daudé     cc->sysemu_ops = &arm_sysemu_ops;
2104fcf5ef2aSThomas Huth #endif
2105fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
2106fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
2107fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
2108200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2109fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
2110fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
211178271684SClaudio Fontana 
211274d7fc7fSRichard Henderson #ifdef CONFIG_TCG
211378271684SClaudio Fontana     cc->tcg_ops = &arm_tcg_ops;
2114cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */
2115fcf5ef2aSThomas Huth }
2116fcf5ef2aSThomas Huth 
211751e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj)
211851e5ef45SMarc-André Lureau {
211951e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj);
212051e5ef45SMarc-André Lureau 
212151e5ef45SMarc-André Lureau     acc->info->initfn(obj);
212251e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
212351e5ef45SMarc-André Lureau }
212451e5ef45SMarc-André Lureau 
212551e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data)
212651e5ef45SMarc-André Lureau {
212751e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
212851e5ef45SMarc-André Lureau 
212951e5ef45SMarc-André Lureau     acc->info = data;
213051e5ef45SMarc-André Lureau }
213151e5ef45SMarc-André Lureau 
213237bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info)
2133fcf5ef2aSThomas Huth {
2134fcf5ef2aSThomas Huth     TypeInfo type_info = {
2135fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
2136fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
2137d03087bdSRichard Henderson         .instance_align = __alignof__(ARMCPU),
213851e5ef45SMarc-André Lureau         .instance_init = arm_cpu_instance_init,
2139fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
214051e5ef45SMarc-André Lureau         .class_init = info->class_init ?: cpu_register_class_init,
214151e5ef45SMarc-André Lureau         .class_data = (void *)info,
2142fcf5ef2aSThomas Huth     };
2143fcf5ef2aSThomas Huth 
2144fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2145fcf5ef2aSThomas Huth     type_register(&type_info);
2146fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2147fcf5ef2aSThomas Huth }
2148fcf5ef2aSThomas Huth 
2149fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2150fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2151fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2152fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2153d03087bdSRichard Henderson     .instance_align = __alignof__(ARMCPU),
2154fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2155fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2156fcf5ef2aSThomas Huth     .abstract = true,
2157fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2158fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2159fcf5ef2aSThomas Huth };
2160fcf5ef2aSThomas Huth 
2161fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2162fcf5ef2aSThomas Huth {
2163fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2164fcf5ef2aSThomas Huth }
2165fcf5ef2aSThomas Huth 
2166fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2167