xref: /openbmc/qemu/target/arm/cpu.c (revision c1b701587e59d9569c38d1d6033cd7cc2a992105)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h"
23a8d25326SMarkus Armbruster #include "qemu-common.h"
24181962fdSPeter Maydell #include "target/arm/idau.h"
250b8fa32fSMarkus Armbruster #include "qemu/module.h"
26fcf5ef2aSThomas Huth #include "qapi/error.h"
27f9f62e4cSPeter Maydell #include "qapi/visitor.h"
28fcf5ef2aSThomas Huth #include "cpu.h"
29fcf5ef2aSThomas Huth #include "internals.h"
30fcf5ef2aSThomas Huth #include "exec/exec-all.h"
31fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
32fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
33fcf5ef2aSThomas Huth #include "hw/loader.h"
34cc7d44c2SLike Xu #include "hw/boards.h"
35fcf5ef2aSThomas Huth #endif
36fcf5ef2aSThomas Huth #include "sysemu/sysemu.h"
3714a48c1dSMarkus Armbruster #include "sysemu/tcg.h"
38b3946626SVincent Palatin #include "sysemu/hw_accel.h"
39fcf5ef2aSThomas Huth #include "kvm_arm.h"
40110f6c70SRichard Henderson #include "disas/capstone.h"
4124f91e81SAlex Bennée #include "fpu/softfloat.h"
42fcf5ef2aSThomas Huth 
43fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
44fcf5ef2aSThomas Huth {
45fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
4642f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
47fcf5ef2aSThomas Huth 
4842f6ed91SJulia Suvorova     if (is_a64(env)) {
4942f6ed91SJulia Suvorova         env->pc = value;
5042f6ed91SJulia Suvorova         env->thumb = 0;
5142f6ed91SJulia Suvorova     } else {
5242f6ed91SJulia Suvorova         env->regs[15] = value & ~1;
5342f6ed91SJulia Suvorova         env->thumb = value & 1;
5442f6ed91SJulia Suvorova     }
5542f6ed91SJulia Suvorova }
5642f6ed91SJulia Suvorova 
5742f6ed91SJulia Suvorova static void arm_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
5842f6ed91SJulia Suvorova {
5942f6ed91SJulia Suvorova     ARMCPU *cpu = ARM_CPU(cs);
6042f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
6142f6ed91SJulia Suvorova 
6242f6ed91SJulia Suvorova     /*
6342f6ed91SJulia Suvorova      * It's OK to look at env for the current mode here, because it's
6442f6ed91SJulia Suvorova      * never possible for an AArch64 TB to chain to an AArch32 TB.
6542f6ed91SJulia Suvorova      */
6642f6ed91SJulia Suvorova     if (is_a64(env)) {
6742f6ed91SJulia Suvorova         env->pc = tb->pc;
6842f6ed91SJulia Suvorova     } else {
6942f6ed91SJulia Suvorova         env->regs[15] = tb->pc;
7042f6ed91SJulia Suvorova     }
71fcf5ef2aSThomas Huth }
72fcf5ef2aSThomas Huth 
73fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
74fcf5ef2aSThomas Huth {
75fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
76fcf5ef2aSThomas Huth 
77062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
78fcf5ef2aSThomas Huth         && cs->interrupt_request &
79fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
80fcf5ef2aSThomas Huth          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
81fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
82fcf5ef2aSThomas Huth }
83fcf5ef2aSThomas Huth 
84b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
85b5c53d1bSAaron Lindsay                                  void *opaque)
86b5c53d1bSAaron Lindsay {
87b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
88b5c53d1bSAaron Lindsay 
89b5c53d1bSAaron Lindsay     entry->hook = hook;
90b5c53d1bSAaron Lindsay     entry->opaque = opaque;
91b5c53d1bSAaron Lindsay 
92b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
93b5c53d1bSAaron Lindsay }
94b5c53d1bSAaron Lindsay 
9508267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
96fcf5ef2aSThomas Huth                                  void *opaque)
97fcf5ef2aSThomas Huth {
9808267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
9908267487SAaron Lindsay 
10008267487SAaron Lindsay     entry->hook = hook;
10108267487SAaron Lindsay     entry->opaque = opaque;
10208267487SAaron Lindsay 
10308267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
104fcf5ef2aSThomas Huth }
105fcf5ef2aSThomas Huth 
106fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
107fcf5ef2aSThomas Huth {
108fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
109fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
110fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
111fcf5ef2aSThomas Huth 
112fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
113fcf5ef2aSThomas Huth         return;
114fcf5ef2aSThomas Huth     }
115fcf5ef2aSThomas Huth 
116fcf5ef2aSThomas Huth     if (ri->resetfn) {
117fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
118fcf5ef2aSThomas Huth         return;
119fcf5ef2aSThomas Huth     }
120fcf5ef2aSThomas Huth 
121fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
122fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
123fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
124fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
125fcf5ef2aSThomas Huth      */
126fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
127fcf5ef2aSThomas Huth         return;
128fcf5ef2aSThomas Huth     }
129fcf5ef2aSThomas Huth 
130fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
131fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
132fcf5ef2aSThomas Huth     } else {
133fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
134fcf5ef2aSThomas Huth     }
135fcf5ef2aSThomas Huth }
136fcf5ef2aSThomas Huth 
137fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
138fcf5ef2aSThomas Huth {
139fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
140fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
141fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
142fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
143fcf5ef2aSThomas Huth      */
144fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
145fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
146fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
147fcf5ef2aSThomas Huth 
148fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
149fcf5ef2aSThomas Huth         return;
150fcf5ef2aSThomas Huth     }
151fcf5ef2aSThomas Huth 
152fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
153fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
154fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
155fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
156fcf5ef2aSThomas Huth }
157fcf5ef2aSThomas Huth 
158781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev)
159fcf5ef2aSThomas Huth {
160781c67caSPeter Maydell     CPUState *s = CPU(dev);
161fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
162fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
163fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
164fcf5ef2aSThomas Huth 
165781c67caSPeter Maydell     acc->parent_reset(dev);
166fcf5ef2aSThomas Huth 
1671f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1681f5c00cfSAlex Bennée 
169fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
170fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
171fcf5ef2aSThomas Huth 
172fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
17347576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
17447576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
17547576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
176fcf5ef2aSThomas Huth 
177*c1b70158SThiago Jung Bauermann     cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON;
178*c1b70158SThiago Jung Bauermann     s->halted = s->start_powered_off;
179fcf5ef2aSThomas Huth 
180fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
181fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
182fcf5ef2aSThomas Huth     }
183fcf5ef2aSThomas Huth 
184fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
185fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
186fcf5ef2aSThomas Huth         env->aarch64 = 1;
187fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
188fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
189fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
190fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
191276c6e81SRichard Henderson         /* Enable all PAC keys.  */
192276c6e81SRichard Henderson         env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB |
193276c6e81SRichard Henderson                                   SCTLR_EnDA | SCTLR_EnDB);
194fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
195fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
196802ac0e1SRichard Henderson         /* and to the SVE instructions */
197802ac0e1SRichard Henderson         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3);
1987b6a2198SAlex Bennée         /* with reasonable vector length */
1997b6a2198SAlex Bennée         if (cpu_isar_feature(aa64_sve, cpu)) {
2007b6a2198SAlex Bennée             env->vfp.zcr_el[1] = MIN(cpu->sve_max_vq - 1, 3);
2017b6a2198SAlex Bennée         }
202f6a148feSRichard Henderson         /*
203f6a148feSRichard Henderson          * Enable TBI0 and TBI1.  While the real kernel only enables TBI0,
204f6a148feSRichard Henderson          * turning on both here will produce smaller code and otherwise
205f6a148feSRichard Henderson          * make no difference to the user-level emulation.
206c4af8ba1SRichard Henderson          *
207c4af8ba1SRichard Henderson          * In sve_probe_page, we assume that this is set.
208c4af8ba1SRichard Henderson          * Do not modify this without other changes.
209f6a148feSRichard Henderson          */
210f6a148feSRichard Henderson         env->cp15.tcr_el[1].raw_tcr = (3ULL << 37);
211fcf5ef2aSThomas Huth #else
212fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
213fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
214fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
215fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
216fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
217fcf5ef2aSThomas Huth         } else {
218fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
219fcf5ef2aSThomas Huth         }
220fcf5ef2aSThomas Huth         env->pc = cpu->rvbar;
221fcf5ef2aSThomas Huth #endif
222fcf5ef2aSThomas Huth     } else {
223fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
224fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
225fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
226fcf5ef2aSThomas Huth #endif
227fcf5ef2aSThomas Huth     }
228fcf5ef2aSThomas Huth 
229fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
230fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
231fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
232fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
233fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
234fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
235fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
236fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
237fcf5ef2aSThomas Huth     }
238fcf5ef2aSThomas Huth #else
239060a65dfSPeter Maydell 
240060a65dfSPeter Maydell     /*
241060a65dfSPeter Maydell      * If the highest available EL is EL2, AArch32 will start in Hyp
242060a65dfSPeter Maydell      * mode; otherwise it starts in SVC. Note that if we start in
243060a65dfSPeter Maydell      * AArch64 then these values in the uncached_cpsr will be ignored.
244060a65dfSPeter Maydell      */
245060a65dfSPeter Maydell     if (arm_feature(env, ARM_FEATURE_EL2) &&
246060a65dfSPeter Maydell         !arm_feature(env, ARM_FEATURE_EL3)) {
247060a65dfSPeter Maydell         env->uncached_cpsr = ARM_CPU_MODE_HYP;
248060a65dfSPeter Maydell     } else {
249fcf5ef2aSThomas Huth         env->uncached_cpsr = ARM_CPU_MODE_SVC;
250060a65dfSPeter Maydell     }
251fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
252dc7abe4dSMichael Davidsaver 
253531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
254fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
255fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
256fcf5ef2aSThomas Huth         uint8_t *rom;
25738e2a77cSPeter Maydell         uint32_t vecbase;
258fcf5ef2aSThomas Huth 
2591e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
2601e577cc7SPeter Maydell             env->v7m.secure = true;
2613b2e9344SPeter Maydell         } else {
2623b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
2633b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
2643b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
2653b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
2663b2e9344SPeter Maydell              */
2673b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
26802ac2f7fSPeter Maydell             /*
26902ac2f7fSPeter Maydell              * Set NSACR to indicate "NS access permitted to everything";
27002ac2f7fSPeter Maydell              * this avoids having to have all the tests of it being
27102ac2f7fSPeter Maydell              * conditional on ARM_FEATURE_M_SECURITY. Note also that from
27202ac2f7fSPeter Maydell              * v8.1M the guest-visible value of NSACR in a CPU without the
27302ac2f7fSPeter Maydell              * Security Extension is 0xcff.
27402ac2f7fSPeter Maydell              */
27502ac2f7fSPeter Maydell             env->v7m.nsacr = 0xcff;
2761e577cc7SPeter Maydell         }
2771e577cc7SPeter Maydell 
2789d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
2792c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
2809d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
2812c4da50dSPeter Maydell          */
2829d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
2839d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
2849d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
2859d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
2869d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2879d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2889d40cd8aSPeter Maydell         }
28922ab3460SJulia Suvorova         if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
29022ab3460SJulia Suvorova             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
29122ab3460SJulia Suvorova             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
29222ab3460SJulia Suvorova         }
2932c4da50dSPeter Maydell 
2947fbc6a40SRichard Henderson         if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
295d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK;
296d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK |
297d33abe82SPeter Maydell                 R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK;
298d33abe82SPeter Maydell         }
299056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
300056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
301056f43dfSPeter Maydell 
30238e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
30338e2a77cSPeter Maydell 
30438e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
30538e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
3060f0f8b61SThomas Huth         rom = rom_ptr(vecbase, 8);
307fcf5ef2aSThomas Huth         if (rom) {
308fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
309fcf5ef2aSThomas Huth              * copied into physical memory.
310fcf5ef2aSThomas Huth              */
311fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
312fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
313fcf5ef2aSThomas Huth         } else {
314fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
315fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
316fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
317fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
318fcf5ef2aSThomas Huth              */
31938e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
32038e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
321fcf5ef2aSThomas Huth         }
322fcf5ef2aSThomas Huth 
323fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
324fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
325fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
326fcf5ef2aSThomas Huth     }
327fcf5ef2aSThomas Huth 
328fcf5ef2aSThomas Huth     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
329fcf5ef2aSThomas Huth      * executing as AArch32 then check if highvecs are enabled and
330fcf5ef2aSThomas Huth      * adjust the PC accordingly.
331fcf5ef2aSThomas Huth      */
332fcf5ef2aSThomas Huth     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
333fcf5ef2aSThomas Huth         env->regs[15] = 0xFFFF0000;
334fcf5ef2aSThomas Huth     }
335fcf5ef2aSThomas Huth 
336dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
337dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
338dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
339dc3c4c14SPeter Maydell      */
340dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
341dc3c4c14SPeter Maydell 
342fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
343fcf5ef2aSThomas Huth #endif
34469ceea64SPeter Maydell 
3450e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
34669ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
3470e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
34862c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
34962c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
35062c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
35162c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
35262c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
35362c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
35462c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
35562c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
35662c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
35762c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
35862c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
35962c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
36062c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
36162c58ee0SPeter Maydell                 }
3620e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
36369ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
36469ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
36569ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
36669ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
36769ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
36869ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
36969ceea64SPeter Maydell             }
3700e1a46bbSPeter Maydell         }
3711bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
3721bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
3734125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
3744125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
3754125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
3764125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
37769ceea64SPeter Maydell     }
37869ceea64SPeter Maydell 
3799901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3809901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
3819901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
3829901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
3839901c576SPeter Maydell         }
3849901c576SPeter Maydell         env->sau.rnr = 0;
3859901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
3869901c576SPeter Maydell          * the Cortex-M33 does.
3879901c576SPeter Maydell          */
3889901c576SPeter Maydell         env->sau.ctrl = 0;
3899901c576SPeter Maydell     }
3909901c576SPeter Maydell 
391fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
392fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
393fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
394aaae563bSPeter Maydell     set_default_nan_mode(1, &env->vfp.standard_fp_status_f16);
395fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
396fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
397fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
398fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
399bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
400bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
401aaae563bSPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
402aaae563bSPeter Maydell                               &env->vfp.standard_fp_status_f16);
403fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
404fcf5ef2aSThomas Huth     if (kvm_enabled()) {
405fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
406fcf5ef2aSThomas Huth     }
407fcf5ef2aSThomas Huth #endif
408fcf5ef2aSThomas Huth 
409fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
410fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
411a8a79c7aSRichard Henderson     arm_rebuild_hflags(env);
412fcf5ef2aSThomas Huth }
413fcf5ef2aSThomas Huth 
414310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
415be879556SRichard Henderson                                      unsigned int target_el,
416be879556SRichard Henderson                                      unsigned int cur_el, bool secure,
417be879556SRichard Henderson                                      uint64_t hcr_el2)
418310cedf3SRichard Henderson {
419310cedf3SRichard Henderson     CPUARMState *env = cs->env_ptr;
420310cedf3SRichard Henderson     bool pstate_unmasked;
42116e07f78SRichard Henderson     bool unmasked = false;
422310cedf3SRichard Henderson 
423310cedf3SRichard Henderson     /*
424310cedf3SRichard Henderson      * Don't take exceptions if they target a lower EL.
425310cedf3SRichard Henderson      * This check should catch any exceptions that would not be taken
426310cedf3SRichard Henderson      * but left pending.
427310cedf3SRichard Henderson      */
428310cedf3SRichard Henderson     if (cur_el > target_el) {
429310cedf3SRichard Henderson         return false;
430310cedf3SRichard Henderson     }
431310cedf3SRichard Henderson 
432310cedf3SRichard Henderson     switch (excp_idx) {
433310cedf3SRichard Henderson     case EXCP_FIQ:
434310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_F);
435310cedf3SRichard Henderson         break;
436310cedf3SRichard Henderson 
437310cedf3SRichard Henderson     case EXCP_IRQ:
438310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_I);
439310cedf3SRichard Henderson         break;
440310cedf3SRichard Henderson 
441310cedf3SRichard Henderson     case EXCP_VFIQ:
442310cedf3SRichard Henderson         if (secure || !(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) {
443310cedf3SRichard Henderson             /* VFIQs are only taken when hypervized and non-secure.  */
444310cedf3SRichard Henderson             return false;
445310cedf3SRichard Henderson         }
446310cedf3SRichard Henderson         return !(env->daif & PSTATE_F);
447310cedf3SRichard Henderson     case EXCP_VIRQ:
448310cedf3SRichard Henderson         if (secure || !(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) {
449310cedf3SRichard Henderson             /* VIRQs are only taken when hypervized and non-secure.  */
450310cedf3SRichard Henderson             return false;
451310cedf3SRichard Henderson         }
452310cedf3SRichard Henderson         return !(env->daif & PSTATE_I);
453310cedf3SRichard Henderson     default:
454310cedf3SRichard Henderson         g_assert_not_reached();
455310cedf3SRichard Henderson     }
456310cedf3SRichard Henderson 
457310cedf3SRichard Henderson     /*
458310cedf3SRichard Henderson      * Use the target EL, current execution state and SCR/HCR settings to
459310cedf3SRichard Henderson      * determine whether the corresponding CPSR bit is used to mask the
460310cedf3SRichard Henderson      * interrupt.
461310cedf3SRichard Henderson      */
462310cedf3SRichard Henderson     if ((target_el > cur_el) && (target_el != 1)) {
463310cedf3SRichard Henderson         /* Exceptions targeting a higher EL may not be maskable */
464310cedf3SRichard Henderson         if (arm_feature(env, ARM_FEATURE_AARCH64)) {
465310cedf3SRichard Henderson             /*
466310cedf3SRichard Henderson              * 64-bit masking rules are simple: exceptions to EL3
467310cedf3SRichard Henderson              * can't be masked, and exceptions to EL2 can only be
468310cedf3SRichard Henderson              * masked from Secure state. The HCR and SCR settings
469310cedf3SRichard Henderson              * don't affect the masking logic, only the interrupt routing.
470310cedf3SRichard Henderson              */
471310cedf3SRichard Henderson             if (target_el == 3 || !secure) {
47216e07f78SRichard Henderson                 unmasked = true;
473310cedf3SRichard Henderson             }
474310cedf3SRichard Henderson         } else {
475310cedf3SRichard Henderson             /*
476310cedf3SRichard Henderson              * The old 32-bit-only environment has a more complicated
477310cedf3SRichard Henderson              * masking setup. HCR and SCR bits not only affect interrupt
478310cedf3SRichard Henderson              * routing but also change the behaviour of masking.
479310cedf3SRichard Henderson              */
480310cedf3SRichard Henderson             bool hcr, scr;
481310cedf3SRichard Henderson 
482310cedf3SRichard Henderson             switch (excp_idx) {
483310cedf3SRichard Henderson             case EXCP_FIQ:
484310cedf3SRichard Henderson                 /*
485310cedf3SRichard Henderson                  * If FIQs are routed to EL3 or EL2 then there are cases where
486310cedf3SRichard Henderson                  * we override the CPSR.F in determining if the exception is
487310cedf3SRichard Henderson                  * masked or not. If neither of these are set then we fall back
488310cedf3SRichard Henderson                  * to the CPSR.F setting otherwise we further assess the state
489310cedf3SRichard Henderson                  * below.
490310cedf3SRichard Henderson                  */
491310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_FMO;
492310cedf3SRichard Henderson                 scr = (env->cp15.scr_el3 & SCR_FIQ);
493310cedf3SRichard Henderson 
494310cedf3SRichard Henderson                 /*
495310cedf3SRichard Henderson                  * When EL3 is 32-bit, the SCR.FW bit controls whether the
496310cedf3SRichard Henderson                  * CPSR.F bit masks FIQ interrupts when taken in non-secure
497310cedf3SRichard Henderson                  * state. If SCR.FW is set then FIQs can be masked by CPSR.F
498310cedf3SRichard Henderson                  * when non-secure but only when FIQs are only routed to EL3.
499310cedf3SRichard Henderson                  */
500310cedf3SRichard Henderson                 scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr);
501310cedf3SRichard Henderson                 break;
502310cedf3SRichard Henderson             case EXCP_IRQ:
503310cedf3SRichard Henderson                 /*
504310cedf3SRichard Henderson                  * When EL3 execution state is 32-bit, if HCR.IMO is set then
505310cedf3SRichard Henderson                  * we may override the CPSR.I masking when in non-secure state.
506310cedf3SRichard Henderson                  * The SCR.IRQ setting has already been taken into consideration
507310cedf3SRichard Henderson                  * when setting the target EL, so it does not have a further
508310cedf3SRichard Henderson                  * affect here.
509310cedf3SRichard Henderson                  */
510310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_IMO;
511310cedf3SRichard Henderson                 scr = false;
512310cedf3SRichard Henderson                 break;
513310cedf3SRichard Henderson             default:
514310cedf3SRichard Henderson                 g_assert_not_reached();
515310cedf3SRichard Henderson             }
516310cedf3SRichard Henderson 
517310cedf3SRichard Henderson             if ((scr || hcr) && !secure) {
51816e07f78SRichard Henderson                 unmasked = true;
519310cedf3SRichard Henderson             }
520310cedf3SRichard Henderson         }
521310cedf3SRichard Henderson     }
522310cedf3SRichard Henderson 
523310cedf3SRichard Henderson     /*
524310cedf3SRichard Henderson      * The PSTATE bits only mask the interrupt if we have not overriden the
525310cedf3SRichard Henderson      * ability above.
526310cedf3SRichard Henderson      */
527310cedf3SRichard Henderson     return unmasked || pstate_unmasked;
528310cedf3SRichard Henderson }
529310cedf3SRichard Henderson 
530fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
531fcf5ef2aSThomas Huth {
532fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
533fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
534fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
535fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
536be879556SRichard Henderson     uint64_t hcr_el2 = arm_hcr_el2_eff(env);
537fcf5ef2aSThomas Huth     uint32_t target_el;
538fcf5ef2aSThomas Huth     uint32_t excp_idx;
539d63d0ec5SRichard Henderson 
540d63d0ec5SRichard Henderson     /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */
541fcf5ef2aSThomas Huth 
542fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
543fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
544fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
545be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
546be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
547d63d0ec5SRichard Henderson             goto found;
548fcf5ef2aSThomas Huth         }
549fcf5ef2aSThomas Huth     }
550fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
551fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
552fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
553be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
554be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
555d63d0ec5SRichard Henderson             goto found;
556fcf5ef2aSThomas Huth         }
557fcf5ef2aSThomas Huth     }
558fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
559fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
560fcf5ef2aSThomas Huth         target_el = 1;
561be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
562be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
563d63d0ec5SRichard Henderson             goto found;
564fcf5ef2aSThomas Huth         }
565fcf5ef2aSThomas Huth     }
566fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
567fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
568fcf5ef2aSThomas Huth         target_el = 1;
569be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
570be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
571d63d0ec5SRichard Henderson             goto found;
572d63d0ec5SRichard Henderson         }
573d63d0ec5SRichard Henderson     }
574d63d0ec5SRichard Henderson     return false;
575d63d0ec5SRichard Henderson 
576d63d0ec5SRichard Henderson  found:
577fcf5ef2aSThomas Huth     cs->exception_index = excp_idx;
578fcf5ef2aSThomas Huth     env->exception.target_el = target_el;
579fcf5ef2aSThomas Huth     cc->do_interrupt(cs);
580d63d0ec5SRichard Henderson     return true;
581fcf5ef2aSThomas Huth }
582fcf5ef2aSThomas Huth 
58389430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu)
58489430fc6SPeter Maydell {
58589430fc6SPeter Maydell     /*
58689430fc6SPeter Maydell      * Update the interrupt level for VIRQ, which is the logical OR of
58789430fc6SPeter Maydell      * the HCR_EL2.VI bit and the input line level from the GIC.
58889430fc6SPeter Maydell      */
58989430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
59089430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
59189430fc6SPeter Maydell 
59289430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VI) ||
59389430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VIRQ);
59489430fc6SPeter Maydell 
59589430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) {
59689430fc6SPeter Maydell         if (new_state) {
59789430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VIRQ);
59889430fc6SPeter Maydell         } else {
59989430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ);
60089430fc6SPeter Maydell         }
60189430fc6SPeter Maydell     }
60289430fc6SPeter Maydell }
60389430fc6SPeter Maydell 
60489430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu)
60589430fc6SPeter Maydell {
60689430fc6SPeter Maydell     /*
60789430fc6SPeter Maydell      * Update the interrupt level for VFIQ, which is the logical OR of
60889430fc6SPeter Maydell      * the HCR_EL2.VF bit and the input line level from the GIC.
60989430fc6SPeter Maydell      */
61089430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
61189430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
61289430fc6SPeter Maydell 
61389430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VF) ||
61489430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VFIQ);
61589430fc6SPeter Maydell 
61689430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) {
61789430fc6SPeter Maydell         if (new_state) {
61889430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VFIQ);
61989430fc6SPeter Maydell         } else {
62089430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ);
62189430fc6SPeter Maydell         }
62289430fc6SPeter Maydell     }
62389430fc6SPeter Maydell }
62489430fc6SPeter Maydell 
625fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
626fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
627fcf5ef2aSThomas Huth {
628fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
629fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
630fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
631fcf5ef2aSThomas Huth     static const int mask[] = {
632fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
633fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
634fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
635fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
636fcf5ef2aSThomas Huth     };
637fcf5ef2aSThomas Huth 
638ed89f078SPeter Maydell     if (level) {
639ed89f078SPeter Maydell         env->irq_line_state |= mask[irq];
640ed89f078SPeter Maydell     } else {
641ed89f078SPeter Maydell         env->irq_line_state &= ~mask[irq];
642ed89f078SPeter Maydell     }
643ed89f078SPeter Maydell 
644fcf5ef2aSThomas Huth     switch (irq) {
645fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
64689430fc6SPeter Maydell         assert(arm_feature(env, ARM_FEATURE_EL2));
64789430fc6SPeter Maydell         arm_cpu_update_virq(cpu);
64889430fc6SPeter Maydell         break;
649fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
650fcf5ef2aSThomas Huth         assert(arm_feature(env, ARM_FEATURE_EL2));
65189430fc6SPeter Maydell         arm_cpu_update_vfiq(cpu);
65289430fc6SPeter Maydell         break;
653fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
654fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
655fcf5ef2aSThomas Huth         if (level) {
656fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
657fcf5ef2aSThomas Huth         } else {
658fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
659fcf5ef2aSThomas Huth         }
660fcf5ef2aSThomas Huth         break;
661fcf5ef2aSThomas Huth     default:
662fcf5ef2aSThomas Huth         g_assert_not_reached();
663fcf5ef2aSThomas Huth     }
664fcf5ef2aSThomas Huth }
665fcf5ef2aSThomas Huth 
666fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
667fcf5ef2aSThomas Huth {
668fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
669fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
670ed89f078SPeter Maydell     CPUARMState *env = &cpu->env;
671fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
672ed89f078SPeter Maydell     uint32_t linestate_bit;
673f6530926SEric Auger     int irq_id;
674fcf5ef2aSThomas Huth 
675fcf5ef2aSThomas Huth     switch (irq) {
676fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
677f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_IRQ;
678ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_HARD;
679fcf5ef2aSThomas Huth         break;
680fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
681f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_FIQ;
682ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_FIQ;
683fcf5ef2aSThomas Huth         break;
684fcf5ef2aSThomas Huth     default:
685fcf5ef2aSThomas Huth         g_assert_not_reached();
686fcf5ef2aSThomas Huth     }
687ed89f078SPeter Maydell 
688ed89f078SPeter Maydell     if (level) {
689ed89f078SPeter Maydell         env->irq_line_state |= linestate_bit;
690ed89f078SPeter Maydell     } else {
691ed89f078SPeter Maydell         env->irq_line_state &= ~linestate_bit;
692ed89f078SPeter Maydell     }
693f6530926SEric Auger     kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level);
694fcf5ef2aSThomas Huth #endif
695fcf5ef2aSThomas Huth }
696fcf5ef2aSThomas Huth 
697fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
698fcf5ef2aSThomas Huth {
699fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
700fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
701fcf5ef2aSThomas Huth 
702fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
703fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
704fcf5ef2aSThomas Huth }
705fcf5ef2aSThomas Huth 
706fcf5ef2aSThomas Huth #endif
707fcf5ef2aSThomas Huth 
708fcf5ef2aSThomas Huth static int
709fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info)
710fcf5ef2aSThomas Huth {
711fcf5ef2aSThomas Huth   return print_insn_arm(pc | 1, info);
712fcf5ef2aSThomas Huth }
713fcf5ef2aSThomas Huth 
714fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
715fcf5ef2aSThomas Huth {
716fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
717fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
7187bcdbf51SRichard Henderson     bool sctlr_b;
719fcf5ef2aSThomas Huth 
720fcf5ef2aSThomas Huth     if (is_a64(env)) {
721fcf5ef2aSThomas Huth         /* We might not be compiled with the A64 disassembler
722fcf5ef2aSThomas Huth          * because it needs a C++ compiler. Leave print_insn
723fcf5ef2aSThomas Huth          * unset in this case to use the caller default behaviour.
724fcf5ef2aSThomas Huth          */
725fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS)
726fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm_a64;
727fcf5ef2aSThomas Huth #endif
728110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
72915fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
73015fa1a0aSRichard Henderson         info->cap_insn_split = 4;
731110f6c70SRichard Henderson     } else {
732110f6c70SRichard Henderson         int cap_mode;
733110f6c70SRichard Henderson         if (env->thumb) {
734fcf5ef2aSThomas Huth             info->print_insn = print_insn_thumb1;
73515fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
73615fa1a0aSRichard Henderson             info->cap_insn_split = 4;
737110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
738fcf5ef2aSThomas Huth         } else {
739fcf5ef2aSThomas Huth             info->print_insn = print_insn_arm;
74015fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
74115fa1a0aSRichard Henderson             info->cap_insn_split = 4;
742110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
743fcf5ef2aSThomas Huth         }
744110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
745110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
746110f6c70SRichard Henderson         }
747110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
748110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
749110f6c70SRichard Henderson         }
750110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
751110f6c70SRichard Henderson         info->cap_mode = cap_mode;
752fcf5ef2aSThomas Huth     }
7537bcdbf51SRichard Henderson 
7547bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
7557bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
756fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN
757fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
758fcf5ef2aSThomas Huth #else
759fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
760fcf5ef2aSThomas Huth #endif
761fcf5ef2aSThomas Huth     }
762f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
7637bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
7647bcdbf51SRichard Henderson     if (sctlr_b) {
765f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
766f7478a92SJulian Brown     }
7677bcdbf51SRichard Henderson #endif
768fcf5ef2aSThomas Huth }
769fcf5ef2aSThomas Huth 
77086480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64
77186480615SPhilippe Mathieu-Daudé 
77286480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
77386480615SPhilippe Mathieu-Daudé {
77486480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
77586480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
77686480615SPhilippe Mathieu-Daudé     uint32_t psr = pstate_read(env);
77786480615SPhilippe Mathieu-Daudé     int i;
77886480615SPhilippe Mathieu-Daudé     int el = arm_current_el(env);
77986480615SPhilippe Mathieu-Daudé     const char *ns_status;
78086480615SPhilippe Mathieu-Daudé 
78186480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc);
78286480615SPhilippe Mathieu-Daudé     for (i = 0; i < 32; i++) {
78386480615SPhilippe Mathieu-Daudé         if (i == 31) {
78486480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]);
78586480615SPhilippe Mathieu-Daudé         } else {
78686480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i],
78786480615SPhilippe Mathieu-Daudé                          (i + 2) % 3 ? " " : "\n");
78886480615SPhilippe Mathieu-Daudé         }
78986480615SPhilippe Mathieu-Daudé     }
79086480615SPhilippe Mathieu-Daudé 
79186480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) {
79286480615SPhilippe Mathieu-Daudé         ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
79386480615SPhilippe Mathieu-Daudé     } else {
79486480615SPhilippe Mathieu-Daudé         ns_status = "";
79586480615SPhilippe Mathieu-Daudé     }
79686480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c",
79786480615SPhilippe Mathieu-Daudé                  psr,
79886480615SPhilippe Mathieu-Daudé                  psr & PSTATE_N ? 'N' : '-',
79986480615SPhilippe Mathieu-Daudé                  psr & PSTATE_Z ? 'Z' : '-',
80086480615SPhilippe Mathieu-Daudé                  psr & PSTATE_C ? 'C' : '-',
80186480615SPhilippe Mathieu-Daudé                  psr & PSTATE_V ? 'V' : '-',
80286480615SPhilippe Mathieu-Daudé                  ns_status,
80386480615SPhilippe Mathieu-Daudé                  el,
80486480615SPhilippe Mathieu-Daudé                  psr & PSTATE_SP ? 'h' : 't');
80586480615SPhilippe Mathieu-Daudé 
80686480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_bti, cpu)) {
80786480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "  BTYPE=%d", (psr & PSTATE_BTYPE) >> 10);
80886480615SPhilippe Mathieu-Daudé     }
80986480615SPhilippe Mathieu-Daudé     if (!(flags & CPU_DUMP_FPU)) {
81086480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "\n");
81186480615SPhilippe Mathieu-Daudé         return;
81286480615SPhilippe Mathieu-Daudé     }
81386480615SPhilippe Mathieu-Daudé     if (fp_exception_el(env, el) != 0) {
81486480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "    FPU disabled\n");
81586480615SPhilippe Mathieu-Daudé         return;
81686480615SPhilippe Mathieu-Daudé     }
81786480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "     FPCR=%08x FPSR=%08x\n",
81886480615SPhilippe Mathieu-Daudé                  vfp_get_fpcr(env), vfp_get_fpsr(env));
81986480615SPhilippe Mathieu-Daudé 
82086480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) {
82186480615SPhilippe Mathieu-Daudé         int j, zcr_len = sve_zcr_len_for_el(env, el);
82286480615SPhilippe Mathieu-Daudé 
82386480615SPhilippe Mathieu-Daudé         for (i = 0; i <= FFR_PRED_NUM; i++) {
82486480615SPhilippe Mathieu-Daudé             bool eol;
82586480615SPhilippe Mathieu-Daudé             if (i == FFR_PRED_NUM) {
82686480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "FFR=");
82786480615SPhilippe Mathieu-Daudé                 /* It's last, so end the line.  */
82886480615SPhilippe Mathieu-Daudé                 eol = true;
82986480615SPhilippe Mathieu-Daudé             } else {
83086480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "P%02d=", i);
83186480615SPhilippe Mathieu-Daudé                 switch (zcr_len) {
83286480615SPhilippe Mathieu-Daudé                 case 0:
83386480615SPhilippe Mathieu-Daudé                     eol = i % 8 == 7;
83486480615SPhilippe Mathieu-Daudé                     break;
83586480615SPhilippe Mathieu-Daudé                 case 1:
83686480615SPhilippe Mathieu-Daudé                     eol = i % 6 == 5;
83786480615SPhilippe Mathieu-Daudé                     break;
83886480615SPhilippe Mathieu-Daudé                 case 2:
83986480615SPhilippe Mathieu-Daudé                 case 3:
84086480615SPhilippe Mathieu-Daudé                     eol = i % 3 == 2;
84186480615SPhilippe Mathieu-Daudé                     break;
84286480615SPhilippe Mathieu-Daudé                 default:
84386480615SPhilippe Mathieu-Daudé                     /* More than one quadword per predicate.  */
84486480615SPhilippe Mathieu-Daudé                     eol = true;
84586480615SPhilippe Mathieu-Daudé                     break;
84686480615SPhilippe Mathieu-Daudé                 }
84786480615SPhilippe Mathieu-Daudé             }
84886480615SPhilippe Mathieu-Daudé             for (j = zcr_len / 4; j >= 0; j--) {
84986480615SPhilippe Mathieu-Daudé                 int digits;
85086480615SPhilippe Mathieu-Daudé                 if (j * 4 + 4 <= zcr_len + 1) {
85186480615SPhilippe Mathieu-Daudé                     digits = 16;
85286480615SPhilippe Mathieu-Daudé                 } else {
85386480615SPhilippe Mathieu-Daudé                     digits = (zcr_len % 4 + 1) * 4;
85486480615SPhilippe Mathieu-Daudé                 }
85586480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "%0*" PRIx64 "%s", digits,
85686480615SPhilippe Mathieu-Daudé                              env->vfp.pregs[i].p[j],
85786480615SPhilippe Mathieu-Daudé                              j ? ":" : eol ? "\n" : " ");
85886480615SPhilippe Mathieu-Daudé             }
85986480615SPhilippe Mathieu-Daudé         }
86086480615SPhilippe Mathieu-Daudé 
86186480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
86286480615SPhilippe Mathieu-Daudé             if (zcr_len == 0) {
86386480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s",
86486480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[1],
86586480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[0], i & 1 ? "\n" : " ");
86686480615SPhilippe Mathieu-Daudé             } else if (zcr_len == 1) {
86786480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64
86886480615SPhilippe Mathieu-Daudé                              ":%016" PRIx64 ":%016" PRIx64 "\n",
86986480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2],
87086480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]);
87186480615SPhilippe Mathieu-Daudé             } else {
87286480615SPhilippe Mathieu-Daudé                 for (j = zcr_len; j >= 0; j--) {
87386480615SPhilippe Mathieu-Daudé                     bool odd = (zcr_len - j) % 2 != 0;
87486480615SPhilippe Mathieu-Daudé                     if (j == zcr_len) {
87586480615SPhilippe Mathieu-Daudé                         qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1);
87686480615SPhilippe Mathieu-Daudé                     } else if (!odd) {
87786480615SPhilippe Mathieu-Daudé                         if (j > 0) {
87886480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "   [%x-%x]=", j, j - 1);
87986480615SPhilippe Mathieu-Daudé                         } else {
88086480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "     [%x]=", j);
88186480615SPhilippe Mathieu-Daudé                         }
88286480615SPhilippe Mathieu-Daudé                     }
88386480615SPhilippe Mathieu-Daudé                     qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s",
88486480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2 + 1],
88586480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2],
88686480615SPhilippe Mathieu-Daudé                                  odd || j == 0 ? "\n" : ":");
88786480615SPhilippe Mathieu-Daudé                 }
88886480615SPhilippe Mathieu-Daudé             }
88986480615SPhilippe Mathieu-Daudé         }
89086480615SPhilippe Mathieu-Daudé     } else {
89186480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
89286480615SPhilippe Mathieu-Daudé             uint64_t *q = aa64_vfp_qreg(env, i);
89386480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s",
89486480615SPhilippe Mathieu-Daudé                          i, q[1], q[0], (i & 1 ? "\n" : " "));
89586480615SPhilippe Mathieu-Daudé         }
89686480615SPhilippe Mathieu-Daudé     }
89786480615SPhilippe Mathieu-Daudé }
89886480615SPhilippe Mathieu-Daudé 
89986480615SPhilippe Mathieu-Daudé #else
90086480615SPhilippe Mathieu-Daudé 
90186480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
90286480615SPhilippe Mathieu-Daudé {
90386480615SPhilippe Mathieu-Daudé     g_assert_not_reached();
90486480615SPhilippe Mathieu-Daudé }
90586480615SPhilippe Mathieu-Daudé 
90686480615SPhilippe Mathieu-Daudé #endif
90786480615SPhilippe Mathieu-Daudé 
90886480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags)
90986480615SPhilippe Mathieu-Daudé {
91086480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
91186480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
91286480615SPhilippe Mathieu-Daudé     int i;
91386480615SPhilippe Mathieu-Daudé 
91486480615SPhilippe Mathieu-Daudé     if (is_a64(env)) {
91586480615SPhilippe Mathieu-Daudé         aarch64_cpu_dump_state(cs, f, flags);
91686480615SPhilippe Mathieu-Daudé         return;
91786480615SPhilippe Mathieu-Daudé     }
91886480615SPhilippe Mathieu-Daudé 
91986480615SPhilippe Mathieu-Daudé     for (i = 0; i < 16; i++) {
92086480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]);
92186480615SPhilippe Mathieu-Daudé         if ((i % 4) == 3) {
92286480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "\n");
92386480615SPhilippe Mathieu-Daudé         } else {
92486480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " ");
92586480615SPhilippe Mathieu-Daudé         }
92686480615SPhilippe Mathieu-Daudé     }
92786480615SPhilippe Mathieu-Daudé 
92886480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_M)) {
92986480615SPhilippe Mathieu-Daudé         uint32_t xpsr = xpsr_read(env);
93086480615SPhilippe Mathieu-Daudé         const char *mode;
93186480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
93286480615SPhilippe Mathieu-Daudé 
93386480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
93486480615SPhilippe Mathieu-Daudé             ns_status = env->v7m.secure ? "S " : "NS ";
93586480615SPhilippe Mathieu-Daudé         }
93686480615SPhilippe Mathieu-Daudé 
93786480615SPhilippe Mathieu-Daudé         if (xpsr & XPSR_EXCP) {
93886480615SPhilippe Mathieu-Daudé             mode = "handler";
93986480615SPhilippe Mathieu-Daudé         } else {
94086480615SPhilippe Mathieu-Daudé             if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) {
94186480615SPhilippe Mathieu-Daudé                 mode = "unpriv-thread";
94286480615SPhilippe Mathieu-Daudé             } else {
94386480615SPhilippe Mathieu-Daudé                 mode = "priv-thread";
94486480615SPhilippe Mathieu-Daudé             }
94586480615SPhilippe Mathieu-Daudé         }
94686480615SPhilippe Mathieu-Daudé 
94786480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n",
94886480615SPhilippe Mathieu-Daudé                      xpsr,
94986480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_N ? 'N' : '-',
95086480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_Z ? 'Z' : '-',
95186480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_C ? 'C' : '-',
95286480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_V ? 'V' : '-',
95386480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_T ? 'T' : 'A',
95486480615SPhilippe Mathieu-Daudé                      ns_status,
95586480615SPhilippe Mathieu-Daudé                      mode);
95686480615SPhilippe Mathieu-Daudé     } else {
95786480615SPhilippe Mathieu-Daudé         uint32_t psr = cpsr_read(env);
95886480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
95986480615SPhilippe Mathieu-Daudé 
96086480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_EL3) &&
96186480615SPhilippe Mathieu-Daudé             (psr & CPSR_M) != ARM_CPU_MODE_MON) {
96286480615SPhilippe Mathieu-Daudé             ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
96386480615SPhilippe Mathieu-Daudé         }
96486480615SPhilippe Mathieu-Daudé 
96586480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n",
96686480615SPhilippe Mathieu-Daudé                      psr,
96786480615SPhilippe Mathieu-Daudé                      psr & CPSR_N ? 'N' : '-',
96886480615SPhilippe Mathieu-Daudé                      psr & CPSR_Z ? 'Z' : '-',
96986480615SPhilippe Mathieu-Daudé                      psr & CPSR_C ? 'C' : '-',
97086480615SPhilippe Mathieu-Daudé                      psr & CPSR_V ? 'V' : '-',
97186480615SPhilippe Mathieu-Daudé                      psr & CPSR_T ? 'T' : 'A',
97286480615SPhilippe Mathieu-Daudé                      ns_status,
97386480615SPhilippe Mathieu-Daudé                      aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26);
97486480615SPhilippe Mathieu-Daudé     }
97586480615SPhilippe Mathieu-Daudé 
97686480615SPhilippe Mathieu-Daudé     if (flags & CPU_DUMP_FPU) {
97786480615SPhilippe Mathieu-Daudé         int numvfpregs = 0;
978a6627f5fSRichard Henderson         if (cpu_isar_feature(aa32_simd_r32, cpu)) {
979a6627f5fSRichard Henderson             numvfpregs = 32;
9807fbc6a40SRichard Henderson         } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
981a6627f5fSRichard Henderson             numvfpregs = 16;
98286480615SPhilippe Mathieu-Daudé         }
98386480615SPhilippe Mathieu-Daudé         for (i = 0; i < numvfpregs; i++) {
98486480615SPhilippe Mathieu-Daudé             uint64_t v = *aa32_vfp_dreg(env, i);
98586480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n",
98686480615SPhilippe Mathieu-Daudé                          i * 2, (uint32_t)v,
98786480615SPhilippe Mathieu-Daudé                          i * 2 + 1, (uint32_t)(v >> 32),
98886480615SPhilippe Mathieu-Daudé                          i, v);
98986480615SPhilippe Mathieu-Daudé         }
99086480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env));
99186480615SPhilippe Mathieu-Daudé     }
99286480615SPhilippe Mathieu-Daudé }
99386480615SPhilippe Mathieu-Daudé 
99446de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
99546de5913SIgor Mammedov {
99646de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
99746de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
99846de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
99946de5913SIgor Mammedov }
100046de5913SIgor Mammedov 
1001ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data)
1002ac87e507SPeter Maydell {
1003ac87e507SPeter Maydell     /*
1004ac87e507SPeter Maydell      * Destroy function for cpu->cp_regs hashtable data entries.
1005ac87e507SPeter Maydell      * We must free the name string because it was g_strdup()ed in
1006ac87e507SPeter Maydell      * add_cpreg_to_hashtable(). It's OK to cast away the 'const'
1007ac87e507SPeter Maydell      * from r->name because we know we definitely allocated it.
1008ac87e507SPeter Maydell      */
1009ac87e507SPeter Maydell     ARMCPRegInfo *r = data;
1010ac87e507SPeter Maydell 
1011ac87e507SPeter Maydell     g_free((void *)r->name);
1012ac87e507SPeter Maydell     g_free(r);
1013ac87e507SPeter Maydell }
1014ac87e507SPeter Maydell 
1015fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
1016fcf5ef2aSThomas Huth {
1017fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1018fcf5ef2aSThomas Huth 
10197506ed90SRichard Henderson     cpu_set_cpustate_pointers(cpu);
1020fcf5ef2aSThomas Huth     cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
1021ac87e507SPeter Maydell                                          g_free, cpreg_hashtable_data_destroy);
1022fcf5ef2aSThomas Huth 
1023b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
102408267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
102508267487SAaron Lindsay 
1026fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1027fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
1028fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1029fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
1030fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
1031fcf5ef2aSThomas Huth          */
1032fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
1033fcf5ef2aSThomas Huth     } else {
1034fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
1035fcf5ef2aSThomas Huth     }
1036fcf5ef2aSThomas Huth 
1037fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
1038fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
1039aa1b3111SPeter Maydell 
1040aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
1041aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
104207f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
104307f48730SAndrew Jones                              "pmu-interrupt", 1);
1044fcf5ef2aSThomas Huth #endif
1045fcf5ef2aSThomas Huth 
1046fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
1047fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
1048fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
1049fcf5ef2aSThomas Huth      */
1050fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
1051fcf5ef2aSThomas Huth     cpu->psci_version = 1; /* By default assume PSCI v0.1 */
1052fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
1053fcf5ef2aSThomas Huth 
1054fcf5ef2aSThomas Huth     if (tcg_enabled()) {
1055fcf5ef2aSThomas Huth         cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
1056fcf5ef2aSThomas Huth     }
1057fcf5ef2aSThomas Huth }
1058fcf5ef2aSThomas Huth 
105996eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property =
106096eec6b2SAndrew Jeffery             DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz,
106196eec6b2SAndrew Jeffery                                NANOSECONDS_PER_SECOND / GTIMER_SCALE);
106296eec6b2SAndrew Jeffery 
1063fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
1064fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
1065fcf5ef2aSThomas Huth 
1066fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
1067fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
1068fcf5ef2aSThomas Huth 
1069fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property =
1070fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);
1071fcf5ef2aSThomas Huth 
107245ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1073c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
1074c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
1075c25bd18aSPeter Maydell 
1076fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
1077fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
107845ca3a14SRichard Henderson #endif
1079fcf5ef2aSThomas Huth 
10803a062d57SJulian Brown static Property arm_cpu_cfgend_property =
10813a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
10823a062d57SJulian Brown 
108397a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property =
108497a28b0eSPeter Maydell             DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true);
108597a28b0eSPeter Maydell 
108697a28b0eSPeter Maydell static Property arm_cpu_has_neon_property =
108797a28b0eSPeter Maydell             DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true);
108897a28b0eSPeter Maydell 
1089ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property =
1090ea90db0aSPeter Maydell             DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true);
1091ea90db0aSPeter Maydell 
1092fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
1093fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
1094fcf5ef2aSThomas Huth 
10958d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
10968d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
10978d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
10988d92e26bSPeter Maydell  * to override that with an incorrect constant value.
10998d92e26bSPeter Maydell  */
1100fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
11018d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
11028d92e26bSPeter Maydell                                            pmsav7_dregion,
11038d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
1104fcf5ef2aSThomas Huth 
1105ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp)
1106ae502508SAndrew Jones {
1107ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1108ae502508SAndrew Jones 
1109ae502508SAndrew Jones     return cpu->has_pmu;
1110ae502508SAndrew Jones }
1111ae502508SAndrew Jones 
1112ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp)
1113ae502508SAndrew Jones {
1114ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1115ae502508SAndrew Jones 
1116ae502508SAndrew Jones     if (value) {
11177d20e681SPhilippe Mathieu-Daudé         if (kvm_enabled() && !kvm_arm_pmu_supported()) {
1118ae502508SAndrew Jones             error_setg(errp, "'pmu' feature not supported by KVM on this host");
1119ae502508SAndrew Jones             return;
1120ae502508SAndrew Jones         }
1121ae502508SAndrew Jones         set_feature(&cpu->env, ARM_FEATURE_PMU);
1122ae502508SAndrew Jones     } else {
1123ae502508SAndrew Jones         unset_feature(&cpu->env, ARM_FEATURE_PMU);
1124ae502508SAndrew Jones     }
1125ae502508SAndrew Jones     cpu->has_pmu = value;
1126ae502508SAndrew Jones }
1127ae502508SAndrew Jones 
11287def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu)
11297def8754SAndrew Jeffery {
113096eec6b2SAndrew Jeffery     /*
113196eec6b2SAndrew Jeffery      * The exact approach to calculating guest ticks is:
113296eec6b2SAndrew Jeffery      *
113396eec6b2SAndrew Jeffery      *     muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz,
113496eec6b2SAndrew Jeffery      *              NANOSECONDS_PER_SECOND);
113596eec6b2SAndrew Jeffery      *
113696eec6b2SAndrew Jeffery      * We don't do that. Rather we intentionally use integer division
113796eec6b2SAndrew Jeffery      * truncation below and in the caller for the conversion of host monotonic
113896eec6b2SAndrew Jeffery      * time to guest ticks to provide the exact inverse for the semantics of
113996eec6b2SAndrew Jeffery      * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so
114096eec6b2SAndrew Jeffery      * it loses precision when representing frequencies where
114196eec6b2SAndrew Jeffery      * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to
114296eec6b2SAndrew Jeffery      * provide an exact inverse leads to scheduling timers with negative
114396eec6b2SAndrew Jeffery      * periods, which in turn leads to sticky behaviour in the guest.
114496eec6b2SAndrew Jeffery      *
114596eec6b2SAndrew Jeffery      * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor
114696eec6b2SAndrew Jeffery      * cannot become zero.
114796eec6b2SAndrew Jeffery      */
11487def8754SAndrew Jeffery     return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ?
11497def8754SAndrew Jeffery       NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1;
11507def8754SAndrew Jeffery }
11517def8754SAndrew Jeffery 
115251e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj)
1153fcf5ef2aSThomas Huth {
1154fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1155fcf5ef2aSThomas Huth 
1156790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
1157790a1150SPeter Maydell      * in realize with the other feature-implication checks because
1158790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
1159790a1150SPeter Maydell      */
1160790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
1161790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
1162790a1150SPeter Maydell     }
1163790a1150SPeter Maydell 
1164fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
1165fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
116694d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property);
1167fcf5ef2aSThomas Huth     }
1168fcf5ef2aSThomas Huth 
1169fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
117094d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property);
1171fcf5ef2aSThomas Huth     }
1172fcf5ef2aSThomas Huth 
1173fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
117494d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property);
1175fcf5ef2aSThomas Huth     }
1176fcf5ef2aSThomas Huth 
117745ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1178fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
1179fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
1180fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
1181fcf5ef2aSThomas Huth          */
118294d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property);
1183fcf5ef2aSThomas Huth 
1184fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
1185fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
1186fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
1187fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
1188d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1189fcf5ef2aSThomas Huth     }
1190fcf5ef2aSThomas Huth 
1191c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
119294d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property);
1193c25bd18aSPeter Maydell     }
119445ca3a14SRichard Henderson #endif
1195c25bd18aSPeter Maydell 
1196fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
1197ae502508SAndrew Jones         cpu->has_pmu = true;
1198d2623129SMarkus Armbruster         object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu);
1199fcf5ef2aSThomas Huth     }
1200fcf5ef2aSThomas Huth 
120197a28b0eSPeter Maydell     /*
120297a28b0eSPeter Maydell      * Allow user to turn off VFP and Neon support, but only for TCG --
120397a28b0eSPeter Maydell      * KVM does not currently allow us to lie to the guest about its
120497a28b0eSPeter Maydell      * ID/feature registers, so the guest always sees what the host has.
120597a28b0eSPeter Maydell      */
12067d63183fSRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)
12077d63183fSRichard Henderson         ? cpu_isar_feature(aa64_fp_simd, cpu)
12087d63183fSRichard Henderson         : cpu_isar_feature(aa32_vfp, cpu)) {
120997a28b0eSPeter Maydell         cpu->has_vfp = true;
121097a28b0eSPeter Maydell         if (!kvm_enabled()) {
121194d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property);
121297a28b0eSPeter Maydell         }
121397a28b0eSPeter Maydell     }
121497a28b0eSPeter Maydell 
121597a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) {
121697a28b0eSPeter Maydell         cpu->has_neon = true;
121797a28b0eSPeter Maydell         if (!kvm_enabled()) {
121894d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property);
121997a28b0eSPeter Maydell         }
122097a28b0eSPeter Maydell     }
122197a28b0eSPeter Maydell 
1222ea90db0aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M) &&
1223ea90db0aSPeter Maydell         arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) {
122494d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property);
1225ea90db0aSPeter Maydell     }
1226ea90db0aSPeter Maydell 
1227452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
122894d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property);
1229fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
1230fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
123194d912d1SMarc-André Lureau                                      &arm_cpu_pmsav7_dregion_property);
1232fcf5ef2aSThomas Huth         }
1233fcf5ef2aSThomas Huth     }
1234fcf5ef2aSThomas Huth 
1235181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
1236181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
1237181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
1238d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1239f9f62e4cSPeter Maydell         /*
1240f9f62e4cSPeter Maydell          * M profile: initial value of the Secure VTOR. We can't just use
1241f9f62e4cSPeter Maydell          * a simple DEFINE_PROP_UINT32 for this because we want to permit
1242f9f62e4cSPeter Maydell          * the property to be set after realize.
1243f9f62e4cSPeter Maydell          */
124464a7b8deSFelipe Franciosi         object_property_add_uint32_ptr(obj, "init-svtor",
124564a7b8deSFelipe Franciosi                                        &cpu->init_svtor,
1246d2623129SMarkus Armbruster                                        OBJ_PROP_FLAG_READWRITE);
1247181962fdSPeter Maydell     }
1248181962fdSPeter Maydell 
124994d912d1SMarc-André Lureau     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property);
125096eec6b2SAndrew Jeffery 
125196eec6b2SAndrew Jeffery     if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) {
125294d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property);
125396eec6b2SAndrew Jeffery     }
12549e6f8d8aSfangying 
12559e6f8d8aSfangying     if (kvm_enabled()) {
12569e6f8d8aSfangying         kvm_arm_add_vcpu_properties(obj);
12579e6f8d8aSfangying     }
12588bce44a2SRichard Henderson 
12598bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY
12608bce44a2SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) &&
12618bce44a2SRichard Henderson         cpu_isar_feature(aa64_mte, cpu)) {
12628bce44a2SRichard Henderson         object_property_add_link(obj, "tag-memory",
12638bce44a2SRichard Henderson                                  TYPE_MEMORY_REGION,
12648bce44a2SRichard Henderson                                  (Object **)&cpu->tag_memory,
12658bce44a2SRichard Henderson                                  qdev_prop_allow_set_link_before_realize,
12668bce44a2SRichard Henderson                                  OBJ_PROP_LINK_STRONG);
12678bce44a2SRichard Henderson 
12688bce44a2SRichard Henderson         if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
12698bce44a2SRichard Henderson             object_property_add_link(obj, "secure-tag-memory",
12708bce44a2SRichard Henderson                                      TYPE_MEMORY_REGION,
12718bce44a2SRichard Henderson                                      (Object **)&cpu->secure_tag_memory,
12728bce44a2SRichard Henderson                                      qdev_prop_allow_set_link_before_realize,
12738bce44a2SRichard Henderson                                      OBJ_PROP_LINK_STRONG);
12748bce44a2SRichard Henderson         }
12758bce44a2SRichard Henderson     }
12768bce44a2SRichard Henderson #endif
1277fcf5ef2aSThomas Huth }
1278fcf5ef2aSThomas Huth 
1279fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
1280fcf5ef2aSThomas Huth {
1281fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
128208267487SAaron Lindsay     ARMELChangeHook *hook, *next;
128308267487SAaron Lindsay 
1284fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
128508267487SAaron Lindsay 
1286b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
1287b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
1288b5c53d1bSAaron Lindsay         g_free(hook);
1289b5c53d1bSAaron Lindsay     }
129008267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
129108267487SAaron Lindsay         QLIST_REMOVE(hook, node);
129208267487SAaron Lindsay         g_free(hook);
129308267487SAaron Lindsay     }
12944e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
12954e7beb0cSAaron Lindsay OS     if (cpu->pmu_timer) {
12964e7beb0cSAaron Lindsay OS         timer_del(cpu->pmu_timer);
12974e7beb0cSAaron Lindsay OS         timer_deinit(cpu->pmu_timer);
12984e7beb0cSAaron Lindsay OS         timer_free(cpu->pmu_timer);
12994e7beb0cSAaron Lindsay OS     }
13004e7beb0cSAaron Lindsay OS #endif
1301fcf5ef2aSThomas Huth }
1302fcf5ef2aSThomas Huth 
13030df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp)
13040df9142dSAndrew Jones {
13050df9142dSAndrew Jones     Error *local_err = NULL;
13060df9142dSAndrew Jones 
13070df9142dSAndrew Jones     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
13080df9142dSAndrew Jones         arm_cpu_sve_finalize(cpu, &local_err);
13090df9142dSAndrew Jones         if (local_err != NULL) {
13100df9142dSAndrew Jones             error_propagate(errp, local_err);
13110df9142dSAndrew Jones             return;
13120df9142dSAndrew Jones         }
13130df9142dSAndrew Jones     }
13140df9142dSAndrew Jones }
13150df9142dSAndrew Jones 
1316fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
1317fcf5ef2aSThomas Huth {
1318fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
1319fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
1320fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
1321fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1322fcf5ef2aSThomas Huth     int pagebits;
1323fcf5ef2aSThomas Huth     Error *local_err = NULL;
13240f8d06f1SRichard Henderson     bool no_aa32 = false;
1325fcf5ef2aSThomas Huth 
1326c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
1327c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
1328c4487d76SPeter Maydell      * this is the first point where we can report it.
1329c4487d76SPeter Maydell      */
1330c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
1331c4487d76SPeter Maydell         if (!kvm_enabled()) {
1332c4487d76SPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM");
1333c4487d76SPeter Maydell         } else {
1334c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
1335c4487d76SPeter Maydell         }
1336c4487d76SPeter Maydell         return;
1337c4487d76SPeter Maydell     }
1338c4487d76SPeter Maydell 
133995f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
134095f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
134195f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
134295f87565SPeter Maydell      * error and will result in segfaults if not caught here.
134395f87565SPeter Maydell      */
134495f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
134595f87565SPeter Maydell         if (!env->nvic) {
134695f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
134795f87565SPeter Maydell             return;
134895f87565SPeter Maydell         }
134995f87565SPeter Maydell     } else {
135095f87565SPeter Maydell         if (env->nvic) {
135195f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
135295f87565SPeter Maydell             return;
135395f87565SPeter Maydell         }
135495f87565SPeter Maydell     }
1355397cd31fSPeter Maydell 
135696eec6b2SAndrew Jeffery     {
135796eec6b2SAndrew Jeffery         uint64_t scale;
135896eec6b2SAndrew Jeffery 
135996eec6b2SAndrew Jeffery         if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
136096eec6b2SAndrew Jeffery             if (!cpu->gt_cntfrq_hz) {
136196eec6b2SAndrew Jeffery                 error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz",
136296eec6b2SAndrew Jeffery                            cpu->gt_cntfrq_hz);
136396eec6b2SAndrew Jeffery                 return;
136496eec6b2SAndrew Jeffery             }
136596eec6b2SAndrew Jeffery             scale = gt_cntfrq_period_ns(cpu);
136696eec6b2SAndrew Jeffery         } else {
136796eec6b2SAndrew Jeffery             scale = GTIMER_SCALE;
136896eec6b2SAndrew Jeffery         }
136996eec6b2SAndrew Jeffery 
137096eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1371397cd31fSPeter Maydell                                                arm_gt_ptimer_cb, cpu);
137296eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1373397cd31fSPeter Maydell                                                arm_gt_vtimer_cb, cpu);
137496eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1375397cd31fSPeter Maydell                                               arm_gt_htimer_cb, cpu);
137696eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1377397cd31fSPeter Maydell                                               arm_gt_stimer_cb, cpu);
13788c94b071SRichard Henderson         cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
13798c94b071SRichard Henderson                                                   arm_gt_hvtimer_cb, cpu);
138096eec6b2SAndrew Jeffery     }
138195f87565SPeter Maydell #endif
138295f87565SPeter Maydell 
1383fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
1384fcf5ef2aSThomas Huth     if (local_err != NULL) {
1385fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
1386fcf5ef2aSThomas Huth         return;
1387fcf5ef2aSThomas Huth     }
1388fcf5ef2aSThomas Huth 
13890df9142dSAndrew Jones     arm_cpu_finalize_features(cpu, &local_err);
13900df9142dSAndrew Jones     if (local_err != NULL) {
13910df9142dSAndrew Jones         error_propagate(errp, local_err);
13920df9142dSAndrew Jones         return;
13930df9142dSAndrew Jones     }
13940df9142dSAndrew Jones 
139597a28b0eSPeter Maydell     if (arm_feature(env, ARM_FEATURE_AARCH64) &&
139697a28b0eSPeter Maydell         cpu->has_vfp != cpu->has_neon) {
139797a28b0eSPeter Maydell         /*
139897a28b0eSPeter Maydell          * This is an architectural requirement for AArch64; AArch32 is
139997a28b0eSPeter Maydell          * more flexible and permits VFP-no-Neon and Neon-no-VFP.
140097a28b0eSPeter Maydell          */
140197a28b0eSPeter Maydell         error_setg(errp,
140297a28b0eSPeter Maydell                    "AArch64 CPUs must have both VFP and Neon or neither");
140397a28b0eSPeter Maydell         return;
140497a28b0eSPeter Maydell     }
140597a28b0eSPeter Maydell 
140697a28b0eSPeter Maydell     if (!cpu->has_vfp) {
140797a28b0eSPeter Maydell         uint64_t t;
140897a28b0eSPeter Maydell         uint32_t u;
140997a28b0eSPeter Maydell 
141097a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
141197a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0);
141297a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
141397a28b0eSPeter Maydell 
141497a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
141597a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf);
141697a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
141797a28b0eSPeter Maydell 
141897a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
141997a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0);
142097a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
142197a28b0eSPeter Maydell 
142297a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
142397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSP, 0);
142497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDP, 0);
142597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPTRAP, 0);
142697a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0);
142797a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSQRT, 0);
142897a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSHVEC, 0);
142997a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPROUND, 0);
143097a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
143197a28b0eSPeter Maydell 
143297a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
143397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPFTZ, 0);
143497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPDNAN, 0);
143597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPHP, 0);
143697a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
143797a28b0eSPeter Maydell 
143897a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
143997a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, FPMISC, 0);
144097a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
144197a28b0eSPeter Maydell     }
144297a28b0eSPeter Maydell 
144397a28b0eSPeter Maydell     if (!cpu->has_neon) {
144497a28b0eSPeter Maydell         uint64_t t;
144597a28b0eSPeter Maydell         uint32_t u;
144697a28b0eSPeter Maydell 
144797a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_NEON);
144897a28b0eSPeter Maydell 
144997a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
145097a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0);
145197a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
145297a28b0eSPeter Maydell 
145397a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
145497a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0);
145597a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
145697a28b0eSPeter Maydell 
145797a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
145897a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf);
145997a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
146097a28b0eSPeter Maydell 
146197a28b0eSPeter Maydell         u = cpu->isar.id_isar5;
146297a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, RDM, 0);
146397a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, VCMA, 0);
146497a28b0eSPeter Maydell         cpu->isar.id_isar5 = u;
146597a28b0eSPeter Maydell 
146697a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
146797a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, DP, 0);
146897a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, FHM, 0);
146997a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
147097a28b0eSPeter Maydell 
147197a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
147297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDLS, 0);
147397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDINT, 0);
147497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDSP, 0);
147597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDHP, 0);
147697a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
147797a28b0eSPeter Maydell 
147897a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
147997a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, SIMDMISC, 0);
148097a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
148197a28b0eSPeter Maydell     }
148297a28b0eSPeter Maydell 
148397a28b0eSPeter Maydell     if (!cpu->has_neon && !cpu->has_vfp) {
148497a28b0eSPeter Maydell         uint64_t t;
148597a28b0eSPeter Maydell         uint32_t u;
148697a28b0eSPeter Maydell 
148797a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
148897a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0);
148997a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
149097a28b0eSPeter Maydell 
149197a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
149297a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0);
149397a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
149497a28b0eSPeter Maydell 
149597a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
149697a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, SIMDREG, 0);
149797a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
1498c52881bbSRichard Henderson 
1499c52881bbSRichard Henderson         /* Despite the name, this field covers both VFP and Neon */
1500c52881bbSRichard Henderson         u = cpu->isar.mvfr1;
1501c52881bbSRichard Henderson         u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0);
1502c52881bbSRichard Henderson         cpu->isar.mvfr1 = u;
150397a28b0eSPeter Maydell     }
150497a28b0eSPeter Maydell 
1505ea90db0aSPeter Maydell     if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) {
1506ea90db0aSPeter Maydell         uint32_t u;
1507ea90db0aSPeter Maydell 
1508ea90db0aSPeter Maydell         unset_feature(env, ARM_FEATURE_THUMB_DSP);
1509ea90db0aSPeter Maydell 
1510ea90db0aSPeter Maydell         u = cpu->isar.id_isar1;
1511ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1);
1512ea90db0aSPeter Maydell         cpu->isar.id_isar1 = u;
1513ea90db0aSPeter Maydell 
1514ea90db0aSPeter Maydell         u = cpu->isar.id_isar2;
1515ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTU, 1);
1516ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTS, 1);
1517ea90db0aSPeter Maydell         cpu->isar.id_isar2 = u;
1518ea90db0aSPeter Maydell 
1519ea90db0aSPeter Maydell         u = cpu->isar.id_isar3;
1520ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SIMD, 1);
1521ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0);
1522ea90db0aSPeter Maydell         cpu->isar.id_isar3 = u;
1523ea90db0aSPeter Maydell     }
1524ea90db0aSPeter Maydell 
1525fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
1526fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
15275256df88SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
15285256df88SRichard Henderson             set_feature(env, ARM_FEATURE_V7);
15295256df88SRichard Henderson         } else {
15305110e683SAaron Lindsay             set_feature(env, ARM_FEATURE_V7VE);
15315110e683SAaron Lindsay         }
15325256df88SRichard Henderson     }
15330f8d06f1SRichard Henderson 
15340f8d06f1SRichard Henderson     /*
15350f8d06f1SRichard Henderson      * There exist AArch64 cpus without AArch32 support.  When KVM
15360f8d06f1SRichard Henderson      * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
15370f8d06f1SRichard Henderson      * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
15388f4821d7SPeter Maydell      * As a general principle, we also do not make ID register
15398f4821d7SPeter Maydell      * consistency checks anywhere unless using TCG, because only
15408f4821d7SPeter Maydell      * for TCG would a consistency-check failure be a QEMU bug.
15410f8d06f1SRichard Henderson      */
15420f8d06f1SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
15430f8d06f1SRichard Henderson         no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
15440f8d06f1SRichard Henderson     }
15450f8d06f1SRichard Henderson 
15465110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
15475110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
15485110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
15495110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
15505110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
15515110e683SAaron Lindsay          * include the various other features that V7VE implies.
15525110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
15535110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
15545110e683SAaron Lindsay          */
1555873b73c0SPeter Maydell         assert(!tcg_enabled() || no_aa32 ||
1556873b73c0SPeter Maydell                cpu_isar_feature(aa32_arm_div, cpu));
1557fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
15585110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
1559fcf5ef2aSThomas Huth     }
1560fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
1561fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
1562fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
1563fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
1564fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1565fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
1566fcf5ef2aSThomas Huth         } else {
1567fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
1568fcf5ef2aSThomas Huth         }
156991db4642SCédric Le Goater 
157091db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
157191db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
157291db4642SCédric Le Goater          */
157391db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
1574fcf5ef2aSThomas Huth     }
1575fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
1576fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
1577fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
1578fcf5ef2aSThomas Huth     }
1579fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
1580fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
1581fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1582873b73c0SPeter Maydell             assert(!tcg_enabled() || no_aa32 ||
1583873b73c0SPeter Maydell                    cpu_isar_feature(aa32_jazelle, cpu));
1584fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
1585fcf5ef2aSThomas Huth         }
1586fcf5ef2aSThomas Huth     }
1587fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
1588fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
1589fcf5ef2aSThomas Huth     }
1590fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
1591fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
1592fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_PXN);
1593fcf5ef2aSThomas Huth     }
1594fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
1595fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
1596fcf5ef2aSThomas Huth     }
1597fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
1598fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
1599fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
1600fcf5ef2aSThomas Huth     }
1601fcf5ef2aSThomas Huth 
1602ea7ac69dSPeter Maydell     /*
1603ea7ac69dSPeter Maydell      * We rely on no XScale CPU having VFP so we can use the same bits in the
1604ea7ac69dSPeter Maydell      * TB flags field for VECSTRIDE and XSCALE_CPAR.
1605ea7ac69dSPeter Maydell      */
16067d63183fSRichard Henderson     assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) ||
16077d63183fSRichard Henderson            !cpu_isar_feature(aa32_vfp_simd, cpu) ||
16087d63183fSRichard Henderson            !arm_feature(env, ARM_FEATURE_XSCALE));
1609ea7ac69dSPeter Maydell 
1610fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
1611fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
1612452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
1613fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
1614fcf5ef2aSThomas Huth          * can use 4K pages.
1615fcf5ef2aSThomas Huth          */
1616fcf5ef2aSThomas Huth         pagebits = 12;
1617fcf5ef2aSThomas Huth     } else {
1618fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
1619fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
1620fcf5ef2aSThomas Huth          */
1621fcf5ef2aSThomas Huth         pagebits = 10;
1622fcf5ef2aSThomas Huth     }
1623fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
1624fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
1625fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
1626fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
1627fcf5ef2aSThomas Huth          */
1628fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
1629fcf5ef2aSThomas Huth                    "system is using");
1630fcf5ef2aSThomas Huth         return;
1631fcf5ef2aSThomas Huth     }
1632fcf5ef2aSThomas Huth 
1633fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
1634fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
1635fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
1636fcf5ef2aSThomas Huth      * so these bits always RAZ.
1637fcf5ef2aSThomas Huth      */
1638fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
163946de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
164046de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
1641fcf5ef2aSThomas Huth     }
1642fcf5ef2aSThomas Huth 
1643fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
1644fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
1645fcf5ef2aSThomas Huth     }
1646fcf5ef2aSThomas Huth 
16473a062d57SJulian Brown     if (cpu->cfgend) {
16483a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
16493a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
16503a062d57SJulian Brown         } else {
16513a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
16523a062d57SJulian Brown         }
16533a062d57SJulian Brown     }
16543a062d57SJulian Brown 
1655fcf5ef2aSThomas Huth     if (!cpu->has_el3) {
1656fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
1657fcf5ef2aSThomas Huth          * feature.
1658fcf5ef2aSThomas Huth          */
1659fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
1660fcf5ef2aSThomas Huth 
1661fcf5ef2aSThomas Huth         /* Disable the security extension feature bits in the processor feature
1662fcf5ef2aSThomas Huth          * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
1663fcf5ef2aSThomas Huth          */
1664fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf0;
166547576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf000;
1666fcf5ef2aSThomas Huth     }
1667fcf5ef2aSThomas Huth 
1668c25bd18aSPeter Maydell     if (!cpu->has_el2) {
1669c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
1670c25bd18aSPeter Maydell     }
1671c25bd18aSPeter Maydell 
1672d6f02ce3SWei Huang     if (!cpu->has_pmu) {
1673fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
167457a4a11bSAaron Lindsay     }
167557a4a11bSAaron Lindsay     if (arm_feature(env, ARM_FEATURE_PMU)) {
1676bf8d0969SAaron Lindsay OS         pmu_init(cpu);
167757a4a11bSAaron Lindsay 
167857a4a11bSAaron Lindsay         if (!kvm_enabled()) {
1679033614c4SAaron Lindsay             arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0);
1680033614c4SAaron Lindsay             arm_register_el_change_hook(cpu, &pmu_post_el_change, 0);
1681fcf5ef2aSThomas Huth         }
16824e7beb0cSAaron Lindsay OS 
16834e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
16844e7beb0cSAaron Lindsay OS         cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb,
16854e7beb0cSAaron Lindsay OS                 cpu);
16864e7beb0cSAaron Lindsay OS #endif
168757a4a11bSAaron Lindsay     } else {
16882a609df8SPeter Maydell         cpu->isar.id_aa64dfr0 =
16892a609df8SPeter Maydell             FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0);
1690a6179538SPeter Maydell         cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0);
169157a4a11bSAaron Lindsay         cpu->pmceid0 = 0;
169257a4a11bSAaron Lindsay         cpu->pmceid1 = 0;
169357a4a11bSAaron Lindsay     }
1694fcf5ef2aSThomas Huth 
1695fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
1696fcf5ef2aSThomas Huth         /* Disable the hypervisor feature bits in the processor feature
1697fcf5ef2aSThomas Huth          * registers if we don't have EL2. These are id_pfr1[15:12] and
1698fcf5ef2aSThomas Huth          * id_aa64pfr0_el1[11:8].
1699fcf5ef2aSThomas Huth          */
170047576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf00;
1701fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf000;
1702fcf5ef2aSThomas Huth     }
1703fcf5ef2aSThomas Huth 
17046f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY
17056f4e1405SRichard Henderson     if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) {
17066f4e1405SRichard Henderson         /*
17076f4e1405SRichard Henderson          * Disable the MTE feature bits if we do not have tag-memory
17086f4e1405SRichard Henderson          * provided by the machine.
17096f4e1405SRichard Henderson          */
17106f4e1405SRichard Henderson         cpu->isar.id_aa64pfr1 =
17116f4e1405SRichard Henderson             FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0);
17126f4e1405SRichard Henderson     }
17136f4e1405SRichard Henderson #endif
17146f4e1405SRichard Henderson 
1715f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
1716f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
1717f50cd314SPeter Maydell      */
1718fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
1719f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
1720f50cd314SPeter Maydell     }
1721f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
1722f50cd314SPeter Maydell         cpu->has_mpu = false;
1723fcf5ef2aSThomas Huth     }
1724fcf5ef2aSThomas Huth 
1725452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
1726fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
1727fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
1728fcf5ef2aSThomas Huth 
1729fcf5ef2aSThomas Huth         if (nr > 0xff) {
1730fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
1731fcf5ef2aSThomas Huth             return;
1732fcf5ef2aSThomas Huth         }
1733fcf5ef2aSThomas Huth 
1734fcf5ef2aSThomas Huth         if (nr) {
17350e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
17360e1a46bbSPeter Maydell                 /* PMSAv8 */
173762c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
173862c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
173962c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
174062c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
174162c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
174262c58ee0SPeter Maydell                 }
17430e1a46bbSPeter Maydell             } else {
1744fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
1745fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
1746fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
1747fcf5ef2aSThomas Huth             }
1748fcf5ef2aSThomas Huth         }
17490e1a46bbSPeter Maydell     }
1750fcf5ef2aSThomas Huth 
17519901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
17529901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
17539901c576SPeter Maydell 
17549901c576SPeter Maydell         if (nr > 0xff) {
17559901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
17569901c576SPeter Maydell             return;
17579901c576SPeter Maydell         }
17589901c576SPeter Maydell 
17599901c576SPeter Maydell         if (nr) {
17609901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
17619901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
17629901c576SPeter Maydell         }
17639901c576SPeter Maydell     }
17649901c576SPeter Maydell 
176591db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
176691db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
176791db4642SCédric Le Goater     }
176891db4642SCédric Le Goater 
1769fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
1770fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
1771fcf5ef2aSThomas Huth 
1772fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
1773fcf5ef2aSThomas Huth 
1774fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1775cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
1776cc7d44c2SLike Xu     unsigned int smp_cpus = ms->smp.cpus;
17778bce44a2SRichard Henderson     bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY);
1778cc7d44c2SLike Xu 
17798bce44a2SRichard Henderson     /*
17808bce44a2SRichard Henderson      * We must set cs->num_ases to the final value before
17818bce44a2SRichard Henderson      * the first call to cpu_address_space_init.
17828bce44a2SRichard Henderson      */
17838bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
17848bce44a2SRichard Henderson         cs->num_ases = 3 + has_secure;
17858bce44a2SRichard Henderson     } else {
17868bce44a2SRichard Henderson         cs->num_ases = 1 + has_secure;
17878bce44a2SRichard Henderson     }
17881d2091bcSPeter Maydell 
17898bce44a2SRichard Henderson     if (has_secure) {
1790fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
1791fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
1792fcf5ef2aSThomas Huth         }
179380ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
179480ceb07aSPeter Xu                                cpu->secure_memory);
1795fcf5ef2aSThomas Huth     }
17968bce44a2SRichard Henderson 
17978bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
17988bce44a2SRichard Henderson         cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory",
17998bce44a2SRichard Henderson                                cpu->tag_memory);
18008bce44a2SRichard Henderson         if (has_secure) {
18018bce44a2SRichard Henderson             cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory",
18028bce44a2SRichard Henderson                                    cpu->secure_tag_memory);
18038bce44a2SRichard Henderson         }
18048bce44a2SRichard Henderson     }
18058bce44a2SRichard Henderson 
180680ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
1807f9a69711SAlistair Francis 
1808f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
1809f9a69711SAlistair Francis     if (cpu->core_count == -1) {
1810f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
1811f9a69711SAlistair Francis     }
1812fcf5ef2aSThomas Huth #endif
1813fcf5ef2aSThomas Huth 
1814a4157b80SRichard Henderson     if (tcg_enabled()) {
1815a4157b80SRichard Henderson         int dcz_blocklen = 4 << cpu->dcz_blocksize;
1816a4157b80SRichard Henderson 
1817a4157b80SRichard Henderson         /*
1818a4157b80SRichard Henderson          * We only support DCZ blocklen that fits on one page.
1819a4157b80SRichard Henderson          *
1820a4157b80SRichard Henderson          * Architectually this is always true.  However TARGET_PAGE_SIZE
1821a4157b80SRichard Henderson          * is variable and, for compatibility with -machine virt-2.7,
1822a4157b80SRichard Henderson          * is only 1KiB, as an artifact of legacy ARMv5 subpage support.
1823a4157b80SRichard Henderson          * But even then, while the largest architectural DCZ blocklen
1824a4157b80SRichard Henderson          * is 2KiB, no cpu actually uses such a large blocklen.
1825a4157b80SRichard Henderson          */
1826a4157b80SRichard Henderson         assert(dcz_blocklen <= TARGET_PAGE_SIZE);
1827a4157b80SRichard Henderson 
1828a4157b80SRichard Henderson         /*
1829a4157b80SRichard Henderson          * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say
1830a4157b80SRichard Henderson          * both nibbles of each byte storing tag data may be written at once.
1831a4157b80SRichard Henderson          * Since TAG_GRANULE is 16, this means that blocklen must be >= 32.
1832a4157b80SRichard Henderson          */
1833a4157b80SRichard Henderson         if (cpu_isar_feature(aa64_mte, cpu)) {
1834a4157b80SRichard Henderson             assert(dcz_blocklen >= 2 * TAG_GRANULE);
1835a4157b80SRichard Henderson         }
1836a4157b80SRichard Henderson     }
1837a4157b80SRichard Henderson 
1838fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
1839fcf5ef2aSThomas Huth     cpu_reset(cs);
1840fcf5ef2aSThomas Huth 
1841fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
1842fcf5ef2aSThomas Huth }
1843fcf5ef2aSThomas Huth 
1844fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
1845fcf5ef2aSThomas Huth {
1846fcf5ef2aSThomas Huth     ObjectClass *oc;
1847fcf5ef2aSThomas Huth     char *typename;
1848fcf5ef2aSThomas Huth     char **cpuname;
1849a0032cc5SPeter Maydell     const char *cpunamestr;
1850fcf5ef2aSThomas Huth 
1851fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
1852a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
1853a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
1854a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
1855a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
1856a0032cc5SPeter Maydell      */
1857a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
1858a0032cc5SPeter Maydell         cpunamestr = "max";
1859a0032cc5SPeter Maydell     }
1860a0032cc5SPeter Maydell #endif
1861a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
1862fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
1863fcf5ef2aSThomas Huth     g_strfreev(cpuname);
1864fcf5ef2aSThomas Huth     g_free(typename);
1865fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
1866fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
1867fcf5ef2aSThomas Huth         return NULL;
1868fcf5ef2aSThomas Huth     }
1869fcf5ef2aSThomas Huth     return oc;
1870fcf5ef2aSThomas Huth }
1871fcf5ef2aSThomas Huth 
1872fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */
1873fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1874fcf5ef2aSThomas Huth 
1875fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
1876fcf5ef2aSThomas Huth     { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
1877fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1878fcf5ef2aSThomas Huth     { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1879fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1880fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1881fcf5ef2aSThomas Huth };
1882fcf5ef2aSThomas Huth 
1883fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj)
1884fcf5ef2aSThomas Huth {
1885fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1886fcf5ef2aSThomas Huth 
1887fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a8";
1888fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1889fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1890fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1891fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1892fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1893fcf5ef2aSThomas Huth     cpu->midr = 0x410fc080;
1894fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410330c0;
189547576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
189647576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00011111;
1897fcf5ef2aSThomas Huth     cpu->ctr = 0x82048004;
1898fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1899fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1900fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1901a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x400;
1902fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
190310054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x31100003;
190410054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x20000000;
190510054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01202000;
190610054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x11;
190747576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
190847576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12112111;
190947576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232031;
191047576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
191147576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
19124426d361SPeter Maydell     cpu->isar.dbgdidr = 0x15141000;
1913fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (2 << 24) | 3;
1914fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
1915fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
1916fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1917fcf5ef2aSThomas Huth     cpu->reset_auxcr = 2;
1918fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1919fcf5ef2aSThomas Huth }
1920fcf5ef2aSThomas Huth 
1921fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
1922fcf5ef2aSThomas Huth     /* power_control should be set to maximum latency. Again,
1923fcf5ef2aSThomas Huth      * default to 0 and set by private hook
1924fcf5ef2aSThomas Huth      */
1925fcf5ef2aSThomas Huth     { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
1926fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1927fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
1928fcf5ef2aSThomas Huth     { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
1929fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1930fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
1931fcf5ef2aSThomas Huth     { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
1932fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1933fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
1934fcf5ef2aSThomas Huth     { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
1935fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1936fcf5ef2aSThomas Huth     /* TLB lockdown control */
1937fcf5ef2aSThomas Huth     { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
1938fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1939fcf5ef2aSThomas Huth     { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
1940fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1941fcf5ef2aSThomas Huth     { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
1942fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1943fcf5ef2aSThomas Huth     { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
1944fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1945fcf5ef2aSThomas Huth     { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
1946fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1947fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1948fcf5ef2aSThomas Huth };
1949fcf5ef2aSThomas Huth 
1950fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj)
1951fcf5ef2aSThomas Huth {
1952fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1953fcf5ef2aSThomas Huth 
1954fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a9";
1955fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1956fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1957fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1958fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1959fcf5ef2aSThomas Huth     /* Note that A9 supports the MP extensions even for
1960fcf5ef2aSThomas Huth      * A9UP and single-core A9MP (which are both different
1961fcf5ef2aSThomas Huth      * and valid configurations; we don't model A9UP).
1962fcf5ef2aSThomas Huth      */
1963fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1964fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR);
1965fcf5ef2aSThomas Huth     cpu->midr = 0x410fc090;
1966fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41033090;
196747576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
196847576b94SRichard Henderson     cpu->isar.mvfr1 = 0x01111111;
1969fcf5ef2aSThomas Huth     cpu->ctr = 0x80038003;
1970fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1971fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1972fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1973a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x000;
1974fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
197510054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x00100103;
197610054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x20000000;
197710054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01230000;
197810054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x00002111;
197947576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
198047576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
198147576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
198247576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
198347576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
19844426d361SPeter Maydell     cpu->isar.dbgdidr = 0x35141000;
1985fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (1 << 24) | 3;
1986fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
1987fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1988fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1989fcf5ef2aSThomas Huth }
1990fcf5ef2aSThomas Huth 
1991fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1992fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1993fcf5ef2aSThomas Huth {
1994cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
1995cc7d44c2SLike Xu 
1996fcf5ef2aSThomas Huth     /* Linux wants the number of processors from here.
1997fcf5ef2aSThomas Huth      * Might as well set the interrupt-controller bit too.
1998fcf5ef2aSThomas Huth      */
1999cc7d44c2SLike Xu     return ((ms->smp.cpus - 1) << 24) | (1 << 23);
2000fcf5ef2aSThomas Huth }
2001fcf5ef2aSThomas Huth #endif
2002fcf5ef2aSThomas Huth 
2003fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
2004fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
2005fcf5ef2aSThomas Huth     { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
2006fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
2007fcf5ef2aSThomas Huth       .writefn = arm_cp_write_ignore, },
2008fcf5ef2aSThomas Huth #endif
2009fcf5ef2aSThomas Huth     { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
2010fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
2011fcf5ef2aSThomas Huth     REGINFO_SENTINEL
2012fcf5ef2aSThomas Huth };
2013fcf5ef2aSThomas Huth 
2014fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj)
2015fcf5ef2aSThomas Huth {
2016fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2017fcf5ef2aSThomas Huth 
2018fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a7";
20195110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
2020fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
2021fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
2022fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
2023fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2024fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
2025436c0cbbSPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL2);
2026fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
2027a46118fcSAndrew Jones     set_feature(&cpu->env, ARM_FEATURE_PMU);
2028fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
2029fcf5ef2aSThomas Huth     cpu->midr = 0x410fc075;
2030fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41023075;
203147576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
203247576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
2033fcf5ef2aSThomas Huth     cpu->ctr = 0x84448003;
2034fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
2035fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
2036fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
2037a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x02010555;
2038fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
203910054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x10101105;
204010054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x40000000;
204110054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01240000;
204210054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x02102211;
204337bdda89SRichard Henderson     /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but
204437bdda89SRichard Henderson      * table 4-41 gives 0x02101110, which includes the arm div insns.
204537bdda89SRichard Henderson      */
204647576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
204747576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
204847576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
204947576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
205047576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
20514426d361SPeter Maydell     cpu->isar.dbgdidr = 0x3515f005;
2052fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
2053fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
2054fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
2055fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
2056fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
2057fcf5ef2aSThomas Huth }
2058fcf5ef2aSThomas Huth 
2059fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj)
2060fcf5ef2aSThomas Huth {
2061fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2062fcf5ef2aSThomas Huth 
2063fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a15";
20645110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
2065fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
2066fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
2067fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
2068fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2069fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
2070436c0cbbSPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL2);
2071fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
2072a46118fcSAndrew Jones     set_feature(&cpu->env, ARM_FEATURE_PMU);
2073fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
2074fcf5ef2aSThomas Huth     cpu->midr = 0x412fc0f1;
2075fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410430f0;
207647576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
207747576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
2078fcf5ef2aSThomas Huth     cpu->ctr = 0x8444c004;
2079fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
2080fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
2081fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
2082a6179538SPeter Maydell     cpu->isar.id_dfr0 = 0x02010555;
2083fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
208410054016SPeter Maydell     cpu->isar.id_mmfr0 = 0x10201105;
208510054016SPeter Maydell     cpu->isar.id_mmfr1 = 0x20000000;
208610054016SPeter Maydell     cpu->isar.id_mmfr2 = 0x01240000;
208710054016SPeter Maydell     cpu->isar.id_mmfr3 = 0x02102211;
208847576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
208947576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
209047576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
209147576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
209247576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
20934426d361SPeter Maydell     cpu->isar.dbgdidr = 0x3515f021;
2094fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
2095fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
2096fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
2097fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
2098fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
2099fcf5ef2aSThomas Huth }
2100fcf5ef2aSThomas Huth 
2101bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
2102bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host);
2103bab52d4bSPeter Maydell  * otherwise, a CPU with as many features enabled as our emulation supports.
2104bab52d4bSPeter Maydell  * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c;
2105bab52d4bSPeter Maydell  * this only needs to handle 32 bits.
2106bab52d4bSPeter Maydell  */
2107bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj)
2108bab52d4bSPeter Maydell {
2109bab52d4bSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
2110bab52d4bSPeter Maydell 
2111bab52d4bSPeter Maydell     if (kvm_enabled()) {
2112bab52d4bSPeter Maydell         kvm_arm_set_cpu_features_from_host(cpu);
2113bab52d4bSPeter Maydell     } else {
2114bab52d4bSPeter Maydell         cortex_a15_initfn(obj);
2115973751fdSPeter Maydell 
2116973751fdSPeter Maydell         /* old-style VFP short-vector support */
2117973751fdSPeter Maydell         cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
2118973751fdSPeter Maydell 
2119fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
2120a0032cc5SPeter Maydell         /* We don't set these in system emulation mode for the moment,
2121962fcbf2SRichard Henderson          * since we don't correctly set (all of) the ID registers to
2122962fcbf2SRichard Henderson          * advertise them.
2123a0032cc5SPeter Maydell          */
2124fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_V8);
2125962fcbf2SRichard Henderson         {
2126962fcbf2SRichard Henderson             uint32_t t;
2127962fcbf2SRichard Henderson 
2128962fcbf2SRichard Henderson             t = cpu->isar.id_isar5;
2129962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, AES, 2);
2130962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA1, 1);
2131962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA2, 1);
2132962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, CRC32, 1);
2133962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, RDM, 1);
2134962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, VCMA, 1);
2135962fcbf2SRichard Henderson             cpu->isar.id_isar5 = t;
2136962fcbf2SRichard Henderson 
2137962fcbf2SRichard Henderson             t = cpu->isar.id_isar6;
21386c1f6f27SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1);
2139962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, DP, 1);
2140991c0599SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, FHM, 1);
21419888bd1eSRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, SB, 1);
2142cb570bd3SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1);
2143962fcbf2SRichard Henderson             cpu->isar.id_isar6 = t;
2144ab638a32SRichard Henderson 
214545b1a243SAlex Bennée             t = cpu->isar.mvfr1;
21465f07817eSPeter Maydell             t = FIELD_DP32(t, MVFR1, FPHP, 3);     /* v8.2-FP16 */
21475f07817eSPeter Maydell             t = FIELD_DP32(t, MVFR1, SIMDHP, 2);   /* v8.2-FP16 */
214845b1a243SAlex Bennée             cpu->isar.mvfr1 = t;
214945b1a243SAlex Bennée 
2150c8877d0fSRichard Henderson             t = cpu->isar.mvfr2;
2151c8877d0fSRichard Henderson             t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */
2152c8877d0fSRichard Henderson             t = FIELD_DP32(t, MVFR2, FPMISC, 4);   /* FP MaxNum */
2153c8877d0fSRichard Henderson             cpu->isar.mvfr2 = t;
2154c8877d0fSRichard Henderson 
215510054016SPeter Maydell             t = cpu->isar.id_mmfr3;
2156e0fe7309SRichard Henderson             t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */
215710054016SPeter Maydell             cpu->isar.id_mmfr3 = t;
2158e0fe7309SRichard Henderson 
215910054016SPeter Maydell             t = cpu->isar.id_mmfr4;
2160ab638a32SRichard Henderson             t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */
2161f6287c24SPeter Maydell             t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */
216241a4bf1fSPeter Maydell             t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */
2163ce3125beSPeter Maydell             t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */
216410054016SPeter Maydell             cpu->isar.id_mmfr4 = t;
2165962fcbf2SRichard Henderson         }
2166a0032cc5SPeter Maydell #endif
2167a0032cc5SPeter Maydell     }
2168fcf5ef2aSThomas Huth }
2169fcf5ef2aSThomas Huth #endif
2170fcf5ef2aSThomas Huth 
2171fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
2172fcf5ef2aSThomas Huth 
2173fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = {
2174fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
2175fcf5ef2aSThomas Huth     { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
2176fcf5ef2aSThomas Huth     { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
2177fcf5ef2aSThomas Huth     { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
2178fcf5ef2aSThomas Huth     { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
2179bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
2180bab52d4bSPeter Maydell     { .name = "max",         .initfn = arm_max_initfn },
2181bab52d4bSPeter Maydell #endif
2182fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
2183a0032cc5SPeter Maydell     { .name = "any",         .initfn = arm_max_initfn },
2184fcf5ef2aSThomas Huth #endif
2185fcf5ef2aSThomas Huth #endif
2186fcf5ef2aSThomas Huth };
2187fcf5ef2aSThomas Huth 
2188fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
2189fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
2190e544f800SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0),
2191fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
2192fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
219315f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
2194f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
2195fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
2196fcf5ef2aSThomas Huth };
2197fcf5ef2aSThomas Huth 
2198fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
2199fcf5ef2aSThomas Huth {
2200fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
2201fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
2202fcf5ef2aSThomas Huth 
2203fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
2204fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
2205fcf5ef2aSThomas Huth     }
2206fcf5ef2aSThomas Huth     return g_strdup("arm");
2207fcf5ef2aSThomas Huth }
2208fcf5ef2aSThomas Huth 
2209fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
2210fcf5ef2aSThomas Huth {
2211fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
2212fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
2213fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
2214fcf5ef2aSThomas Huth 
2215bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
2216bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
2217fcf5ef2aSThomas Huth 
22184f67d30bSMarc-André Lureau     device_class_set_props(dc, arm_cpu_properties);
2219781c67caSPeter Maydell     device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset);
2220fcf5ef2aSThomas Huth 
2221fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
2222fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
2223fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
2224fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
2225fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
222642f6ed91SJulia Suvorova     cc->synchronize_from_tb = arm_cpu_synchronize_from_tb;
2227fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
2228fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
22297350d553SRichard Henderson #ifndef CONFIG_USER_ONLY
2230fcf5ef2aSThomas Huth     cc->do_interrupt = arm_cpu_do_interrupt;
2231fcf5ef2aSThomas Huth     cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
2232fcf5ef2aSThomas Huth     cc->asidx_from_attrs = arm_asidx_from_attrs;
2233fcf5ef2aSThomas Huth     cc->vmsd = &vmstate_arm_cpu;
2234fcf5ef2aSThomas Huth     cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
2235fcf5ef2aSThomas Huth     cc->write_elf64_note = arm_cpu_write_elf64_note;
2236fcf5ef2aSThomas Huth     cc->write_elf32_note = arm_cpu_write_elf32_note;
2237fcf5ef2aSThomas Huth #endif
2238fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
2239fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
2240fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
2241200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2242fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
2243fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
224474d7fc7fSRichard Henderson #ifdef CONFIG_TCG
224555c3ceefSRichard Henderson     cc->tcg_initialize = arm_translate_init;
22467350d553SRichard Henderson     cc->tlb_fill = arm_cpu_tlb_fill;
22479dd5cca4SPhilippe Mathieu-Daudé     cc->debug_excp_handler = arm_debug_excp_handler;
22489dd5cca4SPhilippe Mathieu-Daudé     cc->debug_check_watchpoint = arm_debug_check_watchpoint;
2249e21b551cSPhilippe Mathieu-Daudé     cc->do_unaligned_access = arm_cpu_do_unaligned_access;
22500d1762e9SRichard Henderson #if !defined(CONFIG_USER_ONLY)
2251e21b551cSPhilippe Mathieu-Daudé     cc->do_transaction_failed = arm_cpu_do_transaction_failed;
22529dd5cca4SPhilippe Mathieu-Daudé     cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
2253e21b551cSPhilippe Mathieu-Daudé #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */
225474d7fc7fSRichard Henderson #endif
2255fcf5ef2aSThomas Huth }
2256fcf5ef2aSThomas Huth 
225786f0a186SPeter Maydell #ifdef CONFIG_KVM
225886f0a186SPeter Maydell static void arm_host_initfn(Object *obj)
225986f0a186SPeter Maydell {
226086f0a186SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
226186f0a186SPeter Maydell 
226286f0a186SPeter Maydell     kvm_arm_set_cpu_features_from_host(cpu);
226387014c6bSAndrew Jones     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
226487014c6bSAndrew Jones         aarch64_add_sve_properties(obj);
226587014c6bSAndrew Jones     }
226651e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
226786f0a186SPeter Maydell }
226886f0a186SPeter Maydell 
226986f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = {
227086f0a186SPeter Maydell     .name = TYPE_ARM_HOST_CPU,
227186f0a186SPeter Maydell #ifdef TARGET_AARCH64
227286f0a186SPeter Maydell     .parent = TYPE_AARCH64_CPU,
227386f0a186SPeter Maydell #else
227486f0a186SPeter Maydell     .parent = TYPE_ARM_CPU,
227586f0a186SPeter Maydell #endif
227686f0a186SPeter Maydell     .instance_init = arm_host_initfn,
227786f0a186SPeter Maydell };
227886f0a186SPeter Maydell 
227986f0a186SPeter Maydell #endif
228086f0a186SPeter Maydell 
228151e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj)
228251e5ef45SMarc-André Lureau {
228351e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj);
228451e5ef45SMarc-André Lureau 
228551e5ef45SMarc-André Lureau     acc->info->initfn(obj);
228651e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
228751e5ef45SMarc-André Lureau }
228851e5ef45SMarc-André Lureau 
228951e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data)
229051e5ef45SMarc-André Lureau {
229151e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
229251e5ef45SMarc-André Lureau 
229351e5ef45SMarc-André Lureau     acc->info = data;
229451e5ef45SMarc-André Lureau }
229551e5ef45SMarc-André Lureau 
229637bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info)
2297fcf5ef2aSThomas Huth {
2298fcf5ef2aSThomas Huth     TypeInfo type_info = {
2299fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
2300fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
230151e5ef45SMarc-André Lureau         .instance_init = arm_cpu_instance_init,
2302fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
230351e5ef45SMarc-André Lureau         .class_init = info->class_init ?: cpu_register_class_init,
230451e5ef45SMarc-André Lureau         .class_data = (void *)info,
2305fcf5ef2aSThomas Huth     };
2306fcf5ef2aSThomas Huth 
2307fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2308fcf5ef2aSThomas Huth     type_register(&type_info);
2309fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2310fcf5ef2aSThomas Huth }
2311fcf5ef2aSThomas Huth 
2312fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2313fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2314fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2315fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2316fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2317fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2318fcf5ef2aSThomas Huth     .abstract = true,
2319fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2320fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2321fcf5ef2aSThomas Huth };
2322fcf5ef2aSThomas Huth 
2323181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = {
2324181962fdSPeter Maydell     .name = TYPE_IDAU_INTERFACE,
2325181962fdSPeter Maydell     .parent = TYPE_INTERFACE,
2326181962fdSPeter Maydell     .class_size = sizeof(IDAUInterfaceClass),
2327181962fdSPeter Maydell };
2328181962fdSPeter Maydell 
2329fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2330fcf5ef2aSThomas Huth {
233192b6a659SPhilippe Mathieu-Daudé     const size_t cpu_count = ARRAY_SIZE(arm_cpus);
2332fcf5ef2aSThomas Huth 
2333fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2334fcf5ef2aSThomas Huth 
233586f0a186SPeter Maydell #ifdef CONFIG_KVM
233686f0a186SPeter Maydell     type_register_static(&host_arm_cpu_type_info);
233786f0a186SPeter Maydell #endif
233892b6a659SPhilippe Mathieu-Daudé 
233992b6a659SPhilippe Mathieu-Daudé     if (cpu_count) {
234092b6a659SPhilippe Mathieu-Daudé         size_t i;
234192b6a659SPhilippe Mathieu-Daudé 
2342fcdf0a90SPhilippe Mathieu-Daudé         type_register_static(&idau_interface_type_info);
234392b6a659SPhilippe Mathieu-Daudé         for (i = 0; i < cpu_count; ++i) {
234492b6a659SPhilippe Mathieu-Daudé             arm_cpu_register(&arm_cpus[i]);
234592b6a659SPhilippe Mathieu-Daudé         }
234692b6a659SPhilippe Mathieu-Daudé     }
2347fcf5ef2aSThomas Huth }
2348fcf5ef2aSThomas Huth 
2349fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2350