1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h" 248cc2246cSPeter Maydell #include "qemu/log.h" 25ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h" 26181962fdSPeter Maydell #include "target/arm/idau.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 28fcf5ef2aSThomas Huth #include "qapi/error.h" 29fcf5ef2aSThomas Huth #include "cpu.h" 3078271684SClaudio Fontana #ifdef CONFIG_TCG 3178271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 3278271684SClaudio Fontana #endif /* CONFIG_TCG */ 33fcf5ef2aSThomas Huth #include "internals.h" 34fcf5ef2aSThomas Huth #include "exec/exec-all.h" 35fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 36fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 37fcf5ef2aSThomas Huth #include "hw/loader.h" 38cc7d44c2SLike Xu #include "hw/boards.h" 39165876f2SPhilippe Mathieu-Daudé #ifdef CONFIG_TCG 408f4e07c9SPhilippe Mathieu-Daudé #include "hw/intc/armv7m_nvic.h" 41165876f2SPhilippe Mathieu-Daudé #endif /* CONFIG_TCG */ 42165876f2SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 4314a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 44045e5064SAlexander Graf #include "sysemu/qtest.h" 45b3946626SVincent Palatin #include "sysemu/hw_accel.h" 46fcf5ef2aSThomas Huth #include "kvm_arm.h" 47110f6c70SRichard Henderson #include "disas/capstone.h" 4824f91e81SAlex Bennée #include "fpu/softfloat.h" 49cf7c6d10SRichard Henderson #include "cpregs.h" 50fcf5ef2aSThomas Huth 51fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 52fcf5ef2aSThomas Huth { 53fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 5442f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 55fcf5ef2aSThomas Huth 5642f6ed91SJulia Suvorova if (is_a64(env)) { 5742f6ed91SJulia Suvorova env->pc = value; 58063bbd80SRichard Henderson env->thumb = false; 5942f6ed91SJulia Suvorova } else { 6042f6ed91SJulia Suvorova env->regs[15] = value & ~1; 6142f6ed91SJulia Suvorova env->thumb = value & 1; 6242f6ed91SJulia Suvorova } 6342f6ed91SJulia Suvorova } 6442f6ed91SJulia Suvorova 65e4fdf9dfSRichard Henderson static vaddr arm_cpu_get_pc(CPUState *cs) 66e4fdf9dfSRichard Henderson { 67e4fdf9dfSRichard Henderson ARMCPU *cpu = ARM_CPU(cs); 68e4fdf9dfSRichard Henderson CPUARMState *env = &cpu->env; 69e4fdf9dfSRichard Henderson 70e4fdf9dfSRichard Henderson if (is_a64(env)) { 71e4fdf9dfSRichard Henderson return env->pc; 72e4fdf9dfSRichard Henderson } else { 73e4fdf9dfSRichard Henderson return env->regs[15]; 74e4fdf9dfSRichard Henderson } 75e4fdf9dfSRichard Henderson } 76e4fdf9dfSRichard Henderson 77ec62595bSEduardo Habkost #ifdef CONFIG_TCG 7878271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs, 7904a37d4cSRichard Henderson const TranslationBlock *tb) 8042f6ed91SJulia Suvorova { 8103a648c4SAnton Johansson /* The program counter is always up to date with CF_PCREL. */ 8203a648c4SAnton Johansson if (!(tb_cflags(tb) & CF_PCREL)) { 83b77af26eSRichard Henderson CPUARMState *env = cpu_env(cs); 8442f6ed91SJulia Suvorova /* 8542f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 8642f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 8742f6ed91SJulia Suvorova */ 8842f6ed91SJulia Suvorova if (is_a64(env)) { 89f51a1dd7SAnton Johansson env->pc = tb->pc; 9042f6ed91SJulia Suvorova } else { 91f51a1dd7SAnton Johansson env->regs[15] = tb->pc; 9242f6ed91SJulia Suvorova } 93fcf5ef2aSThomas Huth } 94abb80995SRichard Henderson } 9556c6c98dSRichard Henderson 96475e56b6SEvgeny Ermakov void arm_restore_state_to_opc(CPUState *cs, 9756c6c98dSRichard Henderson const TranslationBlock *tb, 9856c6c98dSRichard Henderson const uint64_t *data) 9956c6c98dSRichard Henderson { 100b77af26eSRichard Henderson CPUARMState *env = cpu_env(cs); 10156c6c98dSRichard Henderson 10256c6c98dSRichard Henderson if (is_a64(env)) { 10303a648c4SAnton Johansson if (tb_cflags(tb) & CF_PCREL) { 10456c6c98dSRichard Henderson env->pc = (env->pc & TARGET_PAGE_MASK) | data[0]; 10556c6c98dSRichard Henderson } else { 10656c6c98dSRichard Henderson env->pc = data[0]; 10756c6c98dSRichard Henderson } 10856c6c98dSRichard Henderson env->condexec_bits = 0; 10956c6c98dSRichard Henderson env->exception.syndrome = data[2] << ARM_INSN_START_WORD2_SHIFT; 11056c6c98dSRichard Henderson } else { 11103a648c4SAnton Johansson if (tb_cflags(tb) & CF_PCREL) { 11256c6c98dSRichard Henderson env->regs[15] = (env->regs[15] & TARGET_PAGE_MASK) | data[0]; 11356c6c98dSRichard Henderson } else { 11456c6c98dSRichard Henderson env->regs[15] = data[0]; 11556c6c98dSRichard Henderson } 11656c6c98dSRichard Henderson env->condexec_bits = data[1]; 11756c6c98dSRichard Henderson env->exception.syndrome = data[2] << ARM_INSN_START_WORD2_SHIFT; 11856c6c98dSRichard Henderson } 11956c6c98dSRichard Henderson } 120ec62595bSEduardo Habkost #endif /* CONFIG_TCG */ 121fcf5ef2aSThomas Huth 122fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 123fcf5ef2aSThomas Huth { 124fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 125fcf5ef2aSThomas Huth 126062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 127fcf5ef2aSThomas Huth && cs->interrupt_request & 128fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 1293c29632fSRichard Henderson | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR 130fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 131fcf5ef2aSThomas Huth } 132fcf5ef2aSThomas Huth 133b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 134b5c53d1bSAaron Lindsay void *opaque) 135b5c53d1bSAaron Lindsay { 136b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 137b5c53d1bSAaron Lindsay 138b5c53d1bSAaron Lindsay entry->hook = hook; 139b5c53d1bSAaron Lindsay entry->opaque = opaque; 140b5c53d1bSAaron Lindsay 141b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 142b5c53d1bSAaron Lindsay } 143b5c53d1bSAaron Lindsay 14408267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 145fcf5ef2aSThomas Huth void *opaque) 146fcf5ef2aSThomas Huth { 14708267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 14808267487SAaron Lindsay 14908267487SAaron Lindsay entry->hook = hook; 15008267487SAaron Lindsay entry->opaque = opaque; 15108267487SAaron Lindsay 15208267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 153fcf5ef2aSThomas Huth } 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 156fcf5ef2aSThomas Huth { 157fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 158fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 159fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 160fcf5ef2aSThomas Huth 16187c3f0f2SRichard Henderson if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS)) { 162fcf5ef2aSThomas Huth return; 163fcf5ef2aSThomas Huth } 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth if (ri->resetfn) { 166fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 167fcf5ef2aSThomas Huth return; 168fcf5ef2aSThomas Huth } 169fcf5ef2aSThomas Huth 170fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 171fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 172fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 173fcf5ef2aSThomas Huth * (like the pxa2xx ones). 174fcf5ef2aSThomas Huth */ 175fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 176fcf5ef2aSThomas Huth return; 177fcf5ef2aSThomas Huth } 178fcf5ef2aSThomas Huth 179fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 180fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 181fcf5ef2aSThomas Huth } else { 182fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 183fcf5ef2aSThomas Huth } 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 187fcf5ef2aSThomas Huth { 188fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 189fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 190fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 191fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 192fcf5ef2aSThomas Huth */ 193fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 194fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 195fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 196fcf5ef2aSThomas Huth 19787c3f0f2SRichard Henderson if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 198fcf5ef2aSThomas Huth return; 199fcf5ef2aSThomas Huth } 200fcf5ef2aSThomas Huth 201fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 202fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 203fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 204fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 205fcf5ef2aSThomas Huth } 206fcf5ef2aSThomas Huth 2079130cadeSPeter Maydell static void arm_cpu_reset_hold(Object *obj) 208fcf5ef2aSThomas Huth { 2099130cadeSPeter Maydell CPUState *s = CPU(obj); 210fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 211fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 212fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 213fcf5ef2aSThomas Huth 2149130cadeSPeter Maydell if (acc->parent_phases.hold) { 2159130cadeSPeter Maydell acc->parent_phases.hold(obj); 2169130cadeSPeter Maydell } 217fcf5ef2aSThomas Huth 2181f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 2191f5c00cfSAlex Bennée 220fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 221fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 22447576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 22547576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 22647576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 227fcf5ef2aSThomas Huth 228c1b70158SThiago Jung Bauermann cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON; 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 231fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 232fcf5ef2aSThomas Huth } 233fcf5ef2aSThomas Huth 234fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 235fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 23653221552SRichard Henderson env->aarch64 = true; 237fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 238fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 239fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 240fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 241276c6e81SRichard Henderson /* Enable all PAC keys. */ 242276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 243276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 244cda86e2bSRichard Henderson /* Trap on btype=3 for PACIxSP. */ 245cda86e2bSRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_BT0; 246d03396a8SRichard Henderson /* Trap on implementation defined registers. */ 247d03396a8SRichard Henderson if (cpu_isar_feature(aa64_tidcp1, cpu)) { 248d03396a8SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_TIDCP; 249d03396a8SRichard Henderson } 250fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 251fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 252fab8ad39SRichard Henderson CPACR_EL1, FPEN, 3); 25346303535SRichard Henderson /* and to the SVE instructions, with default vector length */ 25446303535SRichard Henderson if (cpu_isar_feature(aa64_sve, cpu)) { 255fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 256fab8ad39SRichard Henderson CPACR_EL1, ZEN, 3); 25787252bdeSRichard Henderson env->vfp.zcr_el[1] = cpu->sve_default_vq - 1; 2587b6a2198SAlex Bennée } 25978011586SRichard Henderson /* and for SME instructions, with default vector length, and TPIDR2 */ 26078011586SRichard Henderson if (cpu_isar_feature(aa64_sme, cpu)) { 26178011586SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_EnTP2; 26278011586SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 26378011586SRichard Henderson CPACR_EL1, SMEN, 3); 26478011586SRichard Henderson env->vfp.smcr_el[1] = cpu->sme_default_vq - 1; 26578011586SRichard Henderson if (cpu_isar_feature(aa64_sme_fa64, cpu)) { 26678011586SRichard Henderson env->vfp.smcr_el[1] = FIELD_DP64(env->vfp.smcr_el[1], 26778011586SRichard Henderson SMCR, FA64, 1); 26878011586SRichard Henderson } 26978011586SRichard Henderson } 270f6a148feSRichard Henderson /* 271691f1ffdSRichard Henderson * Enable 48-bit address space (TODO: take reserved_va into account). 27216c84978SRichard Henderson * Enable TBI0 but not TBI1. 27316c84978SRichard Henderson * Note that this must match useronly_clean_ptr. 274f6a148feSRichard Henderson */ 275cb4a0a34SPeter Maydell env->cp15.tcr_el[1] = 5 | (1ULL << 37); 276e3232864SRichard Henderson 277e3232864SRichard Henderson /* Enable MTE */ 278e3232864SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 279e3232864SRichard Henderson /* Enable tag access, but leave TCF0 as No Effect (0). */ 280e3232864SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_ATA0; 281e3232864SRichard Henderson /* 282e3232864SRichard Henderson * Exclude all tags, so that tag 0 is always used. 283e3232864SRichard Henderson * This corresponds to Linux current->thread.gcr_incl = 0. 284e3232864SRichard Henderson * 285e3232864SRichard Henderson * Set RRND, so that helper_irg() will generate a seed later. 286e3232864SRichard Henderson * Here in cpu_reset(), the crypto subsystem has not yet been 287e3232864SRichard Henderson * initialized. 288e3232864SRichard Henderson */ 289e3232864SRichard Henderson env->cp15.gcr_el1 = 0x1ffff; 290e3232864SRichard Henderson } 2917cb1e618SRichard Henderson /* 2927cb1e618SRichard Henderson * Disable access to SCXTNUM_EL0 from CSV2_1p2. 2937cb1e618SRichard Henderson * This is not yet exposed from the Linux kernel in any way. 2947cb1e618SRichard Henderson */ 2957cb1e618SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_TSCXT; 296f9ac7788SZhuojia Shen /* Disable access to Debug Communication Channel (DCC). */ 297f9ac7788SZhuojia Shen env->cp15.mdscr_el1 |= 1 << 12; 298fcf5ef2aSThomas Huth #else 299fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 300fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 301fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 302fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 303fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 304fcf5ef2aSThomas Huth } else { 305fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 306fcf5ef2aSThomas Huth } 3074a7319b7SEdgar E. Iglesias 3084a7319b7SEdgar E. Iglesias /* Sample rvbar at reset. */ 3094a7319b7SEdgar E. Iglesias env->cp15.rvbar = cpu->rvbar_prop; 3104a7319b7SEdgar E. Iglesias env->pc = env->cp15.rvbar; 311fcf5ef2aSThomas Huth #endif 312fcf5ef2aSThomas Huth } else { 313fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 314fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 315fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 316fab8ad39SRichard Henderson CPACR, CP10, 3); 317fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 318fab8ad39SRichard Henderson CPACR, CP11, 3); 319fcf5ef2aSThomas Huth #endif 320910e4f24STobias Röhmel if (arm_feature(env, ARM_FEATURE_V8)) { 321910e4f24STobias Röhmel env->cp15.rvbar = cpu->rvbar_prop; 322910e4f24STobias Röhmel env->regs[15] = cpu->rvbar_prop; 323910e4f24STobias Röhmel } 324fcf5ef2aSThomas Huth } 325fcf5ef2aSThomas Huth 326fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 327fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 328fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 329fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 330fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 331fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 332fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 333fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth #else 336060a65dfSPeter Maydell 337060a65dfSPeter Maydell /* 338060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 339060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 340060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 341060a65dfSPeter Maydell */ 342060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 343060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 344060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 345060a65dfSPeter Maydell } else { 346fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 347060a65dfSPeter Maydell } 348fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 3491426f244SPeter Maydell 3501426f244SPeter Maydell /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 3511426f244SPeter Maydell * executing as AArch32 then check if highvecs are enabled and 3521426f244SPeter Maydell * adjust the PC accordingly. 3531426f244SPeter Maydell */ 3541426f244SPeter Maydell if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 3551426f244SPeter Maydell env->regs[15] = 0xFFFF0000; 3561426f244SPeter Maydell } 3571426f244SPeter Maydell 3581426f244SPeter Maydell env->vfp.xregs[ARM_VFP_FPEXC] = 0; 359b62ceeafSPeter Maydell #endif 360dc7abe4dSMichael Davidsaver 361531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 362b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 363fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 364fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 365fcf5ef2aSThomas Huth uint8_t *rom; 36638e2a77cSPeter Maydell uint32_t vecbase; 367b62ceeafSPeter Maydell #endif 368fcf5ef2aSThomas Huth 3698128c8e8SPeter Maydell if (cpu_isar_feature(aa32_lob, cpu)) { 3708128c8e8SPeter Maydell /* 3718128c8e8SPeter Maydell * LTPSIZE is constant 4 if MVE not implemented, and resets 3728128c8e8SPeter Maydell * to an UNKNOWN value if MVE is implemented. We choose to 3738128c8e8SPeter Maydell * always reset to 4. 3748128c8e8SPeter Maydell */ 3758128c8e8SPeter Maydell env->v7m.ltpsize = 4; 37699c7834fSPeter Maydell /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ 37799c7834fSPeter Maydell env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; 37899c7834fSPeter Maydell env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; 3798128c8e8SPeter Maydell } 3808128c8e8SPeter Maydell 3811e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3821e577cc7SPeter Maydell env->v7m.secure = true; 3833b2e9344SPeter Maydell } else { 3843b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 3853b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 3863b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 3873b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 3883b2e9344SPeter Maydell */ 3893b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 39002ac2f7fSPeter Maydell /* 39102ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 39202ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 39302ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 39402ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 39502ac2f7fSPeter Maydell * Security Extension is 0xcff. 39602ac2f7fSPeter Maydell */ 39702ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 3981e577cc7SPeter Maydell } 3991e577cc7SPeter Maydell 4009d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 4012c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 4029d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 4032c4da50dSPeter Maydell */ 4049d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 4059d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 4069d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 4079d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 4089d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 4099d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 4109d40cd8aSPeter Maydell } 41122ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 41222ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 41322ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 41422ab3460SJulia Suvorova } 4152c4da50dSPeter Maydell 4167fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 417d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 418d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 419d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 420d33abe82SPeter Maydell } 421b62ceeafSPeter Maydell 422b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 423056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 424056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 425056f43dfSPeter Maydell 42638e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 4277cda2149SPeter Maydell env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; 42838e2a77cSPeter Maydell 42938e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 43038e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 43175ce72b7SPeter Maydell rom = rom_ptr_for_as(s->as, vecbase, 8); 432fcf5ef2aSThomas Huth if (rom) { 433fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 434fcf5ef2aSThomas Huth * copied into physical memory. 435fcf5ef2aSThomas Huth */ 436fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 437fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 438fcf5ef2aSThomas Huth } else { 439fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 440fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 441fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 442fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 443fcf5ef2aSThomas Huth */ 44438e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 44538e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 446fcf5ef2aSThomas Huth } 447fcf5ef2aSThomas Huth 4488cc2246cSPeter Maydell qemu_log_mask(CPU_LOG_INT, 4498cc2246cSPeter Maydell "Loaded reset SP 0x%x PC 0x%x from vector table\n", 4508cc2246cSPeter Maydell initial_msp, initial_pc); 4518cc2246cSPeter Maydell 452fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 453fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 454fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 455b62ceeafSPeter Maydell #else 456b62ceeafSPeter Maydell /* 457b62ceeafSPeter Maydell * For user mode we run non-secure and with access to the FPU. 458b62ceeafSPeter Maydell * The FPU context is active (ie does not need further setup) 459b62ceeafSPeter Maydell * and is owned by non-secure. 460b62ceeafSPeter Maydell */ 461b62ceeafSPeter Maydell env->v7m.secure = false; 462b62ceeafSPeter Maydell env->v7m.nsacr = 0xcff; 463b62ceeafSPeter Maydell env->v7m.cpacr[M_REG_NS] = 0xf0ffff; 464b62ceeafSPeter Maydell env->v7m.fpccr[M_REG_S] &= 465b62ceeafSPeter Maydell ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK); 466b62ceeafSPeter Maydell env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; 467b62ceeafSPeter Maydell #endif 468fcf5ef2aSThomas Huth } 469fcf5ef2aSThomas Huth 470dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 471dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 472dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 473dc3c4c14SPeter Maydell */ 474dc3c4c14SPeter Maydell arm_clear_exclusive(env); 475dc3c4c14SPeter Maydell 4760e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 47769ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 4780e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 47962c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 48062c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 48162c58ee0SPeter Maydell * cpu->pmsav7_dregion); 48262c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 48362c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 48462c58ee0SPeter Maydell * cpu->pmsav7_dregion); 48562c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 48662c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 48762c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 48862c58ee0SPeter Maydell * cpu->pmsav7_dregion); 48962c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 49062c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 49162c58ee0SPeter Maydell * cpu->pmsav7_dregion); 49262c58ee0SPeter Maydell } 4930e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 49469ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 49569ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 49669ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 49769ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 49869ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 49969ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 50069ceea64SPeter Maydell } 5010e1a46bbSPeter Maydell } 502761c4642STobias Röhmel 503761c4642STobias Röhmel if (cpu->pmsav8r_hdregion > 0) { 504761c4642STobias Röhmel memset(env->pmsav8.hprbar, 0, 505761c4642STobias Röhmel sizeof(*env->pmsav8.hprbar) * cpu->pmsav8r_hdregion); 506761c4642STobias Röhmel memset(env->pmsav8.hprlar, 0, 507761c4642STobias Röhmel sizeof(*env->pmsav8.hprlar) * cpu->pmsav8r_hdregion); 508761c4642STobias Röhmel } 509761c4642STobias Röhmel 5101bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 5111bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 5124125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 5134125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 5144125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 5154125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 51669ceea64SPeter Maydell } 51769ceea64SPeter Maydell 5189901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 5199901c576SPeter Maydell if (cpu->sau_sregion > 0) { 5209901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 5219901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 5229901c576SPeter Maydell } 5239901c576SPeter Maydell env->sau.rnr = 0; 5249901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 5259901c576SPeter Maydell * the Cortex-M33 does. 5269901c576SPeter Maydell */ 5279901c576SPeter Maydell env->sau.ctrl = 0; 5289901c576SPeter Maydell } 5299901c576SPeter Maydell 530fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 531fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 532fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 533aaae563bSPeter Maydell set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); 534fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 535fcf5ef2aSThomas Huth &env->vfp.fp_status); 536fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 537fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 538bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 539bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 540aaae563bSPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 541aaae563bSPeter Maydell &env->vfp.standard_fp_status_f16); 542fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 543fcf5ef2aSThomas Huth if (kvm_enabled()) { 544fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 545fcf5ef2aSThomas Huth } 546fcf5ef2aSThomas Huth #endif 547fcf5ef2aSThomas Huth 548fa05d1abSFabiano Rosas if (tcg_enabled()) { 549fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 550fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 5512b77ad4dSFabiano Rosas 552a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 553fcf5ef2aSThomas Huth } 5542b77ad4dSFabiano Rosas } 555fcf5ef2aSThomas Huth 5569e406eeaSPhilippe Mathieu-Daudé #if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY) 557083afd18SPhilippe Mathieu-Daudé 558310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 559be879556SRichard Henderson unsigned int target_el, 560be879556SRichard Henderson unsigned int cur_el, bool secure, 561be879556SRichard Henderson uint64_t hcr_el2) 562310cedf3SRichard Henderson { 563b77af26eSRichard Henderson CPUARMState *env = cpu_env(cs); 564310cedf3SRichard Henderson bool pstate_unmasked; 56516e07f78SRichard Henderson bool unmasked = false; 566310cedf3SRichard Henderson 567310cedf3SRichard Henderson /* 568310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 569310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 570310cedf3SRichard Henderson * but left pending. 571310cedf3SRichard Henderson */ 572310cedf3SRichard Henderson if (cur_el > target_el) { 573310cedf3SRichard Henderson return false; 574310cedf3SRichard Henderson } 575310cedf3SRichard Henderson 576310cedf3SRichard Henderson switch (excp_idx) { 577310cedf3SRichard Henderson case EXCP_FIQ: 578310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 579310cedf3SRichard Henderson break; 580310cedf3SRichard Henderson 581310cedf3SRichard Henderson case EXCP_IRQ: 582310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 583310cedf3SRichard Henderson break; 584310cedf3SRichard Henderson 585310cedf3SRichard Henderson case EXCP_VFIQ: 586cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 587cc974d5cSRémi Denis-Courmont /* VFIQs are only taken when hypervized. */ 588310cedf3SRichard Henderson return false; 589310cedf3SRichard Henderson } 590310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 591310cedf3SRichard Henderson case EXCP_VIRQ: 592cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 593cc974d5cSRémi Denis-Courmont /* VIRQs are only taken when hypervized. */ 594310cedf3SRichard Henderson return false; 595310cedf3SRichard Henderson } 596310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 5973c29632fSRichard Henderson case EXCP_VSERR: 5983c29632fSRichard Henderson if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) { 5993c29632fSRichard Henderson /* VIRQs are only taken when hypervized. */ 6003c29632fSRichard Henderson return false; 6013c29632fSRichard Henderson } 6023c29632fSRichard Henderson return !(env->daif & PSTATE_A); 603310cedf3SRichard Henderson default: 604310cedf3SRichard Henderson g_assert_not_reached(); 605310cedf3SRichard Henderson } 606310cedf3SRichard Henderson 607310cedf3SRichard Henderson /* 608310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 609310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 610310cedf3SRichard Henderson * interrupt. 611310cedf3SRichard Henderson */ 612310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 613310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 614310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 615c939a7c7SAke Koomsin switch (target_el) { 616c939a7c7SAke Koomsin case 2: 617310cedf3SRichard Henderson /* 618c939a7c7SAke Koomsin * According to ARM DDI 0487H.a, an interrupt can be masked 619c939a7c7SAke Koomsin * when HCR_E2H and HCR_TGE are both set regardless of the 620c939a7c7SAke Koomsin * current Security state. Note that we need to revisit this 621c939a7c7SAke Koomsin * part again once we need to support NMI. 622310cedf3SRichard Henderson */ 623c939a7c7SAke Koomsin if ((hcr_el2 & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { 62416e07f78SRichard Henderson unmasked = true; 625310cedf3SRichard Henderson } 626c939a7c7SAke Koomsin break; 627c939a7c7SAke Koomsin case 3: 628c939a7c7SAke Koomsin /* Interrupt cannot be masked when the target EL is 3 */ 629c939a7c7SAke Koomsin unmasked = true; 630c939a7c7SAke Koomsin break; 631c939a7c7SAke Koomsin default: 632c939a7c7SAke Koomsin g_assert_not_reached(); 633c939a7c7SAke Koomsin } 634310cedf3SRichard Henderson } else { 635310cedf3SRichard Henderson /* 636310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 637310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 638310cedf3SRichard Henderson * routing but also change the behaviour of masking. 639310cedf3SRichard Henderson */ 640310cedf3SRichard Henderson bool hcr, scr; 641310cedf3SRichard Henderson 642310cedf3SRichard Henderson switch (excp_idx) { 643310cedf3SRichard Henderson case EXCP_FIQ: 644310cedf3SRichard Henderson /* 645310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 646310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 647310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 648310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 649310cedf3SRichard Henderson * below. 650310cedf3SRichard Henderson */ 651310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 652310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 653310cedf3SRichard Henderson 654310cedf3SRichard Henderson /* 655310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 656310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 657310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 658310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 659310cedf3SRichard Henderson */ 660310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 661310cedf3SRichard Henderson break; 662310cedf3SRichard Henderson case EXCP_IRQ: 663310cedf3SRichard Henderson /* 664310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 665310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 666310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 667310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 668310cedf3SRichard Henderson * affect here. 669310cedf3SRichard Henderson */ 670310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 671310cedf3SRichard Henderson scr = false; 672310cedf3SRichard Henderson break; 673310cedf3SRichard Henderson default: 674310cedf3SRichard Henderson g_assert_not_reached(); 675310cedf3SRichard Henderson } 676310cedf3SRichard Henderson 677310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 67816e07f78SRichard Henderson unmasked = true; 679310cedf3SRichard Henderson } 680310cedf3SRichard Henderson } 681310cedf3SRichard Henderson } 682310cedf3SRichard Henderson 683310cedf3SRichard Henderson /* 684673d8215SMichael Tokarev * The PSTATE bits only mask the interrupt if we have not overridden the 685310cedf3SRichard Henderson * ability above. 686310cedf3SRichard Henderson */ 687310cedf3SRichard Henderson return unmasked || pstate_unmasked; 688310cedf3SRichard Henderson } 689310cedf3SRichard Henderson 690083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 691fcf5ef2aSThomas Huth { 692fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 693b77af26eSRichard Henderson CPUARMState *env = cpu_env(cs); 694fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 695fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 696be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 697fcf5ef2aSThomas Huth uint32_t target_el; 698fcf5ef2aSThomas Huth uint32_t excp_idx; 699d63d0ec5SRichard Henderson 700d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 701fcf5ef2aSThomas Huth 702fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 703fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 704fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 705be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 706be879556SRichard Henderson cur_el, secure, hcr_el2)) { 707d63d0ec5SRichard Henderson goto found; 708fcf5ef2aSThomas Huth } 709fcf5ef2aSThomas Huth } 710fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 711fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 712fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 713be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 714be879556SRichard Henderson cur_el, secure, hcr_el2)) { 715d63d0ec5SRichard Henderson goto found; 716fcf5ef2aSThomas Huth } 717fcf5ef2aSThomas Huth } 718fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 719fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 720fcf5ef2aSThomas Huth target_el = 1; 721be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 722be879556SRichard Henderson cur_el, secure, hcr_el2)) { 723d63d0ec5SRichard Henderson goto found; 724fcf5ef2aSThomas Huth } 725fcf5ef2aSThomas Huth } 726fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 727fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 728fcf5ef2aSThomas Huth target_el = 1; 729be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 730be879556SRichard Henderson cur_el, secure, hcr_el2)) { 731d63d0ec5SRichard Henderson goto found; 732d63d0ec5SRichard Henderson } 733d63d0ec5SRichard Henderson } 7343c29632fSRichard Henderson if (interrupt_request & CPU_INTERRUPT_VSERR) { 7353c29632fSRichard Henderson excp_idx = EXCP_VSERR; 7363c29632fSRichard Henderson target_el = 1; 7373c29632fSRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 7383c29632fSRichard Henderson cur_el, secure, hcr_el2)) { 7393c29632fSRichard Henderson /* Taking a virtual abort clears HCR_EL2.VSE */ 7403c29632fSRichard Henderson env->cp15.hcr_el2 &= ~HCR_VSE; 7413c29632fSRichard Henderson cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); 7423c29632fSRichard Henderson goto found; 7433c29632fSRichard Henderson } 7443c29632fSRichard Henderson } 745d63d0ec5SRichard Henderson return false; 746d63d0ec5SRichard Henderson 747d63d0ec5SRichard Henderson found: 748fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 749fcf5ef2aSThomas Huth env->exception.target_el = target_el; 75078271684SClaudio Fontana cc->tcg_ops->do_interrupt(cs); 751d63d0ec5SRichard Henderson return true; 752fcf5ef2aSThomas Huth } 7539e406eeaSPhilippe Mathieu-Daudé 7549e406eeaSPhilippe Mathieu-Daudé #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ 755fcf5ef2aSThomas Huth 75689430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 75789430fc6SPeter Maydell { 75889430fc6SPeter Maydell /* 75989430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 76089430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 76189430fc6SPeter Maydell */ 76289430fc6SPeter Maydell CPUARMState *env = &cpu->env; 76389430fc6SPeter Maydell CPUState *cs = CPU(cpu); 76489430fc6SPeter Maydell 76589430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 76689430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 76789430fc6SPeter Maydell 76889430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 76989430fc6SPeter Maydell if (new_state) { 77089430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 77189430fc6SPeter Maydell } else { 77289430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 77389430fc6SPeter Maydell } 77489430fc6SPeter Maydell } 77589430fc6SPeter Maydell } 77689430fc6SPeter Maydell 77789430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 77889430fc6SPeter Maydell { 77989430fc6SPeter Maydell /* 78089430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 78189430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 78289430fc6SPeter Maydell */ 78389430fc6SPeter Maydell CPUARMState *env = &cpu->env; 78489430fc6SPeter Maydell CPUState *cs = CPU(cpu); 78589430fc6SPeter Maydell 78689430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 78789430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 78889430fc6SPeter Maydell 78989430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 79089430fc6SPeter Maydell if (new_state) { 79189430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 79289430fc6SPeter Maydell } else { 79389430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 79489430fc6SPeter Maydell } 79589430fc6SPeter Maydell } 79689430fc6SPeter Maydell } 79789430fc6SPeter Maydell 7983c29632fSRichard Henderson void arm_cpu_update_vserr(ARMCPU *cpu) 7993c29632fSRichard Henderson { 8003c29632fSRichard Henderson /* 8013c29632fSRichard Henderson * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit. 8023c29632fSRichard Henderson */ 8033c29632fSRichard Henderson CPUARMState *env = &cpu->env; 8043c29632fSRichard Henderson CPUState *cs = CPU(cpu); 8053c29632fSRichard Henderson 8063c29632fSRichard Henderson bool new_state = env->cp15.hcr_el2 & HCR_VSE; 8073c29632fSRichard Henderson 8083c29632fSRichard Henderson if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) { 8093c29632fSRichard Henderson if (new_state) { 8103c29632fSRichard Henderson cpu_interrupt(cs, CPU_INTERRUPT_VSERR); 8113c29632fSRichard Henderson } else { 8123c29632fSRichard Henderson cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); 8133c29632fSRichard Henderson } 8143c29632fSRichard Henderson } 8153c29632fSRichard Henderson } 8163c29632fSRichard Henderson 817fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 818fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 819fcf5ef2aSThomas Huth { 820fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 821fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 822fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 823fcf5ef2aSThomas Huth static const int mask[] = { 824fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 825fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 826fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 827fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 828fcf5ef2aSThomas Huth }; 829fcf5ef2aSThomas Huth 8309acd2d33SPeter Maydell if (!arm_feature(env, ARM_FEATURE_EL2) && 8319acd2d33SPeter Maydell (irq == ARM_CPU_VIRQ || irq == ARM_CPU_VFIQ)) { 8329acd2d33SPeter Maydell /* 8339acd2d33SPeter Maydell * The GIC might tell us about VIRQ and VFIQ state, but if we don't 8349acd2d33SPeter Maydell * have EL2 support we don't care. (Unless the guest is doing something 8359acd2d33SPeter Maydell * silly this will only be calls saying "level is still 0".) 8369acd2d33SPeter Maydell */ 8379acd2d33SPeter Maydell return; 8389acd2d33SPeter Maydell } 8399acd2d33SPeter Maydell 840ed89f078SPeter Maydell if (level) { 841ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 842ed89f078SPeter Maydell } else { 843ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 844ed89f078SPeter Maydell } 845ed89f078SPeter Maydell 846fcf5ef2aSThomas Huth switch (irq) { 847fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 84889430fc6SPeter Maydell arm_cpu_update_virq(cpu); 84989430fc6SPeter Maydell break; 850fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 85189430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 85289430fc6SPeter Maydell break; 853fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 854fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 855fcf5ef2aSThomas Huth if (level) { 856fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 857fcf5ef2aSThomas Huth } else { 858fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 859fcf5ef2aSThomas Huth } 860fcf5ef2aSThomas Huth break; 861fcf5ef2aSThomas Huth default: 862fcf5ef2aSThomas Huth g_assert_not_reached(); 863fcf5ef2aSThomas Huth } 864fcf5ef2aSThomas Huth } 865fcf5ef2aSThomas Huth 866fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 867fcf5ef2aSThomas Huth { 868fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 869fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 870ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 871fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 872ed89f078SPeter Maydell uint32_t linestate_bit; 873f6530926SEric Auger int irq_id; 874fcf5ef2aSThomas Huth 875fcf5ef2aSThomas Huth switch (irq) { 876fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 877f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 878ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 879fcf5ef2aSThomas Huth break; 880fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 881f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 882ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 883fcf5ef2aSThomas Huth break; 884fcf5ef2aSThomas Huth default: 885fcf5ef2aSThomas Huth g_assert_not_reached(); 886fcf5ef2aSThomas Huth } 887ed89f078SPeter Maydell 888ed89f078SPeter Maydell if (level) { 889ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 890ed89f078SPeter Maydell } else { 891ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 892ed89f078SPeter Maydell } 893f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 894fcf5ef2aSThomas Huth #endif 895fcf5ef2aSThomas Huth } 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 898fcf5ef2aSThomas Huth { 899fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 900fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 903fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 904fcf5ef2aSThomas Huth } 905fcf5ef2aSThomas Huth 906fcf5ef2aSThomas Huth #endif 907fcf5ef2aSThomas Huth 908fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 909fcf5ef2aSThomas Huth { 910fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 911fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 9127bcdbf51SRichard Henderson bool sctlr_b; 913fcf5ef2aSThomas Huth 914fcf5ef2aSThomas Huth if (is_a64(env)) { 915110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 91615fa1a0aSRichard Henderson info->cap_insn_unit = 4; 91715fa1a0aSRichard Henderson info->cap_insn_split = 4; 918110f6c70SRichard Henderson } else { 919110f6c70SRichard Henderson int cap_mode; 920110f6c70SRichard Henderson if (env->thumb) { 92115fa1a0aSRichard Henderson info->cap_insn_unit = 2; 92215fa1a0aSRichard Henderson info->cap_insn_split = 4; 923110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 924fcf5ef2aSThomas Huth } else { 92515fa1a0aSRichard Henderson info->cap_insn_unit = 4; 92615fa1a0aSRichard Henderson info->cap_insn_split = 4; 927110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 928fcf5ef2aSThomas Huth } 929110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 930110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 931110f6c70SRichard Henderson } 932110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 933110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 934110f6c70SRichard Henderson } 935110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 936110f6c70SRichard Henderson info->cap_mode = cap_mode; 937fcf5ef2aSThomas Huth } 9387bcdbf51SRichard Henderson 9397bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 9407bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 941ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN 942fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 943fcf5ef2aSThomas Huth #else 944fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 945fcf5ef2aSThomas Huth #endif 946fcf5ef2aSThomas Huth } 947f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 9487bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 9497bcdbf51SRichard Henderson if (sctlr_b) { 950f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 951f7478a92SJulian Brown } 9527bcdbf51SRichard Henderson #endif 953fcf5ef2aSThomas Huth } 954fcf5ef2aSThomas Huth 95586480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 95686480615SPhilippe Mathieu-Daudé 95786480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 95886480615SPhilippe Mathieu-Daudé { 95986480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 96086480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 96186480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 962a9d84070SRichard Henderson int i, j; 96386480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 96486480615SPhilippe Mathieu-Daudé const char *ns_status; 9657a867dd5SRichard Henderson bool sve; 96686480615SPhilippe Mathieu-Daudé 96786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 96886480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 96986480615SPhilippe Mathieu-Daudé if (i == 31) { 97086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 97186480615SPhilippe Mathieu-Daudé } else { 97286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 97386480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 97486480615SPhilippe Mathieu-Daudé } 97586480615SPhilippe Mathieu-Daudé } 97686480615SPhilippe Mathieu-Daudé 97786480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 97886480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 97986480615SPhilippe Mathieu-Daudé } else { 98086480615SPhilippe Mathieu-Daudé ns_status = ""; 98186480615SPhilippe Mathieu-Daudé } 98286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 98386480615SPhilippe Mathieu-Daudé psr, 98486480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 98586480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 98686480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 98786480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 98886480615SPhilippe Mathieu-Daudé ns_status, 98986480615SPhilippe Mathieu-Daudé el, 99086480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 99186480615SPhilippe Mathieu-Daudé 9927a867dd5SRichard Henderson if (cpu_isar_feature(aa64_sme, cpu)) { 9937a867dd5SRichard Henderson qemu_fprintf(f, " SVCR=%08" PRIx64 " %c%c", 9947a867dd5SRichard Henderson env->svcr, 9957a867dd5SRichard Henderson (FIELD_EX64(env->svcr, SVCR, ZA) ? 'Z' : '-'), 9967a867dd5SRichard Henderson (FIELD_EX64(env->svcr, SVCR, SM) ? 'S' : '-')); 9977a867dd5SRichard Henderson } 99886480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 99986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 100086480615SPhilippe Mathieu-Daudé } 100186480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 100286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 100386480615SPhilippe Mathieu-Daudé return; 100486480615SPhilippe Mathieu-Daudé } 100586480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 100686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 100786480615SPhilippe Mathieu-Daudé return; 100886480615SPhilippe Mathieu-Daudé } 100986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 101086480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 101186480615SPhilippe Mathieu-Daudé 10127a867dd5SRichard Henderson if (cpu_isar_feature(aa64_sme, cpu) && FIELD_EX64(env->svcr, SVCR, SM)) { 10137a867dd5SRichard Henderson sve = sme_exception_el(env, el) == 0; 10147a867dd5SRichard Henderson } else if (cpu_isar_feature(aa64_sve, cpu)) { 10157a867dd5SRichard Henderson sve = sve_exception_el(env, el) == 0; 10167a867dd5SRichard Henderson } else { 10177a867dd5SRichard Henderson sve = false; 10187a867dd5SRichard Henderson } 10197a867dd5SRichard Henderson 10207a867dd5SRichard Henderson if (sve) { 1021a9d84070SRichard Henderson int zcr_len = sve_vqm1_for_el(env, el); 102286480615SPhilippe Mathieu-Daudé 102386480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 102486480615SPhilippe Mathieu-Daudé bool eol; 102586480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 102686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 102786480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 102886480615SPhilippe Mathieu-Daudé eol = true; 102986480615SPhilippe Mathieu-Daudé } else { 103086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 103186480615SPhilippe Mathieu-Daudé switch (zcr_len) { 103286480615SPhilippe Mathieu-Daudé case 0: 103386480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 103486480615SPhilippe Mathieu-Daudé break; 103586480615SPhilippe Mathieu-Daudé case 1: 103686480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 103786480615SPhilippe Mathieu-Daudé break; 103886480615SPhilippe Mathieu-Daudé case 2: 103986480615SPhilippe Mathieu-Daudé case 3: 104086480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 104186480615SPhilippe Mathieu-Daudé break; 104286480615SPhilippe Mathieu-Daudé default: 104386480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 104486480615SPhilippe Mathieu-Daudé eol = true; 104586480615SPhilippe Mathieu-Daudé break; 104686480615SPhilippe Mathieu-Daudé } 104786480615SPhilippe Mathieu-Daudé } 104886480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 104986480615SPhilippe Mathieu-Daudé int digits; 105086480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 105186480615SPhilippe Mathieu-Daudé digits = 16; 105286480615SPhilippe Mathieu-Daudé } else { 105386480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 105486480615SPhilippe Mathieu-Daudé } 105586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 105686480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 105786480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 105886480615SPhilippe Mathieu-Daudé } 105986480615SPhilippe Mathieu-Daudé } 106086480615SPhilippe Mathieu-Daudé 106186480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 1062a9d84070SRichard Henderson /* 1063a9d84070SRichard Henderson * With vl=16, there are only 37 columns per register, 1064a9d84070SRichard Henderson * so output two registers per line. 1065a9d84070SRichard Henderson */ 1066a9d84070SRichard Henderson for (i = 0; i < 32; i++) { 106786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 106886480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 106986480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 1070a9d84070SRichard Henderson } 107186480615SPhilippe Mathieu-Daudé } else { 1072a9d84070SRichard Henderson for (i = 0; i < 32; i++) { 1073a9d84070SRichard Henderson qemu_fprintf(f, "Z%02d=", i); 107486480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 107586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 107686480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 1077a9d84070SRichard Henderson env->vfp.zregs[i].d[j * 2 + 0], 1078a9d84070SRichard Henderson j ? ":" : "\n"); 107986480615SPhilippe Mathieu-Daudé } 108086480615SPhilippe Mathieu-Daudé } 108186480615SPhilippe Mathieu-Daudé } 108286480615SPhilippe Mathieu-Daudé } else { 108386480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 108486480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 108586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 108686480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 108786480615SPhilippe Mathieu-Daudé } 108886480615SPhilippe Mathieu-Daudé } 1089270bea47SRichard Henderson 1090270bea47SRichard Henderson if (cpu_isar_feature(aa64_sme, cpu) && 1091270bea47SRichard Henderson FIELD_EX64(env->svcr, SVCR, ZA) && 1092270bea47SRichard Henderson sme_exception_el(env, el) == 0) { 1093270bea47SRichard Henderson int zcr_len = sve_vqm1_for_el_sm(env, el, true); 1094270bea47SRichard Henderson int svl = (zcr_len + 1) * 16; 1095270bea47SRichard Henderson int svl_lg10 = svl < 100 ? 2 : 3; 1096270bea47SRichard Henderson 1097270bea47SRichard Henderson for (i = 0; i < svl; i++) { 1098270bea47SRichard Henderson qemu_fprintf(f, "ZA[%0*d]=", svl_lg10, i); 1099270bea47SRichard Henderson for (j = zcr_len; j >= 0; --j) { 1100270bea47SRichard Henderson qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%c", 1101270bea47SRichard Henderson env->zarray[i].d[2 * j + 1], 1102270bea47SRichard Henderson env->zarray[i].d[2 * j], 1103270bea47SRichard Henderson j ? ':' : '\n'); 1104270bea47SRichard Henderson } 1105270bea47SRichard Henderson } 1106270bea47SRichard Henderson } 110786480615SPhilippe Mathieu-Daudé } 110886480615SPhilippe Mathieu-Daudé 110986480615SPhilippe Mathieu-Daudé #else 111086480615SPhilippe Mathieu-Daudé 111186480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 111286480615SPhilippe Mathieu-Daudé { 111386480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 111486480615SPhilippe Mathieu-Daudé } 111586480615SPhilippe Mathieu-Daudé 111686480615SPhilippe Mathieu-Daudé #endif 111786480615SPhilippe Mathieu-Daudé 111886480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 111986480615SPhilippe Mathieu-Daudé { 112086480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 112186480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 112286480615SPhilippe Mathieu-Daudé int i; 112386480615SPhilippe Mathieu-Daudé 112486480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 112586480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 112686480615SPhilippe Mathieu-Daudé return; 112786480615SPhilippe Mathieu-Daudé } 112886480615SPhilippe Mathieu-Daudé 112986480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 113086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 113186480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 113286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 113386480615SPhilippe Mathieu-Daudé } else { 113486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 113586480615SPhilippe Mathieu-Daudé } 113686480615SPhilippe Mathieu-Daudé } 113786480615SPhilippe Mathieu-Daudé 113886480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 113986480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 114086480615SPhilippe Mathieu-Daudé const char *mode; 114186480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 114286480615SPhilippe Mathieu-Daudé 114386480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 114486480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 114586480615SPhilippe Mathieu-Daudé } 114686480615SPhilippe Mathieu-Daudé 114786480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 114886480615SPhilippe Mathieu-Daudé mode = "handler"; 114986480615SPhilippe Mathieu-Daudé } else { 115086480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 115186480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 115286480615SPhilippe Mathieu-Daudé } else { 115386480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 115486480615SPhilippe Mathieu-Daudé } 115586480615SPhilippe Mathieu-Daudé } 115686480615SPhilippe Mathieu-Daudé 115786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 115886480615SPhilippe Mathieu-Daudé xpsr, 115986480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 116086480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 116186480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 116286480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 116386480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 116486480615SPhilippe Mathieu-Daudé ns_status, 116586480615SPhilippe Mathieu-Daudé mode); 116686480615SPhilippe Mathieu-Daudé } else { 116786480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 116886480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 116986480615SPhilippe Mathieu-Daudé 117086480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 117186480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 117286480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 117386480615SPhilippe Mathieu-Daudé } 117486480615SPhilippe Mathieu-Daudé 117586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 117686480615SPhilippe Mathieu-Daudé psr, 117786480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 117886480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 117986480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 118086480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 118186480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 118286480615SPhilippe Mathieu-Daudé ns_status, 118386480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 118486480615SPhilippe Mathieu-Daudé } 118586480615SPhilippe Mathieu-Daudé 118686480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 118786480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 1188a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 1189a6627f5fSRichard Henderson numvfpregs = 32; 11907fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 1191a6627f5fSRichard Henderson numvfpregs = 16; 119286480615SPhilippe Mathieu-Daudé } 119386480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 119486480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 119586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 119686480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 119786480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 119886480615SPhilippe Mathieu-Daudé i, v); 119986480615SPhilippe Mathieu-Daudé } 120086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 1201aa291908SPeter Maydell if (cpu_isar_feature(aa32_mve, cpu)) { 1202aa291908SPeter Maydell qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr); 1203aa291908SPeter Maydell } 120486480615SPhilippe Mathieu-Daudé } 120586480615SPhilippe Mathieu-Daudé } 120686480615SPhilippe Mathieu-Daudé 120746de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 120846de5913SIgor Mammedov { 120946de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 121046de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 121146de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 121246de5913SIgor Mammedov } 121346de5913SIgor Mammedov 1214fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1215fcf5ef2aSThomas Huth { 1216fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1217fcf5ef2aSThomas Huth 12185860362dSRichard Henderson cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal, 1219c27f5d3aSRichard Henderson NULL, g_free); 1220fcf5ef2aSThomas Huth 1221b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 122208267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 122308267487SAaron Lindsay 1224b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY 1225b3d52804SRichard Henderson # ifdef TARGET_AARCH64 1226b3d52804SRichard Henderson /* 1227e74c0976SRichard Henderson * The linux kernel defaults to 512-bit for SVE, and 256-bit for SME. 1228e74c0976SRichard Henderson * These values were chosen to fit within the default signal frame. 1229e74c0976SRichard Henderson * See documentation for /proc/sys/abi/{sve,sme}_default_vector_length, 1230e74c0976SRichard Henderson * and our corresponding cpu property. 1231b3d52804SRichard Henderson */ 1232b3d52804SRichard Henderson cpu->sve_default_vq = 4; 1233e74c0976SRichard Henderson cpu->sme_default_vq = 2; 1234b3d52804SRichard Henderson # endif 1235b3d52804SRichard Henderson #else 1236fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1237fcf5ef2aSThomas Huth if (kvm_enabled()) { 1238fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1239fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1240fcf5ef2aSThomas Huth */ 1241fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1242fcf5ef2aSThomas Huth } else { 1243fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1244fcf5ef2aSThomas Huth } 1245fcf5ef2aSThomas Huth 1246fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1247fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1248aa1b3111SPeter Maydell 1249aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1250aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 125107f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 125207f48730SAndrew Jones "pmu-interrupt", 1); 1253fcf5ef2aSThomas Huth #endif 1254fcf5ef2aSThomas Huth 1255fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1256fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1257fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1258fcf5ef2aSThomas Huth */ 1259fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 12600dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */ 1261fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1262fcf5ef2aSThomas Huth 12632c9c0bf9SAlexander Graf if (tcg_enabled() || hvf_enabled()) { 12640dc71c70SAkihiko Odaki /* TCG and HVF implement PSCI 1.1 */ 12650dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_1_1; 1266fcf5ef2aSThomas Huth } 1267fcf5ef2aSThomas Huth } 1268fcf5ef2aSThomas Huth 126996eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 127096eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 127196eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 127296eec6b2SAndrew Jeffery 1273fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1274fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1275fcf5ef2aSThomas Huth 1276fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1277fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1278fcf5ef2aSThomas Huth 127945ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1280c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1281c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1282c25bd18aSPeter Maydell 1283fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1284fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 128545ca3a14SRichard Henderson #endif 1286fcf5ef2aSThomas Huth 12873a062d57SJulian Brown static Property arm_cpu_cfgend_property = 12883a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 12893a062d57SJulian Brown 129097a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 129197a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 129297a28b0eSPeter Maydell 129342bea956SCédric Le Goater static Property arm_cpu_has_vfp_d32_property = 129442bea956SCédric Le Goater DEFINE_PROP_BOOL("vfp-d32", ARMCPU, has_vfp_d32, true); 129542bea956SCédric Le Goater 129697a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 129797a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 129897a28b0eSPeter Maydell 1299ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1300ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1301ea90db0aSPeter Maydell 1302fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1303fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1304fcf5ef2aSThomas Huth 13058d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 13068d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 13078d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 13088d92e26bSPeter Maydell * to override that with an incorrect constant value. 13098d92e26bSPeter Maydell */ 1310fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 13118d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 13128d92e26bSPeter Maydell pmsav7_dregion, 13138d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1314fcf5ef2aSThomas Huth 1315ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1316ae502508SAndrew Jones { 1317ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1318ae502508SAndrew Jones 1319ae502508SAndrew Jones return cpu->has_pmu; 1320ae502508SAndrew Jones } 1321ae502508SAndrew Jones 1322ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1323ae502508SAndrew Jones { 1324ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1325ae502508SAndrew Jones 1326ae502508SAndrew Jones if (value) { 13277d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1328ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1329ae502508SAndrew Jones return; 1330ae502508SAndrew Jones } 1331ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1332ae502508SAndrew Jones } else { 1333ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1334ae502508SAndrew Jones } 1335ae502508SAndrew Jones cpu->has_pmu = value; 1336ae502508SAndrew Jones } 1337ae502508SAndrew Jones 13387def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 13397def8754SAndrew Jeffery { 134096eec6b2SAndrew Jeffery /* 134196eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 134296eec6b2SAndrew Jeffery * 134396eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 134496eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 134596eec6b2SAndrew Jeffery * 134696eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 134796eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 134896eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 134996eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 135096eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 135196eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 135296eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 135396eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 135496eec6b2SAndrew Jeffery * 135596eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 135696eec6b2SAndrew Jeffery * cannot become zero. 135796eec6b2SAndrew Jeffery */ 13587def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 13597def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 13607def8754SAndrew Jeffery } 13617def8754SAndrew Jeffery 1362b8f7959fSPeter Maydell static void arm_cpu_propagate_feature_implications(ARMCPU *cpu) 1363b8f7959fSPeter Maydell { 1364b8f7959fSPeter Maydell CPUARMState *env = &cpu->env; 1365b8f7959fSPeter Maydell bool no_aa32 = false; 1366b8f7959fSPeter Maydell 1367b8f7959fSPeter Maydell /* 1368b8f7959fSPeter Maydell * Some features automatically imply others: set the feature 1369b8f7959fSPeter Maydell * bits explicitly for these cases. 1370b8f7959fSPeter Maydell */ 1371b8f7959fSPeter Maydell 1372b8f7959fSPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1373b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_PMSA); 1374b8f7959fSPeter Maydell } 1375b8f7959fSPeter Maydell 1376b8f7959fSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 1377b8f7959fSPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1378b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_V7); 1379b8f7959fSPeter Maydell } else { 1380b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_V7VE); 1381b8f7959fSPeter Maydell } 1382b8f7959fSPeter Maydell } 1383b8f7959fSPeter Maydell 1384b8f7959fSPeter Maydell /* 1385b8f7959fSPeter Maydell * There exist AArch64 cpus without AArch32 support. When KVM 1386b8f7959fSPeter Maydell * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 1387b8f7959fSPeter Maydell * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 1388b8f7959fSPeter Maydell * As a general principle, we also do not make ID register 1389b8f7959fSPeter Maydell * consistency checks anywhere unless using TCG, because only 1390b8f7959fSPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 1391b8f7959fSPeter Maydell */ 1392b8f7959fSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 1393b8f7959fSPeter Maydell no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 1394b8f7959fSPeter Maydell } 1395b8f7959fSPeter Maydell 1396b8f7959fSPeter Maydell if (arm_feature(env, ARM_FEATURE_V7VE)) { 1397b8f7959fSPeter Maydell /* 1398b8f7959fSPeter Maydell * v7 Virtualization Extensions. In real hardware this implies 1399b8f7959fSPeter Maydell * EL2 and also the presence of the Security Extensions. 1400b8f7959fSPeter Maydell * For QEMU, for backwards-compatibility we implement some 1401b8f7959fSPeter Maydell * CPUs or CPU configs which have no actual EL2 or EL3 but do 1402b8f7959fSPeter Maydell * include the various other features that V7VE implies. 1403b8f7959fSPeter Maydell * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 1404b8f7959fSPeter Maydell * Security Extensions is ARM_FEATURE_EL3. 1405b8f7959fSPeter Maydell */ 1406b8f7959fSPeter Maydell assert(!tcg_enabled() || no_aa32 || 1407b8f7959fSPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1408b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_LPAE); 1409b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_V7); 1410b8f7959fSPeter Maydell } 1411b8f7959fSPeter Maydell if (arm_feature(env, ARM_FEATURE_V7)) { 1412b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_VAPA); 1413b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_THUMB2); 1414b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_MPIDR); 1415b8f7959fSPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1416b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_V6K); 1417b8f7959fSPeter Maydell } else { 1418b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_V6); 1419b8f7959fSPeter Maydell } 1420b8f7959fSPeter Maydell 1421b8f7959fSPeter Maydell /* 1422b8f7959fSPeter Maydell * Always define VBAR for V7 CPUs even if it doesn't exist in 1423b8f7959fSPeter Maydell * non-EL3 configs. This is needed by some legacy boards. 1424b8f7959fSPeter Maydell */ 1425b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_VBAR); 1426b8f7959fSPeter Maydell } 1427b8f7959fSPeter Maydell if (arm_feature(env, ARM_FEATURE_V6K)) { 1428b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_V6); 1429b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_MVFR); 1430b8f7959fSPeter Maydell } 1431b8f7959fSPeter Maydell if (arm_feature(env, ARM_FEATURE_V6)) { 1432b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_V5); 1433b8f7959fSPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1434b8f7959fSPeter Maydell assert(!tcg_enabled() || no_aa32 || 1435b8f7959fSPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1436b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_AUXCR); 1437b8f7959fSPeter Maydell } 1438b8f7959fSPeter Maydell } 1439b8f7959fSPeter Maydell if (arm_feature(env, ARM_FEATURE_V5)) { 1440b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_V4T); 1441b8f7959fSPeter Maydell } 1442b8f7959fSPeter Maydell if (arm_feature(env, ARM_FEATURE_LPAE)) { 1443b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_V7MP); 1444b8f7959fSPeter Maydell } 1445b8f7959fSPeter Maydell if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1446b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_CBAR); 1447b8f7959fSPeter Maydell } 1448b8f7959fSPeter Maydell if (arm_feature(env, ARM_FEATURE_THUMB2) && 1449b8f7959fSPeter Maydell !arm_feature(env, ARM_FEATURE_M)) { 1450b8f7959fSPeter Maydell set_feature(env, ARM_FEATURE_THUMB_DSP); 1451b8f7959fSPeter Maydell } 1452b8f7959fSPeter Maydell } 1453b8f7959fSPeter Maydell 145451e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1455fcf5ef2aSThomas Huth { 1456fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1457fcf5ef2aSThomas Huth 1458b8f7959fSPeter Maydell /* 1459b8f7959fSPeter Maydell * Some features imply others. Figure this out now, because we 1460b8f7959fSPeter Maydell * are going to look at the feature bits in deciding which 1461b8f7959fSPeter Maydell * properties to add. 1462790a1150SPeter Maydell */ 1463b8f7959fSPeter Maydell arm_cpu_propagate_feature_implications(cpu); 1464790a1150SPeter Maydell 1465fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1466fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 146794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1468fcf5ef2aSThomas Huth } 1469fcf5ef2aSThomas Huth 1470fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 147194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1472fcf5ef2aSThomas Huth } 1473fcf5ef2aSThomas Huth 1474910e4f24STobias Röhmel if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { 14754a7319b7SEdgar E. Iglesias object_property_add_uint64_ptr(obj, "rvbar", 14764a7319b7SEdgar E. Iglesias &cpu->rvbar_prop, 14774a7319b7SEdgar E. Iglesias OBJ_PROP_FLAG_READWRITE); 1478fcf5ef2aSThomas Huth } 1479fcf5ef2aSThomas Huth 148045ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1481fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1482fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1483fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1484fcf5ef2aSThomas Huth */ 148594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1486fcf5ef2aSThomas Huth 1487fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1488fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1489fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1490fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1491d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1492fcf5ef2aSThomas Huth } 1493fcf5ef2aSThomas Huth 1494c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 149594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1496c25bd18aSPeter Maydell } 149745ca3a14SRichard Henderson #endif 1498c25bd18aSPeter Maydell 1499fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1500ae502508SAndrew Jones cpu->has_pmu = true; 1501d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1502fcf5ef2aSThomas Huth } 1503fcf5ef2aSThomas Huth 150497a28b0eSPeter Maydell /* 150597a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 150697a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 150797a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 150897a28b0eSPeter Maydell */ 15094315f7c6SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 15104315f7c6SRichard Henderson if (cpu_isar_feature(aa64_fp_simd, cpu)) { 151197a28b0eSPeter Maydell cpu->has_vfp = true; 151242bea956SCédric Le Goater cpu->has_vfp_d32 = true; 15134315f7c6SRichard Henderson if (tcg_enabled() || qtest_enabled()) { 15144315f7c6SRichard Henderson qdev_property_add_static(DEVICE(obj), 15154315f7c6SRichard Henderson &arm_cpu_has_vfp_property); 15164315f7c6SRichard Henderson } 15174315f7c6SRichard Henderson } 15184315f7c6SRichard Henderson } else if (cpu_isar_feature(aa32_vfp, cpu)) { 15194315f7c6SRichard Henderson cpu->has_vfp = true; 15204315f7c6SRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 15214315f7c6SRichard Henderson cpu->has_vfp_d32 = true; 152242bea956SCédric Le Goater /* 152342bea956SCédric Le Goater * The permitted values of the SIMDReg bits [3:0] on 152442bea956SCédric Le Goater * Armv8-A are either 0b0000 and 0b0010. On such CPUs, 152542bea956SCédric Le Goater * make sure that has_vfp_d32 can not be set to false. 152642bea956SCédric Le Goater */ 15274315f7c6SRichard Henderson if ((tcg_enabled() || qtest_enabled()) 15284315f7c6SRichard Henderson && !(arm_feature(&cpu->env, ARM_FEATURE_V8) 15294315f7c6SRichard Henderson && !arm_feature(&cpu->env, ARM_FEATURE_M))) { 153042bea956SCédric Le Goater qdev_property_add_static(DEVICE(obj), 153142bea956SCédric Le Goater &arm_cpu_has_vfp_d32_property); 153242bea956SCédric Le Goater } 153342bea956SCédric Le Goater } 153442bea956SCédric Le Goater } 153542bea956SCédric Le Goater 153697a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 153797a28b0eSPeter Maydell cpu->has_neon = true; 153897a28b0eSPeter Maydell if (!kvm_enabled()) { 153994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 154097a28b0eSPeter Maydell } 154197a28b0eSPeter Maydell } 154297a28b0eSPeter Maydell 1543ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1544ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 154594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1546ea90db0aSPeter Maydell } 1547ea90db0aSPeter Maydell 1548452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 154994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1550fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1551fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 155294d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1553fcf5ef2aSThomas Huth } 1554fcf5ef2aSThomas Huth } 1555fcf5ef2aSThomas Huth 1556181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1557181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1558181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1559d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1560f9f62e4cSPeter Maydell /* 1561f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1562f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1563f9f62e4cSPeter Maydell * the property to be set after realize. 1564f9f62e4cSPeter Maydell */ 156564a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 156664a7b8deSFelipe Franciosi &cpu->init_svtor, 1567d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1568181962fdSPeter Maydell } 15697cda2149SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 15707cda2149SPeter Maydell /* 15717cda2149SPeter Maydell * Initial value of the NS VTOR (for cores without the Security 15727cda2149SPeter Maydell * extension, this is the only VTOR) 15737cda2149SPeter Maydell */ 15747cda2149SPeter Maydell object_property_add_uint32_ptr(obj, "init-nsvtor", 15757cda2149SPeter Maydell &cpu->init_nsvtor, 15767cda2149SPeter Maydell OBJ_PROP_FLAG_READWRITE); 15777cda2149SPeter Maydell } 1578181962fdSPeter Maydell 1579bddd892eSPeter Maydell /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */ 1580bddd892eSPeter Maydell object_property_add_uint32_ptr(obj, "psci-conduit", 1581bddd892eSPeter Maydell &cpu->psci_conduit, 1582bddd892eSPeter Maydell OBJ_PROP_FLAG_READWRITE); 1583bddd892eSPeter Maydell 158494d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 158596eec6b2SAndrew Jeffery 158696eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 158794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 158896eec6b2SAndrew Jeffery } 15899e6f8d8aSfangying 15909e6f8d8aSfangying if (kvm_enabled()) { 15919e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 15929e6f8d8aSfangying } 15938bce44a2SRichard Henderson 15948bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 15958bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 15968bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 15978bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 15988bce44a2SRichard Henderson TYPE_MEMORY_REGION, 15998bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 16008bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 16018bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 16028bce44a2SRichard Henderson 16038bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 16048bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 16058bce44a2SRichard Henderson TYPE_MEMORY_REGION, 16068bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 16078bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 16088bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 16098bce44a2SRichard Henderson } 16108bce44a2SRichard Henderson } 16118bce44a2SRichard Henderson #endif 1612fcf5ef2aSThomas Huth } 1613fcf5ef2aSThomas Huth 1614fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1615fcf5ef2aSThomas Huth { 1616fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 161708267487SAaron Lindsay ARMELChangeHook *hook, *next; 161808267487SAaron Lindsay 1619fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 162008267487SAaron Lindsay 1621b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1622b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1623b5c53d1bSAaron Lindsay g_free(hook); 1624b5c53d1bSAaron Lindsay } 162508267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 162608267487SAaron Lindsay QLIST_REMOVE(hook, node); 162708267487SAaron Lindsay g_free(hook); 162808267487SAaron Lindsay } 16294e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 16304e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 16314e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 16324e7beb0cSAaron Lindsay OS } 16334e7beb0cSAaron Lindsay OS #endif 1634fcf5ef2aSThomas Huth } 1635fcf5ef2aSThomas Huth 16360df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 16370df9142dSAndrew Jones { 16380df9142dSAndrew Jones Error *local_err = NULL; 16390df9142dSAndrew Jones 164007301161SRichard Henderson #ifdef TARGET_AARCH64 16410df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 16420df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 16430df9142dSAndrew Jones if (local_err != NULL) { 16440df9142dSAndrew Jones error_propagate(errp, local_err); 16450df9142dSAndrew Jones return; 16460df9142dSAndrew Jones } 1647eb94284dSRichard Henderson 1648e74c0976SRichard Henderson arm_cpu_sme_finalize(cpu, &local_err); 1649e74c0976SRichard Henderson if (local_err != NULL) { 1650e74c0976SRichard Henderson error_propagate(errp, local_err); 1651e74c0976SRichard Henderson return; 1652e74c0976SRichard Henderson } 1653e74c0976SRichard Henderson 1654eb94284dSRichard Henderson arm_cpu_pauth_finalize(cpu, &local_err); 1655eb94284dSRichard Henderson if (local_err != NULL) { 1656eb94284dSRichard Henderson error_propagate(errp, local_err); 1657eb94284dSRichard Henderson return; 1658eb94284dSRichard Henderson } 165969b2265dSRichard Henderson 166069b2265dSRichard Henderson arm_cpu_lpa2_finalize(cpu, &local_err); 166169b2265dSRichard Henderson if (local_err != NULL) { 166269b2265dSRichard Henderson error_propagate(errp, local_err); 166369b2265dSRichard Henderson return; 166469b2265dSRichard Henderson } 1665eb94284dSRichard Henderson } 166607301161SRichard Henderson #endif 166768970d1eSAndrew Jones 166868970d1eSAndrew Jones if (kvm_enabled()) { 166968970d1eSAndrew Jones kvm_arm_steal_time_finalize(cpu, &local_err); 167068970d1eSAndrew Jones if (local_err != NULL) { 167168970d1eSAndrew Jones error_propagate(errp, local_err); 167268970d1eSAndrew Jones return; 167368970d1eSAndrew Jones } 167468970d1eSAndrew Jones } 16750df9142dSAndrew Jones } 16760df9142dSAndrew Jones 1677fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1678fcf5ef2aSThomas Huth { 1679fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1680fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1681fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1682fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1683fcf5ef2aSThomas Huth int pagebits; 1684fcf5ef2aSThomas Huth Error *local_err = NULL; 1685fcf5ef2aSThomas Huth 1686e607ea39SAnton Johansson /* Use pc-relative instructions in system-mode */ 1687e607ea39SAnton Johansson #ifndef CONFIG_USER_ONLY 1688e607ea39SAnton Johansson cs->tcg_cflags |= CF_PCREL; 1689e607ea39SAnton Johansson #endif 1690e607ea39SAnton Johansson 1691c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1692c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1693c4487d76SPeter Maydell * this is the first point where we can report it. 1694c4487d76SPeter Maydell */ 1695c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1696585df85eSPeter Maydell if (!kvm_enabled() && !hvf_enabled()) { 1697585df85eSPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF"); 1698c4487d76SPeter Maydell } else { 1699c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1700c4487d76SPeter Maydell } 1701c4487d76SPeter Maydell return; 1702c4487d76SPeter Maydell } 1703c4487d76SPeter Maydell 170495f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 170595f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 170695f87565SPeter Maydell * hardware; trying to use one without the other is a command line 170795f87565SPeter Maydell * error and will result in segfaults if not caught here. 170895f87565SPeter Maydell */ 170995f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 171095f87565SPeter Maydell if (!env->nvic) { 171195f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 171295f87565SPeter Maydell return; 171395f87565SPeter Maydell } 171495f87565SPeter Maydell } else { 171595f87565SPeter Maydell if (env->nvic) { 171695f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 171795f87565SPeter Maydell return; 171895f87565SPeter Maydell } 171995f87565SPeter Maydell } 1720397cd31fSPeter Maydell 1721045e5064SAlexander Graf if (!tcg_enabled() && !qtest_enabled()) { 172249e7f191SPeter Maydell /* 1723045e5064SAlexander Graf * We assume that no accelerator except TCG (and the "not really an 1724045e5064SAlexander Graf * accelerator" qtest) can handle these features, because Arm hardware 1725045e5064SAlexander Graf * virtualization can't virtualize them. 1726045e5064SAlexander Graf * 172749e7f191SPeter Maydell * Catch all the cases which might cause us to create more than one 172849e7f191SPeter Maydell * address space for the CPU (otherwise we will assert() later in 172949e7f191SPeter Maydell * cpu_address_space_init()). 173049e7f191SPeter Maydell */ 173149e7f191SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 173249e7f191SPeter Maydell error_setg(errp, 1733045e5064SAlexander Graf "Cannot enable %s when using an M-profile guest CPU", 1734045e5064SAlexander Graf current_accel_name()); 173549e7f191SPeter Maydell return; 173649e7f191SPeter Maydell } 173749e7f191SPeter Maydell if (cpu->has_el3) { 173849e7f191SPeter Maydell error_setg(errp, 1739045e5064SAlexander Graf "Cannot enable %s when guest CPU has EL3 enabled", 1740045e5064SAlexander Graf current_accel_name()); 174149e7f191SPeter Maydell return; 174249e7f191SPeter Maydell } 174349e7f191SPeter Maydell if (cpu->tag_memory) { 174449e7f191SPeter Maydell error_setg(errp, 1745d009607dSPeter Maydell "Cannot enable %s when guest CPUs has MTE enabled", 1746045e5064SAlexander Graf current_accel_name()); 174749e7f191SPeter Maydell return; 174849e7f191SPeter Maydell } 174949e7f191SPeter Maydell } 175049e7f191SPeter Maydell 175196eec6b2SAndrew Jeffery { 175296eec6b2SAndrew Jeffery uint64_t scale; 175396eec6b2SAndrew Jeffery 175496eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 175596eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 175696eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 175796eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 175896eec6b2SAndrew Jeffery return; 175996eec6b2SAndrew Jeffery } 176096eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 176196eec6b2SAndrew Jeffery } else { 176296eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 176396eec6b2SAndrew Jeffery } 176496eec6b2SAndrew Jeffery 176596eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1766397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 176796eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1768397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 176996eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1770397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 177196eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1772397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 17738c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 17748c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 177596eec6b2SAndrew Jeffery } 177695f87565SPeter Maydell #endif 177795f87565SPeter Maydell 1778fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1779fcf5ef2aSThomas Huth if (local_err != NULL) { 1780fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1781fcf5ef2aSThomas Huth return; 1782fcf5ef2aSThomas Huth } 1783fcf5ef2aSThomas Huth 17840df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 17850df9142dSAndrew Jones if (local_err != NULL) { 17860df9142dSAndrew Jones error_propagate(errp, local_err); 17870df9142dSAndrew Jones return; 17880df9142dSAndrew Jones } 17890df9142dSAndrew Jones 17909719f125SJohn Högberg #ifdef CONFIG_USER_ONLY 17919719f125SJohn Högberg /* 17929719f125SJohn Högberg * User mode relies on IC IVAU instructions to catch modification of 17939719f125SJohn Högberg * dual-mapped code. 17949719f125SJohn Högberg * 17959719f125SJohn Högberg * Clear CTR_EL0.DIC to ensure that software that honors these flags uses 17969719f125SJohn Högberg * IC IVAU even if the emulated processor does not normally require it. 17979719f125SJohn Högberg */ 17989719f125SJohn Högberg cpu->ctr = FIELD_DP64(cpu->ctr, CTR_EL0, DIC, 0); 17999719f125SJohn Högberg #endif 18009719f125SJohn Högberg 180197a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 180297a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 180397a28b0eSPeter Maydell /* 180497a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 180597a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 180697a28b0eSPeter Maydell */ 180797a28b0eSPeter Maydell error_setg(errp, 180897a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 180997a28b0eSPeter Maydell return; 181097a28b0eSPeter Maydell } 181197a28b0eSPeter Maydell 181242bea956SCédric Le Goater if (cpu->has_vfp_d32 != cpu->has_neon) { 181342bea956SCédric Le Goater error_setg(errp, "ARM CPUs must have both VFP-D32 and Neon or neither"); 181442bea956SCédric Le Goater return; 181542bea956SCédric Le Goater } 181642bea956SCédric Le Goater 181742bea956SCédric Le Goater if (!cpu->has_vfp_d32) { 181842bea956SCédric Le Goater uint32_t u; 181942bea956SCédric Le Goater 182042bea956SCédric Le Goater u = cpu->isar.mvfr0; 182142bea956SCédric Le Goater u = FIELD_DP32(u, MVFR0, SIMDREG, 1); /* 16 registers */ 182242bea956SCédric Le Goater cpu->isar.mvfr0 = u; 182342bea956SCédric Le Goater } 182442bea956SCédric Le Goater 182597a28b0eSPeter Maydell if (!cpu->has_vfp) { 182697a28b0eSPeter Maydell uint64_t t; 182797a28b0eSPeter Maydell uint32_t u; 182897a28b0eSPeter Maydell 182997a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 183097a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 183197a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 183297a28b0eSPeter Maydell 183397a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 183497a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 183597a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 183697a28b0eSPeter Maydell 183797a28b0eSPeter Maydell u = cpu->isar.id_isar6; 183897a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 18393c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 184097a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 184197a28b0eSPeter Maydell 184297a28b0eSPeter Maydell u = cpu->isar.mvfr0; 184397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 184497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 184597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 184697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 184797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 1848532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1849532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 1850532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 1851532a3af5SPeter Maydell } 185297a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 185397a28b0eSPeter Maydell 185497a28b0eSPeter Maydell u = cpu->isar.mvfr1; 185597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 185697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 185797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 1858532a3af5SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1859532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR1, FP16, 0); 1860532a3af5SPeter Maydell } 186197a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 186297a28b0eSPeter Maydell 186397a28b0eSPeter Maydell u = cpu->isar.mvfr2; 186497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 186597a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 186697a28b0eSPeter Maydell } 186797a28b0eSPeter Maydell 186897a28b0eSPeter Maydell if (!cpu->has_neon) { 186997a28b0eSPeter Maydell uint64_t t; 187097a28b0eSPeter Maydell uint32_t u; 187197a28b0eSPeter Maydell 187297a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 187397a28b0eSPeter Maydell 187497a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 1875eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0); 1876eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0); 1877eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0); 1878eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0); 1879eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0); 1880eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0); 188197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 188297a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 188397a28b0eSPeter Maydell 188497a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 188597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 18863c93dfa4SRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); 1887f8680aaaSRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); 188897a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 188997a28b0eSPeter Maydell 189097a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 189197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 189297a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 189397a28b0eSPeter Maydell 189497a28b0eSPeter Maydell u = cpu->isar.id_isar5; 1895eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, AES, 0); 1896eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA1, 0); 1897eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA2, 0); 189897a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 189997a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 190097a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 190197a28b0eSPeter Maydell 190297a28b0eSPeter Maydell u = cpu->isar.id_isar6; 190397a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 190497a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 19053c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 1906f8680aaaSRichard Henderson u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); 190797a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 190897a28b0eSPeter Maydell 1909532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 191097a28b0eSPeter Maydell u = cpu->isar.mvfr1; 191197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 191297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 191397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 191497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 191597a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 191697a28b0eSPeter Maydell 191797a28b0eSPeter Maydell u = cpu->isar.mvfr2; 191897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 191997a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 192097a28b0eSPeter Maydell } 1921532a3af5SPeter Maydell } 192297a28b0eSPeter Maydell 192397a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 192497a28b0eSPeter Maydell uint64_t t; 192597a28b0eSPeter Maydell uint32_t u; 192697a28b0eSPeter Maydell 192797a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 192897a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 192997a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 193097a28b0eSPeter Maydell 193197a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 193297a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 193397a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 193497a28b0eSPeter Maydell 193597a28b0eSPeter Maydell u = cpu->isar.mvfr0; 193697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 193797a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1938c52881bbSRichard Henderson 1939c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1940c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1941c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1942c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 194397a28b0eSPeter Maydell } 194497a28b0eSPeter Maydell 1945ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1946ea90db0aSPeter Maydell uint32_t u; 1947ea90db0aSPeter Maydell 1948ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1949ea90db0aSPeter Maydell 1950ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1951ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1952ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1953ea90db0aSPeter Maydell 1954ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1955ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1956ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1957ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1958ea90db0aSPeter Maydell 1959ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1960ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1961ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1962ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1963ea90db0aSPeter Maydell } 1964ea90db0aSPeter Maydell 1965fcf5ef2aSThomas Huth 1966ea7ac69dSPeter Maydell /* 1967ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1968ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1969ea7ac69dSPeter Maydell */ 19707d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 19717d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 19727d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1973ea7ac69dSPeter Maydell 1974fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1975fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1976452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1977fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1978fcf5ef2aSThomas Huth * can use 4K pages. 1979fcf5ef2aSThomas Huth */ 1980fcf5ef2aSThomas Huth pagebits = 12; 1981fcf5ef2aSThomas Huth } else { 1982fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1983fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1984fcf5ef2aSThomas Huth */ 1985fcf5ef2aSThomas Huth pagebits = 10; 1986fcf5ef2aSThomas Huth } 1987fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1988fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1989fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1990fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1991fcf5ef2aSThomas Huth */ 1992fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1993fcf5ef2aSThomas Huth "system is using"); 1994fcf5ef2aSThomas Huth return; 1995fcf5ef2aSThomas Huth } 1996fcf5ef2aSThomas Huth 1997fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1998fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1999fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 2000fcf5ef2aSThomas Huth * so these bits always RAZ. 2001fcf5ef2aSThomas Huth */ 2002fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 200346de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 200446de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 2005fcf5ef2aSThomas Huth } 2006fcf5ef2aSThomas Huth 2007fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 2008fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 2009fcf5ef2aSThomas Huth } 2010fcf5ef2aSThomas Huth 20113a062d57SJulian Brown if (cpu->cfgend) { 20123a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 20133a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 20143a062d57SJulian Brown } else { 20153a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 20163a062d57SJulian Brown } 20173a062d57SJulian Brown } 20183a062d57SJulian Brown 201940188188SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { 2020fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 2021fcf5ef2aSThomas Huth * feature. 2022fcf5ef2aSThomas Huth */ 2023fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 2024fcf5ef2aSThomas Huth 2025b13c91c0SRichard Henderson /* 2026b13c91c0SRichard Henderson * Disable the security extension feature bits in the processor 2027b13c91c0SRichard Henderson * feature registers as well. 2028fcf5ef2aSThomas Huth */ 2029b13c91c0SRichard Henderson cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); 2030033a4f15SRichard Henderson cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); 2031b13c91c0SRichard Henderson cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, 2032b13c91c0SRichard Henderson ID_AA64PFR0, EL3, 0); 2033b9f335c2SRichard Henderson 2034b9f335c2SRichard Henderson /* Disable the realm management extension, which requires EL3. */ 2035b9f335c2SRichard Henderson cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, 2036b9f335c2SRichard Henderson ID_AA64PFR0, RME, 0); 2037fcf5ef2aSThomas Huth } 2038fcf5ef2aSThomas Huth 2039c25bd18aSPeter Maydell if (!cpu->has_el2) { 2040c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 2041c25bd18aSPeter Maydell } 2042c25bd18aSPeter Maydell 2043d6f02ce3SWei Huang if (!cpu->has_pmu) { 2044fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 204557a4a11bSAaron Lindsay } 204657a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 2047bf8d0969SAaron Lindsay OS pmu_init(cpu); 204857a4a11bSAaron Lindsay 204957a4a11bSAaron Lindsay if (!kvm_enabled()) { 2050033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 2051033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 2052fcf5ef2aSThomas Huth } 20534e7beb0cSAaron Lindsay OS 20544e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 20554e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 20564e7beb0cSAaron Lindsay OS cpu); 20574e7beb0cSAaron Lindsay OS #endif 205857a4a11bSAaron Lindsay } else { 20592a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 20602a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 2061a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 206257a4a11bSAaron Lindsay cpu->pmceid0 = 0; 206357a4a11bSAaron Lindsay cpu->pmceid1 = 0; 206457a4a11bSAaron Lindsay } 2065fcf5ef2aSThomas Huth 2066fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 2067b13c91c0SRichard Henderson /* 2068b13c91c0SRichard Henderson * Disable the hypervisor feature bits in the processor feature 2069b13c91c0SRichard Henderson * registers if we don't have EL2. 2070fcf5ef2aSThomas Huth */ 2071b13c91c0SRichard Henderson cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, 2072b13c91c0SRichard Henderson ID_AA64PFR0, EL2, 0); 2073b13c91c0SRichard Henderson cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, 2074b13c91c0SRichard Henderson ID_PFR1, VIRTUALIZATION, 0); 2075fcf5ef2aSThomas Huth } 2076fcf5ef2aSThomas Huth 20777134cb07SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 20787134cb07SRichard Henderson /* 20797134cb07SRichard Henderson * The architectural range of GM blocksize is 2-6, however qemu 20807134cb07SRichard Henderson * doesn't support blocksize of 2 (see HELPER(ldgm)). 20817134cb07SRichard Henderson */ 20827134cb07SRichard Henderson if (tcg_enabled()) { 20837134cb07SRichard Henderson assert(cpu->gm_blocksize >= 3 && cpu->gm_blocksize <= 6); 20847134cb07SRichard Henderson } 20857134cb07SRichard Henderson 20866f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 20876f4e1405SRichard Henderson /* 2088cd305b5fSRichard Henderson * If we do not have tag-memory provided by the machine, 2089cd305b5fSRichard Henderson * reduce MTE support to instructions enabled at EL0. 2090cd305b5fSRichard Henderson * This matches Cortex-A710 BROADCASTMTE input being LOW. 20916f4e1405SRichard Henderson */ 20927134cb07SRichard Henderson if (cpu->tag_memory == NULL) { 20936f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 2094cd305b5fSRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 1); 20956f4e1405SRichard Henderson } 20966f4e1405SRichard Henderson #endif 20977134cb07SRichard Henderson } 20986f4e1405SRichard Henderson 20992daf518dSPeter Maydell if (tcg_enabled()) { 21002daf518dSPeter Maydell /* 21017d8c283eSPeter Maydell * Don't report some architectural features in the ID registers 21027d8c283eSPeter Maydell * where TCG does not yet implement it (not even a minimal 21037d8c283eSPeter Maydell * stub version). This avoids guests falling over when they 21047d8c283eSPeter Maydell * try to access the non-existent system registers for them. 21052daf518dSPeter Maydell */ 21067d8c283eSPeter Maydell /* FEAT_SPE (Statistical Profiling Extension) */ 21072daf518dSPeter Maydell cpu->isar.id_aa64dfr0 = 21082daf518dSPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMSVER, 0); 21093d5f45ecSRichard Henderson /* FEAT_TRBE (Trace Buffer Extension) */ 21103d5f45ecSRichard Henderson cpu->isar.id_aa64dfr0 = 21113d5f45ecSRichard Henderson FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEBUFFER, 0); 21127d8c283eSPeter Maydell /* FEAT_TRF (Self-hosted Trace Extension) */ 21137d8c283eSPeter Maydell cpu->isar.id_aa64dfr0 = 21147d8c283eSPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEFILT, 0); 21157d8c283eSPeter Maydell cpu->isar.id_dfr0 = 21167d8c283eSPeter Maydell FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, TRACEFILT, 0); 21177d8c283eSPeter Maydell /* Trace Macrocell system register access */ 21187d8c283eSPeter Maydell cpu->isar.id_aa64dfr0 = 21197d8c283eSPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEVER, 0); 21207d8c283eSPeter Maydell cpu->isar.id_dfr0 = 21217d8c283eSPeter Maydell FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPTRC, 0); 21227d8c283eSPeter Maydell /* Memory mapped trace */ 21237d8c283eSPeter Maydell cpu->isar.id_dfr0 = 21247d8c283eSPeter Maydell FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, MMAPTRC, 0); 21257d8c283eSPeter Maydell /* FEAT_AMU (Activity Monitors Extension) */ 21267d8c283eSPeter Maydell cpu->isar.id_aa64pfr0 = 21277d8c283eSPeter Maydell FIELD_DP64(cpu->isar.id_aa64pfr0, ID_AA64PFR0, AMU, 0); 21287d8c283eSPeter Maydell cpu->isar.id_pfr0 = 21297d8c283eSPeter Maydell FIELD_DP32(cpu->isar.id_pfr0, ID_PFR0, AMU, 0); 21307d8c283eSPeter Maydell /* FEAT_MPAM (Memory Partitioning and Monitoring Extension) */ 21317d8c283eSPeter Maydell cpu->isar.id_aa64pfr0 = 21327d8c283eSPeter Maydell FIELD_DP64(cpu->isar.id_aa64pfr0, ID_AA64PFR0, MPAM, 0); 21337d8c283eSPeter Maydell /* FEAT_NV (Nested Virtualization) */ 21347d8c283eSPeter Maydell cpu->isar.id_aa64mmfr2 = 21357d8c283eSPeter Maydell FIELD_DP64(cpu->isar.id_aa64mmfr2, ID_AA64MMFR2, NV, 0); 21362daf518dSPeter Maydell } 21372daf518dSPeter Maydell 2138f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 2139f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 2140f50cd314SPeter Maydell */ 2141761c4642STobias Röhmel if (!cpu->has_mpu || cpu->pmsav7_dregion == 0) { 2142f50cd314SPeter Maydell cpu->has_mpu = false; 2143761c4642STobias Röhmel cpu->pmsav7_dregion = 0; 2144761c4642STobias Röhmel cpu->pmsav8r_hdregion = 0; 2145fcf5ef2aSThomas Huth } 2146fcf5ef2aSThomas Huth 2147452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 2148fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 2149fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 2150fcf5ef2aSThomas Huth 2151fcf5ef2aSThomas Huth if (nr > 0xff) { 2152fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 2153fcf5ef2aSThomas Huth return; 2154fcf5ef2aSThomas Huth } 2155fcf5ef2aSThomas Huth 2156fcf5ef2aSThomas Huth if (nr) { 21570e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 21580e1a46bbSPeter Maydell /* PMSAv8 */ 215962c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 216062c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 216162c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 216262c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 216362c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 216462c58ee0SPeter Maydell } 21650e1a46bbSPeter Maydell } else { 2166fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 2167fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 2168fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 2169fcf5ef2aSThomas Huth } 2170fcf5ef2aSThomas Huth } 2171761c4642STobias Röhmel 2172761c4642STobias Röhmel if (cpu->pmsav8r_hdregion > 0xff) { 2173761c4642STobias Röhmel error_setg(errp, "PMSAv8 MPU EL2 #regions invalid %" PRIu32, 2174761c4642STobias Röhmel cpu->pmsav8r_hdregion); 2175761c4642STobias Röhmel return; 2176761c4642STobias Röhmel } 2177761c4642STobias Röhmel 2178761c4642STobias Röhmel if (cpu->pmsav8r_hdregion) { 2179761c4642STobias Röhmel env->pmsav8.hprbar = g_new0(uint32_t, 2180761c4642STobias Röhmel cpu->pmsav8r_hdregion); 2181761c4642STobias Röhmel env->pmsav8.hprlar = g_new0(uint32_t, 2182761c4642STobias Röhmel cpu->pmsav8r_hdregion); 2183761c4642STobias Röhmel } 21840e1a46bbSPeter Maydell } 2185fcf5ef2aSThomas Huth 21869901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 21879901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 21889901c576SPeter Maydell 21899901c576SPeter Maydell if (nr > 0xff) { 21909901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 21919901c576SPeter Maydell return; 21929901c576SPeter Maydell } 21939901c576SPeter Maydell 21949901c576SPeter Maydell if (nr) { 21959901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 21969901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 21979901c576SPeter Maydell } 21989901c576SPeter Maydell } 21999901c576SPeter Maydell 220091db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 220191db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 220291db4642SCédric Le Goater } 220391db4642SCédric Le Goater 2204f6fc36deSJean-Philippe Brucker #ifndef CONFIG_USER_ONLY 2205f6fc36deSJean-Philippe Brucker if (tcg_enabled() && cpu_isar_feature(aa64_rme, cpu)) { 2206f6fc36deSJean-Philippe Brucker arm_register_el_change_hook(cpu, >_rme_post_el_change, 0); 2207f6fc36deSJean-Philippe Brucker } 2208f6fc36deSJean-Philippe Brucker #endif 2209f6fc36deSJean-Philippe Brucker 2210fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 2211fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 2212fcf5ef2aSThomas Huth 2213fcf5ef2aSThomas Huth init_cpreg_list(cpu); 2214fcf5ef2aSThomas Huth 2215fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2216cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 2217cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 22188bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 2219cc7d44c2SLike Xu 22208bce44a2SRichard Henderson /* 22218bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 22228bce44a2SRichard Henderson * the first call to cpu_address_space_init. 22238bce44a2SRichard Henderson */ 22248bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 22258bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 22268bce44a2SRichard Henderson } else { 22278bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 22288bce44a2SRichard Henderson } 22291d2091bcSPeter Maydell 22308bce44a2SRichard Henderson if (has_secure) { 2231fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 2232fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 2233fcf5ef2aSThomas Huth } 223480ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 223580ceb07aSPeter Xu cpu->secure_memory); 2236fcf5ef2aSThomas Huth } 22378bce44a2SRichard Henderson 22388bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 22398bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 22408bce44a2SRichard Henderson cpu->tag_memory); 22418bce44a2SRichard Henderson if (has_secure) { 22428bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 22438bce44a2SRichard Henderson cpu->secure_tag_memory); 22448bce44a2SRichard Henderson } 22458bce44a2SRichard Henderson } 22468bce44a2SRichard Henderson 224780ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 2248f9a69711SAlistair Francis 2249f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 2250f9a69711SAlistair Francis if (cpu->core_count == -1) { 2251f9a69711SAlistair Francis cpu->core_count = smp_cpus; 2252f9a69711SAlistair Francis } 2253fcf5ef2aSThomas Huth #endif 2254fcf5ef2aSThomas Huth 2255a4157b80SRichard Henderson if (tcg_enabled()) { 2256a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 2257a4157b80SRichard Henderson 2258a4157b80SRichard Henderson /* 2259a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 2260a4157b80SRichard Henderson * 2261a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 2262a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 2263a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 2264a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 2265a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 2266a4157b80SRichard Henderson */ 2267a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 2268a4157b80SRichard Henderson 2269a4157b80SRichard Henderson /* 2270a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 2271a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 2272a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 2273a4157b80SRichard Henderson */ 2274a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 2275a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 2276a4157b80SRichard Henderson } 2277a4157b80SRichard Henderson } 2278a4157b80SRichard Henderson 2279fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 2280fcf5ef2aSThomas Huth cpu_reset(cs); 2281fcf5ef2aSThomas Huth 2282fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 2283fcf5ef2aSThomas Huth } 2284fcf5ef2aSThomas Huth 2285fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 2286fcf5ef2aSThomas Huth { 2287fcf5ef2aSThomas Huth ObjectClass *oc; 2288fcf5ef2aSThomas Huth char *typename; 2289fcf5ef2aSThomas Huth char **cpuname; 2290a0032cc5SPeter Maydell const char *cpunamestr; 2291fcf5ef2aSThomas Huth 2292fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 2293a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 2294a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 2295a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 2296a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 2297a0032cc5SPeter Maydell */ 2298a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 2299a0032cc5SPeter Maydell cpunamestr = "max"; 2300a0032cc5SPeter Maydell } 2301a0032cc5SPeter Maydell #endif 2302a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 2303fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 2304fcf5ef2aSThomas Huth g_strfreev(cpuname); 2305fcf5ef2aSThomas Huth g_free(typename); 2306fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 2307fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 2308fcf5ef2aSThomas Huth return NULL; 2309fcf5ef2aSThomas Huth } 2310fcf5ef2aSThomas Huth return oc; 2311fcf5ef2aSThomas Huth } 2312fcf5ef2aSThomas Huth 2313fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2314e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 2315fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2316fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 231715f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2318f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2319fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2320fcf5ef2aSThomas Huth }; 2321fcf5ef2aSThomas Huth 2322*a6506838SAkihiko Odaki static const gchar *arm_gdb_arch_name(CPUState *cs) 2323fcf5ef2aSThomas Huth { 2324fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2325fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2326fcf5ef2aSThomas Huth 2327fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2328*a6506838SAkihiko Odaki return "iwmmxt"; 2329fcf5ef2aSThomas Huth } 2330*a6506838SAkihiko Odaki return "arm"; 2331fcf5ef2aSThomas Huth } 2332fcf5ef2aSThomas Huth 23338b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 23348b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h" 23358b80bd28SPhilippe Mathieu-Daudé 23368b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = { 233708928c6dSPhilippe Mathieu-Daudé .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug, 2338faf39e82SPhilippe Mathieu-Daudé .asidx_from_attrs = arm_asidx_from_attrs, 2339715e3c1aSPhilippe Mathieu-Daudé .write_elf32_note = arm_cpu_write_elf32_note, 2340715e3c1aSPhilippe Mathieu-Daudé .write_elf64_note = arm_cpu_write_elf64_note, 2341da383e02SPhilippe Mathieu-Daudé .virtio_is_big_endian = arm_cpu_virtio_is_big_endian, 2342feece4d0SPhilippe Mathieu-Daudé .legacy_vmsd = &vmstate_arm_cpu, 23438b80bd28SPhilippe Mathieu-Daudé }; 23448b80bd28SPhilippe Mathieu-Daudé #endif 23458b80bd28SPhilippe Mathieu-Daudé 234678271684SClaudio Fontana #ifdef CONFIG_TCG 234711906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = { 234878271684SClaudio Fontana .initialize = arm_translate_init, 234978271684SClaudio Fontana .synchronize_from_tb = arm_cpu_synchronize_from_tb, 235078271684SClaudio Fontana .debug_excp_handler = arm_debug_excp_handler, 235156c6c98dSRichard Henderson .restore_state_to_opc = arm_restore_state_to_opc, 235278271684SClaudio Fontana 23539b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY 23549b12b6b4SRichard Henderson .record_sigsegv = arm_cpu_record_sigsegv, 235539a099caSRichard Henderson .record_sigbus = arm_cpu_record_sigbus, 23569b12b6b4SRichard Henderson #else 23579b12b6b4SRichard Henderson .tlb_fill = arm_cpu_tlb_fill, 2358083afd18SPhilippe Mathieu-Daudé .cpu_exec_interrupt = arm_cpu_exec_interrupt, 235978271684SClaudio Fontana .do_interrupt = arm_cpu_do_interrupt, 236078271684SClaudio Fontana .do_transaction_failed = arm_cpu_do_transaction_failed, 236178271684SClaudio Fontana .do_unaligned_access = arm_cpu_do_unaligned_access, 236278271684SClaudio Fontana .adjust_watchpoint_address = arm_adjust_watchpoint_address, 236378271684SClaudio Fontana .debug_check_watchpoint = arm_debug_check_watchpoint, 2364b00d86bcSRichard Henderson .debug_check_breakpoint = arm_debug_check_breakpoint, 236578271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 236678271684SClaudio Fontana }; 236778271684SClaudio Fontana #endif /* CONFIG_TCG */ 236878271684SClaudio Fontana 2369fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2370fcf5ef2aSThomas Huth { 2371fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2372fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2373fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 23749130cadeSPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(oc); 2375fcf5ef2aSThomas Huth 2376bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2377bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2378fcf5ef2aSThomas Huth 23794f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 23809130cadeSPeter Maydell 23819130cadeSPeter Maydell resettable_class_set_parent_phases(rc, NULL, arm_cpu_reset_hold, NULL, 23829130cadeSPeter Maydell &acc->parent_phases); 2383fcf5ef2aSThomas Huth 2384fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2385fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2386fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2387fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 2388e4fdf9dfSRichard Henderson cc->get_pc = arm_cpu_get_pc; 2389fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2390fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 23917350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 23928b80bd28SPhilippe Mathieu-Daudé cc->sysemu_ops = &arm_sysemu_ops; 2393fcf5ef2aSThomas Huth #endif 2394fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2395fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2396200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2397fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2398fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 239978271684SClaudio Fontana 240074d7fc7fSRichard Henderson #ifdef CONFIG_TCG 240178271684SClaudio Fontana cc->tcg_ops = &arm_tcg_ops; 2402cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */ 2403fcf5ef2aSThomas Huth } 2404fcf5ef2aSThomas Huth 240551e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 240651e5ef45SMarc-André Lureau { 240751e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 240851e5ef45SMarc-André Lureau 240951e5ef45SMarc-André Lureau acc->info->initfn(obj); 241051e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 241151e5ef45SMarc-André Lureau } 241251e5ef45SMarc-André Lureau 241351e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 241451e5ef45SMarc-André Lureau { 241551e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 241648de6462SAkihiko Odaki CPUClass *cc = CPU_CLASS(acc); 241751e5ef45SMarc-André Lureau 241851e5ef45SMarc-André Lureau acc->info = data; 241948de6462SAkihiko Odaki cc->gdb_core_xml_file = "arm-core.xml"; 242051e5ef45SMarc-André Lureau } 242151e5ef45SMarc-André Lureau 242237bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2423fcf5ef2aSThomas Huth { 2424fcf5ef2aSThomas Huth TypeInfo type_info = { 2425fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 242651e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 242751e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 242851e5ef45SMarc-André Lureau .class_data = (void *)info, 2429fcf5ef2aSThomas Huth }; 2430fcf5ef2aSThomas Huth 2431fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2432fcf5ef2aSThomas Huth type_register(&type_info); 2433fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2434fcf5ef2aSThomas Huth } 2435fcf5ef2aSThomas Huth 2436fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2437fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2438fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2439fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2440d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 2441fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2442fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2443fcf5ef2aSThomas Huth .abstract = true, 2444fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2445fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2446fcf5ef2aSThomas Huth }; 2447fcf5ef2aSThomas Huth 2448fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2449fcf5ef2aSThomas Huth { 2450fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2451fcf5ef2aSThomas Huth } 2452fcf5ef2aSThomas Huth 2453fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2454