1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23a8d25326SMarkus Armbruster #include "qemu-common.h" 24181962fdSPeter Maydell #include "target/arm/idau.h" 250b8fa32fSMarkus Armbruster #include "qemu/module.h" 26fcf5ef2aSThomas Huth #include "qapi/error.h" 27f9f62e4cSPeter Maydell #include "qapi/visitor.h" 28fcf5ef2aSThomas Huth #include "cpu.h" 29fcf5ef2aSThomas Huth #include "internals.h" 30fcf5ef2aSThomas Huth #include "exec/exec-all.h" 31fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 32fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 33fcf5ef2aSThomas Huth #include "hw/loader.h" 34cc7d44c2SLike Xu #include "hw/boards.h" 35fcf5ef2aSThomas Huth #endif 36fcf5ef2aSThomas Huth #include "sysemu/sysemu.h" 3714a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 38b3946626SVincent Palatin #include "sysemu/hw_accel.h" 39fcf5ef2aSThomas Huth #include "kvm_arm.h" 40110f6c70SRichard Henderson #include "disas/capstone.h" 4124f91e81SAlex Bennée #include "fpu/softfloat.h" 42fcf5ef2aSThomas Huth 43fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 44fcf5ef2aSThomas Huth { 45fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 4642f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 47fcf5ef2aSThomas Huth 4842f6ed91SJulia Suvorova if (is_a64(env)) { 4942f6ed91SJulia Suvorova env->pc = value; 5042f6ed91SJulia Suvorova env->thumb = 0; 5142f6ed91SJulia Suvorova } else { 5242f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5342f6ed91SJulia Suvorova env->thumb = value & 1; 5442f6ed91SJulia Suvorova } 5542f6ed91SJulia Suvorova } 5642f6ed91SJulia Suvorova 5742f6ed91SJulia Suvorova static void arm_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb) 5842f6ed91SJulia Suvorova { 5942f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6042f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6142f6ed91SJulia Suvorova 6242f6ed91SJulia Suvorova /* 6342f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 6442f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 6542f6ed91SJulia Suvorova */ 6642f6ed91SJulia Suvorova if (is_a64(env)) { 6742f6ed91SJulia Suvorova env->pc = tb->pc; 6842f6ed91SJulia Suvorova } else { 6942f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7042f6ed91SJulia Suvorova } 71fcf5ef2aSThomas Huth } 72fcf5ef2aSThomas Huth 73fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 74fcf5ef2aSThomas Huth { 75fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 76fcf5ef2aSThomas Huth 77062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 78fcf5ef2aSThomas Huth && cs->interrupt_request & 79fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 80fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 81fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 82fcf5ef2aSThomas Huth } 83fcf5ef2aSThomas Huth 84b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 85b5c53d1bSAaron Lindsay void *opaque) 86b5c53d1bSAaron Lindsay { 87b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 88b5c53d1bSAaron Lindsay 89b5c53d1bSAaron Lindsay entry->hook = hook; 90b5c53d1bSAaron Lindsay entry->opaque = opaque; 91b5c53d1bSAaron Lindsay 92b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 93b5c53d1bSAaron Lindsay } 94b5c53d1bSAaron Lindsay 9508267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 96fcf5ef2aSThomas Huth void *opaque) 97fcf5ef2aSThomas Huth { 9808267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 9908267487SAaron Lindsay 10008267487SAaron Lindsay entry->hook = hook; 10108267487SAaron Lindsay entry->opaque = opaque; 10208267487SAaron Lindsay 10308267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 104fcf5ef2aSThomas Huth } 105fcf5ef2aSThomas Huth 106fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 107fcf5ef2aSThomas Huth { 108fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 109fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 110fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 113fcf5ef2aSThomas Huth return; 114fcf5ef2aSThomas Huth } 115fcf5ef2aSThomas Huth 116fcf5ef2aSThomas Huth if (ri->resetfn) { 117fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 118fcf5ef2aSThomas Huth return; 119fcf5ef2aSThomas Huth } 120fcf5ef2aSThomas Huth 121fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 122fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 123fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 124fcf5ef2aSThomas Huth * (like the pxa2xx ones). 125fcf5ef2aSThomas Huth */ 126fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 127fcf5ef2aSThomas Huth return; 128fcf5ef2aSThomas Huth } 129fcf5ef2aSThomas Huth 130fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 131fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 132fcf5ef2aSThomas Huth } else { 133fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 134fcf5ef2aSThomas Huth } 135fcf5ef2aSThomas Huth } 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 138fcf5ef2aSThomas Huth { 139fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 140fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 141fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 142fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 143fcf5ef2aSThomas Huth */ 144fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 145fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 146fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 149fcf5ef2aSThomas Huth return; 150fcf5ef2aSThomas Huth } 151fcf5ef2aSThomas Huth 152fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 153fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 154fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 155fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 156fcf5ef2aSThomas Huth } 157fcf5ef2aSThomas Huth 158781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 159fcf5ef2aSThomas Huth { 160781c67caSPeter Maydell CPUState *s = CPU(dev); 161fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 162fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 163fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 164fcf5ef2aSThomas Huth 165781c67caSPeter Maydell acc->parent_reset(dev); 166fcf5ef2aSThomas Huth 1671f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1681f5c00cfSAlex Bennée 169fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 170fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 171fcf5ef2aSThomas Huth 172fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 17347576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 17447576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 17547576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 176fcf5ef2aSThomas Huth 177062ba099SAlex Bennée cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON; 178fcf5ef2aSThomas Huth s->halted = cpu->start_powered_off; 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 181fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 185fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 186fcf5ef2aSThomas Huth env->aarch64 = 1; 187fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 188fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 189fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 190fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 191276c6e81SRichard Henderson /* Enable all PAC keys. */ 192276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 193276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 194fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 195fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 196802ac0e1SRichard Henderson /* and to the SVE instructions */ 197802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 1987b6a2198SAlex Bennée /* with reasonable vector length */ 1997b6a2198SAlex Bennée if (cpu_isar_feature(aa64_sve, cpu)) { 2007b6a2198SAlex Bennée env->vfp.zcr_el[1] = MIN(cpu->sve_max_vq - 1, 3); 2017b6a2198SAlex Bennée } 202f6a148feSRichard Henderson /* 203f6a148feSRichard Henderson * Enable TBI0 and TBI1. While the real kernel only enables TBI0, 204f6a148feSRichard Henderson * turning on both here will produce smaller code and otherwise 205f6a148feSRichard Henderson * make no difference to the user-level emulation. 206f6a148feSRichard Henderson */ 207f6a148feSRichard Henderson env->cp15.tcr_el[1].raw_tcr = (3ULL << 37); 208fcf5ef2aSThomas Huth #else 209fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 210fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 211fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 212fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 213fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 214fcf5ef2aSThomas Huth } else { 215fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 218fcf5ef2aSThomas Huth #endif 219fcf5ef2aSThomas Huth } else { 220fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 221fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 222fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 223fcf5ef2aSThomas Huth #endif 224fcf5ef2aSThomas Huth } 225fcf5ef2aSThomas Huth 226fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 227fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 228fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 229fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 230fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 231fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 232fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 233fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 234fcf5ef2aSThomas Huth } 235fcf5ef2aSThomas Huth #else 236060a65dfSPeter Maydell 237060a65dfSPeter Maydell /* 238060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 239060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 240060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 241060a65dfSPeter Maydell */ 242060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 243060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 244060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 245060a65dfSPeter Maydell } else { 246fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 247060a65dfSPeter Maydell } 248fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 249dc7abe4dSMichael Davidsaver 250531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 251fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 252fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 253fcf5ef2aSThomas Huth uint8_t *rom; 25438e2a77cSPeter Maydell uint32_t vecbase; 255fcf5ef2aSThomas Huth 2561e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 2571e577cc7SPeter Maydell env->v7m.secure = true; 2583b2e9344SPeter Maydell } else { 2593b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 2603b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 2613b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 2623b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 2633b2e9344SPeter Maydell */ 2643b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 26502ac2f7fSPeter Maydell /* 26602ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 26702ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 26802ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 26902ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 27002ac2f7fSPeter Maydell * Security Extension is 0xcff. 27102ac2f7fSPeter Maydell */ 27202ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 2731e577cc7SPeter Maydell } 2741e577cc7SPeter Maydell 2759d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 2762c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 2779d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 2782c4da50dSPeter Maydell */ 2799d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 2809d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 2819d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 2829d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 2839d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2849d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2859d40cd8aSPeter Maydell } 28622ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 28722ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 28822ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 28922ab3460SJulia Suvorova } 2902c4da50dSPeter Maydell 2917fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 292d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 293d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 294d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 295d33abe82SPeter Maydell } 296056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 297056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 298056f43dfSPeter Maydell 29938e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 30038e2a77cSPeter Maydell 30138e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 30238e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 3030f0f8b61SThomas Huth rom = rom_ptr(vecbase, 8); 304fcf5ef2aSThomas Huth if (rom) { 305fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 306fcf5ef2aSThomas Huth * copied into physical memory. 307fcf5ef2aSThomas Huth */ 308fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 309fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 310fcf5ef2aSThomas Huth } else { 311fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 312fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 313fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 314fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 315fcf5ef2aSThomas Huth */ 31638e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 31738e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 318fcf5ef2aSThomas Huth } 319fcf5ef2aSThomas Huth 320fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 321fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 322fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 323fcf5ef2aSThomas Huth } 324fcf5ef2aSThomas Huth 325fcf5ef2aSThomas Huth /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 326fcf5ef2aSThomas Huth * executing as AArch32 then check if highvecs are enabled and 327fcf5ef2aSThomas Huth * adjust the PC accordingly. 328fcf5ef2aSThomas Huth */ 329fcf5ef2aSThomas Huth if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 330fcf5ef2aSThomas Huth env->regs[15] = 0xFFFF0000; 331fcf5ef2aSThomas Huth } 332fcf5ef2aSThomas Huth 333dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 334dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 335dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 336dc3c4c14SPeter Maydell */ 337dc3c4c14SPeter Maydell arm_clear_exclusive(env); 338dc3c4c14SPeter Maydell 339fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 0; 340fcf5ef2aSThomas Huth #endif 34169ceea64SPeter Maydell 3420e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 34369ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 3440e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 34562c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 34662c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 34762c58ee0SPeter Maydell * cpu->pmsav7_dregion); 34862c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 34962c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 35062c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35162c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 35262c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 35362c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 35462c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35562c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 35662c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 35762c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35862c58ee0SPeter Maydell } 3590e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 36069ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 36169ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 36269ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 36369ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 36469ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 36569ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 36669ceea64SPeter Maydell } 3670e1a46bbSPeter Maydell } 3681bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 3691bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 3704125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 3714125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 3724125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 3734125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 37469ceea64SPeter Maydell } 37569ceea64SPeter Maydell 3769901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3779901c576SPeter Maydell if (cpu->sau_sregion > 0) { 3789901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 3799901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 3809901c576SPeter Maydell } 3819901c576SPeter Maydell env->sau.rnr = 0; 3829901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 3839901c576SPeter Maydell * the Cortex-M33 does. 3849901c576SPeter Maydell */ 3859901c576SPeter Maydell env->sau.ctrl = 0; 3869901c576SPeter Maydell } 3879901c576SPeter Maydell 388fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 389fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 390fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 391fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 392fcf5ef2aSThomas Huth &env->vfp.fp_status); 393fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 394fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 395bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 396bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 397fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 398fcf5ef2aSThomas Huth if (kvm_enabled()) { 399fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 400fcf5ef2aSThomas Huth } 401fcf5ef2aSThomas Huth #endif 402fcf5ef2aSThomas Huth 403fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 404fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 405a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 406fcf5ef2aSThomas Huth } 407fcf5ef2aSThomas Huth 408310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 409be879556SRichard Henderson unsigned int target_el, 410be879556SRichard Henderson unsigned int cur_el, bool secure, 411be879556SRichard Henderson uint64_t hcr_el2) 412310cedf3SRichard Henderson { 413310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 414310cedf3SRichard Henderson bool pstate_unmasked; 41516e07f78SRichard Henderson bool unmasked = false; 416310cedf3SRichard Henderson 417310cedf3SRichard Henderson /* 418310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 419310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 420310cedf3SRichard Henderson * but left pending. 421310cedf3SRichard Henderson */ 422310cedf3SRichard Henderson if (cur_el > target_el) { 423310cedf3SRichard Henderson return false; 424310cedf3SRichard Henderson } 425310cedf3SRichard Henderson 426310cedf3SRichard Henderson switch (excp_idx) { 427310cedf3SRichard Henderson case EXCP_FIQ: 428310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 429310cedf3SRichard Henderson break; 430310cedf3SRichard Henderson 431310cedf3SRichard Henderson case EXCP_IRQ: 432310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 433310cedf3SRichard Henderson break; 434310cedf3SRichard Henderson 435310cedf3SRichard Henderson case EXCP_VFIQ: 436310cedf3SRichard Henderson if (secure || !(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 437310cedf3SRichard Henderson /* VFIQs are only taken when hypervized and non-secure. */ 438310cedf3SRichard Henderson return false; 439310cedf3SRichard Henderson } 440310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 441310cedf3SRichard Henderson case EXCP_VIRQ: 442310cedf3SRichard Henderson if (secure || !(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 443310cedf3SRichard Henderson /* VIRQs are only taken when hypervized and non-secure. */ 444310cedf3SRichard Henderson return false; 445310cedf3SRichard Henderson } 446310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 447310cedf3SRichard Henderson default: 448310cedf3SRichard Henderson g_assert_not_reached(); 449310cedf3SRichard Henderson } 450310cedf3SRichard Henderson 451310cedf3SRichard Henderson /* 452310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 453310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 454310cedf3SRichard Henderson * interrupt. 455310cedf3SRichard Henderson */ 456310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 457310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 458310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 459310cedf3SRichard Henderson /* 460310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 461310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 462310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 463310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 464310cedf3SRichard Henderson */ 465310cedf3SRichard Henderson if (target_el == 3 || !secure) { 46616e07f78SRichard Henderson unmasked = true; 467310cedf3SRichard Henderson } 468310cedf3SRichard Henderson } else { 469310cedf3SRichard Henderson /* 470310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 471310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 472310cedf3SRichard Henderson * routing but also change the behaviour of masking. 473310cedf3SRichard Henderson */ 474310cedf3SRichard Henderson bool hcr, scr; 475310cedf3SRichard Henderson 476310cedf3SRichard Henderson switch (excp_idx) { 477310cedf3SRichard Henderson case EXCP_FIQ: 478310cedf3SRichard Henderson /* 479310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 480310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 481310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 482310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 483310cedf3SRichard Henderson * below. 484310cedf3SRichard Henderson */ 485310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 486310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 487310cedf3SRichard Henderson 488310cedf3SRichard Henderson /* 489310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 490310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 491310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 492310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 493310cedf3SRichard Henderson */ 494310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 495310cedf3SRichard Henderson break; 496310cedf3SRichard Henderson case EXCP_IRQ: 497310cedf3SRichard Henderson /* 498310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 499310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 500310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 501310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 502310cedf3SRichard Henderson * affect here. 503310cedf3SRichard Henderson */ 504310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 505310cedf3SRichard Henderson scr = false; 506310cedf3SRichard Henderson break; 507310cedf3SRichard Henderson default: 508310cedf3SRichard Henderson g_assert_not_reached(); 509310cedf3SRichard Henderson } 510310cedf3SRichard Henderson 511310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 51216e07f78SRichard Henderson unmasked = true; 513310cedf3SRichard Henderson } 514310cedf3SRichard Henderson } 515310cedf3SRichard Henderson } 516310cedf3SRichard Henderson 517310cedf3SRichard Henderson /* 518310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 519310cedf3SRichard Henderson * ability above. 520310cedf3SRichard Henderson */ 521310cedf3SRichard Henderson return unmasked || pstate_unmasked; 522310cedf3SRichard Henderson } 523310cedf3SRichard Henderson 524fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 525fcf5ef2aSThomas Huth { 526fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 527fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 528fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 529fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 530be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 531fcf5ef2aSThomas Huth uint32_t target_el; 532fcf5ef2aSThomas Huth uint32_t excp_idx; 533d63d0ec5SRichard Henderson 534d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 535fcf5ef2aSThomas Huth 536fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 537fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 538fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 539be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 540be879556SRichard Henderson cur_el, secure, hcr_el2)) { 541d63d0ec5SRichard Henderson goto found; 542fcf5ef2aSThomas Huth } 543fcf5ef2aSThomas Huth } 544fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 545fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 546fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 547be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 548be879556SRichard Henderson cur_el, secure, hcr_el2)) { 549d63d0ec5SRichard Henderson goto found; 550fcf5ef2aSThomas Huth } 551fcf5ef2aSThomas Huth } 552fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 553fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 554fcf5ef2aSThomas Huth target_el = 1; 555be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 556be879556SRichard Henderson cur_el, secure, hcr_el2)) { 557d63d0ec5SRichard Henderson goto found; 558fcf5ef2aSThomas Huth } 559fcf5ef2aSThomas Huth } 560fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 561fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 562fcf5ef2aSThomas Huth target_el = 1; 563be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 564be879556SRichard Henderson cur_el, secure, hcr_el2)) { 565d63d0ec5SRichard Henderson goto found; 566d63d0ec5SRichard Henderson } 567d63d0ec5SRichard Henderson } 568d63d0ec5SRichard Henderson return false; 569d63d0ec5SRichard Henderson 570d63d0ec5SRichard Henderson found: 571fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 572fcf5ef2aSThomas Huth env->exception.target_el = target_el; 573fcf5ef2aSThomas Huth cc->do_interrupt(cs); 574d63d0ec5SRichard Henderson return true; 575fcf5ef2aSThomas Huth } 576fcf5ef2aSThomas Huth 57789430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 57889430fc6SPeter Maydell { 57989430fc6SPeter Maydell /* 58089430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 58189430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 58289430fc6SPeter Maydell */ 58389430fc6SPeter Maydell CPUARMState *env = &cpu->env; 58489430fc6SPeter Maydell CPUState *cs = CPU(cpu); 58589430fc6SPeter Maydell 58689430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 58789430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 58889430fc6SPeter Maydell 58989430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 59089430fc6SPeter Maydell if (new_state) { 59189430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 59289430fc6SPeter Maydell } else { 59389430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 59489430fc6SPeter Maydell } 59589430fc6SPeter Maydell } 59689430fc6SPeter Maydell } 59789430fc6SPeter Maydell 59889430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 59989430fc6SPeter Maydell { 60089430fc6SPeter Maydell /* 60189430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 60289430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 60389430fc6SPeter Maydell */ 60489430fc6SPeter Maydell CPUARMState *env = &cpu->env; 60589430fc6SPeter Maydell CPUState *cs = CPU(cpu); 60689430fc6SPeter Maydell 60789430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 60889430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 60989430fc6SPeter Maydell 61089430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 61189430fc6SPeter Maydell if (new_state) { 61289430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 61389430fc6SPeter Maydell } else { 61489430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 61589430fc6SPeter Maydell } 61689430fc6SPeter Maydell } 61789430fc6SPeter Maydell } 61889430fc6SPeter Maydell 619fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 620fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 621fcf5ef2aSThomas Huth { 622fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 623fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 624fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 625fcf5ef2aSThomas Huth static const int mask[] = { 626fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 627fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 628fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 629fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 630fcf5ef2aSThomas Huth }; 631fcf5ef2aSThomas Huth 632ed89f078SPeter Maydell if (level) { 633ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 634ed89f078SPeter Maydell } else { 635ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 636ed89f078SPeter Maydell } 637ed89f078SPeter Maydell 638fcf5ef2aSThomas Huth switch (irq) { 639fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 64089430fc6SPeter Maydell assert(arm_feature(env, ARM_FEATURE_EL2)); 64189430fc6SPeter Maydell arm_cpu_update_virq(cpu); 64289430fc6SPeter Maydell break; 643fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 644fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 64589430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 64689430fc6SPeter Maydell break; 647fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 648fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 649fcf5ef2aSThomas Huth if (level) { 650fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 651fcf5ef2aSThomas Huth } else { 652fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 653fcf5ef2aSThomas Huth } 654fcf5ef2aSThomas Huth break; 655fcf5ef2aSThomas Huth default: 656fcf5ef2aSThomas Huth g_assert_not_reached(); 657fcf5ef2aSThomas Huth } 658fcf5ef2aSThomas Huth } 659fcf5ef2aSThomas Huth 660fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 661fcf5ef2aSThomas Huth { 662fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 663fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 664ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 665fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 666ed89f078SPeter Maydell uint32_t linestate_bit; 667f6530926SEric Auger int irq_id; 668fcf5ef2aSThomas Huth 669fcf5ef2aSThomas Huth switch (irq) { 670fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 671f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 672ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 673fcf5ef2aSThomas Huth break; 674fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 675f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 676ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 677fcf5ef2aSThomas Huth break; 678fcf5ef2aSThomas Huth default: 679fcf5ef2aSThomas Huth g_assert_not_reached(); 680fcf5ef2aSThomas Huth } 681ed89f078SPeter Maydell 682ed89f078SPeter Maydell if (level) { 683ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 684ed89f078SPeter Maydell } else { 685ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 686ed89f078SPeter Maydell } 687f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 688fcf5ef2aSThomas Huth #endif 689fcf5ef2aSThomas Huth } 690fcf5ef2aSThomas Huth 691fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 692fcf5ef2aSThomas Huth { 693fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 694fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 695fcf5ef2aSThomas Huth 696fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 697fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 698fcf5ef2aSThomas Huth } 699fcf5ef2aSThomas Huth 700fcf5ef2aSThomas Huth #endif 701fcf5ef2aSThomas Huth 702fcf5ef2aSThomas Huth static int 703fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 704fcf5ef2aSThomas Huth { 705fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 706fcf5ef2aSThomas Huth } 707fcf5ef2aSThomas Huth 708fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 709fcf5ef2aSThomas Huth { 710fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 711fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 7127bcdbf51SRichard Henderson bool sctlr_b; 713fcf5ef2aSThomas Huth 714fcf5ef2aSThomas Huth if (is_a64(env)) { 715fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 716fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 717fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 718fcf5ef2aSThomas Huth */ 719fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 720fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 721fcf5ef2aSThomas Huth #endif 722110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 72315fa1a0aSRichard Henderson info->cap_insn_unit = 4; 72415fa1a0aSRichard Henderson info->cap_insn_split = 4; 725110f6c70SRichard Henderson } else { 726110f6c70SRichard Henderson int cap_mode; 727110f6c70SRichard Henderson if (env->thumb) { 728fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 72915fa1a0aSRichard Henderson info->cap_insn_unit = 2; 73015fa1a0aSRichard Henderson info->cap_insn_split = 4; 731110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 732fcf5ef2aSThomas Huth } else { 733fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 73415fa1a0aSRichard Henderson info->cap_insn_unit = 4; 73515fa1a0aSRichard Henderson info->cap_insn_split = 4; 736110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 737fcf5ef2aSThomas Huth } 738110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 739110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 740110f6c70SRichard Henderson } 741110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 742110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 743110f6c70SRichard Henderson } 744110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 745110f6c70SRichard Henderson info->cap_mode = cap_mode; 746fcf5ef2aSThomas Huth } 7477bcdbf51SRichard Henderson 7487bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 7497bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 750fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 751fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 752fcf5ef2aSThomas Huth #else 753fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 754fcf5ef2aSThomas Huth #endif 755fcf5ef2aSThomas Huth } 756f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 7577bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 7587bcdbf51SRichard Henderson if (sctlr_b) { 759f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 760f7478a92SJulian Brown } 7617bcdbf51SRichard Henderson #endif 762fcf5ef2aSThomas Huth } 763fcf5ef2aSThomas Huth 76486480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 76586480615SPhilippe Mathieu-Daudé 76686480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 76786480615SPhilippe Mathieu-Daudé { 76886480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 76986480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 77086480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 77186480615SPhilippe Mathieu-Daudé int i; 77286480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 77386480615SPhilippe Mathieu-Daudé const char *ns_status; 77486480615SPhilippe Mathieu-Daudé 77586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 77686480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 77786480615SPhilippe Mathieu-Daudé if (i == 31) { 77886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 77986480615SPhilippe Mathieu-Daudé } else { 78086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 78186480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 78286480615SPhilippe Mathieu-Daudé } 78386480615SPhilippe Mathieu-Daudé } 78486480615SPhilippe Mathieu-Daudé 78586480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 78686480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 78786480615SPhilippe Mathieu-Daudé } else { 78886480615SPhilippe Mathieu-Daudé ns_status = ""; 78986480615SPhilippe Mathieu-Daudé } 79086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 79186480615SPhilippe Mathieu-Daudé psr, 79286480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 79386480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 79486480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 79586480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 79686480615SPhilippe Mathieu-Daudé ns_status, 79786480615SPhilippe Mathieu-Daudé el, 79886480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 79986480615SPhilippe Mathieu-Daudé 80086480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 80186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 80286480615SPhilippe Mathieu-Daudé } 80386480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 80486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 80586480615SPhilippe Mathieu-Daudé return; 80686480615SPhilippe Mathieu-Daudé } 80786480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 80886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 80986480615SPhilippe Mathieu-Daudé return; 81086480615SPhilippe Mathieu-Daudé } 81186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 81286480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 81386480615SPhilippe Mathieu-Daudé 81486480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 81586480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 81686480615SPhilippe Mathieu-Daudé 81786480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 81886480615SPhilippe Mathieu-Daudé bool eol; 81986480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 82086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 82186480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 82286480615SPhilippe Mathieu-Daudé eol = true; 82386480615SPhilippe Mathieu-Daudé } else { 82486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 82586480615SPhilippe Mathieu-Daudé switch (zcr_len) { 82686480615SPhilippe Mathieu-Daudé case 0: 82786480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 82886480615SPhilippe Mathieu-Daudé break; 82986480615SPhilippe Mathieu-Daudé case 1: 83086480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 83186480615SPhilippe Mathieu-Daudé break; 83286480615SPhilippe Mathieu-Daudé case 2: 83386480615SPhilippe Mathieu-Daudé case 3: 83486480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 83586480615SPhilippe Mathieu-Daudé break; 83686480615SPhilippe Mathieu-Daudé default: 83786480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 83886480615SPhilippe Mathieu-Daudé eol = true; 83986480615SPhilippe Mathieu-Daudé break; 84086480615SPhilippe Mathieu-Daudé } 84186480615SPhilippe Mathieu-Daudé } 84286480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 84386480615SPhilippe Mathieu-Daudé int digits; 84486480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 84586480615SPhilippe Mathieu-Daudé digits = 16; 84686480615SPhilippe Mathieu-Daudé } else { 84786480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 84886480615SPhilippe Mathieu-Daudé } 84986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 85086480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 85186480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 85286480615SPhilippe Mathieu-Daudé } 85386480615SPhilippe Mathieu-Daudé } 85486480615SPhilippe Mathieu-Daudé 85586480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 85686480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 85786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 85886480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 85986480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 86086480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 86186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 86286480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 86386480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 86486480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 86586480615SPhilippe Mathieu-Daudé } else { 86686480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 86786480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 86886480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 86986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 87086480615SPhilippe Mathieu-Daudé } else if (!odd) { 87186480615SPhilippe Mathieu-Daudé if (j > 0) { 87286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 87386480615SPhilippe Mathieu-Daudé } else { 87486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 87586480615SPhilippe Mathieu-Daudé } 87686480615SPhilippe Mathieu-Daudé } 87786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 87886480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 87986480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 88086480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 88186480615SPhilippe Mathieu-Daudé } 88286480615SPhilippe Mathieu-Daudé } 88386480615SPhilippe Mathieu-Daudé } 88486480615SPhilippe Mathieu-Daudé } else { 88586480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 88686480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 88786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 88886480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 88986480615SPhilippe Mathieu-Daudé } 89086480615SPhilippe Mathieu-Daudé } 89186480615SPhilippe Mathieu-Daudé } 89286480615SPhilippe Mathieu-Daudé 89386480615SPhilippe Mathieu-Daudé #else 89486480615SPhilippe Mathieu-Daudé 89586480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 89686480615SPhilippe Mathieu-Daudé { 89786480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 89886480615SPhilippe Mathieu-Daudé } 89986480615SPhilippe Mathieu-Daudé 90086480615SPhilippe Mathieu-Daudé #endif 90186480615SPhilippe Mathieu-Daudé 90286480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 90386480615SPhilippe Mathieu-Daudé { 90486480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 90586480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 90686480615SPhilippe Mathieu-Daudé int i; 90786480615SPhilippe Mathieu-Daudé 90886480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 90986480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 91086480615SPhilippe Mathieu-Daudé return; 91186480615SPhilippe Mathieu-Daudé } 91286480615SPhilippe Mathieu-Daudé 91386480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 91486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 91586480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 91686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 91786480615SPhilippe Mathieu-Daudé } else { 91886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 91986480615SPhilippe Mathieu-Daudé } 92086480615SPhilippe Mathieu-Daudé } 92186480615SPhilippe Mathieu-Daudé 92286480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 92386480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 92486480615SPhilippe Mathieu-Daudé const char *mode; 92586480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 92686480615SPhilippe Mathieu-Daudé 92786480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 92886480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 92986480615SPhilippe Mathieu-Daudé } 93086480615SPhilippe Mathieu-Daudé 93186480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 93286480615SPhilippe Mathieu-Daudé mode = "handler"; 93386480615SPhilippe Mathieu-Daudé } else { 93486480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 93586480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 93686480615SPhilippe Mathieu-Daudé } else { 93786480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 93886480615SPhilippe Mathieu-Daudé } 93986480615SPhilippe Mathieu-Daudé } 94086480615SPhilippe Mathieu-Daudé 94186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 94286480615SPhilippe Mathieu-Daudé xpsr, 94386480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 94486480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 94586480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 94686480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 94786480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 94886480615SPhilippe Mathieu-Daudé ns_status, 94986480615SPhilippe Mathieu-Daudé mode); 95086480615SPhilippe Mathieu-Daudé } else { 95186480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 95286480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 95386480615SPhilippe Mathieu-Daudé 95486480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 95586480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 95686480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 95786480615SPhilippe Mathieu-Daudé } 95886480615SPhilippe Mathieu-Daudé 95986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 96086480615SPhilippe Mathieu-Daudé psr, 96186480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 96286480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 96386480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 96486480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 96586480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 96686480615SPhilippe Mathieu-Daudé ns_status, 96786480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 96886480615SPhilippe Mathieu-Daudé } 96986480615SPhilippe Mathieu-Daudé 97086480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 97186480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 972a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 973a6627f5fSRichard Henderson numvfpregs = 32; 9747fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 975a6627f5fSRichard Henderson numvfpregs = 16; 97686480615SPhilippe Mathieu-Daudé } 97786480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 97886480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 97986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 98086480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 98186480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 98286480615SPhilippe Mathieu-Daudé i, v); 98386480615SPhilippe Mathieu-Daudé } 98486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 98586480615SPhilippe Mathieu-Daudé } 98686480615SPhilippe Mathieu-Daudé } 98786480615SPhilippe Mathieu-Daudé 98846de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 98946de5913SIgor Mammedov { 99046de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 99146de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 99246de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 99346de5913SIgor Mammedov } 99446de5913SIgor Mammedov 995ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 996ac87e507SPeter Maydell { 997ac87e507SPeter Maydell /* 998ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 999ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 1000ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 1001ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 1002ac87e507SPeter Maydell */ 1003ac87e507SPeter Maydell ARMCPRegInfo *r = data; 1004ac87e507SPeter Maydell 1005ac87e507SPeter Maydell g_free((void *)r->name); 1006ac87e507SPeter Maydell g_free(r); 1007ac87e507SPeter Maydell } 1008ac87e507SPeter Maydell 1009fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1010fcf5ef2aSThomas Huth { 1011fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1012fcf5ef2aSThomas Huth 10137506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 1014fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 1015ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 1016fcf5ef2aSThomas Huth 1017b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 101808267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 101908267487SAaron Lindsay 1020fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1021fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1022fcf5ef2aSThomas Huth if (kvm_enabled()) { 1023fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1024fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1025fcf5ef2aSThomas Huth */ 1026fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1027fcf5ef2aSThomas Huth } else { 1028fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1029fcf5ef2aSThomas Huth } 1030fcf5ef2aSThomas Huth 1031fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1032fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1033aa1b3111SPeter Maydell 1034aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1035aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 103607f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 103707f48730SAndrew Jones "pmu-interrupt", 1); 1038fcf5ef2aSThomas Huth #endif 1039fcf5ef2aSThomas Huth 1040fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1041fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1042fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1043fcf5ef2aSThomas Huth */ 1044fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 1045fcf5ef2aSThomas Huth cpu->psci_version = 1; /* By default assume PSCI v0.1 */ 1046fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1047fcf5ef2aSThomas Huth 1048fcf5ef2aSThomas Huth if (tcg_enabled()) { 1049fcf5ef2aSThomas Huth cpu->psci_version = 2; /* TCG implements PSCI 0.2 */ 1050fcf5ef2aSThomas Huth } 1051fcf5ef2aSThomas Huth } 1052fcf5ef2aSThomas Huth 105396eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 105496eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 105596eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 105696eec6b2SAndrew Jeffery 1057fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1058fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1059fcf5ef2aSThomas Huth 1060fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1061fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1062fcf5ef2aSThomas Huth 1063fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 1064fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 1065fcf5ef2aSThomas Huth 106645ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1067c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1068c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1069c25bd18aSPeter Maydell 1070fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1071fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 107245ca3a14SRichard Henderson #endif 1073fcf5ef2aSThomas Huth 10743a062d57SJulian Brown static Property arm_cpu_cfgend_property = 10753a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 10763a062d57SJulian Brown 107797a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 107897a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 107997a28b0eSPeter Maydell 108097a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 108197a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 108297a28b0eSPeter Maydell 1083ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1084ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1085ea90db0aSPeter Maydell 1086fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1087fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1088fcf5ef2aSThomas Huth 10898d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 10908d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 10918d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 10928d92e26bSPeter Maydell * to override that with an incorrect constant value. 10938d92e26bSPeter Maydell */ 1094fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 10958d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 10968d92e26bSPeter Maydell pmsav7_dregion, 10978d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1098fcf5ef2aSThomas Huth 1099ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1100ae502508SAndrew Jones { 1101ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1102ae502508SAndrew Jones 1103ae502508SAndrew Jones return cpu->has_pmu; 1104ae502508SAndrew Jones } 1105ae502508SAndrew Jones 1106ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1107ae502508SAndrew Jones { 1108ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1109ae502508SAndrew Jones 1110ae502508SAndrew Jones if (value) { 1111ae502508SAndrew Jones if (kvm_enabled() && !kvm_arm_pmu_supported(CPU(cpu))) { 1112ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1113ae502508SAndrew Jones return; 1114ae502508SAndrew Jones } 1115ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1116ae502508SAndrew Jones } else { 1117ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1118ae502508SAndrew Jones } 1119ae502508SAndrew Jones cpu->has_pmu = value; 1120ae502508SAndrew Jones } 1121ae502508SAndrew Jones 11227def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 11237def8754SAndrew Jeffery { 112496eec6b2SAndrew Jeffery /* 112596eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 112696eec6b2SAndrew Jeffery * 112796eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 112896eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 112996eec6b2SAndrew Jeffery * 113096eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 113196eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 113296eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 113396eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 113496eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 113596eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 113696eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 113796eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 113896eec6b2SAndrew Jeffery * 113996eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 114096eec6b2SAndrew Jeffery * cannot become zero. 114196eec6b2SAndrew Jeffery */ 11427def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 11437def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 11447def8754SAndrew Jeffery } 11457def8754SAndrew Jeffery 114651e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1147fcf5ef2aSThomas Huth { 1148fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1149fcf5ef2aSThomas Huth 1150790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1151790a1150SPeter Maydell * in realize with the other feature-implication checks because 1152790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1153790a1150SPeter Maydell */ 1154790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1155790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1156790a1150SPeter Maydell } 1157790a1150SPeter Maydell 1158fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1159fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 116094d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1161fcf5ef2aSThomas Huth } 1162fcf5ef2aSThomas Huth 1163fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 116494d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1165fcf5ef2aSThomas Huth } 1166fcf5ef2aSThomas Huth 1167fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 116894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property); 1169fcf5ef2aSThomas Huth } 1170fcf5ef2aSThomas Huth 117145ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1172fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1173fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1174fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1175fcf5ef2aSThomas Huth */ 117694d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1177fcf5ef2aSThomas Huth 1178fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1179fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1180fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1181fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1182d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1183fcf5ef2aSThomas Huth } 1184fcf5ef2aSThomas Huth 1185c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 118694d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1187c25bd18aSPeter Maydell } 118845ca3a14SRichard Henderson #endif 1189c25bd18aSPeter Maydell 1190fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1191ae502508SAndrew Jones cpu->has_pmu = true; 1192d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1193fcf5ef2aSThomas Huth } 1194fcf5ef2aSThomas Huth 119597a28b0eSPeter Maydell /* 119697a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 119797a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 119897a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 119997a28b0eSPeter Maydell */ 12007d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 12017d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 12027d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 120397a28b0eSPeter Maydell cpu->has_vfp = true; 120497a28b0eSPeter Maydell if (!kvm_enabled()) { 120594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 120697a28b0eSPeter Maydell } 120797a28b0eSPeter Maydell } 120897a28b0eSPeter Maydell 120997a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 121097a28b0eSPeter Maydell cpu->has_neon = true; 121197a28b0eSPeter Maydell if (!kvm_enabled()) { 121294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 121397a28b0eSPeter Maydell } 121497a28b0eSPeter Maydell } 121597a28b0eSPeter Maydell 1216ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1217ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 121894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1219ea90db0aSPeter Maydell } 1220ea90db0aSPeter Maydell 1221452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 122294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1223fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1224fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 122594d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1226fcf5ef2aSThomas Huth } 1227fcf5ef2aSThomas Huth } 1228fcf5ef2aSThomas Huth 1229181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1230181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1231181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1232d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1233f9f62e4cSPeter Maydell /* 1234f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1235f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1236f9f62e4cSPeter Maydell * the property to be set after realize. 1237f9f62e4cSPeter Maydell */ 123864a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 123964a7b8deSFelipe Franciosi &cpu->init_svtor, 1240d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1241181962fdSPeter Maydell } 1242181962fdSPeter Maydell 124394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 124496eec6b2SAndrew Jeffery 124596eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 124694d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 124796eec6b2SAndrew Jeffery } 1248*9e6f8d8aSfangying 1249*9e6f8d8aSfangying if (kvm_enabled()) { 1250*9e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 1251*9e6f8d8aSfangying } 1252fcf5ef2aSThomas Huth } 1253fcf5ef2aSThomas Huth 1254fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1255fcf5ef2aSThomas Huth { 1256fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 125708267487SAaron Lindsay ARMELChangeHook *hook, *next; 125808267487SAaron Lindsay 1259fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 126008267487SAaron Lindsay 1261b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1262b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1263b5c53d1bSAaron Lindsay g_free(hook); 1264b5c53d1bSAaron Lindsay } 126508267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 126608267487SAaron Lindsay QLIST_REMOVE(hook, node); 126708267487SAaron Lindsay g_free(hook); 126808267487SAaron Lindsay } 12694e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 12704e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 12714e7beb0cSAaron Lindsay OS timer_del(cpu->pmu_timer); 12724e7beb0cSAaron Lindsay OS timer_deinit(cpu->pmu_timer); 12734e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 12744e7beb0cSAaron Lindsay OS } 12754e7beb0cSAaron Lindsay OS #endif 1276fcf5ef2aSThomas Huth } 1277fcf5ef2aSThomas Huth 12780df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 12790df9142dSAndrew Jones { 12800df9142dSAndrew Jones Error *local_err = NULL; 12810df9142dSAndrew Jones 12820df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 12830df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 12840df9142dSAndrew Jones if (local_err != NULL) { 12850df9142dSAndrew Jones error_propagate(errp, local_err); 12860df9142dSAndrew Jones return; 12870df9142dSAndrew Jones } 12880df9142dSAndrew Jones } 12890df9142dSAndrew Jones } 12900df9142dSAndrew Jones 1291fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1292fcf5ef2aSThomas Huth { 1293fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1294fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1295fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1296fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1297fcf5ef2aSThomas Huth int pagebits; 1298fcf5ef2aSThomas Huth Error *local_err = NULL; 12990f8d06f1SRichard Henderson bool no_aa32 = false; 1300fcf5ef2aSThomas Huth 1301c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1302c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1303c4487d76SPeter Maydell * this is the first point where we can report it. 1304c4487d76SPeter Maydell */ 1305c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1306c4487d76SPeter Maydell if (!kvm_enabled()) { 1307c4487d76SPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM"); 1308c4487d76SPeter Maydell } else { 1309c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1310c4487d76SPeter Maydell } 1311c4487d76SPeter Maydell return; 1312c4487d76SPeter Maydell } 1313c4487d76SPeter Maydell 131495f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 131595f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 131695f87565SPeter Maydell * hardware; trying to use one without the other is a command line 131795f87565SPeter Maydell * error and will result in segfaults if not caught here. 131895f87565SPeter Maydell */ 131995f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 132095f87565SPeter Maydell if (!env->nvic) { 132195f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 132295f87565SPeter Maydell return; 132395f87565SPeter Maydell } 132495f87565SPeter Maydell } else { 132595f87565SPeter Maydell if (env->nvic) { 132695f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 132795f87565SPeter Maydell return; 132895f87565SPeter Maydell } 132995f87565SPeter Maydell } 1330397cd31fSPeter Maydell 133196eec6b2SAndrew Jeffery { 133296eec6b2SAndrew Jeffery uint64_t scale; 133396eec6b2SAndrew Jeffery 133496eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 133596eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 133696eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 133796eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 133896eec6b2SAndrew Jeffery return; 133996eec6b2SAndrew Jeffery } 134096eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 134196eec6b2SAndrew Jeffery } else { 134296eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 134396eec6b2SAndrew Jeffery } 134496eec6b2SAndrew Jeffery 134596eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1346397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 134796eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1348397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 134996eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1350397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 135196eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1352397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 13538c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 13548c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 135596eec6b2SAndrew Jeffery } 135695f87565SPeter Maydell #endif 135795f87565SPeter Maydell 1358fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1359fcf5ef2aSThomas Huth if (local_err != NULL) { 1360fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1361fcf5ef2aSThomas Huth return; 1362fcf5ef2aSThomas Huth } 1363fcf5ef2aSThomas Huth 13640df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 13650df9142dSAndrew Jones if (local_err != NULL) { 13660df9142dSAndrew Jones error_propagate(errp, local_err); 13670df9142dSAndrew Jones return; 13680df9142dSAndrew Jones } 13690df9142dSAndrew Jones 137097a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 137197a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 137297a28b0eSPeter Maydell /* 137397a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 137497a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 137597a28b0eSPeter Maydell */ 137697a28b0eSPeter Maydell error_setg(errp, 137797a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 137897a28b0eSPeter Maydell return; 137997a28b0eSPeter Maydell } 138097a28b0eSPeter Maydell 138197a28b0eSPeter Maydell if (!cpu->has_vfp) { 138297a28b0eSPeter Maydell uint64_t t; 138397a28b0eSPeter Maydell uint32_t u; 138497a28b0eSPeter Maydell 138597a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 138697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 138797a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 138897a28b0eSPeter Maydell 138997a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 139097a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 139197a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 139297a28b0eSPeter Maydell 139397a28b0eSPeter Maydell u = cpu->isar.id_isar6; 139497a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 139597a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 139697a28b0eSPeter Maydell 139797a28b0eSPeter Maydell u = cpu->isar.mvfr0; 139897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 139997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 140097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 140197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 140297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 140397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 140497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 140597a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 140697a28b0eSPeter Maydell 140797a28b0eSPeter Maydell u = cpu->isar.mvfr1; 140897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 140997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 141097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 141197a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 141297a28b0eSPeter Maydell 141397a28b0eSPeter Maydell u = cpu->isar.mvfr2; 141497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 141597a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 141697a28b0eSPeter Maydell } 141797a28b0eSPeter Maydell 141897a28b0eSPeter Maydell if (!cpu->has_neon) { 141997a28b0eSPeter Maydell uint64_t t; 142097a28b0eSPeter Maydell uint32_t u; 142197a28b0eSPeter Maydell 142297a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 142397a28b0eSPeter Maydell 142497a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 142597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 142697a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 142797a28b0eSPeter Maydell 142897a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 142997a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 143097a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 143197a28b0eSPeter Maydell 143297a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 143397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 143497a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 143597a28b0eSPeter Maydell 143697a28b0eSPeter Maydell u = cpu->isar.id_isar5; 143797a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 143897a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 143997a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 144097a28b0eSPeter Maydell 144197a28b0eSPeter Maydell u = cpu->isar.id_isar6; 144297a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 144397a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 144497a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 144597a28b0eSPeter Maydell 144697a28b0eSPeter Maydell u = cpu->isar.mvfr1; 144797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 144897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 144997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 145097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 145197a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 145297a28b0eSPeter Maydell 145397a28b0eSPeter Maydell u = cpu->isar.mvfr2; 145497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 145597a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 145697a28b0eSPeter Maydell } 145797a28b0eSPeter Maydell 145897a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 145997a28b0eSPeter Maydell uint64_t t; 146097a28b0eSPeter Maydell uint32_t u; 146197a28b0eSPeter Maydell 146297a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 146397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 146497a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 146597a28b0eSPeter Maydell 146697a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 146797a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 146897a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 146997a28b0eSPeter Maydell 147097a28b0eSPeter Maydell u = cpu->isar.mvfr0; 147197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 147297a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1473c52881bbSRichard Henderson 1474c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1475c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1476c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1477c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 147897a28b0eSPeter Maydell } 147997a28b0eSPeter Maydell 1480ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1481ea90db0aSPeter Maydell uint32_t u; 1482ea90db0aSPeter Maydell 1483ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1484ea90db0aSPeter Maydell 1485ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1486ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1487ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1488ea90db0aSPeter Maydell 1489ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1490ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1491ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1492ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1493ea90db0aSPeter Maydell 1494ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1495ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1496ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1497ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1498ea90db0aSPeter Maydell } 1499ea90db0aSPeter Maydell 1500fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1501fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 15025256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 15035256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 15045256df88SRichard Henderson } else { 15055110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 15065110e683SAaron Lindsay } 15075256df88SRichard Henderson } 15080f8d06f1SRichard Henderson 15090f8d06f1SRichard Henderson /* 15100f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 15110f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 15120f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 15138f4821d7SPeter Maydell * As a general principle, we also do not make ID register 15148f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 15158f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 15160f8d06f1SRichard Henderson */ 15170f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 15180f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 15190f8d06f1SRichard Henderson } 15200f8d06f1SRichard Henderson 15215110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 15225110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 15235110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 15245110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 15255110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 15265110e683SAaron Lindsay * include the various other features that V7VE implies. 15275110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 15285110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 15295110e683SAaron Lindsay */ 1530873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1531873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1532fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 15335110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1534fcf5ef2aSThomas Huth } 1535fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1536fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1537fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1538fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1539fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1540fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1541fcf5ef2aSThomas Huth } else { 1542fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1543fcf5ef2aSThomas Huth } 154491db4642SCédric Le Goater 154591db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 154691db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 154791db4642SCédric Le Goater */ 154891db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1549fcf5ef2aSThomas Huth } 1550fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1551fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1552fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1553fcf5ef2aSThomas Huth } 1554fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1555fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1556fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1557873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1558873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1559fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1560fcf5ef2aSThomas Huth } 1561fcf5ef2aSThomas Huth } 1562fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1563fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1564fcf5ef2aSThomas Huth } 1565fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1566fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1567fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_PXN); 1568fcf5ef2aSThomas Huth } 1569fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1570fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1571fcf5ef2aSThomas Huth } 1572fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1573fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1574fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1575fcf5ef2aSThomas Huth } 1576fcf5ef2aSThomas Huth 1577ea7ac69dSPeter Maydell /* 1578ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1579ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1580ea7ac69dSPeter Maydell */ 15817d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 15827d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 15837d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1584ea7ac69dSPeter Maydell 1585fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1586fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1587452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1588fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1589fcf5ef2aSThomas Huth * can use 4K pages. 1590fcf5ef2aSThomas Huth */ 1591fcf5ef2aSThomas Huth pagebits = 12; 1592fcf5ef2aSThomas Huth } else { 1593fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1594fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1595fcf5ef2aSThomas Huth */ 1596fcf5ef2aSThomas Huth pagebits = 10; 1597fcf5ef2aSThomas Huth } 1598fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1599fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1600fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1601fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1602fcf5ef2aSThomas Huth */ 1603fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1604fcf5ef2aSThomas Huth "system is using"); 1605fcf5ef2aSThomas Huth return; 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1609fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1610fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1611fcf5ef2aSThomas Huth * so these bits always RAZ. 1612fcf5ef2aSThomas Huth */ 1613fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 161446de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 161546de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1616fcf5ef2aSThomas Huth } 1617fcf5ef2aSThomas Huth 1618fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1619fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1620fcf5ef2aSThomas Huth } 1621fcf5ef2aSThomas Huth 16223a062d57SJulian Brown if (cpu->cfgend) { 16233a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 16243a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 16253a062d57SJulian Brown } else { 16263a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 16273a062d57SJulian Brown } 16283a062d57SJulian Brown } 16293a062d57SJulian Brown 1630fcf5ef2aSThomas Huth if (!cpu->has_el3) { 1631fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1632fcf5ef2aSThomas Huth * feature. 1633fcf5ef2aSThomas Huth */ 1634fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1635fcf5ef2aSThomas Huth 1636fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1637fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1638fcf5ef2aSThomas Huth */ 1639fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf0; 164047576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1641fcf5ef2aSThomas Huth } 1642fcf5ef2aSThomas Huth 1643c25bd18aSPeter Maydell if (!cpu->has_el2) { 1644c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1645c25bd18aSPeter Maydell } 1646c25bd18aSPeter Maydell 1647d6f02ce3SWei Huang if (!cpu->has_pmu) { 1648fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 164957a4a11bSAaron Lindsay } 165057a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1651bf8d0969SAaron Lindsay OS pmu_init(cpu); 165257a4a11bSAaron Lindsay 165357a4a11bSAaron Lindsay if (!kvm_enabled()) { 1654033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1655033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1656fcf5ef2aSThomas Huth } 16574e7beb0cSAaron Lindsay OS 16584e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 16594e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 16604e7beb0cSAaron Lindsay OS cpu); 16614e7beb0cSAaron Lindsay OS #endif 166257a4a11bSAaron Lindsay } else { 16632a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 16642a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1665a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 166657a4a11bSAaron Lindsay cpu->pmceid0 = 0; 166757a4a11bSAaron Lindsay cpu->pmceid1 = 0; 166857a4a11bSAaron Lindsay } 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1671fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1672fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1673fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1674fcf5ef2aSThomas Huth */ 167547576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 1676fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf000; 1677fcf5ef2aSThomas Huth } 1678fcf5ef2aSThomas Huth 1679f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1680f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1681f50cd314SPeter Maydell */ 1682fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1683f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1684f50cd314SPeter Maydell } 1685f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1686f50cd314SPeter Maydell cpu->has_mpu = false; 1687fcf5ef2aSThomas Huth } 1688fcf5ef2aSThomas Huth 1689452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1690fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1691fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1692fcf5ef2aSThomas Huth 1693fcf5ef2aSThomas Huth if (nr > 0xff) { 1694fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1695fcf5ef2aSThomas Huth return; 1696fcf5ef2aSThomas Huth } 1697fcf5ef2aSThomas Huth 1698fcf5ef2aSThomas Huth if (nr) { 16990e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 17000e1a46bbSPeter Maydell /* PMSAv8 */ 170162c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 170262c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 170362c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 170462c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 170562c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 170662c58ee0SPeter Maydell } 17070e1a46bbSPeter Maydell } else { 1708fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1709fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1710fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1711fcf5ef2aSThomas Huth } 1712fcf5ef2aSThomas Huth } 17130e1a46bbSPeter Maydell } 1714fcf5ef2aSThomas Huth 17159901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 17169901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 17179901c576SPeter Maydell 17189901c576SPeter Maydell if (nr > 0xff) { 17199901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 17209901c576SPeter Maydell return; 17219901c576SPeter Maydell } 17229901c576SPeter Maydell 17239901c576SPeter Maydell if (nr) { 17249901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 17259901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 17269901c576SPeter Maydell } 17279901c576SPeter Maydell } 17289901c576SPeter Maydell 172991db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 173091db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 173191db4642SCédric Le Goater } 173291db4642SCédric Le Goater 1733fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1734fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1735fcf5ef2aSThomas Huth 1736fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1737fcf5ef2aSThomas Huth 1738fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1739cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1740cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 1741cc7d44c2SLike Xu 17421d2091bcSPeter Maydell if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) { 17431d2091bcSPeter Maydell cs->num_ases = 2; 17441d2091bcSPeter Maydell 1745fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1746fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1747fcf5ef2aSThomas Huth } 174880ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 174980ceb07aSPeter Xu cpu->secure_memory); 17501d2091bcSPeter Maydell } else { 17511d2091bcSPeter Maydell cs->num_ases = 1; 1752fcf5ef2aSThomas Huth } 175380ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1754f9a69711SAlistair Francis 1755f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1756f9a69711SAlistair Francis if (cpu->core_count == -1) { 1757f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1758f9a69711SAlistair Francis } 1759fcf5ef2aSThomas Huth #endif 1760fcf5ef2aSThomas Huth 1761fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1762fcf5ef2aSThomas Huth cpu_reset(cs); 1763fcf5ef2aSThomas Huth 1764fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1765fcf5ef2aSThomas Huth } 1766fcf5ef2aSThomas Huth 1767fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1768fcf5ef2aSThomas Huth { 1769fcf5ef2aSThomas Huth ObjectClass *oc; 1770fcf5ef2aSThomas Huth char *typename; 1771fcf5ef2aSThomas Huth char **cpuname; 1772a0032cc5SPeter Maydell const char *cpunamestr; 1773fcf5ef2aSThomas Huth 1774fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1775a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1776a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1777a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1778a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1779a0032cc5SPeter Maydell */ 1780a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1781a0032cc5SPeter Maydell cpunamestr = "max"; 1782a0032cc5SPeter Maydell } 1783a0032cc5SPeter Maydell #endif 1784a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1785fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 1786fcf5ef2aSThomas Huth g_strfreev(cpuname); 1787fcf5ef2aSThomas Huth g_free(typename); 1788fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 1789fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 1790fcf5ef2aSThomas Huth return NULL; 1791fcf5ef2aSThomas Huth } 1792fcf5ef2aSThomas Huth return oc; 1793fcf5ef2aSThomas Huth } 1794fcf5ef2aSThomas Huth 1795fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */ 1796fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 1797fcf5ef2aSThomas Huth 1798fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = { 1799fcf5ef2aSThomas Huth { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0, 1800fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1801fcf5ef2aSThomas Huth { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1802fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1803fcf5ef2aSThomas Huth REGINFO_SENTINEL 1804fcf5ef2aSThomas Huth }; 1805fcf5ef2aSThomas Huth 1806fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj) 1807fcf5ef2aSThomas Huth { 1808fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1809fcf5ef2aSThomas Huth 1810fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a8"; 1811fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1812fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1813fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1814fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1815fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1816fcf5ef2aSThomas Huth cpu->midr = 0x410fc080; 1817fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410330c0; 181847576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 181947576b94SRichard Henderson cpu->isar.mvfr1 = 0x00011111; 1820fcf5ef2aSThomas Huth cpu->ctr = 0x82048004; 1821fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1822fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1823fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1824a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x400; 1825fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 182610054016SPeter Maydell cpu->isar.id_mmfr0 = 0x31100003; 182710054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 182810054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01202000; 182910054016SPeter Maydell cpu->isar.id_mmfr3 = 0x11; 183047576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 183147576b94SRichard Henderson cpu->isar.id_isar1 = 0x12112111; 183247576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232031; 183347576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 183447576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 18354426d361SPeter Maydell cpu->isar.dbgdidr = 0x15141000; 1836fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (2 << 24) | 3; 1837fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */ 1838fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */ 1839fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */ 1840fcf5ef2aSThomas Huth cpu->reset_auxcr = 2; 1841fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa8_cp_reginfo); 1842fcf5ef2aSThomas Huth } 1843fcf5ef2aSThomas Huth 1844fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = { 1845fcf5ef2aSThomas Huth /* power_control should be set to maximum latency. Again, 1846fcf5ef2aSThomas Huth * default to 0 and set by private hook 1847fcf5ef2aSThomas Huth */ 1848fcf5ef2aSThomas Huth { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, 1849fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1850fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) }, 1851fcf5ef2aSThomas Huth { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1, 1852fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1853fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) }, 1854fcf5ef2aSThomas Huth { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2, 1855fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1856fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) }, 1857fcf5ef2aSThomas Huth { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, 1858fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1859fcf5ef2aSThomas Huth /* TLB lockdown control */ 1860fcf5ef2aSThomas Huth { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2, 1861fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1862fcf5ef2aSThomas Huth { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4, 1863fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1864fcf5ef2aSThomas Huth { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2, 1865fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1866fcf5ef2aSThomas Huth { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2, 1867fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1868fcf5ef2aSThomas Huth { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, 1869fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1870fcf5ef2aSThomas Huth REGINFO_SENTINEL 1871fcf5ef2aSThomas Huth }; 1872fcf5ef2aSThomas Huth 1873fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj) 1874fcf5ef2aSThomas Huth { 1875fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1876fcf5ef2aSThomas Huth 1877fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a9"; 1878fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1879fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1880fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1881fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1882fcf5ef2aSThomas Huth /* Note that A9 supports the MP extensions even for 1883fcf5ef2aSThomas Huth * A9UP and single-core A9MP (which are both different 1884fcf5ef2aSThomas Huth * and valid configurations; we don't model A9UP). 1885fcf5ef2aSThomas Huth */ 1886fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 1887fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR); 1888fcf5ef2aSThomas Huth cpu->midr = 0x410fc090; 1889fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41033090; 189047576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 189147576b94SRichard Henderson cpu->isar.mvfr1 = 0x01111111; 1892fcf5ef2aSThomas Huth cpu->ctr = 0x80038003; 1893fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1894fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1895fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1896a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x000; 1897fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 189810054016SPeter Maydell cpu->isar.id_mmfr0 = 0x00100103; 189910054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 190010054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01230000; 190110054016SPeter Maydell cpu->isar.id_mmfr3 = 0x00002111; 190247576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 190347576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 190447576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 190547576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 190647576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 19074426d361SPeter Maydell cpu->isar.dbgdidr = 0x35141000; 1908fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (1 << 24) | 3; 1909fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ 1910fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */ 1911fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa9_cp_reginfo); 1912fcf5ef2aSThomas Huth } 1913fcf5ef2aSThomas Huth 1914fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1915fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) 1916fcf5ef2aSThomas Huth { 1917cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1918cc7d44c2SLike Xu 1919fcf5ef2aSThomas Huth /* Linux wants the number of processors from here. 1920fcf5ef2aSThomas Huth * Might as well set the interrupt-controller bit too. 1921fcf5ef2aSThomas Huth */ 1922cc7d44c2SLike Xu return ((ms->smp.cpus - 1) << 24) | (1 << 23); 1923fcf5ef2aSThomas Huth } 1924fcf5ef2aSThomas Huth #endif 1925fcf5ef2aSThomas Huth 1926fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = { 1927fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1928fcf5ef2aSThomas Huth { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1929fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read, 1930fcf5ef2aSThomas Huth .writefn = arm_cp_write_ignore, }, 1931fcf5ef2aSThomas Huth #endif 1932fcf5ef2aSThomas Huth { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, 1933fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1934fcf5ef2aSThomas Huth REGINFO_SENTINEL 1935fcf5ef2aSThomas Huth }; 1936fcf5ef2aSThomas Huth 1937fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj) 1938fcf5ef2aSThomas Huth { 1939fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1940fcf5ef2aSThomas Huth 1941fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a7"; 19425110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 1943fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1944fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1945fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 1946fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1947fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 1948436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 1949fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1950a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1951fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7; 1952fcf5ef2aSThomas Huth cpu->midr = 0x410fc075; 1953fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41023075; 195447576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 195547576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 1956fcf5ef2aSThomas Huth cpu->ctr = 0x84448003; 1957fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1958fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 1959fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 1960a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x02010555; 1961fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 196210054016SPeter Maydell cpu->isar.id_mmfr0 = 0x10101105; 196310054016SPeter Maydell cpu->isar.id_mmfr1 = 0x40000000; 196410054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01240000; 196510054016SPeter Maydell cpu->isar.id_mmfr3 = 0x02102211; 196637bdda89SRichard Henderson /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but 196737bdda89SRichard Henderson * table 4-41 gives 0x02101110, which includes the arm div insns. 196837bdda89SRichard Henderson */ 196947576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 197047576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 197147576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 197247576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 197347576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 19744426d361SPeter Maydell cpu->isar.dbgdidr = 0x3515f005; 1975fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 1976fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 1977fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 1978fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 1979fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */ 1980fcf5ef2aSThomas Huth } 1981fcf5ef2aSThomas Huth 1982fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj) 1983fcf5ef2aSThomas Huth { 1984fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1985fcf5ef2aSThomas Huth 1986fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a15"; 19875110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 1988fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1989fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1990fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 1991fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1992fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 1993436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 1994fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1995a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1996fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; 1997fcf5ef2aSThomas Huth cpu->midr = 0x412fc0f1; 1998fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410430f0; 199947576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 200047576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 2001fcf5ef2aSThomas Huth cpu->ctr = 0x8444c004; 2002fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 2003fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 2004fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 2005a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x02010555; 2006fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 200710054016SPeter Maydell cpu->isar.id_mmfr0 = 0x10201105; 200810054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 200910054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01240000; 201010054016SPeter Maydell cpu->isar.id_mmfr3 = 0x02102211; 201147576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 201247576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 201347576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 201447576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 201547576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 20164426d361SPeter Maydell cpu->isar.dbgdidr = 0x3515f021; 2017fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 2018fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 2019fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 2020fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 2021fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); 2022fcf5ef2aSThomas Huth } 2023fcf5ef2aSThomas Huth 2024bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2025bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host); 2026bab52d4bSPeter Maydell * otherwise, a CPU with as many features enabled as our emulation supports. 2027bab52d4bSPeter Maydell * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c; 2028bab52d4bSPeter Maydell * this only needs to handle 32 bits. 2029bab52d4bSPeter Maydell */ 2030bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj) 2031bab52d4bSPeter Maydell { 2032bab52d4bSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 2033bab52d4bSPeter Maydell 2034bab52d4bSPeter Maydell if (kvm_enabled()) { 2035bab52d4bSPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 2036bab52d4bSPeter Maydell } else { 2037bab52d4bSPeter Maydell cortex_a15_initfn(obj); 2038973751fdSPeter Maydell 2039973751fdSPeter Maydell /* old-style VFP short-vector support */ 2040973751fdSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); 2041973751fdSPeter Maydell 2042fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2043a0032cc5SPeter Maydell /* We don't set these in system emulation mode for the moment, 2044962fcbf2SRichard Henderson * since we don't correctly set (all of) the ID registers to 2045962fcbf2SRichard Henderson * advertise them. 2046a0032cc5SPeter Maydell */ 2047fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8); 2048962fcbf2SRichard Henderson { 2049962fcbf2SRichard Henderson uint32_t t; 2050962fcbf2SRichard Henderson 2051962fcbf2SRichard Henderson t = cpu->isar.id_isar5; 2052962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, AES, 2); 2053962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); 2054962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); 2055962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); 2056962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, RDM, 1); 2057962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); 2058962fcbf2SRichard Henderson cpu->isar.id_isar5 = t; 2059962fcbf2SRichard Henderson 2060962fcbf2SRichard Henderson t = cpu->isar.id_isar6; 20616c1f6f27SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); 2062962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, DP, 1); 2063991c0599SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, FHM, 1); 20649888bd1eSRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SB, 1); 2065cb570bd3SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); 2066962fcbf2SRichard Henderson cpu->isar.id_isar6 = t; 2067ab638a32SRichard Henderson 206845b1a243SAlex Bennée t = cpu->isar.mvfr1; 206945b1a243SAlex Bennée t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */ 207045b1a243SAlex Bennée cpu->isar.mvfr1 = t; 207145b1a243SAlex Bennée 2072c8877d0fSRichard Henderson t = cpu->isar.mvfr2; 2073c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ 2074c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ 2075c8877d0fSRichard Henderson cpu->isar.mvfr2 = t; 2076c8877d0fSRichard Henderson 207710054016SPeter Maydell t = cpu->isar.id_mmfr3; 2078e0fe7309SRichard Henderson t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ 207910054016SPeter Maydell cpu->isar.id_mmfr3 = t; 2080e0fe7309SRichard Henderson 208110054016SPeter Maydell t = cpu->isar.id_mmfr4; 2082ab638a32SRichard Henderson t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ 2083f6287c24SPeter Maydell t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ 208441a4bf1fSPeter Maydell t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ 2085ce3125beSPeter Maydell t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ 208610054016SPeter Maydell cpu->isar.id_mmfr4 = t; 2087962fcbf2SRichard Henderson } 2088a0032cc5SPeter Maydell #endif 2089a0032cc5SPeter Maydell } 2090fcf5ef2aSThomas Huth } 2091fcf5ef2aSThomas Huth #endif 2092fcf5ef2aSThomas Huth 2093fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */ 2094fcf5ef2aSThomas Huth 2095fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = { 2096fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 2097fcf5ef2aSThomas Huth { .name = "cortex-a7", .initfn = cortex_a7_initfn }, 2098fcf5ef2aSThomas Huth { .name = "cortex-a8", .initfn = cortex_a8_initfn }, 2099fcf5ef2aSThomas Huth { .name = "cortex-a9", .initfn = cortex_a9_initfn }, 2100fcf5ef2aSThomas Huth { .name = "cortex-a15", .initfn = cortex_a15_initfn }, 2101bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2102bab52d4bSPeter Maydell { .name = "max", .initfn = arm_max_initfn }, 2103bab52d4bSPeter Maydell #endif 2104fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2105a0032cc5SPeter Maydell { .name = "any", .initfn = arm_max_initfn }, 2106fcf5ef2aSThomas Huth #endif 2107fcf5ef2aSThomas Huth #endif 2108fcf5ef2aSThomas Huth }; 2109fcf5ef2aSThomas Huth 2110fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2111fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), 2112fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), 2113e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 2114fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2115fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 211615f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2117f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2118fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2119fcf5ef2aSThomas Huth }; 2120fcf5ef2aSThomas Huth 2121fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2122fcf5ef2aSThomas Huth { 2123fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2124fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2125fcf5ef2aSThomas Huth 2126fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2127fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2128fcf5ef2aSThomas Huth } 2129fcf5ef2aSThomas Huth return g_strdup("arm"); 2130fcf5ef2aSThomas Huth } 2131fcf5ef2aSThomas Huth 2132fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2133fcf5ef2aSThomas Huth { 2134fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2135fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2136fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2137fcf5ef2aSThomas Huth 2138bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2139bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2140fcf5ef2aSThomas Huth 21414f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2142781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2143fcf5ef2aSThomas Huth 2144fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2145fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2146fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_cpu_exec_interrupt; 2147fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2148fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 214942f6ed91SJulia Suvorova cc->synchronize_from_tb = arm_cpu_synchronize_from_tb; 2150fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2151fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 21527350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 2153fcf5ef2aSThomas Huth cc->do_interrupt = arm_cpu_do_interrupt; 2154fcf5ef2aSThomas Huth cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug; 2155fcf5ef2aSThomas Huth cc->asidx_from_attrs = arm_asidx_from_attrs; 2156fcf5ef2aSThomas Huth cc->vmsd = &vmstate_arm_cpu; 2157fcf5ef2aSThomas Huth cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian; 2158fcf5ef2aSThomas Huth cc->write_elf64_note = arm_cpu_write_elf64_note; 2159fcf5ef2aSThomas Huth cc->write_elf32_note = arm_cpu_write_elf32_note; 2160fcf5ef2aSThomas Huth #endif 2161fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2162fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2163fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2164200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2165fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2166fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 216774d7fc7fSRichard Henderson #ifdef CONFIG_TCG 216855c3ceefSRichard Henderson cc->tcg_initialize = arm_translate_init; 21697350d553SRichard Henderson cc->tlb_fill = arm_cpu_tlb_fill; 21709dd5cca4SPhilippe Mathieu-Daudé cc->debug_excp_handler = arm_debug_excp_handler; 21719dd5cca4SPhilippe Mathieu-Daudé cc->debug_check_watchpoint = arm_debug_check_watchpoint; 2172e21b551cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 2173e21b551cSPhilippe Mathieu-Daudé cc->do_unaligned_access = arm_cpu_do_unaligned_access; 2174e21b551cSPhilippe Mathieu-Daudé cc->do_transaction_failed = arm_cpu_do_transaction_failed; 21759dd5cca4SPhilippe Mathieu-Daudé cc->adjust_watchpoint_address = arm_adjust_watchpoint_address; 2176e21b551cSPhilippe Mathieu-Daudé #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ 217774d7fc7fSRichard Henderson #endif 2178fcf5ef2aSThomas Huth } 2179fcf5ef2aSThomas Huth 218086f0a186SPeter Maydell #ifdef CONFIG_KVM 218186f0a186SPeter Maydell static void arm_host_initfn(Object *obj) 218286f0a186SPeter Maydell { 218386f0a186SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 218486f0a186SPeter Maydell 218586f0a186SPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 218687014c6bSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 218787014c6bSAndrew Jones aarch64_add_sve_properties(obj); 218887014c6bSAndrew Jones } 218951e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 219086f0a186SPeter Maydell } 219186f0a186SPeter Maydell 219286f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = { 219386f0a186SPeter Maydell .name = TYPE_ARM_HOST_CPU, 219486f0a186SPeter Maydell #ifdef TARGET_AARCH64 219586f0a186SPeter Maydell .parent = TYPE_AARCH64_CPU, 219686f0a186SPeter Maydell #else 219786f0a186SPeter Maydell .parent = TYPE_ARM_CPU, 219886f0a186SPeter Maydell #endif 219986f0a186SPeter Maydell .instance_init = arm_host_initfn, 220086f0a186SPeter Maydell }; 220186f0a186SPeter Maydell 220286f0a186SPeter Maydell #endif 220386f0a186SPeter Maydell 220451e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 220551e5ef45SMarc-André Lureau { 220651e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 220751e5ef45SMarc-André Lureau 220851e5ef45SMarc-André Lureau acc->info->initfn(obj); 220951e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 221051e5ef45SMarc-André Lureau } 221151e5ef45SMarc-André Lureau 221251e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 221351e5ef45SMarc-André Lureau { 221451e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 221551e5ef45SMarc-André Lureau 221651e5ef45SMarc-André Lureau acc->info = data; 221751e5ef45SMarc-André Lureau } 221851e5ef45SMarc-André Lureau 221937bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2220fcf5ef2aSThomas Huth { 2221fcf5ef2aSThomas Huth TypeInfo type_info = { 2222fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2223fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 222451e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2225fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 222651e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 222751e5ef45SMarc-André Lureau .class_data = (void *)info, 2228fcf5ef2aSThomas Huth }; 2229fcf5ef2aSThomas Huth 2230fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2231fcf5ef2aSThomas Huth type_register(&type_info); 2232fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2233fcf5ef2aSThomas Huth } 2234fcf5ef2aSThomas Huth 2235fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2236fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2237fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2238fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2239fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2240fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2241fcf5ef2aSThomas Huth .abstract = true, 2242fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2243fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2244fcf5ef2aSThomas Huth }; 2245fcf5ef2aSThomas Huth 2246181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = { 2247181962fdSPeter Maydell .name = TYPE_IDAU_INTERFACE, 2248181962fdSPeter Maydell .parent = TYPE_INTERFACE, 2249181962fdSPeter Maydell .class_size = sizeof(IDAUInterfaceClass), 2250181962fdSPeter Maydell }; 2251181962fdSPeter Maydell 2252fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2253fcf5ef2aSThomas Huth { 225492b6a659SPhilippe Mathieu-Daudé const size_t cpu_count = ARRAY_SIZE(arm_cpus); 2255fcf5ef2aSThomas Huth 2256fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2257fcf5ef2aSThomas Huth 225886f0a186SPeter Maydell #ifdef CONFIG_KVM 225986f0a186SPeter Maydell type_register_static(&host_arm_cpu_type_info); 226086f0a186SPeter Maydell #endif 226192b6a659SPhilippe Mathieu-Daudé 226292b6a659SPhilippe Mathieu-Daudé if (cpu_count) { 226392b6a659SPhilippe Mathieu-Daudé size_t i; 226492b6a659SPhilippe Mathieu-Daudé 2265fcdf0a90SPhilippe Mathieu-Daudé type_register_static(&idau_interface_type_info); 226692b6a659SPhilippe Mathieu-Daudé for (i = 0; i < cpu_count; ++i) { 226792b6a659SPhilippe Mathieu-Daudé arm_cpu_register(&arm_cpus[i]); 226892b6a659SPhilippe Mathieu-Daudé } 226992b6a659SPhilippe Mathieu-Daudé } 2270fcf5ef2aSThomas Huth } 2271fcf5ef2aSThomas Huth 2272fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2273