xref: /openbmc/qemu/target/arm/cpu.c (revision 9901c576f6c02d43206e5faaf6e362ab7ea83246)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth #include "qemu/error-report.h"
23fcf5ef2aSThomas Huth #include "qapi/error.h"
24fcf5ef2aSThomas Huth #include "cpu.h"
25fcf5ef2aSThomas Huth #include "internals.h"
26fcf5ef2aSThomas Huth #include "qemu-common.h"
27fcf5ef2aSThomas Huth #include "exec/exec-all.h"
28fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
29fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
30fcf5ef2aSThomas Huth #include "hw/loader.h"
31fcf5ef2aSThomas Huth #endif
32fcf5ef2aSThomas Huth #include "hw/arm/arm.h"
33fcf5ef2aSThomas Huth #include "sysemu/sysemu.h"
34b3946626SVincent Palatin #include "sysemu/hw_accel.h"
35fcf5ef2aSThomas Huth #include "kvm_arm.h"
36fcf5ef2aSThomas Huth 
37fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
38fcf5ef2aSThomas Huth {
39fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
40fcf5ef2aSThomas Huth 
41fcf5ef2aSThomas Huth     cpu->env.regs[15] = value;
42fcf5ef2aSThomas Huth }
43fcf5ef2aSThomas Huth 
44fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
45fcf5ef2aSThomas Huth {
46fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
47fcf5ef2aSThomas Huth 
48062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
49fcf5ef2aSThomas Huth         && cs->interrupt_request &
50fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
51fcf5ef2aSThomas Huth          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
52fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
53fcf5ef2aSThomas Huth }
54fcf5ef2aSThomas Huth 
55fcf5ef2aSThomas Huth void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHook *hook,
56fcf5ef2aSThomas Huth                                  void *opaque)
57fcf5ef2aSThomas Huth {
58fcf5ef2aSThomas Huth     /* We currently only support registering a single hook function */
59fcf5ef2aSThomas Huth     assert(!cpu->el_change_hook);
60fcf5ef2aSThomas Huth     cpu->el_change_hook = hook;
61fcf5ef2aSThomas Huth     cpu->el_change_hook_opaque = opaque;
62fcf5ef2aSThomas Huth }
63fcf5ef2aSThomas Huth 
64fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
65fcf5ef2aSThomas Huth {
66fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
67fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
68fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
69fcf5ef2aSThomas Huth 
70fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
71fcf5ef2aSThomas Huth         return;
72fcf5ef2aSThomas Huth     }
73fcf5ef2aSThomas Huth 
74fcf5ef2aSThomas Huth     if (ri->resetfn) {
75fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
76fcf5ef2aSThomas Huth         return;
77fcf5ef2aSThomas Huth     }
78fcf5ef2aSThomas Huth 
79fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
80fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
81fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
82fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
83fcf5ef2aSThomas Huth      */
84fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
85fcf5ef2aSThomas Huth         return;
86fcf5ef2aSThomas Huth     }
87fcf5ef2aSThomas Huth 
88fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
89fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
90fcf5ef2aSThomas Huth     } else {
91fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
92fcf5ef2aSThomas Huth     }
93fcf5ef2aSThomas Huth }
94fcf5ef2aSThomas Huth 
95fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
96fcf5ef2aSThomas Huth {
97fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
98fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
99fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
100fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
101fcf5ef2aSThomas Huth      */
102fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
103fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
104fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
105fcf5ef2aSThomas Huth 
106fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
107fcf5ef2aSThomas Huth         return;
108fcf5ef2aSThomas Huth     }
109fcf5ef2aSThomas Huth 
110fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
111fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
112fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
113fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
114fcf5ef2aSThomas Huth }
115fcf5ef2aSThomas Huth 
116fcf5ef2aSThomas Huth /* CPUClass::reset() */
117fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s)
118fcf5ef2aSThomas Huth {
119fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
120fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
121fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
122fcf5ef2aSThomas Huth 
123fcf5ef2aSThomas Huth     acc->parent_reset(s);
124fcf5ef2aSThomas Huth 
1251f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1261f5c00cfSAlex Bennée 
127fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
128fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
129fcf5ef2aSThomas Huth 
130fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
131fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
132fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
133fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2;
134fcf5ef2aSThomas Huth 
135062ba099SAlex Bennée     cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
136fcf5ef2aSThomas Huth     s->halted = cpu->start_powered_off;
137fcf5ef2aSThomas Huth 
138fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
139fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
140fcf5ef2aSThomas Huth     }
141fcf5ef2aSThomas Huth 
142fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
143fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
144fcf5ef2aSThomas Huth         env->aarch64 = 1;
145fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
146fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
147fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
148fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
149fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
150fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
151fcf5ef2aSThomas Huth #else
152fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
153fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
154fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
155fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
156fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
157fcf5ef2aSThomas Huth         } else {
158fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
159fcf5ef2aSThomas Huth         }
160fcf5ef2aSThomas Huth         env->pc = cpu->rvbar;
161fcf5ef2aSThomas Huth #endif
162fcf5ef2aSThomas Huth     } else {
163fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
164fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
165fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
166fcf5ef2aSThomas Huth #endif
167fcf5ef2aSThomas Huth     }
168fcf5ef2aSThomas Huth 
169fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
170fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
171fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
172fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
173fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
174fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
175fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
176fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
177fcf5ef2aSThomas Huth     }
178fcf5ef2aSThomas Huth #else
179fcf5ef2aSThomas Huth     /* SVC mode with interrupts disabled.  */
180fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_SVC;
181fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
182dc7abe4dSMichael Davidsaver 
183531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
184fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
185fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
186fcf5ef2aSThomas Huth         uint8_t *rom;
187fcf5ef2aSThomas Huth 
1881e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
1891e577cc7SPeter Maydell             env->v7m.secure = true;
1903b2e9344SPeter Maydell         } else {
1913b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
1923b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
1933b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
1943b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
1953b2e9344SPeter Maydell              */
1963b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
1971e577cc7SPeter Maydell         }
1981e577cc7SPeter Maydell 
1999d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
2002c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
2019d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
2022c4da50dSPeter Maydell          */
2039d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
2049d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
2059d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
2069d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
2079d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2089d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2099d40cd8aSPeter Maydell         }
2102c4da50dSPeter Maydell 
211056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
212056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
213056f43dfSPeter Maydell 
214dc7abe4dSMichael Davidsaver         /* Load the initial SP and PC from the vector table at address 0 */
215fcf5ef2aSThomas Huth         rom = rom_ptr(0);
216fcf5ef2aSThomas Huth         if (rom) {
217fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
218fcf5ef2aSThomas Huth              * copied into physical memory.
219fcf5ef2aSThomas Huth              */
220fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
221fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
222fcf5ef2aSThomas Huth         } else {
223fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
224fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
225fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
226fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
227fcf5ef2aSThomas Huth              */
228fcf5ef2aSThomas Huth             initial_msp = ldl_phys(s->as, 0);
229fcf5ef2aSThomas Huth             initial_pc = ldl_phys(s->as, 4);
230fcf5ef2aSThomas Huth         }
231fcf5ef2aSThomas Huth 
232fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
233fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
234fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
235fcf5ef2aSThomas Huth     }
236fcf5ef2aSThomas Huth 
237fcf5ef2aSThomas Huth     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
238fcf5ef2aSThomas Huth      * executing as AArch32 then check if highvecs are enabled and
239fcf5ef2aSThomas Huth      * adjust the PC accordingly.
240fcf5ef2aSThomas Huth      */
241fcf5ef2aSThomas Huth     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
242fcf5ef2aSThomas Huth         env->regs[15] = 0xFFFF0000;
243fcf5ef2aSThomas Huth     }
244fcf5ef2aSThomas Huth 
245dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
246dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
247dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
248dc3c4c14SPeter Maydell      */
249dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
250dc3c4c14SPeter Maydell 
251fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
252fcf5ef2aSThomas Huth #endif
25369ceea64SPeter Maydell 
2540e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
25569ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
2560e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
25762c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
25862c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
25962c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
26062c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
26162c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
26262c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
26362c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
26462c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
26562c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
26662c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
26762c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
26862c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
26962c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
27062c58ee0SPeter Maydell                 }
2710e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
27269ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
27369ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
27469ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
27569ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
27669ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
27769ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
27869ceea64SPeter Maydell             }
2790e1a46bbSPeter Maydell         }
2801bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
2811bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
2824125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
2834125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
2844125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
2854125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
28669ceea64SPeter Maydell     }
28769ceea64SPeter Maydell 
288*9901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
289*9901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
290*9901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
291*9901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
292*9901c576SPeter Maydell         }
293*9901c576SPeter Maydell         env->sau.rnr = 0;
294*9901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
295*9901c576SPeter Maydell          * the Cortex-M33 does.
296*9901c576SPeter Maydell          */
297*9901c576SPeter Maydell         env->sau.ctrl = 0;
298*9901c576SPeter Maydell     }
299*9901c576SPeter Maydell 
300fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
301fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
302fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
303fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
304fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
305fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
306fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
307fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
308fcf5ef2aSThomas Huth     if (kvm_enabled()) {
309fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
310fcf5ef2aSThomas Huth     }
311fcf5ef2aSThomas Huth #endif
312fcf5ef2aSThomas Huth 
313fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
314fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
315fcf5ef2aSThomas Huth }
316fcf5ef2aSThomas Huth 
317fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
318fcf5ef2aSThomas Huth {
319fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
320fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
321fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
322fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
323fcf5ef2aSThomas Huth     uint32_t target_el;
324fcf5ef2aSThomas Huth     uint32_t excp_idx;
325fcf5ef2aSThomas Huth     bool ret = false;
326fcf5ef2aSThomas Huth 
327fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
328fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
329fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
330fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
331fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
332fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
333fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
334fcf5ef2aSThomas Huth             ret = true;
335fcf5ef2aSThomas Huth         }
336fcf5ef2aSThomas Huth     }
337fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
338fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
339fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
340fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
341fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
342fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
343fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
344fcf5ef2aSThomas Huth             ret = true;
345fcf5ef2aSThomas Huth         }
346fcf5ef2aSThomas Huth     }
347fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
348fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
349fcf5ef2aSThomas Huth         target_el = 1;
350fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
351fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
352fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
353fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
354fcf5ef2aSThomas Huth             ret = true;
355fcf5ef2aSThomas Huth         }
356fcf5ef2aSThomas Huth     }
357fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
358fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
359fcf5ef2aSThomas Huth         target_el = 1;
360fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
361fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
362fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
363fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
364fcf5ef2aSThomas Huth             ret = true;
365fcf5ef2aSThomas Huth         }
366fcf5ef2aSThomas Huth     }
367fcf5ef2aSThomas Huth 
368fcf5ef2aSThomas Huth     return ret;
369fcf5ef2aSThomas Huth }
370fcf5ef2aSThomas Huth 
371fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
372fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
373fcf5ef2aSThomas Huth {
374fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
375fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
376fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
377fcf5ef2aSThomas Huth     bool ret = false;
378fcf5ef2aSThomas Huth 
379f4e8e4edSPeter Maydell     /* ARMv7-M interrupt masking works differently than -A or -R.
3807ecdaa4aSPeter Maydell      * There is no FIQ/IRQ distinction. Instead of I and F bits
3817ecdaa4aSPeter Maydell      * masking FIQ and IRQ interrupts, an exception is taken only
3827ecdaa4aSPeter Maydell      * if it is higher priority than the current execution priority
3837ecdaa4aSPeter Maydell      * (which depends on state like BASEPRI, FAULTMASK and the
3847ecdaa4aSPeter Maydell      * currently active exception).
385fcf5ef2aSThomas Huth      */
386fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD
387f4e8e4edSPeter Maydell         && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
388fcf5ef2aSThomas Huth         cs->exception_index = EXCP_IRQ;
389fcf5ef2aSThomas Huth         cc->do_interrupt(cs);
390fcf5ef2aSThomas Huth         ret = true;
391fcf5ef2aSThomas Huth     }
392fcf5ef2aSThomas Huth     return ret;
393fcf5ef2aSThomas Huth }
394fcf5ef2aSThomas Huth #endif
395fcf5ef2aSThomas Huth 
396fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
397fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
398fcf5ef2aSThomas Huth {
399fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
400fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
401fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
402fcf5ef2aSThomas Huth     static const int mask[] = {
403fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
404fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
405fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
406fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
407fcf5ef2aSThomas Huth     };
408fcf5ef2aSThomas Huth 
409fcf5ef2aSThomas Huth     switch (irq) {
410fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
411fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
412fcf5ef2aSThomas Huth         assert(arm_feature(env, ARM_FEATURE_EL2));
413fcf5ef2aSThomas Huth         /* fall through */
414fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
415fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
416fcf5ef2aSThomas Huth         if (level) {
417fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
418fcf5ef2aSThomas Huth         } else {
419fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
420fcf5ef2aSThomas Huth         }
421fcf5ef2aSThomas Huth         break;
422fcf5ef2aSThomas Huth     default:
423fcf5ef2aSThomas Huth         g_assert_not_reached();
424fcf5ef2aSThomas Huth     }
425fcf5ef2aSThomas Huth }
426fcf5ef2aSThomas Huth 
427fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
428fcf5ef2aSThomas Huth {
429fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
430fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
431fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
432fcf5ef2aSThomas Huth     int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;
433fcf5ef2aSThomas Huth 
434fcf5ef2aSThomas Huth     switch (irq) {
435fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
436fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
437fcf5ef2aSThomas Huth         break;
438fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
439fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
440fcf5ef2aSThomas Huth         break;
441fcf5ef2aSThomas Huth     default:
442fcf5ef2aSThomas Huth         g_assert_not_reached();
443fcf5ef2aSThomas Huth     }
444fcf5ef2aSThomas Huth     kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
445fcf5ef2aSThomas Huth     kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
446fcf5ef2aSThomas Huth #endif
447fcf5ef2aSThomas Huth }
448fcf5ef2aSThomas Huth 
449fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
450fcf5ef2aSThomas Huth {
451fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
452fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
453fcf5ef2aSThomas Huth 
454fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
455fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
456fcf5ef2aSThomas Huth }
457fcf5ef2aSThomas Huth 
458fcf5ef2aSThomas Huth #endif
459fcf5ef2aSThomas Huth 
460fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature)
461fcf5ef2aSThomas Huth {
462fcf5ef2aSThomas Huth     env->features |= 1ULL << feature;
463fcf5ef2aSThomas Huth }
464fcf5ef2aSThomas Huth 
465fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature)
466fcf5ef2aSThomas Huth {
467fcf5ef2aSThomas Huth     env->features &= ~(1ULL << feature);
468fcf5ef2aSThomas Huth }
469fcf5ef2aSThomas Huth 
470fcf5ef2aSThomas Huth static int
471fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info)
472fcf5ef2aSThomas Huth {
473fcf5ef2aSThomas Huth   return print_insn_arm(pc | 1, info);
474fcf5ef2aSThomas Huth }
475fcf5ef2aSThomas Huth 
476f7478a92SJulian Brown static int arm_read_memory_func(bfd_vma memaddr, bfd_byte *b,
477f7478a92SJulian Brown                                 int length, struct disassemble_info *info)
478f7478a92SJulian Brown {
479f7478a92SJulian Brown     assert(info->read_memory_inner_func);
480f7478a92SJulian Brown     assert((info->flags & INSN_ARM_BE32) == 0 || length == 2 || length == 4);
481f7478a92SJulian Brown 
482f7478a92SJulian Brown     if ((info->flags & INSN_ARM_BE32) != 0 && length == 2) {
483f7478a92SJulian Brown         assert(info->endian == BFD_ENDIAN_LITTLE);
484f7478a92SJulian Brown         return info->read_memory_inner_func(memaddr ^ 2, (bfd_byte *)b, 2,
485f7478a92SJulian Brown                                             info);
486f7478a92SJulian Brown     } else {
487f7478a92SJulian Brown         return info->read_memory_inner_func(memaddr, b, length, info);
488f7478a92SJulian Brown     }
489f7478a92SJulian Brown }
490f7478a92SJulian Brown 
491fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
492fcf5ef2aSThomas Huth {
493fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
494fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
495fcf5ef2aSThomas Huth 
496fcf5ef2aSThomas Huth     if (is_a64(env)) {
497fcf5ef2aSThomas Huth         /* We might not be compiled with the A64 disassembler
498fcf5ef2aSThomas Huth          * because it needs a C++ compiler. Leave print_insn
499fcf5ef2aSThomas Huth          * unset in this case to use the caller default behaviour.
500fcf5ef2aSThomas Huth          */
501fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS)
502fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm_a64;
503fcf5ef2aSThomas Huth #endif
504fcf5ef2aSThomas Huth     } else if (env->thumb) {
505fcf5ef2aSThomas Huth         info->print_insn = print_insn_thumb1;
506fcf5ef2aSThomas Huth     } else {
507fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm;
508fcf5ef2aSThomas Huth     }
509fcf5ef2aSThomas Huth     if (bswap_code(arm_sctlr_b(env))) {
510fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN
511fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
512fcf5ef2aSThomas Huth #else
513fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
514fcf5ef2aSThomas Huth #endif
515fcf5ef2aSThomas Huth     }
516f7478a92SJulian Brown     if (info->read_memory_inner_func == NULL) {
517f7478a92SJulian Brown         info->read_memory_inner_func = info->read_memory_func;
518f7478a92SJulian Brown         info->read_memory_func = arm_read_memory_func;
519f7478a92SJulian Brown     }
520f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
521f7478a92SJulian Brown     if (arm_sctlr_b(env)) {
522f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
523f7478a92SJulian Brown     }
524fcf5ef2aSThomas Huth }
525fcf5ef2aSThomas Huth 
52646de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
52746de5913SIgor Mammedov {
52846de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
52946de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
53046de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
53146de5913SIgor Mammedov }
53246de5913SIgor Mammedov 
533fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
534fcf5ef2aSThomas Huth {
535fcf5ef2aSThomas Huth     CPUState *cs = CPU(obj);
536fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
537fcf5ef2aSThomas Huth     static bool inited;
538fcf5ef2aSThomas Huth 
539fcf5ef2aSThomas Huth     cs->env_ptr = &cpu->env;
540fcf5ef2aSThomas Huth     cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
541fcf5ef2aSThomas Huth                                          g_free, g_free);
542fcf5ef2aSThomas Huth 
543fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
544fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
545fcf5ef2aSThomas Huth     if (kvm_enabled()) {
546fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
547fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
548fcf5ef2aSThomas Huth          */
549fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
550fcf5ef2aSThomas Huth     } else {
551fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
552fcf5ef2aSThomas Huth     }
553fcf5ef2aSThomas Huth 
554fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
555fcf5ef2aSThomas Huth                                                 arm_gt_ptimer_cb, cpu);
556fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
557fcf5ef2aSThomas Huth                                                 arm_gt_vtimer_cb, cpu);
558fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
559fcf5ef2aSThomas Huth                                                 arm_gt_htimer_cb, cpu);
560fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
561fcf5ef2aSThomas Huth                                                 arm_gt_stimer_cb, cpu);
562fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
563fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
564aa1b3111SPeter Maydell 
565aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
566aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
56707f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
56807f48730SAndrew Jones                              "pmu-interrupt", 1);
569fcf5ef2aSThomas Huth #endif
570fcf5ef2aSThomas Huth 
571fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
572fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
573fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
574fcf5ef2aSThomas Huth      */
575fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
576fcf5ef2aSThomas Huth     cpu->psci_version = 1; /* By default assume PSCI v0.1 */
577fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
578fcf5ef2aSThomas Huth 
579fcf5ef2aSThomas Huth     if (tcg_enabled()) {
580fcf5ef2aSThomas Huth         cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
581fcf5ef2aSThomas Huth         if (!inited) {
582fcf5ef2aSThomas Huth             inited = true;
583fcf5ef2aSThomas Huth             arm_translate_init();
584fcf5ef2aSThomas Huth         }
585fcf5ef2aSThomas Huth     }
586fcf5ef2aSThomas Huth }
587fcf5ef2aSThomas Huth 
588fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
589fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
590fcf5ef2aSThomas Huth 
591fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
592fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
593fcf5ef2aSThomas Huth 
594fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property =
595fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);
596fcf5ef2aSThomas Huth 
597c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
598c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
599c25bd18aSPeter Maydell 
600fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
601fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
602fcf5ef2aSThomas Huth 
6033a062d57SJulian Brown static Property arm_cpu_cfgend_property =
6043a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
6053a062d57SJulian Brown 
606fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */
607fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property =
608fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);
609fcf5ef2aSThomas Huth 
610fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
611fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
612fcf5ef2aSThomas Huth 
6138d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
6148d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
6158d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
6168d92e26bSPeter Maydell  * to override that with an incorrect constant value.
6178d92e26bSPeter Maydell  */
618fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
6198d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
6208d92e26bSPeter Maydell                                            pmsav7_dregion,
6218d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
622fcf5ef2aSThomas Huth 
623fcf5ef2aSThomas Huth static void arm_cpu_post_init(Object *obj)
624fcf5ef2aSThomas Huth {
625fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
626fcf5ef2aSThomas Huth 
627790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
628790a1150SPeter Maydell      * in realize with the other feature-implication checks because
629790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
630790a1150SPeter Maydell      */
631790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
632790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
633790a1150SPeter Maydell     }
634790a1150SPeter Maydell 
635fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
636fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
637fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
638fcf5ef2aSThomas Huth                                  &error_abort);
639fcf5ef2aSThomas Huth     }
640fcf5ef2aSThomas Huth 
641fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
642fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
643fcf5ef2aSThomas Huth                                  &error_abort);
644fcf5ef2aSThomas Huth     }
645fcf5ef2aSThomas Huth 
646fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
647fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
648fcf5ef2aSThomas Huth                                  &error_abort);
649fcf5ef2aSThomas Huth     }
650fcf5ef2aSThomas Huth 
651fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
652fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
653fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
654fcf5ef2aSThomas Huth          */
655fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
656fcf5ef2aSThomas Huth                                  &error_abort);
657fcf5ef2aSThomas Huth 
658fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
659fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
660fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
661fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
662fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
663fcf5ef2aSThomas Huth                                  OBJ_PROP_LINK_UNREF_ON_RELEASE,
664fcf5ef2aSThomas Huth                                  &error_abort);
665fcf5ef2aSThomas Huth #endif
666fcf5ef2aSThomas Huth     }
667fcf5ef2aSThomas Huth 
668c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
669c25bd18aSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
670c25bd18aSPeter Maydell                                  &error_abort);
671c25bd18aSPeter Maydell     }
672c25bd18aSPeter Maydell 
673fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
674fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
675fcf5ef2aSThomas Huth                                  &error_abort);
676fcf5ef2aSThomas Huth     }
677fcf5ef2aSThomas Huth 
678452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
679fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
680fcf5ef2aSThomas Huth                                  &error_abort);
681fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
682fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
683fcf5ef2aSThomas Huth                                      &arm_cpu_pmsav7_dregion_property,
684fcf5ef2aSThomas Huth                                      &error_abort);
685fcf5ef2aSThomas Huth         }
686fcf5ef2aSThomas Huth     }
687fcf5ef2aSThomas Huth 
6883a062d57SJulian Brown     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
6893a062d57SJulian Brown                              &error_abort);
690fcf5ef2aSThomas Huth }
691fcf5ef2aSThomas Huth 
692fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
693fcf5ef2aSThomas Huth {
694fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
695fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
696fcf5ef2aSThomas Huth }
697fcf5ef2aSThomas Huth 
698fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
699fcf5ef2aSThomas Huth {
700fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
701fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
702fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
703fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
704fcf5ef2aSThomas Huth     int pagebits;
705fcf5ef2aSThomas Huth     Error *local_err = NULL;
706b516572fSAlexey Kardashevskiy #ifndef CONFIG_USER_ONLY
707b516572fSAlexey Kardashevskiy     AddressSpace *as;
708b516572fSAlexey Kardashevskiy #endif
709fcf5ef2aSThomas Huth 
710fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
711fcf5ef2aSThomas Huth     if (local_err != NULL) {
712fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
713fcf5ef2aSThomas Huth         return;
714fcf5ef2aSThomas Huth     }
715fcf5ef2aSThomas Huth 
716fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
717fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
718fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7);
719fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_ARM_DIV);
720fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
721fcf5ef2aSThomas Huth     }
722fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
723fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
724fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
725fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
726fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
727fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
728fcf5ef2aSThomas Huth         } else {
729fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
730fcf5ef2aSThomas Huth         }
73191db4642SCédric Le Goater 
73291db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
73391db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
73491db4642SCédric Le Goater          */
73591db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
736fcf5ef2aSThomas Huth     }
737fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
738fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
739fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
740fcf5ef2aSThomas Huth     }
741fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
742fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
743c99a55d3SPortia Stephens         set_feature(env, ARM_FEATURE_JAZELLE);
744fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
745fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
746fcf5ef2aSThomas Huth         }
747fcf5ef2aSThomas Huth     }
748fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
749fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
750fcf5ef2aSThomas Huth     }
751fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_M)) {
752fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DIV);
753fcf5ef2aSThomas Huth     }
754fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
755fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DIV);
756fcf5ef2aSThomas Huth     }
757fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP4)) {
758fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP3);
759fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP_FP16);
760fcf5ef2aSThomas Huth     }
761fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP3)) {
762fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP);
763fcf5ef2aSThomas Huth     }
764fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
765fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
766fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_PXN);
767fcf5ef2aSThomas Huth     }
768fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
769fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
770fcf5ef2aSThomas Huth     }
771fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
772fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
773fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
774fcf5ef2aSThomas Huth     }
775fcf5ef2aSThomas Huth 
776fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
777fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
778452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
779fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
780fcf5ef2aSThomas Huth          * can use 4K pages.
781fcf5ef2aSThomas Huth          */
782fcf5ef2aSThomas Huth         pagebits = 12;
783fcf5ef2aSThomas Huth     } else {
784fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
785fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
786fcf5ef2aSThomas Huth          */
787fcf5ef2aSThomas Huth         pagebits = 10;
788fcf5ef2aSThomas Huth     }
789fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
790fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
791fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
792fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
793fcf5ef2aSThomas Huth          */
794fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
795fcf5ef2aSThomas Huth                    "system is using");
796fcf5ef2aSThomas Huth         return;
797fcf5ef2aSThomas Huth     }
798fcf5ef2aSThomas Huth 
799fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
800fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
801fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
802fcf5ef2aSThomas Huth      * so these bits always RAZ.
803fcf5ef2aSThomas Huth      */
804fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
80546de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
80646de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
807fcf5ef2aSThomas Huth     }
808fcf5ef2aSThomas Huth 
809fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
810fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
811fcf5ef2aSThomas Huth     }
812fcf5ef2aSThomas Huth 
8133a062d57SJulian Brown     if (cpu->cfgend) {
8143a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
8153a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
8163a062d57SJulian Brown         } else {
8173a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
8183a062d57SJulian Brown         }
8193a062d57SJulian Brown     }
8203a062d57SJulian Brown 
821fcf5ef2aSThomas Huth     if (!cpu->has_el3) {
822fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
823fcf5ef2aSThomas Huth          * feature.
824fcf5ef2aSThomas Huth          */
825fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
826fcf5ef2aSThomas Huth 
827fcf5ef2aSThomas Huth         /* Disable the security extension feature bits in the processor feature
828fcf5ef2aSThomas Huth          * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
829fcf5ef2aSThomas Huth          */
830fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf0;
831fcf5ef2aSThomas Huth         cpu->id_aa64pfr0 &= ~0xf000;
832fcf5ef2aSThomas Huth     }
833fcf5ef2aSThomas Huth 
834c25bd18aSPeter Maydell     if (!cpu->has_el2) {
835c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
836c25bd18aSPeter Maydell     }
837c25bd18aSPeter Maydell 
838d6f02ce3SWei Huang     if (!cpu->has_pmu) {
839fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
8402b3ffa92SWei Huang         cpu->id_aa64dfr0 &= ~0xf00;
841fcf5ef2aSThomas Huth     }
842fcf5ef2aSThomas Huth 
843fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
844fcf5ef2aSThomas Huth         /* Disable the hypervisor feature bits in the processor feature
845fcf5ef2aSThomas Huth          * registers if we don't have EL2. These are id_pfr1[15:12] and
846fcf5ef2aSThomas Huth          * id_aa64pfr0_el1[11:8].
847fcf5ef2aSThomas Huth          */
848fcf5ef2aSThomas Huth         cpu->id_aa64pfr0 &= ~0xf00;
849fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf000;
850fcf5ef2aSThomas Huth     }
851fcf5ef2aSThomas Huth 
852f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
853f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
854f50cd314SPeter Maydell      */
855fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
856f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
857f50cd314SPeter Maydell     }
858f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
859f50cd314SPeter Maydell         cpu->has_mpu = false;
860fcf5ef2aSThomas Huth     }
861fcf5ef2aSThomas Huth 
862452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
863fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
864fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
865fcf5ef2aSThomas Huth 
866fcf5ef2aSThomas Huth         if (nr > 0xff) {
867fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
868fcf5ef2aSThomas Huth             return;
869fcf5ef2aSThomas Huth         }
870fcf5ef2aSThomas Huth 
871fcf5ef2aSThomas Huth         if (nr) {
8720e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
8730e1a46bbSPeter Maydell                 /* PMSAv8 */
87462c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
87562c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
87662c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
87762c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
87862c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
87962c58ee0SPeter Maydell                 }
8800e1a46bbSPeter Maydell             } else {
881fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
882fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
883fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
884fcf5ef2aSThomas Huth             }
885fcf5ef2aSThomas Huth         }
8860e1a46bbSPeter Maydell     }
887fcf5ef2aSThomas Huth 
888*9901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
889*9901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
890*9901c576SPeter Maydell 
891*9901c576SPeter Maydell         if (nr > 0xff) {
892*9901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
893*9901c576SPeter Maydell             return;
894*9901c576SPeter Maydell         }
895*9901c576SPeter Maydell 
896*9901c576SPeter Maydell         if (nr) {
897*9901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
898*9901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
899*9901c576SPeter Maydell         }
900*9901c576SPeter Maydell     }
901*9901c576SPeter Maydell 
90291db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
90391db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
90491db4642SCédric Le Goater     }
90591db4642SCédric Le Goater 
906fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
907fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
908fcf5ef2aSThomas Huth 
909fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
910fcf5ef2aSThomas Huth 
911fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
9121d2091bcSPeter Maydell     if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
913b516572fSAlexey Kardashevskiy         as = g_new0(AddressSpace, 1);
914fcf5ef2aSThomas Huth 
9151d2091bcSPeter Maydell         cs->num_ases = 2;
9161d2091bcSPeter Maydell 
917fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
918fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
919fcf5ef2aSThomas Huth         }
920b516572fSAlexey Kardashevskiy         address_space_init(as, cpu->secure_memory, "cpu-secure-memory");
921fcf5ef2aSThomas Huth         cpu_address_space_init(cs, as, ARMASIdx_S);
9221d2091bcSPeter Maydell     } else {
9231d2091bcSPeter Maydell         cs->num_ases = 1;
924fcf5ef2aSThomas Huth     }
925b516572fSAlexey Kardashevskiy     as = g_new0(AddressSpace, 1);
926b516572fSAlexey Kardashevskiy     address_space_init(as, cs->memory, "cpu-memory");
927b516572fSAlexey Kardashevskiy     cpu_address_space_init(cs, as, ARMASIdx_NS);
928fcf5ef2aSThomas Huth #endif
929fcf5ef2aSThomas Huth 
930fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
931fcf5ef2aSThomas Huth     cpu_reset(cs);
932fcf5ef2aSThomas Huth 
933fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
934fcf5ef2aSThomas Huth }
935fcf5ef2aSThomas Huth 
936fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
937fcf5ef2aSThomas Huth {
938fcf5ef2aSThomas Huth     ObjectClass *oc;
939fcf5ef2aSThomas Huth     char *typename;
940fcf5ef2aSThomas Huth     char **cpuname;
941fcf5ef2aSThomas Huth 
942fcf5ef2aSThomas Huth     if (!cpu_model) {
943fcf5ef2aSThomas Huth         return NULL;
944fcf5ef2aSThomas Huth     }
945fcf5ef2aSThomas Huth 
946fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
947ba1ba5ccSIgor Mammedov     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpuname[0]);
948fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
949fcf5ef2aSThomas Huth     g_strfreev(cpuname);
950fcf5ef2aSThomas Huth     g_free(typename);
951fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
952fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
953fcf5ef2aSThomas Huth         return NULL;
954fcf5ef2aSThomas Huth     }
955fcf5ef2aSThomas Huth     return oc;
956fcf5ef2aSThomas Huth }
957fcf5ef2aSThomas Huth 
958fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */
959fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
960fcf5ef2aSThomas Huth 
961fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj)
962fcf5ef2aSThomas Huth {
963fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
964fcf5ef2aSThomas Huth 
965fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm926";
966fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
967fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
968fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
969fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
970c99a55d3SPortia Stephens     set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
971fcf5ef2aSThomas Huth     cpu->midr = 0x41069265;
972fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41011090;
973fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
974fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
975fcf5ef2aSThomas Huth }
976fcf5ef2aSThomas Huth 
977fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj)
978fcf5ef2aSThomas Huth {
979fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
980fcf5ef2aSThomas Huth 
981fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm946";
982fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
983452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
984fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
985fcf5ef2aSThomas Huth     cpu->midr = 0x41059461;
986fcf5ef2aSThomas Huth     cpu->ctr = 0x0f004006;
987fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
988fcf5ef2aSThomas Huth }
989fcf5ef2aSThomas Huth 
990fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj)
991fcf5ef2aSThomas Huth {
992fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
993fcf5ef2aSThomas Huth 
994fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1026";
995fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
996fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
997fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_AUXCR);
998fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
999fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1000c99a55d3SPortia Stephens     set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
1001fcf5ef2aSThomas Huth     cpu->midr = 0x4106a262;
1002fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410110a0;
1003fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1004fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
1005fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
1006fcf5ef2aSThomas Huth     {
1007fcf5ef2aSThomas Huth         /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
1008fcf5ef2aSThomas Huth         ARMCPRegInfo ifar = {
1009fcf5ef2aSThomas Huth             .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
1010fcf5ef2aSThomas Huth             .access = PL1_RW,
1011fcf5ef2aSThomas Huth             .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1012fcf5ef2aSThomas Huth             .resetvalue = 0
1013fcf5ef2aSThomas Huth         };
1014fcf5ef2aSThomas Huth         define_one_arm_cp_reg(cpu, &ifar);
1015fcf5ef2aSThomas Huth     }
1016fcf5ef2aSThomas Huth }
1017fcf5ef2aSThomas Huth 
1018fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj)
1019fcf5ef2aSThomas Huth {
1020fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1021fcf5ef2aSThomas Huth     /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
1022fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1023fcf5ef2aSThomas Huth      * have the v6K features.
1024fcf5ef2aSThomas Huth      * These ID register values are correct for 1136 but may be wrong
1025fcf5ef2aSThomas Huth      * for 1136_r2 (in particular r0p2 does not actually implement most
1026fcf5ef2aSThomas Huth      * of the ID registers).
1027fcf5ef2aSThomas Huth      */
1028fcf5ef2aSThomas Huth 
1029fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1030fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1031fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1032fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1033fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1034fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1035fcf5ef2aSThomas Huth     cpu->midr = 0x4107b362;
1036fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
1037fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1038fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1039fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1040fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1041fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1042fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1043fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1044fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1045fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1046fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1047fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
1048fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00140011;
1049fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1050fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231111;
1051fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1052fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
1053fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1054fcf5ef2aSThomas Huth }
1055fcf5ef2aSThomas Huth 
1056fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj)
1057fcf5ef2aSThomas Huth {
1058fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1059fcf5ef2aSThomas Huth 
1060fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1061fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1062fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1063fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1064fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1065fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1066fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1067fcf5ef2aSThomas Huth     cpu->midr = 0x4117b363;
1068fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
1069fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1070fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1071fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1072fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1073fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1074fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1075fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1076fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1077fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1078fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1079fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
1080fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00140011;
1081fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1082fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231111;
1083fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1084fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
1085fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1086fcf5ef2aSThomas Huth }
1087fcf5ef2aSThomas Huth 
1088fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj)
1089fcf5ef2aSThomas Huth {
1090fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1091fcf5ef2aSThomas Huth 
1092fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1176";
1093fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1094fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1095fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1096fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1097fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1098fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1099fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1100fcf5ef2aSThomas Huth     cpu->midr = 0x410fb767;
1101fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b5;
1102fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1103fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1104fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1105fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1106fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1107fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1108fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x33;
1109fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1110fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1111fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1112fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222100;
1113fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x0140011;
1114fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1115fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231121;
1116fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1117fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x01141;
1118fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1119fcf5ef2aSThomas Huth }
1120fcf5ef2aSThomas Huth 
1121fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj)
1122fcf5ef2aSThomas Huth {
1123fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1124fcf5ef2aSThomas Huth 
1125fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm11mpcore";
1126fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1127fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1128fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1129fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1130fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1131fcf5ef2aSThomas Huth     cpu->midr = 0x410fb022;
1132fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
1133fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1134fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1135fcf5ef2aSThomas Huth     cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1136fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1137fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1138fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0;
1139fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x2;
1140fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01100103;
1141fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10020302;
1142fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222000;
1143fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00100011;
1144fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1145fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11221011;
1146fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1147fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
1148fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
1149fcf5ef2aSThomas Huth }
1150fcf5ef2aSThomas Huth 
1151fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj)
1152fcf5ef2aSThomas Huth {
1153fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1154fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1155fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1156fcf5ef2aSThomas Huth     cpu->midr = 0x410fc231;
11578d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
1158fcf5ef2aSThomas Huth }
1159fcf5ef2aSThomas Huth 
1160fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj)
1161fcf5ef2aSThomas Huth {
1162fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1163fcf5ef2aSThomas Huth 
1164fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1165fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1166fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
1167fcf5ef2aSThomas Huth     cpu->midr = 0x410fc240; /* r0p0 */
11688d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
1169fcf5ef2aSThomas Huth }
1170*9901c576SPeter Maydell 
1171fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data)
1172fcf5ef2aSThomas Huth {
1173fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
1174fcf5ef2aSThomas Huth 
1175fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1176fcf5ef2aSThomas Huth     cc->do_interrupt = arm_v7m_cpu_do_interrupt;
1177fcf5ef2aSThomas Huth #endif
1178fcf5ef2aSThomas Huth 
1179fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1180fcf5ef2aSThomas Huth }
1181fcf5ef2aSThomas Huth 
1182fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
1183fcf5ef2aSThomas Huth     /* Dummy the TCM region regs for the moment */
1184fcf5ef2aSThomas Huth     { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
1185fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
1186fcf5ef2aSThomas Huth     { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
1187fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
118895e9a242SLuc MICHEL     { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
118995e9a242SLuc MICHEL       .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1190fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1191fcf5ef2aSThomas Huth };
1192fcf5ef2aSThomas Huth 
1193fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj)
1194fcf5ef2aSThomas Huth {
1195fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1196fcf5ef2aSThomas Huth 
1197fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1198fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV);
1199fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
1200fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1201452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1202fcf5ef2aSThomas Huth     cpu->midr = 0x411fc153; /* r1p3 */
1203fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x0131;
1204fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x001;
1205fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x010400;
1206fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x0;
1207fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x0210030;
1208fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x00000000;
1209fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01200000;
1210fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x0211;
1211fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x2101111;
1212fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1213fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232141;
1214fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01112131;
1215fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x0010142;
1216fcf5ef2aSThomas Huth     cpu->id_isar5 = 0x0;
1217fcf5ef2aSThomas Huth     cpu->mp_is_up = true;
12188d92e26bSPeter Maydell     cpu->pmsav7_dregion = 16;
1219fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
1220fcf5ef2aSThomas Huth }
1221fcf5ef2aSThomas Huth 
1222fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
1223fcf5ef2aSThomas Huth     { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
1224fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1225fcf5ef2aSThomas Huth     { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1226fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1227fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1228fcf5ef2aSThomas Huth };
1229fcf5ef2aSThomas Huth 
1230fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj)
1231fcf5ef2aSThomas Huth {
1232fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1233fcf5ef2aSThomas Huth 
1234fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a8";
1235fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1236fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1237fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1238fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1239fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1240fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1241fcf5ef2aSThomas Huth     cpu->midr = 0x410fc080;
1242fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410330c0;
1243fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11110222;
12440f194473SJulian Brown     cpu->mvfr1 = 0x00011111;
1245fcf5ef2aSThomas Huth     cpu->ctr = 0x82048004;
1246fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1247fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1248fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1249fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x400;
1250fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1251fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x31100003;
1252fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1253fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01202000;
1254fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x11;
1255fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00101111;
1256fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12112111;
1257fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232031;
1258fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1259fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x00111142;
1260fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x15141000;
1261fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (2 << 24) | 3;
1262fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
1263fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
1264fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1265fcf5ef2aSThomas Huth     cpu->reset_auxcr = 2;
1266fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1267fcf5ef2aSThomas Huth }
1268fcf5ef2aSThomas Huth 
1269fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
1270fcf5ef2aSThomas Huth     /* power_control should be set to maximum latency. Again,
1271fcf5ef2aSThomas Huth      * default to 0 and set by private hook
1272fcf5ef2aSThomas Huth      */
1273fcf5ef2aSThomas Huth     { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
1274fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1275fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
1276fcf5ef2aSThomas Huth     { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
1277fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1278fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
1279fcf5ef2aSThomas Huth     { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
1280fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1281fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
1282fcf5ef2aSThomas Huth     { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
1283fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1284fcf5ef2aSThomas Huth     /* TLB lockdown control */
1285fcf5ef2aSThomas Huth     { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
1286fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1287fcf5ef2aSThomas Huth     { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
1288fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1289fcf5ef2aSThomas Huth     { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
1290fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1291fcf5ef2aSThomas Huth     { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
1292fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1293fcf5ef2aSThomas Huth     { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
1294fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1295fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1296fcf5ef2aSThomas Huth };
1297fcf5ef2aSThomas Huth 
1298fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj)
1299fcf5ef2aSThomas Huth {
1300fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1301fcf5ef2aSThomas Huth 
1302fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a9";
1303fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1304fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1305fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
1306fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1307fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1308fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1309fcf5ef2aSThomas Huth     /* Note that A9 supports the MP extensions even for
1310fcf5ef2aSThomas Huth      * A9UP and single-core A9MP (which are both different
1311fcf5ef2aSThomas Huth      * and valid configurations; we don't model A9UP).
1312fcf5ef2aSThomas Huth      */
1313fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1314fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR);
1315fcf5ef2aSThomas Huth     cpu->midr = 0x410fc090;
1316fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41033090;
1317fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11110222;
1318fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x01111111;
1319fcf5ef2aSThomas Huth     cpu->ctr = 0x80038003;
1320fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1321fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1322fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1323fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x000;
1324fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1325fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x00100103;
1326fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1327fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01230000;
1328fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x00002111;
1329fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00101111;
1330fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1331fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1332fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1333fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x00111142;
1334fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x35141000;
1335fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (1 << 24) | 3;
1336fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
1337fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1338fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1339fcf5ef2aSThomas Huth }
1340fcf5ef2aSThomas Huth 
1341fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1342fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1343fcf5ef2aSThomas Huth {
1344fcf5ef2aSThomas Huth     /* Linux wants the number of processors from here.
1345fcf5ef2aSThomas Huth      * Might as well set the interrupt-controller bit too.
1346fcf5ef2aSThomas Huth      */
1347fcf5ef2aSThomas Huth     return ((smp_cpus - 1) << 24) | (1 << 23);
1348fcf5ef2aSThomas Huth }
1349fcf5ef2aSThomas Huth #endif
1350fcf5ef2aSThomas Huth 
1351fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
1352fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1353fcf5ef2aSThomas Huth     { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1354fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
1355fcf5ef2aSThomas Huth       .writefn = arm_cp_write_ignore, },
1356fcf5ef2aSThomas Huth #endif
1357fcf5ef2aSThomas Huth     { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
1358fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1359fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1360fcf5ef2aSThomas Huth };
1361fcf5ef2aSThomas Huth 
1362fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj)
1363fcf5ef2aSThomas Huth {
1364fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1365fcf5ef2aSThomas Huth 
1366fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a7";
1367fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1368fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1369fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1370fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1371fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
1372fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1373fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1374fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1375fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_LPAE);
1376fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1377fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
1378fcf5ef2aSThomas Huth     cpu->midr = 0x410fc075;
1379fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41023075;
1380fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x10110222;
1381fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x11111111;
1382fcf5ef2aSThomas Huth     cpu->ctr = 0x84448003;
1383fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1384fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1385fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1386fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1387fcf5ef2aSThomas Huth     cpu->pmceid0 = 0x00000000;
1388fcf5ef2aSThomas Huth     cpu->pmceid1 = 0x00000000;
1389fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1390fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10101105;
1391fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x40000000;
1392fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1393fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
1394fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x01101110;
1395fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1396fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1397fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1398fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x10011142;
1399fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f005;
1400fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1401fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1402fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1403fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1404fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
1405fcf5ef2aSThomas Huth }
1406fcf5ef2aSThomas Huth 
1407fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj)
1408fcf5ef2aSThomas Huth {
1409fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1410fcf5ef2aSThomas Huth 
1411fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a15";
1412fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1413fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1414fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1415fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1416fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
1417fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1418fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1419fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1420fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_LPAE);
1421fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1422fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1423fcf5ef2aSThomas Huth     cpu->midr = 0x412fc0f1;
1424fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410430f0;
1425fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x10110222;
1426fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x11111111;
1427fcf5ef2aSThomas Huth     cpu->ctr = 0x8444c004;
1428fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1429fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1430fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1431fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1432fcf5ef2aSThomas Huth     cpu->pmceid0 = 0x0000000;
1433fcf5ef2aSThomas Huth     cpu->pmceid1 = 0x00000000;
1434fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1435fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10201105;
1436fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1437fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1438fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
1439fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x02101110;
1440fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1441fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1442fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1443fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x10011142;
1444fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f021;
1445fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1446fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1447fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1448fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1449fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1450fcf5ef2aSThomas Huth }
1451fcf5ef2aSThomas Huth 
1452fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj)
1453fcf5ef2aSThomas Huth {
1454fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1455fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V4T);
1456fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1457fcf5ef2aSThomas Huth     cpu->midr = ARM_CPUID_TI925T;
1458fcf5ef2aSThomas Huth     cpu->ctr = 0x5109149;
1459fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1460fcf5ef2aSThomas Huth }
1461fcf5ef2aSThomas Huth 
1462fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj)
1463fcf5ef2aSThomas Huth {
1464fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1465fcf5ef2aSThomas Huth 
1466fcf5ef2aSThomas Huth     cpu->dtb_compatible = "intel,sa1100";
1467fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1468fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1469fcf5ef2aSThomas Huth     cpu->midr = 0x4401A11B;
1470fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1471fcf5ef2aSThomas Huth }
1472fcf5ef2aSThomas Huth 
1473fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj)
1474fcf5ef2aSThomas Huth {
1475fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1476fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1477fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1478fcf5ef2aSThomas Huth     cpu->midr = 0x6901B119;
1479fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1480fcf5ef2aSThomas Huth }
1481fcf5ef2aSThomas Huth 
1482fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj)
1483fcf5ef2aSThomas Huth {
1484fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1485fcf5ef2aSThomas Huth 
1486fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1487fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1488fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1489fcf5ef2aSThomas Huth     cpu->midr = 0x69052100;
1490fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1491fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1492fcf5ef2aSThomas Huth }
1493fcf5ef2aSThomas Huth 
1494fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj)
1495fcf5ef2aSThomas Huth {
1496fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1497fcf5ef2aSThomas Huth 
1498fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1499fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1500fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1501fcf5ef2aSThomas Huth     cpu->midr = 0x69052d00;
1502fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1503fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1504fcf5ef2aSThomas Huth }
1505fcf5ef2aSThomas Huth 
1506fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj)
1507fcf5ef2aSThomas Huth {
1508fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1509fcf5ef2aSThomas Huth 
1510fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1511fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1512fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1513fcf5ef2aSThomas Huth     cpu->midr = 0x69052903;
1514fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1515fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1516fcf5ef2aSThomas Huth }
1517fcf5ef2aSThomas Huth 
1518fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj)
1519fcf5ef2aSThomas Huth {
1520fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1521fcf5ef2aSThomas Huth 
1522fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1523fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1524fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1525fcf5ef2aSThomas Huth     cpu->midr = 0x69052d05;
1526fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1527fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1528fcf5ef2aSThomas Huth }
1529fcf5ef2aSThomas Huth 
1530fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj)
1531fcf5ef2aSThomas Huth {
1532fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1533fcf5ef2aSThomas Huth 
1534fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1535fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1536fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1537fcf5ef2aSThomas Huth     cpu->midr = 0x69052d06;
1538fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1539fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1540fcf5ef2aSThomas Huth }
1541fcf5ef2aSThomas Huth 
1542fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj)
1543fcf5ef2aSThomas Huth {
1544fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1545fcf5ef2aSThomas Huth 
1546fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1547fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1548fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1549fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1550fcf5ef2aSThomas Huth     cpu->midr = 0x69054110;
1551fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1552fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1553fcf5ef2aSThomas Huth }
1554fcf5ef2aSThomas Huth 
1555fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj)
1556fcf5ef2aSThomas Huth {
1557fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1558fcf5ef2aSThomas Huth 
1559fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1560fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1561fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1562fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1563fcf5ef2aSThomas Huth     cpu->midr = 0x69054111;
1564fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1565fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1566fcf5ef2aSThomas Huth }
1567fcf5ef2aSThomas Huth 
1568fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj)
1569fcf5ef2aSThomas Huth {
1570fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1571fcf5ef2aSThomas Huth 
1572fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1573fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1574fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1575fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1576fcf5ef2aSThomas Huth     cpu->midr = 0x69054112;
1577fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1578fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1579fcf5ef2aSThomas Huth }
1580fcf5ef2aSThomas Huth 
1581fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj)
1582fcf5ef2aSThomas Huth {
1583fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1584fcf5ef2aSThomas Huth 
1585fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1586fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1587fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1588fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1589fcf5ef2aSThomas Huth     cpu->midr = 0x69054113;
1590fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1591fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1592fcf5ef2aSThomas Huth }
1593fcf5ef2aSThomas Huth 
1594fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj)
1595fcf5ef2aSThomas Huth {
1596fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1597fcf5ef2aSThomas Huth 
1598fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1599fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1600fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1601fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1602fcf5ef2aSThomas Huth     cpu->midr = 0x69054114;
1603fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1604fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1605fcf5ef2aSThomas Huth }
1606fcf5ef2aSThomas Huth 
1607fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj)
1608fcf5ef2aSThomas Huth {
1609fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1610fcf5ef2aSThomas Huth 
1611fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1612fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1613fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1614fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1615fcf5ef2aSThomas Huth     cpu->midr = 0x69054117;
1616fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1617fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1618fcf5ef2aSThomas Huth }
1619fcf5ef2aSThomas Huth 
1620fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1621fcf5ef2aSThomas Huth static void arm_any_initfn(Object *obj)
1622fcf5ef2aSThomas Huth {
1623fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1624fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8);
1625fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1626fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1627fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1628fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_AES);
1629fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
1630fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
1631fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
1632fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CRC);
1633fcf5ef2aSThomas Huth     cpu->midr = 0xffffffff;
1634fcf5ef2aSThomas Huth }
1635fcf5ef2aSThomas Huth #endif
1636fcf5ef2aSThomas Huth 
1637fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
1638fcf5ef2aSThomas Huth 
1639fcf5ef2aSThomas Huth typedef struct ARMCPUInfo {
1640fcf5ef2aSThomas Huth     const char *name;
1641fcf5ef2aSThomas Huth     void (*initfn)(Object *obj);
1642fcf5ef2aSThomas Huth     void (*class_init)(ObjectClass *oc, void *data);
1643fcf5ef2aSThomas Huth } ARMCPUInfo;
1644fcf5ef2aSThomas Huth 
1645fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = {
1646fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1647fcf5ef2aSThomas Huth     { .name = "arm926",      .initfn = arm926_initfn },
1648fcf5ef2aSThomas Huth     { .name = "arm946",      .initfn = arm946_initfn },
1649fcf5ef2aSThomas Huth     { .name = "arm1026",     .initfn = arm1026_initfn },
1650fcf5ef2aSThomas Huth     /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
1651fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1652fcf5ef2aSThomas Huth      * have the v6K features.
1653fcf5ef2aSThomas Huth      */
1654fcf5ef2aSThomas Huth     { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
1655fcf5ef2aSThomas Huth     { .name = "arm1136",     .initfn = arm1136_initfn },
1656fcf5ef2aSThomas Huth     { .name = "arm1176",     .initfn = arm1176_initfn },
1657fcf5ef2aSThomas Huth     { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1658fcf5ef2aSThomas Huth     { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
1659fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
1660fcf5ef2aSThomas Huth     { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
1661fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
1662fcf5ef2aSThomas Huth     { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1663fcf5ef2aSThomas Huth     { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
1664fcf5ef2aSThomas Huth     { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
1665fcf5ef2aSThomas Huth     { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
1666fcf5ef2aSThomas Huth     { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
1667fcf5ef2aSThomas Huth     { .name = "ti925t",      .initfn = ti925t_initfn },
1668fcf5ef2aSThomas Huth     { .name = "sa1100",      .initfn = sa1100_initfn },
1669fcf5ef2aSThomas Huth     { .name = "sa1110",      .initfn = sa1110_initfn },
1670fcf5ef2aSThomas Huth     { .name = "pxa250",      .initfn = pxa250_initfn },
1671fcf5ef2aSThomas Huth     { .name = "pxa255",      .initfn = pxa255_initfn },
1672fcf5ef2aSThomas Huth     { .name = "pxa260",      .initfn = pxa260_initfn },
1673fcf5ef2aSThomas Huth     { .name = "pxa261",      .initfn = pxa261_initfn },
1674fcf5ef2aSThomas Huth     { .name = "pxa262",      .initfn = pxa262_initfn },
1675fcf5ef2aSThomas Huth     /* "pxa270" is an alias for "pxa270-a0" */
1676fcf5ef2aSThomas Huth     { .name = "pxa270",      .initfn = pxa270a0_initfn },
1677fcf5ef2aSThomas Huth     { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
1678fcf5ef2aSThomas Huth     { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
1679fcf5ef2aSThomas Huth     { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
1680fcf5ef2aSThomas Huth     { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
1681fcf5ef2aSThomas Huth     { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
1682fcf5ef2aSThomas Huth     { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1683fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1684fcf5ef2aSThomas Huth     { .name = "any",         .initfn = arm_any_initfn },
1685fcf5ef2aSThomas Huth #endif
1686fcf5ef2aSThomas Huth #endif
1687fcf5ef2aSThomas Huth     { .name = NULL }
1688fcf5ef2aSThomas Huth };
1689fcf5ef2aSThomas Huth 
1690fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
1691fcf5ef2aSThomas Huth     DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1692fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1693fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1694fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
1695fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
169615f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
1697fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
1698fcf5ef2aSThomas Huth };
1699fcf5ef2aSThomas Huth 
1700fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1701fcf5ef2aSThomas Huth static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
1702fcf5ef2aSThomas Huth                                     int mmu_idx)
1703fcf5ef2aSThomas Huth {
1704fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
1705fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1706fcf5ef2aSThomas Huth 
1707fcf5ef2aSThomas Huth     env->exception.vaddress = address;
1708fcf5ef2aSThomas Huth     if (rw == 2) {
1709fcf5ef2aSThomas Huth         cs->exception_index = EXCP_PREFETCH_ABORT;
1710fcf5ef2aSThomas Huth     } else {
1711fcf5ef2aSThomas Huth         cs->exception_index = EXCP_DATA_ABORT;
1712fcf5ef2aSThomas Huth     }
1713fcf5ef2aSThomas Huth     return 1;
1714fcf5ef2aSThomas Huth }
1715fcf5ef2aSThomas Huth #endif
1716fcf5ef2aSThomas Huth 
1717fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
1718fcf5ef2aSThomas Huth {
1719fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
1720fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1721fcf5ef2aSThomas Huth 
1722fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
1723fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
1724fcf5ef2aSThomas Huth     }
1725fcf5ef2aSThomas Huth     return g_strdup("arm");
1726fcf5ef2aSThomas Huth }
1727fcf5ef2aSThomas Huth 
1728fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
1729fcf5ef2aSThomas Huth {
1730fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
1731fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
1732fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
1733fcf5ef2aSThomas Huth 
1734fcf5ef2aSThomas Huth     acc->parent_realize = dc->realize;
1735fcf5ef2aSThomas Huth     dc->realize = arm_cpu_realizefn;
1736fcf5ef2aSThomas Huth     dc->props = arm_cpu_properties;
1737fcf5ef2aSThomas Huth 
1738fcf5ef2aSThomas Huth     acc->parent_reset = cc->reset;
1739fcf5ef2aSThomas Huth     cc->reset = arm_cpu_reset;
1740fcf5ef2aSThomas Huth 
1741fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
1742fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
1743fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1744fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
1745fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
1746fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
1747fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
1748fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1749fcf5ef2aSThomas Huth     cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
1750fcf5ef2aSThomas Huth #else
1751fcf5ef2aSThomas Huth     cc->do_interrupt = arm_cpu_do_interrupt;
1752fcf5ef2aSThomas Huth     cc->do_unaligned_access = arm_cpu_do_unaligned_access;
1753c79c0a31SPeter Maydell     cc->do_transaction_failed = arm_cpu_do_transaction_failed;
1754fcf5ef2aSThomas Huth     cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
1755fcf5ef2aSThomas Huth     cc->asidx_from_attrs = arm_asidx_from_attrs;
1756fcf5ef2aSThomas Huth     cc->vmsd = &vmstate_arm_cpu;
1757fcf5ef2aSThomas Huth     cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
1758fcf5ef2aSThomas Huth     cc->write_elf64_note = arm_cpu_write_elf64_note;
1759fcf5ef2aSThomas Huth     cc->write_elf32_note = arm_cpu_write_elf32_note;
1760fcf5ef2aSThomas Huth #endif
1761fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
1762fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
1763fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
1764fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
1765fcf5ef2aSThomas Huth     cc->debug_excp_handler = arm_debug_excp_handler;
1766fcf5ef2aSThomas Huth     cc->debug_check_watchpoint = arm_debug_check_watchpoint;
176740612000SJulian Brown #if !defined(CONFIG_USER_ONLY)
176840612000SJulian Brown     cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
176940612000SJulian Brown #endif
1770fcf5ef2aSThomas Huth 
1771fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
1772fcf5ef2aSThomas Huth }
1773fcf5ef2aSThomas Huth 
1774fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info)
1775fcf5ef2aSThomas Huth {
1776fcf5ef2aSThomas Huth     TypeInfo type_info = {
1777fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
1778fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
1779fcf5ef2aSThomas Huth         .instance_init = info->initfn,
1780fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
1781fcf5ef2aSThomas Huth         .class_init = info->class_init,
1782fcf5ef2aSThomas Huth     };
1783fcf5ef2aSThomas Huth 
1784fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
1785fcf5ef2aSThomas Huth     type_register(&type_info);
1786fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
1787fcf5ef2aSThomas Huth }
1788fcf5ef2aSThomas Huth 
1789fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
1790fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
1791fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
1792fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
1793fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
1794fcf5ef2aSThomas Huth     .instance_post_init = arm_cpu_post_init,
1795fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
1796fcf5ef2aSThomas Huth     .abstract = true,
1797fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
1798fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
1799fcf5ef2aSThomas Huth };
1800fcf5ef2aSThomas Huth 
1801fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
1802fcf5ef2aSThomas Huth {
1803fcf5ef2aSThomas Huth     const ARMCPUInfo *info = arm_cpus;
1804fcf5ef2aSThomas Huth 
1805fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
1806fcf5ef2aSThomas Huth 
1807fcf5ef2aSThomas Huth     while (info->name) {
1808fcf5ef2aSThomas Huth         cpu_register(info);
1809fcf5ef2aSThomas Huth         info++;
1810fcf5ef2aSThomas Huth     }
1811fcf5ef2aSThomas Huth }
1812fcf5ef2aSThomas Huth 
1813fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
1814