1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22181962fdSPeter Maydell #include "target/arm/idau.h" 23fcf5ef2aSThomas Huth #include "qemu/error-report.h" 24fcf5ef2aSThomas Huth #include "qapi/error.h" 25f9f62e4cSPeter Maydell #include "qapi/visitor.h" 26fcf5ef2aSThomas Huth #include "cpu.h" 27fcf5ef2aSThomas Huth #include "internals.h" 28fcf5ef2aSThomas Huth #include "qemu-common.h" 29fcf5ef2aSThomas Huth #include "exec/exec-all.h" 30fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 31fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 32fcf5ef2aSThomas Huth #include "hw/loader.h" 33fcf5ef2aSThomas Huth #endif 34fcf5ef2aSThomas Huth #include "hw/arm/arm.h" 35fcf5ef2aSThomas Huth #include "sysemu/sysemu.h" 36b3946626SVincent Palatin #include "sysemu/hw_accel.h" 37fcf5ef2aSThomas Huth #include "kvm_arm.h" 38110f6c70SRichard Henderson #include "disas/capstone.h" 3924f91e81SAlex Bennée #include "fpu/softfloat.h" 40fcf5ef2aSThomas Huth 41fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 42fcf5ef2aSThomas Huth { 43fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 4442f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 45fcf5ef2aSThomas Huth 4642f6ed91SJulia Suvorova if (is_a64(env)) { 4742f6ed91SJulia Suvorova env->pc = value; 4842f6ed91SJulia Suvorova env->thumb = 0; 4942f6ed91SJulia Suvorova } else { 5042f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5142f6ed91SJulia Suvorova env->thumb = value & 1; 5242f6ed91SJulia Suvorova } 5342f6ed91SJulia Suvorova } 5442f6ed91SJulia Suvorova 5542f6ed91SJulia Suvorova static void arm_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb) 5642f6ed91SJulia Suvorova { 5742f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 5842f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 5942f6ed91SJulia Suvorova 6042f6ed91SJulia Suvorova /* 6142f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 6242f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 6342f6ed91SJulia Suvorova */ 6442f6ed91SJulia Suvorova if (is_a64(env)) { 6542f6ed91SJulia Suvorova env->pc = tb->pc; 6642f6ed91SJulia Suvorova } else { 6742f6ed91SJulia Suvorova env->regs[15] = tb->pc; 6842f6ed91SJulia Suvorova } 69fcf5ef2aSThomas Huth } 70fcf5ef2aSThomas Huth 71fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 72fcf5ef2aSThomas Huth { 73fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 74fcf5ef2aSThomas Huth 75062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 76fcf5ef2aSThomas Huth && cs->interrupt_request & 77fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 78fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 79fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 80fcf5ef2aSThomas Huth } 81fcf5ef2aSThomas Huth 82b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 83b5c53d1bSAaron Lindsay void *opaque) 84b5c53d1bSAaron Lindsay { 85b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 86b5c53d1bSAaron Lindsay 87b5c53d1bSAaron Lindsay entry->hook = hook; 88b5c53d1bSAaron Lindsay entry->opaque = opaque; 89b5c53d1bSAaron Lindsay 90b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 91b5c53d1bSAaron Lindsay } 92b5c53d1bSAaron Lindsay 9308267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 94fcf5ef2aSThomas Huth void *opaque) 95fcf5ef2aSThomas Huth { 9608267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 9708267487SAaron Lindsay 9808267487SAaron Lindsay entry->hook = hook; 9908267487SAaron Lindsay entry->opaque = opaque; 10008267487SAaron Lindsay 10108267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 102fcf5ef2aSThomas Huth } 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 105fcf5ef2aSThomas Huth { 106fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 107fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 108fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 109fcf5ef2aSThomas Huth 110fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 111fcf5ef2aSThomas Huth return; 112fcf5ef2aSThomas Huth } 113fcf5ef2aSThomas Huth 114fcf5ef2aSThomas Huth if (ri->resetfn) { 115fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 116fcf5ef2aSThomas Huth return; 117fcf5ef2aSThomas Huth } 118fcf5ef2aSThomas Huth 119fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 120fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 121fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 122fcf5ef2aSThomas Huth * (like the pxa2xx ones). 123fcf5ef2aSThomas Huth */ 124fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 125fcf5ef2aSThomas Huth return; 126fcf5ef2aSThomas Huth } 127fcf5ef2aSThomas Huth 128fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 129fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 130fcf5ef2aSThomas Huth } else { 131fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 132fcf5ef2aSThomas Huth } 133fcf5ef2aSThomas Huth } 134fcf5ef2aSThomas Huth 135fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 136fcf5ef2aSThomas Huth { 137fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 138fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 139fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 140fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 141fcf5ef2aSThomas Huth */ 142fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 143fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 144fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 145fcf5ef2aSThomas Huth 146fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 147fcf5ef2aSThomas Huth return; 148fcf5ef2aSThomas Huth } 149fcf5ef2aSThomas Huth 150fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 151fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 152fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 153fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 154fcf5ef2aSThomas Huth } 155fcf5ef2aSThomas Huth 156fcf5ef2aSThomas Huth /* CPUClass::reset() */ 157fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s) 158fcf5ef2aSThomas Huth { 159fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 160fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 161fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 162fcf5ef2aSThomas Huth 163fcf5ef2aSThomas Huth acc->parent_reset(s); 164fcf5ef2aSThomas Huth 1651f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1661f5c00cfSAlex Bennée 167fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 168fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 169fcf5ef2aSThomas Huth 170fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 17147576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 17247576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 17347576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 174fcf5ef2aSThomas Huth 175062ba099SAlex Bennée cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON; 176fcf5ef2aSThomas Huth s->halted = cpu->start_powered_off; 177fcf5ef2aSThomas Huth 178fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 179fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 180fcf5ef2aSThomas Huth } 181fcf5ef2aSThomas Huth 182fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 183fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 184fcf5ef2aSThomas Huth env->aarch64 = 1; 185fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 186fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 187fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 188fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 189276c6e81SRichard Henderson /* Enable all PAC keys. */ 190276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 191276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 1921ae9cfbdSRichard Henderson /* Enable all PAC instructions */ 1931ae9cfbdSRichard Henderson env->cp15.hcr_el2 |= HCR_API; 1941ae9cfbdSRichard Henderson env->cp15.scr_el3 |= SCR_API; 195fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 196fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 197802ac0e1SRichard Henderson /* and to the SVE instructions */ 198802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 199802ac0e1SRichard Henderson env->cp15.cptr_el[3] |= CPTR_EZ; 200802ac0e1SRichard Henderson /* with maximum vector length */ 201adf92eabSRichard Henderson env->vfp.zcr_el[1] = cpu->sve_max_vq - 1; 202adf92eabSRichard Henderson env->vfp.zcr_el[2] = env->vfp.zcr_el[1]; 203adf92eabSRichard Henderson env->vfp.zcr_el[3] = env->vfp.zcr_el[1]; 204f6a148feSRichard Henderson /* 205f6a148feSRichard Henderson * Enable TBI0 and TBI1. While the real kernel only enables TBI0, 206f6a148feSRichard Henderson * turning on both here will produce smaller code and otherwise 207f6a148feSRichard Henderson * make no difference to the user-level emulation. 208f6a148feSRichard Henderson */ 209f6a148feSRichard Henderson env->cp15.tcr_el[1].raw_tcr = (3ULL << 37); 210fcf5ef2aSThomas Huth #else 211fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 212fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 213fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 214fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 215fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 216fcf5ef2aSThomas Huth } else { 217fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 218fcf5ef2aSThomas Huth } 219fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 220fcf5ef2aSThomas Huth #endif 221fcf5ef2aSThomas Huth } else { 222fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 223fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 224fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 225fcf5ef2aSThomas Huth #endif 226fcf5ef2aSThomas Huth } 227fcf5ef2aSThomas Huth 228fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 229fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 230fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 231fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 232fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 233fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 234fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 235fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth #else 238060a65dfSPeter Maydell 239060a65dfSPeter Maydell /* 240060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 241060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 242060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 243060a65dfSPeter Maydell */ 244060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 245060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 246060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 247060a65dfSPeter Maydell } else { 248fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 249060a65dfSPeter Maydell } 250fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 251dc7abe4dSMichael Davidsaver 252531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 253fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 254fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 255fcf5ef2aSThomas Huth uint8_t *rom; 25638e2a77cSPeter Maydell uint32_t vecbase; 257fcf5ef2aSThomas Huth 2581e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 2591e577cc7SPeter Maydell env->v7m.secure = true; 2603b2e9344SPeter Maydell } else { 2613b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 2623b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 2633b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 2643b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 2653b2e9344SPeter Maydell */ 2663b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 2671e577cc7SPeter Maydell } 2681e577cc7SPeter Maydell 2699d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 2702c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 2719d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 2722c4da50dSPeter Maydell */ 2739d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 2749d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 2759d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 2769d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 2779d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2789d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2799d40cd8aSPeter Maydell } 28022ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 28122ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 28222ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 28322ab3460SJulia Suvorova } 2842c4da50dSPeter Maydell 285056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 286056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 287056f43dfSPeter Maydell 28838e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 28938e2a77cSPeter Maydell 29038e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 29138e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 2920f0f8b61SThomas Huth rom = rom_ptr(vecbase, 8); 293fcf5ef2aSThomas Huth if (rom) { 294fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 295fcf5ef2aSThomas Huth * copied into physical memory. 296fcf5ef2aSThomas Huth */ 297fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 298fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 299fcf5ef2aSThomas Huth } else { 300fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 301fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 302fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 303fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 304fcf5ef2aSThomas Huth */ 30538e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 30638e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 307fcf5ef2aSThomas Huth } 308fcf5ef2aSThomas Huth 309fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 310fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 311fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 312fcf5ef2aSThomas Huth } 313fcf5ef2aSThomas Huth 314fcf5ef2aSThomas Huth /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 315fcf5ef2aSThomas Huth * executing as AArch32 then check if highvecs are enabled and 316fcf5ef2aSThomas Huth * adjust the PC accordingly. 317fcf5ef2aSThomas Huth */ 318fcf5ef2aSThomas Huth if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 319fcf5ef2aSThomas Huth env->regs[15] = 0xFFFF0000; 320fcf5ef2aSThomas Huth } 321fcf5ef2aSThomas Huth 322dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 323dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 324dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 325dc3c4c14SPeter Maydell */ 326dc3c4c14SPeter Maydell arm_clear_exclusive(env); 327dc3c4c14SPeter Maydell 328fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 0; 329fcf5ef2aSThomas Huth #endif 33069ceea64SPeter Maydell 3310e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 33269ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 3330e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 33462c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 33562c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 33662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 33762c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 33862c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 33962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 34062c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 34162c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 34262c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 34362c58ee0SPeter Maydell * cpu->pmsav7_dregion); 34462c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 34562c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 34662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 34762c58ee0SPeter Maydell } 3480e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 34969ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 35069ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 35169ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 35269ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 35369ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 35469ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 35569ceea64SPeter Maydell } 3560e1a46bbSPeter Maydell } 3571bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 3581bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 3594125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 3604125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 3614125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 3624125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 36369ceea64SPeter Maydell } 36469ceea64SPeter Maydell 3659901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3669901c576SPeter Maydell if (cpu->sau_sregion > 0) { 3679901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 3689901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 3699901c576SPeter Maydell } 3709901c576SPeter Maydell env->sau.rnr = 0; 3719901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 3729901c576SPeter Maydell * the Cortex-M33 does. 3739901c576SPeter Maydell */ 3749901c576SPeter Maydell env->sau.ctrl = 0; 3759901c576SPeter Maydell } 3769901c576SPeter Maydell 377fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 378fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 379fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 380fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 381fcf5ef2aSThomas Huth &env->vfp.fp_status); 382fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 383fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 384bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 385bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 386fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 387fcf5ef2aSThomas Huth if (kvm_enabled()) { 388fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 389fcf5ef2aSThomas Huth } 390fcf5ef2aSThomas Huth #endif 391fcf5ef2aSThomas Huth 392fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 393fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 394fcf5ef2aSThomas Huth } 395fcf5ef2aSThomas Huth 396fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 397fcf5ef2aSThomas Huth { 398fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 399fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 400fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 401fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 402fcf5ef2aSThomas Huth uint32_t target_el; 403fcf5ef2aSThomas Huth uint32_t excp_idx; 404fcf5ef2aSThomas Huth bool ret = false; 405fcf5ef2aSThomas Huth 406fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 407fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 408fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 409fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 410fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 411fcf5ef2aSThomas Huth env->exception.target_el = target_el; 412fcf5ef2aSThomas Huth cc->do_interrupt(cs); 413fcf5ef2aSThomas Huth ret = true; 414fcf5ef2aSThomas Huth } 415fcf5ef2aSThomas Huth } 416fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 417fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 418fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 419fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 420fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 421fcf5ef2aSThomas Huth env->exception.target_el = target_el; 422fcf5ef2aSThomas Huth cc->do_interrupt(cs); 423fcf5ef2aSThomas Huth ret = true; 424fcf5ef2aSThomas Huth } 425fcf5ef2aSThomas Huth } 426fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 427fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 428fcf5ef2aSThomas Huth target_el = 1; 429fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 430fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 431fcf5ef2aSThomas Huth env->exception.target_el = target_el; 432fcf5ef2aSThomas Huth cc->do_interrupt(cs); 433fcf5ef2aSThomas Huth ret = true; 434fcf5ef2aSThomas Huth } 435fcf5ef2aSThomas Huth } 436fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 437fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 438fcf5ef2aSThomas Huth target_el = 1; 439fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 440fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 441fcf5ef2aSThomas Huth env->exception.target_el = target_el; 442fcf5ef2aSThomas Huth cc->do_interrupt(cs); 443fcf5ef2aSThomas Huth ret = true; 444fcf5ef2aSThomas Huth } 445fcf5ef2aSThomas Huth } 446fcf5ef2aSThomas Huth 447fcf5ef2aSThomas Huth return ret; 448fcf5ef2aSThomas Huth } 449fcf5ef2aSThomas Huth 450fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 451fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 452fcf5ef2aSThomas Huth { 453fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 454fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 455fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 456fcf5ef2aSThomas Huth bool ret = false; 457fcf5ef2aSThomas Huth 458f4e8e4edSPeter Maydell /* ARMv7-M interrupt masking works differently than -A or -R. 4597ecdaa4aSPeter Maydell * There is no FIQ/IRQ distinction. Instead of I and F bits 4607ecdaa4aSPeter Maydell * masking FIQ and IRQ interrupts, an exception is taken only 4617ecdaa4aSPeter Maydell * if it is higher priority than the current execution priority 4627ecdaa4aSPeter Maydell * (which depends on state like BASEPRI, FAULTMASK and the 4637ecdaa4aSPeter Maydell * currently active exception). 464fcf5ef2aSThomas Huth */ 465fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD 466f4e8e4edSPeter Maydell && (armv7m_nvic_can_take_pending_exception(env->nvic))) { 467fcf5ef2aSThomas Huth cs->exception_index = EXCP_IRQ; 468fcf5ef2aSThomas Huth cc->do_interrupt(cs); 469fcf5ef2aSThomas Huth ret = true; 470fcf5ef2aSThomas Huth } 471fcf5ef2aSThomas Huth return ret; 472fcf5ef2aSThomas Huth } 473fcf5ef2aSThomas Huth #endif 474fcf5ef2aSThomas Huth 47589430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 47689430fc6SPeter Maydell { 47789430fc6SPeter Maydell /* 47889430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 47989430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 48089430fc6SPeter Maydell */ 48189430fc6SPeter Maydell CPUARMState *env = &cpu->env; 48289430fc6SPeter Maydell CPUState *cs = CPU(cpu); 48389430fc6SPeter Maydell 48489430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 48589430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 48689430fc6SPeter Maydell 48789430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 48889430fc6SPeter Maydell if (new_state) { 48989430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 49089430fc6SPeter Maydell } else { 49189430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 49289430fc6SPeter Maydell } 49389430fc6SPeter Maydell } 49489430fc6SPeter Maydell } 49589430fc6SPeter Maydell 49689430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 49789430fc6SPeter Maydell { 49889430fc6SPeter Maydell /* 49989430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 50089430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 50189430fc6SPeter Maydell */ 50289430fc6SPeter Maydell CPUARMState *env = &cpu->env; 50389430fc6SPeter Maydell CPUState *cs = CPU(cpu); 50489430fc6SPeter Maydell 50589430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 50689430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 50789430fc6SPeter Maydell 50889430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 50989430fc6SPeter Maydell if (new_state) { 51089430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 51189430fc6SPeter Maydell } else { 51289430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 51389430fc6SPeter Maydell } 51489430fc6SPeter Maydell } 51589430fc6SPeter Maydell } 51689430fc6SPeter Maydell 517fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 518fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 519fcf5ef2aSThomas Huth { 520fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 521fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 522fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 523fcf5ef2aSThomas Huth static const int mask[] = { 524fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 525fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 526fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 527fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 528fcf5ef2aSThomas Huth }; 529fcf5ef2aSThomas Huth 530ed89f078SPeter Maydell if (level) { 531ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 532ed89f078SPeter Maydell } else { 533ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 534ed89f078SPeter Maydell } 535ed89f078SPeter Maydell 536fcf5ef2aSThomas Huth switch (irq) { 537fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 53889430fc6SPeter Maydell assert(arm_feature(env, ARM_FEATURE_EL2)); 53989430fc6SPeter Maydell arm_cpu_update_virq(cpu); 54089430fc6SPeter Maydell break; 541fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 542fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 54389430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 54489430fc6SPeter Maydell break; 545fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 546fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 547fcf5ef2aSThomas Huth if (level) { 548fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 549fcf5ef2aSThomas Huth } else { 550fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 551fcf5ef2aSThomas Huth } 552fcf5ef2aSThomas Huth break; 553fcf5ef2aSThomas Huth default: 554fcf5ef2aSThomas Huth g_assert_not_reached(); 555fcf5ef2aSThomas Huth } 556fcf5ef2aSThomas Huth } 557fcf5ef2aSThomas Huth 558fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 559fcf5ef2aSThomas Huth { 560fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 561fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 562ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 563fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 564fcf5ef2aSThomas Huth int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT; 565ed89f078SPeter Maydell uint32_t linestate_bit; 566fcf5ef2aSThomas Huth 567fcf5ef2aSThomas Huth switch (irq) { 568fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 569fcf5ef2aSThomas Huth kvm_irq |= KVM_ARM_IRQ_CPU_IRQ; 570ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 571fcf5ef2aSThomas Huth break; 572fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 573fcf5ef2aSThomas Huth kvm_irq |= KVM_ARM_IRQ_CPU_FIQ; 574ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 575fcf5ef2aSThomas Huth break; 576fcf5ef2aSThomas Huth default: 577fcf5ef2aSThomas Huth g_assert_not_reached(); 578fcf5ef2aSThomas Huth } 579ed89f078SPeter Maydell 580ed89f078SPeter Maydell if (level) { 581ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 582ed89f078SPeter Maydell } else { 583ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 584ed89f078SPeter Maydell } 585ed89f078SPeter Maydell 586fcf5ef2aSThomas Huth kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT; 587fcf5ef2aSThomas Huth kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0); 588fcf5ef2aSThomas Huth #endif 589fcf5ef2aSThomas Huth } 590fcf5ef2aSThomas Huth 591fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 592fcf5ef2aSThomas Huth { 593fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 594fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 595fcf5ef2aSThomas Huth 596fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 597fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 598fcf5ef2aSThomas Huth } 599fcf5ef2aSThomas Huth 600fcf5ef2aSThomas Huth #endif 601fcf5ef2aSThomas Huth 602fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature) 603fcf5ef2aSThomas Huth { 604fcf5ef2aSThomas Huth env->features |= 1ULL << feature; 605fcf5ef2aSThomas Huth } 606fcf5ef2aSThomas Huth 607fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature) 608fcf5ef2aSThomas Huth { 609fcf5ef2aSThomas Huth env->features &= ~(1ULL << feature); 610fcf5ef2aSThomas Huth } 611fcf5ef2aSThomas Huth 612fcf5ef2aSThomas Huth static int 613fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 614fcf5ef2aSThomas Huth { 615fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 616fcf5ef2aSThomas Huth } 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 619fcf5ef2aSThomas Huth { 620fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 621fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 6227bcdbf51SRichard Henderson bool sctlr_b; 623fcf5ef2aSThomas Huth 624fcf5ef2aSThomas Huth if (is_a64(env)) { 625fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 626fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 627fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 628fcf5ef2aSThomas Huth */ 629fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 630fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 631fcf5ef2aSThomas Huth #endif 632110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 63315fa1a0aSRichard Henderson info->cap_insn_unit = 4; 63415fa1a0aSRichard Henderson info->cap_insn_split = 4; 635110f6c70SRichard Henderson } else { 636110f6c70SRichard Henderson int cap_mode; 637110f6c70SRichard Henderson if (env->thumb) { 638fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 63915fa1a0aSRichard Henderson info->cap_insn_unit = 2; 64015fa1a0aSRichard Henderson info->cap_insn_split = 4; 641110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 642fcf5ef2aSThomas Huth } else { 643fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 64415fa1a0aSRichard Henderson info->cap_insn_unit = 4; 64515fa1a0aSRichard Henderson info->cap_insn_split = 4; 646110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 647fcf5ef2aSThomas Huth } 648110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 649110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 650110f6c70SRichard Henderson } 651110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 652110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 653110f6c70SRichard Henderson } 654110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 655110f6c70SRichard Henderson info->cap_mode = cap_mode; 656fcf5ef2aSThomas Huth } 6577bcdbf51SRichard Henderson 6587bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 6597bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 660fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 661fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 662fcf5ef2aSThomas Huth #else 663fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 664fcf5ef2aSThomas Huth #endif 665fcf5ef2aSThomas Huth } 666f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 6677bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 6687bcdbf51SRichard Henderson if (sctlr_b) { 669f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 670f7478a92SJulian Brown } 6717bcdbf51SRichard Henderson #endif 672fcf5ef2aSThomas Huth } 673fcf5ef2aSThomas Huth 67446de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 67546de5913SIgor Mammedov { 67646de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 67746de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 67846de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 67946de5913SIgor Mammedov } 68046de5913SIgor Mammedov 681ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 682ac87e507SPeter Maydell { 683ac87e507SPeter Maydell /* 684ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 685ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 686ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 687ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 688ac87e507SPeter Maydell */ 689ac87e507SPeter Maydell ARMCPRegInfo *r = data; 690ac87e507SPeter Maydell 691ac87e507SPeter Maydell g_free((void *)r->name); 692ac87e507SPeter Maydell g_free(r); 693ac87e507SPeter Maydell } 694ac87e507SPeter Maydell 695fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 696fcf5ef2aSThomas Huth { 697fcf5ef2aSThomas Huth CPUState *cs = CPU(obj); 698fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 699fcf5ef2aSThomas Huth 700fcf5ef2aSThomas Huth cs->env_ptr = &cpu->env; 701fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 702ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 703fcf5ef2aSThomas Huth 704b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 70508267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 70608267487SAaron Lindsay 707fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 708fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 709fcf5ef2aSThomas Huth if (kvm_enabled()) { 710fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 711fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 712fcf5ef2aSThomas Huth */ 713fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 714fcf5ef2aSThomas Huth } else { 715fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 716fcf5ef2aSThomas Huth } 717fcf5ef2aSThomas Huth 718fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 719fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 720aa1b3111SPeter Maydell 721aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 722aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 72307f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 72407f48730SAndrew Jones "pmu-interrupt", 1); 725fcf5ef2aSThomas Huth #endif 726fcf5ef2aSThomas Huth 727fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 728fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 729fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 730fcf5ef2aSThomas Huth */ 731fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 732fcf5ef2aSThomas Huth cpu->psci_version = 1; /* By default assume PSCI v0.1 */ 733fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 734fcf5ef2aSThomas Huth 735fcf5ef2aSThomas Huth if (tcg_enabled()) { 736fcf5ef2aSThomas Huth cpu->psci_version = 2; /* TCG implements PSCI 0.2 */ 737fcf5ef2aSThomas Huth } 738fcf5ef2aSThomas Huth } 739fcf5ef2aSThomas Huth 740fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 741fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 742fcf5ef2aSThomas Huth 743fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 744fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 745fcf5ef2aSThomas Huth 746fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 747fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 748fcf5ef2aSThomas Huth 749c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 750c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 751c25bd18aSPeter Maydell 752fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 753fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 754fcf5ef2aSThomas Huth 7553a062d57SJulian Brown static Property arm_cpu_cfgend_property = 7563a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 7573a062d57SJulian Brown 758fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */ 759fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property = 760fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true); 761fcf5ef2aSThomas Huth 762fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 763fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 764fcf5ef2aSThomas Huth 7658d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 7668d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 7678d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 7688d92e26bSPeter Maydell * to override that with an incorrect constant value. 7698d92e26bSPeter Maydell */ 770fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 7718d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 7728d92e26bSPeter Maydell pmsav7_dregion, 7738d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 774fcf5ef2aSThomas Huth 775f9f62e4cSPeter Maydell static void arm_get_init_svtor(Object *obj, Visitor *v, const char *name, 776f9f62e4cSPeter Maydell void *opaque, Error **errp) 777f9f62e4cSPeter Maydell { 778f9f62e4cSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 779f9f62e4cSPeter Maydell 780f9f62e4cSPeter Maydell visit_type_uint32(v, name, &cpu->init_svtor, errp); 781f9f62e4cSPeter Maydell } 782f9f62e4cSPeter Maydell 783f9f62e4cSPeter Maydell static void arm_set_init_svtor(Object *obj, Visitor *v, const char *name, 784f9f62e4cSPeter Maydell void *opaque, Error **errp) 785f9f62e4cSPeter Maydell { 786f9f62e4cSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 787f9f62e4cSPeter Maydell 788f9f62e4cSPeter Maydell visit_type_uint32(v, name, &cpu->init_svtor, errp); 789f9f62e4cSPeter Maydell } 79038e2a77cSPeter Maydell 79151e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 792fcf5ef2aSThomas Huth { 793fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 794fcf5ef2aSThomas Huth 795790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 796790a1150SPeter Maydell * in realize with the other feature-implication checks because 797790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 798790a1150SPeter Maydell */ 799790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 800790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 801790a1150SPeter Maydell } 802790a1150SPeter Maydell 803fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 804fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 805fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property, 806fcf5ef2aSThomas Huth &error_abort); 807fcf5ef2aSThomas Huth } 808fcf5ef2aSThomas Huth 809fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 810fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property, 811fcf5ef2aSThomas Huth &error_abort); 812fcf5ef2aSThomas Huth } 813fcf5ef2aSThomas Huth 814fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 815fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property, 816fcf5ef2aSThomas Huth &error_abort); 817fcf5ef2aSThomas Huth } 818fcf5ef2aSThomas Huth 819fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 820fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 821fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 822fcf5ef2aSThomas Huth */ 823fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property, 824fcf5ef2aSThomas Huth &error_abort); 825fcf5ef2aSThomas Huth 826fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 827fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 828fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 829fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 830fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 831265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 832fcf5ef2aSThomas Huth &error_abort); 833fcf5ef2aSThomas Huth #endif 834fcf5ef2aSThomas Huth } 835fcf5ef2aSThomas Huth 836c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 837c25bd18aSPeter Maydell qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property, 838c25bd18aSPeter Maydell &error_abort); 839c25bd18aSPeter Maydell } 840c25bd18aSPeter Maydell 841fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 842fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property, 843fcf5ef2aSThomas Huth &error_abort); 844fcf5ef2aSThomas Huth } 845fcf5ef2aSThomas Huth 846452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 847fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property, 848fcf5ef2aSThomas Huth &error_abort); 849fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 850fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 851fcf5ef2aSThomas Huth &arm_cpu_pmsav7_dregion_property, 852fcf5ef2aSThomas Huth &error_abort); 853fcf5ef2aSThomas Huth } 854fcf5ef2aSThomas Huth } 855fcf5ef2aSThomas Huth 856181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 857181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 858181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 859265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 860181962fdSPeter Maydell &error_abort); 861f9f62e4cSPeter Maydell /* 862f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 863f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 864f9f62e4cSPeter Maydell * the property to be set after realize. 865f9f62e4cSPeter Maydell */ 866f9f62e4cSPeter Maydell object_property_add(obj, "init-svtor", "uint32", 867f9f62e4cSPeter Maydell arm_get_init_svtor, arm_set_init_svtor, 868f9f62e4cSPeter Maydell NULL, NULL, &error_abort); 869181962fdSPeter Maydell } 870181962fdSPeter Maydell 8713a062d57SJulian Brown qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, 8723a062d57SJulian Brown &error_abort); 873fcf5ef2aSThomas Huth } 874fcf5ef2aSThomas Huth 875fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 876fcf5ef2aSThomas Huth { 877fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 87808267487SAaron Lindsay ARMELChangeHook *hook, *next; 87908267487SAaron Lindsay 880fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 88108267487SAaron Lindsay 882b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 883b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 884b5c53d1bSAaron Lindsay g_free(hook); 885b5c53d1bSAaron Lindsay } 88608267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 88708267487SAaron Lindsay QLIST_REMOVE(hook, node); 88808267487SAaron Lindsay g_free(hook); 88908267487SAaron Lindsay } 8904e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 8914e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 8924e7beb0cSAaron Lindsay OS timer_del(cpu->pmu_timer); 8934e7beb0cSAaron Lindsay OS timer_deinit(cpu->pmu_timer); 8944e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 8954e7beb0cSAaron Lindsay OS } 8964e7beb0cSAaron Lindsay OS #endif 897fcf5ef2aSThomas Huth } 898fcf5ef2aSThomas Huth 899fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 900fcf5ef2aSThomas Huth { 901fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 902fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 903fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 904fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 905fcf5ef2aSThomas Huth int pagebits; 906fcf5ef2aSThomas Huth Error *local_err = NULL; 9070f8d06f1SRichard Henderson bool no_aa32 = false; 908fcf5ef2aSThomas Huth 909c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 910c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 911c4487d76SPeter Maydell * this is the first point where we can report it. 912c4487d76SPeter Maydell */ 913c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 914c4487d76SPeter Maydell if (!kvm_enabled()) { 915c4487d76SPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM"); 916c4487d76SPeter Maydell } else { 917c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 918c4487d76SPeter Maydell } 919c4487d76SPeter Maydell return; 920c4487d76SPeter Maydell } 921c4487d76SPeter Maydell 92295f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 92395f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 92495f87565SPeter Maydell * hardware; trying to use one without the other is a command line 92595f87565SPeter Maydell * error and will result in segfaults if not caught here. 92695f87565SPeter Maydell */ 92795f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 92895f87565SPeter Maydell if (!env->nvic) { 92995f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 93095f87565SPeter Maydell return; 93195f87565SPeter Maydell } 93295f87565SPeter Maydell } else { 93395f87565SPeter Maydell if (env->nvic) { 93495f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 93595f87565SPeter Maydell return; 93695f87565SPeter Maydell } 93795f87565SPeter Maydell } 938397cd31fSPeter Maydell 939397cd31fSPeter Maydell cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 940397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 941397cd31fSPeter Maydell cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 942397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 943397cd31fSPeter Maydell cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 944397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 945397cd31fSPeter Maydell cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 946397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 94795f87565SPeter Maydell #endif 94895f87565SPeter Maydell 949fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 950fcf5ef2aSThomas Huth if (local_err != NULL) { 951fcf5ef2aSThomas Huth error_propagate(errp, local_err); 952fcf5ef2aSThomas Huth return; 953fcf5ef2aSThomas Huth } 954fcf5ef2aSThomas Huth 955fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 956fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 9575256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 9585256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 9595256df88SRichard Henderson } else { 9605110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 9615110e683SAaron Lindsay } 9625256df88SRichard Henderson } 9630f8d06f1SRichard Henderson 9640f8d06f1SRichard Henderson /* 9650f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 9660f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 9670f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 9680f8d06f1SRichard Henderson */ 9690f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 9700f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 9710f8d06f1SRichard Henderson } 9720f8d06f1SRichard Henderson 9735110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 9745110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 9755110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 9765110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 9775110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 9785110e683SAaron Lindsay * include the various other features that V7VE implies. 9795110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 9805110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 9815110e683SAaron Lindsay */ 9820f8d06f1SRichard Henderson assert(no_aa32 || cpu_isar_feature(arm_div, cpu)); 983fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 9845110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 985fcf5ef2aSThomas Huth } 986fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 987fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 988fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 989fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 990fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 991fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 992fcf5ef2aSThomas Huth } else { 993fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 994fcf5ef2aSThomas Huth } 99591db4642SCédric Le Goater 99691db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 99791db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 99891db4642SCédric Le Goater */ 99991db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1000fcf5ef2aSThomas Huth } 1001fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1002fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1003fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1004fcf5ef2aSThomas Huth } 1005fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1006fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1007fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 10080f8d06f1SRichard Henderson assert(no_aa32 || cpu_isar_feature(jazelle, cpu)); 1009fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1010fcf5ef2aSThomas Huth } 1011fcf5ef2aSThomas Huth } 1012fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1013fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1014fcf5ef2aSThomas Huth } 1015fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_VFP4)) { 1016fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VFP3); 1017fcf5ef2aSThomas Huth } 1018fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_VFP3)) { 1019fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VFP); 1020fcf5ef2aSThomas Huth } 1021fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1022fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1023fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_PXN); 1024fcf5ef2aSThomas Huth } 1025fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1026fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1027fcf5ef2aSThomas Huth } 1028fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1029fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1030fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1031fcf5ef2aSThomas Huth } 1032fcf5ef2aSThomas Huth 1033fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1034fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1035452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1036fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1037fcf5ef2aSThomas Huth * can use 4K pages. 1038fcf5ef2aSThomas Huth */ 1039fcf5ef2aSThomas Huth pagebits = 12; 1040fcf5ef2aSThomas Huth } else { 1041fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1042fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1043fcf5ef2aSThomas Huth */ 1044fcf5ef2aSThomas Huth pagebits = 10; 1045fcf5ef2aSThomas Huth } 1046fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1047fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1048fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1049fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1050fcf5ef2aSThomas Huth */ 1051fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1052fcf5ef2aSThomas Huth "system is using"); 1053fcf5ef2aSThomas Huth return; 1054fcf5ef2aSThomas Huth } 1055fcf5ef2aSThomas Huth 1056fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1057fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1058fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1059fcf5ef2aSThomas Huth * so these bits always RAZ. 1060fcf5ef2aSThomas Huth */ 1061fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 106246de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 106346de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1064fcf5ef2aSThomas Huth } 1065fcf5ef2aSThomas Huth 1066fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1067fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1068fcf5ef2aSThomas Huth } 1069fcf5ef2aSThomas Huth 10703a062d57SJulian Brown if (cpu->cfgend) { 10713a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 10723a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 10733a062d57SJulian Brown } else { 10743a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 10753a062d57SJulian Brown } 10763a062d57SJulian Brown } 10773a062d57SJulian Brown 1078fcf5ef2aSThomas Huth if (!cpu->has_el3) { 1079fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1080fcf5ef2aSThomas Huth * feature. 1081fcf5ef2aSThomas Huth */ 1082fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1083fcf5ef2aSThomas Huth 1084fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1085fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1086fcf5ef2aSThomas Huth */ 1087fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf0; 108847576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1089fcf5ef2aSThomas Huth } 1090fcf5ef2aSThomas Huth 1091c25bd18aSPeter Maydell if (!cpu->has_el2) { 1092c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1093c25bd18aSPeter Maydell } 1094c25bd18aSPeter Maydell 1095d6f02ce3SWei Huang if (!cpu->has_pmu) { 1096fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 109757a4a11bSAaron Lindsay } 109857a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1099bf8d0969SAaron Lindsay OS pmu_init(cpu); 110057a4a11bSAaron Lindsay 110157a4a11bSAaron Lindsay if (!kvm_enabled()) { 1102033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1103033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1104fcf5ef2aSThomas Huth } 11054e7beb0cSAaron Lindsay OS 11064e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 11074e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 11084e7beb0cSAaron Lindsay OS cpu); 11094e7beb0cSAaron Lindsay OS #endif 111057a4a11bSAaron Lindsay } else { 111157a4a11bSAaron Lindsay cpu->id_aa64dfr0 &= ~0xf00; 111257a4a11bSAaron Lindsay cpu->pmceid0 = 0; 111357a4a11bSAaron Lindsay cpu->pmceid1 = 0; 111457a4a11bSAaron Lindsay } 1115fcf5ef2aSThomas Huth 1116fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1117fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1118fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1119fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1120fcf5ef2aSThomas Huth */ 112147576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 1122fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf000; 1123fcf5ef2aSThomas Huth } 1124fcf5ef2aSThomas Huth 1125f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1126f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1127f50cd314SPeter Maydell */ 1128fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1129f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1130f50cd314SPeter Maydell } 1131f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1132f50cd314SPeter Maydell cpu->has_mpu = false; 1133fcf5ef2aSThomas Huth } 1134fcf5ef2aSThomas Huth 1135452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1136fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1137fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1138fcf5ef2aSThomas Huth 1139fcf5ef2aSThomas Huth if (nr > 0xff) { 1140fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1141fcf5ef2aSThomas Huth return; 1142fcf5ef2aSThomas Huth } 1143fcf5ef2aSThomas Huth 1144fcf5ef2aSThomas Huth if (nr) { 11450e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 11460e1a46bbSPeter Maydell /* PMSAv8 */ 114762c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 114862c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 114962c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 115062c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 115162c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 115262c58ee0SPeter Maydell } 11530e1a46bbSPeter Maydell } else { 1154fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1155fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1156fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1157fcf5ef2aSThomas Huth } 1158fcf5ef2aSThomas Huth } 11590e1a46bbSPeter Maydell } 1160fcf5ef2aSThomas Huth 11619901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 11629901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 11639901c576SPeter Maydell 11649901c576SPeter Maydell if (nr > 0xff) { 11659901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 11669901c576SPeter Maydell return; 11679901c576SPeter Maydell } 11689901c576SPeter Maydell 11699901c576SPeter Maydell if (nr) { 11709901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 11719901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 11729901c576SPeter Maydell } 11739901c576SPeter Maydell } 11749901c576SPeter Maydell 117591db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 117691db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 117791db4642SCédric Le Goater } 117891db4642SCédric Le Goater 1179fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1180fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1181fcf5ef2aSThomas Huth 1182fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1183fcf5ef2aSThomas Huth 1184fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 11851d2091bcSPeter Maydell if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) { 11861d2091bcSPeter Maydell cs->num_ases = 2; 11871d2091bcSPeter Maydell 1188fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1189fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1190fcf5ef2aSThomas Huth } 119180ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 119280ceb07aSPeter Xu cpu->secure_memory); 11931d2091bcSPeter Maydell } else { 11941d2091bcSPeter Maydell cs->num_ases = 1; 1195fcf5ef2aSThomas Huth } 119680ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1197f9a69711SAlistair Francis 1198f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1199f9a69711SAlistair Francis if (cpu->core_count == -1) { 1200f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1201f9a69711SAlistair Francis } 1202fcf5ef2aSThomas Huth #endif 1203fcf5ef2aSThomas Huth 1204fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1205fcf5ef2aSThomas Huth cpu_reset(cs); 1206fcf5ef2aSThomas Huth 1207fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1208fcf5ef2aSThomas Huth } 1209fcf5ef2aSThomas Huth 1210fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1211fcf5ef2aSThomas Huth { 1212fcf5ef2aSThomas Huth ObjectClass *oc; 1213fcf5ef2aSThomas Huth char *typename; 1214fcf5ef2aSThomas Huth char **cpuname; 1215a0032cc5SPeter Maydell const char *cpunamestr; 1216fcf5ef2aSThomas Huth 1217fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1218a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1219a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1220a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1221a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1222a0032cc5SPeter Maydell */ 1223a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1224a0032cc5SPeter Maydell cpunamestr = "max"; 1225a0032cc5SPeter Maydell } 1226a0032cc5SPeter Maydell #endif 1227a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1228fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 1229fcf5ef2aSThomas Huth g_strfreev(cpuname); 1230fcf5ef2aSThomas Huth g_free(typename); 1231fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 1232fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 1233fcf5ef2aSThomas Huth return NULL; 1234fcf5ef2aSThomas Huth } 1235fcf5ef2aSThomas Huth return oc; 1236fcf5ef2aSThomas Huth } 1237fcf5ef2aSThomas Huth 1238fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */ 1239fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 1240fcf5ef2aSThomas Huth 1241fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj) 1242fcf5ef2aSThomas Huth { 1243fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1244fcf5ef2aSThomas Huth 1245fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm926"; 1246fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1247fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1248fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1249fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 1250fcf5ef2aSThomas Huth cpu->midr = 0x41069265; 1251fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41011090; 1252fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1253fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 125409cbd501SRichard Henderson 125509cbd501SRichard Henderson /* 125609cbd501SRichard Henderson * ARMv5 does not have the ID_ISAR registers, but we can still 125709cbd501SRichard Henderson * set the field to indicate Jazelle support within QEMU. 125809cbd501SRichard Henderson */ 125909cbd501SRichard Henderson cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); 1260fcf5ef2aSThomas Huth } 1261fcf5ef2aSThomas Huth 1262fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj) 1263fcf5ef2aSThomas Huth { 1264fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1265fcf5ef2aSThomas Huth 1266fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm946"; 1267fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1268452a0955SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1269fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1270fcf5ef2aSThomas Huth cpu->midr = 0x41059461; 1271fcf5ef2aSThomas Huth cpu->ctr = 0x0f004006; 1272fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1273fcf5ef2aSThomas Huth } 1274fcf5ef2aSThomas Huth 1275fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj) 1276fcf5ef2aSThomas Huth { 1277fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1278fcf5ef2aSThomas Huth 1279fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1026"; 1280fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1281fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1282fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_AUXCR); 1283fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1284fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 1285fcf5ef2aSThomas Huth cpu->midr = 0x4106a262; 1286fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410110a0; 1287fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1288fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 1289fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 129009cbd501SRichard Henderson 129109cbd501SRichard Henderson /* 129209cbd501SRichard Henderson * ARMv5 does not have the ID_ISAR registers, but we can still 129309cbd501SRichard Henderson * set the field to indicate Jazelle support within QEMU. 129409cbd501SRichard Henderson */ 129509cbd501SRichard Henderson cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); 129609cbd501SRichard Henderson 1297fcf5ef2aSThomas Huth { 1298fcf5ef2aSThomas Huth /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ 1299fcf5ef2aSThomas Huth ARMCPRegInfo ifar = { 1300fcf5ef2aSThomas Huth .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, 1301fcf5ef2aSThomas Huth .access = PL1_RW, 1302fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns), 1303fcf5ef2aSThomas Huth .resetvalue = 0 1304fcf5ef2aSThomas Huth }; 1305fcf5ef2aSThomas Huth define_one_arm_cp_reg(cpu, &ifar); 1306fcf5ef2aSThomas Huth } 1307fcf5ef2aSThomas Huth } 1308fcf5ef2aSThomas Huth 1309fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj) 1310fcf5ef2aSThomas Huth { 1311fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1312fcf5ef2aSThomas Huth /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an 1313fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 1314fcf5ef2aSThomas Huth * have the v6K features. 1315fcf5ef2aSThomas Huth * These ID register values are correct for 1136 but may be wrong 1316fcf5ef2aSThomas Huth * for 1136_r2 (in particular r0p2 does not actually implement most 1317fcf5ef2aSThomas Huth * of the ID registers). 1318fcf5ef2aSThomas Huth */ 1319fcf5ef2aSThomas Huth 1320fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 1321fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 1322fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1323fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1324fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1325fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1326fcf5ef2aSThomas Huth cpu->midr = 0x4107b362; 1327fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 132847576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 132947576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1330fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1331fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1332fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1333fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1334fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x2; 1335fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 1336fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1337fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1338fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222110; 133947576b94SRichard Henderson cpu->isar.id_isar0 = 0x00140011; 134047576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 134147576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231111; 134247576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 134347576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 1344fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1345fcf5ef2aSThomas Huth } 1346fcf5ef2aSThomas Huth 1347fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj) 1348fcf5ef2aSThomas Huth { 1349fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1350fcf5ef2aSThomas Huth 1351fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 1352fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1353fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 1354fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1355fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1356fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1357fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1358fcf5ef2aSThomas Huth cpu->midr = 0x4117b363; 1359fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 136047576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 136147576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1362fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1363fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1364fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1365fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1366fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x2; 1367fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 1368fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1369fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1370fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222110; 137147576b94SRichard Henderson cpu->isar.id_isar0 = 0x00140011; 137247576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 137347576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231111; 137447576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 137547576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 1376fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1377fcf5ef2aSThomas Huth } 1378fcf5ef2aSThomas Huth 1379fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj) 1380fcf5ef2aSThomas Huth { 1381fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1382fcf5ef2aSThomas Huth 1383fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1176"; 1384fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1385fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1386fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 1387fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1388fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1389fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1390fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1391fcf5ef2aSThomas Huth cpu->midr = 0x410fb767; 1392fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b5; 139347576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 139447576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1395fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1396fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1397fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1398fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1399fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x33; 1400fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1401fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1402fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1403fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222100; 140447576b94SRichard Henderson cpu->isar.id_isar0 = 0x0140011; 140547576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 140647576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231121; 140747576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 140847576b94SRichard Henderson cpu->isar.id_isar4 = 0x01141; 1409fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1410fcf5ef2aSThomas Huth } 1411fcf5ef2aSThomas Huth 1412fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj) 1413fcf5ef2aSThomas Huth { 1414fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1415fcf5ef2aSThomas Huth 1416fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm11mpcore"; 1417fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1418fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1419fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 1420fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_MPIDR); 1421fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1422fcf5ef2aSThomas Huth cpu->midr = 0x410fb022; 1423fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 142447576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 142547576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1426fcf5ef2aSThomas Huth cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */ 1427fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1428fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1429fcf5ef2aSThomas Huth cpu->id_dfr0 = 0; 1430fcf5ef2aSThomas Huth cpu->id_afr0 = 0x2; 1431fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01100103; 1432fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10020302; 1433fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222000; 143447576b94SRichard Henderson cpu->isar.id_isar0 = 0x00100011; 143547576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 143647576b94SRichard Henderson cpu->isar.id_isar2 = 0x11221011; 143747576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 143847576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 1439fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 1440fcf5ef2aSThomas Huth } 1441fcf5ef2aSThomas Huth 1442191776b9SStefan Hajnoczi static void cortex_m0_initfn(Object *obj) 1443191776b9SStefan Hajnoczi { 1444191776b9SStefan Hajnoczi ARMCPU *cpu = ARM_CPU(obj); 1445191776b9SStefan Hajnoczi set_feature(&cpu->env, ARM_FEATURE_V6); 1446191776b9SStefan Hajnoczi set_feature(&cpu->env, ARM_FEATURE_M); 1447191776b9SStefan Hajnoczi 1448191776b9SStefan Hajnoczi cpu->midr = 0x410cc200; 1449191776b9SStefan Hajnoczi } 1450191776b9SStefan Hajnoczi 1451fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj) 1452fcf5ef2aSThomas Huth { 1453fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1454fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1455fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 1456cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 1457fcf5ef2aSThomas Huth cpu->midr = 0x410fc231; 14588d92e26bSPeter Maydell cpu->pmsav7_dregion = 8; 14595a53e2c1SPeter Maydell cpu->id_pfr0 = 0x00000030; 14605a53e2c1SPeter Maydell cpu->id_pfr1 = 0x00000200; 14615a53e2c1SPeter Maydell cpu->id_dfr0 = 0x00100000; 14625a53e2c1SPeter Maydell cpu->id_afr0 = 0x00000000; 14635a53e2c1SPeter Maydell cpu->id_mmfr0 = 0x00000030; 14645a53e2c1SPeter Maydell cpu->id_mmfr1 = 0x00000000; 14655a53e2c1SPeter Maydell cpu->id_mmfr2 = 0x00000000; 14665a53e2c1SPeter Maydell cpu->id_mmfr3 = 0x00000000; 146747576b94SRichard Henderson cpu->isar.id_isar0 = 0x01141110; 146847576b94SRichard Henderson cpu->isar.id_isar1 = 0x02111000; 146947576b94SRichard Henderson cpu->isar.id_isar2 = 0x21112231; 147047576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111110; 147147576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310102; 147247576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 147347576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 1474fcf5ef2aSThomas Huth } 1475fcf5ef2aSThomas Huth 1476fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj) 1477fcf5ef2aSThomas Huth { 1478fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1479fcf5ef2aSThomas Huth 1480fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1481fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 1482cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 1483fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 1484fcf5ef2aSThomas Huth cpu->midr = 0x410fc240; /* r0p0 */ 14858d92e26bSPeter Maydell cpu->pmsav7_dregion = 8; 14865a53e2c1SPeter Maydell cpu->id_pfr0 = 0x00000030; 14875a53e2c1SPeter Maydell cpu->id_pfr1 = 0x00000200; 14885a53e2c1SPeter Maydell cpu->id_dfr0 = 0x00100000; 14895a53e2c1SPeter Maydell cpu->id_afr0 = 0x00000000; 14905a53e2c1SPeter Maydell cpu->id_mmfr0 = 0x00000030; 14915a53e2c1SPeter Maydell cpu->id_mmfr1 = 0x00000000; 14925a53e2c1SPeter Maydell cpu->id_mmfr2 = 0x00000000; 14935a53e2c1SPeter Maydell cpu->id_mmfr3 = 0x00000000; 149447576b94SRichard Henderson cpu->isar.id_isar0 = 0x01141110; 149547576b94SRichard Henderson cpu->isar.id_isar1 = 0x02111000; 149647576b94SRichard Henderson cpu->isar.id_isar2 = 0x21112231; 149747576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111110; 149847576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310102; 149947576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 150047576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 1501fcf5ef2aSThomas Huth } 15029901c576SPeter Maydell 1503c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj) 1504c7b26382SPeter Maydell { 1505c7b26382SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 1506c7b26382SPeter Maydell 1507c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_V8); 1508c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_M); 1509cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 1510c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); 1511c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 1512c7b26382SPeter Maydell cpu->midr = 0x410fd213; /* r0p3 */ 1513c7b26382SPeter Maydell cpu->pmsav7_dregion = 16; 1514c7b26382SPeter Maydell cpu->sau_sregion = 8; 1515c7b26382SPeter Maydell cpu->id_pfr0 = 0x00000030; 1516c7b26382SPeter Maydell cpu->id_pfr1 = 0x00000210; 1517c7b26382SPeter Maydell cpu->id_dfr0 = 0x00200000; 1518c7b26382SPeter Maydell cpu->id_afr0 = 0x00000000; 1519c7b26382SPeter Maydell cpu->id_mmfr0 = 0x00101F40; 1520c7b26382SPeter Maydell cpu->id_mmfr1 = 0x00000000; 1521c7b26382SPeter Maydell cpu->id_mmfr2 = 0x01000000; 1522c7b26382SPeter Maydell cpu->id_mmfr3 = 0x00000000; 152347576b94SRichard Henderson cpu->isar.id_isar0 = 0x01101110; 152447576b94SRichard Henderson cpu->isar.id_isar1 = 0x02212000; 152547576b94SRichard Henderson cpu->isar.id_isar2 = 0x20232232; 152647576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111131; 152747576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310132; 152847576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 152947576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 1530c7b26382SPeter Maydell cpu->clidr = 0x00000000; 1531c7b26382SPeter Maydell cpu->ctr = 0x8000c000; 1532c7b26382SPeter Maydell } 1533c7b26382SPeter Maydell 1534fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data) 1535fcf5ef2aSThomas Huth { 153651e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 1537fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(oc); 1538fcf5ef2aSThomas Huth 153951e5ef45SMarc-André Lureau acc->info = data; 1540fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1541fcf5ef2aSThomas Huth cc->do_interrupt = arm_v7m_cpu_do_interrupt; 1542fcf5ef2aSThomas Huth #endif 1543fcf5ef2aSThomas Huth 1544fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt; 1545fcf5ef2aSThomas Huth } 1546fcf5ef2aSThomas Huth 1547fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = { 1548fcf5ef2aSThomas Huth /* Dummy the TCM region regs for the moment */ 1549fcf5ef2aSThomas Huth { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, 1550fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 1551fcf5ef2aSThomas Huth { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1, 1552fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 155395e9a242SLuc MICHEL { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5, 155495e9a242SLuc MICHEL .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP }, 1555fcf5ef2aSThomas Huth REGINFO_SENTINEL 1556fcf5ef2aSThomas Huth }; 1557fcf5ef2aSThomas Huth 1558fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj) 1559fcf5ef2aSThomas Huth { 1560fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1561fcf5ef2aSThomas Huth 1562fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1563fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 1564452a0955SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1565fcf5ef2aSThomas Huth cpu->midr = 0x411fc153; /* r1p3 */ 1566fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x0131; 1567fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x001; 1568fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x010400; 1569fcf5ef2aSThomas Huth cpu->id_afr0 = 0x0; 1570fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x0210030; 1571fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x00000000; 1572fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01200000; 1573fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x0211; 157447576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101111; 157547576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 157647576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232141; 157747576b94SRichard Henderson cpu->isar.id_isar3 = 0x01112131; 157847576b94SRichard Henderson cpu->isar.id_isar4 = 0x0010142; 157947576b94SRichard Henderson cpu->isar.id_isar5 = 0x0; 158047576b94SRichard Henderson cpu->isar.id_isar6 = 0x0; 1581fcf5ef2aSThomas Huth cpu->mp_is_up = true; 15828d92e26bSPeter Maydell cpu->pmsav7_dregion = 16; 1583fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexr5_cp_reginfo); 1584fcf5ef2aSThomas Huth } 1585fcf5ef2aSThomas Huth 1586ebac5458SEdgar E. Iglesias static void cortex_r5f_initfn(Object *obj) 1587ebac5458SEdgar E. Iglesias { 1588ebac5458SEdgar E. Iglesias ARMCPU *cpu = ARM_CPU(obj); 1589ebac5458SEdgar E. Iglesias 1590ebac5458SEdgar E. Iglesias cortex_r5_initfn(obj); 1591ebac5458SEdgar E. Iglesias set_feature(&cpu->env, ARM_FEATURE_VFP3); 1592ebac5458SEdgar E. Iglesias } 1593ebac5458SEdgar E. Iglesias 1594fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = { 1595fcf5ef2aSThomas Huth { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0, 1596fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1597fcf5ef2aSThomas Huth { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1598fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1599fcf5ef2aSThomas Huth REGINFO_SENTINEL 1600fcf5ef2aSThomas Huth }; 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj) 1603fcf5ef2aSThomas Huth { 1604fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1605fcf5ef2aSThomas Huth 1606fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a8"; 1607fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1608fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP3); 1609fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1610fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1611fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1612fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1613fcf5ef2aSThomas Huth cpu->midr = 0x410fc080; 1614fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410330c0; 161547576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 161647576b94SRichard Henderson cpu->isar.mvfr1 = 0x00011111; 1617fcf5ef2aSThomas Huth cpu->ctr = 0x82048004; 1618fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1619fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1620fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1621fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x400; 1622fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1623fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x31100003; 1624fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1625fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01202000; 1626fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x11; 162747576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 162847576b94SRichard Henderson cpu->isar.id_isar1 = 0x12112111; 162947576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232031; 163047576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 163147576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 1632fcf5ef2aSThomas Huth cpu->dbgdidr = 0x15141000; 1633fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (2 << 24) | 3; 1634fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */ 1635fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */ 1636fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */ 1637fcf5ef2aSThomas Huth cpu->reset_auxcr = 2; 1638fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa8_cp_reginfo); 1639fcf5ef2aSThomas Huth } 1640fcf5ef2aSThomas Huth 1641fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = { 1642fcf5ef2aSThomas Huth /* power_control should be set to maximum latency. Again, 1643fcf5ef2aSThomas Huth * default to 0 and set by private hook 1644fcf5ef2aSThomas Huth */ 1645fcf5ef2aSThomas Huth { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, 1646fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1647fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) }, 1648fcf5ef2aSThomas Huth { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1, 1649fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1650fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) }, 1651fcf5ef2aSThomas Huth { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2, 1652fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1653fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) }, 1654fcf5ef2aSThomas Huth { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, 1655fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1656fcf5ef2aSThomas Huth /* TLB lockdown control */ 1657fcf5ef2aSThomas Huth { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2, 1658fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1659fcf5ef2aSThomas Huth { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4, 1660fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1661fcf5ef2aSThomas Huth { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2, 1662fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1663fcf5ef2aSThomas Huth { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2, 1664fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1665fcf5ef2aSThomas Huth { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, 1666fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1667fcf5ef2aSThomas Huth REGINFO_SENTINEL 1668fcf5ef2aSThomas Huth }; 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj) 1671fcf5ef2aSThomas Huth { 1672fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1673fcf5ef2aSThomas Huth 1674fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a9"; 1675fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1676fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP3); 1677fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1678fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1679fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1680fcf5ef2aSThomas Huth /* Note that A9 supports the MP extensions even for 1681fcf5ef2aSThomas Huth * A9UP and single-core A9MP (which are both different 1682fcf5ef2aSThomas Huth * and valid configurations; we don't model A9UP). 1683fcf5ef2aSThomas Huth */ 1684fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 1685fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR); 1686fcf5ef2aSThomas Huth cpu->midr = 0x410fc090; 1687fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41033090; 168847576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 168947576b94SRichard Henderson cpu->isar.mvfr1 = 0x01111111; 1690fcf5ef2aSThomas Huth cpu->ctr = 0x80038003; 1691fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1692fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1693fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1694fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x000; 1695fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1696fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x00100103; 1697fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1698fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01230000; 1699fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x00002111; 170047576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 170147576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 170247576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 170347576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 170447576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 1705fcf5ef2aSThomas Huth cpu->dbgdidr = 0x35141000; 1706fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (1 << 24) | 3; 1707fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ 1708fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */ 1709fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa9_cp_reginfo); 1710fcf5ef2aSThomas Huth } 1711fcf5ef2aSThomas Huth 1712fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1713fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) 1714fcf5ef2aSThomas Huth { 1715fcf5ef2aSThomas Huth /* Linux wants the number of processors from here. 1716fcf5ef2aSThomas Huth * Might as well set the interrupt-controller bit too. 1717fcf5ef2aSThomas Huth */ 1718fcf5ef2aSThomas Huth return ((smp_cpus - 1) << 24) | (1 << 23); 1719fcf5ef2aSThomas Huth } 1720fcf5ef2aSThomas Huth #endif 1721fcf5ef2aSThomas Huth 1722fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = { 1723fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1724fcf5ef2aSThomas Huth { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1725fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read, 1726fcf5ef2aSThomas Huth .writefn = arm_cp_write_ignore, }, 1727fcf5ef2aSThomas Huth #endif 1728fcf5ef2aSThomas Huth { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, 1729fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1730fcf5ef2aSThomas Huth REGINFO_SENTINEL 1731fcf5ef2aSThomas Huth }; 1732fcf5ef2aSThomas Huth 1733fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj) 1734fcf5ef2aSThomas Huth { 1735fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a7"; 17385110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 1739fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 1740fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1741fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1742fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 1743fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1744fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 1745436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 1746fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1747fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7; 1748fcf5ef2aSThomas Huth cpu->midr = 0x410fc075; 1749fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41023075; 175047576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 175147576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 1752fcf5ef2aSThomas Huth cpu->ctr = 0x84448003; 1753fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1754fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 1755fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 1756fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x02010555; 1757fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 1758fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x10101105; 1759fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x40000000; 1760fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01240000; 1761fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x02102211; 176237bdda89SRichard Henderson /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but 176337bdda89SRichard Henderson * table 4-41 gives 0x02101110, which includes the arm div insns. 176437bdda89SRichard Henderson */ 176547576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 176647576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 176747576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 176847576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 176947576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 1770fcf5ef2aSThomas Huth cpu->dbgdidr = 0x3515f005; 1771fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 1772fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 1773fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 1774fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 1775fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */ 1776fcf5ef2aSThomas Huth } 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj) 1779fcf5ef2aSThomas Huth { 1780fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1781fcf5ef2aSThomas Huth 1782fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a15"; 17835110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 1784fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 1785fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1786fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1787fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 1788fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1789fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 1790436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 1791fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1792fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; 1793fcf5ef2aSThomas Huth cpu->midr = 0x412fc0f1; 1794fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410430f0; 179547576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 179647576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 1797fcf5ef2aSThomas Huth cpu->ctr = 0x8444c004; 1798fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1799fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 1800fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 1801fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x02010555; 1802fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 1803fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x10201105; 1804fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1805fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01240000; 1806fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x02102211; 180747576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 180847576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 180947576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 181047576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 181147576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 1812fcf5ef2aSThomas Huth cpu->dbgdidr = 0x3515f021; 1813fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 1814fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 1815fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 1816fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 1817fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); 1818fcf5ef2aSThomas Huth } 1819fcf5ef2aSThomas Huth 1820fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj) 1821fcf5ef2aSThomas Huth { 1822fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1823fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V4T); 1824fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_OMAPCP); 1825fcf5ef2aSThomas Huth cpu->midr = ARM_CPUID_TI925T; 1826fcf5ef2aSThomas Huth cpu->ctr = 0x5109149; 1827fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1828fcf5ef2aSThomas Huth } 1829fcf5ef2aSThomas Huth 1830fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj) 1831fcf5ef2aSThomas Huth { 1832fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1833fcf5ef2aSThomas Huth 1834fcf5ef2aSThomas Huth cpu->dtb_compatible = "intel,sa1100"; 1835fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 1836fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1837fcf5ef2aSThomas Huth cpu->midr = 0x4401A11B; 1838fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1839fcf5ef2aSThomas Huth } 1840fcf5ef2aSThomas Huth 1841fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj) 1842fcf5ef2aSThomas Huth { 1843fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1844fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 1845fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1846fcf5ef2aSThomas Huth cpu->midr = 0x6901B119; 1847fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1848fcf5ef2aSThomas Huth } 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj) 1851fcf5ef2aSThomas Huth { 1852fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1855fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1856fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1857fcf5ef2aSThomas Huth cpu->midr = 0x69052100; 1858fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1859fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1860fcf5ef2aSThomas Huth } 1861fcf5ef2aSThomas Huth 1862fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj) 1863fcf5ef2aSThomas Huth { 1864fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1865fcf5ef2aSThomas Huth 1866fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1867fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1868fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1869fcf5ef2aSThomas Huth cpu->midr = 0x69052d00; 1870fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1871fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1872fcf5ef2aSThomas Huth } 1873fcf5ef2aSThomas Huth 1874fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj) 1875fcf5ef2aSThomas Huth { 1876fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1879fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1880fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1881fcf5ef2aSThomas Huth cpu->midr = 0x69052903; 1882fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1883fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1884fcf5ef2aSThomas Huth } 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj) 1887fcf5ef2aSThomas Huth { 1888fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1889fcf5ef2aSThomas Huth 1890fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1891fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1892fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1893fcf5ef2aSThomas Huth cpu->midr = 0x69052d05; 1894fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1895fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1896fcf5ef2aSThomas Huth } 1897fcf5ef2aSThomas Huth 1898fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj) 1899fcf5ef2aSThomas Huth { 1900fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1901fcf5ef2aSThomas Huth 1902fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1903fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1904fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1905fcf5ef2aSThomas Huth cpu->midr = 0x69052d06; 1906fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1907fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1908fcf5ef2aSThomas Huth } 1909fcf5ef2aSThomas Huth 1910fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj) 1911fcf5ef2aSThomas Huth { 1912fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1913fcf5ef2aSThomas Huth 1914fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1915fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1916fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1917fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1918fcf5ef2aSThomas Huth cpu->midr = 0x69054110; 1919fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1920fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1921fcf5ef2aSThomas Huth } 1922fcf5ef2aSThomas Huth 1923fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj) 1924fcf5ef2aSThomas Huth { 1925fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1926fcf5ef2aSThomas Huth 1927fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1928fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1929fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1930fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1931fcf5ef2aSThomas Huth cpu->midr = 0x69054111; 1932fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1933fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1934fcf5ef2aSThomas Huth } 1935fcf5ef2aSThomas Huth 1936fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj) 1937fcf5ef2aSThomas Huth { 1938fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1939fcf5ef2aSThomas Huth 1940fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1941fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1942fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1943fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1944fcf5ef2aSThomas Huth cpu->midr = 0x69054112; 1945fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1946fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1947fcf5ef2aSThomas Huth } 1948fcf5ef2aSThomas Huth 1949fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj) 1950fcf5ef2aSThomas Huth { 1951fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1952fcf5ef2aSThomas Huth 1953fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1954fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1955fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1956fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1957fcf5ef2aSThomas Huth cpu->midr = 0x69054113; 1958fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1959fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1960fcf5ef2aSThomas Huth } 1961fcf5ef2aSThomas Huth 1962fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj) 1963fcf5ef2aSThomas Huth { 1964fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1965fcf5ef2aSThomas Huth 1966fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1967fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1968fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1969fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1970fcf5ef2aSThomas Huth cpu->midr = 0x69054114; 1971fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1972fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1973fcf5ef2aSThomas Huth } 1974fcf5ef2aSThomas Huth 1975fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj) 1976fcf5ef2aSThomas Huth { 1977fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1978fcf5ef2aSThomas Huth 1979fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1980fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1981fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1982fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1983fcf5ef2aSThomas Huth cpu->midr = 0x69054117; 1984fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1985fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1986fcf5ef2aSThomas Huth } 1987fcf5ef2aSThomas Huth 1988bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 1989bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host); 1990bab52d4bSPeter Maydell * otherwise, a CPU with as many features enabled as our emulation supports. 1991bab52d4bSPeter Maydell * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c; 1992bab52d4bSPeter Maydell * this only needs to handle 32 bits. 1993bab52d4bSPeter Maydell */ 1994bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj) 1995bab52d4bSPeter Maydell { 1996bab52d4bSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 1997bab52d4bSPeter Maydell 1998bab52d4bSPeter Maydell if (kvm_enabled()) { 1999bab52d4bSPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 2000bab52d4bSPeter Maydell } else { 2001bab52d4bSPeter Maydell cortex_a15_initfn(obj); 2002fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2003a0032cc5SPeter Maydell /* We don't set these in system emulation mode for the moment, 2004962fcbf2SRichard Henderson * since we don't correctly set (all of) the ID registers to 2005962fcbf2SRichard Henderson * advertise them. 2006a0032cc5SPeter Maydell */ 2007fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8); 2008962fcbf2SRichard Henderson { 2009962fcbf2SRichard Henderson uint32_t t; 2010962fcbf2SRichard Henderson 2011962fcbf2SRichard Henderson t = cpu->isar.id_isar5; 2012962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, AES, 2); 2013962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); 2014962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); 2015962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); 2016962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, RDM, 1); 2017962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); 2018962fcbf2SRichard Henderson cpu->isar.id_isar5 = t; 2019962fcbf2SRichard Henderson 2020962fcbf2SRichard Henderson t = cpu->isar.id_isar6; 20216c1f6f27SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); 2022962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, DP, 1); 2023991c0599SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, FHM, 1); 2024*9888bd1eSRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SB, 1); 2025962fcbf2SRichard Henderson cpu->isar.id_isar6 = t; 2026ab638a32SRichard Henderson 2027ab638a32SRichard Henderson t = cpu->id_mmfr4; 2028ab638a32SRichard Henderson t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ 2029ab638a32SRichard Henderson cpu->id_mmfr4 = t; 2030962fcbf2SRichard Henderson } 2031a0032cc5SPeter Maydell #endif 2032a0032cc5SPeter Maydell } 2033fcf5ef2aSThomas Huth } 2034fcf5ef2aSThomas Huth #endif 2035fcf5ef2aSThomas Huth 2036fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */ 2037fcf5ef2aSThomas Huth 203851e5ef45SMarc-André Lureau struct ARMCPUInfo { 2039fcf5ef2aSThomas Huth const char *name; 2040fcf5ef2aSThomas Huth void (*initfn)(Object *obj); 2041fcf5ef2aSThomas Huth void (*class_init)(ObjectClass *oc, void *data); 204251e5ef45SMarc-André Lureau }; 2043fcf5ef2aSThomas Huth 2044fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = { 2045fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 2046fcf5ef2aSThomas Huth { .name = "arm926", .initfn = arm926_initfn }, 2047fcf5ef2aSThomas Huth { .name = "arm946", .initfn = arm946_initfn }, 2048fcf5ef2aSThomas Huth { .name = "arm1026", .initfn = arm1026_initfn }, 2049fcf5ef2aSThomas Huth /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an 2050fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 2051fcf5ef2aSThomas Huth * have the v6K features. 2052fcf5ef2aSThomas Huth */ 2053fcf5ef2aSThomas Huth { .name = "arm1136-r2", .initfn = arm1136_r2_initfn }, 2054fcf5ef2aSThomas Huth { .name = "arm1136", .initfn = arm1136_initfn }, 2055fcf5ef2aSThomas Huth { .name = "arm1176", .initfn = arm1176_initfn }, 2056fcf5ef2aSThomas Huth { .name = "arm11mpcore", .initfn = arm11mpcore_initfn }, 2057191776b9SStefan Hajnoczi { .name = "cortex-m0", .initfn = cortex_m0_initfn, 2058191776b9SStefan Hajnoczi .class_init = arm_v7m_class_init }, 2059fcf5ef2aSThomas Huth { .name = "cortex-m3", .initfn = cortex_m3_initfn, 2060fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 2061fcf5ef2aSThomas Huth { .name = "cortex-m4", .initfn = cortex_m4_initfn, 2062fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 2063c7b26382SPeter Maydell { .name = "cortex-m33", .initfn = cortex_m33_initfn, 2064c7b26382SPeter Maydell .class_init = arm_v7m_class_init }, 2065fcf5ef2aSThomas Huth { .name = "cortex-r5", .initfn = cortex_r5_initfn }, 2066ebac5458SEdgar E. Iglesias { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, 2067fcf5ef2aSThomas Huth { .name = "cortex-a7", .initfn = cortex_a7_initfn }, 2068fcf5ef2aSThomas Huth { .name = "cortex-a8", .initfn = cortex_a8_initfn }, 2069fcf5ef2aSThomas Huth { .name = "cortex-a9", .initfn = cortex_a9_initfn }, 2070fcf5ef2aSThomas Huth { .name = "cortex-a15", .initfn = cortex_a15_initfn }, 2071fcf5ef2aSThomas Huth { .name = "ti925t", .initfn = ti925t_initfn }, 2072fcf5ef2aSThomas Huth { .name = "sa1100", .initfn = sa1100_initfn }, 2073fcf5ef2aSThomas Huth { .name = "sa1110", .initfn = sa1110_initfn }, 2074fcf5ef2aSThomas Huth { .name = "pxa250", .initfn = pxa250_initfn }, 2075fcf5ef2aSThomas Huth { .name = "pxa255", .initfn = pxa255_initfn }, 2076fcf5ef2aSThomas Huth { .name = "pxa260", .initfn = pxa260_initfn }, 2077fcf5ef2aSThomas Huth { .name = "pxa261", .initfn = pxa261_initfn }, 2078fcf5ef2aSThomas Huth { .name = "pxa262", .initfn = pxa262_initfn }, 2079fcf5ef2aSThomas Huth /* "pxa270" is an alias for "pxa270-a0" */ 2080fcf5ef2aSThomas Huth { .name = "pxa270", .initfn = pxa270a0_initfn }, 2081fcf5ef2aSThomas Huth { .name = "pxa270-a0", .initfn = pxa270a0_initfn }, 2082fcf5ef2aSThomas Huth { .name = "pxa270-a1", .initfn = pxa270a1_initfn }, 2083fcf5ef2aSThomas Huth { .name = "pxa270-b0", .initfn = pxa270b0_initfn }, 2084fcf5ef2aSThomas Huth { .name = "pxa270-b1", .initfn = pxa270b1_initfn }, 2085fcf5ef2aSThomas Huth { .name = "pxa270-c0", .initfn = pxa270c0_initfn }, 2086fcf5ef2aSThomas Huth { .name = "pxa270-c5", .initfn = pxa270c5_initfn }, 2087bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2088bab52d4bSPeter Maydell { .name = "max", .initfn = arm_max_initfn }, 2089bab52d4bSPeter Maydell #endif 2090fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2091a0032cc5SPeter Maydell { .name = "any", .initfn = arm_max_initfn }, 2092fcf5ef2aSThomas Huth #endif 2093fcf5ef2aSThomas Huth #endif 2094fcf5ef2aSThomas Huth { .name = NULL } 2095fcf5ef2aSThomas Huth }; 2096fcf5ef2aSThomas Huth 2097fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2098fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), 2099fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), 2100fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), 2101fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2102fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 210315f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2104f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2105fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2106fcf5ef2aSThomas Huth }; 2107fcf5ef2aSThomas Huth 2108fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 210998670d47SLaurent Vivier static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int size, 211098670d47SLaurent Vivier int rw, int mmu_idx) 2111fcf5ef2aSThomas Huth { 2112fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2113fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2114fcf5ef2aSThomas Huth 2115fcf5ef2aSThomas Huth env->exception.vaddress = address; 2116fcf5ef2aSThomas Huth if (rw == 2) { 2117fcf5ef2aSThomas Huth cs->exception_index = EXCP_PREFETCH_ABORT; 2118fcf5ef2aSThomas Huth } else { 2119fcf5ef2aSThomas Huth cs->exception_index = EXCP_DATA_ABORT; 2120fcf5ef2aSThomas Huth } 2121fcf5ef2aSThomas Huth return 1; 2122fcf5ef2aSThomas Huth } 2123fcf5ef2aSThomas Huth #endif 2124fcf5ef2aSThomas Huth 2125fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2126fcf5ef2aSThomas Huth { 2127fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2128fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2129fcf5ef2aSThomas Huth 2130fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2131fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2132fcf5ef2aSThomas Huth } 2133fcf5ef2aSThomas Huth return g_strdup("arm"); 2134fcf5ef2aSThomas Huth } 2135fcf5ef2aSThomas Huth 2136fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2137fcf5ef2aSThomas Huth { 2138fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2139fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2140fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2141fcf5ef2aSThomas Huth 2142bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2143bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2144fcf5ef2aSThomas Huth dc->props = arm_cpu_properties; 2145fcf5ef2aSThomas Huth 2146fcf5ef2aSThomas Huth acc->parent_reset = cc->reset; 2147fcf5ef2aSThomas Huth cc->reset = arm_cpu_reset; 2148fcf5ef2aSThomas Huth 2149fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2150fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2151fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_cpu_exec_interrupt; 2152fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2153fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 215442f6ed91SJulia Suvorova cc->synchronize_from_tb = arm_cpu_synchronize_from_tb; 2155fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2156fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 2157fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2158fcf5ef2aSThomas Huth cc->handle_mmu_fault = arm_cpu_handle_mmu_fault; 2159fcf5ef2aSThomas Huth #else 2160fcf5ef2aSThomas Huth cc->do_interrupt = arm_cpu_do_interrupt; 2161fcf5ef2aSThomas Huth cc->do_unaligned_access = arm_cpu_do_unaligned_access; 2162c79c0a31SPeter Maydell cc->do_transaction_failed = arm_cpu_do_transaction_failed; 2163fcf5ef2aSThomas Huth cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug; 2164fcf5ef2aSThomas Huth cc->asidx_from_attrs = arm_asidx_from_attrs; 2165fcf5ef2aSThomas Huth cc->vmsd = &vmstate_arm_cpu; 2166fcf5ef2aSThomas Huth cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian; 2167fcf5ef2aSThomas Huth cc->write_elf64_note = arm_cpu_write_elf64_note; 2168fcf5ef2aSThomas Huth cc->write_elf32_note = arm_cpu_write_elf32_note; 2169fcf5ef2aSThomas Huth #endif 2170fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2171fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2172fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2173200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2174fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2175fcf5ef2aSThomas Huth cc->debug_excp_handler = arm_debug_excp_handler; 2176fcf5ef2aSThomas Huth cc->debug_check_watchpoint = arm_debug_check_watchpoint; 217740612000SJulian Brown #if !defined(CONFIG_USER_ONLY) 217840612000SJulian Brown cc->adjust_watchpoint_address = arm_adjust_watchpoint_address; 217940612000SJulian Brown #endif 2180fcf5ef2aSThomas Huth 2181fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 218274d7fc7fSRichard Henderson #ifdef CONFIG_TCG 218355c3ceefSRichard Henderson cc->tcg_initialize = arm_translate_init; 218474d7fc7fSRichard Henderson #endif 2185fcf5ef2aSThomas Huth } 2186fcf5ef2aSThomas Huth 218786f0a186SPeter Maydell #ifdef CONFIG_KVM 218886f0a186SPeter Maydell static void arm_host_initfn(Object *obj) 218986f0a186SPeter Maydell { 219086f0a186SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 219186f0a186SPeter Maydell 219286f0a186SPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 219351e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 219486f0a186SPeter Maydell } 219586f0a186SPeter Maydell 219686f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = { 219786f0a186SPeter Maydell .name = TYPE_ARM_HOST_CPU, 219886f0a186SPeter Maydell #ifdef TARGET_AARCH64 219986f0a186SPeter Maydell .parent = TYPE_AARCH64_CPU, 220086f0a186SPeter Maydell #else 220186f0a186SPeter Maydell .parent = TYPE_ARM_CPU, 220286f0a186SPeter Maydell #endif 220386f0a186SPeter Maydell .instance_init = arm_host_initfn, 220486f0a186SPeter Maydell }; 220586f0a186SPeter Maydell 220686f0a186SPeter Maydell #endif 220786f0a186SPeter Maydell 220851e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 220951e5ef45SMarc-André Lureau { 221051e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 221151e5ef45SMarc-André Lureau 221251e5ef45SMarc-André Lureau acc->info->initfn(obj); 221351e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 221451e5ef45SMarc-André Lureau } 221551e5ef45SMarc-André Lureau 221651e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 221751e5ef45SMarc-André Lureau { 221851e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 221951e5ef45SMarc-André Lureau 222051e5ef45SMarc-André Lureau acc->info = data; 222151e5ef45SMarc-André Lureau } 222251e5ef45SMarc-André Lureau 2223fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info) 2224fcf5ef2aSThomas Huth { 2225fcf5ef2aSThomas Huth TypeInfo type_info = { 2226fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2227fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 222851e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2229fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 223051e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 223151e5ef45SMarc-André Lureau .class_data = (void *)info, 2232fcf5ef2aSThomas Huth }; 2233fcf5ef2aSThomas Huth 2234fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2235fcf5ef2aSThomas Huth type_register(&type_info); 2236fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2237fcf5ef2aSThomas Huth } 2238fcf5ef2aSThomas Huth 2239fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2240fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2241fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2242fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2243fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2244fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2245fcf5ef2aSThomas Huth .abstract = true, 2246fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2247fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2248fcf5ef2aSThomas Huth }; 2249fcf5ef2aSThomas Huth 2250181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = { 2251181962fdSPeter Maydell .name = TYPE_IDAU_INTERFACE, 2252181962fdSPeter Maydell .parent = TYPE_INTERFACE, 2253181962fdSPeter Maydell .class_size = sizeof(IDAUInterfaceClass), 2254181962fdSPeter Maydell }; 2255181962fdSPeter Maydell 2256fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2257fcf5ef2aSThomas Huth { 2258fcf5ef2aSThomas Huth const ARMCPUInfo *info = arm_cpus; 2259fcf5ef2aSThomas Huth 2260fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2261181962fdSPeter Maydell type_register_static(&idau_interface_type_info); 2262fcf5ef2aSThomas Huth 2263fcf5ef2aSThomas Huth while (info->name) { 2264fcf5ef2aSThomas Huth cpu_register(info); 2265fcf5ef2aSThomas Huth info++; 2266fcf5ef2aSThomas Huth } 226786f0a186SPeter Maydell 226886f0a186SPeter Maydell #ifdef CONFIG_KVM 226986f0a186SPeter Maydell type_register_static(&host_arm_cpu_type_info); 227086f0a186SPeter Maydell #endif 2271fcf5ef2aSThomas Huth } 2272fcf5ef2aSThomas Huth 2273fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2274