xref: /openbmc/qemu/target/arm/cpu.c (revision 973751fd798d41402d34f9f705c0c6d1633d0cda)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22a8d25326SMarkus Armbruster #include "qemu-common.h"
23181962fdSPeter Maydell #include "target/arm/idau.h"
240b8fa32fSMarkus Armbruster #include "qemu/module.h"
25fcf5ef2aSThomas Huth #include "qapi/error.h"
26f9f62e4cSPeter Maydell #include "qapi/visitor.h"
27fcf5ef2aSThomas Huth #include "cpu.h"
28fcf5ef2aSThomas Huth #include "internals.h"
29fcf5ef2aSThomas Huth #include "exec/exec-all.h"
30fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
31fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
32fcf5ef2aSThomas Huth #include "hw/loader.h"
33fcf5ef2aSThomas Huth #endif
34fcf5ef2aSThomas Huth #include "sysemu/sysemu.h"
3514a48c1dSMarkus Armbruster #include "sysemu/tcg.h"
36b3946626SVincent Palatin #include "sysemu/hw_accel.h"
37fcf5ef2aSThomas Huth #include "kvm_arm.h"
38110f6c70SRichard Henderson #include "disas/capstone.h"
3924f91e81SAlex Bennée #include "fpu/softfloat.h"
40fcf5ef2aSThomas Huth 
41fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
42fcf5ef2aSThomas Huth {
43fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
4442f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
45fcf5ef2aSThomas Huth 
4642f6ed91SJulia Suvorova     if (is_a64(env)) {
4742f6ed91SJulia Suvorova         env->pc = value;
4842f6ed91SJulia Suvorova         env->thumb = 0;
4942f6ed91SJulia Suvorova     } else {
5042f6ed91SJulia Suvorova         env->regs[15] = value & ~1;
5142f6ed91SJulia Suvorova         env->thumb = value & 1;
5242f6ed91SJulia Suvorova     }
5342f6ed91SJulia Suvorova }
5442f6ed91SJulia Suvorova 
5542f6ed91SJulia Suvorova static void arm_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
5642f6ed91SJulia Suvorova {
5742f6ed91SJulia Suvorova     ARMCPU *cpu = ARM_CPU(cs);
5842f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
5942f6ed91SJulia Suvorova 
6042f6ed91SJulia Suvorova     /*
6142f6ed91SJulia Suvorova      * It's OK to look at env for the current mode here, because it's
6242f6ed91SJulia Suvorova      * never possible for an AArch64 TB to chain to an AArch32 TB.
6342f6ed91SJulia Suvorova      */
6442f6ed91SJulia Suvorova     if (is_a64(env)) {
6542f6ed91SJulia Suvorova         env->pc = tb->pc;
6642f6ed91SJulia Suvorova     } else {
6742f6ed91SJulia Suvorova         env->regs[15] = tb->pc;
6842f6ed91SJulia Suvorova     }
69fcf5ef2aSThomas Huth }
70fcf5ef2aSThomas Huth 
71fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
72fcf5ef2aSThomas Huth {
73fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
74fcf5ef2aSThomas Huth 
75062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
76fcf5ef2aSThomas Huth         && cs->interrupt_request &
77fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
78fcf5ef2aSThomas Huth          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
79fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
80fcf5ef2aSThomas Huth }
81fcf5ef2aSThomas Huth 
82b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
83b5c53d1bSAaron Lindsay                                  void *opaque)
84b5c53d1bSAaron Lindsay {
85b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
86b5c53d1bSAaron Lindsay 
87b5c53d1bSAaron Lindsay     entry->hook = hook;
88b5c53d1bSAaron Lindsay     entry->opaque = opaque;
89b5c53d1bSAaron Lindsay 
90b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
91b5c53d1bSAaron Lindsay }
92b5c53d1bSAaron Lindsay 
9308267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
94fcf5ef2aSThomas Huth                                  void *opaque)
95fcf5ef2aSThomas Huth {
9608267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
9708267487SAaron Lindsay 
9808267487SAaron Lindsay     entry->hook = hook;
9908267487SAaron Lindsay     entry->opaque = opaque;
10008267487SAaron Lindsay 
10108267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
102fcf5ef2aSThomas Huth }
103fcf5ef2aSThomas Huth 
104fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
105fcf5ef2aSThomas Huth {
106fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
107fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
108fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
109fcf5ef2aSThomas Huth 
110fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
111fcf5ef2aSThomas Huth         return;
112fcf5ef2aSThomas Huth     }
113fcf5ef2aSThomas Huth 
114fcf5ef2aSThomas Huth     if (ri->resetfn) {
115fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
116fcf5ef2aSThomas Huth         return;
117fcf5ef2aSThomas Huth     }
118fcf5ef2aSThomas Huth 
119fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
120fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
121fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
122fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
123fcf5ef2aSThomas Huth      */
124fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
125fcf5ef2aSThomas Huth         return;
126fcf5ef2aSThomas Huth     }
127fcf5ef2aSThomas Huth 
128fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
129fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
130fcf5ef2aSThomas Huth     } else {
131fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
132fcf5ef2aSThomas Huth     }
133fcf5ef2aSThomas Huth }
134fcf5ef2aSThomas Huth 
135fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
136fcf5ef2aSThomas Huth {
137fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
138fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
139fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
140fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
141fcf5ef2aSThomas Huth      */
142fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
143fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
144fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
145fcf5ef2aSThomas Huth 
146fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
147fcf5ef2aSThomas Huth         return;
148fcf5ef2aSThomas Huth     }
149fcf5ef2aSThomas Huth 
150fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
151fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
152fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
153fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
154fcf5ef2aSThomas Huth }
155fcf5ef2aSThomas Huth 
156fcf5ef2aSThomas Huth /* CPUClass::reset() */
157fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s)
158fcf5ef2aSThomas Huth {
159fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
160fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
161fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
162fcf5ef2aSThomas Huth 
163fcf5ef2aSThomas Huth     acc->parent_reset(s);
164fcf5ef2aSThomas Huth 
1651f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1661f5c00cfSAlex Bennée 
167fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
168fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
169fcf5ef2aSThomas Huth 
170fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
17147576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
17247576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
17347576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
174fcf5ef2aSThomas Huth 
175062ba099SAlex Bennée     cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
176fcf5ef2aSThomas Huth     s->halted = cpu->start_powered_off;
177fcf5ef2aSThomas Huth 
178fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
179fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
180fcf5ef2aSThomas Huth     }
181fcf5ef2aSThomas Huth 
182fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
183fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
184fcf5ef2aSThomas Huth         env->aarch64 = 1;
185fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
186fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
187fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
188fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
189276c6e81SRichard Henderson         /* Enable all PAC keys.  */
190276c6e81SRichard Henderson         env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB |
191276c6e81SRichard Henderson                                   SCTLR_EnDA | SCTLR_EnDB);
1921ae9cfbdSRichard Henderson         /* Enable all PAC instructions */
1931ae9cfbdSRichard Henderson         env->cp15.hcr_el2 |= HCR_API;
1941ae9cfbdSRichard Henderson         env->cp15.scr_el3 |= SCR_API;
195fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
196fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
197802ac0e1SRichard Henderson         /* and to the SVE instructions */
198802ac0e1SRichard Henderson         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3);
199802ac0e1SRichard Henderson         env->cp15.cptr_el[3] |= CPTR_EZ;
200802ac0e1SRichard Henderson         /* with maximum vector length */
201adf92eabSRichard Henderson         env->vfp.zcr_el[1] = cpu->sve_max_vq - 1;
202adf92eabSRichard Henderson         env->vfp.zcr_el[2] = env->vfp.zcr_el[1];
203adf92eabSRichard Henderson         env->vfp.zcr_el[3] = env->vfp.zcr_el[1];
204f6a148feSRichard Henderson         /*
205f6a148feSRichard Henderson          * Enable TBI0 and TBI1.  While the real kernel only enables TBI0,
206f6a148feSRichard Henderson          * turning on both here will produce smaller code and otherwise
207f6a148feSRichard Henderson          * make no difference to the user-level emulation.
208f6a148feSRichard Henderson          */
209f6a148feSRichard Henderson         env->cp15.tcr_el[1].raw_tcr = (3ULL << 37);
210fcf5ef2aSThomas Huth #else
211fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
212fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
213fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
214fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
215fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
216fcf5ef2aSThomas Huth         } else {
217fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
218fcf5ef2aSThomas Huth         }
219fcf5ef2aSThomas Huth         env->pc = cpu->rvbar;
220fcf5ef2aSThomas Huth #endif
221fcf5ef2aSThomas Huth     } else {
222fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
223fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
224fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
225fcf5ef2aSThomas Huth #endif
226fcf5ef2aSThomas Huth     }
227fcf5ef2aSThomas Huth 
228fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
229fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
230fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
231fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
232fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
233fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
234fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
235fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
236fcf5ef2aSThomas Huth     }
237fcf5ef2aSThomas Huth #else
238060a65dfSPeter Maydell 
239060a65dfSPeter Maydell     /*
240060a65dfSPeter Maydell      * If the highest available EL is EL2, AArch32 will start in Hyp
241060a65dfSPeter Maydell      * mode; otherwise it starts in SVC. Note that if we start in
242060a65dfSPeter Maydell      * AArch64 then these values in the uncached_cpsr will be ignored.
243060a65dfSPeter Maydell      */
244060a65dfSPeter Maydell     if (arm_feature(env, ARM_FEATURE_EL2) &&
245060a65dfSPeter Maydell         !arm_feature(env, ARM_FEATURE_EL3)) {
246060a65dfSPeter Maydell         env->uncached_cpsr = ARM_CPU_MODE_HYP;
247060a65dfSPeter Maydell     } else {
248fcf5ef2aSThomas Huth         env->uncached_cpsr = ARM_CPU_MODE_SVC;
249060a65dfSPeter Maydell     }
250fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
251dc7abe4dSMichael Davidsaver 
252531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
253fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
254fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
255fcf5ef2aSThomas Huth         uint8_t *rom;
25638e2a77cSPeter Maydell         uint32_t vecbase;
257fcf5ef2aSThomas Huth 
2581e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
2591e577cc7SPeter Maydell             env->v7m.secure = true;
2603b2e9344SPeter Maydell         } else {
2613b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
2623b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
2633b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
2643b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
2653b2e9344SPeter Maydell              */
2663b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
2671e577cc7SPeter Maydell         }
2681e577cc7SPeter Maydell 
2699d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
2702c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
2719d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
2722c4da50dSPeter Maydell          */
2739d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
2749d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
2759d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
2769d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
2779d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2789d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2799d40cd8aSPeter Maydell         }
28022ab3460SJulia Suvorova         if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
28122ab3460SJulia Suvorova             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
28222ab3460SJulia Suvorova             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
28322ab3460SJulia Suvorova         }
2842c4da50dSPeter Maydell 
285d33abe82SPeter Maydell         if (arm_feature(env, ARM_FEATURE_VFP)) {
286d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK;
287d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK |
288d33abe82SPeter Maydell                 R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK;
289d33abe82SPeter Maydell         }
290056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
291056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
292056f43dfSPeter Maydell 
29338e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
29438e2a77cSPeter Maydell 
29538e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
29638e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
2970f0f8b61SThomas Huth         rom = rom_ptr(vecbase, 8);
298fcf5ef2aSThomas Huth         if (rom) {
299fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
300fcf5ef2aSThomas Huth              * copied into physical memory.
301fcf5ef2aSThomas Huth              */
302fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
303fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
304fcf5ef2aSThomas Huth         } else {
305fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
306fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
307fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
308fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
309fcf5ef2aSThomas Huth              */
31038e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
31138e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
312fcf5ef2aSThomas Huth         }
313fcf5ef2aSThomas Huth 
314fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
315fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
316fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
317fcf5ef2aSThomas Huth     }
318fcf5ef2aSThomas Huth 
319fcf5ef2aSThomas Huth     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
320fcf5ef2aSThomas Huth      * executing as AArch32 then check if highvecs are enabled and
321fcf5ef2aSThomas Huth      * adjust the PC accordingly.
322fcf5ef2aSThomas Huth      */
323fcf5ef2aSThomas Huth     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
324fcf5ef2aSThomas Huth         env->regs[15] = 0xFFFF0000;
325fcf5ef2aSThomas Huth     }
326fcf5ef2aSThomas Huth 
327dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
328dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
329dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
330dc3c4c14SPeter Maydell      */
331dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
332dc3c4c14SPeter Maydell 
333fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
334fcf5ef2aSThomas Huth #endif
33569ceea64SPeter Maydell 
3360e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
33769ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
3380e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
33962c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
34062c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
34162c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
34262c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
34362c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
34462c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
34562c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
34662c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
34762c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
34862c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
34962c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
35062c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
35162c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
35262c58ee0SPeter Maydell                 }
3530e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
35469ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
35569ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
35669ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
35769ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
35869ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
35969ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
36069ceea64SPeter Maydell             }
3610e1a46bbSPeter Maydell         }
3621bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
3631bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
3644125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
3654125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
3664125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
3674125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
36869ceea64SPeter Maydell     }
36969ceea64SPeter Maydell 
3709901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3719901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
3729901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
3739901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
3749901c576SPeter Maydell         }
3759901c576SPeter Maydell         env->sau.rnr = 0;
3769901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
3779901c576SPeter Maydell          * the Cortex-M33 does.
3789901c576SPeter Maydell          */
3799901c576SPeter Maydell         env->sau.ctrl = 0;
3809901c576SPeter Maydell     }
3819901c576SPeter Maydell 
382fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
383fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
384fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
385fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
386fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
387fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
388fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
389bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
390bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
391fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
392fcf5ef2aSThomas Huth     if (kvm_enabled()) {
393fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
394fcf5ef2aSThomas Huth     }
395fcf5ef2aSThomas Huth #endif
396fcf5ef2aSThomas Huth 
397fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
398fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
399fcf5ef2aSThomas Huth }
400fcf5ef2aSThomas Huth 
401fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
402fcf5ef2aSThomas Huth {
403fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
404fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
405fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
406fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
407fcf5ef2aSThomas Huth     uint32_t target_el;
408fcf5ef2aSThomas Huth     uint32_t excp_idx;
409fcf5ef2aSThomas Huth     bool ret = false;
410fcf5ef2aSThomas Huth 
411fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
412fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
413fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
414fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
415fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
416fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
417fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
418fcf5ef2aSThomas Huth             ret = true;
419fcf5ef2aSThomas Huth         }
420fcf5ef2aSThomas Huth     }
421fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
422fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
423fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
424fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
425fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
426fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
427fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
428fcf5ef2aSThomas Huth             ret = true;
429fcf5ef2aSThomas Huth         }
430fcf5ef2aSThomas Huth     }
431fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
432fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
433fcf5ef2aSThomas Huth         target_el = 1;
434fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
435fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
436fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
437fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
438fcf5ef2aSThomas Huth             ret = true;
439fcf5ef2aSThomas Huth         }
440fcf5ef2aSThomas Huth     }
441fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
442fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
443fcf5ef2aSThomas Huth         target_el = 1;
444fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
445fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
446fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
447fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
448fcf5ef2aSThomas Huth             ret = true;
449fcf5ef2aSThomas Huth         }
450fcf5ef2aSThomas Huth     }
451fcf5ef2aSThomas Huth 
452fcf5ef2aSThomas Huth     return ret;
453fcf5ef2aSThomas Huth }
454fcf5ef2aSThomas Huth 
455fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
456fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
457fcf5ef2aSThomas Huth {
458fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
459fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
460fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
461fcf5ef2aSThomas Huth     bool ret = false;
462fcf5ef2aSThomas Huth 
463f4e8e4edSPeter Maydell     /* ARMv7-M interrupt masking works differently than -A or -R.
4647ecdaa4aSPeter Maydell      * There is no FIQ/IRQ distinction. Instead of I and F bits
4657ecdaa4aSPeter Maydell      * masking FIQ and IRQ interrupts, an exception is taken only
4667ecdaa4aSPeter Maydell      * if it is higher priority than the current execution priority
4677ecdaa4aSPeter Maydell      * (which depends on state like BASEPRI, FAULTMASK and the
4687ecdaa4aSPeter Maydell      * currently active exception).
469fcf5ef2aSThomas Huth      */
470fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD
471f4e8e4edSPeter Maydell         && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
472fcf5ef2aSThomas Huth         cs->exception_index = EXCP_IRQ;
473fcf5ef2aSThomas Huth         cc->do_interrupt(cs);
474fcf5ef2aSThomas Huth         ret = true;
475fcf5ef2aSThomas Huth     }
476fcf5ef2aSThomas Huth     return ret;
477fcf5ef2aSThomas Huth }
478fcf5ef2aSThomas Huth #endif
479fcf5ef2aSThomas Huth 
48089430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu)
48189430fc6SPeter Maydell {
48289430fc6SPeter Maydell     /*
48389430fc6SPeter Maydell      * Update the interrupt level for VIRQ, which is the logical OR of
48489430fc6SPeter Maydell      * the HCR_EL2.VI bit and the input line level from the GIC.
48589430fc6SPeter Maydell      */
48689430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
48789430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
48889430fc6SPeter Maydell 
48989430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VI) ||
49089430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VIRQ);
49189430fc6SPeter Maydell 
49289430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) {
49389430fc6SPeter Maydell         if (new_state) {
49489430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VIRQ);
49589430fc6SPeter Maydell         } else {
49689430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ);
49789430fc6SPeter Maydell         }
49889430fc6SPeter Maydell     }
49989430fc6SPeter Maydell }
50089430fc6SPeter Maydell 
50189430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu)
50289430fc6SPeter Maydell {
50389430fc6SPeter Maydell     /*
50489430fc6SPeter Maydell      * Update the interrupt level for VFIQ, which is the logical OR of
50589430fc6SPeter Maydell      * the HCR_EL2.VF bit and the input line level from the GIC.
50689430fc6SPeter Maydell      */
50789430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
50889430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
50989430fc6SPeter Maydell 
51089430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VF) ||
51189430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VFIQ);
51289430fc6SPeter Maydell 
51389430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) {
51489430fc6SPeter Maydell         if (new_state) {
51589430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VFIQ);
51689430fc6SPeter Maydell         } else {
51789430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ);
51889430fc6SPeter Maydell         }
51989430fc6SPeter Maydell     }
52089430fc6SPeter Maydell }
52189430fc6SPeter Maydell 
522fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
523fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
524fcf5ef2aSThomas Huth {
525fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
526fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
527fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
528fcf5ef2aSThomas Huth     static const int mask[] = {
529fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
530fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
531fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
532fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
533fcf5ef2aSThomas Huth     };
534fcf5ef2aSThomas Huth 
535ed89f078SPeter Maydell     if (level) {
536ed89f078SPeter Maydell         env->irq_line_state |= mask[irq];
537ed89f078SPeter Maydell     } else {
538ed89f078SPeter Maydell         env->irq_line_state &= ~mask[irq];
539ed89f078SPeter Maydell     }
540ed89f078SPeter Maydell 
541fcf5ef2aSThomas Huth     switch (irq) {
542fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
54389430fc6SPeter Maydell         assert(arm_feature(env, ARM_FEATURE_EL2));
54489430fc6SPeter Maydell         arm_cpu_update_virq(cpu);
54589430fc6SPeter Maydell         break;
546fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
547fcf5ef2aSThomas Huth         assert(arm_feature(env, ARM_FEATURE_EL2));
54889430fc6SPeter Maydell         arm_cpu_update_vfiq(cpu);
54989430fc6SPeter Maydell         break;
550fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
551fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
552fcf5ef2aSThomas Huth         if (level) {
553fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
554fcf5ef2aSThomas Huth         } else {
555fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
556fcf5ef2aSThomas Huth         }
557fcf5ef2aSThomas Huth         break;
558fcf5ef2aSThomas Huth     default:
559fcf5ef2aSThomas Huth         g_assert_not_reached();
560fcf5ef2aSThomas Huth     }
561fcf5ef2aSThomas Huth }
562fcf5ef2aSThomas Huth 
563fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
564fcf5ef2aSThomas Huth {
565fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
566fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
567ed89f078SPeter Maydell     CPUARMState *env = &cpu->env;
568fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
569fcf5ef2aSThomas Huth     int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;
570ed89f078SPeter Maydell     uint32_t linestate_bit;
571fcf5ef2aSThomas Huth 
572fcf5ef2aSThomas Huth     switch (irq) {
573fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
574fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
575ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_HARD;
576fcf5ef2aSThomas Huth         break;
577fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
578fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
579ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_FIQ;
580fcf5ef2aSThomas Huth         break;
581fcf5ef2aSThomas Huth     default:
582fcf5ef2aSThomas Huth         g_assert_not_reached();
583fcf5ef2aSThomas Huth     }
584ed89f078SPeter Maydell 
585ed89f078SPeter Maydell     if (level) {
586ed89f078SPeter Maydell         env->irq_line_state |= linestate_bit;
587ed89f078SPeter Maydell     } else {
588ed89f078SPeter Maydell         env->irq_line_state &= ~linestate_bit;
589ed89f078SPeter Maydell     }
590ed89f078SPeter Maydell 
591fcf5ef2aSThomas Huth     kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
592fcf5ef2aSThomas Huth     kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
593fcf5ef2aSThomas Huth #endif
594fcf5ef2aSThomas Huth }
595fcf5ef2aSThomas Huth 
596fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
597fcf5ef2aSThomas Huth {
598fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
599fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
600fcf5ef2aSThomas Huth 
601fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
602fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
603fcf5ef2aSThomas Huth }
604fcf5ef2aSThomas Huth 
605fcf5ef2aSThomas Huth #endif
606fcf5ef2aSThomas Huth 
607fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature)
608fcf5ef2aSThomas Huth {
609fcf5ef2aSThomas Huth     env->features |= 1ULL << feature;
610fcf5ef2aSThomas Huth }
611fcf5ef2aSThomas Huth 
612fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature)
613fcf5ef2aSThomas Huth {
614fcf5ef2aSThomas Huth     env->features &= ~(1ULL << feature);
615fcf5ef2aSThomas Huth }
616fcf5ef2aSThomas Huth 
617fcf5ef2aSThomas Huth static int
618fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info)
619fcf5ef2aSThomas Huth {
620fcf5ef2aSThomas Huth   return print_insn_arm(pc | 1, info);
621fcf5ef2aSThomas Huth }
622fcf5ef2aSThomas Huth 
623fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
624fcf5ef2aSThomas Huth {
625fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
626fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
6277bcdbf51SRichard Henderson     bool sctlr_b;
628fcf5ef2aSThomas Huth 
629fcf5ef2aSThomas Huth     if (is_a64(env)) {
630fcf5ef2aSThomas Huth         /* We might not be compiled with the A64 disassembler
631fcf5ef2aSThomas Huth          * because it needs a C++ compiler. Leave print_insn
632fcf5ef2aSThomas Huth          * unset in this case to use the caller default behaviour.
633fcf5ef2aSThomas Huth          */
634fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS)
635fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm_a64;
636fcf5ef2aSThomas Huth #endif
637110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
63815fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
63915fa1a0aSRichard Henderson         info->cap_insn_split = 4;
640110f6c70SRichard Henderson     } else {
641110f6c70SRichard Henderson         int cap_mode;
642110f6c70SRichard Henderson         if (env->thumb) {
643fcf5ef2aSThomas Huth             info->print_insn = print_insn_thumb1;
64415fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
64515fa1a0aSRichard Henderson             info->cap_insn_split = 4;
646110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
647fcf5ef2aSThomas Huth         } else {
648fcf5ef2aSThomas Huth             info->print_insn = print_insn_arm;
64915fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
65015fa1a0aSRichard Henderson             info->cap_insn_split = 4;
651110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
652fcf5ef2aSThomas Huth         }
653110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
654110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
655110f6c70SRichard Henderson         }
656110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
657110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
658110f6c70SRichard Henderson         }
659110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
660110f6c70SRichard Henderson         info->cap_mode = cap_mode;
661fcf5ef2aSThomas Huth     }
6627bcdbf51SRichard Henderson 
6637bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
6647bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
665fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN
666fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
667fcf5ef2aSThomas Huth #else
668fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
669fcf5ef2aSThomas Huth #endif
670fcf5ef2aSThomas Huth     }
671f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
6727bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
6737bcdbf51SRichard Henderson     if (sctlr_b) {
674f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
675f7478a92SJulian Brown     }
6767bcdbf51SRichard Henderson #endif
677fcf5ef2aSThomas Huth }
678fcf5ef2aSThomas Huth 
67946de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
68046de5913SIgor Mammedov {
68146de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
68246de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
68346de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
68446de5913SIgor Mammedov }
68546de5913SIgor Mammedov 
686ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data)
687ac87e507SPeter Maydell {
688ac87e507SPeter Maydell     /*
689ac87e507SPeter Maydell      * Destroy function for cpu->cp_regs hashtable data entries.
690ac87e507SPeter Maydell      * We must free the name string because it was g_strdup()ed in
691ac87e507SPeter Maydell      * add_cpreg_to_hashtable(). It's OK to cast away the 'const'
692ac87e507SPeter Maydell      * from r->name because we know we definitely allocated it.
693ac87e507SPeter Maydell      */
694ac87e507SPeter Maydell     ARMCPRegInfo *r = data;
695ac87e507SPeter Maydell 
696ac87e507SPeter Maydell     g_free((void *)r->name);
697ac87e507SPeter Maydell     g_free(r);
698ac87e507SPeter Maydell }
699ac87e507SPeter Maydell 
700fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
701fcf5ef2aSThomas Huth {
702fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
703fcf5ef2aSThomas Huth 
7047506ed90SRichard Henderson     cpu_set_cpustate_pointers(cpu);
705fcf5ef2aSThomas Huth     cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
706ac87e507SPeter Maydell                                          g_free, cpreg_hashtable_data_destroy);
707fcf5ef2aSThomas Huth 
708b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
70908267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
71008267487SAaron Lindsay 
711fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
712fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
713fcf5ef2aSThomas Huth     if (kvm_enabled()) {
714fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
715fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
716fcf5ef2aSThomas Huth          */
717fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
718fcf5ef2aSThomas Huth     } else {
719fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
720fcf5ef2aSThomas Huth     }
721fcf5ef2aSThomas Huth 
722fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
723fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
724aa1b3111SPeter Maydell 
725aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
726aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
72707f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
72807f48730SAndrew Jones                              "pmu-interrupt", 1);
729fcf5ef2aSThomas Huth #endif
730fcf5ef2aSThomas Huth 
731fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
732fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
733fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
734fcf5ef2aSThomas Huth      */
735fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
736fcf5ef2aSThomas Huth     cpu->psci_version = 1; /* By default assume PSCI v0.1 */
737fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
738fcf5ef2aSThomas Huth 
739fcf5ef2aSThomas Huth     if (tcg_enabled()) {
740fcf5ef2aSThomas Huth         cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
741fcf5ef2aSThomas Huth     }
742fcf5ef2aSThomas Huth }
743fcf5ef2aSThomas Huth 
744fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
745fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
746fcf5ef2aSThomas Huth 
747fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
748fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
749fcf5ef2aSThomas Huth 
750fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property =
751fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);
752fcf5ef2aSThomas Huth 
753c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
754c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
755c25bd18aSPeter Maydell 
756fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
757fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
758fcf5ef2aSThomas Huth 
7593a062d57SJulian Brown static Property arm_cpu_cfgend_property =
7603a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
7613a062d57SJulian Brown 
762fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */
763fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property =
764fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);
765fcf5ef2aSThomas Huth 
766fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
767fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
768fcf5ef2aSThomas Huth 
7698d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
7708d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
7718d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
7728d92e26bSPeter Maydell  * to override that with an incorrect constant value.
7738d92e26bSPeter Maydell  */
774fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
7758d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
7768d92e26bSPeter Maydell                                            pmsav7_dregion,
7778d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
778fcf5ef2aSThomas Huth 
779f9f62e4cSPeter Maydell static void arm_get_init_svtor(Object *obj, Visitor *v, const char *name,
780f9f62e4cSPeter Maydell                                void *opaque, Error **errp)
781f9f62e4cSPeter Maydell {
782f9f62e4cSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
783f9f62e4cSPeter Maydell 
784f9f62e4cSPeter Maydell     visit_type_uint32(v, name, &cpu->init_svtor, errp);
785f9f62e4cSPeter Maydell }
786f9f62e4cSPeter Maydell 
787f9f62e4cSPeter Maydell static void arm_set_init_svtor(Object *obj, Visitor *v, const char *name,
788f9f62e4cSPeter Maydell                                void *opaque, Error **errp)
789f9f62e4cSPeter Maydell {
790f9f62e4cSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
791f9f62e4cSPeter Maydell 
792f9f62e4cSPeter Maydell     visit_type_uint32(v, name, &cpu->init_svtor, errp);
793f9f62e4cSPeter Maydell }
79438e2a77cSPeter Maydell 
79551e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj)
796fcf5ef2aSThomas Huth {
797fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
798fcf5ef2aSThomas Huth 
799790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
800790a1150SPeter Maydell      * in realize with the other feature-implication checks because
801790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
802790a1150SPeter Maydell      */
803790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
804790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
805790a1150SPeter Maydell     }
806790a1150SPeter Maydell 
807fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
808fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
809fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
810fcf5ef2aSThomas Huth                                  &error_abort);
811fcf5ef2aSThomas Huth     }
812fcf5ef2aSThomas Huth 
813fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
814fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
815fcf5ef2aSThomas Huth                                  &error_abort);
816fcf5ef2aSThomas Huth     }
817fcf5ef2aSThomas Huth 
818fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
819fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
820fcf5ef2aSThomas Huth                                  &error_abort);
821fcf5ef2aSThomas Huth     }
822fcf5ef2aSThomas Huth 
823fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
824fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
825fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
826fcf5ef2aSThomas Huth          */
827fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
828fcf5ef2aSThomas Huth                                  &error_abort);
829fcf5ef2aSThomas Huth 
830fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
831fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
832fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
833fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
834fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
835265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
836fcf5ef2aSThomas Huth                                  &error_abort);
837fcf5ef2aSThomas Huth #endif
838fcf5ef2aSThomas Huth     }
839fcf5ef2aSThomas Huth 
840c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
841c25bd18aSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
842c25bd18aSPeter Maydell                                  &error_abort);
843c25bd18aSPeter Maydell     }
844c25bd18aSPeter Maydell 
845fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
846fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
847fcf5ef2aSThomas Huth                                  &error_abort);
848fcf5ef2aSThomas Huth     }
849fcf5ef2aSThomas Huth 
850452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
851fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
852fcf5ef2aSThomas Huth                                  &error_abort);
853fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
854fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
855fcf5ef2aSThomas Huth                                      &arm_cpu_pmsav7_dregion_property,
856fcf5ef2aSThomas Huth                                      &error_abort);
857fcf5ef2aSThomas Huth         }
858fcf5ef2aSThomas Huth     }
859fcf5ef2aSThomas Huth 
860181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
861181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
862181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
863265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
864181962fdSPeter Maydell                                  &error_abort);
865f9f62e4cSPeter Maydell         /*
866f9f62e4cSPeter Maydell          * M profile: initial value of the Secure VTOR. We can't just use
867f9f62e4cSPeter Maydell          * a simple DEFINE_PROP_UINT32 for this because we want to permit
868f9f62e4cSPeter Maydell          * the property to be set after realize.
869f9f62e4cSPeter Maydell          */
870f9f62e4cSPeter Maydell         object_property_add(obj, "init-svtor", "uint32",
871f9f62e4cSPeter Maydell                             arm_get_init_svtor, arm_set_init_svtor,
872f9f62e4cSPeter Maydell                             NULL, NULL, &error_abort);
873181962fdSPeter Maydell     }
874181962fdSPeter Maydell 
8753a062d57SJulian Brown     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
8763a062d57SJulian Brown                              &error_abort);
877fcf5ef2aSThomas Huth }
878fcf5ef2aSThomas Huth 
879fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
880fcf5ef2aSThomas Huth {
881fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
88208267487SAaron Lindsay     ARMELChangeHook *hook, *next;
88308267487SAaron Lindsay 
884fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
88508267487SAaron Lindsay 
886b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
887b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
888b5c53d1bSAaron Lindsay         g_free(hook);
889b5c53d1bSAaron Lindsay     }
89008267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
89108267487SAaron Lindsay         QLIST_REMOVE(hook, node);
89208267487SAaron Lindsay         g_free(hook);
89308267487SAaron Lindsay     }
8944e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
8954e7beb0cSAaron Lindsay OS     if (cpu->pmu_timer) {
8964e7beb0cSAaron Lindsay OS         timer_del(cpu->pmu_timer);
8974e7beb0cSAaron Lindsay OS         timer_deinit(cpu->pmu_timer);
8984e7beb0cSAaron Lindsay OS         timer_free(cpu->pmu_timer);
8994e7beb0cSAaron Lindsay OS     }
9004e7beb0cSAaron Lindsay OS #endif
901fcf5ef2aSThomas Huth }
902fcf5ef2aSThomas Huth 
903fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
904fcf5ef2aSThomas Huth {
905fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
906fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
907fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
908fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
909fcf5ef2aSThomas Huth     int pagebits;
910fcf5ef2aSThomas Huth     Error *local_err = NULL;
9110f8d06f1SRichard Henderson     bool no_aa32 = false;
912fcf5ef2aSThomas Huth 
913c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
914c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
915c4487d76SPeter Maydell      * this is the first point where we can report it.
916c4487d76SPeter Maydell      */
917c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
918c4487d76SPeter Maydell         if (!kvm_enabled()) {
919c4487d76SPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM");
920c4487d76SPeter Maydell         } else {
921c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
922c4487d76SPeter Maydell         }
923c4487d76SPeter Maydell         return;
924c4487d76SPeter Maydell     }
925c4487d76SPeter Maydell 
92695f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
92795f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
92895f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
92995f87565SPeter Maydell      * error and will result in segfaults if not caught here.
93095f87565SPeter Maydell      */
93195f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
93295f87565SPeter Maydell         if (!env->nvic) {
93395f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
93495f87565SPeter Maydell             return;
93595f87565SPeter Maydell         }
93695f87565SPeter Maydell     } else {
93795f87565SPeter Maydell         if (env->nvic) {
93895f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
93995f87565SPeter Maydell             return;
94095f87565SPeter Maydell         }
94195f87565SPeter Maydell     }
942397cd31fSPeter Maydell 
943397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
944397cd31fSPeter Maydell                                            arm_gt_ptimer_cb, cpu);
945397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
946397cd31fSPeter Maydell                                            arm_gt_vtimer_cb, cpu);
947397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
948397cd31fSPeter Maydell                                           arm_gt_htimer_cb, cpu);
949397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
950397cd31fSPeter Maydell                                           arm_gt_stimer_cb, cpu);
95195f87565SPeter Maydell #endif
95295f87565SPeter Maydell 
953fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
954fcf5ef2aSThomas Huth     if (local_err != NULL) {
955fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
956fcf5ef2aSThomas Huth         return;
957fcf5ef2aSThomas Huth     }
958fcf5ef2aSThomas Huth 
959fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
960fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
9615256df88SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
9625256df88SRichard Henderson             set_feature(env, ARM_FEATURE_V7);
9635256df88SRichard Henderson         } else {
9645110e683SAaron Lindsay             set_feature(env, ARM_FEATURE_V7VE);
9655110e683SAaron Lindsay         }
9665256df88SRichard Henderson     }
9670f8d06f1SRichard Henderson 
9680f8d06f1SRichard Henderson     /*
9690f8d06f1SRichard Henderson      * There exist AArch64 cpus without AArch32 support.  When KVM
9700f8d06f1SRichard Henderson      * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
9710f8d06f1SRichard Henderson      * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
9720f8d06f1SRichard Henderson      */
9730f8d06f1SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
9740f8d06f1SRichard Henderson         no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
9750f8d06f1SRichard Henderson     }
9760f8d06f1SRichard Henderson 
9775110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
9785110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
9795110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
9805110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
9815110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
9825110e683SAaron Lindsay          * include the various other features that V7VE implies.
9835110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
9845110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
9855110e683SAaron Lindsay          */
9860f8d06f1SRichard Henderson         assert(no_aa32 || cpu_isar_feature(arm_div, cpu));
987fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
9885110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
989fcf5ef2aSThomas Huth     }
990fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
991fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
992fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
993fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
994fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
995fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
996fcf5ef2aSThomas Huth         } else {
997fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
998fcf5ef2aSThomas Huth         }
99991db4642SCédric Le Goater 
100091db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
100191db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
100291db4642SCédric Le Goater          */
100391db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
1004fcf5ef2aSThomas Huth     }
1005fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
1006fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
1007fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
1008fcf5ef2aSThomas Huth     }
1009fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
1010fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
1011fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
10120f8d06f1SRichard Henderson             assert(no_aa32 || cpu_isar_feature(jazelle, cpu));
1013fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
1014fcf5ef2aSThomas Huth         }
1015fcf5ef2aSThomas Huth     }
1016fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
1017fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
1018fcf5ef2aSThomas Huth     }
1019fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP4)) {
1020fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP3);
1021fcf5ef2aSThomas Huth     }
1022fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP3)) {
1023fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP);
1024fcf5ef2aSThomas Huth     }
1025fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
1026fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
1027fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_PXN);
1028fcf5ef2aSThomas Huth     }
1029fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
1030fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
1031fcf5ef2aSThomas Huth     }
1032fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
1033fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
1034fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
1035fcf5ef2aSThomas Huth     }
1036fcf5ef2aSThomas Huth 
1037ea7ac69dSPeter Maydell     /*
1038ea7ac69dSPeter Maydell      * We rely on no XScale CPU having VFP so we can use the same bits in the
1039ea7ac69dSPeter Maydell      * TB flags field for VECSTRIDE and XSCALE_CPAR.
1040ea7ac69dSPeter Maydell      */
1041ea7ac69dSPeter Maydell     assert(!(arm_feature(env, ARM_FEATURE_VFP) &&
1042ea7ac69dSPeter Maydell              arm_feature(env, ARM_FEATURE_XSCALE)));
1043ea7ac69dSPeter Maydell 
1044fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
1045fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
1046452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
1047fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
1048fcf5ef2aSThomas Huth          * can use 4K pages.
1049fcf5ef2aSThomas Huth          */
1050fcf5ef2aSThomas Huth         pagebits = 12;
1051fcf5ef2aSThomas Huth     } else {
1052fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
1053fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
1054fcf5ef2aSThomas Huth          */
1055fcf5ef2aSThomas Huth         pagebits = 10;
1056fcf5ef2aSThomas Huth     }
1057fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
1058fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
1059fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
1060fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
1061fcf5ef2aSThomas Huth          */
1062fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
1063fcf5ef2aSThomas Huth                    "system is using");
1064fcf5ef2aSThomas Huth         return;
1065fcf5ef2aSThomas Huth     }
1066fcf5ef2aSThomas Huth 
1067fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
1068fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
1069fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
1070fcf5ef2aSThomas Huth      * so these bits always RAZ.
1071fcf5ef2aSThomas Huth      */
1072fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
107346de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
107446de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
1075fcf5ef2aSThomas Huth     }
1076fcf5ef2aSThomas Huth 
1077fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
1078fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
1079fcf5ef2aSThomas Huth     }
1080fcf5ef2aSThomas Huth 
10813a062d57SJulian Brown     if (cpu->cfgend) {
10823a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
10833a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
10843a062d57SJulian Brown         } else {
10853a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
10863a062d57SJulian Brown         }
10873a062d57SJulian Brown     }
10883a062d57SJulian Brown 
1089fcf5ef2aSThomas Huth     if (!cpu->has_el3) {
1090fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
1091fcf5ef2aSThomas Huth          * feature.
1092fcf5ef2aSThomas Huth          */
1093fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
1094fcf5ef2aSThomas Huth 
1095fcf5ef2aSThomas Huth         /* Disable the security extension feature bits in the processor feature
1096fcf5ef2aSThomas Huth          * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
1097fcf5ef2aSThomas Huth          */
1098fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf0;
109947576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf000;
1100fcf5ef2aSThomas Huth     }
1101fcf5ef2aSThomas Huth 
1102c25bd18aSPeter Maydell     if (!cpu->has_el2) {
1103c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
1104c25bd18aSPeter Maydell     }
1105c25bd18aSPeter Maydell 
1106d6f02ce3SWei Huang     if (!cpu->has_pmu) {
1107fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
110857a4a11bSAaron Lindsay     }
110957a4a11bSAaron Lindsay     if (arm_feature(env, ARM_FEATURE_PMU)) {
1110bf8d0969SAaron Lindsay OS         pmu_init(cpu);
111157a4a11bSAaron Lindsay 
111257a4a11bSAaron Lindsay         if (!kvm_enabled()) {
1113033614c4SAaron Lindsay             arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0);
1114033614c4SAaron Lindsay             arm_register_el_change_hook(cpu, &pmu_post_el_change, 0);
1115fcf5ef2aSThomas Huth         }
11164e7beb0cSAaron Lindsay OS 
11174e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
11184e7beb0cSAaron Lindsay OS         cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb,
11194e7beb0cSAaron Lindsay OS                 cpu);
11204e7beb0cSAaron Lindsay OS #endif
112157a4a11bSAaron Lindsay     } else {
112257a4a11bSAaron Lindsay         cpu->id_aa64dfr0 &= ~0xf00;
1123a46118fcSAndrew Jones         cpu->id_dfr0 &= ~(0xf << 24);
112457a4a11bSAaron Lindsay         cpu->pmceid0 = 0;
112557a4a11bSAaron Lindsay         cpu->pmceid1 = 0;
112657a4a11bSAaron Lindsay     }
1127fcf5ef2aSThomas Huth 
1128fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
1129fcf5ef2aSThomas Huth         /* Disable the hypervisor feature bits in the processor feature
1130fcf5ef2aSThomas Huth          * registers if we don't have EL2. These are id_pfr1[15:12] and
1131fcf5ef2aSThomas Huth          * id_aa64pfr0_el1[11:8].
1132fcf5ef2aSThomas Huth          */
113347576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf00;
1134fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf000;
1135fcf5ef2aSThomas Huth     }
1136fcf5ef2aSThomas Huth 
1137f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
1138f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
1139f50cd314SPeter Maydell      */
1140fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
1141f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
1142f50cd314SPeter Maydell     }
1143f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
1144f50cd314SPeter Maydell         cpu->has_mpu = false;
1145fcf5ef2aSThomas Huth     }
1146fcf5ef2aSThomas Huth 
1147452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
1148fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
1149fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
1150fcf5ef2aSThomas Huth 
1151fcf5ef2aSThomas Huth         if (nr > 0xff) {
1152fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
1153fcf5ef2aSThomas Huth             return;
1154fcf5ef2aSThomas Huth         }
1155fcf5ef2aSThomas Huth 
1156fcf5ef2aSThomas Huth         if (nr) {
11570e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
11580e1a46bbSPeter Maydell                 /* PMSAv8 */
115962c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
116062c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
116162c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
116262c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
116362c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
116462c58ee0SPeter Maydell                 }
11650e1a46bbSPeter Maydell             } else {
1166fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
1167fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
1168fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
1169fcf5ef2aSThomas Huth             }
1170fcf5ef2aSThomas Huth         }
11710e1a46bbSPeter Maydell     }
1172fcf5ef2aSThomas Huth 
11739901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
11749901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
11759901c576SPeter Maydell 
11769901c576SPeter Maydell         if (nr > 0xff) {
11779901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
11789901c576SPeter Maydell             return;
11799901c576SPeter Maydell         }
11809901c576SPeter Maydell 
11819901c576SPeter Maydell         if (nr) {
11829901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
11839901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
11849901c576SPeter Maydell         }
11859901c576SPeter Maydell     }
11869901c576SPeter Maydell 
118791db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
118891db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
118991db4642SCédric Le Goater     }
119091db4642SCédric Le Goater 
1191fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
1192fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
1193fcf5ef2aSThomas Huth 
1194fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
1195fcf5ef2aSThomas Huth 
1196fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
11971d2091bcSPeter Maydell     if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
11981d2091bcSPeter Maydell         cs->num_ases = 2;
11991d2091bcSPeter Maydell 
1200fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
1201fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
1202fcf5ef2aSThomas Huth         }
120380ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
120480ceb07aSPeter Xu                                cpu->secure_memory);
12051d2091bcSPeter Maydell     } else {
12061d2091bcSPeter Maydell         cs->num_ases = 1;
1207fcf5ef2aSThomas Huth     }
120880ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
1209f9a69711SAlistair Francis 
1210f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
1211f9a69711SAlistair Francis     if (cpu->core_count == -1) {
1212f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
1213f9a69711SAlistair Francis     }
1214fcf5ef2aSThomas Huth #endif
1215fcf5ef2aSThomas Huth 
1216fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
1217fcf5ef2aSThomas Huth     cpu_reset(cs);
1218fcf5ef2aSThomas Huth 
1219fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
1220fcf5ef2aSThomas Huth }
1221fcf5ef2aSThomas Huth 
1222fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
1223fcf5ef2aSThomas Huth {
1224fcf5ef2aSThomas Huth     ObjectClass *oc;
1225fcf5ef2aSThomas Huth     char *typename;
1226fcf5ef2aSThomas Huth     char **cpuname;
1227a0032cc5SPeter Maydell     const char *cpunamestr;
1228fcf5ef2aSThomas Huth 
1229fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
1230a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
1231a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
1232a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
1233a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
1234a0032cc5SPeter Maydell      */
1235a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
1236a0032cc5SPeter Maydell         cpunamestr = "max";
1237a0032cc5SPeter Maydell     }
1238a0032cc5SPeter Maydell #endif
1239a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
1240fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
1241fcf5ef2aSThomas Huth     g_strfreev(cpuname);
1242fcf5ef2aSThomas Huth     g_free(typename);
1243fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
1244fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
1245fcf5ef2aSThomas Huth         return NULL;
1246fcf5ef2aSThomas Huth     }
1247fcf5ef2aSThomas Huth     return oc;
1248fcf5ef2aSThomas Huth }
1249fcf5ef2aSThomas Huth 
1250fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */
1251fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1252fcf5ef2aSThomas Huth 
1253fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj)
1254fcf5ef2aSThomas Huth {
1255fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1256fcf5ef2aSThomas Huth 
1257fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm926";
1258fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1259fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1260fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1261fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1262fcf5ef2aSThomas Huth     cpu->midr = 0x41069265;
1263fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41011090;
1264fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1265fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
126609cbd501SRichard Henderson 
126709cbd501SRichard Henderson     /*
126809cbd501SRichard Henderson      * ARMv5 does not have the ID_ISAR registers, but we can still
126909cbd501SRichard Henderson      * set the field to indicate Jazelle support within QEMU.
127009cbd501SRichard Henderson      */
127109cbd501SRichard Henderson     cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
1272fcf5ef2aSThomas Huth }
1273fcf5ef2aSThomas Huth 
1274fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj)
1275fcf5ef2aSThomas Huth {
1276fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1277fcf5ef2aSThomas Huth 
1278fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm946";
1279fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1280452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1281fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1282fcf5ef2aSThomas Huth     cpu->midr = 0x41059461;
1283fcf5ef2aSThomas Huth     cpu->ctr = 0x0f004006;
1284fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1285fcf5ef2aSThomas Huth }
1286fcf5ef2aSThomas Huth 
1287fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj)
1288fcf5ef2aSThomas Huth {
1289fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1290fcf5ef2aSThomas Huth 
1291fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1026";
1292fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1293fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1294fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_AUXCR);
1295fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1296fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1297fcf5ef2aSThomas Huth     cpu->midr = 0x4106a262;
1298fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410110a0;
1299fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1300fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
1301fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
130209cbd501SRichard Henderson 
130309cbd501SRichard Henderson     /*
130409cbd501SRichard Henderson      * ARMv5 does not have the ID_ISAR registers, but we can still
130509cbd501SRichard Henderson      * set the field to indicate Jazelle support within QEMU.
130609cbd501SRichard Henderson      */
130709cbd501SRichard Henderson     cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
130809cbd501SRichard Henderson 
1309fcf5ef2aSThomas Huth     {
1310fcf5ef2aSThomas Huth         /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
1311fcf5ef2aSThomas Huth         ARMCPRegInfo ifar = {
1312fcf5ef2aSThomas Huth             .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
1313fcf5ef2aSThomas Huth             .access = PL1_RW,
1314fcf5ef2aSThomas Huth             .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1315fcf5ef2aSThomas Huth             .resetvalue = 0
1316fcf5ef2aSThomas Huth         };
1317fcf5ef2aSThomas Huth         define_one_arm_cp_reg(cpu, &ifar);
1318fcf5ef2aSThomas Huth     }
1319fcf5ef2aSThomas Huth }
1320fcf5ef2aSThomas Huth 
1321fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj)
1322fcf5ef2aSThomas Huth {
1323fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1324fcf5ef2aSThomas Huth     /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
1325fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1326fcf5ef2aSThomas Huth      * have the v6K features.
1327fcf5ef2aSThomas Huth      * These ID register values are correct for 1136 but may be wrong
1328fcf5ef2aSThomas Huth      * for 1136_r2 (in particular r0p2 does not actually implement most
1329fcf5ef2aSThomas Huth      * of the ID registers).
1330fcf5ef2aSThomas Huth      */
1331fcf5ef2aSThomas Huth 
1332fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1333fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1334fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1335fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1336fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1337fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1338fcf5ef2aSThomas Huth     cpu->midr = 0x4107b362;
1339fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
134047576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
134147576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1342fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1343fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1344fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1345fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1346fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1347fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1348fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1349fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1350fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
135147576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00140011;
135247576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
135347576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231111;
135447576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
135547576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1356fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1357fcf5ef2aSThomas Huth }
1358fcf5ef2aSThomas Huth 
1359fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj)
1360fcf5ef2aSThomas Huth {
1361fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1362fcf5ef2aSThomas Huth 
1363fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1364fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1365fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1366fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1367fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1368fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1369fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1370fcf5ef2aSThomas Huth     cpu->midr = 0x4117b363;
1371fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
137247576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
137347576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1374fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1375fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1376fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1377fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1378fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1379fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1380fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1381fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1382fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
138347576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00140011;
138447576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
138547576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231111;
138647576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
138747576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1388fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1389fcf5ef2aSThomas Huth }
1390fcf5ef2aSThomas Huth 
1391fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj)
1392fcf5ef2aSThomas Huth {
1393fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1394fcf5ef2aSThomas Huth 
1395fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1176";
1396fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1397fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1398fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1399fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1400fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1401fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1402fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1403fcf5ef2aSThomas Huth     cpu->midr = 0x410fb767;
1404fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b5;
140547576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
140647576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1407fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1408fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1409fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1410fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1411fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x33;
1412fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1413fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1414fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1415fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222100;
141647576b94SRichard Henderson     cpu->isar.id_isar0 = 0x0140011;
141747576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
141847576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231121;
141947576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
142047576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01141;
1421fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1422fcf5ef2aSThomas Huth }
1423fcf5ef2aSThomas Huth 
1424fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj)
1425fcf5ef2aSThomas Huth {
1426fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1427fcf5ef2aSThomas Huth 
1428fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm11mpcore";
1429fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1430fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1431fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1432fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1433fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1434fcf5ef2aSThomas Huth     cpu->midr = 0x410fb022;
1435fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
143647576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
143747576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1438fcf5ef2aSThomas Huth     cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1439fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1440fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1441fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0;
1442fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x2;
1443fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01100103;
1444fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10020302;
1445fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222000;
144647576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00100011;
144747576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
144847576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11221011;
144947576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
145047576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1451fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
1452fcf5ef2aSThomas Huth }
1453fcf5ef2aSThomas Huth 
1454191776b9SStefan Hajnoczi static void cortex_m0_initfn(Object *obj)
1455191776b9SStefan Hajnoczi {
1456191776b9SStefan Hajnoczi     ARMCPU *cpu = ARM_CPU(obj);
1457191776b9SStefan Hajnoczi     set_feature(&cpu->env, ARM_FEATURE_V6);
1458191776b9SStefan Hajnoczi     set_feature(&cpu->env, ARM_FEATURE_M);
1459191776b9SStefan Hajnoczi 
1460191776b9SStefan Hajnoczi     cpu->midr = 0x410cc200;
1461191776b9SStefan Hajnoczi }
1462191776b9SStefan Hajnoczi 
1463fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj)
1464fcf5ef2aSThomas Huth {
1465fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1466fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1467fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1468cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1469fcf5ef2aSThomas Huth     cpu->midr = 0x410fc231;
14708d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
14715a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
14725a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
14735a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
14745a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
14755a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
14765a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
14775a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
14785a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
147947576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01141110;
148047576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02111000;
148147576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21112231;
148247576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111110;
148347576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310102;
148447576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
148547576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1486fcf5ef2aSThomas Huth }
1487fcf5ef2aSThomas Huth 
1488fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj)
1489fcf5ef2aSThomas Huth {
1490fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1491fcf5ef2aSThomas Huth 
1492fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1493fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1494cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1495fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
149614fd0c31SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1497fcf5ef2aSThomas Huth     cpu->midr = 0x410fc240; /* r0p0 */
14988d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
149914fd0c31SPeter Maydell     cpu->isar.mvfr0 = 0x10110021;
150014fd0c31SPeter Maydell     cpu->isar.mvfr1 = 0x11000011;
150114fd0c31SPeter Maydell     cpu->isar.mvfr2 = 0x00000000;
15025a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
15035a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
15045a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
15055a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
15065a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
15075a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
15085a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
15095a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
151047576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01141110;
151147576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02111000;
151247576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21112231;
151347576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111110;
151447576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310102;
151547576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
151647576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1517fcf5ef2aSThomas Huth }
15189901c576SPeter Maydell 
1519c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj)
1520c7b26382SPeter Maydell {
1521c7b26382SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1522c7b26382SPeter Maydell 
1523c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_V8);
1524c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M);
1525cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1526c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
1527c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
152814fd0c31SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1529c7b26382SPeter Maydell     cpu->midr = 0x410fd213; /* r0p3 */
1530c7b26382SPeter Maydell     cpu->pmsav7_dregion = 16;
1531c7b26382SPeter Maydell     cpu->sau_sregion = 8;
153214fd0c31SPeter Maydell     cpu->isar.mvfr0 = 0x10110021;
153314fd0c31SPeter Maydell     cpu->isar.mvfr1 = 0x11000011;
153414fd0c31SPeter Maydell     cpu->isar.mvfr2 = 0x00000040;
1535c7b26382SPeter Maydell     cpu->id_pfr0 = 0x00000030;
1536c7b26382SPeter Maydell     cpu->id_pfr1 = 0x00000210;
1537c7b26382SPeter Maydell     cpu->id_dfr0 = 0x00200000;
1538c7b26382SPeter Maydell     cpu->id_afr0 = 0x00000000;
1539c7b26382SPeter Maydell     cpu->id_mmfr0 = 0x00101F40;
1540c7b26382SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
1541c7b26382SPeter Maydell     cpu->id_mmfr2 = 0x01000000;
1542c7b26382SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
154347576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01101110;
154447576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02212000;
154547576b94SRichard Henderson     cpu->isar.id_isar2 = 0x20232232;
154647576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111131;
154747576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310132;
154847576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
154947576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1550c7b26382SPeter Maydell     cpu->clidr = 0x00000000;
1551c7b26382SPeter Maydell     cpu->ctr = 0x8000c000;
1552c7b26382SPeter Maydell }
1553c7b26382SPeter Maydell 
1554fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data)
1555fcf5ef2aSThomas Huth {
155651e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
1557fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
1558fcf5ef2aSThomas Huth 
155951e5ef45SMarc-André Lureau     acc->info = data;
1560fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1561fcf5ef2aSThomas Huth     cc->do_interrupt = arm_v7m_cpu_do_interrupt;
1562fcf5ef2aSThomas Huth #endif
1563fcf5ef2aSThomas Huth 
1564fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1565fcf5ef2aSThomas Huth }
1566fcf5ef2aSThomas Huth 
1567fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
1568fcf5ef2aSThomas Huth     /* Dummy the TCM region regs for the moment */
1569fcf5ef2aSThomas Huth     { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
1570fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
1571fcf5ef2aSThomas Huth     { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
1572fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
157395e9a242SLuc MICHEL     { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
157495e9a242SLuc MICHEL       .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1575fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1576fcf5ef2aSThomas Huth };
1577fcf5ef2aSThomas Huth 
1578fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj)
1579fcf5ef2aSThomas Huth {
1580fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1581fcf5ef2aSThomas Huth 
1582fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1583fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1584452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1585fcf5ef2aSThomas Huth     cpu->midr = 0x411fc153; /* r1p3 */
1586fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x0131;
1587fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x001;
1588fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x010400;
1589fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x0;
1590fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x0210030;
1591fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x00000000;
1592fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01200000;
1593fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x0211;
159447576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101111;
159547576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
159647576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232141;
159747576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01112131;
159847576b94SRichard Henderson     cpu->isar.id_isar4 = 0x0010142;
159947576b94SRichard Henderson     cpu->isar.id_isar5 = 0x0;
160047576b94SRichard Henderson     cpu->isar.id_isar6 = 0x0;
1601fcf5ef2aSThomas Huth     cpu->mp_is_up = true;
16028d92e26bSPeter Maydell     cpu->pmsav7_dregion = 16;
1603fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
1604fcf5ef2aSThomas Huth }
1605fcf5ef2aSThomas Huth 
1606ebac5458SEdgar E. Iglesias static void cortex_r5f_initfn(Object *obj)
1607ebac5458SEdgar E. Iglesias {
1608ebac5458SEdgar E. Iglesias     ARMCPU *cpu = ARM_CPU(obj);
1609ebac5458SEdgar E. Iglesias 
1610ebac5458SEdgar E. Iglesias     cortex_r5_initfn(obj);
1611ebac5458SEdgar E. Iglesias     set_feature(&cpu->env, ARM_FEATURE_VFP3);
16123de79d33SPeter Maydell     cpu->isar.mvfr0 = 0x10110221;
16133de79d33SPeter Maydell     cpu->isar.mvfr1 = 0x00000011;
1614ebac5458SEdgar E. Iglesias }
1615ebac5458SEdgar E. Iglesias 
1616fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
1617fcf5ef2aSThomas Huth     { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
1618fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1619fcf5ef2aSThomas Huth     { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1620fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1621fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1622fcf5ef2aSThomas Huth };
1623fcf5ef2aSThomas Huth 
1624fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj)
1625fcf5ef2aSThomas Huth {
1626fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1627fcf5ef2aSThomas Huth 
1628fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a8";
1629fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1630fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1631fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1632fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1633fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1634fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1635fcf5ef2aSThomas Huth     cpu->midr = 0x410fc080;
1636fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410330c0;
163747576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
163847576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00011111;
1639fcf5ef2aSThomas Huth     cpu->ctr = 0x82048004;
1640fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1641fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1642fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1643fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x400;
1644fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1645fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x31100003;
1646fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1647fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01202000;
1648fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x11;
164947576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
165047576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12112111;
165147576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232031;
165247576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
165347576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
1654fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x15141000;
1655fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (2 << 24) | 3;
1656fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
1657fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
1658fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1659fcf5ef2aSThomas Huth     cpu->reset_auxcr = 2;
1660fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1661fcf5ef2aSThomas Huth }
1662fcf5ef2aSThomas Huth 
1663fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
1664fcf5ef2aSThomas Huth     /* power_control should be set to maximum latency. Again,
1665fcf5ef2aSThomas Huth      * default to 0 and set by private hook
1666fcf5ef2aSThomas Huth      */
1667fcf5ef2aSThomas Huth     { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
1668fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1669fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
1670fcf5ef2aSThomas Huth     { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
1671fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1672fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
1673fcf5ef2aSThomas Huth     { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
1674fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1675fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
1676fcf5ef2aSThomas Huth     { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
1677fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1678fcf5ef2aSThomas Huth     /* TLB lockdown control */
1679fcf5ef2aSThomas Huth     { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
1680fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1681fcf5ef2aSThomas Huth     { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
1682fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1683fcf5ef2aSThomas Huth     { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
1684fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1685fcf5ef2aSThomas Huth     { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
1686fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1687fcf5ef2aSThomas Huth     { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
1688fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1689fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1690fcf5ef2aSThomas Huth };
1691fcf5ef2aSThomas Huth 
1692fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj)
1693fcf5ef2aSThomas Huth {
1694fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1695fcf5ef2aSThomas Huth 
1696fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a9";
1697fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1698fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1699fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1700fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1701fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1702fcf5ef2aSThomas Huth     /* Note that A9 supports the MP extensions even for
1703fcf5ef2aSThomas Huth      * A9UP and single-core A9MP (which are both different
1704fcf5ef2aSThomas Huth      * and valid configurations; we don't model A9UP).
1705fcf5ef2aSThomas Huth      */
1706fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1707fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR);
1708fcf5ef2aSThomas Huth     cpu->midr = 0x410fc090;
1709fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41033090;
171047576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
171147576b94SRichard Henderson     cpu->isar.mvfr1 = 0x01111111;
1712fcf5ef2aSThomas Huth     cpu->ctr = 0x80038003;
1713fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1714fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1715fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1716fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x000;
1717fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1718fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x00100103;
1719fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1720fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01230000;
1721fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x00002111;
172247576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
172347576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
172447576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
172547576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
172647576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
1727fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x35141000;
1728fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (1 << 24) | 3;
1729fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
1730fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1731fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1732fcf5ef2aSThomas Huth }
1733fcf5ef2aSThomas Huth 
1734fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1735fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1736fcf5ef2aSThomas Huth {
1737fcf5ef2aSThomas Huth     /* Linux wants the number of processors from here.
1738fcf5ef2aSThomas Huth      * Might as well set the interrupt-controller bit too.
1739fcf5ef2aSThomas Huth      */
1740fcf5ef2aSThomas Huth     return ((smp_cpus - 1) << 24) | (1 << 23);
1741fcf5ef2aSThomas Huth }
1742fcf5ef2aSThomas Huth #endif
1743fcf5ef2aSThomas Huth 
1744fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
1745fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1746fcf5ef2aSThomas Huth     { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1747fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
1748fcf5ef2aSThomas Huth       .writefn = arm_cp_write_ignore, },
1749fcf5ef2aSThomas Huth #endif
1750fcf5ef2aSThomas Huth     { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
1751fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1752fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1753fcf5ef2aSThomas Huth };
1754fcf5ef2aSThomas Huth 
1755fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj)
1756fcf5ef2aSThomas Huth {
1757fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1758fcf5ef2aSThomas Huth 
1759fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a7";
17605110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
1761fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1762fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1763fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1764fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1765fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1766fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1767436c0cbbSPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL2);
1768fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1769a46118fcSAndrew Jones     set_feature(&cpu->env, ARM_FEATURE_PMU);
1770fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
1771fcf5ef2aSThomas Huth     cpu->midr = 0x410fc075;
1772fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41023075;
177347576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
177447576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
1775fcf5ef2aSThomas Huth     cpu->ctr = 0x84448003;
1776fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1777fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1778fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1779fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1780fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1781fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10101105;
1782fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x40000000;
1783fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1784fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
178537bdda89SRichard Henderson     /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but
178637bdda89SRichard Henderson      * table 4-41 gives 0x02101110, which includes the arm div insns.
178737bdda89SRichard Henderson      */
178847576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
178947576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
179047576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
179147576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
179247576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
1793fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f005;
1794fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1795fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1796fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1797fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1798fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
1799fcf5ef2aSThomas Huth }
1800fcf5ef2aSThomas Huth 
1801fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj)
1802fcf5ef2aSThomas Huth {
1803fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1804fcf5ef2aSThomas Huth 
1805fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a15";
18065110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
1807fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1808fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1809fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1810fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1811fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1812fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1813436c0cbbSPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL2);
1814fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1815a46118fcSAndrew Jones     set_feature(&cpu->env, ARM_FEATURE_PMU);
1816fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1817fcf5ef2aSThomas Huth     cpu->midr = 0x412fc0f1;
1818fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410430f0;
181947576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
182047576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
1821fcf5ef2aSThomas Huth     cpu->ctr = 0x8444c004;
1822fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1823fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1824fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1825fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1826fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1827fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10201105;
1828fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1829fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1830fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
183147576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
183247576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
183347576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
183447576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
183547576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
1836fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f021;
1837fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1838fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1839fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1840fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1841fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1842fcf5ef2aSThomas Huth }
1843fcf5ef2aSThomas Huth 
1844fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj)
1845fcf5ef2aSThomas Huth {
1846fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1847fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V4T);
1848fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1849fcf5ef2aSThomas Huth     cpu->midr = ARM_CPUID_TI925T;
1850fcf5ef2aSThomas Huth     cpu->ctr = 0x5109149;
1851fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1852fcf5ef2aSThomas Huth }
1853fcf5ef2aSThomas Huth 
1854fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj)
1855fcf5ef2aSThomas Huth {
1856fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1857fcf5ef2aSThomas Huth 
1858fcf5ef2aSThomas Huth     cpu->dtb_compatible = "intel,sa1100";
1859fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1860fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1861fcf5ef2aSThomas Huth     cpu->midr = 0x4401A11B;
1862fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1863fcf5ef2aSThomas Huth }
1864fcf5ef2aSThomas Huth 
1865fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj)
1866fcf5ef2aSThomas Huth {
1867fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1868fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1869fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1870fcf5ef2aSThomas Huth     cpu->midr = 0x6901B119;
1871fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1872fcf5ef2aSThomas Huth }
1873fcf5ef2aSThomas Huth 
1874fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj)
1875fcf5ef2aSThomas Huth {
1876fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1877fcf5ef2aSThomas Huth 
1878fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1879fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1880fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1881fcf5ef2aSThomas Huth     cpu->midr = 0x69052100;
1882fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1883fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1884fcf5ef2aSThomas Huth }
1885fcf5ef2aSThomas Huth 
1886fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj)
1887fcf5ef2aSThomas Huth {
1888fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1889fcf5ef2aSThomas Huth 
1890fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1891fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1892fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1893fcf5ef2aSThomas Huth     cpu->midr = 0x69052d00;
1894fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1895fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1896fcf5ef2aSThomas Huth }
1897fcf5ef2aSThomas Huth 
1898fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj)
1899fcf5ef2aSThomas Huth {
1900fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1901fcf5ef2aSThomas Huth 
1902fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1903fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1904fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1905fcf5ef2aSThomas Huth     cpu->midr = 0x69052903;
1906fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1907fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1908fcf5ef2aSThomas Huth }
1909fcf5ef2aSThomas Huth 
1910fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj)
1911fcf5ef2aSThomas Huth {
1912fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1913fcf5ef2aSThomas Huth 
1914fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1915fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1916fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1917fcf5ef2aSThomas Huth     cpu->midr = 0x69052d05;
1918fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1919fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1920fcf5ef2aSThomas Huth }
1921fcf5ef2aSThomas Huth 
1922fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj)
1923fcf5ef2aSThomas Huth {
1924fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1925fcf5ef2aSThomas Huth 
1926fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1927fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1928fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1929fcf5ef2aSThomas Huth     cpu->midr = 0x69052d06;
1930fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1931fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1932fcf5ef2aSThomas Huth }
1933fcf5ef2aSThomas Huth 
1934fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj)
1935fcf5ef2aSThomas Huth {
1936fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1937fcf5ef2aSThomas Huth 
1938fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1939fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1940fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1941fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1942fcf5ef2aSThomas Huth     cpu->midr = 0x69054110;
1943fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1944fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1945fcf5ef2aSThomas Huth }
1946fcf5ef2aSThomas Huth 
1947fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj)
1948fcf5ef2aSThomas Huth {
1949fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1950fcf5ef2aSThomas Huth 
1951fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1952fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1953fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1954fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1955fcf5ef2aSThomas Huth     cpu->midr = 0x69054111;
1956fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1957fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1958fcf5ef2aSThomas Huth }
1959fcf5ef2aSThomas Huth 
1960fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj)
1961fcf5ef2aSThomas Huth {
1962fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1963fcf5ef2aSThomas Huth 
1964fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1965fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1966fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1967fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1968fcf5ef2aSThomas Huth     cpu->midr = 0x69054112;
1969fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1970fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1971fcf5ef2aSThomas Huth }
1972fcf5ef2aSThomas Huth 
1973fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj)
1974fcf5ef2aSThomas Huth {
1975fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1976fcf5ef2aSThomas Huth 
1977fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1978fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1979fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1980fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1981fcf5ef2aSThomas Huth     cpu->midr = 0x69054113;
1982fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1983fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1984fcf5ef2aSThomas Huth }
1985fcf5ef2aSThomas Huth 
1986fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj)
1987fcf5ef2aSThomas Huth {
1988fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1989fcf5ef2aSThomas Huth 
1990fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1991fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1992fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1993fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1994fcf5ef2aSThomas Huth     cpu->midr = 0x69054114;
1995fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1996fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1997fcf5ef2aSThomas Huth }
1998fcf5ef2aSThomas Huth 
1999fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj)
2000fcf5ef2aSThomas Huth {
2001fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2002fcf5ef2aSThomas Huth 
2003fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2004fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2005fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2006fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2007fcf5ef2aSThomas Huth     cpu->midr = 0x69054117;
2008fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2009fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2010fcf5ef2aSThomas Huth }
2011fcf5ef2aSThomas Huth 
2012bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
2013bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host);
2014bab52d4bSPeter Maydell  * otherwise, a CPU with as many features enabled as our emulation supports.
2015bab52d4bSPeter Maydell  * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c;
2016bab52d4bSPeter Maydell  * this only needs to handle 32 bits.
2017bab52d4bSPeter Maydell  */
2018bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj)
2019bab52d4bSPeter Maydell {
2020bab52d4bSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
2021bab52d4bSPeter Maydell 
2022bab52d4bSPeter Maydell     if (kvm_enabled()) {
2023bab52d4bSPeter Maydell         kvm_arm_set_cpu_features_from_host(cpu);
2024bab52d4bSPeter Maydell     } else {
2025bab52d4bSPeter Maydell         cortex_a15_initfn(obj);
2026*973751fdSPeter Maydell 
2027*973751fdSPeter Maydell         /* old-style VFP short-vector support */
2028*973751fdSPeter Maydell         cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
2029*973751fdSPeter Maydell 
2030fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
2031a0032cc5SPeter Maydell         /* We don't set these in system emulation mode for the moment,
2032962fcbf2SRichard Henderson          * since we don't correctly set (all of) the ID registers to
2033962fcbf2SRichard Henderson          * advertise them.
2034a0032cc5SPeter Maydell          */
2035fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_V8);
2036962fcbf2SRichard Henderson         {
2037962fcbf2SRichard Henderson             uint32_t t;
2038962fcbf2SRichard Henderson 
2039962fcbf2SRichard Henderson             t = cpu->isar.id_isar5;
2040962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, AES, 2);
2041962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA1, 1);
2042962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA2, 1);
2043962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, CRC32, 1);
2044962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, RDM, 1);
2045962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, VCMA, 1);
2046962fcbf2SRichard Henderson             cpu->isar.id_isar5 = t;
2047962fcbf2SRichard Henderson 
2048962fcbf2SRichard Henderson             t = cpu->isar.id_isar6;
20496c1f6f27SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1);
2050962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, DP, 1);
2051991c0599SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, FHM, 1);
20529888bd1eSRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, SB, 1);
2053cb570bd3SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1);
2054962fcbf2SRichard Henderson             cpu->isar.id_isar6 = t;
2055ab638a32SRichard Henderson 
2056c8877d0fSRichard Henderson             t = cpu->isar.mvfr2;
2057c8877d0fSRichard Henderson             t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */
2058c8877d0fSRichard Henderson             t = FIELD_DP32(t, MVFR2, FPMISC, 4);   /* FP MaxNum */
2059c8877d0fSRichard Henderson             cpu->isar.mvfr2 = t;
2060c8877d0fSRichard Henderson 
2061ab638a32SRichard Henderson             t = cpu->id_mmfr4;
2062ab638a32SRichard Henderson             t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */
2063ab638a32SRichard Henderson             cpu->id_mmfr4 = t;
2064962fcbf2SRichard Henderson         }
2065a0032cc5SPeter Maydell #endif
2066a0032cc5SPeter Maydell     }
2067fcf5ef2aSThomas Huth }
2068fcf5ef2aSThomas Huth #endif
2069fcf5ef2aSThomas Huth 
2070fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
2071fcf5ef2aSThomas Huth 
207251e5ef45SMarc-André Lureau struct ARMCPUInfo {
2073fcf5ef2aSThomas Huth     const char *name;
2074fcf5ef2aSThomas Huth     void (*initfn)(Object *obj);
2075fcf5ef2aSThomas Huth     void (*class_init)(ObjectClass *oc, void *data);
207651e5ef45SMarc-André Lureau };
2077fcf5ef2aSThomas Huth 
2078fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = {
2079fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
2080fcf5ef2aSThomas Huth     { .name = "arm926",      .initfn = arm926_initfn },
2081fcf5ef2aSThomas Huth     { .name = "arm946",      .initfn = arm946_initfn },
2082fcf5ef2aSThomas Huth     { .name = "arm1026",     .initfn = arm1026_initfn },
2083fcf5ef2aSThomas Huth     /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
2084fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
2085fcf5ef2aSThomas Huth      * have the v6K features.
2086fcf5ef2aSThomas Huth      */
2087fcf5ef2aSThomas Huth     { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
2088fcf5ef2aSThomas Huth     { .name = "arm1136",     .initfn = arm1136_initfn },
2089fcf5ef2aSThomas Huth     { .name = "arm1176",     .initfn = arm1176_initfn },
2090fcf5ef2aSThomas Huth     { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
2091191776b9SStefan Hajnoczi     { .name = "cortex-m0",   .initfn = cortex_m0_initfn,
2092191776b9SStefan Hajnoczi                              .class_init = arm_v7m_class_init },
2093fcf5ef2aSThomas Huth     { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
2094fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
2095fcf5ef2aSThomas Huth     { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
2096fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
2097c7b26382SPeter Maydell     { .name = "cortex-m33",  .initfn = cortex_m33_initfn,
2098c7b26382SPeter Maydell                              .class_init = arm_v7m_class_init },
2099fcf5ef2aSThomas Huth     { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
2100ebac5458SEdgar E. Iglesias     { .name = "cortex-r5f",  .initfn = cortex_r5f_initfn },
2101fcf5ef2aSThomas Huth     { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
2102fcf5ef2aSThomas Huth     { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
2103fcf5ef2aSThomas Huth     { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
2104fcf5ef2aSThomas Huth     { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
2105fcf5ef2aSThomas Huth     { .name = "ti925t",      .initfn = ti925t_initfn },
2106fcf5ef2aSThomas Huth     { .name = "sa1100",      .initfn = sa1100_initfn },
2107fcf5ef2aSThomas Huth     { .name = "sa1110",      .initfn = sa1110_initfn },
2108fcf5ef2aSThomas Huth     { .name = "pxa250",      .initfn = pxa250_initfn },
2109fcf5ef2aSThomas Huth     { .name = "pxa255",      .initfn = pxa255_initfn },
2110fcf5ef2aSThomas Huth     { .name = "pxa260",      .initfn = pxa260_initfn },
2111fcf5ef2aSThomas Huth     { .name = "pxa261",      .initfn = pxa261_initfn },
2112fcf5ef2aSThomas Huth     { .name = "pxa262",      .initfn = pxa262_initfn },
2113fcf5ef2aSThomas Huth     /* "pxa270" is an alias for "pxa270-a0" */
2114fcf5ef2aSThomas Huth     { .name = "pxa270",      .initfn = pxa270a0_initfn },
2115fcf5ef2aSThomas Huth     { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
2116fcf5ef2aSThomas Huth     { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
2117fcf5ef2aSThomas Huth     { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
2118fcf5ef2aSThomas Huth     { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
2119fcf5ef2aSThomas Huth     { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
2120fcf5ef2aSThomas Huth     { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
2121bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
2122bab52d4bSPeter Maydell     { .name = "max",         .initfn = arm_max_initfn },
2123bab52d4bSPeter Maydell #endif
2124fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
2125a0032cc5SPeter Maydell     { .name = "any",         .initfn = arm_max_initfn },
2126fcf5ef2aSThomas Huth #endif
2127fcf5ef2aSThomas Huth #endif
2128fcf5ef2aSThomas Huth     { .name = NULL }
2129fcf5ef2aSThomas Huth };
2130fcf5ef2aSThomas Huth 
2131fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
2132fcf5ef2aSThomas Huth     DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
2133fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
2134fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
2135fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
2136fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
213715f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
2138f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
2139fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
2140fcf5ef2aSThomas Huth };
2141fcf5ef2aSThomas Huth 
2142fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
2143fcf5ef2aSThomas Huth {
2144fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
2145fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
2146fcf5ef2aSThomas Huth 
2147fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
2148fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
2149fcf5ef2aSThomas Huth     }
2150fcf5ef2aSThomas Huth     return g_strdup("arm");
2151fcf5ef2aSThomas Huth }
2152fcf5ef2aSThomas Huth 
2153fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
2154fcf5ef2aSThomas Huth {
2155fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
2156fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
2157fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
2158fcf5ef2aSThomas Huth 
2159bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
2160bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
2161fcf5ef2aSThomas Huth     dc->props = arm_cpu_properties;
2162fcf5ef2aSThomas Huth 
2163fcf5ef2aSThomas Huth     acc->parent_reset = cc->reset;
2164fcf5ef2aSThomas Huth     cc->reset = arm_cpu_reset;
2165fcf5ef2aSThomas Huth 
2166fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
2167fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
2168fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
2169fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
2170fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
217142f6ed91SJulia Suvorova     cc->synchronize_from_tb = arm_cpu_synchronize_from_tb;
2172fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
2173fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
21747350d553SRichard Henderson #ifndef CONFIG_USER_ONLY
2175fcf5ef2aSThomas Huth     cc->do_interrupt = arm_cpu_do_interrupt;
2176fcf5ef2aSThomas Huth     cc->do_unaligned_access = arm_cpu_do_unaligned_access;
2177c79c0a31SPeter Maydell     cc->do_transaction_failed = arm_cpu_do_transaction_failed;
2178fcf5ef2aSThomas Huth     cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
2179fcf5ef2aSThomas Huth     cc->asidx_from_attrs = arm_asidx_from_attrs;
2180fcf5ef2aSThomas Huth     cc->vmsd = &vmstate_arm_cpu;
2181fcf5ef2aSThomas Huth     cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
2182fcf5ef2aSThomas Huth     cc->write_elf64_note = arm_cpu_write_elf64_note;
2183fcf5ef2aSThomas Huth     cc->write_elf32_note = arm_cpu_write_elf32_note;
2184fcf5ef2aSThomas Huth #endif
2185fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
2186fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
2187fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
2188200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2189fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
2190fcf5ef2aSThomas Huth     cc->debug_excp_handler = arm_debug_excp_handler;
2191fcf5ef2aSThomas Huth     cc->debug_check_watchpoint = arm_debug_check_watchpoint;
219240612000SJulian Brown #if !defined(CONFIG_USER_ONLY)
219340612000SJulian Brown     cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
219440612000SJulian Brown #endif
2195fcf5ef2aSThomas Huth 
2196fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
219774d7fc7fSRichard Henderson #ifdef CONFIG_TCG
219855c3ceefSRichard Henderson     cc->tcg_initialize = arm_translate_init;
21997350d553SRichard Henderson     cc->tlb_fill = arm_cpu_tlb_fill;
220074d7fc7fSRichard Henderson #endif
2201fcf5ef2aSThomas Huth }
2202fcf5ef2aSThomas Huth 
220386f0a186SPeter Maydell #ifdef CONFIG_KVM
220486f0a186SPeter Maydell static void arm_host_initfn(Object *obj)
220586f0a186SPeter Maydell {
220686f0a186SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
220786f0a186SPeter Maydell 
220886f0a186SPeter Maydell     kvm_arm_set_cpu_features_from_host(cpu);
220951e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
221086f0a186SPeter Maydell }
221186f0a186SPeter Maydell 
221286f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = {
221386f0a186SPeter Maydell     .name = TYPE_ARM_HOST_CPU,
221486f0a186SPeter Maydell #ifdef TARGET_AARCH64
221586f0a186SPeter Maydell     .parent = TYPE_AARCH64_CPU,
221686f0a186SPeter Maydell #else
221786f0a186SPeter Maydell     .parent = TYPE_ARM_CPU,
221886f0a186SPeter Maydell #endif
221986f0a186SPeter Maydell     .instance_init = arm_host_initfn,
222086f0a186SPeter Maydell };
222186f0a186SPeter Maydell 
222286f0a186SPeter Maydell #endif
222386f0a186SPeter Maydell 
222451e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj)
222551e5ef45SMarc-André Lureau {
222651e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj);
222751e5ef45SMarc-André Lureau 
222851e5ef45SMarc-André Lureau     acc->info->initfn(obj);
222951e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
223051e5ef45SMarc-André Lureau }
223151e5ef45SMarc-André Lureau 
223251e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data)
223351e5ef45SMarc-André Lureau {
223451e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
223551e5ef45SMarc-André Lureau 
223651e5ef45SMarc-André Lureau     acc->info = data;
223751e5ef45SMarc-André Lureau }
223851e5ef45SMarc-André Lureau 
2239fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info)
2240fcf5ef2aSThomas Huth {
2241fcf5ef2aSThomas Huth     TypeInfo type_info = {
2242fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
2243fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
224451e5ef45SMarc-André Lureau         .instance_init = arm_cpu_instance_init,
2245fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
224651e5ef45SMarc-André Lureau         .class_init = info->class_init ?: cpu_register_class_init,
224751e5ef45SMarc-André Lureau         .class_data = (void *)info,
2248fcf5ef2aSThomas Huth     };
2249fcf5ef2aSThomas Huth 
2250fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2251fcf5ef2aSThomas Huth     type_register(&type_info);
2252fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2253fcf5ef2aSThomas Huth }
2254fcf5ef2aSThomas Huth 
2255fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2256fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2257fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2258fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2259fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2260fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2261fcf5ef2aSThomas Huth     .abstract = true,
2262fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2263fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2264fcf5ef2aSThomas Huth };
2265fcf5ef2aSThomas Huth 
2266181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = {
2267181962fdSPeter Maydell     .name = TYPE_IDAU_INTERFACE,
2268181962fdSPeter Maydell     .parent = TYPE_INTERFACE,
2269181962fdSPeter Maydell     .class_size = sizeof(IDAUInterfaceClass),
2270181962fdSPeter Maydell };
2271181962fdSPeter Maydell 
2272fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2273fcf5ef2aSThomas Huth {
2274fcf5ef2aSThomas Huth     const ARMCPUInfo *info = arm_cpus;
2275fcf5ef2aSThomas Huth 
2276fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2277181962fdSPeter Maydell     type_register_static(&idau_interface_type_info);
2278fcf5ef2aSThomas Huth 
2279fcf5ef2aSThomas Huth     while (info->name) {
2280fcf5ef2aSThomas Huth         cpu_register(info);
2281fcf5ef2aSThomas Huth         info++;
2282fcf5ef2aSThomas Huth     }
228386f0a186SPeter Maydell 
228486f0a186SPeter Maydell #ifdef CONFIG_KVM
228586f0a186SPeter Maydell     type_register_static(&host_arm_cpu_type_info);
228686f0a186SPeter Maydell #endif
2287fcf5ef2aSThomas Huth }
2288fcf5ef2aSThomas Huth 
2289fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2290