1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h" 248cc2246cSPeter Maydell #include "qemu/log.h" 25ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h" 26181962fdSPeter Maydell #include "target/arm/idau.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 28fcf5ef2aSThomas Huth #include "qapi/error.h" 29f9f62e4cSPeter Maydell #include "qapi/visitor.h" 30fcf5ef2aSThomas Huth #include "cpu.h" 3178271684SClaudio Fontana #ifdef CONFIG_TCG 3278271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 3378271684SClaudio Fontana #endif /* CONFIG_TCG */ 34fcf5ef2aSThomas Huth #include "internals.h" 35fcf5ef2aSThomas Huth #include "exec/exec-all.h" 36fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 37fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 38fcf5ef2aSThomas Huth #include "hw/loader.h" 39cc7d44c2SLike Xu #include "hw/boards.h" 40fcf5ef2aSThomas Huth #endif 4114a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 42045e5064SAlexander Graf #include "sysemu/qtest.h" 43b3946626SVincent Palatin #include "sysemu/hw_accel.h" 44fcf5ef2aSThomas Huth #include "kvm_arm.h" 45110f6c70SRichard Henderson #include "disas/capstone.h" 4624f91e81SAlex Bennée #include "fpu/softfloat.h" 47cf7c6d10SRichard Henderson #include "cpregs.h" 48fcf5ef2aSThomas Huth 49fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 50fcf5ef2aSThomas Huth { 51fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 5242f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 53fcf5ef2aSThomas Huth 5442f6ed91SJulia Suvorova if (is_a64(env)) { 5542f6ed91SJulia Suvorova env->pc = value; 56063bbd80SRichard Henderson env->thumb = false; 5742f6ed91SJulia Suvorova } else { 5842f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5942f6ed91SJulia Suvorova env->thumb = value & 1; 6042f6ed91SJulia Suvorova } 6142f6ed91SJulia Suvorova } 6242f6ed91SJulia Suvorova 63e4fdf9dfSRichard Henderson static vaddr arm_cpu_get_pc(CPUState *cs) 64e4fdf9dfSRichard Henderson { 65e4fdf9dfSRichard Henderson ARMCPU *cpu = ARM_CPU(cs); 66e4fdf9dfSRichard Henderson CPUARMState *env = &cpu->env; 67e4fdf9dfSRichard Henderson 68e4fdf9dfSRichard Henderson if (is_a64(env)) { 69e4fdf9dfSRichard Henderson return env->pc; 70e4fdf9dfSRichard Henderson } else { 71e4fdf9dfSRichard Henderson return env->regs[15]; 72e4fdf9dfSRichard Henderson } 73e4fdf9dfSRichard Henderson } 74e4fdf9dfSRichard Henderson 75ec62595bSEduardo Habkost #ifdef CONFIG_TCG 7678271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs, 7704a37d4cSRichard Henderson const TranslationBlock *tb) 7842f6ed91SJulia Suvorova { 79abb80995SRichard Henderson /* The program counter is always up to date with TARGET_TB_PCREL. */ 80abb80995SRichard Henderson if (!TARGET_TB_PCREL) { 81abb80995SRichard Henderson CPUARMState *env = cs->env_ptr; 8242f6ed91SJulia Suvorova /* 8342f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 8442f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 8542f6ed91SJulia Suvorova */ 8642f6ed91SJulia Suvorova if (is_a64(env)) { 87fbf59aadSRichard Henderson env->pc = tb_pc(tb); 8842f6ed91SJulia Suvorova } else { 89fbf59aadSRichard Henderson env->regs[15] = tb_pc(tb); 9042f6ed91SJulia Suvorova } 91fcf5ef2aSThomas Huth } 92abb80995SRichard Henderson } 9356c6c98dSRichard Henderson 94475e56b6SEvgeny Ermakov void arm_restore_state_to_opc(CPUState *cs, 9556c6c98dSRichard Henderson const TranslationBlock *tb, 9656c6c98dSRichard Henderson const uint64_t *data) 9756c6c98dSRichard Henderson { 9856c6c98dSRichard Henderson CPUARMState *env = cs->env_ptr; 9956c6c98dSRichard Henderson 10056c6c98dSRichard Henderson if (is_a64(env)) { 10156c6c98dSRichard Henderson if (TARGET_TB_PCREL) { 10256c6c98dSRichard Henderson env->pc = (env->pc & TARGET_PAGE_MASK) | data[0]; 10356c6c98dSRichard Henderson } else { 10456c6c98dSRichard Henderson env->pc = data[0]; 10556c6c98dSRichard Henderson } 10656c6c98dSRichard Henderson env->condexec_bits = 0; 10756c6c98dSRichard Henderson env->exception.syndrome = data[2] << ARM_INSN_START_WORD2_SHIFT; 10856c6c98dSRichard Henderson } else { 10956c6c98dSRichard Henderson if (TARGET_TB_PCREL) { 11056c6c98dSRichard Henderson env->regs[15] = (env->regs[15] & TARGET_PAGE_MASK) | data[0]; 11156c6c98dSRichard Henderson } else { 11256c6c98dSRichard Henderson env->regs[15] = data[0]; 11356c6c98dSRichard Henderson } 11456c6c98dSRichard Henderson env->condexec_bits = data[1]; 11556c6c98dSRichard Henderson env->exception.syndrome = data[2] << ARM_INSN_START_WORD2_SHIFT; 11656c6c98dSRichard Henderson } 11756c6c98dSRichard Henderson } 118ec62595bSEduardo Habkost #endif /* CONFIG_TCG */ 119fcf5ef2aSThomas Huth 120fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 121fcf5ef2aSThomas Huth { 122fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 123fcf5ef2aSThomas Huth 124062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 125fcf5ef2aSThomas Huth && cs->interrupt_request & 126fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 1273c29632fSRichard Henderson | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR 128fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 129fcf5ef2aSThomas Huth } 130fcf5ef2aSThomas Huth 131b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 132b5c53d1bSAaron Lindsay void *opaque) 133b5c53d1bSAaron Lindsay { 134b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 135b5c53d1bSAaron Lindsay 136b5c53d1bSAaron Lindsay entry->hook = hook; 137b5c53d1bSAaron Lindsay entry->opaque = opaque; 138b5c53d1bSAaron Lindsay 139b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 140b5c53d1bSAaron Lindsay } 141b5c53d1bSAaron Lindsay 14208267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 143fcf5ef2aSThomas Huth void *opaque) 144fcf5ef2aSThomas Huth { 14508267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 14608267487SAaron Lindsay 14708267487SAaron Lindsay entry->hook = hook; 14808267487SAaron Lindsay entry->opaque = opaque; 14908267487SAaron Lindsay 15008267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 151fcf5ef2aSThomas Huth } 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 154fcf5ef2aSThomas Huth { 155fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 156fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 157fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 158fcf5ef2aSThomas Huth 15987c3f0f2SRichard Henderson if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS)) { 160fcf5ef2aSThomas Huth return; 161fcf5ef2aSThomas Huth } 162fcf5ef2aSThomas Huth 163fcf5ef2aSThomas Huth if (ri->resetfn) { 164fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 165fcf5ef2aSThomas Huth return; 166fcf5ef2aSThomas Huth } 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 169fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 170fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 171fcf5ef2aSThomas Huth * (like the pxa2xx ones). 172fcf5ef2aSThomas Huth */ 173fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 174fcf5ef2aSThomas Huth return; 175fcf5ef2aSThomas Huth } 176fcf5ef2aSThomas Huth 177fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 178fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 179fcf5ef2aSThomas Huth } else { 180fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 185fcf5ef2aSThomas Huth { 186fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 187fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 188fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 189fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 190fcf5ef2aSThomas Huth */ 191fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 192fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 193fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 194fcf5ef2aSThomas Huth 19587c3f0f2SRichard Henderson if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 196fcf5ef2aSThomas Huth return; 197fcf5ef2aSThomas Huth } 198fcf5ef2aSThomas Huth 199fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 200fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 201fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 202fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 203fcf5ef2aSThomas Huth } 204fcf5ef2aSThomas Huth 2059130cadeSPeter Maydell static void arm_cpu_reset_hold(Object *obj) 206fcf5ef2aSThomas Huth { 2079130cadeSPeter Maydell CPUState *s = CPU(obj); 208fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 209fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 210fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 211fcf5ef2aSThomas Huth 2129130cadeSPeter Maydell if (acc->parent_phases.hold) { 2139130cadeSPeter Maydell acc->parent_phases.hold(obj); 2149130cadeSPeter Maydell } 215fcf5ef2aSThomas Huth 2161f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 2171f5c00cfSAlex Bennée 218fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 219fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 220fcf5ef2aSThomas Huth 221fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 22247576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 22347576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 22447576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 225fcf5ef2aSThomas Huth 226c1b70158SThiago Jung Bauermann cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON; 227fcf5ef2aSThomas Huth 228fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 229fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 230fcf5ef2aSThomas Huth } 231fcf5ef2aSThomas Huth 232fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 233fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 23453221552SRichard Henderson env->aarch64 = true; 235fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 236fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 237fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 238fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 239276c6e81SRichard Henderson /* Enable all PAC keys. */ 240276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 241276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 242cda86e2bSRichard Henderson /* Trap on btype=3 for PACIxSP. */ 243cda86e2bSRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_BT0; 244fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 245fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 246fab8ad39SRichard Henderson CPACR_EL1, FPEN, 3); 24746303535SRichard Henderson /* and to the SVE instructions, with default vector length */ 24846303535SRichard Henderson if (cpu_isar_feature(aa64_sve, cpu)) { 249fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 250fab8ad39SRichard Henderson CPACR_EL1, ZEN, 3); 25187252bdeSRichard Henderson env->vfp.zcr_el[1] = cpu->sve_default_vq - 1; 2527b6a2198SAlex Bennée } 25378011586SRichard Henderson /* and for SME instructions, with default vector length, and TPIDR2 */ 25478011586SRichard Henderson if (cpu_isar_feature(aa64_sme, cpu)) { 25578011586SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_EnTP2; 25678011586SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 25778011586SRichard Henderson CPACR_EL1, SMEN, 3); 25878011586SRichard Henderson env->vfp.smcr_el[1] = cpu->sme_default_vq - 1; 25978011586SRichard Henderson if (cpu_isar_feature(aa64_sme_fa64, cpu)) { 26078011586SRichard Henderson env->vfp.smcr_el[1] = FIELD_DP64(env->vfp.smcr_el[1], 26178011586SRichard Henderson SMCR, FA64, 1); 26278011586SRichard Henderson } 26378011586SRichard Henderson } 264f6a148feSRichard Henderson /* 265691f1ffdSRichard Henderson * Enable 48-bit address space (TODO: take reserved_va into account). 26616c84978SRichard Henderson * Enable TBI0 but not TBI1. 26716c84978SRichard Henderson * Note that this must match useronly_clean_ptr. 268f6a148feSRichard Henderson */ 269cb4a0a34SPeter Maydell env->cp15.tcr_el[1] = 5 | (1ULL << 37); 270e3232864SRichard Henderson 271e3232864SRichard Henderson /* Enable MTE */ 272e3232864SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 273e3232864SRichard Henderson /* Enable tag access, but leave TCF0 as No Effect (0). */ 274e3232864SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_ATA0; 275e3232864SRichard Henderson /* 276e3232864SRichard Henderson * Exclude all tags, so that tag 0 is always used. 277e3232864SRichard Henderson * This corresponds to Linux current->thread.gcr_incl = 0. 278e3232864SRichard Henderson * 279e3232864SRichard Henderson * Set RRND, so that helper_irg() will generate a seed later. 280e3232864SRichard Henderson * Here in cpu_reset(), the crypto subsystem has not yet been 281e3232864SRichard Henderson * initialized. 282e3232864SRichard Henderson */ 283e3232864SRichard Henderson env->cp15.gcr_el1 = 0x1ffff; 284e3232864SRichard Henderson } 2857cb1e618SRichard Henderson /* 2867cb1e618SRichard Henderson * Disable access to SCXTNUM_EL0 from CSV2_1p2. 2877cb1e618SRichard Henderson * This is not yet exposed from the Linux kernel in any way. 2887cb1e618SRichard Henderson */ 2897cb1e618SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_TSCXT; 290fcf5ef2aSThomas Huth #else 291fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 292fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 293fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 294fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 295fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 296fcf5ef2aSThomas Huth } else { 297fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 298fcf5ef2aSThomas Huth } 2994a7319b7SEdgar E. Iglesias 3004a7319b7SEdgar E. Iglesias /* Sample rvbar at reset. */ 3014a7319b7SEdgar E. Iglesias env->cp15.rvbar = cpu->rvbar_prop; 3024a7319b7SEdgar E. Iglesias env->pc = env->cp15.rvbar; 303fcf5ef2aSThomas Huth #endif 304fcf5ef2aSThomas Huth } else { 305fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 306fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 307fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 308fab8ad39SRichard Henderson CPACR, CP10, 3); 309fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 310fab8ad39SRichard Henderson CPACR, CP11, 3); 311fcf5ef2aSThomas Huth #endif 312*910e4f24STobias Röhmel if (arm_feature(env, ARM_FEATURE_V8)) { 313*910e4f24STobias Röhmel env->cp15.rvbar = cpu->rvbar_prop; 314*910e4f24STobias Röhmel env->regs[15] = cpu->rvbar_prop; 315*910e4f24STobias Röhmel } 316fcf5ef2aSThomas Huth } 317fcf5ef2aSThomas Huth 318fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 319fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 320fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 321fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 322fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 323fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 324fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 325fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth #else 328060a65dfSPeter Maydell 329060a65dfSPeter Maydell /* 330060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 331060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 332060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 333060a65dfSPeter Maydell */ 334060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 335060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 336060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 337060a65dfSPeter Maydell } else { 338fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 339060a65dfSPeter Maydell } 340fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 3411426f244SPeter Maydell 3421426f244SPeter Maydell /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 3431426f244SPeter Maydell * executing as AArch32 then check if highvecs are enabled and 3441426f244SPeter Maydell * adjust the PC accordingly. 3451426f244SPeter Maydell */ 3461426f244SPeter Maydell if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 3471426f244SPeter Maydell env->regs[15] = 0xFFFF0000; 3481426f244SPeter Maydell } 3491426f244SPeter Maydell 3501426f244SPeter Maydell env->vfp.xregs[ARM_VFP_FPEXC] = 0; 351b62ceeafSPeter Maydell #endif 352dc7abe4dSMichael Davidsaver 353531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 354b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 355fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 356fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 357fcf5ef2aSThomas Huth uint8_t *rom; 35838e2a77cSPeter Maydell uint32_t vecbase; 359b62ceeafSPeter Maydell #endif 360fcf5ef2aSThomas Huth 3618128c8e8SPeter Maydell if (cpu_isar_feature(aa32_lob, cpu)) { 3628128c8e8SPeter Maydell /* 3638128c8e8SPeter Maydell * LTPSIZE is constant 4 if MVE not implemented, and resets 3648128c8e8SPeter Maydell * to an UNKNOWN value if MVE is implemented. We choose to 3658128c8e8SPeter Maydell * always reset to 4. 3668128c8e8SPeter Maydell */ 3678128c8e8SPeter Maydell env->v7m.ltpsize = 4; 36899c7834fSPeter Maydell /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ 36999c7834fSPeter Maydell env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; 37099c7834fSPeter Maydell env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; 3718128c8e8SPeter Maydell } 3728128c8e8SPeter Maydell 3731e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3741e577cc7SPeter Maydell env->v7m.secure = true; 3753b2e9344SPeter Maydell } else { 3763b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 3773b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 3783b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 3793b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 3803b2e9344SPeter Maydell */ 3813b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 38202ac2f7fSPeter Maydell /* 38302ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 38402ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 38502ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 38602ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 38702ac2f7fSPeter Maydell * Security Extension is 0xcff. 38802ac2f7fSPeter Maydell */ 38902ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 3901e577cc7SPeter Maydell } 3911e577cc7SPeter Maydell 3929d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 3932c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 3949d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 3952c4da50dSPeter Maydell */ 3969d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 3979d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 3989d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 3999d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 4009d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 4019d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 4029d40cd8aSPeter Maydell } 40322ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 40422ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 40522ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 40622ab3460SJulia Suvorova } 4072c4da50dSPeter Maydell 4087fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 409d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 410d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 411d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 412d33abe82SPeter Maydell } 413b62ceeafSPeter Maydell 414b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 415056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 416056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 417056f43dfSPeter Maydell 41838e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 4197cda2149SPeter Maydell env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; 42038e2a77cSPeter Maydell 42138e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 42238e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 42375ce72b7SPeter Maydell rom = rom_ptr_for_as(s->as, vecbase, 8); 424fcf5ef2aSThomas Huth if (rom) { 425fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 426fcf5ef2aSThomas Huth * copied into physical memory. 427fcf5ef2aSThomas Huth */ 428fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 429fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 430fcf5ef2aSThomas Huth } else { 431fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 432fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 433fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 434fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 435fcf5ef2aSThomas Huth */ 43638e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 43738e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 438fcf5ef2aSThomas Huth } 439fcf5ef2aSThomas Huth 4408cc2246cSPeter Maydell qemu_log_mask(CPU_LOG_INT, 4418cc2246cSPeter Maydell "Loaded reset SP 0x%x PC 0x%x from vector table\n", 4428cc2246cSPeter Maydell initial_msp, initial_pc); 4438cc2246cSPeter Maydell 444fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 445fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 446fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 447b62ceeafSPeter Maydell #else 448b62ceeafSPeter Maydell /* 449b62ceeafSPeter Maydell * For user mode we run non-secure and with access to the FPU. 450b62ceeafSPeter Maydell * The FPU context is active (ie does not need further setup) 451b62ceeafSPeter Maydell * and is owned by non-secure. 452b62ceeafSPeter Maydell */ 453b62ceeafSPeter Maydell env->v7m.secure = false; 454b62ceeafSPeter Maydell env->v7m.nsacr = 0xcff; 455b62ceeafSPeter Maydell env->v7m.cpacr[M_REG_NS] = 0xf0ffff; 456b62ceeafSPeter Maydell env->v7m.fpccr[M_REG_S] &= 457b62ceeafSPeter Maydell ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK); 458b62ceeafSPeter Maydell env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; 459b62ceeafSPeter Maydell #endif 460fcf5ef2aSThomas Huth } 461fcf5ef2aSThomas Huth 462dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 463dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 464dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 465dc3c4c14SPeter Maydell */ 466dc3c4c14SPeter Maydell arm_clear_exclusive(env); 467dc3c4c14SPeter Maydell 4680e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 46969ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 4700e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 47162c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 47262c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 47362c58ee0SPeter Maydell * cpu->pmsav7_dregion); 47462c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 47562c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 47662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 47762c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 47862c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 47962c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 48062c58ee0SPeter Maydell * cpu->pmsav7_dregion); 48162c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 48262c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 48362c58ee0SPeter Maydell * cpu->pmsav7_dregion); 48462c58ee0SPeter Maydell } 4850e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 48669ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 48769ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 48869ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 48969ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 49069ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 49169ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 49269ceea64SPeter Maydell } 4930e1a46bbSPeter Maydell } 4941bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 4951bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 4964125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 4974125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 4984125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 4994125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 50069ceea64SPeter Maydell } 50169ceea64SPeter Maydell 5029901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 5039901c576SPeter Maydell if (cpu->sau_sregion > 0) { 5049901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 5059901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 5069901c576SPeter Maydell } 5079901c576SPeter Maydell env->sau.rnr = 0; 5089901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 5099901c576SPeter Maydell * the Cortex-M33 does. 5109901c576SPeter Maydell */ 5119901c576SPeter Maydell env->sau.ctrl = 0; 5129901c576SPeter Maydell } 5139901c576SPeter Maydell 514fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 515fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 516fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 517aaae563bSPeter Maydell set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); 518fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 519fcf5ef2aSThomas Huth &env->vfp.fp_status); 520fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 521fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 522bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 523bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 524aaae563bSPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 525aaae563bSPeter Maydell &env->vfp.standard_fp_status_f16); 526fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 527fcf5ef2aSThomas Huth if (kvm_enabled()) { 528fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 529fcf5ef2aSThomas Huth } 530fcf5ef2aSThomas Huth #endif 531fcf5ef2aSThomas Huth 532fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 533fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 534a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 535fcf5ef2aSThomas Huth } 536fcf5ef2aSThomas Huth 5379e406eeaSPhilippe Mathieu-Daudé #if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY) 538083afd18SPhilippe Mathieu-Daudé 539310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 540be879556SRichard Henderson unsigned int target_el, 541be879556SRichard Henderson unsigned int cur_el, bool secure, 542be879556SRichard Henderson uint64_t hcr_el2) 543310cedf3SRichard Henderson { 544310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 545310cedf3SRichard Henderson bool pstate_unmasked; 54616e07f78SRichard Henderson bool unmasked = false; 547310cedf3SRichard Henderson 548310cedf3SRichard Henderson /* 549310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 550310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 551310cedf3SRichard Henderson * but left pending. 552310cedf3SRichard Henderson */ 553310cedf3SRichard Henderson if (cur_el > target_el) { 554310cedf3SRichard Henderson return false; 555310cedf3SRichard Henderson } 556310cedf3SRichard Henderson 557310cedf3SRichard Henderson switch (excp_idx) { 558310cedf3SRichard Henderson case EXCP_FIQ: 559310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 560310cedf3SRichard Henderson break; 561310cedf3SRichard Henderson 562310cedf3SRichard Henderson case EXCP_IRQ: 563310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 564310cedf3SRichard Henderson break; 565310cedf3SRichard Henderson 566310cedf3SRichard Henderson case EXCP_VFIQ: 567cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 568cc974d5cSRémi Denis-Courmont /* VFIQs are only taken when hypervized. */ 569310cedf3SRichard Henderson return false; 570310cedf3SRichard Henderson } 571310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 572310cedf3SRichard Henderson case EXCP_VIRQ: 573cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 574cc974d5cSRémi Denis-Courmont /* VIRQs are only taken when hypervized. */ 575310cedf3SRichard Henderson return false; 576310cedf3SRichard Henderson } 577310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 5783c29632fSRichard Henderson case EXCP_VSERR: 5793c29632fSRichard Henderson if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) { 5803c29632fSRichard Henderson /* VIRQs are only taken when hypervized. */ 5813c29632fSRichard Henderson return false; 5823c29632fSRichard Henderson } 5833c29632fSRichard Henderson return !(env->daif & PSTATE_A); 584310cedf3SRichard Henderson default: 585310cedf3SRichard Henderson g_assert_not_reached(); 586310cedf3SRichard Henderson } 587310cedf3SRichard Henderson 588310cedf3SRichard Henderson /* 589310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 590310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 591310cedf3SRichard Henderson * interrupt. 592310cedf3SRichard Henderson */ 593310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 594310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 595310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 596c939a7c7SAke Koomsin switch (target_el) { 597c939a7c7SAke Koomsin case 2: 598310cedf3SRichard Henderson /* 599c939a7c7SAke Koomsin * According to ARM DDI 0487H.a, an interrupt can be masked 600c939a7c7SAke Koomsin * when HCR_E2H and HCR_TGE are both set regardless of the 601c939a7c7SAke Koomsin * current Security state. Note that we need to revisit this 602c939a7c7SAke Koomsin * part again once we need to support NMI. 603310cedf3SRichard Henderson */ 604c939a7c7SAke Koomsin if ((hcr_el2 & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { 60516e07f78SRichard Henderson unmasked = true; 606310cedf3SRichard Henderson } 607c939a7c7SAke Koomsin break; 608c939a7c7SAke Koomsin case 3: 609c939a7c7SAke Koomsin /* Interrupt cannot be masked when the target EL is 3 */ 610c939a7c7SAke Koomsin unmasked = true; 611c939a7c7SAke Koomsin break; 612c939a7c7SAke Koomsin default: 613c939a7c7SAke Koomsin g_assert_not_reached(); 614c939a7c7SAke Koomsin } 615310cedf3SRichard Henderson } else { 616310cedf3SRichard Henderson /* 617310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 618310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 619310cedf3SRichard Henderson * routing but also change the behaviour of masking. 620310cedf3SRichard Henderson */ 621310cedf3SRichard Henderson bool hcr, scr; 622310cedf3SRichard Henderson 623310cedf3SRichard Henderson switch (excp_idx) { 624310cedf3SRichard Henderson case EXCP_FIQ: 625310cedf3SRichard Henderson /* 626310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 627310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 628310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 629310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 630310cedf3SRichard Henderson * below. 631310cedf3SRichard Henderson */ 632310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 633310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 634310cedf3SRichard Henderson 635310cedf3SRichard Henderson /* 636310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 637310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 638310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 639310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 640310cedf3SRichard Henderson */ 641310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 642310cedf3SRichard Henderson break; 643310cedf3SRichard Henderson case EXCP_IRQ: 644310cedf3SRichard Henderson /* 645310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 646310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 647310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 648310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 649310cedf3SRichard Henderson * affect here. 650310cedf3SRichard Henderson */ 651310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 652310cedf3SRichard Henderson scr = false; 653310cedf3SRichard Henderson break; 654310cedf3SRichard Henderson default: 655310cedf3SRichard Henderson g_assert_not_reached(); 656310cedf3SRichard Henderson } 657310cedf3SRichard Henderson 658310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 65916e07f78SRichard Henderson unmasked = true; 660310cedf3SRichard Henderson } 661310cedf3SRichard Henderson } 662310cedf3SRichard Henderson } 663310cedf3SRichard Henderson 664310cedf3SRichard Henderson /* 665310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 666310cedf3SRichard Henderson * ability above. 667310cedf3SRichard Henderson */ 668310cedf3SRichard Henderson return unmasked || pstate_unmasked; 669310cedf3SRichard Henderson } 670310cedf3SRichard Henderson 671083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 672fcf5ef2aSThomas Huth { 673fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 674fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 675fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 676fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 677be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 678fcf5ef2aSThomas Huth uint32_t target_el; 679fcf5ef2aSThomas Huth uint32_t excp_idx; 680d63d0ec5SRichard Henderson 681d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 682fcf5ef2aSThomas Huth 683fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 684fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 685fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 686be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 687be879556SRichard Henderson cur_el, secure, hcr_el2)) { 688d63d0ec5SRichard Henderson goto found; 689fcf5ef2aSThomas Huth } 690fcf5ef2aSThomas Huth } 691fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 692fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 693fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 694be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 695be879556SRichard Henderson cur_el, secure, hcr_el2)) { 696d63d0ec5SRichard Henderson goto found; 697fcf5ef2aSThomas Huth } 698fcf5ef2aSThomas Huth } 699fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 700fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 701fcf5ef2aSThomas Huth target_el = 1; 702be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 703be879556SRichard Henderson cur_el, secure, hcr_el2)) { 704d63d0ec5SRichard Henderson goto found; 705fcf5ef2aSThomas Huth } 706fcf5ef2aSThomas Huth } 707fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 708fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 709fcf5ef2aSThomas Huth target_el = 1; 710be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 711be879556SRichard Henderson cur_el, secure, hcr_el2)) { 712d63d0ec5SRichard Henderson goto found; 713d63d0ec5SRichard Henderson } 714d63d0ec5SRichard Henderson } 7153c29632fSRichard Henderson if (interrupt_request & CPU_INTERRUPT_VSERR) { 7163c29632fSRichard Henderson excp_idx = EXCP_VSERR; 7173c29632fSRichard Henderson target_el = 1; 7183c29632fSRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 7193c29632fSRichard Henderson cur_el, secure, hcr_el2)) { 7203c29632fSRichard Henderson /* Taking a virtual abort clears HCR_EL2.VSE */ 7213c29632fSRichard Henderson env->cp15.hcr_el2 &= ~HCR_VSE; 7223c29632fSRichard Henderson cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); 7233c29632fSRichard Henderson goto found; 7243c29632fSRichard Henderson } 7253c29632fSRichard Henderson } 726d63d0ec5SRichard Henderson return false; 727d63d0ec5SRichard Henderson 728d63d0ec5SRichard Henderson found: 729fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 730fcf5ef2aSThomas Huth env->exception.target_el = target_el; 73178271684SClaudio Fontana cc->tcg_ops->do_interrupt(cs); 732d63d0ec5SRichard Henderson return true; 733fcf5ef2aSThomas Huth } 7349e406eeaSPhilippe Mathieu-Daudé 7359e406eeaSPhilippe Mathieu-Daudé #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ 736fcf5ef2aSThomas Huth 73789430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 73889430fc6SPeter Maydell { 73989430fc6SPeter Maydell /* 74089430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 74189430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 74289430fc6SPeter Maydell */ 74389430fc6SPeter Maydell CPUARMState *env = &cpu->env; 74489430fc6SPeter Maydell CPUState *cs = CPU(cpu); 74589430fc6SPeter Maydell 74689430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 74789430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 74889430fc6SPeter Maydell 74989430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 75089430fc6SPeter Maydell if (new_state) { 75189430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 75289430fc6SPeter Maydell } else { 75389430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 75489430fc6SPeter Maydell } 75589430fc6SPeter Maydell } 75689430fc6SPeter Maydell } 75789430fc6SPeter Maydell 75889430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 75989430fc6SPeter Maydell { 76089430fc6SPeter Maydell /* 76189430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 76289430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 76389430fc6SPeter Maydell */ 76489430fc6SPeter Maydell CPUARMState *env = &cpu->env; 76589430fc6SPeter Maydell CPUState *cs = CPU(cpu); 76689430fc6SPeter Maydell 76789430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 76889430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 76989430fc6SPeter Maydell 77089430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 77189430fc6SPeter Maydell if (new_state) { 77289430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 77389430fc6SPeter Maydell } else { 77489430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 77589430fc6SPeter Maydell } 77689430fc6SPeter Maydell } 77789430fc6SPeter Maydell } 77889430fc6SPeter Maydell 7793c29632fSRichard Henderson void arm_cpu_update_vserr(ARMCPU *cpu) 7803c29632fSRichard Henderson { 7813c29632fSRichard Henderson /* 7823c29632fSRichard Henderson * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit. 7833c29632fSRichard Henderson */ 7843c29632fSRichard Henderson CPUARMState *env = &cpu->env; 7853c29632fSRichard Henderson CPUState *cs = CPU(cpu); 7863c29632fSRichard Henderson 7873c29632fSRichard Henderson bool new_state = env->cp15.hcr_el2 & HCR_VSE; 7883c29632fSRichard Henderson 7893c29632fSRichard Henderson if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) { 7903c29632fSRichard Henderson if (new_state) { 7913c29632fSRichard Henderson cpu_interrupt(cs, CPU_INTERRUPT_VSERR); 7923c29632fSRichard Henderson } else { 7933c29632fSRichard Henderson cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); 7943c29632fSRichard Henderson } 7953c29632fSRichard Henderson } 7963c29632fSRichard Henderson } 7973c29632fSRichard Henderson 798fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 799fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 800fcf5ef2aSThomas Huth { 801fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 802fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 803fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 804fcf5ef2aSThomas Huth static const int mask[] = { 805fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 806fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 807fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 808fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 809fcf5ef2aSThomas Huth }; 810fcf5ef2aSThomas Huth 8119acd2d33SPeter Maydell if (!arm_feature(env, ARM_FEATURE_EL2) && 8129acd2d33SPeter Maydell (irq == ARM_CPU_VIRQ || irq == ARM_CPU_VFIQ)) { 8139acd2d33SPeter Maydell /* 8149acd2d33SPeter Maydell * The GIC might tell us about VIRQ and VFIQ state, but if we don't 8159acd2d33SPeter Maydell * have EL2 support we don't care. (Unless the guest is doing something 8169acd2d33SPeter Maydell * silly this will only be calls saying "level is still 0".) 8179acd2d33SPeter Maydell */ 8189acd2d33SPeter Maydell return; 8199acd2d33SPeter Maydell } 8209acd2d33SPeter Maydell 821ed89f078SPeter Maydell if (level) { 822ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 823ed89f078SPeter Maydell } else { 824ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 825ed89f078SPeter Maydell } 826ed89f078SPeter Maydell 827fcf5ef2aSThomas Huth switch (irq) { 828fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 82989430fc6SPeter Maydell arm_cpu_update_virq(cpu); 83089430fc6SPeter Maydell break; 831fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 83289430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 83389430fc6SPeter Maydell break; 834fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 835fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 836fcf5ef2aSThomas Huth if (level) { 837fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 838fcf5ef2aSThomas Huth } else { 839fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 840fcf5ef2aSThomas Huth } 841fcf5ef2aSThomas Huth break; 842fcf5ef2aSThomas Huth default: 843fcf5ef2aSThomas Huth g_assert_not_reached(); 844fcf5ef2aSThomas Huth } 845fcf5ef2aSThomas Huth } 846fcf5ef2aSThomas Huth 847fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 848fcf5ef2aSThomas Huth { 849fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 850fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 851ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 852fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 853ed89f078SPeter Maydell uint32_t linestate_bit; 854f6530926SEric Auger int irq_id; 855fcf5ef2aSThomas Huth 856fcf5ef2aSThomas Huth switch (irq) { 857fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 858f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 859ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 860fcf5ef2aSThomas Huth break; 861fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 862f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 863ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 864fcf5ef2aSThomas Huth break; 865fcf5ef2aSThomas Huth default: 866fcf5ef2aSThomas Huth g_assert_not_reached(); 867fcf5ef2aSThomas Huth } 868ed89f078SPeter Maydell 869ed89f078SPeter Maydell if (level) { 870ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 871ed89f078SPeter Maydell } else { 872ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 873ed89f078SPeter Maydell } 874f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 875fcf5ef2aSThomas Huth #endif 876fcf5ef2aSThomas Huth } 877fcf5ef2aSThomas Huth 878fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 879fcf5ef2aSThomas Huth { 880fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 881fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 882fcf5ef2aSThomas Huth 883fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 884fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth #endif 888fcf5ef2aSThomas Huth 889fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 890fcf5ef2aSThomas Huth { 891fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 892fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 8937bcdbf51SRichard Henderson bool sctlr_b; 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth if (is_a64(env)) { 896110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 89715fa1a0aSRichard Henderson info->cap_insn_unit = 4; 89815fa1a0aSRichard Henderson info->cap_insn_split = 4; 899110f6c70SRichard Henderson } else { 900110f6c70SRichard Henderson int cap_mode; 901110f6c70SRichard Henderson if (env->thumb) { 90215fa1a0aSRichard Henderson info->cap_insn_unit = 2; 90315fa1a0aSRichard Henderson info->cap_insn_split = 4; 904110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 905fcf5ef2aSThomas Huth } else { 90615fa1a0aSRichard Henderson info->cap_insn_unit = 4; 90715fa1a0aSRichard Henderson info->cap_insn_split = 4; 908110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 909fcf5ef2aSThomas Huth } 910110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 911110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 912110f6c70SRichard Henderson } 913110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 914110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 915110f6c70SRichard Henderson } 916110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 917110f6c70SRichard Henderson info->cap_mode = cap_mode; 918fcf5ef2aSThomas Huth } 9197bcdbf51SRichard Henderson 9207bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 9217bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 922ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN 923fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 924fcf5ef2aSThomas Huth #else 925fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 926fcf5ef2aSThomas Huth #endif 927fcf5ef2aSThomas Huth } 928f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 9297bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 9307bcdbf51SRichard Henderson if (sctlr_b) { 931f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 932f7478a92SJulian Brown } 9337bcdbf51SRichard Henderson #endif 934fcf5ef2aSThomas Huth } 935fcf5ef2aSThomas Huth 93686480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 93786480615SPhilippe Mathieu-Daudé 93886480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 93986480615SPhilippe Mathieu-Daudé { 94086480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 94186480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 94286480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 94386480615SPhilippe Mathieu-Daudé int i; 94486480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 94586480615SPhilippe Mathieu-Daudé const char *ns_status; 9467a867dd5SRichard Henderson bool sve; 94786480615SPhilippe Mathieu-Daudé 94886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 94986480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 95086480615SPhilippe Mathieu-Daudé if (i == 31) { 95186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 95286480615SPhilippe Mathieu-Daudé } else { 95386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 95486480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 95586480615SPhilippe Mathieu-Daudé } 95686480615SPhilippe Mathieu-Daudé } 95786480615SPhilippe Mathieu-Daudé 95886480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 95986480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 96086480615SPhilippe Mathieu-Daudé } else { 96186480615SPhilippe Mathieu-Daudé ns_status = ""; 96286480615SPhilippe Mathieu-Daudé } 96386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 96486480615SPhilippe Mathieu-Daudé psr, 96586480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 96686480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 96786480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 96886480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 96986480615SPhilippe Mathieu-Daudé ns_status, 97086480615SPhilippe Mathieu-Daudé el, 97186480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 97286480615SPhilippe Mathieu-Daudé 9737a867dd5SRichard Henderson if (cpu_isar_feature(aa64_sme, cpu)) { 9747a867dd5SRichard Henderson qemu_fprintf(f, " SVCR=%08" PRIx64 " %c%c", 9757a867dd5SRichard Henderson env->svcr, 9767a867dd5SRichard Henderson (FIELD_EX64(env->svcr, SVCR, ZA) ? 'Z' : '-'), 9777a867dd5SRichard Henderson (FIELD_EX64(env->svcr, SVCR, SM) ? 'S' : '-')); 9787a867dd5SRichard Henderson } 97986480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 98086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 98186480615SPhilippe Mathieu-Daudé } 98286480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 98386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 98486480615SPhilippe Mathieu-Daudé return; 98586480615SPhilippe Mathieu-Daudé } 98686480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 98786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 98886480615SPhilippe Mathieu-Daudé return; 98986480615SPhilippe Mathieu-Daudé } 99086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 99186480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 99286480615SPhilippe Mathieu-Daudé 9937a867dd5SRichard Henderson if (cpu_isar_feature(aa64_sme, cpu) && FIELD_EX64(env->svcr, SVCR, SM)) { 9947a867dd5SRichard Henderson sve = sme_exception_el(env, el) == 0; 9957a867dd5SRichard Henderson } else if (cpu_isar_feature(aa64_sve, cpu)) { 9967a867dd5SRichard Henderson sve = sve_exception_el(env, el) == 0; 9977a867dd5SRichard Henderson } else { 9987a867dd5SRichard Henderson sve = false; 9997a867dd5SRichard Henderson } 10007a867dd5SRichard Henderson 10017a867dd5SRichard Henderson if (sve) { 10025ef3cc56SRichard Henderson int j, zcr_len = sve_vqm1_for_el(env, el); 100386480615SPhilippe Mathieu-Daudé 100486480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 100586480615SPhilippe Mathieu-Daudé bool eol; 100686480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 100786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 100886480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 100986480615SPhilippe Mathieu-Daudé eol = true; 101086480615SPhilippe Mathieu-Daudé } else { 101186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 101286480615SPhilippe Mathieu-Daudé switch (zcr_len) { 101386480615SPhilippe Mathieu-Daudé case 0: 101486480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 101586480615SPhilippe Mathieu-Daudé break; 101686480615SPhilippe Mathieu-Daudé case 1: 101786480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 101886480615SPhilippe Mathieu-Daudé break; 101986480615SPhilippe Mathieu-Daudé case 2: 102086480615SPhilippe Mathieu-Daudé case 3: 102186480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 102286480615SPhilippe Mathieu-Daudé break; 102386480615SPhilippe Mathieu-Daudé default: 102486480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 102586480615SPhilippe Mathieu-Daudé eol = true; 102686480615SPhilippe Mathieu-Daudé break; 102786480615SPhilippe Mathieu-Daudé } 102886480615SPhilippe Mathieu-Daudé } 102986480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 103086480615SPhilippe Mathieu-Daudé int digits; 103186480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 103286480615SPhilippe Mathieu-Daudé digits = 16; 103386480615SPhilippe Mathieu-Daudé } else { 103486480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 103586480615SPhilippe Mathieu-Daudé } 103686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 103786480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 103886480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 103986480615SPhilippe Mathieu-Daudé } 104086480615SPhilippe Mathieu-Daudé } 104186480615SPhilippe Mathieu-Daudé 104286480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 104386480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 104486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 104586480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 104686480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 104786480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 104886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 104986480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 105086480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 105186480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 105286480615SPhilippe Mathieu-Daudé } else { 105386480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 105486480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 105586480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 105686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 105786480615SPhilippe Mathieu-Daudé } else if (!odd) { 105886480615SPhilippe Mathieu-Daudé if (j > 0) { 105986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 106086480615SPhilippe Mathieu-Daudé } else { 106186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 106286480615SPhilippe Mathieu-Daudé } 106386480615SPhilippe Mathieu-Daudé } 106486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 106586480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 106686480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 106786480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 106886480615SPhilippe Mathieu-Daudé } 106986480615SPhilippe Mathieu-Daudé } 107086480615SPhilippe Mathieu-Daudé } 107186480615SPhilippe Mathieu-Daudé } else { 107286480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 107386480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 107486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 107586480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 107686480615SPhilippe Mathieu-Daudé } 107786480615SPhilippe Mathieu-Daudé } 107886480615SPhilippe Mathieu-Daudé } 107986480615SPhilippe Mathieu-Daudé 108086480615SPhilippe Mathieu-Daudé #else 108186480615SPhilippe Mathieu-Daudé 108286480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 108386480615SPhilippe Mathieu-Daudé { 108486480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 108586480615SPhilippe Mathieu-Daudé } 108686480615SPhilippe Mathieu-Daudé 108786480615SPhilippe Mathieu-Daudé #endif 108886480615SPhilippe Mathieu-Daudé 108986480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 109086480615SPhilippe Mathieu-Daudé { 109186480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 109286480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 109386480615SPhilippe Mathieu-Daudé int i; 109486480615SPhilippe Mathieu-Daudé 109586480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 109686480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 109786480615SPhilippe Mathieu-Daudé return; 109886480615SPhilippe Mathieu-Daudé } 109986480615SPhilippe Mathieu-Daudé 110086480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 110186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 110286480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 110386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 110486480615SPhilippe Mathieu-Daudé } else { 110586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 110686480615SPhilippe Mathieu-Daudé } 110786480615SPhilippe Mathieu-Daudé } 110886480615SPhilippe Mathieu-Daudé 110986480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 111086480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 111186480615SPhilippe Mathieu-Daudé const char *mode; 111286480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 111386480615SPhilippe Mathieu-Daudé 111486480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 111586480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 111686480615SPhilippe Mathieu-Daudé } 111786480615SPhilippe Mathieu-Daudé 111886480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 111986480615SPhilippe Mathieu-Daudé mode = "handler"; 112086480615SPhilippe Mathieu-Daudé } else { 112186480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 112286480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 112386480615SPhilippe Mathieu-Daudé } else { 112486480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 112586480615SPhilippe Mathieu-Daudé } 112686480615SPhilippe Mathieu-Daudé } 112786480615SPhilippe Mathieu-Daudé 112886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 112986480615SPhilippe Mathieu-Daudé xpsr, 113086480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 113186480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 113286480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 113386480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 113486480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 113586480615SPhilippe Mathieu-Daudé ns_status, 113686480615SPhilippe Mathieu-Daudé mode); 113786480615SPhilippe Mathieu-Daudé } else { 113886480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 113986480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 114086480615SPhilippe Mathieu-Daudé 114186480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 114286480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 114386480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 114486480615SPhilippe Mathieu-Daudé } 114586480615SPhilippe Mathieu-Daudé 114686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 114786480615SPhilippe Mathieu-Daudé psr, 114886480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 114986480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 115086480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 115186480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 115286480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 115386480615SPhilippe Mathieu-Daudé ns_status, 115486480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 115586480615SPhilippe Mathieu-Daudé } 115686480615SPhilippe Mathieu-Daudé 115786480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 115886480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 1159a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 1160a6627f5fSRichard Henderson numvfpregs = 32; 11617fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 1162a6627f5fSRichard Henderson numvfpregs = 16; 116386480615SPhilippe Mathieu-Daudé } 116486480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 116586480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 116686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 116786480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 116886480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 116986480615SPhilippe Mathieu-Daudé i, v); 117086480615SPhilippe Mathieu-Daudé } 117186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 1172aa291908SPeter Maydell if (cpu_isar_feature(aa32_mve, cpu)) { 1173aa291908SPeter Maydell qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr); 1174aa291908SPeter Maydell } 117586480615SPhilippe Mathieu-Daudé } 117686480615SPhilippe Mathieu-Daudé } 117786480615SPhilippe Mathieu-Daudé 117846de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 117946de5913SIgor Mammedov { 118046de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 118146de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 118246de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 118346de5913SIgor Mammedov } 118446de5913SIgor Mammedov 1185fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1186fcf5ef2aSThomas Huth { 1187fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1188fcf5ef2aSThomas Huth 11897506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 11905860362dSRichard Henderson cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal, 1191c27f5d3aSRichard Henderson NULL, g_free); 1192fcf5ef2aSThomas Huth 1193b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 119408267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 119508267487SAaron Lindsay 1196b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY 1197b3d52804SRichard Henderson # ifdef TARGET_AARCH64 1198b3d52804SRichard Henderson /* 1199e74c0976SRichard Henderson * The linux kernel defaults to 512-bit for SVE, and 256-bit for SME. 1200e74c0976SRichard Henderson * These values were chosen to fit within the default signal frame. 1201e74c0976SRichard Henderson * See documentation for /proc/sys/abi/{sve,sme}_default_vector_length, 1202e74c0976SRichard Henderson * and our corresponding cpu property. 1203b3d52804SRichard Henderson */ 1204b3d52804SRichard Henderson cpu->sve_default_vq = 4; 1205e74c0976SRichard Henderson cpu->sme_default_vq = 2; 1206b3d52804SRichard Henderson # endif 1207b3d52804SRichard Henderson #else 1208fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1209fcf5ef2aSThomas Huth if (kvm_enabled()) { 1210fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1211fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1212fcf5ef2aSThomas Huth */ 1213fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1214fcf5ef2aSThomas Huth } else { 1215fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1216fcf5ef2aSThomas Huth } 1217fcf5ef2aSThomas Huth 1218fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1219fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1220aa1b3111SPeter Maydell 1221aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1222aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 122307f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 122407f48730SAndrew Jones "pmu-interrupt", 1); 1225fcf5ef2aSThomas Huth #endif 1226fcf5ef2aSThomas Huth 1227fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1228fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1229fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1230fcf5ef2aSThomas Huth */ 1231fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 12320dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */ 1233fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1234fcf5ef2aSThomas Huth 12352c9c0bf9SAlexander Graf if (tcg_enabled() || hvf_enabled()) { 12360dc71c70SAkihiko Odaki /* TCG and HVF implement PSCI 1.1 */ 12370dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_1_1; 1238fcf5ef2aSThomas Huth } 1239fcf5ef2aSThomas Huth } 1240fcf5ef2aSThomas Huth 124196eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 124296eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 124396eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 124496eec6b2SAndrew Jeffery 1245fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1246fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1247fcf5ef2aSThomas Huth 1248fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1249fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1250fcf5ef2aSThomas Huth 125145ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1252c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1253c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1254c25bd18aSPeter Maydell 1255fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1256fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 125745ca3a14SRichard Henderson #endif 1258fcf5ef2aSThomas Huth 12593a062d57SJulian Brown static Property arm_cpu_cfgend_property = 12603a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 12613a062d57SJulian Brown 126297a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 126397a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 126497a28b0eSPeter Maydell 126597a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 126697a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 126797a28b0eSPeter Maydell 1268ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1269ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1270ea90db0aSPeter Maydell 1271fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1272fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1273fcf5ef2aSThomas Huth 12748d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 12758d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 12768d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 12778d92e26bSPeter Maydell * to override that with an incorrect constant value. 12788d92e26bSPeter Maydell */ 1279fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 12808d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 12818d92e26bSPeter Maydell pmsav7_dregion, 12828d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1283fcf5ef2aSThomas Huth 1284ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1285ae502508SAndrew Jones { 1286ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1287ae502508SAndrew Jones 1288ae502508SAndrew Jones return cpu->has_pmu; 1289ae502508SAndrew Jones } 1290ae502508SAndrew Jones 1291ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1292ae502508SAndrew Jones { 1293ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1294ae502508SAndrew Jones 1295ae502508SAndrew Jones if (value) { 12967d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1297ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1298ae502508SAndrew Jones return; 1299ae502508SAndrew Jones } 1300ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1301ae502508SAndrew Jones } else { 1302ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1303ae502508SAndrew Jones } 1304ae502508SAndrew Jones cpu->has_pmu = value; 1305ae502508SAndrew Jones } 1306ae502508SAndrew Jones 13077def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 13087def8754SAndrew Jeffery { 130996eec6b2SAndrew Jeffery /* 131096eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 131196eec6b2SAndrew Jeffery * 131296eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 131396eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 131496eec6b2SAndrew Jeffery * 131596eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 131696eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 131796eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 131896eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 131996eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 132096eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 132196eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 132296eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 132396eec6b2SAndrew Jeffery * 132496eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 132596eec6b2SAndrew Jeffery * cannot become zero. 132696eec6b2SAndrew Jeffery */ 13277def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 13287def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 13297def8754SAndrew Jeffery } 13307def8754SAndrew Jeffery 133151e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1332fcf5ef2aSThomas Huth { 1333fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1334fcf5ef2aSThomas Huth 1335790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1336790a1150SPeter Maydell * in realize with the other feature-implication checks because 1337790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1338790a1150SPeter Maydell */ 1339790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1340790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1341790a1150SPeter Maydell } 1342790a1150SPeter Maydell 1343fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1344fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 134594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1346fcf5ef2aSThomas Huth } 1347fcf5ef2aSThomas Huth 1348fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 134994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1350fcf5ef2aSThomas Huth } 1351fcf5ef2aSThomas Huth 1352*910e4f24STobias Röhmel if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { 13534a7319b7SEdgar E. Iglesias object_property_add_uint64_ptr(obj, "rvbar", 13544a7319b7SEdgar E. Iglesias &cpu->rvbar_prop, 13554a7319b7SEdgar E. Iglesias OBJ_PROP_FLAG_READWRITE); 1356fcf5ef2aSThomas Huth } 1357fcf5ef2aSThomas Huth 135845ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1359fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1360fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1361fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1362fcf5ef2aSThomas Huth */ 136394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1364fcf5ef2aSThomas Huth 1365fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1366fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1367fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1368fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1369d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1370fcf5ef2aSThomas Huth } 1371fcf5ef2aSThomas Huth 1372c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 137394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1374c25bd18aSPeter Maydell } 137545ca3a14SRichard Henderson #endif 1376c25bd18aSPeter Maydell 1377fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1378ae502508SAndrew Jones cpu->has_pmu = true; 1379d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1380fcf5ef2aSThomas Huth } 1381fcf5ef2aSThomas Huth 138297a28b0eSPeter Maydell /* 138397a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 138497a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 138597a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 138697a28b0eSPeter Maydell */ 13877d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 13887d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 13897d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 139097a28b0eSPeter Maydell cpu->has_vfp = true; 139197a28b0eSPeter Maydell if (!kvm_enabled()) { 139294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 139397a28b0eSPeter Maydell } 139497a28b0eSPeter Maydell } 139597a28b0eSPeter Maydell 139697a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 139797a28b0eSPeter Maydell cpu->has_neon = true; 139897a28b0eSPeter Maydell if (!kvm_enabled()) { 139994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 140097a28b0eSPeter Maydell } 140197a28b0eSPeter Maydell } 140297a28b0eSPeter Maydell 1403ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1404ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 140594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1406ea90db0aSPeter Maydell } 1407ea90db0aSPeter Maydell 1408452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 140994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1410fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1411fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 141294d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1413fcf5ef2aSThomas Huth } 1414fcf5ef2aSThomas Huth } 1415fcf5ef2aSThomas Huth 1416181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1417181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1418181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1419d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1420f9f62e4cSPeter Maydell /* 1421f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1422f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1423f9f62e4cSPeter Maydell * the property to be set after realize. 1424f9f62e4cSPeter Maydell */ 142564a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 142664a7b8deSFelipe Franciosi &cpu->init_svtor, 1427d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1428181962fdSPeter Maydell } 14297cda2149SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 14307cda2149SPeter Maydell /* 14317cda2149SPeter Maydell * Initial value of the NS VTOR (for cores without the Security 14327cda2149SPeter Maydell * extension, this is the only VTOR) 14337cda2149SPeter Maydell */ 14347cda2149SPeter Maydell object_property_add_uint32_ptr(obj, "init-nsvtor", 14357cda2149SPeter Maydell &cpu->init_nsvtor, 14367cda2149SPeter Maydell OBJ_PROP_FLAG_READWRITE); 14377cda2149SPeter Maydell } 1438181962fdSPeter Maydell 1439bddd892eSPeter Maydell /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */ 1440bddd892eSPeter Maydell object_property_add_uint32_ptr(obj, "psci-conduit", 1441bddd892eSPeter Maydell &cpu->psci_conduit, 1442bddd892eSPeter Maydell OBJ_PROP_FLAG_READWRITE); 1443bddd892eSPeter Maydell 144494d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 144596eec6b2SAndrew Jeffery 144696eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 144794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 144896eec6b2SAndrew Jeffery } 14499e6f8d8aSfangying 14509e6f8d8aSfangying if (kvm_enabled()) { 14519e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 14529e6f8d8aSfangying } 14538bce44a2SRichard Henderson 14548bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 14558bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 14568bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 14578bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 14588bce44a2SRichard Henderson TYPE_MEMORY_REGION, 14598bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 14608bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 14618bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 14628bce44a2SRichard Henderson 14638bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 14648bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 14658bce44a2SRichard Henderson TYPE_MEMORY_REGION, 14668bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 14678bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 14688bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 14698bce44a2SRichard Henderson } 14708bce44a2SRichard Henderson } 14718bce44a2SRichard Henderson #endif 1472fcf5ef2aSThomas Huth } 1473fcf5ef2aSThomas Huth 1474fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1475fcf5ef2aSThomas Huth { 1476fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 147708267487SAaron Lindsay ARMELChangeHook *hook, *next; 147808267487SAaron Lindsay 1479fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 148008267487SAaron Lindsay 1481b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1482b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1483b5c53d1bSAaron Lindsay g_free(hook); 1484b5c53d1bSAaron Lindsay } 148508267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 148608267487SAaron Lindsay QLIST_REMOVE(hook, node); 148708267487SAaron Lindsay g_free(hook); 148808267487SAaron Lindsay } 14894e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 14904e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 14914e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 14924e7beb0cSAaron Lindsay OS } 14934e7beb0cSAaron Lindsay OS #endif 1494fcf5ef2aSThomas Huth } 1495fcf5ef2aSThomas Huth 14960df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 14970df9142dSAndrew Jones { 14980df9142dSAndrew Jones Error *local_err = NULL; 14990df9142dSAndrew Jones 150007301161SRichard Henderson #ifdef TARGET_AARCH64 15010df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 15020df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 15030df9142dSAndrew Jones if (local_err != NULL) { 15040df9142dSAndrew Jones error_propagate(errp, local_err); 15050df9142dSAndrew Jones return; 15060df9142dSAndrew Jones } 1507eb94284dSRichard Henderson 1508e74c0976SRichard Henderson arm_cpu_sme_finalize(cpu, &local_err); 1509e74c0976SRichard Henderson if (local_err != NULL) { 1510e74c0976SRichard Henderson error_propagate(errp, local_err); 1511e74c0976SRichard Henderson return; 1512e74c0976SRichard Henderson } 1513e74c0976SRichard Henderson 1514eb94284dSRichard Henderson arm_cpu_pauth_finalize(cpu, &local_err); 1515eb94284dSRichard Henderson if (local_err != NULL) { 1516eb94284dSRichard Henderson error_propagate(errp, local_err); 1517eb94284dSRichard Henderson return; 1518eb94284dSRichard Henderson } 151969b2265dSRichard Henderson 152069b2265dSRichard Henderson arm_cpu_lpa2_finalize(cpu, &local_err); 152169b2265dSRichard Henderson if (local_err != NULL) { 152269b2265dSRichard Henderson error_propagate(errp, local_err); 152369b2265dSRichard Henderson return; 152469b2265dSRichard Henderson } 1525eb94284dSRichard Henderson } 152607301161SRichard Henderson #endif 152768970d1eSAndrew Jones 152868970d1eSAndrew Jones if (kvm_enabled()) { 152968970d1eSAndrew Jones kvm_arm_steal_time_finalize(cpu, &local_err); 153068970d1eSAndrew Jones if (local_err != NULL) { 153168970d1eSAndrew Jones error_propagate(errp, local_err); 153268970d1eSAndrew Jones return; 153368970d1eSAndrew Jones } 153468970d1eSAndrew Jones } 15350df9142dSAndrew Jones } 15360df9142dSAndrew Jones 1537fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1538fcf5ef2aSThomas Huth { 1539fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1540fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1541fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1542fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1543fcf5ef2aSThomas Huth int pagebits; 1544fcf5ef2aSThomas Huth Error *local_err = NULL; 15450f8d06f1SRichard Henderson bool no_aa32 = false; 1546fcf5ef2aSThomas Huth 1547c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1548c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1549c4487d76SPeter Maydell * this is the first point where we can report it. 1550c4487d76SPeter Maydell */ 1551c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1552585df85eSPeter Maydell if (!kvm_enabled() && !hvf_enabled()) { 1553585df85eSPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF"); 1554c4487d76SPeter Maydell } else { 1555c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1556c4487d76SPeter Maydell } 1557c4487d76SPeter Maydell return; 1558c4487d76SPeter Maydell } 1559c4487d76SPeter Maydell 156095f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 156195f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 156295f87565SPeter Maydell * hardware; trying to use one without the other is a command line 156395f87565SPeter Maydell * error and will result in segfaults if not caught here. 156495f87565SPeter Maydell */ 156595f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 156695f87565SPeter Maydell if (!env->nvic) { 156795f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 156895f87565SPeter Maydell return; 156995f87565SPeter Maydell } 157095f87565SPeter Maydell } else { 157195f87565SPeter Maydell if (env->nvic) { 157295f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 157395f87565SPeter Maydell return; 157495f87565SPeter Maydell } 157595f87565SPeter Maydell } 1576397cd31fSPeter Maydell 1577045e5064SAlexander Graf if (!tcg_enabled() && !qtest_enabled()) { 157849e7f191SPeter Maydell /* 1579045e5064SAlexander Graf * We assume that no accelerator except TCG (and the "not really an 1580045e5064SAlexander Graf * accelerator" qtest) can handle these features, because Arm hardware 1581045e5064SAlexander Graf * virtualization can't virtualize them. 1582045e5064SAlexander Graf * 158349e7f191SPeter Maydell * Catch all the cases which might cause us to create more than one 158449e7f191SPeter Maydell * address space for the CPU (otherwise we will assert() later in 158549e7f191SPeter Maydell * cpu_address_space_init()). 158649e7f191SPeter Maydell */ 158749e7f191SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 158849e7f191SPeter Maydell error_setg(errp, 1589045e5064SAlexander Graf "Cannot enable %s when using an M-profile guest CPU", 1590045e5064SAlexander Graf current_accel_name()); 159149e7f191SPeter Maydell return; 159249e7f191SPeter Maydell } 159349e7f191SPeter Maydell if (cpu->has_el3) { 159449e7f191SPeter Maydell error_setg(errp, 1595045e5064SAlexander Graf "Cannot enable %s when guest CPU has EL3 enabled", 1596045e5064SAlexander Graf current_accel_name()); 159749e7f191SPeter Maydell return; 159849e7f191SPeter Maydell } 159949e7f191SPeter Maydell if (cpu->tag_memory) { 160049e7f191SPeter Maydell error_setg(errp, 1601045e5064SAlexander Graf "Cannot enable %s when guest CPUs has MTE enabled", 1602045e5064SAlexander Graf current_accel_name()); 160349e7f191SPeter Maydell return; 160449e7f191SPeter Maydell } 160549e7f191SPeter Maydell } 160649e7f191SPeter Maydell 160796eec6b2SAndrew Jeffery { 160896eec6b2SAndrew Jeffery uint64_t scale; 160996eec6b2SAndrew Jeffery 161096eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 161196eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 161296eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 161396eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 161496eec6b2SAndrew Jeffery return; 161596eec6b2SAndrew Jeffery } 161696eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 161796eec6b2SAndrew Jeffery } else { 161896eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 161996eec6b2SAndrew Jeffery } 162096eec6b2SAndrew Jeffery 162196eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1622397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 162396eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1624397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 162596eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1626397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 162796eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1628397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 16298c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 16308c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 163196eec6b2SAndrew Jeffery } 163295f87565SPeter Maydell #endif 163395f87565SPeter Maydell 1634fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1635fcf5ef2aSThomas Huth if (local_err != NULL) { 1636fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1637fcf5ef2aSThomas Huth return; 1638fcf5ef2aSThomas Huth } 1639fcf5ef2aSThomas Huth 16400df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 16410df9142dSAndrew Jones if (local_err != NULL) { 16420df9142dSAndrew Jones error_propagate(errp, local_err); 16430df9142dSAndrew Jones return; 16440df9142dSAndrew Jones } 16450df9142dSAndrew Jones 164697a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 164797a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 164897a28b0eSPeter Maydell /* 164997a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 165097a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 165197a28b0eSPeter Maydell */ 165297a28b0eSPeter Maydell error_setg(errp, 165397a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 165497a28b0eSPeter Maydell return; 165597a28b0eSPeter Maydell } 165697a28b0eSPeter Maydell 165797a28b0eSPeter Maydell if (!cpu->has_vfp) { 165897a28b0eSPeter Maydell uint64_t t; 165997a28b0eSPeter Maydell uint32_t u; 166097a28b0eSPeter Maydell 166197a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 166297a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 166397a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 166497a28b0eSPeter Maydell 166597a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 166697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 166797a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 166897a28b0eSPeter Maydell 166997a28b0eSPeter Maydell u = cpu->isar.id_isar6; 167097a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 16713c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 167297a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 167397a28b0eSPeter Maydell 167497a28b0eSPeter Maydell u = cpu->isar.mvfr0; 167597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 167697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 167797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 167897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 167997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 1680532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1681532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 1682532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 1683532a3af5SPeter Maydell } 168497a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 168597a28b0eSPeter Maydell 168697a28b0eSPeter Maydell u = cpu->isar.mvfr1; 168797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 168897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 168997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 1690532a3af5SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1691532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR1, FP16, 0); 1692532a3af5SPeter Maydell } 169397a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 169497a28b0eSPeter Maydell 169597a28b0eSPeter Maydell u = cpu->isar.mvfr2; 169697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 169797a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 169897a28b0eSPeter Maydell } 169997a28b0eSPeter Maydell 170097a28b0eSPeter Maydell if (!cpu->has_neon) { 170197a28b0eSPeter Maydell uint64_t t; 170297a28b0eSPeter Maydell uint32_t u; 170397a28b0eSPeter Maydell 170497a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 170597a28b0eSPeter Maydell 170697a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 1707eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0); 1708eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0); 1709eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0); 1710eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0); 1711eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0); 1712eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0); 171397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 171497a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 171597a28b0eSPeter Maydell 171697a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 171797a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 17183c93dfa4SRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); 1719f8680aaaSRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); 172097a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 172197a28b0eSPeter Maydell 172297a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 172397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 172497a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 172597a28b0eSPeter Maydell 172697a28b0eSPeter Maydell u = cpu->isar.id_isar5; 1727eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, AES, 0); 1728eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA1, 0); 1729eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA2, 0); 173097a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 173197a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 173297a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 173397a28b0eSPeter Maydell 173497a28b0eSPeter Maydell u = cpu->isar.id_isar6; 173597a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 173697a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 17373c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 1738f8680aaaSRichard Henderson u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); 173997a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 174097a28b0eSPeter Maydell 1741532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 174297a28b0eSPeter Maydell u = cpu->isar.mvfr1; 174397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 174497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 174597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 174697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 174797a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 174897a28b0eSPeter Maydell 174997a28b0eSPeter Maydell u = cpu->isar.mvfr2; 175097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 175197a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 175297a28b0eSPeter Maydell } 1753532a3af5SPeter Maydell } 175497a28b0eSPeter Maydell 175597a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 175697a28b0eSPeter Maydell uint64_t t; 175797a28b0eSPeter Maydell uint32_t u; 175897a28b0eSPeter Maydell 175997a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 176097a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 176197a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 176297a28b0eSPeter Maydell 176397a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 176497a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 176597a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 176697a28b0eSPeter Maydell 176797a28b0eSPeter Maydell u = cpu->isar.mvfr0; 176897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 176997a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1770c52881bbSRichard Henderson 1771c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1772c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1773c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1774c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 177597a28b0eSPeter Maydell } 177697a28b0eSPeter Maydell 1777ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1778ea90db0aSPeter Maydell uint32_t u; 1779ea90db0aSPeter Maydell 1780ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1781ea90db0aSPeter Maydell 1782ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1783ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1784ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1785ea90db0aSPeter Maydell 1786ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1787ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1788ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1789ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1790ea90db0aSPeter Maydell 1791ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1792ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1793ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1794ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1795ea90db0aSPeter Maydell } 1796ea90db0aSPeter Maydell 1797fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1798fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 17995256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 18005256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 18015256df88SRichard Henderson } else { 18025110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 18035110e683SAaron Lindsay } 18045256df88SRichard Henderson } 18050f8d06f1SRichard Henderson 18060f8d06f1SRichard Henderson /* 18070f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 18080f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 18090f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 18108f4821d7SPeter Maydell * As a general principle, we also do not make ID register 18118f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 18128f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 18130f8d06f1SRichard Henderson */ 18140f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 18150f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 18160f8d06f1SRichard Henderson } 18170f8d06f1SRichard Henderson 18185110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 18195110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 18205110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 18215110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 18225110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 18235110e683SAaron Lindsay * include the various other features that V7VE implies. 18245110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 18255110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 18265110e683SAaron Lindsay */ 1827873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1828873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1829fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 18305110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1831fcf5ef2aSThomas Huth } 1832fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1833fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1834fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1835fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1836fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1837fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1838fcf5ef2aSThomas Huth } else { 1839fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1840fcf5ef2aSThomas Huth } 184191db4642SCédric Le Goater 184291db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 184391db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 184491db4642SCédric Le Goater */ 184591db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1846fcf5ef2aSThomas Huth } 1847fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1848fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1849fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1850fcf5ef2aSThomas Huth } 1851fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1852fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1853fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1854873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1855873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1856fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1857fcf5ef2aSThomas Huth } 1858fcf5ef2aSThomas Huth } 1859fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1860fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1861fcf5ef2aSThomas Huth } 1862fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1863fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1864fcf5ef2aSThomas Huth } 1865fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1866fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1867fcf5ef2aSThomas Huth } 1868fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1869fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1870fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1871fcf5ef2aSThomas Huth } 1872fcf5ef2aSThomas Huth 1873ea7ac69dSPeter Maydell /* 1874ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1875ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1876ea7ac69dSPeter Maydell */ 18777d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 18787d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 18797d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1880ea7ac69dSPeter Maydell 1881fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1882fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1883452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1884fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1885fcf5ef2aSThomas Huth * can use 4K pages. 1886fcf5ef2aSThomas Huth */ 1887fcf5ef2aSThomas Huth pagebits = 12; 1888fcf5ef2aSThomas Huth } else { 1889fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1890fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1891fcf5ef2aSThomas Huth */ 1892fcf5ef2aSThomas Huth pagebits = 10; 1893fcf5ef2aSThomas Huth } 1894fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1895fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1896fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1897fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1898fcf5ef2aSThomas Huth */ 1899fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1900fcf5ef2aSThomas Huth "system is using"); 1901fcf5ef2aSThomas Huth return; 1902fcf5ef2aSThomas Huth } 1903fcf5ef2aSThomas Huth 1904fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1905fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1906fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1907fcf5ef2aSThomas Huth * so these bits always RAZ. 1908fcf5ef2aSThomas Huth */ 1909fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 191046de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 191146de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1912fcf5ef2aSThomas Huth } 1913fcf5ef2aSThomas Huth 1914fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1915fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1916fcf5ef2aSThomas Huth } 1917fcf5ef2aSThomas Huth 19183a062d57SJulian Brown if (cpu->cfgend) { 19193a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 19203a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 19213a062d57SJulian Brown } else { 19223a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 19233a062d57SJulian Brown } 19243a062d57SJulian Brown } 19253a062d57SJulian Brown 192640188188SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { 1927fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1928fcf5ef2aSThomas Huth * feature. 1929fcf5ef2aSThomas Huth */ 1930fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1931fcf5ef2aSThomas Huth 1932b13c91c0SRichard Henderson /* 1933b13c91c0SRichard Henderson * Disable the security extension feature bits in the processor 1934b13c91c0SRichard Henderson * feature registers as well. 1935fcf5ef2aSThomas Huth */ 1936b13c91c0SRichard Henderson cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); 1937033a4f15SRichard Henderson cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); 1938b13c91c0SRichard Henderson cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, 1939b13c91c0SRichard Henderson ID_AA64PFR0, EL3, 0); 1940fcf5ef2aSThomas Huth } 1941fcf5ef2aSThomas Huth 1942c25bd18aSPeter Maydell if (!cpu->has_el2) { 1943c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1944c25bd18aSPeter Maydell } 1945c25bd18aSPeter Maydell 1946d6f02ce3SWei Huang if (!cpu->has_pmu) { 1947fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 194857a4a11bSAaron Lindsay } 194957a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1950bf8d0969SAaron Lindsay OS pmu_init(cpu); 195157a4a11bSAaron Lindsay 195257a4a11bSAaron Lindsay if (!kvm_enabled()) { 1953033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1954033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1955fcf5ef2aSThomas Huth } 19564e7beb0cSAaron Lindsay OS 19574e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 19584e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 19594e7beb0cSAaron Lindsay OS cpu); 19604e7beb0cSAaron Lindsay OS #endif 196157a4a11bSAaron Lindsay } else { 19622a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 19632a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1964a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 196557a4a11bSAaron Lindsay cpu->pmceid0 = 0; 196657a4a11bSAaron Lindsay cpu->pmceid1 = 0; 196757a4a11bSAaron Lindsay } 1968fcf5ef2aSThomas Huth 1969fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1970b13c91c0SRichard Henderson /* 1971b13c91c0SRichard Henderson * Disable the hypervisor feature bits in the processor feature 1972b13c91c0SRichard Henderson * registers if we don't have EL2. 1973fcf5ef2aSThomas Huth */ 1974b13c91c0SRichard Henderson cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, 1975b13c91c0SRichard Henderson ID_AA64PFR0, EL2, 0); 1976b13c91c0SRichard Henderson cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, 1977b13c91c0SRichard Henderson ID_PFR1, VIRTUALIZATION, 0); 1978fcf5ef2aSThomas Huth } 1979fcf5ef2aSThomas Huth 19806f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 19816f4e1405SRichard Henderson if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { 19826f4e1405SRichard Henderson /* 19836f4e1405SRichard Henderson * Disable the MTE feature bits if we do not have tag-memory 19846f4e1405SRichard Henderson * provided by the machine. 19856f4e1405SRichard Henderson */ 19866f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 19876f4e1405SRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); 19886f4e1405SRichard Henderson } 19896f4e1405SRichard Henderson #endif 19906f4e1405SRichard Henderson 19912daf518dSPeter Maydell if (tcg_enabled()) { 19922daf518dSPeter Maydell /* 19932daf518dSPeter Maydell * Don't report the Statistical Profiling Extension in the ID 19942daf518dSPeter Maydell * registers, because TCG doesn't implement it yet (not even a 19952daf518dSPeter Maydell * minimal stub version) and guests will fall over when they 19962daf518dSPeter Maydell * try to access the non-existent system registers for it. 19972daf518dSPeter Maydell */ 19982daf518dSPeter Maydell cpu->isar.id_aa64dfr0 = 19992daf518dSPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMSVER, 0); 20002daf518dSPeter Maydell } 20012daf518dSPeter Maydell 2002f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 2003f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 2004f50cd314SPeter Maydell */ 2005fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 2006f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 2007f50cd314SPeter Maydell } 2008f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 2009f50cd314SPeter Maydell cpu->has_mpu = false; 2010fcf5ef2aSThomas Huth } 2011fcf5ef2aSThomas Huth 2012452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 2013fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 2014fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 2015fcf5ef2aSThomas Huth 2016fcf5ef2aSThomas Huth if (nr > 0xff) { 2017fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 2018fcf5ef2aSThomas Huth return; 2019fcf5ef2aSThomas Huth } 2020fcf5ef2aSThomas Huth 2021fcf5ef2aSThomas Huth if (nr) { 20220e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 20230e1a46bbSPeter Maydell /* PMSAv8 */ 202462c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 202562c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 202662c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 202762c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 202862c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 202962c58ee0SPeter Maydell } 20300e1a46bbSPeter Maydell } else { 2031fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 2032fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 2033fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 2034fcf5ef2aSThomas Huth } 2035fcf5ef2aSThomas Huth } 20360e1a46bbSPeter Maydell } 2037fcf5ef2aSThomas Huth 20389901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 20399901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 20409901c576SPeter Maydell 20419901c576SPeter Maydell if (nr > 0xff) { 20429901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 20439901c576SPeter Maydell return; 20449901c576SPeter Maydell } 20459901c576SPeter Maydell 20469901c576SPeter Maydell if (nr) { 20479901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 20489901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 20499901c576SPeter Maydell } 20509901c576SPeter Maydell } 20519901c576SPeter Maydell 205291db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 205391db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 205491db4642SCédric Le Goater } 205591db4642SCédric Le Goater 2056fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 2057fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 2058fcf5ef2aSThomas Huth 2059fcf5ef2aSThomas Huth init_cpreg_list(cpu); 2060fcf5ef2aSThomas Huth 2061fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2062cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 2063cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 20648bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 2065cc7d44c2SLike Xu 20668bce44a2SRichard Henderson /* 20678bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 20688bce44a2SRichard Henderson * the first call to cpu_address_space_init. 20698bce44a2SRichard Henderson */ 20708bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 20718bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 20728bce44a2SRichard Henderson } else { 20738bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 20748bce44a2SRichard Henderson } 20751d2091bcSPeter Maydell 20768bce44a2SRichard Henderson if (has_secure) { 2077fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 2078fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 2079fcf5ef2aSThomas Huth } 208080ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 208180ceb07aSPeter Xu cpu->secure_memory); 2082fcf5ef2aSThomas Huth } 20838bce44a2SRichard Henderson 20848bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 20858bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 20868bce44a2SRichard Henderson cpu->tag_memory); 20878bce44a2SRichard Henderson if (has_secure) { 20888bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 20898bce44a2SRichard Henderson cpu->secure_tag_memory); 20908bce44a2SRichard Henderson } 20918bce44a2SRichard Henderson } 20928bce44a2SRichard Henderson 209380ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 2094f9a69711SAlistair Francis 2095f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 2096f9a69711SAlistair Francis if (cpu->core_count == -1) { 2097f9a69711SAlistair Francis cpu->core_count = smp_cpus; 2098f9a69711SAlistair Francis } 2099fcf5ef2aSThomas Huth #endif 2100fcf5ef2aSThomas Huth 2101a4157b80SRichard Henderson if (tcg_enabled()) { 2102a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 2103a4157b80SRichard Henderson 2104a4157b80SRichard Henderson /* 2105a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 2106a4157b80SRichard Henderson * 2107a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 2108a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 2109a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 2110a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 2111a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 2112a4157b80SRichard Henderson */ 2113a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 2114a4157b80SRichard Henderson 2115a4157b80SRichard Henderson /* 2116a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 2117a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 2118a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 2119a4157b80SRichard Henderson */ 2120a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 2121a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 2122a4157b80SRichard Henderson } 2123a4157b80SRichard Henderson } 2124a4157b80SRichard Henderson 2125fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 2126fcf5ef2aSThomas Huth cpu_reset(cs); 2127fcf5ef2aSThomas Huth 2128fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 2129fcf5ef2aSThomas Huth } 2130fcf5ef2aSThomas Huth 2131fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 2132fcf5ef2aSThomas Huth { 2133fcf5ef2aSThomas Huth ObjectClass *oc; 2134fcf5ef2aSThomas Huth char *typename; 2135fcf5ef2aSThomas Huth char **cpuname; 2136a0032cc5SPeter Maydell const char *cpunamestr; 2137fcf5ef2aSThomas Huth 2138fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 2139a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 2140a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 2141a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 2142a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 2143a0032cc5SPeter Maydell */ 2144a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 2145a0032cc5SPeter Maydell cpunamestr = "max"; 2146a0032cc5SPeter Maydell } 2147a0032cc5SPeter Maydell #endif 2148a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 2149fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 2150fcf5ef2aSThomas Huth g_strfreev(cpuname); 2151fcf5ef2aSThomas Huth g_free(typename); 2152fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 2153fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 2154fcf5ef2aSThomas Huth return NULL; 2155fcf5ef2aSThomas Huth } 2156fcf5ef2aSThomas Huth return oc; 2157fcf5ef2aSThomas Huth } 2158fcf5ef2aSThomas Huth 2159fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2160e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 2161fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2162fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 216315f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2164f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2165fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2166fcf5ef2aSThomas Huth }; 2167fcf5ef2aSThomas Huth 2168fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2169fcf5ef2aSThomas Huth { 2170fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2171fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2172fcf5ef2aSThomas Huth 2173fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2174fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2175fcf5ef2aSThomas Huth } 2176fcf5ef2aSThomas Huth return g_strdup("arm"); 2177fcf5ef2aSThomas Huth } 2178fcf5ef2aSThomas Huth 21798b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 21808b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h" 21818b80bd28SPhilippe Mathieu-Daudé 21828b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = { 218308928c6dSPhilippe Mathieu-Daudé .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug, 2184faf39e82SPhilippe Mathieu-Daudé .asidx_from_attrs = arm_asidx_from_attrs, 2185715e3c1aSPhilippe Mathieu-Daudé .write_elf32_note = arm_cpu_write_elf32_note, 2186715e3c1aSPhilippe Mathieu-Daudé .write_elf64_note = arm_cpu_write_elf64_note, 2187da383e02SPhilippe Mathieu-Daudé .virtio_is_big_endian = arm_cpu_virtio_is_big_endian, 2188feece4d0SPhilippe Mathieu-Daudé .legacy_vmsd = &vmstate_arm_cpu, 21898b80bd28SPhilippe Mathieu-Daudé }; 21908b80bd28SPhilippe Mathieu-Daudé #endif 21918b80bd28SPhilippe Mathieu-Daudé 219278271684SClaudio Fontana #ifdef CONFIG_TCG 219311906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = { 219478271684SClaudio Fontana .initialize = arm_translate_init, 219578271684SClaudio Fontana .synchronize_from_tb = arm_cpu_synchronize_from_tb, 219678271684SClaudio Fontana .debug_excp_handler = arm_debug_excp_handler, 219756c6c98dSRichard Henderson .restore_state_to_opc = arm_restore_state_to_opc, 219878271684SClaudio Fontana 21999b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY 22009b12b6b4SRichard Henderson .record_sigsegv = arm_cpu_record_sigsegv, 220139a099caSRichard Henderson .record_sigbus = arm_cpu_record_sigbus, 22029b12b6b4SRichard Henderson #else 22039b12b6b4SRichard Henderson .tlb_fill = arm_cpu_tlb_fill, 2204083afd18SPhilippe Mathieu-Daudé .cpu_exec_interrupt = arm_cpu_exec_interrupt, 220578271684SClaudio Fontana .do_interrupt = arm_cpu_do_interrupt, 220678271684SClaudio Fontana .do_transaction_failed = arm_cpu_do_transaction_failed, 220778271684SClaudio Fontana .do_unaligned_access = arm_cpu_do_unaligned_access, 220878271684SClaudio Fontana .adjust_watchpoint_address = arm_adjust_watchpoint_address, 220978271684SClaudio Fontana .debug_check_watchpoint = arm_debug_check_watchpoint, 2210b00d86bcSRichard Henderson .debug_check_breakpoint = arm_debug_check_breakpoint, 221178271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 221278271684SClaudio Fontana }; 221378271684SClaudio Fontana #endif /* CONFIG_TCG */ 221478271684SClaudio Fontana 2215fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2216fcf5ef2aSThomas Huth { 2217fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2218fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2219fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 22209130cadeSPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(oc); 2221fcf5ef2aSThomas Huth 2222bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2223bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2224fcf5ef2aSThomas Huth 22254f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 22269130cadeSPeter Maydell 22279130cadeSPeter Maydell resettable_class_set_parent_phases(rc, NULL, arm_cpu_reset_hold, NULL, 22289130cadeSPeter Maydell &acc->parent_phases); 2229fcf5ef2aSThomas Huth 2230fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2231fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2232fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2233fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 2234e4fdf9dfSRichard Henderson cc->get_pc = arm_cpu_get_pc; 2235fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2236fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 22377350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 22388b80bd28SPhilippe Mathieu-Daudé cc->sysemu_ops = &arm_sysemu_ops; 2239fcf5ef2aSThomas Huth #endif 2240fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2241fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2242fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2243200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2244fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2245fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 224678271684SClaudio Fontana 224774d7fc7fSRichard Henderson #ifdef CONFIG_TCG 224878271684SClaudio Fontana cc->tcg_ops = &arm_tcg_ops; 2249cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */ 2250fcf5ef2aSThomas Huth } 2251fcf5ef2aSThomas Huth 225251e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 225351e5ef45SMarc-André Lureau { 225451e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 225551e5ef45SMarc-André Lureau 225651e5ef45SMarc-André Lureau acc->info->initfn(obj); 225751e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 225851e5ef45SMarc-André Lureau } 225951e5ef45SMarc-André Lureau 226051e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 226151e5ef45SMarc-André Lureau { 226251e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 226351e5ef45SMarc-André Lureau 226451e5ef45SMarc-André Lureau acc->info = data; 226551e5ef45SMarc-André Lureau } 226651e5ef45SMarc-André Lureau 226737bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2268fcf5ef2aSThomas Huth { 2269fcf5ef2aSThomas Huth TypeInfo type_info = { 2270fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2271fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2272d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 227351e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2274fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 227551e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 227651e5ef45SMarc-André Lureau .class_data = (void *)info, 2277fcf5ef2aSThomas Huth }; 2278fcf5ef2aSThomas Huth 2279fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2280fcf5ef2aSThomas Huth type_register(&type_info); 2281fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2282fcf5ef2aSThomas Huth } 2283fcf5ef2aSThomas Huth 2284fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2285fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2286fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2287fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2288d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 2289fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2290fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2291fcf5ef2aSThomas Huth .abstract = true, 2292fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2293fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2294fcf5ef2aSThomas Huth }; 2295fcf5ef2aSThomas Huth 2296fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2297fcf5ef2aSThomas Huth { 2298fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2299fcf5ef2aSThomas Huth } 2300fcf5ef2aSThomas Huth 2301fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2302