1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h" 24*8cc2246cSPeter Maydell #include "qemu/log.h" 25a8d25326SMarkus Armbruster #include "qemu-common.h" 26181962fdSPeter Maydell #include "target/arm/idau.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 28fcf5ef2aSThomas Huth #include "qapi/error.h" 29f9f62e4cSPeter Maydell #include "qapi/visitor.h" 30fcf5ef2aSThomas Huth #include "cpu.h" 3178271684SClaudio Fontana #ifdef CONFIG_TCG 3278271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 3378271684SClaudio Fontana #endif /* CONFIG_TCG */ 34fcf5ef2aSThomas Huth #include "internals.h" 35fcf5ef2aSThomas Huth #include "exec/exec-all.h" 36fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 37fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 38fcf5ef2aSThomas Huth #include "hw/loader.h" 39cc7d44c2SLike Xu #include "hw/boards.h" 40fcf5ef2aSThomas Huth #endif 4114a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 42b3946626SVincent Palatin #include "sysemu/hw_accel.h" 43fcf5ef2aSThomas Huth #include "kvm_arm.h" 44110f6c70SRichard Henderson #include "disas/capstone.h" 4524f91e81SAlex Bennée #include "fpu/softfloat.h" 46fcf5ef2aSThomas Huth 47fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 48fcf5ef2aSThomas Huth { 49fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 5042f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 51fcf5ef2aSThomas Huth 5242f6ed91SJulia Suvorova if (is_a64(env)) { 5342f6ed91SJulia Suvorova env->pc = value; 5442f6ed91SJulia Suvorova env->thumb = 0; 5542f6ed91SJulia Suvorova } else { 5642f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5742f6ed91SJulia Suvorova env->thumb = value & 1; 5842f6ed91SJulia Suvorova } 5942f6ed91SJulia Suvorova } 6042f6ed91SJulia Suvorova 61ec62595bSEduardo Habkost #ifdef CONFIG_TCG 6278271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs, 6304a37d4cSRichard Henderson const TranslationBlock *tb) 6442f6ed91SJulia Suvorova { 6542f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6642f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6742f6ed91SJulia Suvorova 6842f6ed91SJulia Suvorova /* 6942f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 7042f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 7142f6ed91SJulia Suvorova */ 7242f6ed91SJulia Suvorova if (is_a64(env)) { 7342f6ed91SJulia Suvorova env->pc = tb->pc; 7442f6ed91SJulia Suvorova } else { 7542f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7642f6ed91SJulia Suvorova } 77fcf5ef2aSThomas Huth } 78ec62595bSEduardo Habkost #endif /* CONFIG_TCG */ 79fcf5ef2aSThomas Huth 80fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 81fcf5ef2aSThomas Huth { 82fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 83fcf5ef2aSThomas Huth 84062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 85fcf5ef2aSThomas Huth && cs->interrupt_request & 86fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 87fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 88fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 89fcf5ef2aSThomas Huth } 90fcf5ef2aSThomas Huth 91b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 92b5c53d1bSAaron Lindsay void *opaque) 93b5c53d1bSAaron Lindsay { 94b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 95b5c53d1bSAaron Lindsay 96b5c53d1bSAaron Lindsay entry->hook = hook; 97b5c53d1bSAaron Lindsay entry->opaque = opaque; 98b5c53d1bSAaron Lindsay 99b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 100b5c53d1bSAaron Lindsay } 101b5c53d1bSAaron Lindsay 10208267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 103fcf5ef2aSThomas Huth void *opaque) 104fcf5ef2aSThomas Huth { 10508267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 10608267487SAaron Lindsay 10708267487SAaron Lindsay entry->hook = hook; 10808267487SAaron Lindsay entry->opaque = opaque; 10908267487SAaron Lindsay 11008267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 111fcf5ef2aSThomas Huth } 112fcf5ef2aSThomas Huth 113fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 114fcf5ef2aSThomas Huth { 115fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 116fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 117fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 118fcf5ef2aSThomas Huth 119fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 120fcf5ef2aSThomas Huth return; 121fcf5ef2aSThomas Huth } 122fcf5ef2aSThomas Huth 123fcf5ef2aSThomas Huth if (ri->resetfn) { 124fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 125fcf5ef2aSThomas Huth return; 126fcf5ef2aSThomas Huth } 127fcf5ef2aSThomas Huth 128fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 129fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 130fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 131fcf5ef2aSThomas Huth * (like the pxa2xx ones). 132fcf5ef2aSThomas Huth */ 133fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 134fcf5ef2aSThomas Huth return; 135fcf5ef2aSThomas Huth } 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 138fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 139fcf5ef2aSThomas Huth } else { 140fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 141fcf5ef2aSThomas Huth } 142fcf5ef2aSThomas Huth } 143fcf5ef2aSThomas Huth 144fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 145fcf5ef2aSThomas Huth { 146fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 147fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 148fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 149fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 150fcf5ef2aSThomas Huth */ 151fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 152fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 153fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 156fcf5ef2aSThomas Huth return; 157fcf5ef2aSThomas Huth } 158fcf5ef2aSThomas Huth 159fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 160fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 161fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 162fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 163fcf5ef2aSThomas Huth } 164fcf5ef2aSThomas Huth 165781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 166fcf5ef2aSThomas Huth { 167781c67caSPeter Maydell CPUState *s = CPU(dev); 168fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 169fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 170fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 171fcf5ef2aSThomas Huth 172781c67caSPeter Maydell acc->parent_reset(dev); 173fcf5ef2aSThomas Huth 1741f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1751f5c00cfSAlex Bennée 176fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 177fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 178fcf5ef2aSThomas Huth 179fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 18047576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 18147576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 18247576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 183fcf5ef2aSThomas Huth 184c1b70158SThiago Jung Bauermann cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON; 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 187fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 188fcf5ef2aSThomas Huth } 189fcf5ef2aSThomas Huth 190fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 191fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 192fcf5ef2aSThomas Huth env->aarch64 = 1; 193fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 194fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 195fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 196fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 197276c6e81SRichard Henderson /* Enable all PAC keys. */ 198276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 199276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 200fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 201fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 202802ac0e1SRichard Henderson /* and to the SVE instructions */ 203802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 2047b6a2198SAlex Bennée /* with reasonable vector length */ 2057b6a2198SAlex Bennée if (cpu_isar_feature(aa64_sve, cpu)) { 206b3d52804SRichard Henderson env->vfp.zcr_el[1] = 207b3d52804SRichard Henderson aarch64_sve_zcr_get_valid_len(cpu, cpu->sve_default_vq - 1); 2087b6a2198SAlex Bennée } 209f6a148feSRichard Henderson /* 210691f1ffdSRichard Henderson * Enable 48-bit address space (TODO: take reserved_va into account). 21116c84978SRichard Henderson * Enable TBI0 but not TBI1. 21216c84978SRichard Henderson * Note that this must match useronly_clean_ptr. 213f6a148feSRichard Henderson */ 214691f1ffdSRichard Henderson env->cp15.tcr_el[1].raw_tcr = 5 | (1ULL << 37); 215e3232864SRichard Henderson 216e3232864SRichard Henderson /* Enable MTE */ 217e3232864SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 218e3232864SRichard Henderson /* Enable tag access, but leave TCF0 as No Effect (0). */ 219e3232864SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_ATA0; 220e3232864SRichard Henderson /* 221e3232864SRichard Henderson * Exclude all tags, so that tag 0 is always used. 222e3232864SRichard Henderson * This corresponds to Linux current->thread.gcr_incl = 0. 223e3232864SRichard Henderson * 224e3232864SRichard Henderson * Set RRND, so that helper_irg() will generate a seed later. 225e3232864SRichard Henderson * Here in cpu_reset(), the crypto subsystem has not yet been 226e3232864SRichard Henderson * initialized. 227e3232864SRichard Henderson */ 228e3232864SRichard Henderson env->cp15.gcr_el1 = 0x1ffff; 229e3232864SRichard Henderson } 230fcf5ef2aSThomas Huth #else 231fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 232fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 233fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 234fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 235fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 236fcf5ef2aSThomas Huth } else { 237fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 238fcf5ef2aSThomas Huth } 239fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 240fcf5ef2aSThomas Huth #endif 241fcf5ef2aSThomas Huth } else { 242fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 243fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 244fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 245fcf5ef2aSThomas Huth #endif 246fcf5ef2aSThomas Huth } 247fcf5ef2aSThomas Huth 248fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 249fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 250fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 251fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 252fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 253fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 254fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 255fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 256fcf5ef2aSThomas Huth } 257fcf5ef2aSThomas Huth #else 258060a65dfSPeter Maydell 259060a65dfSPeter Maydell /* 260060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 261060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 262060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 263060a65dfSPeter Maydell */ 264060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 265060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 266060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 267060a65dfSPeter Maydell } else { 268fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 269060a65dfSPeter Maydell } 270fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 2711426f244SPeter Maydell 2721426f244SPeter Maydell /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 2731426f244SPeter Maydell * executing as AArch32 then check if highvecs are enabled and 2741426f244SPeter Maydell * adjust the PC accordingly. 2751426f244SPeter Maydell */ 2761426f244SPeter Maydell if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 2771426f244SPeter Maydell env->regs[15] = 0xFFFF0000; 2781426f244SPeter Maydell } 2791426f244SPeter Maydell 2801426f244SPeter Maydell env->vfp.xregs[ARM_VFP_FPEXC] = 0; 281b62ceeafSPeter Maydell #endif 282dc7abe4dSMichael Davidsaver 283531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 284b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 285fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 286fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 287fcf5ef2aSThomas Huth uint8_t *rom; 28838e2a77cSPeter Maydell uint32_t vecbase; 289b62ceeafSPeter Maydell #endif 290fcf5ef2aSThomas Huth 2918128c8e8SPeter Maydell if (cpu_isar_feature(aa32_lob, cpu)) { 2928128c8e8SPeter Maydell /* 2938128c8e8SPeter Maydell * LTPSIZE is constant 4 if MVE not implemented, and resets 2948128c8e8SPeter Maydell * to an UNKNOWN value if MVE is implemented. We choose to 2958128c8e8SPeter Maydell * always reset to 4. 2968128c8e8SPeter Maydell */ 2978128c8e8SPeter Maydell env->v7m.ltpsize = 4; 29899c7834fSPeter Maydell /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ 29999c7834fSPeter Maydell env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; 30099c7834fSPeter Maydell env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; 3018128c8e8SPeter Maydell } 3028128c8e8SPeter Maydell 3031e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3041e577cc7SPeter Maydell env->v7m.secure = true; 3053b2e9344SPeter Maydell } else { 3063b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 3073b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 3083b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 3093b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 3103b2e9344SPeter Maydell */ 3113b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 31202ac2f7fSPeter Maydell /* 31302ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 31402ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 31502ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 31602ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 31702ac2f7fSPeter Maydell * Security Extension is 0xcff. 31802ac2f7fSPeter Maydell */ 31902ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 3201e577cc7SPeter Maydell } 3211e577cc7SPeter Maydell 3229d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 3232c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 3249d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 3252c4da50dSPeter Maydell */ 3269d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 3279d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 3289d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 3299d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 3309d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3319d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3329d40cd8aSPeter Maydell } 33322ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 33422ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 33522ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 33622ab3460SJulia Suvorova } 3372c4da50dSPeter Maydell 3387fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 339d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 340d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 341d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 342d33abe82SPeter Maydell } 343b62ceeafSPeter Maydell 344b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 345056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 346056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 347056f43dfSPeter Maydell 34838e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 3497cda2149SPeter Maydell env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; 35038e2a77cSPeter Maydell 35138e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 35238e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 35375ce72b7SPeter Maydell rom = rom_ptr_for_as(s->as, vecbase, 8); 354fcf5ef2aSThomas Huth if (rom) { 355fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 356fcf5ef2aSThomas Huth * copied into physical memory. 357fcf5ef2aSThomas Huth */ 358fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 359fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 360fcf5ef2aSThomas Huth } else { 361fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 362fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 363fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 364fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 365fcf5ef2aSThomas Huth */ 36638e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 36738e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 368fcf5ef2aSThomas Huth } 369fcf5ef2aSThomas Huth 370*8cc2246cSPeter Maydell qemu_log_mask(CPU_LOG_INT, 371*8cc2246cSPeter Maydell "Loaded reset SP 0x%x PC 0x%x from vector table\n", 372*8cc2246cSPeter Maydell initial_msp, initial_pc); 373*8cc2246cSPeter Maydell 374fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 375fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 376fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 377b62ceeafSPeter Maydell #else 378b62ceeafSPeter Maydell /* 379b62ceeafSPeter Maydell * For user mode we run non-secure and with access to the FPU. 380b62ceeafSPeter Maydell * The FPU context is active (ie does not need further setup) 381b62ceeafSPeter Maydell * and is owned by non-secure. 382b62ceeafSPeter Maydell */ 383b62ceeafSPeter Maydell env->v7m.secure = false; 384b62ceeafSPeter Maydell env->v7m.nsacr = 0xcff; 385b62ceeafSPeter Maydell env->v7m.cpacr[M_REG_NS] = 0xf0ffff; 386b62ceeafSPeter Maydell env->v7m.fpccr[M_REG_S] &= 387b62ceeafSPeter Maydell ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK); 388b62ceeafSPeter Maydell env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; 389b62ceeafSPeter Maydell #endif 390fcf5ef2aSThomas Huth } 391fcf5ef2aSThomas Huth 392dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 393dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 394dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 395dc3c4c14SPeter Maydell */ 396dc3c4c14SPeter Maydell arm_clear_exclusive(env); 397dc3c4c14SPeter Maydell 3980e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 39969ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 4000e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 40162c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 40262c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 40362c58ee0SPeter Maydell * cpu->pmsav7_dregion); 40462c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 40562c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 40662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 40762c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 40862c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 40962c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 41062c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41162c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 41262c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 41362c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41462c58ee0SPeter Maydell } 4150e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 41669ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 41769ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 41869ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 41969ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 42069ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 42169ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 42269ceea64SPeter Maydell } 4230e1a46bbSPeter Maydell } 4241bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 4251bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 4264125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 4274125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 4284125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 4294125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 43069ceea64SPeter Maydell } 43169ceea64SPeter Maydell 4329901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 4339901c576SPeter Maydell if (cpu->sau_sregion > 0) { 4349901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 4359901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 4369901c576SPeter Maydell } 4379901c576SPeter Maydell env->sau.rnr = 0; 4389901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 4399901c576SPeter Maydell * the Cortex-M33 does. 4409901c576SPeter Maydell */ 4419901c576SPeter Maydell env->sau.ctrl = 0; 4429901c576SPeter Maydell } 4439901c576SPeter Maydell 444fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 445fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 446fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 447aaae563bSPeter Maydell set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); 448fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 449fcf5ef2aSThomas Huth &env->vfp.fp_status); 450fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 451fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 452bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 453bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 454aaae563bSPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 455aaae563bSPeter Maydell &env->vfp.standard_fp_status_f16); 456fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 457fcf5ef2aSThomas Huth if (kvm_enabled()) { 458fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 459fcf5ef2aSThomas Huth } 460fcf5ef2aSThomas Huth #endif 461fcf5ef2aSThomas Huth 462fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 463fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 464a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 465fcf5ef2aSThomas Huth } 466fcf5ef2aSThomas Huth 467083afd18SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 468083afd18SPhilippe Mathieu-Daudé 469310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 470be879556SRichard Henderson unsigned int target_el, 471be879556SRichard Henderson unsigned int cur_el, bool secure, 472be879556SRichard Henderson uint64_t hcr_el2) 473310cedf3SRichard Henderson { 474310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 475310cedf3SRichard Henderson bool pstate_unmasked; 47616e07f78SRichard Henderson bool unmasked = false; 477310cedf3SRichard Henderson 478310cedf3SRichard Henderson /* 479310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 480310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 481310cedf3SRichard Henderson * but left pending. 482310cedf3SRichard Henderson */ 483310cedf3SRichard Henderson if (cur_el > target_el) { 484310cedf3SRichard Henderson return false; 485310cedf3SRichard Henderson } 486310cedf3SRichard Henderson 487310cedf3SRichard Henderson switch (excp_idx) { 488310cedf3SRichard Henderson case EXCP_FIQ: 489310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 490310cedf3SRichard Henderson break; 491310cedf3SRichard Henderson 492310cedf3SRichard Henderson case EXCP_IRQ: 493310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 494310cedf3SRichard Henderson break; 495310cedf3SRichard Henderson 496310cedf3SRichard Henderson case EXCP_VFIQ: 497cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 498cc974d5cSRémi Denis-Courmont /* VFIQs are only taken when hypervized. */ 499310cedf3SRichard Henderson return false; 500310cedf3SRichard Henderson } 501310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 502310cedf3SRichard Henderson case EXCP_VIRQ: 503cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 504cc974d5cSRémi Denis-Courmont /* VIRQs are only taken when hypervized. */ 505310cedf3SRichard Henderson return false; 506310cedf3SRichard Henderson } 507310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 508310cedf3SRichard Henderson default: 509310cedf3SRichard Henderson g_assert_not_reached(); 510310cedf3SRichard Henderson } 511310cedf3SRichard Henderson 512310cedf3SRichard Henderson /* 513310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 514310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 515310cedf3SRichard Henderson * interrupt. 516310cedf3SRichard Henderson */ 517310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 518310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 519310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 520310cedf3SRichard Henderson /* 521310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 522310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 523310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 524310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 525310cedf3SRichard Henderson */ 526926c1b97SRémi Denis-Courmont if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) { 52716e07f78SRichard Henderson unmasked = true; 528310cedf3SRichard Henderson } 529310cedf3SRichard Henderson } else { 530310cedf3SRichard Henderson /* 531310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 532310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 533310cedf3SRichard Henderson * routing but also change the behaviour of masking. 534310cedf3SRichard Henderson */ 535310cedf3SRichard Henderson bool hcr, scr; 536310cedf3SRichard Henderson 537310cedf3SRichard Henderson switch (excp_idx) { 538310cedf3SRichard Henderson case EXCP_FIQ: 539310cedf3SRichard Henderson /* 540310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 541310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 542310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 543310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 544310cedf3SRichard Henderson * below. 545310cedf3SRichard Henderson */ 546310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 547310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 548310cedf3SRichard Henderson 549310cedf3SRichard Henderson /* 550310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 551310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 552310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 553310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 554310cedf3SRichard Henderson */ 555310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 556310cedf3SRichard Henderson break; 557310cedf3SRichard Henderson case EXCP_IRQ: 558310cedf3SRichard Henderson /* 559310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 560310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 561310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 562310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 563310cedf3SRichard Henderson * affect here. 564310cedf3SRichard Henderson */ 565310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 566310cedf3SRichard Henderson scr = false; 567310cedf3SRichard Henderson break; 568310cedf3SRichard Henderson default: 569310cedf3SRichard Henderson g_assert_not_reached(); 570310cedf3SRichard Henderson } 571310cedf3SRichard Henderson 572310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 57316e07f78SRichard Henderson unmasked = true; 574310cedf3SRichard Henderson } 575310cedf3SRichard Henderson } 576310cedf3SRichard Henderson } 577310cedf3SRichard Henderson 578310cedf3SRichard Henderson /* 579310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 580310cedf3SRichard Henderson * ability above. 581310cedf3SRichard Henderson */ 582310cedf3SRichard Henderson return unmasked || pstate_unmasked; 583310cedf3SRichard Henderson } 584310cedf3SRichard Henderson 585083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 586fcf5ef2aSThomas Huth { 587fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 588fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 589fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 590fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 591be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 592fcf5ef2aSThomas Huth uint32_t target_el; 593fcf5ef2aSThomas Huth uint32_t excp_idx; 594d63d0ec5SRichard Henderson 595d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 596fcf5ef2aSThomas Huth 597fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 598fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 599fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 600be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 601be879556SRichard Henderson cur_el, secure, hcr_el2)) { 602d63d0ec5SRichard Henderson goto found; 603fcf5ef2aSThomas Huth } 604fcf5ef2aSThomas Huth } 605fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 606fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 607fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 608be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 609be879556SRichard Henderson cur_el, secure, hcr_el2)) { 610d63d0ec5SRichard Henderson goto found; 611fcf5ef2aSThomas Huth } 612fcf5ef2aSThomas Huth } 613fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 614fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 615fcf5ef2aSThomas Huth target_el = 1; 616be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 617be879556SRichard Henderson cur_el, secure, hcr_el2)) { 618d63d0ec5SRichard Henderson goto found; 619fcf5ef2aSThomas Huth } 620fcf5ef2aSThomas Huth } 621fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 622fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 623fcf5ef2aSThomas Huth target_el = 1; 624be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 625be879556SRichard Henderson cur_el, secure, hcr_el2)) { 626d63d0ec5SRichard Henderson goto found; 627d63d0ec5SRichard Henderson } 628d63d0ec5SRichard Henderson } 629d63d0ec5SRichard Henderson return false; 630d63d0ec5SRichard Henderson 631d63d0ec5SRichard Henderson found: 632fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 633fcf5ef2aSThomas Huth env->exception.target_el = target_el; 63478271684SClaudio Fontana cc->tcg_ops->do_interrupt(cs); 635d63d0ec5SRichard Henderson return true; 636fcf5ef2aSThomas Huth } 637083afd18SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 638fcf5ef2aSThomas Huth 63989430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 64089430fc6SPeter Maydell { 64189430fc6SPeter Maydell /* 64289430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 64389430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 64489430fc6SPeter Maydell */ 64589430fc6SPeter Maydell CPUARMState *env = &cpu->env; 64689430fc6SPeter Maydell CPUState *cs = CPU(cpu); 64789430fc6SPeter Maydell 64889430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 64989430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 65089430fc6SPeter Maydell 65189430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 65289430fc6SPeter Maydell if (new_state) { 65389430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 65489430fc6SPeter Maydell } else { 65589430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 65689430fc6SPeter Maydell } 65789430fc6SPeter Maydell } 65889430fc6SPeter Maydell } 65989430fc6SPeter Maydell 66089430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 66189430fc6SPeter Maydell { 66289430fc6SPeter Maydell /* 66389430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 66489430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 66589430fc6SPeter Maydell */ 66689430fc6SPeter Maydell CPUARMState *env = &cpu->env; 66789430fc6SPeter Maydell CPUState *cs = CPU(cpu); 66889430fc6SPeter Maydell 66989430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 67089430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 67189430fc6SPeter Maydell 67289430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 67389430fc6SPeter Maydell if (new_state) { 67489430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 67589430fc6SPeter Maydell } else { 67689430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 67789430fc6SPeter Maydell } 67889430fc6SPeter Maydell } 67989430fc6SPeter Maydell } 68089430fc6SPeter Maydell 681fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 682fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 683fcf5ef2aSThomas Huth { 684fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 685fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 686fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 687fcf5ef2aSThomas Huth static const int mask[] = { 688fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 689fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 690fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 691fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 692fcf5ef2aSThomas Huth }; 693fcf5ef2aSThomas Huth 694ed89f078SPeter Maydell if (level) { 695ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 696ed89f078SPeter Maydell } else { 697ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 698ed89f078SPeter Maydell } 699ed89f078SPeter Maydell 700fcf5ef2aSThomas Huth switch (irq) { 701fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 70289430fc6SPeter Maydell assert(arm_feature(env, ARM_FEATURE_EL2)); 70389430fc6SPeter Maydell arm_cpu_update_virq(cpu); 70489430fc6SPeter Maydell break; 705fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 706fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 70789430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 70889430fc6SPeter Maydell break; 709fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 710fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 711fcf5ef2aSThomas Huth if (level) { 712fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 713fcf5ef2aSThomas Huth } else { 714fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 715fcf5ef2aSThomas Huth } 716fcf5ef2aSThomas Huth break; 717fcf5ef2aSThomas Huth default: 718fcf5ef2aSThomas Huth g_assert_not_reached(); 719fcf5ef2aSThomas Huth } 720fcf5ef2aSThomas Huth } 721fcf5ef2aSThomas Huth 722fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 723fcf5ef2aSThomas Huth { 724fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 725fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 726ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 727fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 728ed89f078SPeter Maydell uint32_t linestate_bit; 729f6530926SEric Auger int irq_id; 730fcf5ef2aSThomas Huth 731fcf5ef2aSThomas Huth switch (irq) { 732fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 733f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 734ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 735fcf5ef2aSThomas Huth break; 736fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 737f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 738ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 739fcf5ef2aSThomas Huth break; 740fcf5ef2aSThomas Huth default: 741fcf5ef2aSThomas Huth g_assert_not_reached(); 742fcf5ef2aSThomas Huth } 743ed89f078SPeter Maydell 744ed89f078SPeter Maydell if (level) { 745ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 746ed89f078SPeter Maydell } else { 747ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 748ed89f078SPeter Maydell } 749f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 750fcf5ef2aSThomas Huth #endif 751fcf5ef2aSThomas Huth } 752fcf5ef2aSThomas Huth 753fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 754fcf5ef2aSThomas Huth { 755fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 756fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 757fcf5ef2aSThomas Huth 758fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 759fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 760fcf5ef2aSThomas Huth } 761fcf5ef2aSThomas Huth 762fcf5ef2aSThomas Huth #endif 763fcf5ef2aSThomas Huth 764fcf5ef2aSThomas Huth static int 765fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 766fcf5ef2aSThomas Huth { 767fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 768fcf5ef2aSThomas Huth } 769fcf5ef2aSThomas Huth 770fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 771fcf5ef2aSThomas Huth { 772fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 773fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 7747bcdbf51SRichard Henderson bool sctlr_b; 775fcf5ef2aSThomas Huth 776fcf5ef2aSThomas Huth if (is_a64(env)) { 777fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 778fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 779fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 780fcf5ef2aSThomas Huth */ 781fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 782fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 783fcf5ef2aSThomas Huth #endif 784110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 78515fa1a0aSRichard Henderson info->cap_insn_unit = 4; 78615fa1a0aSRichard Henderson info->cap_insn_split = 4; 787110f6c70SRichard Henderson } else { 788110f6c70SRichard Henderson int cap_mode; 789110f6c70SRichard Henderson if (env->thumb) { 790fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 79115fa1a0aSRichard Henderson info->cap_insn_unit = 2; 79215fa1a0aSRichard Henderson info->cap_insn_split = 4; 793110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 794fcf5ef2aSThomas Huth } else { 795fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 79615fa1a0aSRichard Henderson info->cap_insn_unit = 4; 79715fa1a0aSRichard Henderson info->cap_insn_split = 4; 798110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 799fcf5ef2aSThomas Huth } 800110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 801110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 802110f6c70SRichard Henderson } 803110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 804110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 805110f6c70SRichard Henderson } 806110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 807110f6c70SRichard Henderson info->cap_mode = cap_mode; 808fcf5ef2aSThomas Huth } 8097bcdbf51SRichard Henderson 8107bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 8117bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 812fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 813fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 814fcf5ef2aSThomas Huth #else 815fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 816fcf5ef2aSThomas Huth #endif 817fcf5ef2aSThomas Huth } 818f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 8197bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 8207bcdbf51SRichard Henderson if (sctlr_b) { 821f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 822f7478a92SJulian Brown } 8237bcdbf51SRichard Henderson #endif 824fcf5ef2aSThomas Huth } 825fcf5ef2aSThomas Huth 82686480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 82786480615SPhilippe Mathieu-Daudé 82886480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 82986480615SPhilippe Mathieu-Daudé { 83086480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 83186480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 83286480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 83386480615SPhilippe Mathieu-Daudé int i; 83486480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 83586480615SPhilippe Mathieu-Daudé const char *ns_status; 83686480615SPhilippe Mathieu-Daudé 83786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 83886480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 83986480615SPhilippe Mathieu-Daudé if (i == 31) { 84086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 84186480615SPhilippe Mathieu-Daudé } else { 84286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 84386480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 84486480615SPhilippe Mathieu-Daudé } 84586480615SPhilippe Mathieu-Daudé } 84686480615SPhilippe Mathieu-Daudé 84786480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 84886480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 84986480615SPhilippe Mathieu-Daudé } else { 85086480615SPhilippe Mathieu-Daudé ns_status = ""; 85186480615SPhilippe Mathieu-Daudé } 85286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 85386480615SPhilippe Mathieu-Daudé psr, 85486480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 85586480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 85686480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 85786480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 85886480615SPhilippe Mathieu-Daudé ns_status, 85986480615SPhilippe Mathieu-Daudé el, 86086480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 86186480615SPhilippe Mathieu-Daudé 86286480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 86386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 86486480615SPhilippe Mathieu-Daudé } 86586480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 86686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 86786480615SPhilippe Mathieu-Daudé return; 86886480615SPhilippe Mathieu-Daudé } 86986480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 87086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 87186480615SPhilippe Mathieu-Daudé return; 87286480615SPhilippe Mathieu-Daudé } 87386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 87486480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 87586480615SPhilippe Mathieu-Daudé 87686480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 87786480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 87886480615SPhilippe Mathieu-Daudé 87986480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 88086480615SPhilippe Mathieu-Daudé bool eol; 88186480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 88286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 88386480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 88486480615SPhilippe Mathieu-Daudé eol = true; 88586480615SPhilippe Mathieu-Daudé } else { 88686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 88786480615SPhilippe Mathieu-Daudé switch (zcr_len) { 88886480615SPhilippe Mathieu-Daudé case 0: 88986480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 89086480615SPhilippe Mathieu-Daudé break; 89186480615SPhilippe Mathieu-Daudé case 1: 89286480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 89386480615SPhilippe Mathieu-Daudé break; 89486480615SPhilippe Mathieu-Daudé case 2: 89586480615SPhilippe Mathieu-Daudé case 3: 89686480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 89786480615SPhilippe Mathieu-Daudé break; 89886480615SPhilippe Mathieu-Daudé default: 89986480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 90086480615SPhilippe Mathieu-Daudé eol = true; 90186480615SPhilippe Mathieu-Daudé break; 90286480615SPhilippe Mathieu-Daudé } 90386480615SPhilippe Mathieu-Daudé } 90486480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 90586480615SPhilippe Mathieu-Daudé int digits; 90686480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 90786480615SPhilippe Mathieu-Daudé digits = 16; 90886480615SPhilippe Mathieu-Daudé } else { 90986480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 91086480615SPhilippe Mathieu-Daudé } 91186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 91286480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 91386480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 91486480615SPhilippe Mathieu-Daudé } 91586480615SPhilippe Mathieu-Daudé } 91686480615SPhilippe Mathieu-Daudé 91786480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 91886480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 91986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 92086480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 92186480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 92286480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 92386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 92486480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 92586480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 92686480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 92786480615SPhilippe Mathieu-Daudé } else { 92886480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 92986480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 93086480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 93186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 93286480615SPhilippe Mathieu-Daudé } else if (!odd) { 93386480615SPhilippe Mathieu-Daudé if (j > 0) { 93486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 93586480615SPhilippe Mathieu-Daudé } else { 93686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 93786480615SPhilippe Mathieu-Daudé } 93886480615SPhilippe Mathieu-Daudé } 93986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 94086480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 94186480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 94286480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 94386480615SPhilippe Mathieu-Daudé } 94486480615SPhilippe Mathieu-Daudé } 94586480615SPhilippe Mathieu-Daudé } 94686480615SPhilippe Mathieu-Daudé } else { 94786480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 94886480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 94986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 95086480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 95186480615SPhilippe Mathieu-Daudé } 95286480615SPhilippe Mathieu-Daudé } 95386480615SPhilippe Mathieu-Daudé } 95486480615SPhilippe Mathieu-Daudé 95586480615SPhilippe Mathieu-Daudé #else 95686480615SPhilippe Mathieu-Daudé 95786480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 95886480615SPhilippe Mathieu-Daudé { 95986480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 96086480615SPhilippe Mathieu-Daudé } 96186480615SPhilippe Mathieu-Daudé 96286480615SPhilippe Mathieu-Daudé #endif 96386480615SPhilippe Mathieu-Daudé 96486480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 96586480615SPhilippe Mathieu-Daudé { 96686480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 96786480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 96886480615SPhilippe Mathieu-Daudé int i; 96986480615SPhilippe Mathieu-Daudé 97086480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 97186480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 97286480615SPhilippe Mathieu-Daudé return; 97386480615SPhilippe Mathieu-Daudé } 97486480615SPhilippe Mathieu-Daudé 97586480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 97686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 97786480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 97886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 97986480615SPhilippe Mathieu-Daudé } else { 98086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 98186480615SPhilippe Mathieu-Daudé } 98286480615SPhilippe Mathieu-Daudé } 98386480615SPhilippe Mathieu-Daudé 98486480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 98586480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 98686480615SPhilippe Mathieu-Daudé const char *mode; 98786480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 98886480615SPhilippe Mathieu-Daudé 98986480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 99086480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 99186480615SPhilippe Mathieu-Daudé } 99286480615SPhilippe Mathieu-Daudé 99386480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 99486480615SPhilippe Mathieu-Daudé mode = "handler"; 99586480615SPhilippe Mathieu-Daudé } else { 99686480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 99786480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 99886480615SPhilippe Mathieu-Daudé } else { 99986480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 100086480615SPhilippe Mathieu-Daudé } 100186480615SPhilippe Mathieu-Daudé } 100286480615SPhilippe Mathieu-Daudé 100386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 100486480615SPhilippe Mathieu-Daudé xpsr, 100586480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 100686480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 100786480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 100886480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 100986480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 101086480615SPhilippe Mathieu-Daudé ns_status, 101186480615SPhilippe Mathieu-Daudé mode); 101286480615SPhilippe Mathieu-Daudé } else { 101386480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 101486480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 101586480615SPhilippe Mathieu-Daudé 101686480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 101786480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 101886480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 101986480615SPhilippe Mathieu-Daudé } 102086480615SPhilippe Mathieu-Daudé 102186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 102286480615SPhilippe Mathieu-Daudé psr, 102386480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 102486480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 102586480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 102686480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 102786480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 102886480615SPhilippe Mathieu-Daudé ns_status, 102986480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 103086480615SPhilippe Mathieu-Daudé } 103186480615SPhilippe Mathieu-Daudé 103286480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 103386480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 1034a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 1035a6627f5fSRichard Henderson numvfpregs = 32; 10367fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 1037a6627f5fSRichard Henderson numvfpregs = 16; 103886480615SPhilippe Mathieu-Daudé } 103986480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 104086480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 104186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 104286480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 104386480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 104486480615SPhilippe Mathieu-Daudé i, v); 104586480615SPhilippe Mathieu-Daudé } 104686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 1047aa291908SPeter Maydell if (cpu_isar_feature(aa32_mve, cpu)) { 1048aa291908SPeter Maydell qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr); 1049aa291908SPeter Maydell } 105086480615SPhilippe Mathieu-Daudé } 105186480615SPhilippe Mathieu-Daudé } 105286480615SPhilippe Mathieu-Daudé 105346de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 105446de5913SIgor Mammedov { 105546de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 105646de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 105746de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 105846de5913SIgor Mammedov } 105946de5913SIgor Mammedov 1060ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 1061ac87e507SPeter Maydell { 1062ac87e507SPeter Maydell /* 1063ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 1064ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 1065ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 1066ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 1067ac87e507SPeter Maydell */ 1068ac87e507SPeter Maydell ARMCPRegInfo *r = data; 1069ac87e507SPeter Maydell 1070ac87e507SPeter Maydell g_free((void *)r->name); 1071ac87e507SPeter Maydell g_free(r); 1072ac87e507SPeter Maydell } 1073ac87e507SPeter Maydell 1074fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1075fcf5ef2aSThomas Huth { 1076fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1077fcf5ef2aSThomas Huth 10787506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 1079fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 1080ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 1081fcf5ef2aSThomas Huth 1082b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 108308267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 108408267487SAaron Lindsay 1085b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY 1086b3d52804SRichard Henderson # ifdef TARGET_AARCH64 1087b3d52804SRichard Henderson /* 1088b3d52804SRichard Henderson * The linux kernel defaults to 512-bit vectors, when sve is supported. 1089b3d52804SRichard Henderson * See documentation for /proc/sys/abi/sve_default_vector_length, and 1090b3d52804SRichard Henderson * our corresponding sve-default-vector-length cpu property. 1091b3d52804SRichard Henderson */ 1092b3d52804SRichard Henderson cpu->sve_default_vq = 4; 1093b3d52804SRichard Henderson # endif 1094b3d52804SRichard Henderson #else 1095fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1096fcf5ef2aSThomas Huth if (kvm_enabled()) { 1097fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1098fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1099fcf5ef2aSThomas Huth */ 1100fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1101fcf5ef2aSThomas Huth } else { 1102fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1103fcf5ef2aSThomas Huth } 1104fcf5ef2aSThomas Huth 1105fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1106fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1107aa1b3111SPeter Maydell 1108aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1109aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 111007f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 111107f48730SAndrew Jones "pmu-interrupt", 1); 1112fcf5ef2aSThomas Huth #endif 1113fcf5ef2aSThomas Huth 1114fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1115fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1116fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1117fcf5ef2aSThomas Huth */ 1118fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 11190dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */ 1120fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1121fcf5ef2aSThomas Huth 11222c9c0bf9SAlexander Graf if (tcg_enabled() || hvf_enabled()) { 11230dc71c70SAkihiko Odaki /* TCG and HVF implement PSCI 1.1 */ 11240dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_1_1; 1125fcf5ef2aSThomas Huth } 1126fcf5ef2aSThomas Huth } 1127fcf5ef2aSThomas Huth 112896eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 112996eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 113096eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 113196eec6b2SAndrew Jeffery 1132fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1133fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1134fcf5ef2aSThomas Huth 1135fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1136fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1137fcf5ef2aSThomas Huth 1138fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 1139fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 1140fcf5ef2aSThomas Huth 114145ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1142c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1143c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1144c25bd18aSPeter Maydell 1145fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1146fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 114745ca3a14SRichard Henderson #endif 1148fcf5ef2aSThomas Huth 11493a062d57SJulian Brown static Property arm_cpu_cfgend_property = 11503a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 11513a062d57SJulian Brown 115297a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 115397a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 115497a28b0eSPeter Maydell 115597a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 115697a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 115797a28b0eSPeter Maydell 1158ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1159ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1160ea90db0aSPeter Maydell 1161fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1162fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1163fcf5ef2aSThomas Huth 11648d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 11658d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 11668d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 11678d92e26bSPeter Maydell * to override that with an incorrect constant value. 11688d92e26bSPeter Maydell */ 1169fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 11708d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 11718d92e26bSPeter Maydell pmsav7_dregion, 11728d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1173fcf5ef2aSThomas Huth 1174ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1175ae502508SAndrew Jones { 1176ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1177ae502508SAndrew Jones 1178ae502508SAndrew Jones return cpu->has_pmu; 1179ae502508SAndrew Jones } 1180ae502508SAndrew Jones 1181ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1182ae502508SAndrew Jones { 1183ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1184ae502508SAndrew Jones 1185ae502508SAndrew Jones if (value) { 11867d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1187ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1188ae502508SAndrew Jones return; 1189ae502508SAndrew Jones } 1190ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1191ae502508SAndrew Jones } else { 1192ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1193ae502508SAndrew Jones } 1194ae502508SAndrew Jones cpu->has_pmu = value; 1195ae502508SAndrew Jones } 1196ae502508SAndrew Jones 11977def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 11987def8754SAndrew Jeffery { 119996eec6b2SAndrew Jeffery /* 120096eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 120196eec6b2SAndrew Jeffery * 120296eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 120396eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 120496eec6b2SAndrew Jeffery * 120596eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 120696eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 120796eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 120896eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 120996eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 121096eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 121196eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 121296eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 121396eec6b2SAndrew Jeffery * 121496eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 121596eec6b2SAndrew Jeffery * cannot become zero. 121696eec6b2SAndrew Jeffery */ 12177def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 12187def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 12197def8754SAndrew Jeffery } 12207def8754SAndrew Jeffery 122151e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1222fcf5ef2aSThomas Huth { 1223fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1224fcf5ef2aSThomas Huth 1225790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1226790a1150SPeter Maydell * in realize with the other feature-implication checks because 1227790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1228790a1150SPeter Maydell */ 1229790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1230790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1231790a1150SPeter Maydell } 1232790a1150SPeter Maydell 1233fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1234fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 123594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1236fcf5ef2aSThomas Huth } 1237fcf5ef2aSThomas Huth 1238fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 123994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1240fcf5ef2aSThomas Huth } 1241fcf5ef2aSThomas Huth 1242fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 124394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property); 1244fcf5ef2aSThomas Huth } 1245fcf5ef2aSThomas Huth 124645ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1247fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1248fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1249fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1250fcf5ef2aSThomas Huth */ 125194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1252fcf5ef2aSThomas Huth 1253fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1254fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1255fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1256fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1257d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1258fcf5ef2aSThomas Huth } 1259fcf5ef2aSThomas Huth 1260c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 126194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1262c25bd18aSPeter Maydell } 126345ca3a14SRichard Henderson #endif 1264c25bd18aSPeter Maydell 1265fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1266ae502508SAndrew Jones cpu->has_pmu = true; 1267d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1268fcf5ef2aSThomas Huth } 1269fcf5ef2aSThomas Huth 127097a28b0eSPeter Maydell /* 127197a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 127297a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 127397a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 127497a28b0eSPeter Maydell */ 12757d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 12767d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 12777d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 127897a28b0eSPeter Maydell cpu->has_vfp = true; 127997a28b0eSPeter Maydell if (!kvm_enabled()) { 128094d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 128197a28b0eSPeter Maydell } 128297a28b0eSPeter Maydell } 128397a28b0eSPeter Maydell 128497a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 128597a28b0eSPeter Maydell cpu->has_neon = true; 128697a28b0eSPeter Maydell if (!kvm_enabled()) { 128794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 128897a28b0eSPeter Maydell } 128997a28b0eSPeter Maydell } 129097a28b0eSPeter Maydell 1291ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1292ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 129394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1294ea90db0aSPeter Maydell } 1295ea90db0aSPeter Maydell 1296452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 129794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1298fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1299fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 130094d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1301fcf5ef2aSThomas Huth } 1302fcf5ef2aSThomas Huth } 1303fcf5ef2aSThomas Huth 1304181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1305181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1306181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1307d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1308f9f62e4cSPeter Maydell /* 1309f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1310f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1311f9f62e4cSPeter Maydell * the property to be set after realize. 1312f9f62e4cSPeter Maydell */ 131364a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 131464a7b8deSFelipe Franciosi &cpu->init_svtor, 1315d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1316181962fdSPeter Maydell } 13177cda2149SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 13187cda2149SPeter Maydell /* 13197cda2149SPeter Maydell * Initial value of the NS VTOR (for cores without the Security 13207cda2149SPeter Maydell * extension, this is the only VTOR) 13217cda2149SPeter Maydell */ 13227cda2149SPeter Maydell object_property_add_uint32_ptr(obj, "init-nsvtor", 13237cda2149SPeter Maydell &cpu->init_nsvtor, 13247cda2149SPeter Maydell OBJ_PROP_FLAG_READWRITE); 13257cda2149SPeter Maydell } 1326181962fdSPeter Maydell 1327bddd892eSPeter Maydell /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */ 1328bddd892eSPeter Maydell object_property_add_uint32_ptr(obj, "psci-conduit", 1329bddd892eSPeter Maydell &cpu->psci_conduit, 1330bddd892eSPeter Maydell OBJ_PROP_FLAG_READWRITE); 1331bddd892eSPeter Maydell 133294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 133396eec6b2SAndrew Jeffery 133496eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 133594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 133696eec6b2SAndrew Jeffery } 13379e6f8d8aSfangying 13389e6f8d8aSfangying if (kvm_enabled()) { 13399e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 13409e6f8d8aSfangying } 13418bce44a2SRichard Henderson 13428bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 13438bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 13448bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 13458bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 13468bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13478bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 13488bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13498bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13508bce44a2SRichard Henderson 13518bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 13528bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 13538bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13548bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 13558bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13568bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13578bce44a2SRichard Henderson } 13588bce44a2SRichard Henderson } 13598bce44a2SRichard Henderson #endif 1360fcf5ef2aSThomas Huth } 1361fcf5ef2aSThomas Huth 1362fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1363fcf5ef2aSThomas Huth { 1364fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 136508267487SAaron Lindsay ARMELChangeHook *hook, *next; 136608267487SAaron Lindsay 1367fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 136808267487SAaron Lindsay 1369b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1370b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1371b5c53d1bSAaron Lindsay g_free(hook); 1372b5c53d1bSAaron Lindsay } 137308267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 137408267487SAaron Lindsay QLIST_REMOVE(hook, node); 137508267487SAaron Lindsay g_free(hook); 137608267487SAaron Lindsay } 13774e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 13784e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 13794e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 13804e7beb0cSAaron Lindsay OS } 13814e7beb0cSAaron Lindsay OS #endif 1382fcf5ef2aSThomas Huth } 1383fcf5ef2aSThomas Huth 13840df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 13850df9142dSAndrew Jones { 13860df9142dSAndrew Jones Error *local_err = NULL; 13870df9142dSAndrew Jones 13880df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 13890df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 13900df9142dSAndrew Jones if (local_err != NULL) { 13910df9142dSAndrew Jones error_propagate(errp, local_err); 13920df9142dSAndrew Jones return; 13930df9142dSAndrew Jones } 1394eb94284dSRichard Henderson 1395eb94284dSRichard Henderson arm_cpu_pauth_finalize(cpu, &local_err); 1396eb94284dSRichard Henderson if (local_err != NULL) { 1397eb94284dSRichard Henderson error_propagate(errp, local_err); 1398eb94284dSRichard Henderson return; 1399eb94284dSRichard Henderson } 140069b2265dSRichard Henderson 140169b2265dSRichard Henderson arm_cpu_lpa2_finalize(cpu, &local_err); 140269b2265dSRichard Henderson if (local_err != NULL) { 140369b2265dSRichard Henderson error_propagate(errp, local_err); 140469b2265dSRichard Henderson return; 140569b2265dSRichard Henderson } 1406eb94284dSRichard Henderson } 140768970d1eSAndrew Jones 140868970d1eSAndrew Jones if (kvm_enabled()) { 140968970d1eSAndrew Jones kvm_arm_steal_time_finalize(cpu, &local_err); 141068970d1eSAndrew Jones if (local_err != NULL) { 141168970d1eSAndrew Jones error_propagate(errp, local_err); 141268970d1eSAndrew Jones return; 141368970d1eSAndrew Jones } 141468970d1eSAndrew Jones } 14150df9142dSAndrew Jones } 14160df9142dSAndrew Jones 1417fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1418fcf5ef2aSThomas Huth { 1419fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1420fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1421fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1422fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1423fcf5ef2aSThomas Huth int pagebits; 1424fcf5ef2aSThomas Huth Error *local_err = NULL; 14250f8d06f1SRichard Henderson bool no_aa32 = false; 1426fcf5ef2aSThomas Huth 1427c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1428c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1429c4487d76SPeter Maydell * this is the first point where we can report it. 1430c4487d76SPeter Maydell */ 1431c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1432585df85eSPeter Maydell if (!kvm_enabled() && !hvf_enabled()) { 1433585df85eSPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF"); 1434c4487d76SPeter Maydell } else { 1435c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1436c4487d76SPeter Maydell } 1437c4487d76SPeter Maydell return; 1438c4487d76SPeter Maydell } 1439c4487d76SPeter Maydell 144095f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 144195f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 144295f87565SPeter Maydell * hardware; trying to use one without the other is a command line 144395f87565SPeter Maydell * error and will result in segfaults if not caught here. 144495f87565SPeter Maydell */ 144595f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 144695f87565SPeter Maydell if (!env->nvic) { 144795f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 144895f87565SPeter Maydell return; 144995f87565SPeter Maydell } 145095f87565SPeter Maydell } else { 145195f87565SPeter Maydell if (env->nvic) { 145295f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 145395f87565SPeter Maydell return; 145495f87565SPeter Maydell } 145595f87565SPeter Maydell } 1456397cd31fSPeter Maydell 145749e7f191SPeter Maydell if (kvm_enabled()) { 145849e7f191SPeter Maydell /* 145949e7f191SPeter Maydell * Catch all the cases which might cause us to create more than one 146049e7f191SPeter Maydell * address space for the CPU (otherwise we will assert() later in 146149e7f191SPeter Maydell * cpu_address_space_init()). 146249e7f191SPeter Maydell */ 146349e7f191SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 146449e7f191SPeter Maydell error_setg(errp, 146549e7f191SPeter Maydell "Cannot enable KVM when using an M-profile guest CPU"); 146649e7f191SPeter Maydell return; 146749e7f191SPeter Maydell } 146849e7f191SPeter Maydell if (cpu->has_el3) { 146949e7f191SPeter Maydell error_setg(errp, 147049e7f191SPeter Maydell "Cannot enable KVM when guest CPU has EL3 enabled"); 147149e7f191SPeter Maydell return; 147249e7f191SPeter Maydell } 147349e7f191SPeter Maydell if (cpu->tag_memory) { 147449e7f191SPeter Maydell error_setg(errp, 147549e7f191SPeter Maydell "Cannot enable KVM when guest CPUs has MTE enabled"); 147649e7f191SPeter Maydell return; 147749e7f191SPeter Maydell } 147849e7f191SPeter Maydell } 147949e7f191SPeter Maydell 148096eec6b2SAndrew Jeffery { 148196eec6b2SAndrew Jeffery uint64_t scale; 148296eec6b2SAndrew Jeffery 148396eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 148496eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 148596eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 148696eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 148796eec6b2SAndrew Jeffery return; 148896eec6b2SAndrew Jeffery } 148996eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 149096eec6b2SAndrew Jeffery } else { 149196eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 149296eec6b2SAndrew Jeffery } 149396eec6b2SAndrew Jeffery 149496eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1495397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 149696eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1497397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 149896eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1499397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 150096eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1501397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 15028c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 15038c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 150496eec6b2SAndrew Jeffery } 150595f87565SPeter Maydell #endif 150695f87565SPeter Maydell 1507fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1508fcf5ef2aSThomas Huth if (local_err != NULL) { 1509fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1510fcf5ef2aSThomas Huth return; 1511fcf5ef2aSThomas Huth } 1512fcf5ef2aSThomas Huth 15130df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 15140df9142dSAndrew Jones if (local_err != NULL) { 15150df9142dSAndrew Jones error_propagate(errp, local_err); 15160df9142dSAndrew Jones return; 15170df9142dSAndrew Jones } 15180df9142dSAndrew Jones 151997a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 152097a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 152197a28b0eSPeter Maydell /* 152297a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 152397a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 152497a28b0eSPeter Maydell */ 152597a28b0eSPeter Maydell error_setg(errp, 152697a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 152797a28b0eSPeter Maydell return; 152897a28b0eSPeter Maydell } 152997a28b0eSPeter Maydell 153097a28b0eSPeter Maydell if (!cpu->has_vfp) { 153197a28b0eSPeter Maydell uint64_t t; 153297a28b0eSPeter Maydell uint32_t u; 153397a28b0eSPeter Maydell 153497a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 153597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 153697a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 153797a28b0eSPeter Maydell 153897a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 153997a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 154097a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 154197a28b0eSPeter Maydell 154297a28b0eSPeter Maydell u = cpu->isar.id_isar6; 154397a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 15443c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 154597a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 154697a28b0eSPeter Maydell 154797a28b0eSPeter Maydell u = cpu->isar.mvfr0; 154897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 154997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 155097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 155197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 155297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 1553532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1554532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 1555532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 1556532a3af5SPeter Maydell } 155797a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 155897a28b0eSPeter Maydell 155997a28b0eSPeter Maydell u = cpu->isar.mvfr1; 156097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 156197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 156297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 1563532a3af5SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1564532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR1, FP16, 0); 1565532a3af5SPeter Maydell } 156697a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 156797a28b0eSPeter Maydell 156897a28b0eSPeter Maydell u = cpu->isar.mvfr2; 156997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 157097a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 157197a28b0eSPeter Maydell } 157297a28b0eSPeter Maydell 157397a28b0eSPeter Maydell if (!cpu->has_neon) { 157497a28b0eSPeter Maydell uint64_t t; 157597a28b0eSPeter Maydell uint32_t u; 157697a28b0eSPeter Maydell 157797a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 157897a28b0eSPeter Maydell 157997a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 158097a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 158197a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 158297a28b0eSPeter Maydell 158397a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 158497a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 15853c93dfa4SRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); 1586f8680aaaSRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); 158797a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 158897a28b0eSPeter Maydell 158997a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 159097a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 159197a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 159297a28b0eSPeter Maydell 159397a28b0eSPeter Maydell u = cpu->isar.id_isar5; 159497a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 159597a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 159697a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 159797a28b0eSPeter Maydell 159897a28b0eSPeter Maydell u = cpu->isar.id_isar6; 159997a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 160097a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 16013c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 1602f8680aaaSRichard Henderson u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); 160397a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 160497a28b0eSPeter Maydell 1605532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 160697a28b0eSPeter Maydell u = cpu->isar.mvfr1; 160797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 160897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 160997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 161097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 161197a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 161297a28b0eSPeter Maydell 161397a28b0eSPeter Maydell u = cpu->isar.mvfr2; 161497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 161597a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 161697a28b0eSPeter Maydell } 1617532a3af5SPeter Maydell } 161897a28b0eSPeter Maydell 161997a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 162097a28b0eSPeter Maydell uint64_t t; 162197a28b0eSPeter Maydell uint32_t u; 162297a28b0eSPeter Maydell 162397a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 162497a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 162597a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 162697a28b0eSPeter Maydell 162797a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 162897a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 162997a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 163097a28b0eSPeter Maydell 163197a28b0eSPeter Maydell u = cpu->isar.mvfr0; 163297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 163397a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1634c52881bbSRichard Henderson 1635c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1636c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1637c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1638c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 163997a28b0eSPeter Maydell } 164097a28b0eSPeter Maydell 1641ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1642ea90db0aSPeter Maydell uint32_t u; 1643ea90db0aSPeter Maydell 1644ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1645ea90db0aSPeter Maydell 1646ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1647ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1648ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1649ea90db0aSPeter Maydell 1650ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1651ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1652ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1653ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1654ea90db0aSPeter Maydell 1655ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1656ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1657ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1658ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1659ea90db0aSPeter Maydell } 1660ea90db0aSPeter Maydell 1661fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1662fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 16635256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 16645256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 16655256df88SRichard Henderson } else { 16665110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 16675110e683SAaron Lindsay } 16685256df88SRichard Henderson } 16690f8d06f1SRichard Henderson 16700f8d06f1SRichard Henderson /* 16710f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 16720f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 16730f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 16748f4821d7SPeter Maydell * As a general principle, we also do not make ID register 16758f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 16768f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 16770f8d06f1SRichard Henderson */ 16780f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 16790f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 16800f8d06f1SRichard Henderson } 16810f8d06f1SRichard Henderson 16825110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 16835110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 16845110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 16855110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 16865110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 16875110e683SAaron Lindsay * include the various other features that V7VE implies. 16885110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 16895110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 16905110e683SAaron Lindsay */ 1691873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1692873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1693fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 16945110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1695fcf5ef2aSThomas Huth } 1696fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1697fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1698fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1699fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1700fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1701fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1702fcf5ef2aSThomas Huth } else { 1703fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1704fcf5ef2aSThomas Huth } 170591db4642SCédric Le Goater 170691db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 170791db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 170891db4642SCédric Le Goater */ 170991db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1710fcf5ef2aSThomas Huth } 1711fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1712fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1713fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1714fcf5ef2aSThomas Huth } 1715fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1716fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1717fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1718873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1719873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1720fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1721fcf5ef2aSThomas Huth } 1722fcf5ef2aSThomas Huth } 1723fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1724fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1725fcf5ef2aSThomas Huth } 1726fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1727fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1728fcf5ef2aSThomas Huth } 1729fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1730fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1731fcf5ef2aSThomas Huth } 1732fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1733fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1734fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1735fcf5ef2aSThomas Huth } 1736fcf5ef2aSThomas Huth 1737ea7ac69dSPeter Maydell /* 1738ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1739ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1740ea7ac69dSPeter Maydell */ 17417d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 17427d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 17437d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1744ea7ac69dSPeter Maydell 1745fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1746fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1747452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1748fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1749fcf5ef2aSThomas Huth * can use 4K pages. 1750fcf5ef2aSThomas Huth */ 1751fcf5ef2aSThomas Huth pagebits = 12; 1752fcf5ef2aSThomas Huth } else { 1753fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1754fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1755fcf5ef2aSThomas Huth */ 1756fcf5ef2aSThomas Huth pagebits = 10; 1757fcf5ef2aSThomas Huth } 1758fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1759fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1760fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1761fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1762fcf5ef2aSThomas Huth */ 1763fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1764fcf5ef2aSThomas Huth "system is using"); 1765fcf5ef2aSThomas Huth return; 1766fcf5ef2aSThomas Huth } 1767fcf5ef2aSThomas Huth 1768fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1769fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1770fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1771fcf5ef2aSThomas Huth * so these bits always RAZ. 1772fcf5ef2aSThomas Huth */ 1773fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 177446de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 177546de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1776fcf5ef2aSThomas Huth } 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1779fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1780fcf5ef2aSThomas Huth } 1781fcf5ef2aSThomas Huth 17823a062d57SJulian Brown if (cpu->cfgend) { 17833a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 17843a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 17853a062d57SJulian Brown } else { 17863a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 17873a062d57SJulian Brown } 17883a062d57SJulian Brown } 17893a062d57SJulian Brown 179040188188SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { 1791fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1792fcf5ef2aSThomas Huth * feature. 1793fcf5ef2aSThomas Huth */ 1794fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1795fcf5ef2aSThomas Huth 1796fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1797fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1798fcf5ef2aSThomas Huth */ 17998a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf0; 180047576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1801fcf5ef2aSThomas Huth } 1802fcf5ef2aSThomas Huth 1803c25bd18aSPeter Maydell if (!cpu->has_el2) { 1804c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1805c25bd18aSPeter Maydell } 1806c25bd18aSPeter Maydell 1807d6f02ce3SWei Huang if (!cpu->has_pmu) { 1808fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 180957a4a11bSAaron Lindsay } 181057a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1811bf8d0969SAaron Lindsay OS pmu_init(cpu); 181257a4a11bSAaron Lindsay 181357a4a11bSAaron Lindsay if (!kvm_enabled()) { 1814033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1815033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1816fcf5ef2aSThomas Huth } 18174e7beb0cSAaron Lindsay OS 18184e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 18194e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 18204e7beb0cSAaron Lindsay OS cpu); 18214e7beb0cSAaron Lindsay OS #endif 182257a4a11bSAaron Lindsay } else { 18232a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 18242a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1825a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 182657a4a11bSAaron Lindsay cpu->pmceid0 = 0; 182757a4a11bSAaron Lindsay cpu->pmceid1 = 0; 182857a4a11bSAaron Lindsay } 1829fcf5ef2aSThomas Huth 1830fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1831fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1832fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1833fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1834fcf5ef2aSThomas Huth */ 183547576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 18368a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf000; 1837fcf5ef2aSThomas Huth } 1838fcf5ef2aSThomas Huth 18396f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 18406f4e1405SRichard Henderson if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { 18416f4e1405SRichard Henderson /* 18426f4e1405SRichard Henderson * Disable the MTE feature bits if we do not have tag-memory 18436f4e1405SRichard Henderson * provided by the machine. 18446f4e1405SRichard Henderson */ 18456f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 18466f4e1405SRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); 18476f4e1405SRichard Henderson } 18486f4e1405SRichard Henderson #endif 18496f4e1405SRichard Henderson 1850f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1851f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1852f50cd314SPeter Maydell */ 1853fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1854f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1855f50cd314SPeter Maydell } 1856f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1857f50cd314SPeter Maydell cpu->has_mpu = false; 1858fcf5ef2aSThomas Huth } 1859fcf5ef2aSThomas Huth 1860452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1861fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1862fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1863fcf5ef2aSThomas Huth 1864fcf5ef2aSThomas Huth if (nr > 0xff) { 1865fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1866fcf5ef2aSThomas Huth return; 1867fcf5ef2aSThomas Huth } 1868fcf5ef2aSThomas Huth 1869fcf5ef2aSThomas Huth if (nr) { 18700e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 18710e1a46bbSPeter Maydell /* PMSAv8 */ 187262c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 187362c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 187462c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 187562c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 187662c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 187762c58ee0SPeter Maydell } 18780e1a46bbSPeter Maydell } else { 1879fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1880fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1881fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1882fcf5ef2aSThomas Huth } 1883fcf5ef2aSThomas Huth } 18840e1a46bbSPeter Maydell } 1885fcf5ef2aSThomas Huth 18869901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 18879901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 18889901c576SPeter Maydell 18899901c576SPeter Maydell if (nr > 0xff) { 18909901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 18919901c576SPeter Maydell return; 18929901c576SPeter Maydell } 18939901c576SPeter Maydell 18949901c576SPeter Maydell if (nr) { 18959901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 18969901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 18979901c576SPeter Maydell } 18989901c576SPeter Maydell } 18999901c576SPeter Maydell 190091db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 190191db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 190291db4642SCédric Le Goater } 190391db4642SCédric Le Goater 1904fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1905fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1906fcf5ef2aSThomas Huth 1907fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1908fcf5ef2aSThomas Huth 1909fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1910cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1911cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 19128bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 1913cc7d44c2SLike Xu 19148bce44a2SRichard Henderson /* 19158bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 19168bce44a2SRichard Henderson * the first call to cpu_address_space_init. 19178bce44a2SRichard Henderson */ 19188bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19198bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 19208bce44a2SRichard Henderson } else { 19218bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 19228bce44a2SRichard Henderson } 19231d2091bcSPeter Maydell 19248bce44a2SRichard Henderson if (has_secure) { 1925fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1926fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1927fcf5ef2aSThomas Huth } 192880ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 192980ceb07aSPeter Xu cpu->secure_memory); 1930fcf5ef2aSThomas Huth } 19318bce44a2SRichard Henderson 19328bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19338bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 19348bce44a2SRichard Henderson cpu->tag_memory); 19358bce44a2SRichard Henderson if (has_secure) { 19368bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 19378bce44a2SRichard Henderson cpu->secure_tag_memory); 19388bce44a2SRichard Henderson } 19398bce44a2SRichard Henderson } 19408bce44a2SRichard Henderson 194180ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1942f9a69711SAlistair Francis 1943f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1944f9a69711SAlistair Francis if (cpu->core_count == -1) { 1945f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1946f9a69711SAlistair Francis } 1947fcf5ef2aSThomas Huth #endif 1948fcf5ef2aSThomas Huth 1949a4157b80SRichard Henderson if (tcg_enabled()) { 1950a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 1951a4157b80SRichard Henderson 1952a4157b80SRichard Henderson /* 1953a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 1954a4157b80SRichard Henderson * 1955a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 1956a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 1957a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 1958a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 1959a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 1960a4157b80SRichard Henderson */ 1961a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 1962a4157b80SRichard Henderson 1963a4157b80SRichard Henderson /* 1964a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 1965a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 1966a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 1967a4157b80SRichard Henderson */ 1968a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 1969a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 1970a4157b80SRichard Henderson } 1971a4157b80SRichard Henderson } 1972a4157b80SRichard Henderson 1973fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1974fcf5ef2aSThomas Huth cpu_reset(cs); 1975fcf5ef2aSThomas Huth 1976fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1977fcf5ef2aSThomas Huth } 1978fcf5ef2aSThomas Huth 1979fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1980fcf5ef2aSThomas Huth { 1981fcf5ef2aSThomas Huth ObjectClass *oc; 1982fcf5ef2aSThomas Huth char *typename; 1983fcf5ef2aSThomas Huth char **cpuname; 1984a0032cc5SPeter Maydell const char *cpunamestr; 1985fcf5ef2aSThomas Huth 1986fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1987a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1988a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1989a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1990a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1991a0032cc5SPeter Maydell */ 1992a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1993a0032cc5SPeter Maydell cpunamestr = "max"; 1994a0032cc5SPeter Maydell } 1995a0032cc5SPeter Maydell #endif 1996a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1997fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 1998fcf5ef2aSThomas Huth g_strfreev(cpuname); 1999fcf5ef2aSThomas Huth g_free(typename); 2000fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 2001fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 2002fcf5ef2aSThomas Huth return NULL; 2003fcf5ef2aSThomas Huth } 2004fcf5ef2aSThomas Huth return oc; 2005fcf5ef2aSThomas Huth } 2006fcf5ef2aSThomas Huth 2007fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2008e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 2009fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2010fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 201115f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2012f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2013fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2014fcf5ef2aSThomas Huth }; 2015fcf5ef2aSThomas Huth 2016fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2017fcf5ef2aSThomas Huth { 2018fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2019fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2020fcf5ef2aSThomas Huth 2021fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2022fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2023fcf5ef2aSThomas Huth } 2024fcf5ef2aSThomas Huth return g_strdup("arm"); 2025fcf5ef2aSThomas Huth } 2026fcf5ef2aSThomas Huth 20278b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 20288b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h" 20298b80bd28SPhilippe Mathieu-Daudé 20308b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = { 203108928c6dSPhilippe Mathieu-Daudé .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug, 2032faf39e82SPhilippe Mathieu-Daudé .asidx_from_attrs = arm_asidx_from_attrs, 2033715e3c1aSPhilippe Mathieu-Daudé .write_elf32_note = arm_cpu_write_elf32_note, 2034715e3c1aSPhilippe Mathieu-Daudé .write_elf64_note = arm_cpu_write_elf64_note, 2035da383e02SPhilippe Mathieu-Daudé .virtio_is_big_endian = arm_cpu_virtio_is_big_endian, 2036feece4d0SPhilippe Mathieu-Daudé .legacy_vmsd = &vmstate_arm_cpu, 20378b80bd28SPhilippe Mathieu-Daudé }; 20388b80bd28SPhilippe Mathieu-Daudé #endif 20398b80bd28SPhilippe Mathieu-Daudé 204078271684SClaudio Fontana #ifdef CONFIG_TCG 204111906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = { 204278271684SClaudio Fontana .initialize = arm_translate_init, 204378271684SClaudio Fontana .synchronize_from_tb = arm_cpu_synchronize_from_tb, 204478271684SClaudio Fontana .debug_excp_handler = arm_debug_excp_handler, 204578271684SClaudio Fontana 20469b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY 20479b12b6b4SRichard Henderson .record_sigsegv = arm_cpu_record_sigsegv, 204839a099caSRichard Henderson .record_sigbus = arm_cpu_record_sigbus, 20499b12b6b4SRichard Henderson #else 20509b12b6b4SRichard Henderson .tlb_fill = arm_cpu_tlb_fill, 2051083afd18SPhilippe Mathieu-Daudé .cpu_exec_interrupt = arm_cpu_exec_interrupt, 205278271684SClaudio Fontana .do_interrupt = arm_cpu_do_interrupt, 205378271684SClaudio Fontana .do_transaction_failed = arm_cpu_do_transaction_failed, 205478271684SClaudio Fontana .do_unaligned_access = arm_cpu_do_unaligned_access, 205578271684SClaudio Fontana .adjust_watchpoint_address = arm_adjust_watchpoint_address, 205678271684SClaudio Fontana .debug_check_watchpoint = arm_debug_check_watchpoint, 2057b00d86bcSRichard Henderson .debug_check_breakpoint = arm_debug_check_breakpoint, 205878271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 205978271684SClaudio Fontana }; 206078271684SClaudio Fontana #endif /* CONFIG_TCG */ 206178271684SClaudio Fontana 2062fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2063fcf5ef2aSThomas Huth { 2064fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2065fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2066fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2067fcf5ef2aSThomas Huth 2068bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2069bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2070fcf5ef2aSThomas Huth 20714f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2072781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2073fcf5ef2aSThomas Huth 2074fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2075fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2076fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2077fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 2078fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2079fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 20807350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 20818b80bd28SPhilippe Mathieu-Daudé cc->sysemu_ops = &arm_sysemu_ops; 2082fcf5ef2aSThomas Huth #endif 2083fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2084fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2085fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2086200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2087fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2088fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 208978271684SClaudio Fontana 209074d7fc7fSRichard Henderson #ifdef CONFIG_TCG 209178271684SClaudio Fontana cc->tcg_ops = &arm_tcg_ops; 2092cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */ 2093fcf5ef2aSThomas Huth } 2094fcf5ef2aSThomas Huth 209551e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 209651e5ef45SMarc-André Lureau { 209751e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 209851e5ef45SMarc-André Lureau 209951e5ef45SMarc-André Lureau acc->info->initfn(obj); 210051e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 210151e5ef45SMarc-André Lureau } 210251e5ef45SMarc-André Lureau 210351e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 210451e5ef45SMarc-André Lureau { 210551e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 210651e5ef45SMarc-André Lureau 210751e5ef45SMarc-André Lureau acc->info = data; 210851e5ef45SMarc-André Lureau } 210951e5ef45SMarc-André Lureau 211037bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2111fcf5ef2aSThomas Huth { 2112fcf5ef2aSThomas Huth TypeInfo type_info = { 2113fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2114fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2115d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 211651e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2117fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 211851e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 211951e5ef45SMarc-André Lureau .class_data = (void *)info, 2120fcf5ef2aSThomas Huth }; 2121fcf5ef2aSThomas Huth 2122fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2123fcf5ef2aSThomas Huth type_register(&type_info); 2124fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2125fcf5ef2aSThomas Huth } 2126fcf5ef2aSThomas Huth 2127fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2128fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2129fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2130fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2131d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 2132fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2133fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2134fcf5ef2aSThomas Huth .abstract = true, 2135fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2136fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2137fcf5ef2aSThomas Huth }; 2138fcf5ef2aSThomas Huth 2139fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2140fcf5ef2aSThomas Huth { 2141fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2142fcf5ef2aSThomas Huth } 2143fcf5ef2aSThomas Huth 2144fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2145