1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23a8d25326SMarkus Armbruster #include "qemu-common.h" 24181962fdSPeter Maydell #include "target/arm/idau.h" 250b8fa32fSMarkus Armbruster #include "qemu/module.h" 26fcf5ef2aSThomas Huth #include "qapi/error.h" 27f9f62e4cSPeter Maydell #include "qapi/visitor.h" 28fcf5ef2aSThomas Huth #include "cpu.h" 29fcf5ef2aSThomas Huth #include "internals.h" 30fcf5ef2aSThomas Huth #include "exec/exec-all.h" 31fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 32fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 33fcf5ef2aSThomas Huth #include "hw/loader.h" 34cc7d44c2SLike Xu #include "hw/boards.h" 35fcf5ef2aSThomas Huth #endif 36fcf5ef2aSThomas Huth #include "sysemu/sysemu.h" 3714a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 38b3946626SVincent Palatin #include "sysemu/hw_accel.h" 39fcf5ef2aSThomas Huth #include "kvm_arm.h" 40110f6c70SRichard Henderson #include "disas/capstone.h" 4124f91e81SAlex Bennée #include "fpu/softfloat.h" 42fcf5ef2aSThomas Huth 43fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 44fcf5ef2aSThomas Huth { 45fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 4642f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 47fcf5ef2aSThomas Huth 4842f6ed91SJulia Suvorova if (is_a64(env)) { 4942f6ed91SJulia Suvorova env->pc = value; 5042f6ed91SJulia Suvorova env->thumb = 0; 5142f6ed91SJulia Suvorova } else { 5242f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5342f6ed91SJulia Suvorova env->thumb = value & 1; 5442f6ed91SJulia Suvorova } 5542f6ed91SJulia Suvorova } 5642f6ed91SJulia Suvorova 5742f6ed91SJulia Suvorova static void arm_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb) 5842f6ed91SJulia Suvorova { 5942f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6042f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6142f6ed91SJulia Suvorova 6242f6ed91SJulia Suvorova /* 6342f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 6442f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 6542f6ed91SJulia Suvorova */ 6642f6ed91SJulia Suvorova if (is_a64(env)) { 6742f6ed91SJulia Suvorova env->pc = tb->pc; 6842f6ed91SJulia Suvorova } else { 6942f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7042f6ed91SJulia Suvorova } 71fcf5ef2aSThomas Huth } 72fcf5ef2aSThomas Huth 73fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 74fcf5ef2aSThomas Huth { 75fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 76fcf5ef2aSThomas Huth 77062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 78fcf5ef2aSThomas Huth && cs->interrupt_request & 79fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 80fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 81fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 82fcf5ef2aSThomas Huth } 83fcf5ef2aSThomas Huth 84b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 85b5c53d1bSAaron Lindsay void *opaque) 86b5c53d1bSAaron Lindsay { 87b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 88b5c53d1bSAaron Lindsay 89b5c53d1bSAaron Lindsay entry->hook = hook; 90b5c53d1bSAaron Lindsay entry->opaque = opaque; 91b5c53d1bSAaron Lindsay 92b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 93b5c53d1bSAaron Lindsay } 94b5c53d1bSAaron Lindsay 9508267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 96fcf5ef2aSThomas Huth void *opaque) 97fcf5ef2aSThomas Huth { 9808267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 9908267487SAaron Lindsay 10008267487SAaron Lindsay entry->hook = hook; 10108267487SAaron Lindsay entry->opaque = opaque; 10208267487SAaron Lindsay 10308267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 104fcf5ef2aSThomas Huth } 105fcf5ef2aSThomas Huth 106fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 107fcf5ef2aSThomas Huth { 108fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 109fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 110fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 113fcf5ef2aSThomas Huth return; 114fcf5ef2aSThomas Huth } 115fcf5ef2aSThomas Huth 116fcf5ef2aSThomas Huth if (ri->resetfn) { 117fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 118fcf5ef2aSThomas Huth return; 119fcf5ef2aSThomas Huth } 120fcf5ef2aSThomas Huth 121fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 122fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 123fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 124fcf5ef2aSThomas Huth * (like the pxa2xx ones). 125fcf5ef2aSThomas Huth */ 126fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 127fcf5ef2aSThomas Huth return; 128fcf5ef2aSThomas Huth } 129fcf5ef2aSThomas Huth 130fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 131fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 132fcf5ef2aSThomas Huth } else { 133fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 134fcf5ef2aSThomas Huth } 135fcf5ef2aSThomas Huth } 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 138fcf5ef2aSThomas Huth { 139fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 140fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 141fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 142fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 143fcf5ef2aSThomas Huth */ 144fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 145fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 146fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 149fcf5ef2aSThomas Huth return; 150fcf5ef2aSThomas Huth } 151fcf5ef2aSThomas Huth 152fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 153fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 154fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 155fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 156fcf5ef2aSThomas Huth } 157fcf5ef2aSThomas Huth 158fcf5ef2aSThomas Huth /* CPUClass::reset() */ 159fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s) 160fcf5ef2aSThomas Huth { 161fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 162fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 163fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth acc->parent_reset(s); 166fcf5ef2aSThomas Huth 1671f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1681f5c00cfSAlex Bennée 169fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 170fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 171fcf5ef2aSThomas Huth 172fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 17347576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 17447576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 17547576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 176fcf5ef2aSThomas Huth 177062ba099SAlex Bennée cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON; 178fcf5ef2aSThomas Huth s->halted = cpu->start_powered_off; 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 181fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 185fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 186fcf5ef2aSThomas Huth env->aarch64 = 1; 187fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 188fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 189fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 190fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 191276c6e81SRichard Henderson /* Enable all PAC keys. */ 192276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 193276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 1941ae9cfbdSRichard Henderson /* Enable all PAC instructions */ 1951ae9cfbdSRichard Henderson env->cp15.hcr_el2 |= HCR_API; 1961ae9cfbdSRichard Henderson env->cp15.scr_el3 |= SCR_API; 197fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 198fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 199802ac0e1SRichard Henderson /* and to the SVE instructions */ 200802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 201802ac0e1SRichard Henderson env->cp15.cptr_el[3] |= CPTR_EZ; 202802ac0e1SRichard Henderson /* with maximum vector length */ 20373234775SAndrew Jones env->vfp.zcr_el[1] = cpu_isar_feature(aa64_sve, cpu) ? 20473234775SAndrew Jones cpu->sve_max_vq - 1 : 0; 205adf92eabSRichard Henderson env->vfp.zcr_el[2] = env->vfp.zcr_el[1]; 206adf92eabSRichard Henderson env->vfp.zcr_el[3] = env->vfp.zcr_el[1]; 207f6a148feSRichard Henderson /* 208f6a148feSRichard Henderson * Enable TBI0 and TBI1. While the real kernel only enables TBI0, 209f6a148feSRichard Henderson * turning on both here will produce smaller code and otherwise 210f6a148feSRichard Henderson * make no difference to the user-level emulation. 211f6a148feSRichard Henderson */ 212f6a148feSRichard Henderson env->cp15.tcr_el[1].raw_tcr = (3ULL << 37); 213fcf5ef2aSThomas Huth #else 214fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 215fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 216fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 217fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 218fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 219fcf5ef2aSThomas Huth } else { 220fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 223fcf5ef2aSThomas Huth #endif 224fcf5ef2aSThomas Huth } else { 225fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 226fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 227fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 228fcf5ef2aSThomas Huth #endif 229fcf5ef2aSThomas Huth } 230fcf5ef2aSThomas Huth 231fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 232fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 233fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 234fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 235fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 236fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 237fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 238fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 239fcf5ef2aSThomas Huth } 240fcf5ef2aSThomas Huth #else 241060a65dfSPeter Maydell 242060a65dfSPeter Maydell /* 243060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 244060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 245060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 246060a65dfSPeter Maydell */ 247060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 248060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 249060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 250060a65dfSPeter Maydell } else { 251fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 252060a65dfSPeter Maydell } 253fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 254dc7abe4dSMichael Davidsaver 255531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 256fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 257fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 258fcf5ef2aSThomas Huth uint8_t *rom; 25938e2a77cSPeter Maydell uint32_t vecbase; 260fcf5ef2aSThomas Huth 2611e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 2621e577cc7SPeter Maydell env->v7m.secure = true; 2633b2e9344SPeter Maydell } else { 2643b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 2653b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 2663b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 2673b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 2683b2e9344SPeter Maydell */ 2693b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 27002ac2f7fSPeter Maydell /* 27102ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 27202ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 27302ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 27402ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 27502ac2f7fSPeter Maydell * Security Extension is 0xcff. 27602ac2f7fSPeter Maydell */ 27702ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 2781e577cc7SPeter Maydell } 2791e577cc7SPeter Maydell 2809d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 2812c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 2829d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 2832c4da50dSPeter Maydell */ 2849d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 2859d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 2869d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 2879d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 2889d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2899d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2909d40cd8aSPeter Maydell } 29122ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 29222ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 29322ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 29422ab3460SJulia Suvorova } 2952c4da50dSPeter Maydell 296d33abe82SPeter Maydell if (arm_feature(env, ARM_FEATURE_VFP)) { 297d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 298d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 299d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 300d33abe82SPeter Maydell } 301056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 302056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 303056f43dfSPeter Maydell 30438e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 30538e2a77cSPeter Maydell 30638e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 30738e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 3080f0f8b61SThomas Huth rom = rom_ptr(vecbase, 8); 309fcf5ef2aSThomas Huth if (rom) { 310fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 311fcf5ef2aSThomas Huth * copied into physical memory. 312fcf5ef2aSThomas Huth */ 313fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 314fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 315fcf5ef2aSThomas Huth } else { 316fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 317fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 318fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 319fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 320fcf5ef2aSThomas Huth */ 32138e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 32238e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 323fcf5ef2aSThomas Huth } 324fcf5ef2aSThomas Huth 325fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 326fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 327fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth 330fcf5ef2aSThomas Huth /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 331fcf5ef2aSThomas Huth * executing as AArch32 then check if highvecs are enabled and 332fcf5ef2aSThomas Huth * adjust the PC accordingly. 333fcf5ef2aSThomas Huth */ 334fcf5ef2aSThomas Huth if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 335fcf5ef2aSThomas Huth env->regs[15] = 0xFFFF0000; 336fcf5ef2aSThomas Huth } 337fcf5ef2aSThomas Huth 338dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 339dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 340dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 341dc3c4c14SPeter Maydell */ 342dc3c4c14SPeter Maydell arm_clear_exclusive(env); 343dc3c4c14SPeter Maydell 344fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 0; 345fcf5ef2aSThomas Huth #endif 34669ceea64SPeter Maydell 3470e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 34869ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 3490e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 35062c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 35162c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 35262c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35362c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 35462c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 35562c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35662c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 35762c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 35862c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 35962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 36062c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 36162c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 36262c58ee0SPeter Maydell * cpu->pmsav7_dregion); 36362c58ee0SPeter Maydell } 3640e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 36569ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 36669ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 36769ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 36869ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 36969ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 37069ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 37169ceea64SPeter Maydell } 3720e1a46bbSPeter Maydell } 3731bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 3741bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 3754125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 3764125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 3774125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 3784125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 37969ceea64SPeter Maydell } 38069ceea64SPeter Maydell 3819901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3829901c576SPeter Maydell if (cpu->sau_sregion > 0) { 3839901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 3849901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 3859901c576SPeter Maydell } 3869901c576SPeter Maydell env->sau.rnr = 0; 3879901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 3889901c576SPeter Maydell * the Cortex-M33 does. 3899901c576SPeter Maydell */ 3909901c576SPeter Maydell env->sau.ctrl = 0; 3919901c576SPeter Maydell } 3929901c576SPeter Maydell 393fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 394fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 395fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 396fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 397fcf5ef2aSThomas Huth &env->vfp.fp_status); 398fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 399fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 400bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 401bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 402fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 403fcf5ef2aSThomas Huth if (kvm_enabled()) { 404fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 405fcf5ef2aSThomas Huth } 406fcf5ef2aSThomas Huth #endif 407fcf5ef2aSThomas Huth 408fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 409fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 410a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 411fcf5ef2aSThomas Huth } 412fcf5ef2aSThomas Huth 413fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 414fcf5ef2aSThomas Huth { 415fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 416fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 417fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 418fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 419fcf5ef2aSThomas Huth uint32_t target_el; 420fcf5ef2aSThomas Huth uint32_t excp_idx; 421fcf5ef2aSThomas Huth bool ret = false; 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 424fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 425fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 426fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 427fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 428fcf5ef2aSThomas Huth env->exception.target_el = target_el; 429fcf5ef2aSThomas Huth cc->do_interrupt(cs); 430fcf5ef2aSThomas Huth ret = true; 431fcf5ef2aSThomas Huth } 432fcf5ef2aSThomas Huth } 433fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 434fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 435fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 436fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 437fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 438fcf5ef2aSThomas Huth env->exception.target_el = target_el; 439fcf5ef2aSThomas Huth cc->do_interrupt(cs); 440fcf5ef2aSThomas Huth ret = true; 441fcf5ef2aSThomas Huth } 442fcf5ef2aSThomas Huth } 443fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 444fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 445fcf5ef2aSThomas Huth target_el = 1; 446fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 447fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 448fcf5ef2aSThomas Huth env->exception.target_el = target_el; 449fcf5ef2aSThomas Huth cc->do_interrupt(cs); 450fcf5ef2aSThomas Huth ret = true; 451fcf5ef2aSThomas Huth } 452fcf5ef2aSThomas Huth } 453fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 454fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 455fcf5ef2aSThomas Huth target_el = 1; 456fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 457fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 458fcf5ef2aSThomas Huth env->exception.target_el = target_el; 459fcf5ef2aSThomas Huth cc->do_interrupt(cs); 460fcf5ef2aSThomas Huth ret = true; 461fcf5ef2aSThomas Huth } 462fcf5ef2aSThomas Huth } 463fcf5ef2aSThomas Huth 464fcf5ef2aSThomas Huth return ret; 465fcf5ef2aSThomas Huth } 466fcf5ef2aSThomas Huth 467fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 468fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 469fcf5ef2aSThomas Huth { 470fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 471fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 472fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 473fcf5ef2aSThomas Huth bool ret = false; 474fcf5ef2aSThomas Huth 475f4e8e4edSPeter Maydell /* ARMv7-M interrupt masking works differently than -A or -R. 4767ecdaa4aSPeter Maydell * There is no FIQ/IRQ distinction. Instead of I and F bits 4777ecdaa4aSPeter Maydell * masking FIQ and IRQ interrupts, an exception is taken only 4787ecdaa4aSPeter Maydell * if it is higher priority than the current execution priority 4797ecdaa4aSPeter Maydell * (which depends on state like BASEPRI, FAULTMASK and the 4807ecdaa4aSPeter Maydell * currently active exception). 481fcf5ef2aSThomas Huth */ 482fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD 483f4e8e4edSPeter Maydell && (armv7m_nvic_can_take_pending_exception(env->nvic))) { 484fcf5ef2aSThomas Huth cs->exception_index = EXCP_IRQ; 485fcf5ef2aSThomas Huth cc->do_interrupt(cs); 486fcf5ef2aSThomas Huth ret = true; 487fcf5ef2aSThomas Huth } 488fcf5ef2aSThomas Huth return ret; 489fcf5ef2aSThomas Huth } 490fcf5ef2aSThomas Huth #endif 491fcf5ef2aSThomas Huth 49289430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 49389430fc6SPeter Maydell { 49489430fc6SPeter Maydell /* 49589430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 49689430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 49789430fc6SPeter Maydell */ 49889430fc6SPeter Maydell CPUARMState *env = &cpu->env; 49989430fc6SPeter Maydell CPUState *cs = CPU(cpu); 50089430fc6SPeter Maydell 50189430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 50289430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 50389430fc6SPeter Maydell 50489430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 50589430fc6SPeter Maydell if (new_state) { 50689430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 50789430fc6SPeter Maydell } else { 50889430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 50989430fc6SPeter Maydell } 51089430fc6SPeter Maydell } 51189430fc6SPeter Maydell } 51289430fc6SPeter Maydell 51389430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 51489430fc6SPeter Maydell { 51589430fc6SPeter Maydell /* 51689430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 51789430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 51889430fc6SPeter Maydell */ 51989430fc6SPeter Maydell CPUARMState *env = &cpu->env; 52089430fc6SPeter Maydell CPUState *cs = CPU(cpu); 52189430fc6SPeter Maydell 52289430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 52389430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 52489430fc6SPeter Maydell 52589430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 52689430fc6SPeter Maydell if (new_state) { 52789430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 52889430fc6SPeter Maydell } else { 52989430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 53089430fc6SPeter Maydell } 53189430fc6SPeter Maydell } 53289430fc6SPeter Maydell } 53389430fc6SPeter Maydell 534fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 535fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 536fcf5ef2aSThomas Huth { 537fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 538fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 539fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 540fcf5ef2aSThomas Huth static const int mask[] = { 541fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 542fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 543fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 544fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 545fcf5ef2aSThomas Huth }; 546fcf5ef2aSThomas Huth 547ed89f078SPeter Maydell if (level) { 548ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 549ed89f078SPeter Maydell } else { 550ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 551ed89f078SPeter Maydell } 552ed89f078SPeter Maydell 553fcf5ef2aSThomas Huth switch (irq) { 554fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 55589430fc6SPeter Maydell assert(arm_feature(env, ARM_FEATURE_EL2)); 55689430fc6SPeter Maydell arm_cpu_update_virq(cpu); 55789430fc6SPeter Maydell break; 558fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 559fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 56089430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 56189430fc6SPeter Maydell break; 562fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 563fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 564fcf5ef2aSThomas Huth if (level) { 565fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 566fcf5ef2aSThomas Huth } else { 567fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 568fcf5ef2aSThomas Huth } 569fcf5ef2aSThomas Huth break; 570fcf5ef2aSThomas Huth default: 571fcf5ef2aSThomas Huth g_assert_not_reached(); 572fcf5ef2aSThomas Huth } 573fcf5ef2aSThomas Huth } 574fcf5ef2aSThomas Huth 575fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 576fcf5ef2aSThomas Huth { 577fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 578fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 579ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 580fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 581ed89f078SPeter Maydell uint32_t linestate_bit; 582f6530926SEric Auger int irq_id; 583fcf5ef2aSThomas Huth 584fcf5ef2aSThomas Huth switch (irq) { 585fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 586f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 587ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 588fcf5ef2aSThomas Huth break; 589fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 590f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 591ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 592fcf5ef2aSThomas Huth break; 593fcf5ef2aSThomas Huth default: 594fcf5ef2aSThomas Huth g_assert_not_reached(); 595fcf5ef2aSThomas Huth } 596ed89f078SPeter Maydell 597ed89f078SPeter Maydell if (level) { 598ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 599ed89f078SPeter Maydell } else { 600ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 601ed89f078SPeter Maydell } 602f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 603fcf5ef2aSThomas Huth #endif 604fcf5ef2aSThomas Huth } 605fcf5ef2aSThomas Huth 606fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 607fcf5ef2aSThomas Huth { 608fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 609fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 610fcf5ef2aSThomas Huth 611fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 612fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 613fcf5ef2aSThomas Huth } 614fcf5ef2aSThomas Huth 615fcf5ef2aSThomas Huth #endif 616fcf5ef2aSThomas Huth 617fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature) 618fcf5ef2aSThomas Huth { 619fcf5ef2aSThomas Huth env->features |= 1ULL << feature; 620fcf5ef2aSThomas Huth } 621fcf5ef2aSThomas Huth 622fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature) 623fcf5ef2aSThomas Huth { 624fcf5ef2aSThomas Huth env->features &= ~(1ULL << feature); 625fcf5ef2aSThomas Huth } 626fcf5ef2aSThomas Huth 627fcf5ef2aSThomas Huth static int 628fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 629fcf5ef2aSThomas Huth { 630fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 631fcf5ef2aSThomas Huth } 632fcf5ef2aSThomas Huth 633fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 634fcf5ef2aSThomas Huth { 635fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 636fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 6377bcdbf51SRichard Henderson bool sctlr_b; 638fcf5ef2aSThomas Huth 639fcf5ef2aSThomas Huth if (is_a64(env)) { 640fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 641fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 642fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 643fcf5ef2aSThomas Huth */ 644fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 645fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 646fcf5ef2aSThomas Huth #endif 647110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 64815fa1a0aSRichard Henderson info->cap_insn_unit = 4; 64915fa1a0aSRichard Henderson info->cap_insn_split = 4; 650110f6c70SRichard Henderson } else { 651110f6c70SRichard Henderson int cap_mode; 652110f6c70SRichard Henderson if (env->thumb) { 653fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 65415fa1a0aSRichard Henderson info->cap_insn_unit = 2; 65515fa1a0aSRichard Henderson info->cap_insn_split = 4; 656110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 657fcf5ef2aSThomas Huth } else { 658fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 65915fa1a0aSRichard Henderson info->cap_insn_unit = 4; 66015fa1a0aSRichard Henderson info->cap_insn_split = 4; 661110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 662fcf5ef2aSThomas Huth } 663110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 664110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 665110f6c70SRichard Henderson } 666110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 667110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 668110f6c70SRichard Henderson } 669110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 670110f6c70SRichard Henderson info->cap_mode = cap_mode; 671fcf5ef2aSThomas Huth } 6727bcdbf51SRichard Henderson 6737bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 6747bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 675fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 676fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 677fcf5ef2aSThomas Huth #else 678fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 679fcf5ef2aSThomas Huth #endif 680fcf5ef2aSThomas Huth } 681f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 6827bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 6837bcdbf51SRichard Henderson if (sctlr_b) { 684f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 685f7478a92SJulian Brown } 6867bcdbf51SRichard Henderson #endif 687fcf5ef2aSThomas Huth } 688fcf5ef2aSThomas Huth 68986480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 69086480615SPhilippe Mathieu-Daudé 69186480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 69286480615SPhilippe Mathieu-Daudé { 69386480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 69486480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 69586480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 69686480615SPhilippe Mathieu-Daudé int i; 69786480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 69886480615SPhilippe Mathieu-Daudé const char *ns_status; 69986480615SPhilippe Mathieu-Daudé 70086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 70186480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 70286480615SPhilippe Mathieu-Daudé if (i == 31) { 70386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 70486480615SPhilippe Mathieu-Daudé } else { 70586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 70686480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 70786480615SPhilippe Mathieu-Daudé } 70886480615SPhilippe Mathieu-Daudé } 70986480615SPhilippe Mathieu-Daudé 71086480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 71186480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 71286480615SPhilippe Mathieu-Daudé } else { 71386480615SPhilippe Mathieu-Daudé ns_status = ""; 71486480615SPhilippe Mathieu-Daudé } 71586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 71686480615SPhilippe Mathieu-Daudé psr, 71786480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 71886480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 71986480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 72086480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 72186480615SPhilippe Mathieu-Daudé ns_status, 72286480615SPhilippe Mathieu-Daudé el, 72386480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 72486480615SPhilippe Mathieu-Daudé 72586480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 72686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 72786480615SPhilippe Mathieu-Daudé } 72886480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 72986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 73086480615SPhilippe Mathieu-Daudé return; 73186480615SPhilippe Mathieu-Daudé } 73286480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 73386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 73486480615SPhilippe Mathieu-Daudé return; 73586480615SPhilippe Mathieu-Daudé } 73686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 73786480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 73886480615SPhilippe Mathieu-Daudé 73986480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 74086480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 74186480615SPhilippe Mathieu-Daudé 74286480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 74386480615SPhilippe Mathieu-Daudé bool eol; 74486480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 74586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 74686480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 74786480615SPhilippe Mathieu-Daudé eol = true; 74886480615SPhilippe Mathieu-Daudé } else { 74986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 75086480615SPhilippe Mathieu-Daudé switch (zcr_len) { 75186480615SPhilippe Mathieu-Daudé case 0: 75286480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 75386480615SPhilippe Mathieu-Daudé break; 75486480615SPhilippe Mathieu-Daudé case 1: 75586480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 75686480615SPhilippe Mathieu-Daudé break; 75786480615SPhilippe Mathieu-Daudé case 2: 75886480615SPhilippe Mathieu-Daudé case 3: 75986480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 76086480615SPhilippe Mathieu-Daudé break; 76186480615SPhilippe Mathieu-Daudé default: 76286480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 76386480615SPhilippe Mathieu-Daudé eol = true; 76486480615SPhilippe Mathieu-Daudé break; 76586480615SPhilippe Mathieu-Daudé } 76686480615SPhilippe Mathieu-Daudé } 76786480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 76886480615SPhilippe Mathieu-Daudé int digits; 76986480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 77086480615SPhilippe Mathieu-Daudé digits = 16; 77186480615SPhilippe Mathieu-Daudé } else { 77286480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 77386480615SPhilippe Mathieu-Daudé } 77486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 77586480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 77686480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 77786480615SPhilippe Mathieu-Daudé } 77886480615SPhilippe Mathieu-Daudé } 77986480615SPhilippe Mathieu-Daudé 78086480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 78186480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 78286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 78386480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 78486480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 78586480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 78686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 78786480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 78886480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 78986480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 79086480615SPhilippe Mathieu-Daudé } else { 79186480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 79286480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 79386480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 79486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 79586480615SPhilippe Mathieu-Daudé } else if (!odd) { 79686480615SPhilippe Mathieu-Daudé if (j > 0) { 79786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 79886480615SPhilippe Mathieu-Daudé } else { 79986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 80086480615SPhilippe Mathieu-Daudé } 80186480615SPhilippe Mathieu-Daudé } 80286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 80386480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 80486480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 80586480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 80686480615SPhilippe Mathieu-Daudé } 80786480615SPhilippe Mathieu-Daudé } 80886480615SPhilippe Mathieu-Daudé } 80986480615SPhilippe Mathieu-Daudé } else { 81086480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 81186480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 81286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 81386480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 81486480615SPhilippe Mathieu-Daudé } 81586480615SPhilippe Mathieu-Daudé } 81686480615SPhilippe Mathieu-Daudé } 81786480615SPhilippe Mathieu-Daudé 81886480615SPhilippe Mathieu-Daudé #else 81986480615SPhilippe Mathieu-Daudé 82086480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 82186480615SPhilippe Mathieu-Daudé { 82286480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 82386480615SPhilippe Mathieu-Daudé } 82486480615SPhilippe Mathieu-Daudé 82586480615SPhilippe Mathieu-Daudé #endif 82686480615SPhilippe Mathieu-Daudé 82786480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 82886480615SPhilippe Mathieu-Daudé { 82986480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 83086480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 83186480615SPhilippe Mathieu-Daudé int i; 83286480615SPhilippe Mathieu-Daudé 83386480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 83486480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 83586480615SPhilippe Mathieu-Daudé return; 83686480615SPhilippe Mathieu-Daudé } 83786480615SPhilippe Mathieu-Daudé 83886480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 83986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 84086480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 84186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 84286480615SPhilippe Mathieu-Daudé } else { 84386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 84486480615SPhilippe Mathieu-Daudé } 84586480615SPhilippe Mathieu-Daudé } 84686480615SPhilippe Mathieu-Daudé 84786480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 84886480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 84986480615SPhilippe Mathieu-Daudé const char *mode; 85086480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 85186480615SPhilippe Mathieu-Daudé 85286480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 85386480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 85486480615SPhilippe Mathieu-Daudé } 85586480615SPhilippe Mathieu-Daudé 85686480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 85786480615SPhilippe Mathieu-Daudé mode = "handler"; 85886480615SPhilippe Mathieu-Daudé } else { 85986480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 86086480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 86186480615SPhilippe Mathieu-Daudé } else { 86286480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 86386480615SPhilippe Mathieu-Daudé } 86486480615SPhilippe Mathieu-Daudé } 86586480615SPhilippe Mathieu-Daudé 86686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 86786480615SPhilippe Mathieu-Daudé xpsr, 86886480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 86986480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 87086480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 87186480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 87286480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 87386480615SPhilippe Mathieu-Daudé ns_status, 87486480615SPhilippe Mathieu-Daudé mode); 87586480615SPhilippe Mathieu-Daudé } else { 87686480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 87786480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 87886480615SPhilippe Mathieu-Daudé 87986480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 88086480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 88186480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 88286480615SPhilippe Mathieu-Daudé } 88386480615SPhilippe Mathieu-Daudé 88486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 88586480615SPhilippe Mathieu-Daudé psr, 88686480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 88786480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 88886480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 88986480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 89086480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 89186480615SPhilippe Mathieu-Daudé ns_status, 89286480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 89386480615SPhilippe Mathieu-Daudé } 89486480615SPhilippe Mathieu-Daudé 89586480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 89686480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 89786480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_VFP)) { 89886480615SPhilippe Mathieu-Daudé numvfpregs += 16; 89986480615SPhilippe Mathieu-Daudé } 90086480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_VFP3)) { 90186480615SPhilippe Mathieu-Daudé numvfpregs += 16; 90286480615SPhilippe Mathieu-Daudé } 90386480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 90486480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 90586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 90686480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 90786480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 90886480615SPhilippe Mathieu-Daudé i, v); 90986480615SPhilippe Mathieu-Daudé } 91086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 91186480615SPhilippe Mathieu-Daudé } 91286480615SPhilippe Mathieu-Daudé } 91386480615SPhilippe Mathieu-Daudé 91446de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 91546de5913SIgor Mammedov { 91646de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 91746de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 91846de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 91946de5913SIgor Mammedov } 92046de5913SIgor Mammedov 921ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 922ac87e507SPeter Maydell { 923ac87e507SPeter Maydell /* 924ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 925ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 926ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 927ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 928ac87e507SPeter Maydell */ 929ac87e507SPeter Maydell ARMCPRegInfo *r = data; 930ac87e507SPeter Maydell 931ac87e507SPeter Maydell g_free((void *)r->name); 932ac87e507SPeter Maydell g_free(r); 933ac87e507SPeter Maydell } 934ac87e507SPeter Maydell 935fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 936fcf5ef2aSThomas Huth { 937fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 938fcf5ef2aSThomas Huth 9397506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 940fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 941ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 942fcf5ef2aSThomas Huth 943b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 94408267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 94508267487SAaron Lindsay 946fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 947fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 948fcf5ef2aSThomas Huth if (kvm_enabled()) { 949fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 950fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 951fcf5ef2aSThomas Huth */ 952fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 953fcf5ef2aSThomas Huth } else { 954fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 955fcf5ef2aSThomas Huth } 956fcf5ef2aSThomas Huth 957fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 958fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 959aa1b3111SPeter Maydell 960aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 961aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 96207f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 96307f48730SAndrew Jones "pmu-interrupt", 1); 964fcf5ef2aSThomas Huth #endif 965fcf5ef2aSThomas Huth 966fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 967fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 968fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 969fcf5ef2aSThomas Huth */ 970fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 971fcf5ef2aSThomas Huth cpu->psci_version = 1; /* By default assume PSCI v0.1 */ 972fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 973fcf5ef2aSThomas Huth 974fcf5ef2aSThomas Huth if (tcg_enabled()) { 975fcf5ef2aSThomas Huth cpu->psci_version = 2; /* TCG implements PSCI 0.2 */ 976fcf5ef2aSThomas Huth } 977fcf5ef2aSThomas Huth } 978fcf5ef2aSThomas Huth 97996eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 98096eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 98196eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 98296eec6b2SAndrew Jeffery 983fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 984fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 985fcf5ef2aSThomas Huth 986fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 987fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 988fcf5ef2aSThomas Huth 989fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 990fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 991fcf5ef2aSThomas Huth 992c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 993c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 994c25bd18aSPeter Maydell 995fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 996fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 997fcf5ef2aSThomas Huth 9983a062d57SJulian Brown static Property arm_cpu_cfgend_property = 9993a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 10003a062d57SJulian Brown 100197a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 100297a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 100397a28b0eSPeter Maydell 100497a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 100597a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 100697a28b0eSPeter Maydell 1007ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1008ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1009ea90db0aSPeter Maydell 1010fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1011fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1012fcf5ef2aSThomas Huth 10138d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 10148d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 10158d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 10168d92e26bSPeter Maydell * to override that with an incorrect constant value. 10178d92e26bSPeter Maydell */ 1018fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 10198d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 10208d92e26bSPeter Maydell pmsav7_dregion, 10218d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1022fcf5ef2aSThomas Huth 1023ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1024ae502508SAndrew Jones { 1025ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1026ae502508SAndrew Jones 1027ae502508SAndrew Jones return cpu->has_pmu; 1028ae502508SAndrew Jones } 1029ae502508SAndrew Jones 1030ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1031ae502508SAndrew Jones { 1032ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1033ae502508SAndrew Jones 1034ae502508SAndrew Jones if (value) { 1035ae502508SAndrew Jones if (kvm_enabled() && !kvm_arm_pmu_supported(CPU(cpu))) { 1036ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1037ae502508SAndrew Jones return; 1038ae502508SAndrew Jones } 1039ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1040ae502508SAndrew Jones } else { 1041ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1042ae502508SAndrew Jones } 1043ae502508SAndrew Jones cpu->has_pmu = value; 1044ae502508SAndrew Jones } 1045ae502508SAndrew Jones 1046f9f62e4cSPeter Maydell static void arm_get_init_svtor(Object *obj, Visitor *v, const char *name, 1047f9f62e4cSPeter Maydell void *opaque, Error **errp) 1048f9f62e4cSPeter Maydell { 1049f9f62e4cSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 1050f9f62e4cSPeter Maydell 1051f9f62e4cSPeter Maydell visit_type_uint32(v, name, &cpu->init_svtor, errp); 1052f9f62e4cSPeter Maydell } 1053f9f62e4cSPeter Maydell 1054f9f62e4cSPeter Maydell static void arm_set_init_svtor(Object *obj, Visitor *v, const char *name, 1055f9f62e4cSPeter Maydell void *opaque, Error **errp) 1056f9f62e4cSPeter Maydell { 1057f9f62e4cSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 1058f9f62e4cSPeter Maydell 1059f9f62e4cSPeter Maydell visit_type_uint32(v, name, &cpu->init_svtor, errp); 1060f9f62e4cSPeter Maydell } 106138e2a77cSPeter Maydell 10627def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 10637def8754SAndrew Jeffery { 106496eec6b2SAndrew Jeffery /* 106596eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 106696eec6b2SAndrew Jeffery * 106796eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 106896eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 106996eec6b2SAndrew Jeffery * 107096eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 107196eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 107296eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 107396eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 107496eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 107596eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 107696eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 107796eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 107896eec6b2SAndrew Jeffery * 107996eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 108096eec6b2SAndrew Jeffery * cannot become zero. 108196eec6b2SAndrew Jeffery */ 10827def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 10837def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 10847def8754SAndrew Jeffery } 10857def8754SAndrew Jeffery 108651e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1087fcf5ef2aSThomas Huth { 1088fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1089fcf5ef2aSThomas Huth 1090790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1091790a1150SPeter Maydell * in realize with the other feature-implication checks because 1092790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1093790a1150SPeter Maydell */ 1094790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1095790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1096790a1150SPeter Maydell } 109797a28b0eSPeter Maydell /* Similarly for the VFP feature bits */ 109897a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_VFP4)) { 109997a28b0eSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_VFP3); 110097a28b0eSPeter Maydell } 110197a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_VFP3)) { 110297a28b0eSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_VFP); 110397a28b0eSPeter Maydell } 1104790a1150SPeter Maydell 1105fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1106fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 110794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1108fcf5ef2aSThomas Huth } 1109fcf5ef2aSThomas Huth 1110fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 111194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1112fcf5ef2aSThomas Huth } 1113fcf5ef2aSThomas Huth 1114fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 111594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property); 1116fcf5ef2aSThomas Huth } 1117fcf5ef2aSThomas Huth 1118fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1119fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1120fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1121fcf5ef2aSThomas Huth */ 112294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1123fcf5ef2aSThomas Huth 1124fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1125fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1126fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1127fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1128fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1129265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 1130fcf5ef2aSThomas Huth &error_abort); 1131fcf5ef2aSThomas Huth #endif 1132fcf5ef2aSThomas Huth } 1133fcf5ef2aSThomas Huth 1134c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 113594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1136c25bd18aSPeter Maydell } 1137c25bd18aSPeter Maydell 1138fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1139ae502508SAndrew Jones cpu->has_pmu = true; 1140ae502508SAndrew Jones object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu, 1141fcf5ef2aSThomas Huth &error_abort); 1142fcf5ef2aSThomas Huth } 1143fcf5ef2aSThomas Huth 114497a28b0eSPeter Maydell /* 114597a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 114697a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 114797a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 114897a28b0eSPeter Maydell */ 114997a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) { 115097a28b0eSPeter Maydell cpu->has_vfp = true; 115197a28b0eSPeter Maydell if (!kvm_enabled()) { 115294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 115397a28b0eSPeter Maydell } 115497a28b0eSPeter Maydell } 115597a28b0eSPeter Maydell 115697a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 115797a28b0eSPeter Maydell cpu->has_neon = true; 115897a28b0eSPeter Maydell if (!kvm_enabled()) { 115994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 116097a28b0eSPeter Maydell } 116197a28b0eSPeter Maydell } 116297a28b0eSPeter Maydell 1163ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1164ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 116594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1166ea90db0aSPeter Maydell } 1167ea90db0aSPeter Maydell 1168452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 116994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1170fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1171fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 117294d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1173fcf5ef2aSThomas Huth } 1174fcf5ef2aSThomas Huth } 1175fcf5ef2aSThomas Huth 1176181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1177181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1178181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1179265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 1180181962fdSPeter Maydell &error_abort); 1181f9f62e4cSPeter Maydell /* 1182f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1183f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1184f9f62e4cSPeter Maydell * the property to be set after realize. 1185f9f62e4cSPeter Maydell */ 1186f9f62e4cSPeter Maydell object_property_add(obj, "init-svtor", "uint32", 1187f9f62e4cSPeter Maydell arm_get_init_svtor, arm_set_init_svtor, 1188f9f62e4cSPeter Maydell NULL, NULL, &error_abort); 1189181962fdSPeter Maydell } 1190181962fdSPeter Maydell 119194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 119296eec6b2SAndrew Jeffery 119396eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 119494d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 119596eec6b2SAndrew Jeffery } 1196fcf5ef2aSThomas Huth } 1197fcf5ef2aSThomas Huth 1198fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1199fcf5ef2aSThomas Huth { 1200fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 120108267487SAaron Lindsay ARMELChangeHook *hook, *next; 120208267487SAaron Lindsay 1203fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 120408267487SAaron Lindsay 1205b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1206b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1207b5c53d1bSAaron Lindsay g_free(hook); 1208b5c53d1bSAaron Lindsay } 120908267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 121008267487SAaron Lindsay QLIST_REMOVE(hook, node); 121108267487SAaron Lindsay g_free(hook); 121208267487SAaron Lindsay } 12134e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 12144e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 12154e7beb0cSAaron Lindsay OS timer_del(cpu->pmu_timer); 12164e7beb0cSAaron Lindsay OS timer_deinit(cpu->pmu_timer); 12174e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 12184e7beb0cSAaron Lindsay OS } 12194e7beb0cSAaron Lindsay OS #endif 1220fcf5ef2aSThomas Huth } 1221fcf5ef2aSThomas Huth 12220df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 12230df9142dSAndrew Jones { 12240df9142dSAndrew Jones Error *local_err = NULL; 12250df9142dSAndrew Jones 12260df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 12270df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 12280df9142dSAndrew Jones if (local_err != NULL) { 12290df9142dSAndrew Jones error_propagate(errp, local_err); 12300df9142dSAndrew Jones return; 12310df9142dSAndrew Jones } 12320df9142dSAndrew Jones } 12330df9142dSAndrew Jones } 12340df9142dSAndrew Jones 1235fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1236fcf5ef2aSThomas Huth { 1237fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1238fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1239fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1240fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1241fcf5ef2aSThomas Huth int pagebits; 1242fcf5ef2aSThomas Huth Error *local_err = NULL; 12430f8d06f1SRichard Henderson bool no_aa32 = false; 1244fcf5ef2aSThomas Huth 1245c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1246c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1247c4487d76SPeter Maydell * this is the first point where we can report it. 1248c4487d76SPeter Maydell */ 1249c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1250c4487d76SPeter Maydell if (!kvm_enabled()) { 1251c4487d76SPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM"); 1252c4487d76SPeter Maydell } else { 1253c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1254c4487d76SPeter Maydell } 1255c4487d76SPeter Maydell return; 1256c4487d76SPeter Maydell } 1257c4487d76SPeter Maydell 125895f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 125995f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 126095f87565SPeter Maydell * hardware; trying to use one without the other is a command line 126195f87565SPeter Maydell * error and will result in segfaults if not caught here. 126295f87565SPeter Maydell */ 126395f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 126495f87565SPeter Maydell if (!env->nvic) { 126595f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 126695f87565SPeter Maydell return; 126795f87565SPeter Maydell } 126895f87565SPeter Maydell } else { 126995f87565SPeter Maydell if (env->nvic) { 127095f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 127195f87565SPeter Maydell return; 127295f87565SPeter Maydell } 127395f87565SPeter Maydell } 1274397cd31fSPeter Maydell 127596eec6b2SAndrew Jeffery { 127696eec6b2SAndrew Jeffery uint64_t scale; 127796eec6b2SAndrew Jeffery 127896eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 127996eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 128096eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 128196eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 128296eec6b2SAndrew Jeffery return; 128396eec6b2SAndrew Jeffery } 128496eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 128596eec6b2SAndrew Jeffery } else { 128696eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 128796eec6b2SAndrew Jeffery } 128896eec6b2SAndrew Jeffery 128996eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1290397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 129196eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1292397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 129396eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1294397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 129596eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1296397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 1297*8c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1298*8c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 129996eec6b2SAndrew Jeffery } 130095f87565SPeter Maydell #endif 130195f87565SPeter Maydell 1302fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1303fcf5ef2aSThomas Huth if (local_err != NULL) { 1304fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1305fcf5ef2aSThomas Huth return; 1306fcf5ef2aSThomas Huth } 1307fcf5ef2aSThomas Huth 13080df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 13090df9142dSAndrew Jones if (local_err != NULL) { 13100df9142dSAndrew Jones error_propagate(errp, local_err); 13110df9142dSAndrew Jones return; 13120df9142dSAndrew Jones } 13130df9142dSAndrew Jones 131497a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 131597a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 131697a28b0eSPeter Maydell /* 131797a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 131897a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 131997a28b0eSPeter Maydell */ 132097a28b0eSPeter Maydell error_setg(errp, 132197a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 132297a28b0eSPeter Maydell return; 132397a28b0eSPeter Maydell } 132497a28b0eSPeter Maydell 132597a28b0eSPeter Maydell if (!cpu->has_vfp) { 132697a28b0eSPeter Maydell uint64_t t; 132797a28b0eSPeter Maydell uint32_t u; 132897a28b0eSPeter Maydell 132997a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_VFP); 133097a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_VFP3); 133197a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_VFP4); 133297a28b0eSPeter Maydell 133397a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 133497a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 133597a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 133697a28b0eSPeter Maydell 133797a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 133897a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 133997a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 134097a28b0eSPeter Maydell 134197a28b0eSPeter Maydell u = cpu->isar.id_isar6; 134297a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 134397a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 134497a28b0eSPeter Maydell 134597a28b0eSPeter Maydell u = cpu->isar.mvfr0; 134697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 134797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 134897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 134997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 135097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 135197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 135297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 135397a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 135497a28b0eSPeter Maydell 135597a28b0eSPeter Maydell u = cpu->isar.mvfr1; 135697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 135797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 135897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 135997a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 136097a28b0eSPeter Maydell 136197a28b0eSPeter Maydell u = cpu->isar.mvfr2; 136297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 136397a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 136497a28b0eSPeter Maydell } 136597a28b0eSPeter Maydell 136697a28b0eSPeter Maydell if (!cpu->has_neon) { 136797a28b0eSPeter Maydell uint64_t t; 136897a28b0eSPeter Maydell uint32_t u; 136997a28b0eSPeter Maydell 137097a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 137197a28b0eSPeter Maydell 137297a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 137397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 137497a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 137597a28b0eSPeter Maydell 137697a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 137797a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 137897a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 137997a28b0eSPeter Maydell 138097a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 138197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 138297a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 138397a28b0eSPeter Maydell 138497a28b0eSPeter Maydell u = cpu->isar.id_isar5; 138597a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 138697a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 138797a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 138897a28b0eSPeter Maydell 138997a28b0eSPeter Maydell u = cpu->isar.id_isar6; 139097a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 139197a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 139297a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 139397a28b0eSPeter Maydell 139497a28b0eSPeter Maydell u = cpu->isar.mvfr1; 139597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 139697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 139797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 139897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 139997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 140097a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 140197a28b0eSPeter Maydell 140297a28b0eSPeter Maydell u = cpu->isar.mvfr2; 140397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 140497a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 140597a28b0eSPeter Maydell } 140697a28b0eSPeter Maydell 140797a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 140897a28b0eSPeter Maydell uint64_t t; 140997a28b0eSPeter Maydell uint32_t u; 141097a28b0eSPeter Maydell 141197a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 141297a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 141397a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 141497a28b0eSPeter Maydell 141597a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 141697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 141797a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 141897a28b0eSPeter Maydell 141997a28b0eSPeter Maydell u = cpu->isar.mvfr0; 142097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 142197a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 142297a28b0eSPeter Maydell } 142397a28b0eSPeter Maydell 1424ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1425ea90db0aSPeter Maydell uint32_t u; 1426ea90db0aSPeter Maydell 1427ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1428ea90db0aSPeter Maydell 1429ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1430ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1431ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1432ea90db0aSPeter Maydell 1433ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1434ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1435ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1436ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1437ea90db0aSPeter Maydell 1438ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1439ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1440ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1441ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1442ea90db0aSPeter Maydell } 1443ea90db0aSPeter Maydell 1444fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1445fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 14465256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 14475256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 14485256df88SRichard Henderson } else { 14495110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 14505110e683SAaron Lindsay } 14515256df88SRichard Henderson } 14520f8d06f1SRichard Henderson 14530f8d06f1SRichard Henderson /* 14540f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 14550f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 14560f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 14578f4821d7SPeter Maydell * As a general principle, we also do not make ID register 14588f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 14598f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 14600f8d06f1SRichard Henderson */ 14610f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 14620f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 14630f8d06f1SRichard Henderson } 14640f8d06f1SRichard Henderson 14655110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 14665110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 14675110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 14685110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 14695110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 14705110e683SAaron Lindsay * include the various other features that V7VE implies. 14715110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 14725110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 14735110e683SAaron Lindsay */ 14748f4821d7SPeter Maydell assert(!tcg_enabled() || no_aa32 || cpu_isar_feature(arm_div, cpu)); 1475fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 14765110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1477fcf5ef2aSThomas Huth } 1478fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1479fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1480fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1481fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1482fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1483fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1484fcf5ef2aSThomas Huth } else { 1485fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1486fcf5ef2aSThomas Huth } 148791db4642SCédric Le Goater 148891db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 148991db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 149091db4642SCédric Le Goater */ 149191db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1492fcf5ef2aSThomas Huth } 1493fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1494fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1495fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1496fcf5ef2aSThomas Huth } 1497fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1498fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1499fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 15008f4821d7SPeter Maydell assert(!tcg_enabled() || no_aa32 || cpu_isar_feature(jazelle, cpu)); 1501fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1502fcf5ef2aSThomas Huth } 1503fcf5ef2aSThomas Huth } 1504fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1505fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1506fcf5ef2aSThomas Huth } 1507fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1508fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1509fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_PXN); 1510fcf5ef2aSThomas Huth } 1511fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1512fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1513fcf5ef2aSThomas Huth } 1514fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1515fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1516fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1517fcf5ef2aSThomas Huth } 1518fcf5ef2aSThomas Huth 1519ea7ac69dSPeter Maydell /* 1520ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1521ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1522ea7ac69dSPeter Maydell */ 1523ea7ac69dSPeter Maydell assert(!(arm_feature(env, ARM_FEATURE_VFP) && 1524ea7ac69dSPeter Maydell arm_feature(env, ARM_FEATURE_XSCALE))); 1525ea7ac69dSPeter Maydell 1526fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1527fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1528452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1529fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1530fcf5ef2aSThomas Huth * can use 4K pages. 1531fcf5ef2aSThomas Huth */ 1532fcf5ef2aSThomas Huth pagebits = 12; 1533fcf5ef2aSThomas Huth } else { 1534fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1535fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1536fcf5ef2aSThomas Huth */ 1537fcf5ef2aSThomas Huth pagebits = 10; 1538fcf5ef2aSThomas Huth } 1539fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1540fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1541fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1542fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1543fcf5ef2aSThomas Huth */ 1544fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1545fcf5ef2aSThomas Huth "system is using"); 1546fcf5ef2aSThomas Huth return; 1547fcf5ef2aSThomas Huth } 1548fcf5ef2aSThomas Huth 1549fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1550fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1551fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1552fcf5ef2aSThomas Huth * so these bits always RAZ. 1553fcf5ef2aSThomas Huth */ 1554fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 155546de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 155646de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1557fcf5ef2aSThomas Huth } 1558fcf5ef2aSThomas Huth 1559fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1560fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1561fcf5ef2aSThomas Huth } 1562fcf5ef2aSThomas Huth 15633a062d57SJulian Brown if (cpu->cfgend) { 15643a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 15653a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 15663a062d57SJulian Brown } else { 15673a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 15683a062d57SJulian Brown } 15693a062d57SJulian Brown } 15703a062d57SJulian Brown 1571fcf5ef2aSThomas Huth if (!cpu->has_el3) { 1572fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1573fcf5ef2aSThomas Huth * feature. 1574fcf5ef2aSThomas Huth */ 1575fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1576fcf5ef2aSThomas Huth 1577fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1578fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1579fcf5ef2aSThomas Huth */ 1580fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf0; 158147576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1582fcf5ef2aSThomas Huth } 1583fcf5ef2aSThomas Huth 1584c25bd18aSPeter Maydell if (!cpu->has_el2) { 1585c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1586c25bd18aSPeter Maydell } 1587c25bd18aSPeter Maydell 1588d6f02ce3SWei Huang if (!cpu->has_pmu) { 1589fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 159057a4a11bSAaron Lindsay } 159157a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1592bf8d0969SAaron Lindsay OS pmu_init(cpu); 159357a4a11bSAaron Lindsay 159457a4a11bSAaron Lindsay if (!kvm_enabled()) { 1595033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1596033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1597fcf5ef2aSThomas Huth } 15984e7beb0cSAaron Lindsay OS 15994e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 16004e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 16014e7beb0cSAaron Lindsay OS cpu); 16024e7beb0cSAaron Lindsay OS #endif 160357a4a11bSAaron Lindsay } else { 160457a4a11bSAaron Lindsay cpu->id_aa64dfr0 &= ~0xf00; 1605a46118fcSAndrew Jones cpu->id_dfr0 &= ~(0xf << 24); 160657a4a11bSAaron Lindsay cpu->pmceid0 = 0; 160757a4a11bSAaron Lindsay cpu->pmceid1 = 0; 160857a4a11bSAaron Lindsay } 1609fcf5ef2aSThomas Huth 1610fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1611fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1612fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1613fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1614fcf5ef2aSThomas Huth */ 161547576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 1616fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf000; 1617fcf5ef2aSThomas Huth } 1618fcf5ef2aSThomas Huth 1619f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1620f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1621f50cd314SPeter Maydell */ 1622fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1623f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1624f50cd314SPeter Maydell } 1625f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1626f50cd314SPeter Maydell cpu->has_mpu = false; 1627fcf5ef2aSThomas Huth } 1628fcf5ef2aSThomas Huth 1629452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1630fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1631fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1632fcf5ef2aSThomas Huth 1633fcf5ef2aSThomas Huth if (nr > 0xff) { 1634fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1635fcf5ef2aSThomas Huth return; 1636fcf5ef2aSThomas Huth } 1637fcf5ef2aSThomas Huth 1638fcf5ef2aSThomas Huth if (nr) { 16390e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 16400e1a46bbSPeter Maydell /* PMSAv8 */ 164162c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 164262c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 164362c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 164462c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 164562c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 164662c58ee0SPeter Maydell } 16470e1a46bbSPeter Maydell } else { 1648fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1649fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1650fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1651fcf5ef2aSThomas Huth } 1652fcf5ef2aSThomas Huth } 16530e1a46bbSPeter Maydell } 1654fcf5ef2aSThomas Huth 16559901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 16569901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 16579901c576SPeter Maydell 16589901c576SPeter Maydell if (nr > 0xff) { 16599901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 16609901c576SPeter Maydell return; 16619901c576SPeter Maydell } 16629901c576SPeter Maydell 16639901c576SPeter Maydell if (nr) { 16649901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 16659901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 16669901c576SPeter Maydell } 16679901c576SPeter Maydell } 16689901c576SPeter Maydell 166991db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 167091db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 167191db4642SCédric Le Goater } 167291db4642SCédric Le Goater 1673fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1674fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1675fcf5ef2aSThomas Huth 1676fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1677fcf5ef2aSThomas Huth 1678fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1679cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1680cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 1681cc7d44c2SLike Xu 16821d2091bcSPeter Maydell if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) { 16831d2091bcSPeter Maydell cs->num_ases = 2; 16841d2091bcSPeter Maydell 1685fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1686fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1687fcf5ef2aSThomas Huth } 168880ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 168980ceb07aSPeter Xu cpu->secure_memory); 16901d2091bcSPeter Maydell } else { 16911d2091bcSPeter Maydell cs->num_ases = 1; 1692fcf5ef2aSThomas Huth } 169380ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1694f9a69711SAlistair Francis 1695f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1696f9a69711SAlistair Francis if (cpu->core_count == -1) { 1697f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1698f9a69711SAlistair Francis } 1699fcf5ef2aSThomas Huth #endif 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1702fcf5ef2aSThomas Huth cpu_reset(cs); 1703fcf5ef2aSThomas Huth 1704fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1705fcf5ef2aSThomas Huth } 1706fcf5ef2aSThomas Huth 1707fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1708fcf5ef2aSThomas Huth { 1709fcf5ef2aSThomas Huth ObjectClass *oc; 1710fcf5ef2aSThomas Huth char *typename; 1711fcf5ef2aSThomas Huth char **cpuname; 1712a0032cc5SPeter Maydell const char *cpunamestr; 1713fcf5ef2aSThomas Huth 1714fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1715a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1716a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1717a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1718a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1719a0032cc5SPeter Maydell */ 1720a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1721a0032cc5SPeter Maydell cpunamestr = "max"; 1722a0032cc5SPeter Maydell } 1723a0032cc5SPeter Maydell #endif 1724a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1725fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 1726fcf5ef2aSThomas Huth g_strfreev(cpuname); 1727fcf5ef2aSThomas Huth g_free(typename); 1728fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 1729fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 1730fcf5ef2aSThomas Huth return NULL; 1731fcf5ef2aSThomas Huth } 1732fcf5ef2aSThomas Huth return oc; 1733fcf5ef2aSThomas Huth } 1734fcf5ef2aSThomas Huth 1735fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */ 1736fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 1737fcf5ef2aSThomas Huth 1738fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj) 1739fcf5ef2aSThomas Huth { 1740fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1741fcf5ef2aSThomas Huth 1742fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm926"; 1743fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1744fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1745fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1746fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 1747fcf5ef2aSThomas Huth cpu->midr = 0x41069265; 1748fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41011090; 1749fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1750fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 175109cbd501SRichard Henderson 175209cbd501SRichard Henderson /* 175309cbd501SRichard Henderson * ARMv5 does not have the ID_ISAR registers, but we can still 175409cbd501SRichard Henderson * set the field to indicate Jazelle support within QEMU. 175509cbd501SRichard Henderson */ 175609cbd501SRichard Henderson cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); 1757cb7cef8bSPeter Maydell /* 1758cb7cef8bSPeter Maydell * Similarly, we need to set MVFR0 fields to enable double precision 1759cb7cef8bSPeter Maydell * and short vector support even though ARMv5 doesn't have this register. 1760cb7cef8bSPeter Maydell */ 1761cb7cef8bSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); 1762cb7cef8bSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); 1763fcf5ef2aSThomas Huth } 1764fcf5ef2aSThomas Huth 1765fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj) 1766fcf5ef2aSThomas Huth { 1767fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1768fcf5ef2aSThomas Huth 1769fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm946"; 1770fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1771452a0955SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1772fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1773fcf5ef2aSThomas Huth cpu->midr = 0x41059461; 1774fcf5ef2aSThomas Huth cpu->ctr = 0x0f004006; 1775fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1776fcf5ef2aSThomas Huth } 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj) 1779fcf5ef2aSThomas Huth { 1780fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1781fcf5ef2aSThomas Huth 1782fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1026"; 1783fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1784fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1785fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_AUXCR); 1786fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1787fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 1788fcf5ef2aSThomas Huth cpu->midr = 0x4106a262; 1789fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410110a0; 1790fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1791fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 1792fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 179309cbd501SRichard Henderson 179409cbd501SRichard Henderson /* 179509cbd501SRichard Henderson * ARMv5 does not have the ID_ISAR registers, but we can still 179609cbd501SRichard Henderson * set the field to indicate Jazelle support within QEMU. 179709cbd501SRichard Henderson */ 179809cbd501SRichard Henderson cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); 1799cb7cef8bSPeter Maydell /* 1800cb7cef8bSPeter Maydell * Similarly, we need to set MVFR0 fields to enable double precision 1801cb7cef8bSPeter Maydell * and short vector support even though ARMv5 doesn't have this register. 1802cb7cef8bSPeter Maydell */ 1803cb7cef8bSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); 1804cb7cef8bSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); 180509cbd501SRichard Henderson 1806fcf5ef2aSThomas Huth { 1807fcf5ef2aSThomas Huth /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ 1808fcf5ef2aSThomas Huth ARMCPRegInfo ifar = { 1809fcf5ef2aSThomas Huth .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, 1810fcf5ef2aSThomas Huth .access = PL1_RW, 1811fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns), 1812fcf5ef2aSThomas Huth .resetvalue = 0 1813fcf5ef2aSThomas Huth }; 1814fcf5ef2aSThomas Huth define_one_arm_cp_reg(cpu, &ifar); 1815fcf5ef2aSThomas Huth } 1816fcf5ef2aSThomas Huth } 1817fcf5ef2aSThomas Huth 1818fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj) 1819fcf5ef2aSThomas Huth { 1820fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1821fcf5ef2aSThomas Huth /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an 1822fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 1823fcf5ef2aSThomas Huth * have the v6K features. 1824fcf5ef2aSThomas Huth * These ID register values are correct for 1136 but may be wrong 1825fcf5ef2aSThomas Huth * for 1136_r2 (in particular r0p2 does not actually implement most 1826fcf5ef2aSThomas Huth * of the ID registers). 1827fcf5ef2aSThomas Huth */ 1828fcf5ef2aSThomas Huth 1829fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 1830fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 1831fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1832fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1833fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1834fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1835fcf5ef2aSThomas Huth cpu->midr = 0x4107b362; 1836fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 183747576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 183847576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1839fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1840fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1841fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1842fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1843fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x2; 1844fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 1845fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1846fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1847fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222110; 184847576b94SRichard Henderson cpu->isar.id_isar0 = 0x00140011; 184947576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 185047576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231111; 185147576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 185247576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 1853fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1854fcf5ef2aSThomas Huth } 1855fcf5ef2aSThomas Huth 1856fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj) 1857fcf5ef2aSThomas Huth { 1858fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1859fcf5ef2aSThomas Huth 1860fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 1861fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1862fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 1863fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1864fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1865fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1866fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1867fcf5ef2aSThomas Huth cpu->midr = 0x4117b363; 1868fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 186947576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 187047576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1871fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1872fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1873fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1874fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1875fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x2; 1876fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 1877fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1878fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1879fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222110; 188047576b94SRichard Henderson cpu->isar.id_isar0 = 0x00140011; 188147576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 188247576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231111; 188347576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 188447576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 1885fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1886fcf5ef2aSThomas Huth } 1887fcf5ef2aSThomas Huth 1888fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj) 1889fcf5ef2aSThomas Huth { 1890fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1891fcf5ef2aSThomas Huth 1892fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1176"; 1893fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1894fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1895fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 1896fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1897fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1898fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1899fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1900fcf5ef2aSThomas Huth cpu->midr = 0x410fb767; 1901fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b5; 190247576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 190347576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1904fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1905fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1906fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1907fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1908fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x33; 1909fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1910fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1911fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1912fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222100; 191347576b94SRichard Henderson cpu->isar.id_isar0 = 0x0140011; 191447576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 191547576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231121; 191647576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 191747576b94SRichard Henderson cpu->isar.id_isar4 = 0x01141; 1918fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1919fcf5ef2aSThomas Huth } 1920fcf5ef2aSThomas Huth 1921fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj) 1922fcf5ef2aSThomas Huth { 1923fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1924fcf5ef2aSThomas Huth 1925fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm11mpcore"; 1926fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1927fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1928fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 1929fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_MPIDR); 1930fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1931fcf5ef2aSThomas Huth cpu->midr = 0x410fb022; 1932fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 193347576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 193447576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1935fcf5ef2aSThomas Huth cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */ 1936fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1937fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1938fcf5ef2aSThomas Huth cpu->id_dfr0 = 0; 1939fcf5ef2aSThomas Huth cpu->id_afr0 = 0x2; 1940fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01100103; 1941fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10020302; 1942fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222000; 194347576b94SRichard Henderson cpu->isar.id_isar0 = 0x00100011; 194447576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 194547576b94SRichard Henderson cpu->isar.id_isar2 = 0x11221011; 194647576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 194747576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 1948fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 1949fcf5ef2aSThomas Huth } 1950fcf5ef2aSThomas Huth 1951191776b9SStefan Hajnoczi static void cortex_m0_initfn(Object *obj) 1952191776b9SStefan Hajnoczi { 1953191776b9SStefan Hajnoczi ARMCPU *cpu = ARM_CPU(obj); 1954191776b9SStefan Hajnoczi set_feature(&cpu->env, ARM_FEATURE_V6); 1955191776b9SStefan Hajnoczi set_feature(&cpu->env, ARM_FEATURE_M); 1956191776b9SStefan Hajnoczi 1957191776b9SStefan Hajnoczi cpu->midr = 0x410cc200; 1958191776b9SStefan Hajnoczi } 1959191776b9SStefan Hajnoczi 1960fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj) 1961fcf5ef2aSThomas Huth { 1962fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1963fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1964fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 1965cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 1966fcf5ef2aSThomas Huth cpu->midr = 0x410fc231; 19678d92e26bSPeter Maydell cpu->pmsav7_dregion = 8; 19685a53e2c1SPeter Maydell cpu->id_pfr0 = 0x00000030; 19695a53e2c1SPeter Maydell cpu->id_pfr1 = 0x00000200; 19705a53e2c1SPeter Maydell cpu->id_dfr0 = 0x00100000; 19715a53e2c1SPeter Maydell cpu->id_afr0 = 0x00000000; 19725a53e2c1SPeter Maydell cpu->id_mmfr0 = 0x00000030; 19735a53e2c1SPeter Maydell cpu->id_mmfr1 = 0x00000000; 19745a53e2c1SPeter Maydell cpu->id_mmfr2 = 0x00000000; 19755a53e2c1SPeter Maydell cpu->id_mmfr3 = 0x00000000; 197647576b94SRichard Henderson cpu->isar.id_isar0 = 0x01141110; 197747576b94SRichard Henderson cpu->isar.id_isar1 = 0x02111000; 197847576b94SRichard Henderson cpu->isar.id_isar2 = 0x21112231; 197947576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111110; 198047576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310102; 198147576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 198247576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 1983fcf5ef2aSThomas Huth } 1984fcf5ef2aSThomas Huth 1985fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj) 1986fcf5ef2aSThomas Huth { 1987fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1988fcf5ef2aSThomas Huth 1989fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1990fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 1991cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 1992fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 199314fd0c31SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_VFP4); 1994fcf5ef2aSThomas Huth cpu->midr = 0x410fc240; /* r0p0 */ 19958d92e26bSPeter Maydell cpu->pmsav7_dregion = 8; 199614fd0c31SPeter Maydell cpu->isar.mvfr0 = 0x10110021; 199714fd0c31SPeter Maydell cpu->isar.mvfr1 = 0x11000011; 199814fd0c31SPeter Maydell cpu->isar.mvfr2 = 0x00000000; 19995a53e2c1SPeter Maydell cpu->id_pfr0 = 0x00000030; 20005a53e2c1SPeter Maydell cpu->id_pfr1 = 0x00000200; 20015a53e2c1SPeter Maydell cpu->id_dfr0 = 0x00100000; 20025a53e2c1SPeter Maydell cpu->id_afr0 = 0x00000000; 20035a53e2c1SPeter Maydell cpu->id_mmfr0 = 0x00000030; 20045a53e2c1SPeter Maydell cpu->id_mmfr1 = 0x00000000; 20055a53e2c1SPeter Maydell cpu->id_mmfr2 = 0x00000000; 20065a53e2c1SPeter Maydell cpu->id_mmfr3 = 0x00000000; 200747576b94SRichard Henderson cpu->isar.id_isar0 = 0x01141110; 200847576b94SRichard Henderson cpu->isar.id_isar1 = 0x02111000; 200947576b94SRichard Henderson cpu->isar.id_isar2 = 0x21112231; 201047576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111110; 201147576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310102; 201247576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 201347576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 2014fcf5ef2aSThomas Huth } 20159901c576SPeter Maydell 2016cf7beda5SChristophe Lyon static void cortex_m7_initfn(Object *obj) 2017cf7beda5SChristophe Lyon { 2018cf7beda5SChristophe Lyon ARMCPU *cpu = ARM_CPU(obj); 2019cf7beda5SChristophe Lyon 2020cf7beda5SChristophe Lyon set_feature(&cpu->env, ARM_FEATURE_V7); 2021cf7beda5SChristophe Lyon set_feature(&cpu->env, ARM_FEATURE_M); 2022cf7beda5SChristophe Lyon set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 2023cf7beda5SChristophe Lyon set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 2024cf7beda5SChristophe Lyon set_feature(&cpu->env, ARM_FEATURE_VFP4); 2025cf7beda5SChristophe Lyon cpu->midr = 0x411fc272; /* r1p2 */ 2026cf7beda5SChristophe Lyon cpu->pmsav7_dregion = 8; 2027cf7beda5SChristophe Lyon cpu->isar.mvfr0 = 0x10110221; 2028cf7beda5SChristophe Lyon cpu->isar.mvfr1 = 0x12000011; 2029cf7beda5SChristophe Lyon cpu->isar.mvfr2 = 0x00000040; 2030cf7beda5SChristophe Lyon cpu->id_pfr0 = 0x00000030; 2031cf7beda5SChristophe Lyon cpu->id_pfr1 = 0x00000200; 2032cf7beda5SChristophe Lyon cpu->id_dfr0 = 0x00100000; 2033cf7beda5SChristophe Lyon cpu->id_afr0 = 0x00000000; 2034cf7beda5SChristophe Lyon cpu->id_mmfr0 = 0x00100030; 2035cf7beda5SChristophe Lyon cpu->id_mmfr1 = 0x00000000; 2036cf7beda5SChristophe Lyon cpu->id_mmfr2 = 0x01000000; 2037cf7beda5SChristophe Lyon cpu->id_mmfr3 = 0x00000000; 2038cf7beda5SChristophe Lyon cpu->isar.id_isar0 = 0x01101110; 2039cf7beda5SChristophe Lyon cpu->isar.id_isar1 = 0x02112000; 2040cf7beda5SChristophe Lyon cpu->isar.id_isar2 = 0x20232231; 2041cf7beda5SChristophe Lyon cpu->isar.id_isar3 = 0x01111131; 2042cf7beda5SChristophe Lyon cpu->isar.id_isar4 = 0x01310132; 2043cf7beda5SChristophe Lyon cpu->isar.id_isar5 = 0x00000000; 2044cf7beda5SChristophe Lyon cpu->isar.id_isar6 = 0x00000000; 2045cf7beda5SChristophe Lyon } 2046cf7beda5SChristophe Lyon 2047c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj) 2048c7b26382SPeter Maydell { 2049c7b26382SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 2050c7b26382SPeter Maydell 2051c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_V8); 2052c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_M); 2053cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 2054c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); 2055c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 205614fd0c31SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_VFP4); 2057c7b26382SPeter Maydell cpu->midr = 0x410fd213; /* r0p3 */ 2058c7b26382SPeter Maydell cpu->pmsav7_dregion = 16; 2059c7b26382SPeter Maydell cpu->sau_sregion = 8; 206014fd0c31SPeter Maydell cpu->isar.mvfr0 = 0x10110021; 206114fd0c31SPeter Maydell cpu->isar.mvfr1 = 0x11000011; 206214fd0c31SPeter Maydell cpu->isar.mvfr2 = 0x00000040; 2063c7b26382SPeter Maydell cpu->id_pfr0 = 0x00000030; 2064c7b26382SPeter Maydell cpu->id_pfr1 = 0x00000210; 2065c7b26382SPeter Maydell cpu->id_dfr0 = 0x00200000; 2066c7b26382SPeter Maydell cpu->id_afr0 = 0x00000000; 2067c7b26382SPeter Maydell cpu->id_mmfr0 = 0x00101F40; 2068c7b26382SPeter Maydell cpu->id_mmfr1 = 0x00000000; 2069c7b26382SPeter Maydell cpu->id_mmfr2 = 0x01000000; 2070c7b26382SPeter Maydell cpu->id_mmfr3 = 0x00000000; 207147576b94SRichard Henderson cpu->isar.id_isar0 = 0x01101110; 207247576b94SRichard Henderson cpu->isar.id_isar1 = 0x02212000; 207347576b94SRichard Henderson cpu->isar.id_isar2 = 0x20232232; 207447576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111131; 207547576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310132; 207647576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 207747576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 2078c7b26382SPeter Maydell cpu->clidr = 0x00000000; 2079c7b26382SPeter Maydell cpu->ctr = 0x8000c000; 2080c7b26382SPeter Maydell } 2081c7b26382SPeter Maydell 2082fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data) 2083fcf5ef2aSThomas Huth { 208451e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2085fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(oc); 2086fcf5ef2aSThomas Huth 208751e5ef45SMarc-André Lureau acc->info = data; 2088fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2089fcf5ef2aSThomas Huth cc->do_interrupt = arm_v7m_cpu_do_interrupt; 2090fcf5ef2aSThomas Huth #endif 2091fcf5ef2aSThomas Huth 2092fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt; 2093fcf5ef2aSThomas Huth } 2094fcf5ef2aSThomas Huth 2095fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = { 2096fcf5ef2aSThomas Huth /* Dummy the TCM region regs for the moment */ 2097fcf5ef2aSThomas Huth { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, 2098fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 2099fcf5ef2aSThomas Huth { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1, 2100fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 210195e9a242SLuc MICHEL { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5, 210295e9a242SLuc MICHEL .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP }, 2103fcf5ef2aSThomas Huth REGINFO_SENTINEL 2104fcf5ef2aSThomas Huth }; 2105fcf5ef2aSThomas Huth 2106fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj) 2107fcf5ef2aSThomas Huth { 2108fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2109fcf5ef2aSThomas Huth 2110fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 2111fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 2112452a0955SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 211390f67158SClement Deschamps set_feature(&cpu->env, ARM_FEATURE_PMU); 2114fcf5ef2aSThomas Huth cpu->midr = 0x411fc153; /* r1p3 */ 2115fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x0131; 2116fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x001; 2117fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x010400; 2118fcf5ef2aSThomas Huth cpu->id_afr0 = 0x0; 2119fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x0210030; 2120fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x00000000; 2121fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01200000; 2122fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x0211; 212347576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101111; 212447576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 212547576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232141; 212647576b94SRichard Henderson cpu->isar.id_isar3 = 0x01112131; 212747576b94SRichard Henderson cpu->isar.id_isar4 = 0x0010142; 212847576b94SRichard Henderson cpu->isar.id_isar5 = 0x0; 212947576b94SRichard Henderson cpu->isar.id_isar6 = 0x0; 2130fcf5ef2aSThomas Huth cpu->mp_is_up = true; 21318d92e26bSPeter Maydell cpu->pmsav7_dregion = 16; 2132fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexr5_cp_reginfo); 2133fcf5ef2aSThomas Huth } 2134fcf5ef2aSThomas Huth 2135ebac5458SEdgar E. Iglesias static void cortex_r5f_initfn(Object *obj) 2136ebac5458SEdgar E. Iglesias { 2137ebac5458SEdgar E. Iglesias ARMCPU *cpu = ARM_CPU(obj); 2138ebac5458SEdgar E. Iglesias 2139ebac5458SEdgar E. Iglesias cortex_r5_initfn(obj); 2140ebac5458SEdgar E. Iglesias set_feature(&cpu->env, ARM_FEATURE_VFP3); 21413de79d33SPeter Maydell cpu->isar.mvfr0 = 0x10110221; 21423de79d33SPeter Maydell cpu->isar.mvfr1 = 0x00000011; 2143ebac5458SEdgar E. Iglesias } 2144ebac5458SEdgar E. Iglesias 2145fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = { 2146fcf5ef2aSThomas Huth { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0, 2147fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 2148fcf5ef2aSThomas Huth { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 2149fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 2150fcf5ef2aSThomas Huth REGINFO_SENTINEL 2151fcf5ef2aSThomas Huth }; 2152fcf5ef2aSThomas Huth 2153fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj) 2154fcf5ef2aSThomas Huth { 2155fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2156fcf5ef2aSThomas Huth 2157fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a8"; 2158fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 2159fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP3); 2160fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2161fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2162fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2163fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2164fcf5ef2aSThomas Huth cpu->midr = 0x410fc080; 2165fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410330c0; 216647576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 216747576b94SRichard Henderson cpu->isar.mvfr1 = 0x00011111; 2168fcf5ef2aSThomas Huth cpu->ctr = 0x82048004; 2169fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 2170fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 2171fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 2172fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x400; 2173fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 2174fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x31100003; 2175fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 2176fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01202000; 2177fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x11; 217847576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 217947576b94SRichard Henderson cpu->isar.id_isar1 = 0x12112111; 218047576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232031; 218147576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 218247576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 2183fcf5ef2aSThomas Huth cpu->dbgdidr = 0x15141000; 2184fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (2 << 24) | 3; 2185fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */ 2186fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */ 2187fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */ 2188fcf5ef2aSThomas Huth cpu->reset_auxcr = 2; 2189fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa8_cp_reginfo); 2190fcf5ef2aSThomas Huth } 2191fcf5ef2aSThomas Huth 2192fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = { 2193fcf5ef2aSThomas Huth /* power_control should be set to maximum latency. Again, 2194fcf5ef2aSThomas Huth * default to 0 and set by private hook 2195fcf5ef2aSThomas Huth */ 2196fcf5ef2aSThomas Huth { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, 2197fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 2198fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) }, 2199fcf5ef2aSThomas Huth { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1, 2200fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 2201fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) }, 2202fcf5ef2aSThomas Huth { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2, 2203fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 2204fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) }, 2205fcf5ef2aSThomas Huth { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, 2206fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 2207fcf5ef2aSThomas Huth /* TLB lockdown control */ 2208fcf5ef2aSThomas Huth { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2, 2209fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 2210fcf5ef2aSThomas Huth { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4, 2211fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 2212fcf5ef2aSThomas Huth { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2, 2213fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 2214fcf5ef2aSThomas Huth { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2, 2215fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 2216fcf5ef2aSThomas Huth { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, 2217fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 2218fcf5ef2aSThomas Huth REGINFO_SENTINEL 2219fcf5ef2aSThomas Huth }; 2220fcf5ef2aSThomas Huth 2221fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj) 2222fcf5ef2aSThomas Huth { 2223fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2224fcf5ef2aSThomas Huth 2225fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a9"; 2226fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 2227fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP3); 2228fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2229fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2230fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2231fcf5ef2aSThomas Huth /* Note that A9 supports the MP extensions even for 2232fcf5ef2aSThomas Huth * A9UP and single-core A9MP (which are both different 2233fcf5ef2aSThomas Huth * and valid configurations; we don't model A9UP). 2234fcf5ef2aSThomas Huth */ 2235fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 2236fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR); 2237fcf5ef2aSThomas Huth cpu->midr = 0x410fc090; 2238fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41033090; 223947576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 224047576b94SRichard Henderson cpu->isar.mvfr1 = 0x01111111; 2241fcf5ef2aSThomas Huth cpu->ctr = 0x80038003; 2242fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 2243fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 2244fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 2245fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x000; 2246fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 2247fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x00100103; 2248fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 2249fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01230000; 2250fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x00002111; 225147576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 225247576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 225347576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 225447576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 225547576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 2256fcf5ef2aSThomas Huth cpu->dbgdidr = 0x35141000; 2257fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (1 << 24) | 3; 2258fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ 2259fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */ 2260fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa9_cp_reginfo); 2261fcf5ef2aSThomas Huth } 2262fcf5ef2aSThomas Huth 2263fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2264fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) 2265fcf5ef2aSThomas Huth { 2266cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 2267cc7d44c2SLike Xu 2268fcf5ef2aSThomas Huth /* Linux wants the number of processors from here. 2269fcf5ef2aSThomas Huth * Might as well set the interrupt-controller bit too. 2270fcf5ef2aSThomas Huth */ 2271cc7d44c2SLike Xu return ((ms->smp.cpus - 1) << 24) | (1 << 23); 2272fcf5ef2aSThomas Huth } 2273fcf5ef2aSThomas Huth #endif 2274fcf5ef2aSThomas Huth 2275fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = { 2276fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2277fcf5ef2aSThomas Huth { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 2278fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read, 2279fcf5ef2aSThomas Huth .writefn = arm_cp_write_ignore, }, 2280fcf5ef2aSThomas Huth #endif 2281fcf5ef2aSThomas Huth { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, 2282fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 2283fcf5ef2aSThomas Huth REGINFO_SENTINEL 2284fcf5ef2aSThomas Huth }; 2285fcf5ef2aSThomas Huth 2286fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj) 2287fcf5ef2aSThomas Huth { 2288fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2289fcf5ef2aSThomas Huth 2290fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a7"; 22915110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 2292fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 2293fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2294fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2295fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 2296fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2297fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 2298436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 2299fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2300a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 2301fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7; 2302fcf5ef2aSThomas Huth cpu->midr = 0x410fc075; 2303fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41023075; 230447576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 230547576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 2306fcf5ef2aSThomas Huth cpu->ctr = 0x84448003; 2307fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 2308fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 2309fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 2310fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x02010555; 2311fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 2312fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x10101105; 2313fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x40000000; 2314fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01240000; 2315fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x02102211; 231637bdda89SRichard Henderson /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but 231737bdda89SRichard Henderson * table 4-41 gives 0x02101110, which includes the arm div insns. 231837bdda89SRichard Henderson */ 231947576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 232047576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 232147576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 232247576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 232347576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 2324fcf5ef2aSThomas Huth cpu->dbgdidr = 0x3515f005; 2325fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 2326fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 2327fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 2328fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 2329fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */ 2330fcf5ef2aSThomas Huth } 2331fcf5ef2aSThomas Huth 2332fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj) 2333fcf5ef2aSThomas Huth { 2334fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2335fcf5ef2aSThomas Huth 2336fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a15"; 23375110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 2338fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 2339fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2340fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2341fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 2342fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2343fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 2344436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 2345fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2346a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 2347fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; 2348fcf5ef2aSThomas Huth cpu->midr = 0x412fc0f1; 2349fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410430f0; 235047576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 235147576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 2352fcf5ef2aSThomas Huth cpu->ctr = 0x8444c004; 2353fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 2354fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 2355fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 2356fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x02010555; 2357fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 2358fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x10201105; 2359fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 2360fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01240000; 2361fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x02102211; 236247576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 236347576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 236447576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 236547576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 236647576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 2367fcf5ef2aSThomas Huth cpu->dbgdidr = 0x3515f021; 2368fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 2369fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 2370fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 2371fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 2372fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); 2373fcf5ef2aSThomas Huth } 2374fcf5ef2aSThomas Huth 2375fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj) 2376fcf5ef2aSThomas Huth { 2377fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2378fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V4T); 2379fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_OMAPCP); 2380fcf5ef2aSThomas Huth cpu->midr = ARM_CPUID_TI925T; 2381fcf5ef2aSThomas Huth cpu->ctr = 0x5109149; 2382fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 2383fcf5ef2aSThomas Huth } 2384fcf5ef2aSThomas Huth 2385fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj) 2386fcf5ef2aSThomas Huth { 2387fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2388fcf5ef2aSThomas Huth 2389fcf5ef2aSThomas Huth cpu->dtb_compatible = "intel,sa1100"; 2390fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 2391fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2392fcf5ef2aSThomas Huth cpu->midr = 0x4401A11B; 2393fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 2394fcf5ef2aSThomas Huth } 2395fcf5ef2aSThomas Huth 2396fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj) 2397fcf5ef2aSThomas Huth { 2398fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2399fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 2400fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2401fcf5ef2aSThomas Huth cpu->midr = 0x6901B119; 2402fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 2403fcf5ef2aSThomas Huth } 2404fcf5ef2aSThomas Huth 2405fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj) 2406fcf5ef2aSThomas Huth { 2407fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2408fcf5ef2aSThomas Huth 2409fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2410fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2411fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2412fcf5ef2aSThomas Huth cpu->midr = 0x69052100; 2413fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2414fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2415fcf5ef2aSThomas Huth } 2416fcf5ef2aSThomas Huth 2417fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj) 2418fcf5ef2aSThomas Huth { 2419fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2420fcf5ef2aSThomas Huth 2421fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2422fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2423fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2424fcf5ef2aSThomas Huth cpu->midr = 0x69052d00; 2425fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2426fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2427fcf5ef2aSThomas Huth } 2428fcf5ef2aSThomas Huth 2429fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj) 2430fcf5ef2aSThomas Huth { 2431fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2432fcf5ef2aSThomas Huth 2433fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2434fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2435fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2436fcf5ef2aSThomas Huth cpu->midr = 0x69052903; 2437fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2438fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2439fcf5ef2aSThomas Huth } 2440fcf5ef2aSThomas Huth 2441fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj) 2442fcf5ef2aSThomas Huth { 2443fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2444fcf5ef2aSThomas Huth 2445fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2446fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2447fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2448fcf5ef2aSThomas Huth cpu->midr = 0x69052d05; 2449fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2450fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2451fcf5ef2aSThomas Huth } 2452fcf5ef2aSThomas Huth 2453fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj) 2454fcf5ef2aSThomas Huth { 2455fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2456fcf5ef2aSThomas Huth 2457fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2458fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2459fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2460fcf5ef2aSThomas Huth cpu->midr = 0x69052d06; 2461fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2462fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2463fcf5ef2aSThomas Huth } 2464fcf5ef2aSThomas Huth 2465fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj) 2466fcf5ef2aSThomas Huth { 2467fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2468fcf5ef2aSThomas Huth 2469fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2470fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2471fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2472fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2473fcf5ef2aSThomas Huth cpu->midr = 0x69054110; 2474fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2475fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2476fcf5ef2aSThomas Huth } 2477fcf5ef2aSThomas Huth 2478fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj) 2479fcf5ef2aSThomas Huth { 2480fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2481fcf5ef2aSThomas Huth 2482fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2483fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2484fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2485fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2486fcf5ef2aSThomas Huth cpu->midr = 0x69054111; 2487fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2488fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2489fcf5ef2aSThomas Huth } 2490fcf5ef2aSThomas Huth 2491fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj) 2492fcf5ef2aSThomas Huth { 2493fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2494fcf5ef2aSThomas Huth 2495fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2496fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2497fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2498fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2499fcf5ef2aSThomas Huth cpu->midr = 0x69054112; 2500fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2501fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2502fcf5ef2aSThomas Huth } 2503fcf5ef2aSThomas Huth 2504fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj) 2505fcf5ef2aSThomas Huth { 2506fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2507fcf5ef2aSThomas Huth 2508fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2509fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2510fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2511fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2512fcf5ef2aSThomas Huth cpu->midr = 0x69054113; 2513fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2514fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2515fcf5ef2aSThomas Huth } 2516fcf5ef2aSThomas Huth 2517fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj) 2518fcf5ef2aSThomas Huth { 2519fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2520fcf5ef2aSThomas Huth 2521fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2522fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2523fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2524fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2525fcf5ef2aSThomas Huth cpu->midr = 0x69054114; 2526fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2527fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2528fcf5ef2aSThomas Huth } 2529fcf5ef2aSThomas Huth 2530fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj) 2531fcf5ef2aSThomas Huth { 2532fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2533fcf5ef2aSThomas Huth 2534fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2535fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2536fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2537fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2538fcf5ef2aSThomas Huth cpu->midr = 0x69054117; 2539fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2540fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2541fcf5ef2aSThomas Huth } 2542fcf5ef2aSThomas Huth 2543bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2544bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host); 2545bab52d4bSPeter Maydell * otherwise, a CPU with as many features enabled as our emulation supports. 2546bab52d4bSPeter Maydell * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c; 2547bab52d4bSPeter Maydell * this only needs to handle 32 bits. 2548bab52d4bSPeter Maydell */ 2549bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj) 2550bab52d4bSPeter Maydell { 2551bab52d4bSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 2552bab52d4bSPeter Maydell 2553bab52d4bSPeter Maydell if (kvm_enabled()) { 2554bab52d4bSPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 2555dea101a1SAndrew Jones kvm_arm_add_vcpu_properties(obj); 2556bab52d4bSPeter Maydell } else { 2557bab52d4bSPeter Maydell cortex_a15_initfn(obj); 2558973751fdSPeter Maydell 2559973751fdSPeter Maydell /* old-style VFP short-vector support */ 2560973751fdSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); 2561973751fdSPeter Maydell 2562fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2563a0032cc5SPeter Maydell /* We don't set these in system emulation mode for the moment, 2564962fcbf2SRichard Henderson * since we don't correctly set (all of) the ID registers to 2565962fcbf2SRichard Henderson * advertise them. 2566a0032cc5SPeter Maydell */ 2567fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8); 2568962fcbf2SRichard Henderson { 2569962fcbf2SRichard Henderson uint32_t t; 2570962fcbf2SRichard Henderson 2571962fcbf2SRichard Henderson t = cpu->isar.id_isar5; 2572962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, AES, 2); 2573962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); 2574962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); 2575962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); 2576962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, RDM, 1); 2577962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); 2578962fcbf2SRichard Henderson cpu->isar.id_isar5 = t; 2579962fcbf2SRichard Henderson 2580962fcbf2SRichard Henderson t = cpu->isar.id_isar6; 25816c1f6f27SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); 2582962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, DP, 1); 2583991c0599SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, FHM, 1); 25849888bd1eSRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SB, 1); 2585cb570bd3SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); 2586962fcbf2SRichard Henderson cpu->isar.id_isar6 = t; 2587ab638a32SRichard Henderson 258845b1a243SAlex Bennée t = cpu->isar.mvfr1; 258945b1a243SAlex Bennée t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */ 259045b1a243SAlex Bennée cpu->isar.mvfr1 = t; 259145b1a243SAlex Bennée 2592c8877d0fSRichard Henderson t = cpu->isar.mvfr2; 2593c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ 2594c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ 2595c8877d0fSRichard Henderson cpu->isar.mvfr2 = t; 2596c8877d0fSRichard Henderson 2597ab638a32SRichard Henderson t = cpu->id_mmfr4; 2598ab638a32SRichard Henderson t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ 2599ab638a32SRichard Henderson cpu->id_mmfr4 = t; 2600962fcbf2SRichard Henderson } 2601a0032cc5SPeter Maydell #endif 2602a0032cc5SPeter Maydell } 2603fcf5ef2aSThomas Huth } 2604fcf5ef2aSThomas Huth #endif 2605fcf5ef2aSThomas Huth 2606fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */ 2607fcf5ef2aSThomas Huth 260851e5ef45SMarc-André Lureau struct ARMCPUInfo { 2609fcf5ef2aSThomas Huth const char *name; 2610fcf5ef2aSThomas Huth void (*initfn)(Object *obj); 2611fcf5ef2aSThomas Huth void (*class_init)(ObjectClass *oc, void *data); 261251e5ef45SMarc-André Lureau }; 2613fcf5ef2aSThomas Huth 2614fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = { 2615fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 2616fcf5ef2aSThomas Huth { .name = "arm926", .initfn = arm926_initfn }, 2617fcf5ef2aSThomas Huth { .name = "arm946", .initfn = arm946_initfn }, 2618fcf5ef2aSThomas Huth { .name = "arm1026", .initfn = arm1026_initfn }, 2619fcf5ef2aSThomas Huth /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an 2620fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 2621fcf5ef2aSThomas Huth * have the v6K features. 2622fcf5ef2aSThomas Huth */ 2623fcf5ef2aSThomas Huth { .name = "arm1136-r2", .initfn = arm1136_r2_initfn }, 2624fcf5ef2aSThomas Huth { .name = "arm1136", .initfn = arm1136_initfn }, 2625fcf5ef2aSThomas Huth { .name = "arm1176", .initfn = arm1176_initfn }, 2626fcf5ef2aSThomas Huth { .name = "arm11mpcore", .initfn = arm11mpcore_initfn }, 2627191776b9SStefan Hajnoczi { .name = "cortex-m0", .initfn = cortex_m0_initfn, 2628191776b9SStefan Hajnoczi .class_init = arm_v7m_class_init }, 2629fcf5ef2aSThomas Huth { .name = "cortex-m3", .initfn = cortex_m3_initfn, 2630fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 2631fcf5ef2aSThomas Huth { .name = "cortex-m4", .initfn = cortex_m4_initfn, 2632fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 2633cf7beda5SChristophe Lyon { .name = "cortex-m7", .initfn = cortex_m7_initfn, 2634cf7beda5SChristophe Lyon .class_init = arm_v7m_class_init }, 2635c7b26382SPeter Maydell { .name = "cortex-m33", .initfn = cortex_m33_initfn, 2636c7b26382SPeter Maydell .class_init = arm_v7m_class_init }, 2637fcf5ef2aSThomas Huth { .name = "cortex-r5", .initfn = cortex_r5_initfn }, 2638ebac5458SEdgar E. Iglesias { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, 2639fcf5ef2aSThomas Huth { .name = "cortex-a7", .initfn = cortex_a7_initfn }, 2640fcf5ef2aSThomas Huth { .name = "cortex-a8", .initfn = cortex_a8_initfn }, 2641fcf5ef2aSThomas Huth { .name = "cortex-a9", .initfn = cortex_a9_initfn }, 2642fcf5ef2aSThomas Huth { .name = "cortex-a15", .initfn = cortex_a15_initfn }, 2643fcf5ef2aSThomas Huth { .name = "ti925t", .initfn = ti925t_initfn }, 2644fcf5ef2aSThomas Huth { .name = "sa1100", .initfn = sa1100_initfn }, 2645fcf5ef2aSThomas Huth { .name = "sa1110", .initfn = sa1110_initfn }, 2646fcf5ef2aSThomas Huth { .name = "pxa250", .initfn = pxa250_initfn }, 2647fcf5ef2aSThomas Huth { .name = "pxa255", .initfn = pxa255_initfn }, 2648fcf5ef2aSThomas Huth { .name = "pxa260", .initfn = pxa260_initfn }, 2649fcf5ef2aSThomas Huth { .name = "pxa261", .initfn = pxa261_initfn }, 2650fcf5ef2aSThomas Huth { .name = "pxa262", .initfn = pxa262_initfn }, 2651fcf5ef2aSThomas Huth /* "pxa270" is an alias for "pxa270-a0" */ 2652fcf5ef2aSThomas Huth { .name = "pxa270", .initfn = pxa270a0_initfn }, 2653fcf5ef2aSThomas Huth { .name = "pxa270-a0", .initfn = pxa270a0_initfn }, 2654fcf5ef2aSThomas Huth { .name = "pxa270-a1", .initfn = pxa270a1_initfn }, 2655fcf5ef2aSThomas Huth { .name = "pxa270-b0", .initfn = pxa270b0_initfn }, 2656fcf5ef2aSThomas Huth { .name = "pxa270-b1", .initfn = pxa270b1_initfn }, 2657fcf5ef2aSThomas Huth { .name = "pxa270-c0", .initfn = pxa270c0_initfn }, 2658fcf5ef2aSThomas Huth { .name = "pxa270-c5", .initfn = pxa270c5_initfn }, 2659bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2660bab52d4bSPeter Maydell { .name = "max", .initfn = arm_max_initfn }, 2661bab52d4bSPeter Maydell #endif 2662fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2663a0032cc5SPeter Maydell { .name = "any", .initfn = arm_max_initfn }, 2664fcf5ef2aSThomas Huth #endif 2665fcf5ef2aSThomas Huth #endif 2666fcf5ef2aSThomas Huth { .name = NULL } 2667fcf5ef2aSThomas Huth }; 2668fcf5ef2aSThomas Huth 2669fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2670fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), 2671fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), 2672fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), 2673fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2674fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 267515f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2676f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2677fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2678fcf5ef2aSThomas Huth }; 2679fcf5ef2aSThomas Huth 2680fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2681fcf5ef2aSThomas Huth { 2682fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2683fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2684fcf5ef2aSThomas Huth 2685fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2686fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2687fcf5ef2aSThomas Huth } 2688fcf5ef2aSThomas Huth return g_strdup("arm"); 2689fcf5ef2aSThomas Huth } 2690fcf5ef2aSThomas Huth 2691fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2692fcf5ef2aSThomas Huth { 2693fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2694fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2695fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2696fcf5ef2aSThomas Huth 2697bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2698bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2699fcf5ef2aSThomas Huth 27004f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2701bc9888f7SGreg Kurz cpu_class_set_parent_reset(cc, arm_cpu_reset, &acc->parent_reset); 2702fcf5ef2aSThomas Huth 2703fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2704fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2705fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_cpu_exec_interrupt; 2706fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2707fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 270842f6ed91SJulia Suvorova cc->synchronize_from_tb = arm_cpu_synchronize_from_tb; 2709fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2710fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 27117350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 2712fcf5ef2aSThomas Huth cc->do_interrupt = arm_cpu_do_interrupt; 2713fcf5ef2aSThomas Huth cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug; 2714fcf5ef2aSThomas Huth cc->asidx_from_attrs = arm_asidx_from_attrs; 2715fcf5ef2aSThomas Huth cc->vmsd = &vmstate_arm_cpu; 2716fcf5ef2aSThomas Huth cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian; 2717fcf5ef2aSThomas Huth cc->write_elf64_note = arm_cpu_write_elf64_note; 2718fcf5ef2aSThomas Huth cc->write_elf32_note = arm_cpu_write_elf32_note; 2719fcf5ef2aSThomas Huth #endif 2720fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2721fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2722fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2723200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2724fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2725fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 272674d7fc7fSRichard Henderson #ifdef CONFIG_TCG 272755c3ceefSRichard Henderson cc->tcg_initialize = arm_translate_init; 27287350d553SRichard Henderson cc->tlb_fill = arm_cpu_tlb_fill; 27299dd5cca4SPhilippe Mathieu-Daudé cc->debug_excp_handler = arm_debug_excp_handler; 27309dd5cca4SPhilippe Mathieu-Daudé cc->debug_check_watchpoint = arm_debug_check_watchpoint; 2731e21b551cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 2732e21b551cSPhilippe Mathieu-Daudé cc->do_unaligned_access = arm_cpu_do_unaligned_access; 2733e21b551cSPhilippe Mathieu-Daudé cc->do_transaction_failed = arm_cpu_do_transaction_failed; 27349dd5cca4SPhilippe Mathieu-Daudé cc->adjust_watchpoint_address = arm_adjust_watchpoint_address; 2735e21b551cSPhilippe Mathieu-Daudé #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ 273674d7fc7fSRichard Henderson #endif 2737fcf5ef2aSThomas Huth } 2738fcf5ef2aSThomas Huth 273986f0a186SPeter Maydell #ifdef CONFIG_KVM 274086f0a186SPeter Maydell static void arm_host_initfn(Object *obj) 274186f0a186SPeter Maydell { 274286f0a186SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 274386f0a186SPeter Maydell 274486f0a186SPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 274587014c6bSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 274687014c6bSAndrew Jones aarch64_add_sve_properties(obj); 274787014c6bSAndrew Jones } 2748dea101a1SAndrew Jones kvm_arm_add_vcpu_properties(obj); 274951e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 275086f0a186SPeter Maydell } 275186f0a186SPeter Maydell 275286f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = { 275386f0a186SPeter Maydell .name = TYPE_ARM_HOST_CPU, 275486f0a186SPeter Maydell #ifdef TARGET_AARCH64 275586f0a186SPeter Maydell .parent = TYPE_AARCH64_CPU, 275686f0a186SPeter Maydell #else 275786f0a186SPeter Maydell .parent = TYPE_ARM_CPU, 275886f0a186SPeter Maydell #endif 275986f0a186SPeter Maydell .instance_init = arm_host_initfn, 276086f0a186SPeter Maydell }; 276186f0a186SPeter Maydell 276286f0a186SPeter Maydell #endif 276386f0a186SPeter Maydell 276451e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 276551e5ef45SMarc-André Lureau { 276651e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 276751e5ef45SMarc-André Lureau 276851e5ef45SMarc-André Lureau acc->info->initfn(obj); 276951e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 277051e5ef45SMarc-André Lureau } 277151e5ef45SMarc-André Lureau 277251e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 277351e5ef45SMarc-André Lureau { 277451e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 277551e5ef45SMarc-André Lureau 277651e5ef45SMarc-André Lureau acc->info = data; 277751e5ef45SMarc-André Lureau } 277851e5ef45SMarc-André Lureau 2779fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info) 2780fcf5ef2aSThomas Huth { 2781fcf5ef2aSThomas Huth TypeInfo type_info = { 2782fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2783fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 278451e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2785fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 278651e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 278751e5ef45SMarc-André Lureau .class_data = (void *)info, 2788fcf5ef2aSThomas Huth }; 2789fcf5ef2aSThomas Huth 2790fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2791fcf5ef2aSThomas Huth type_register(&type_info); 2792fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2793fcf5ef2aSThomas Huth } 2794fcf5ef2aSThomas Huth 2795fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2796fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2797fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2798fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2799fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2800fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2801fcf5ef2aSThomas Huth .abstract = true, 2802fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2803fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2804fcf5ef2aSThomas Huth }; 2805fcf5ef2aSThomas Huth 2806181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = { 2807181962fdSPeter Maydell .name = TYPE_IDAU_INTERFACE, 2808181962fdSPeter Maydell .parent = TYPE_INTERFACE, 2809181962fdSPeter Maydell .class_size = sizeof(IDAUInterfaceClass), 2810181962fdSPeter Maydell }; 2811181962fdSPeter Maydell 2812fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2813fcf5ef2aSThomas Huth { 2814fcf5ef2aSThomas Huth const ARMCPUInfo *info = arm_cpus; 2815fcf5ef2aSThomas Huth 2816fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2817181962fdSPeter Maydell type_register_static(&idau_interface_type_info); 2818fcf5ef2aSThomas Huth 2819fcf5ef2aSThomas Huth while (info->name) { 2820fcf5ef2aSThomas Huth cpu_register(info); 2821fcf5ef2aSThomas Huth info++; 2822fcf5ef2aSThomas Huth } 282386f0a186SPeter Maydell 282486f0a186SPeter Maydell #ifdef CONFIG_KVM 282586f0a186SPeter Maydell type_register_static(&host_arm_cpu_type_info); 282686f0a186SPeter Maydell #endif 2827fcf5ef2aSThomas Huth } 2828fcf5ef2aSThomas Huth 2829fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2830