xref: /openbmc/qemu/target/arm/cpu.c (revision 802abf4024d23e48d45373ac3f2b580124b54b47)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22181962fdSPeter Maydell #include "target/arm/idau.h"
23fcf5ef2aSThomas Huth #include "qemu/error-report.h"
24fcf5ef2aSThomas Huth #include "qapi/error.h"
25fcf5ef2aSThomas Huth #include "cpu.h"
26fcf5ef2aSThomas Huth #include "internals.h"
27fcf5ef2aSThomas Huth #include "qemu-common.h"
28fcf5ef2aSThomas Huth #include "exec/exec-all.h"
29fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
30fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
31fcf5ef2aSThomas Huth #include "hw/loader.h"
32fcf5ef2aSThomas Huth #endif
33fcf5ef2aSThomas Huth #include "hw/arm/arm.h"
34fcf5ef2aSThomas Huth #include "sysemu/sysemu.h"
35b3946626SVincent Palatin #include "sysemu/hw_accel.h"
36fcf5ef2aSThomas Huth #include "kvm_arm.h"
37110f6c70SRichard Henderson #include "disas/capstone.h"
3824f91e81SAlex Bennée #include "fpu/softfloat.h"
39fcf5ef2aSThomas Huth 
40fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
41fcf5ef2aSThomas Huth {
42fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
43fcf5ef2aSThomas Huth 
44fcf5ef2aSThomas Huth     cpu->env.regs[15] = value;
45fcf5ef2aSThomas Huth }
46fcf5ef2aSThomas Huth 
47fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
48fcf5ef2aSThomas Huth {
49fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
50fcf5ef2aSThomas Huth 
51062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
52fcf5ef2aSThomas Huth         && cs->interrupt_request &
53fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
54fcf5ef2aSThomas Huth          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
55fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
56fcf5ef2aSThomas Huth }
57fcf5ef2aSThomas Huth 
58b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
59b5c53d1bSAaron Lindsay                                  void *opaque)
60b5c53d1bSAaron Lindsay {
61b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
62b5c53d1bSAaron Lindsay 
63b5c53d1bSAaron Lindsay     entry->hook = hook;
64b5c53d1bSAaron Lindsay     entry->opaque = opaque;
65b5c53d1bSAaron Lindsay 
66b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
67b5c53d1bSAaron Lindsay }
68b5c53d1bSAaron Lindsay 
6908267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
70fcf5ef2aSThomas Huth                                  void *opaque)
71fcf5ef2aSThomas Huth {
7208267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
7308267487SAaron Lindsay 
7408267487SAaron Lindsay     entry->hook = hook;
7508267487SAaron Lindsay     entry->opaque = opaque;
7608267487SAaron Lindsay 
7708267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
78fcf5ef2aSThomas Huth }
79fcf5ef2aSThomas Huth 
80fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
81fcf5ef2aSThomas Huth {
82fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
83fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
84fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
85fcf5ef2aSThomas Huth 
86fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
87fcf5ef2aSThomas Huth         return;
88fcf5ef2aSThomas Huth     }
89fcf5ef2aSThomas Huth 
90fcf5ef2aSThomas Huth     if (ri->resetfn) {
91fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
92fcf5ef2aSThomas Huth         return;
93fcf5ef2aSThomas Huth     }
94fcf5ef2aSThomas Huth 
95fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
96fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
97fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
98fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
99fcf5ef2aSThomas Huth      */
100fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
101fcf5ef2aSThomas Huth         return;
102fcf5ef2aSThomas Huth     }
103fcf5ef2aSThomas Huth 
104fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
105fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
106fcf5ef2aSThomas Huth     } else {
107fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
108fcf5ef2aSThomas Huth     }
109fcf5ef2aSThomas Huth }
110fcf5ef2aSThomas Huth 
111fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
112fcf5ef2aSThomas Huth {
113fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
114fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
115fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
116fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
117fcf5ef2aSThomas Huth      */
118fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
119fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
120fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
121fcf5ef2aSThomas Huth 
122fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
123fcf5ef2aSThomas Huth         return;
124fcf5ef2aSThomas Huth     }
125fcf5ef2aSThomas Huth 
126fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
127fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
128fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
129fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
130fcf5ef2aSThomas Huth }
131fcf5ef2aSThomas Huth 
132fcf5ef2aSThomas Huth /* CPUClass::reset() */
133fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s)
134fcf5ef2aSThomas Huth {
135fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
136fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
137fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
138fcf5ef2aSThomas Huth 
139fcf5ef2aSThomas Huth     acc->parent_reset(s);
140fcf5ef2aSThomas Huth 
1411f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1421f5c00cfSAlex Bennée 
143fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
144fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
145fcf5ef2aSThomas Huth 
146fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
147fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
148fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
149fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2;
150fcf5ef2aSThomas Huth 
151062ba099SAlex Bennée     cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
152fcf5ef2aSThomas Huth     s->halted = cpu->start_powered_off;
153fcf5ef2aSThomas Huth 
154fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
155fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
156fcf5ef2aSThomas Huth     }
157fcf5ef2aSThomas Huth 
158fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
159fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
160fcf5ef2aSThomas Huth         env->aarch64 = 1;
161fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
162fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
163fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
164fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
165fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
166fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
167802ac0e1SRichard Henderson         /* and to the SVE instructions */
168802ac0e1SRichard Henderson         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3);
169802ac0e1SRichard Henderson         env->cp15.cptr_el[3] |= CPTR_EZ;
170802ac0e1SRichard Henderson         /* with maximum vector length */
171802ac0e1SRichard Henderson         env->vfp.zcr_el[1] = ARM_MAX_VQ - 1;
172802ac0e1SRichard Henderson         env->vfp.zcr_el[2] = ARM_MAX_VQ - 1;
173802ac0e1SRichard Henderson         env->vfp.zcr_el[3] = ARM_MAX_VQ - 1;
174fcf5ef2aSThomas Huth #else
175fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
176fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
177fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
178fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
179fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
180fcf5ef2aSThomas Huth         } else {
181fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
182fcf5ef2aSThomas Huth         }
183fcf5ef2aSThomas Huth         env->pc = cpu->rvbar;
184fcf5ef2aSThomas Huth #endif
185fcf5ef2aSThomas Huth     } else {
186fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
187fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
188fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
189fcf5ef2aSThomas Huth #endif
190fcf5ef2aSThomas Huth     }
191fcf5ef2aSThomas Huth 
192fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
193fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
194fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
195fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
196fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
197fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
198fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
199fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
200fcf5ef2aSThomas Huth     }
201fcf5ef2aSThomas Huth #else
202fcf5ef2aSThomas Huth     /* SVC mode with interrupts disabled.  */
203fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_SVC;
204fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
205dc7abe4dSMichael Davidsaver 
206531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
207fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
208fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
209fcf5ef2aSThomas Huth         uint8_t *rom;
21038e2a77cSPeter Maydell         uint32_t vecbase;
211fcf5ef2aSThomas Huth 
2121e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
2131e577cc7SPeter Maydell             env->v7m.secure = true;
2143b2e9344SPeter Maydell         } else {
2153b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
2163b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
2173b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
2183b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
2193b2e9344SPeter Maydell              */
2203b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
2211e577cc7SPeter Maydell         }
2221e577cc7SPeter Maydell 
2239d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
2242c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
2259d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
2262c4da50dSPeter Maydell          */
2279d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
2289d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
2299d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
2309d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
2319d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2329d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2339d40cd8aSPeter Maydell         }
2342c4da50dSPeter Maydell 
235056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
236056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
237056f43dfSPeter Maydell 
23838e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
23938e2a77cSPeter Maydell 
24038e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
24138e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
24238e2a77cSPeter Maydell         rom = rom_ptr(vecbase);
243fcf5ef2aSThomas Huth         if (rom) {
244fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
245fcf5ef2aSThomas Huth              * copied into physical memory.
246fcf5ef2aSThomas Huth              */
247fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
248fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
249fcf5ef2aSThomas Huth         } else {
250fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
251fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
252fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
253fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
254fcf5ef2aSThomas Huth              */
25538e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
25638e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
257fcf5ef2aSThomas Huth         }
258fcf5ef2aSThomas Huth 
259fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
260fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
261fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
262fcf5ef2aSThomas Huth     }
263fcf5ef2aSThomas Huth 
264fcf5ef2aSThomas Huth     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
265fcf5ef2aSThomas Huth      * executing as AArch32 then check if highvecs are enabled and
266fcf5ef2aSThomas Huth      * adjust the PC accordingly.
267fcf5ef2aSThomas Huth      */
268fcf5ef2aSThomas Huth     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
269fcf5ef2aSThomas Huth         env->regs[15] = 0xFFFF0000;
270fcf5ef2aSThomas Huth     }
271fcf5ef2aSThomas Huth 
272dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
273dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
274dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
275dc3c4c14SPeter Maydell      */
276dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
277dc3c4c14SPeter Maydell 
278fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
279fcf5ef2aSThomas Huth #endif
28069ceea64SPeter Maydell 
2810e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
28269ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
2830e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
28462c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
28562c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
28662c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
28762c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
28862c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
28962c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
29062c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
29162c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
29262c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
29362c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
29462c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
29562c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
29662c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
29762c58ee0SPeter Maydell                 }
2980e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
29969ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
30069ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
30169ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
30269ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
30369ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
30469ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
30569ceea64SPeter Maydell             }
3060e1a46bbSPeter Maydell         }
3071bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
3081bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
3094125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
3104125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
3114125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
3124125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
31369ceea64SPeter Maydell     }
31469ceea64SPeter Maydell 
3159901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3169901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
3179901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
3189901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
3199901c576SPeter Maydell         }
3209901c576SPeter Maydell         env->sau.rnr = 0;
3219901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
3229901c576SPeter Maydell          * the Cortex-M33 does.
3239901c576SPeter Maydell          */
3249901c576SPeter Maydell         env->sau.ctrl = 0;
3259901c576SPeter Maydell     }
3269901c576SPeter Maydell 
327fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
328fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
329fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
330fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
331fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
332fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
333fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
334bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
335bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
336fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
337fcf5ef2aSThomas Huth     if (kvm_enabled()) {
338fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
339fcf5ef2aSThomas Huth     }
340fcf5ef2aSThomas Huth #endif
341fcf5ef2aSThomas Huth 
342fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
343fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
344fcf5ef2aSThomas Huth }
345fcf5ef2aSThomas Huth 
346fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
347fcf5ef2aSThomas Huth {
348fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
349fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
350fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
351fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
352fcf5ef2aSThomas Huth     uint32_t target_el;
353fcf5ef2aSThomas Huth     uint32_t excp_idx;
354fcf5ef2aSThomas Huth     bool ret = false;
355fcf5ef2aSThomas Huth 
356fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
357fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
358fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
359fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
360fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
361fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
362fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
363fcf5ef2aSThomas Huth             ret = true;
364fcf5ef2aSThomas Huth         }
365fcf5ef2aSThomas Huth     }
366fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
367fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
368fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
369fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
370fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
371fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
372fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
373fcf5ef2aSThomas Huth             ret = true;
374fcf5ef2aSThomas Huth         }
375fcf5ef2aSThomas Huth     }
376fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
377fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
378fcf5ef2aSThomas Huth         target_el = 1;
379fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
380fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
381fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
382fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
383fcf5ef2aSThomas Huth             ret = true;
384fcf5ef2aSThomas Huth         }
385fcf5ef2aSThomas Huth     }
386fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
387fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
388fcf5ef2aSThomas Huth         target_el = 1;
389fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
390fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
391fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
392fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
393fcf5ef2aSThomas Huth             ret = true;
394fcf5ef2aSThomas Huth         }
395fcf5ef2aSThomas Huth     }
396fcf5ef2aSThomas Huth 
397fcf5ef2aSThomas Huth     return ret;
398fcf5ef2aSThomas Huth }
399fcf5ef2aSThomas Huth 
400fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
401fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
402fcf5ef2aSThomas Huth {
403fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
404fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
405fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
406fcf5ef2aSThomas Huth     bool ret = false;
407fcf5ef2aSThomas Huth 
408f4e8e4edSPeter Maydell     /* ARMv7-M interrupt masking works differently than -A or -R.
4097ecdaa4aSPeter Maydell      * There is no FIQ/IRQ distinction. Instead of I and F bits
4107ecdaa4aSPeter Maydell      * masking FIQ and IRQ interrupts, an exception is taken only
4117ecdaa4aSPeter Maydell      * if it is higher priority than the current execution priority
4127ecdaa4aSPeter Maydell      * (which depends on state like BASEPRI, FAULTMASK and the
4137ecdaa4aSPeter Maydell      * currently active exception).
414fcf5ef2aSThomas Huth      */
415fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD
416f4e8e4edSPeter Maydell         && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
417fcf5ef2aSThomas Huth         cs->exception_index = EXCP_IRQ;
418fcf5ef2aSThomas Huth         cc->do_interrupt(cs);
419fcf5ef2aSThomas Huth         ret = true;
420fcf5ef2aSThomas Huth     }
421fcf5ef2aSThomas Huth     return ret;
422fcf5ef2aSThomas Huth }
423fcf5ef2aSThomas Huth #endif
424fcf5ef2aSThomas Huth 
425fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
426fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
427fcf5ef2aSThomas Huth {
428fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
429fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
430fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
431fcf5ef2aSThomas Huth     static const int mask[] = {
432fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
433fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
434fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
435fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
436fcf5ef2aSThomas Huth     };
437fcf5ef2aSThomas Huth 
438fcf5ef2aSThomas Huth     switch (irq) {
439fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
440fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
441fcf5ef2aSThomas Huth         assert(arm_feature(env, ARM_FEATURE_EL2));
442fcf5ef2aSThomas Huth         /* fall through */
443fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
444fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
445fcf5ef2aSThomas Huth         if (level) {
446fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
447fcf5ef2aSThomas Huth         } else {
448fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
449fcf5ef2aSThomas Huth         }
450fcf5ef2aSThomas Huth         break;
451fcf5ef2aSThomas Huth     default:
452fcf5ef2aSThomas Huth         g_assert_not_reached();
453fcf5ef2aSThomas Huth     }
454fcf5ef2aSThomas Huth }
455fcf5ef2aSThomas Huth 
456fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
457fcf5ef2aSThomas Huth {
458fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
459fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
460fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
461fcf5ef2aSThomas Huth     int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;
462fcf5ef2aSThomas Huth 
463fcf5ef2aSThomas Huth     switch (irq) {
464fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
465fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
466fcf5ef2aSThomas Huth         break;
467fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
468fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
469fcf5ef2aSThomas Huth         break;
470fcf5ef2aSThomas Huth     default:
471fcf5ef2aSThomas Huth         g_assert_not_reached();
472fcf5ef2aSThomas Huth     }
473fcf5ef2aSThomas Huth     kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
474fcf5ef2aSThomas Huth     kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
475fcf5ef2aSThomas Huth #endif
476fcf5ef2aSThomas Huth }
477fcf5ef2aSThomas Huth 
478fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
479fcf5ef2aSThomas Huth {
480fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
481fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
482fcf5ef2aSThomas Huth 
483fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
484fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
485fcf5ef2aSThomas Huth }
486fcf5ef2aSThomas Huth 
487fcf5ef2aSThomas Huth #endif
488fcf5ef2aSThomas Huth 
489fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature)
490fcf5ef2aSThomas Huth {
491fcf5ef2aSThomas Huth     env->features |= 1ULL << feature;
492fcf5ef2aSThomas Huth }
493fcf5ef2aSThomas Huth 
494fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature)
495fcf5ef2aSThomas Huth {
496fcf5ef2aSThomas Huth     env->features &= ~(1ULL << feature);
497fcf5ef2aSThomas Huth }
498fcf5ef2aSThomas Huth 
499fcf5ef2aSThomas Huth static int
500fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info)
501fcf5ef2aSThomas Huth {
502fcf5ef2aSThomas Huth   return print_insn_arm(pc | 1, info);
503fcf5ef2aSThomas Huth }
504fcf5ef2aSThomas Huth 
505fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
506fcf5ef2aSThomas Huth {
507fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
508fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
5097bcdbf51SRichard Henderson     bool sctlr_b;
510fcf5ef2aSThomas Huth 
511fcf5ef2aSThomas Huth     if (is_a64(env)) {
512fcf5ef2aSThomas Huth         /* We might not be compiled with the A64 disassembler
513fcf5ef2aSThomas Huth          * because it needs a C++ compiler. Leave print_insn
514fcf5ef2aSThomas Huth          * unset in this case to use the caller default behaviour.
515fcf5ef2aSThomas Huth          */
516fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS)
517fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm_a64;
518fcf5ef2aSThomas Huth #endif
519110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
52015fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
52115fa1a0aSRichard Henderson         info->cap_insn_split = 4;
522110f6c70SRichard Henderson     } else {
523110f6c70SRichard Henderson         int cap_mode;
524110f6c70SRichard Henderson         if (env->thumb) {
525fcf5ef2aSThomas Huth             info->print_insn = print_insn_thumb1;
52615fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
52715fa1a0aSRichard Henderson             info->cap_insn_split = 4;
528110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
529fcf5ef2aSThomas Huth         } else {
530fcf5ef2aSThomas Huth             info->print_insn = print_insn_arm;
53115fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
53215fa1a0aSRichard Henderson             info->cap_insn_split = 4;
533110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
534fcf5ef2aSThomas Huth         }
535110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
536110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
537110f6c70SRichard Henderson         }
538110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
539110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
540110f6c70SRichard Henderson         }
541110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
542110f6c70SRichard Henderson         info->cap_mode = cap_mode;
543fcf5ef2aSThomas Huth     }
5447bcdbf51SRichard Henderson 
5457bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
5467bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
547fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN
548fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
549fcf5ef2aSThomas Huth #else
550fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
551fcf5ef2aSThomas Huth #endif
552fcf5ef2aSThomas Huth     }
553f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
5547bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
5557bcdbf51SRichard Henderson     if (sctlr_b) {
556f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
557f7478a92SJulian Brown     }
5587bcdbf51SRichard Henderson #endif
559fcf5ef2aSThomas Huth }
560fcf5ef2aSThomas Huth 
56146de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
56246de5913SIgor Mammedov {
56346de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
56446de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
56546de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
56646de5913SIgor Mammedov }
56746de5913SIgor Mammedov 
568fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
569fcf5ef2aSThomas Huth {
570fcf5ef2aSThomas Huth     CPUState *cs = CPU(obj);
571fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
572fcf5ef2aSThomas Huth 
573fcf5ef2aSThomas Huth     cs->env_ptr = &cpu->env;
574fcf5ef2aSThomas Huth     cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
575fcf5ef2aSThomas Huth                                          g_free, g_free);
576fcf5ef2aSThomas Huth 
577b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
57808267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
57908267487SAaron Lindsay 
580fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
581fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
582fcf5ef2aSThomas Huth     if (kvm_enabled()) {
583fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
584fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
585fcf5ef2aSThomas Huth          */
586fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
587fcf5ef2aSThomas Huth     } else {
588fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
589fcf5ef2aSThomas Huth     }
590fcf5ef2aSThomas Huth 
591fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
592fcf5ef2aSThomas Huth                                                 arm_gt_ptimer_cb, cpu);
593fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
594fcf5ef2aSThomas Huth                                                 arm_gt_vtimer_cb, cpu);
595fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
596fcf5ef2aSThomas Huth                                                 arm_gt_htimer_cb, cpu);
597fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
598fcf5ef2aSThomas Huth                                                 arm_gt_stimer_cb, cpu);
599fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
600fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
601aa1b3111SPeter Maydell 
602aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
603aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
60407f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
60507f48730SAndrew Jones                              "pmu-interrupt", 1);
606fcf5ef2aSThomas Huth #endif
607fcf5ef2aSThomas Huth 
608fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
609fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
610fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
611fcf5ef2aSThomas Huth      */
612fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
613fcf5ef2aSThomas Huth     cpu->psci_version = 1; /* By default assume PSCI v0.1 */
614fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
615fcf5ef2aSThomas Huth 
616fcf5ef2aSThomas Huth     if (tcg_enabled()) {
617fcf5ef2aSThomas Huth         cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
618fcf5ef2aSThomas Huth     }
619fcf5ef2aSThomas Huth }
620fcf5ef2aSThomas Huth 
621fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
622fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
623fcf5ef2aSThomas Huth 
624fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
625fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
626fcf5ef2aSThomas Huth 
627fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property =
628fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);
629fcf5ef2aSThomas Huth 
630c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
631c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
632c25bd18aSPeter Maydell 
633fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
634fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
635fcf5ef2aSThomas Huth 
6363a062d57SJulian Brown static Property arm_cpu_cfgend_property =
6373a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
6383a062d57SJulian Brown 
639fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */
640fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property =
641fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);
642fcf5ef2aSThomas Huth 
643fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
644fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
645fcf5ef2aSThomas Huth 
6468d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
6478d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
6488d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
6498d92e26bSPeter Maydell  * to override that with an incorrect constant value.
6508d92e26bSPeter Maydell  */
651fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
6528d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
6538d92e26bSPeter Maydell                                            pmsav7_dregion,
6548d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
655fcf5ef2aSThomas Huth 
65638e2a77cSPeter Maydell /* M profile: initial value of the Secure VTOR */
65738e2a77cSPeter Maydell static Property arm_cpu_initsvtor_property =
65838e2a77cSPeter Maydell             DEFINE_PROP_UINT32("init-svtor", ARMCPU, init_svtor, 0);
65938e2a77cSPeter Maydell 
660fcf5ef2aSThomas Huth static void arm_cpu_post_init(Object *obj)
661fcf5ef2aSThomas Huth {
662fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
663fcf5ef2aSThomas Huth 
664790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
665790a1150SPeter Maydell      * in realize with the other feature-implication checks because
666790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
667790a1150SPeter Maydell      */
668790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
669790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
670790a1150SPeter Maydell     }
671790a1150SPeter Maydell 
672fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
673fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
674fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
675fcf5ef2aSThomas Huth                                  &error_abort);
676fcf5ef2aSThomas Huth     }
677fcf5ef2aSThomas Huth 
678fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
679fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
680fcf5ef2aSThomas Huth                                  &error_abort);
681fcf5ef2aSThomas Huth     }
682fcf5ef2aSThomas Huth 
683fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
684fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
685fcf5ef2aSThomas Huth                                  &error_abort);
686fcf5ef2aSThomas Huth     }
687fcf5ef2aSThomas Huth 
688fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
689fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
690fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
691fcf5ef2aSThomas Huth          */
692fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
693fcf5ef2aSThomas Huth                                  &error_abort);
694fcf5ef2aSThomas Huth 
695fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
696fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
697fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
698fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
699fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
700265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
701fcf5ef2aSThomas Huth                                  &error_abort);
702fcf5ef2aSThomas Huth #endif
703fcf5ef2aSThomas Huth     }
704fcf5ef2aSThomas Huth 
705c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
706c25bd18aSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
707c25bd18aSPeter Maydell                                  &error_abort);
708c25bd18aSPeter Maydell     }
709c25bd18aSPeter Maydell 
710fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
711fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
712fcf5ef2aSThomas Huth                                  &error_abort);
713fcf5ef2aSThomas Huth     }
714fcf5ef2aSThomas Huth 
715452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
716fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
717fcf5ef2aSThomas Huth                                  &error_abort);
718fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
719fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
720fcf5ef2aSThomas Huth                                      &arm_cpu_pmsav7_dregion_property,
721fcf5ef2aSThomas Huth                                      &error_abort);
722fcf5ef2aSThomas Huth         }
723fcf5ef2aSThomas Huth     }
724fcf5ef2aSThomas Huth 
725181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
726181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
727181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
728265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
729181962fdSPeter Maydell                                  &error_abort);
73038e2a77cSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_initsvtor_property,
73138e2a77cSPeter Maydell                                  &error_abort);
732181962fdSPeter Maydell     }
733181962fdSPeter Maydell 
7343a062d57SJulian Brown     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
7353a062d57SJulian Brown                              &error_abort);
736fcf5ef2aSThomas Huth }
737fcf5ef2aSThomas Huth 
738fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
739fcf5ef2aSThomas Huth {
740fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
74108267487SAaron Lindsay     ARMELChangeHook *hook, *next;
74208267487SAaron Lindsay 
743fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
74408267487SAaron Lindsay 
745b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
746b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
747b5c53d1bSAaron Lindsay         g_free(hook);
748b5c53d1bSAaron Lindsay     }
74908267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
75008267487SAaron Lindsay         QLIST_REMOVE(hook, node);
75108267487SAaron Lindsay         g_free(hook);
75208267487SAaron Lindsay     }
753fcf5ef2aSThomas Huth }
754fcf5ef2aSThomas Huth 
755fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
756fcf5ef2aSThomas Huth {
757fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
758fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
759fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
760fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
761fcf5ef2aSThomas Huth     int pagebits;
762fcf5ef2aSThomas Huth     Error *local_err = NULL;
763fcf5ef2aSThomas Huth 
764c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
765c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
766c4487d76SPeter Maydell      * this is the first point where we can report it.
767c4487d76SPeter Maydell      */
768c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
769c4487d76SPeter Maydell         if (!kvm_enabled()) {
770c4487d76SPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM");
771c4487d76SPeter Maydell         } else {
772c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
773c4487d76SPeter Maydell         }
774c4487d76SPeter Maydell         return;
775c4487d76SPeter Maydell     }
776c4487d76SPeter Maydell 
77795f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
77895f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
77995f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
78095f87565SPeter Maydell      * error and will result in segfaults if not caught here.
78195f87565SPeter Maydell      */
78295f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
78395f87565SPeter Maydell         if (!env->nvic) {
78495f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
78595f87565SPeter Maydell             return;
78695f87565SPeter Maydell         }
78795f87565SPeter Maydell     } else {
78895f87565SPeter Maydell         if (env->nvic) {
78995f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
79095f87565SPeter Maydell             return;
79195f87565SPeter Maydell         }
79295f87565SPeter Maydell     }
79395f87565SPeter Maydell #endif
79495f87565SPeter Maydell 
795fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
796fcf5ef2aSThomas Huth     if (local_err != NULL) {
797fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
798fcf5ef2aSThomas Huth         return;
799fcf5ef2aSThomas Huth     }
800fcf5ef2aSThomas Huth 
801fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
802fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
8035110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7VE);
8045110e683SAaron Lindsay     }
8055110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
8065110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
8075110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
8085110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
8095110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
8105110e683SAaron Lindsay          * include the various other features that V7VE implies.
8115110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
8125110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
8135110e683SAaron Lindsay          */
814fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_ARM_DIV);
815fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
8165110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
817fcf5ef2aSThomas Huth     }
818fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
819fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
820fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
821fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
822fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
823fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
824fcf5ef2aSThomas Huth         } else {
825fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
826fcf5ef2aSThomas Huth         }
82791db4642SCédric Le Goater 
82891db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
82991db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
83091db4642SCédric Le Goater          */
83191db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
832fcf5ef2aSThomas Huth     }
833fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
834fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
835fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
836fcf5ef2aSThomas Huth     }
837fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
838fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
839c99a55d3SPortia Stephens         set_feature(env, ARM_FEATURE_JAZELLE);
840fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
841fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
842fcf5ef2aSThomas Huth         }
843fcf5ef2aSThomas Huth     }
844fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
845fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
846fcf5ef2aSThomas Huth     }
847fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_M)) {
848fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DIV);
849fcf5ef2aSThomas Huth     }
850fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
851fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DIV);
852fcf5ef2aSThomas Huth     }
853fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP4)) {
854fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP3);
855fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP_FP16);
856fcf5ef2aSThomas Huth     }
857fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP3)) {
858fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP);
859fcf5ef2aSThomas Huth     }
860fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
861fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
862fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_PXN);
863fcf5ef2aSThomas Huth     }
864fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
865fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
866fcf5ef2aSThomas Huth     }
867fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
868fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
869fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
870fcf5ef2aSThomas Huth     }
871fcf5ef2aSThomas Huth 
872fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
873fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
874452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
875fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
876fcf5ef2aSThomas Huth          * can use 4K pages.
877fcf5ef2aSThomas Huth          */
878fcf5ef2aSThomas Huth         pagebits = 12;
879fcf5ef2aSThomas Huth     } else {
880fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
881fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
882fcf5ef2aSThomas Huth          */
883fcf5ef2aSThomas Huth         pagebits = 10;
884fcf5ef2aSThomas Huth     }
885fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
886fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
887fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
888fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
889fcf5ef2aSThomas Huth          */
890fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
891fcf5ef2aSThomas Huth                    "system is using");
892fcf5ef2aSThomas Huth         return;
893fcf5ef2aSThomas Huth     }
894fcf5ef2aSThomas Huth 
895fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
896fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
897fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
898fcf5ef2aSThomas Huth      * so these bits always RAZ.
899fcf5ef2aSThomas Huth      */
900fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
90146de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
90246de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
903fcf5ef2aSThomas Huth     }
904fcf5ef2aSThomas Huth 
905fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
906fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
907fcf5ef2aSThomas Huth     }
908fcf5ef2aSThomas Huth 
9093a062d57SJulian Brown     if (cpu->cfgend) {
9103a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
9113a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
9123a062d57SJulian Brown         } else {
9133a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
9143a062d57SJulian Brown         }
9153a062d57SJulian Brown     }
9163a062d57SJulian Brown 
917fcf5ef2aSThomas Huth     if (!cpu->has_el3) {
918fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
919fcf5ef2aSThomas Huth          * feature.
920fcf5ef2aSThomas Huth          */
921fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
922fcf5ef2aSThomas Huth 
923fcf5ef2aSThomas Huth         /* Disable the security extension feature bits in the processor feature
924fcf5ef2aSThomas Huth          * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
925fcf5ef2aSThomas Huth          */
926fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf0;
927fcf5ef2aSThomas Huth         cpu->id_aa64pfr0 &= ~0xf000;
928fcf5ef2aSThomas Huth     }
929fcf5ef2aSThomas Huth 
930c25bd18aSPeter Maydell     if (!cpu->has_el2) {
931c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
932c25bd18aSPeter Maydell     }
933c25bd18aSPeter Maydell 
934d6f02ce3SWei Huang     if (!cpu->has_pmu) {
935fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
9362b3ffa92SWei Huang         cpu->id_aa64dfr0 &= ~0xf00;
937fcf5ef2aSThomas Huth     }
938fcf5ef2aSThomas Huth 
939fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
940fcf5ef2aSThomas Huth         /* Disable the hypervisor feature bits in the processor feature
941fcf5ef2aSThomas Huth          * registers if we don't have EL2. These are id_pfr1[15:12] and
942fcf5ef2aSThomas Huth          * id_aa64pfr0_el1[11:8].
943fcf5ef2aSThomas Huth          */
944fcf5ef2aSThomas Huth         cpu->id_aa64pfr0 &= ~0xf00;
945fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf000;
946fcf5ef2aSThomas Huth     }
947fcf5ef2aSThomas Huth 
948f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
949f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
950f50cd314SPeter Maydell      */
951fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
952f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
953f50cd314SPeter Maydell     }
954f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
955f50cd314SPeter Maydell         cpu->has_mpu = false;
956fcf5ef2aSThomas Huth     }
957fcf5ef2aSThomas Huth 
958452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
959fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
960fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
961fcf5ef2aSThomas Huth 
962fcf5ef2aSThomas Huth         if (nr > 0xff) {
963fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
964fcf5ef2aSThomas Huth             return;
965fcf5ef2aSThomas Huth         }
966fcf5ef2aSThomas Huth 
967fcf5ef2aSThomas Huth         if (nr) {
9680e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
9690e1a46bbSPeter Maydell                 /* PMSAv8 */
97062c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
97162c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
97262c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
97362c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
97462c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
97562c58ee0SPeter Maydell                 }
9760e1a46bbSPeter Maydell             } else {
977fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
978fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
979fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
980fcf5ef2aSThomas Huth             }
981fcf5ef2aSThomas Huth         }
9820e1a46bbSPeter Maydell     }
983fcf5ef2aSThomas Huth 
9849901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
9859901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
9869901c576SPeter Maydell 
9879901c576SPeter Maydell         if (nr > 0xff) {
9889901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
9899901c576SPeter Maydell             return;
9909901c576SPeter Maydell         }
9919901c576SPeter Maydell 
9929901c576SPeter Maydell         if (nr) {
9939901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
9949901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
9959901c576SPeter Maydell         }
9969901c576SPeter Maydell     }
9979901c576SPeter Maydell 
99891db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
99991db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
100091db4642SCédric Le Goater     }
100191db4642SCédric Le Goater 
1002fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
1003fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
1004fcf5ef2aSThomas Huth 
1005fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
1006fcf5ef2aSThomas Huth 
1007fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
10081d2091bcSPeter Maydell     if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
10091d2091bcSPeter Maydell         cs->num_ases = 2;
10101d2091bcSPeter Maydell 
1011fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
1012fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
1013fcf5ef2aSThomas Huth         }
101480ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
101580ceb07aSPeter Xu                                cpu->secure_memory);
10161d2091bcSPeter Maydell     } else {
10171d2091bcSPeter Maydell         cs->num_ases = 1;
1018fcf5ef2aSThomas Huth     }
101980ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
1020f9a69711SAlistair Francis 
1021f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
1022f9a69711SAlistair Francis     if (cpu->core_count == -1) {
1023f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
1024f9a69711SAlistair Francis     }
1025fcf5ef2aSThomas Huth #endif
1026fcf5ef2aSThomas Huth 
1027fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
1028fcf5ef2aSThomas Huth     cpu_reset(cs);
1029fcf5ef2aSThomas Huth 
1030fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
1031fcf5ef2aSThomas Huth }
1032fcf5ef2aSThomas Huth 
1033fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
1034fcf5ef2aSThomas Huth {
1035fcf5ef2aSThomas Huth     ObjectClass *oc;
1036fcf5ef2aSThomas Huth     char *typename;
1037fcf5ef2aSThomas Huth     char **cpuname;
1038a0032cc5SPeter Maydell     const char *cpunamestr;
1039fcf5ef2aSThomas Huth 
1040fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
1041a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
1042a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
1043a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
1044a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
1045a0032cc5SPeter Maydell      */
1046a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
1047a0032cc5SPeter Maydell         cpunamestr = "max";
1048a0032cc5SPeter Maydell     }
1049a0032cc5SPeter Maydell #endif
1050a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
1051fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
1052fcf5ef2aSThomas Huth     g_strfreev(cpuname);
1053fcf5ef2aSThomas Huth     g_free(typename);
1054fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
1055fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
1056fcf5ef2aSThomas Huth         return NULL;
1057fcf5ef2aSThomas Huth     }
1058fcf5ef2aSThomas Huth     return oc;
1059fcf5ef2aSThomas Huth }
1060fcf5ef2aSThomas Huth 
1061fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */
1062fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1063fcf5ef2aSThomas Huth 
1064fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj)
1065fcf5ef2aSThomas Huth {
1066fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1067fcf5ef2aSThomas Huth 
1068fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm926";
1069fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1070fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1071fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1072fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1073c99a55d3SPortia Stephens     set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
1074fcf5ef2aSThomas Huth     cpu->midr = 0x41069265;
1075fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41011090;
1076fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1077fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
1078fcf5ef2aSThomas Huth }
1079fcf5ef2aSThomas Huth 
1080fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj)
1081fcf5ef2aSThomas Huth {
1082fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1083fcf5ef2aSThomas Huth 
1084fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm946";
1085fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1086452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1087fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1088fcf5ef2aSThomas Huth     cpu->midr = 0x41059461;
1089fcf5ef2aSThomas Huth     cpu->ctr = 0x0f004006;
1090fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1091fcf5ef2aSThomas Huth }
1092fcf5ef2aSThomas Huth 
1093fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj)
1094fcf5ef2aSThomas Huth {
1095fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1096fcf5ef2aSThomas Huth 
1097fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1026";
1098fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1099fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1100fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_AUXCR);
1101fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1102fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1103c99a55d3SPortia Stephens     set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
1104fcf5ef2aSThomas Huth     cpu->midr = 0x4106a262;
1105fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410110a0;
1106fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1107fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
1108fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
1109fcf5ef2aSThomas Huth     {
1110fcf5ef2aSThomas Huth         /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
1111fcf5ef2aSThomas Huth         ARMCPRegInfo ifar = {
1112fcf5ef2aSThomas Huth             .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
1113fcf5ef2aSThomas Huth             .access = PL1_RW,
1114fcf5ef2aSThomas Huth             .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1115fcf5ef2aSThomas Huth             .resetvalue = 0
1116fcf5ef2aSThomas Huth         };
1117fcf5ef2aSThomas Huth         define_one_arm_cp_reg(cpu, &ifar);
1118fcf5ef2aSThomas Huth     }
1119fcf5ef2aSThomas Huth }
1120fcf5ef2aSThomas Huth 
1121fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj)
1122fcf5ef2aSThomas Huth {
1123fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1124fcf5ef2aSThomas Huth     /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
1125fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1126fcf5ef2aSThomas Huth      * have the v6K features.
1127fcf5ef2aSThomas Huth      * These ID register values are correct for 1136 but may be wrong
1128fcf5ef2aSThomas Huth      * for 1136_r2 (in particular r0p2 does not actually implement most
1129fcf5ef2aSThomas Huth      * of the ID registers).
1130fcf5ef2aSThomas Huth      */
1131fcf5ef2aSThomas Huth 
1132fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1133fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1134fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1135fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1136fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1137fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1138fcf5ef2aSThomas Huth     cpu->midr = 0x4107b362;
1139fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
1140fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1141fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1142fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1143fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1144fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1145fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1146fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1147fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1148fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1149fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1150fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
1151fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00140011;
1152fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1153fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231111;
1154fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1155fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
1156fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1157fcf5ef2aSThomas Huth }
1158fcf5ef2aSThomas Huth 
1159fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj)
1160fcf5ef2aSThomas Huth {
1161fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1162fcf5ef2aSThomas Huth 
1163fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1164fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1165fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1166fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1167fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1168fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1169fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1170fcf5ef2aSThomas Huth     cpu->midr = 0x4117b363;
1171fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
1172fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1173fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1174fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1175fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1176fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1177fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1178fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1179fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1180fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1181fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1182fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
1183fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00140011;
1184fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1185fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231111;
1186fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1187fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
1188fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1189fcf5ef2aSThomas Huth }
1190fcf5ef2aSThomas Huth 
1191fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj)
1192fcf5ef2aSThomas Huth {
1193fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1194fcf5ef2aSThomas Huth 
1195fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1176";
1196fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1197fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1198fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1199fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1200fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1201fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1202fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1203fcf5ef2aSThomas Huth     cpu->midr = 0x410fb767;
1204fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b5;
1205fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1206fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1207fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1208fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1209fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1210fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1211fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x33;
1212fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1213fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1214fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1215fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222100;
1216fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x0140011;
1217fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1218fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231121;
1219fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1220fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x01141;
1221fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1222fcf5ef2aSThomas Huth }
1223fcf5ef2aSThomas Huth 
1224fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj)
1225fcf5ef2aSThomas Huth {
1226fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1227fcf5ef2aSThomas Huth 
1228fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm11mpcore";
1229fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1230fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1231fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1232fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1233fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1234fcf5ef2aSThomas Huth     cpu->midr = 0x410fb022;
1235fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
1236fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
1237fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
1238fcf5ef2aSThomas Huth     cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1239fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1240fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1241fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0;
1242fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x2;
1243fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01100103;
1244fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10020302;
1245fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222000;
1246fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00100011;
1247fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
1248fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11221011;
1249fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
1250fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
1251fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
1252fcf5ef2aSThomas Huth }
1253fcf5ef2aSThomas Huth 
1254fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj)
1255fcf5ef2aSThomas Huth {
1256fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1257fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1258fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1259cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1260fcf5ef2aSThomas Huth     cpu->midr = 0x410fc231;
12618d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
12625a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
12635a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
12645a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
12655a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
12665a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
12675a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
12685a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
12695a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
12705a53e2c1SPeter Maydell     cpu->id_isar0 = 0x01141110;
12715a53e2c1SPeter Maydell     cpu->id_isar1 = 0x02111000;
12725a53e2c1SPeter Maydell     cpu->id_isar2 = 0x21112231;
12735a53e2c1SPeter Maydell     cpu->id_isar3 = 0x01111110;
12745a53e2c1SPeter Maydell     cpu->id_isar4 = 0x01310102;
12755a53e2c1SPeter Maydell     cpu->id_isar5 = 0x00000000;
1276*802abf40SRichard Henderson     cpu->id_isar6 = 0x00000000;
1277fcf5ef2aSThomas Huth }
1278fcf5ef2aSThomas Huth 
1279fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj)
1280fcf5ef2aSThomas Huth {
1281fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1282fcf5ef2aSThomas Huth 
1283fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1284fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1285cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1286fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
1287fcf5ef2aSThomas Huth     cpu->midr = 0x410fc240; /* r0p0 */
12888d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
12895a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
12905a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
12915a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
12925a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
12935a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
12945a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
12955a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
12965a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
12975a53e2c1SPeter Maydell     cpu->id_isar0 = 0x01141110;
12985a53e2c1SPeter Maydell     cpu->id_isar1 = 0x02111000;
12995a53e2c1SPeter Maydell     cpu->id_isar2 = 0x21112231;
13005a53e2c1SPeter Maydell     cpu->id_isar3 = 0x01111110;
13015a53e2c1SPeter Maydell     cpu->id_isar4 = 0x01310102;
13025a53e2c1SPeter Maydell     cpu->id_isar5 = 0x00000000;
1303*802abf40SRichard Henderson     cpu->id_isar6 = 0x00000000;
1304fcf5ef2aSThomas Huth }
13059901c576SPeter Maydell 
1306c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj)
1307c7b26382SPeter Maydell {
1308c7b26382SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1309c7b26382SPeter Maydell 
1310c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_V8);
1311c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M);
1312cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1313c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
1314c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
1315c7b26382SPeter Maydell     cpu->midr = 0x410fd213; /* r0p3 */
1316c7b26382SPeter Maydell     cpu->pmsav7_dregion = 16;
1317c7b26382SPeter Maydell     cpu->sau_sregion = 8;
1318c7b26382SPeter Maydell     cpu->id_pfr0 = 0x00000030;
1319c7b26382SPeter Maydell     cpu->id_pfr1 = 0x00000210;
1320c7b26382SPeter Maydell     cpu->id_dfr0 = 0x00200000;
1321c7b26382SPeter Maydell     cpu->id_afr0 = 0x00000000;
1322c7b26382SPeter Maydell     cpu->id_mmfr0 = 0x00101F40;
1323c7b26382SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
1324c7b26382SPeter Maydell     cpu->id_mmfr2 = 0x01000000;
1325c7b26382SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
1326c7b26382SPeter Maydell     cpu->id_isar0 = 0x01101110;
1327c7b26382SPeter Maydell     cpu->id_isar1 = 0x02212000;
1328c7b26382SPeter Maydell     cpu->id_isar2 = 0x20232232;
1329c7b26382SPeter Maydell     cpu->id_isar3 = 0x01111131;
1330c7b26382SPeter Maydell     cpu->id_isar4 = 0x01310132;
1331c7b26382SPeter Maydell     cpu->id_isar5 = 0x00000000;
1332*802abf40SRichard Henderson     cpu->id_isar6 = 0x00000000;
1333c7b26382SPeter Maydell     cpu->clidr = 0x00000000;
1334c7b26382SPeter Maydell     cpu->ctr = 0x8000c000;
1335c7b26382SPeter Maydell }
1336c7b26382SPeter Maydell 
1337fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data)
1338fcf5ef2aSThomas Huth {
1339fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
1340fcf5ef2aSThomas Huth 
1341fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1342fcf5ef2aSThomas Huth     cc->do_interrupt = arm_v7m_cpu_do_interrupt;
1343fcf5ef2aSThomas Huth #endif
1344fcf5ef2aSThomas Huth 
1345fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1346fcf5ef2aSThomas Huth }
1347fcf5ef2aSThomas Huth 
1348fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
1349fcf5ef2aSThomas Huth     /* Dummy the TCM region regs for the moment */
1350fcf5ef2aSThomas Huth     { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
1351fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
1352fcf5ef2aSThomas Huth     { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
1353fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
135495e9a242SLuc MICHEL     { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
135595e9a242SLuc MICHEL       .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1356fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1357fcf5ef2aSThomas Huth };
1358fcf5ef2aSThomas Huth 
1359fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj)
1360fcf5ef2aSThomas Huth {
1361fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1362fcf5ef2aSThomas Huth 
1363fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1364fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV);
1365fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
1366fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1367452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1368fcf5ef2aSThomas Huth     cpu->midr = 0x411fc153; /* r1p3 */
1369fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x0131;
1370fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x001;
1371fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x010400;
1372fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x0;
1373fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x0210030;
1374fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x00000000;
1375fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01200000;
1376fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x0211;
1377fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x2101111;
1378fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1379fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232141;
1380fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01112131;
1381fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x0010142;
1382fcf5ef2aSThomas Huth     cpu->id_isar5 = 0x0;
1383*802abf40SRichard Henderson     cpu->id_isar6 = 0x0;
1384fcf5ef2aSThomas Huth     cpu->mp_is_up = true;
13858d92e26bSPeter Maydell     cpu->pmsav7_dregion = 16;
1386fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
1387fcf5ef2aSThomas Huth }
1388fcf5ef2aSThomas Huth 
1389ebac5458SEdgar E. Iglesias static void cortex_r5f_initfn(Object *obj)
1390ebac5458SEdgar E. Iglesias {
1391ebac5458SEdgar E. Iglesias     ARMCPU *cpu = ARM_CPU(obj);
1392ebac5458SEdgar E. Iglesias 
1393ebac5458SEdgar E. Iglesias     cortex_r5_initfn(obj);
1394ebac5458SEdgar E. Iglesias     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1395ebac5458SEdgar E. Iglesias }
1396ebac5458SEdgar E. Iglesias 
1397fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
1398fcf5ef2aSThomas Huth     { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
1399fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1400fcf5ef2aSThomas Huth     { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1401fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1402fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1403fcf5ef2aSThomas Huth };
1404fcf5ef2aSThomas Huth 
1405fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj)
1406fcf5ef2aSThomas Huth {
1407fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1408fcf5ef2aSThomas Huth 
1409fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a8";
1410fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1411fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1412fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1413fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1414fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1415fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1416fcf5ef2aSThomas Huth     cpu->midr = 0x410fc080;
1417fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410330c0;
1418fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11110222;
14190f194473SJulian Brown     cpu->mvfr1 = 0x00011111;
1420fcf5ef2aSThomas Huth     cpu->ctr = 0x82048004;
1421fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1422fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1423fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1424fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x400;
1425fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1426fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x31100003;
1427fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1428fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01202000;
1429fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x11;
1430fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00101111;
1431fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12112111;
1432fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232031;
1433fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1434fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x00111142;
1435fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x15141000;
1436fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (2 << 24) | 3;
1437fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
1438fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
1439fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1440fcf5ef2aSThomas Huth     cpu->reset_auxcr = 2;
1441fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1442fcf5ef2aSThomas Huth }
1443fcf5ef2aSThomas Huth 
1444fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
1445fcf5ef2aSThomas Huth     /* power_control should be set to maximum latency. Again,
1446fcf5ef2aSThomas Huth      * default to 0 and set by private hook
1447fcf5ef2aSThomas Huth      */
1448fcf5ef2aSThomas Huth     { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
1449fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1450fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
1451fcf5ef2aSThomas Huth     { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
1452fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1453fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
1454fcf5ef2aSThomas Huth     { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
1455fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1456fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
1457fcf5ef2aSThomas Huth     { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
1458fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1459fcf5ef2aSThomas Huth     /* TLB lockdown control */
1460fcf5ef2aSThomas Huth     { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
1461fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1462fcf5ef2aSThomas Huth     { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
1463fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1464fcf5ef2aSThomas Huth     { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
1465fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1466fcf5ef2aSThomas Huth     { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
1467fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1468fcf5ef2aSThomas Huth     { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
1469fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1470fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1471fcf5ef2aSThomas Huth };
1472fcf5ef2aSThomas Huth 
1473fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj)
1474fcf5ef2aSThomas Huth {
1475fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1476fcf5ef2aSThomas Huth 
1477fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a9";
1478fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1479fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1480fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
1481fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1482fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1483fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1484fcf5ef2aSThomas Huth     /* Note that A9 supports the MP extensions even for
1485fcf5ef2aSThomas Huth      * A9UP and single-core A9MP (which are both different
1486fcf5ef2aSThomas Huth      * and valid configurations; we don't model A9UP).
1487fcf5ef2aSThomas Huth      */
1488fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1489fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR);
1490fcf5ef2aSThomas Huth     cpu->midr = 0x410fc090;
1491fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41033090;
1492fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11110222;
1493fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x01111111;
1494fcf5ef2aSThomas Huth     cpu->ctr = 0x80038003;
1495fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1496fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1497fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1498fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x000;
1499fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1500fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x00100103;
1501fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1502fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01230000;
1503fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x00002111;
1504fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00101111;
1505fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1506fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1507fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1508fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x00111142;
1509fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x35141000;
1510fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (1 << 24) | 3;
1511fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
1512fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1513fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1514fcf5ef2aSThomas Huth }
1515fcf5ef2aSThomas Huth 
1516fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1517fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1518fcf5ef2aSThomas Huth {
1519fcf5ef2aSThomas Huth     /* Linux wants the number of processors from here.
1520fcf5ef2aSThomas Huth      * Might as well set the interrupt-controller bit too.
1521fcf5ef2aSThomas Huth      */
1522fcf5ef2aSThomas Huth     return ((smp_cpus - 1) << 24) | (1 << 23);
1523fcf5ef2aSThomas Huth }
1524fcf5ef2aSThomas Huth #endif
1525fcf5ef2aSThomas Huth 
1526fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
1527fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1528fcf5ef2aSThomas Huth     { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1529fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
1530fcf5ef2aSThomas Huth       .writefn = arm_cp_write_ignore, },
1531fcf5ef2aSThomas Huth #endif
1532fcf5ef2aSThomas Huth     { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
1533fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1534fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1535fcf5ef2aSThomas Huth };
1536fcf5ef2aSThomas Huth 
1537fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj)
1538fcf5ef2aSThomas Huth {
1539fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1540fcf5ef2aSThomas Huth 
1541fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a7";
15425110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
1543fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1544fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1545fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1546fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1547fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1548fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1549fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1550fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
1551fcf5ef2aSThomas Huth     cpu->midr = 0x410fc075;
1552fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41023075;
1553fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x10110222;
1554fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x11111111;
1555fcf5ef2aSThomas Huth     cpu->ctr = 0x84448003;
1556fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1557fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1558fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1559fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1560fcf5ef2aSThomas Huth     cpu->pmceid0 = 0x00000000;
1561fcf5ef2aSThomas Huth     cpu->pmceid1 = 0x00000000;
1562fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1563fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10101105;
1564fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x40000000;
1565fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1566fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
1567fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x01101110;
1568fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1569fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1570fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1571fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x10011142;
1572fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f005;
1573fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1574fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1575fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1576fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1577fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
1578fcf5ef2aSThomas Huth }
1579fcf5ef2aSThomas Huth 
1580fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj)
1581fcf5ef2aSThomas Huth {
1582fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1583fcf5ef2aSThomas Huth 
1584fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a15";
15855110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
1586fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1587fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1588fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1589fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1590fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1591fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1592fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1593fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1594fcf5ef2aSThomas Huth     cpu->midr = 0x412fc0f1;
1595fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410430f0;
1596fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x10110222;
1597fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x11111111;
1598fcf5ef2aSThomas Huth     cpu->ctr = 0x8444c004;
1599fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1600fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1601fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1602fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1603fcf5ef2aSThomas Huth     cpu->pmceid0 = 0x0000000;
1604fcf5ef2aSThomas Huth     cpu->pmceid1 = 0x00000000;
1605fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1606fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10201105;
1607fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1608fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1609fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
1610fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x02101110;
1611fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1612fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1613fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1614fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x10011142;
1615fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f021;
1616fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1617fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1618fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1619fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1620fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1621fcf5ef2aSThomas Huth }
1622fcf5ef2aSThomas Huth 
1623fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj)
1624fcf5ef2aSThomas Huth {
1625fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1626fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V4T);
1627fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1628fcf5ef2aSThomas Huth     cpu->midr = ARM_CPUID_TI925T;
1629fcf5ef2aSThomas Huth     cpu->ctr = 0x5109149;
1630fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1631fcf5ef2aSThomas Huth }
1632fcf5ef2aSThomas Huth 
1633fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj)
1634fcf5ef2aSThomas Huth {
1635fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1636fcf5ef2aSThomas Huth 
1637fcf5ef2aSThomas Huth     cpu->dtb_compatible = "intel,sa1100";
1638fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1639fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1640fcf5ef2aSThomas Huth     cpu->midr = 0x4401A11B;
1641fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1642fcf5ef2aSThomas Huth }
1643fcf5ef2aSThomas Huth 
1644fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj)
1645fcf5ef2aSThomas Huth {
1646fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1647fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1648fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1649fcf5ef2aSThomas Huth     cpu->midr = 0x6901B119;
1650fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1651fcf5ef2aSThomas Huth }
1652fcf5ef2aSThomas Huth 
1653fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj)
1654fcf5ef2aSThomas Huth {
1655fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1656fcf5ef2aSThomas Huth 
1657fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1658fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1659fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1660fcf5ef2aSThomas Huth     cpu->midr = 0x69052100;
1661fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1662fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1663fcf5ef2aSThomas Huth }
1664fcf5ef2aSThomas Huth 
1665fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj)
1666fcf5ef2aSThomas Huth {
1667fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1668fcf5ef2aSThomas Huth 
1669fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1670fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1671fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1672fcf5ef2aSThomas Huth     cpu->midr = 0x69052d00;
1673fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1674fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1675fcf5ef2aSThomas Huth }
1676fcf5ef2aSThomas Huth 
1677fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj)
1678fcf5ef2aSThomas Huth {
1679fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1680fcf5ef2aSThomas Huth 
1681fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1682fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1683fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1684fcf5ef2aSThomas Huth     cpu->midr = 0x69052903;
1685fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1686fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1687fcf5ef2aSThomas Huth }
1688fcf5ef2aSThomas Huth 
1689fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj)
1690fcf5ef2aSThomas Huth {
1691fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1692fcf5ef2aSThomas Huth 
1693fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1694fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1695fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1696fcf5ef2aSThomas Huth     cpu->midr = 0x69052d05;
1697fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1698fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1699fcf5ef2aSThomas Huth }
1700fcf5ef2aSThomas Huth 
1701fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj)
1702fcf5ef2aSThomas Huth {
1703fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1704fcf5ef2aSThomas Huth 
1705fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1706fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1707fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1708fcf5ef2aSThomas Huth     cpu->midr = 0x69052d06;
1709fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1710fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1711fcf5ef2aSThomas Huth }
1712fcf5ef2aSThomas Huth 
1713fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj)
1714fcf5ef2aSThomas Huth {
1715fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1716fcf5ef2aSThomas Huth 
1717fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1718fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1719fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1720fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1721fcf5ef2aSThomas Huth     cpu->midr = 0x69054110;
1722fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1723fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1724fcf5ef2aSThomas Huth }
1725fcf5ef2aSThomas Huth 
1726fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj)
1727fcf5ef2aSThomas Huth {
1728fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1729fcf5ef2aSThomas Huth 
1730fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1731fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1732fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1733fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1734fcf5ef2aSThomas Huth     cpu->midr = 0x69054111;
1735fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1736fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1737fcf5ef2aSThomas Huth }
1738fcf5ef2aSThomas Huth 
1739fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj)
1740fcf5ef2aSThomas Huth {
1741fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1742fcf5ef2aSThomas Huth 
1743fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1744fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1745fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1746fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1747fcf5ef2aSThomas Huth     cpu->midr = 0x69054112;
1748fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1749fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1750fcf5ef2aSThomas Huth }
1751fcf5ef2aSThomas Huth 
1752fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj)
1753fcf5ef2aSThomas Huth {
1754fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1755fcf5ef2aSThomas Huth 
1756fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1757fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1758fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1759fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1760fcf5ef2aSThomas Huth     cpu->midr = 0x69054113;
1761fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1762fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1763fcf5ef2aSThomas Huth }
1764fcf5ef2aSThomas Huth 
1765fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj)
1766fcf5ef2aSThomas Huth {
1767fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1768fcf5ef2aSThomas Huth 
1769fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1770fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1771fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1772fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1773fcf5ef2aSThomas Huth     cpu->midr = 0x69054114;
1774fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1775fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1776fcf5ef2aSThomas Huth }
1777fcf5ef2aSThomas Huth 
1778fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj)
1779fcf5ef2aSThomas Huth {
1780fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1781fcf5ef2aSThomas Huth 
1782fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1783fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1784fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1785fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1786fcf5ef2aSThomas Huth     cpu->midr = 0x69054117;
1787fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1788fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1789fcf5ef2aSThomas Huth }
1790fcf5ef2aSThomas Huth 
1791bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
1792bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host);
1793bab52d4bSPeter Maydell  * otherwise, a CPU with as many features enabled as our emulation supports.
1794bab52d4bSPeter Maydell  * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c;
1795bab52d4bSPeter Maydell  * this only needs to handle 32 bits.
1796bab52d4bSPeter Maydell  */
1797bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj)
1798bab52d4bSPeter Maydell {
1799bab52d4bSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1800bab52d4bSPeter Maydell 
1801bab52d4bSPeter Maydell     if (kvm_enabled()) {
1802bab52d4bSPeter Maydell         kvm_arm_set_cpu_features_from_host(cpu);
1803bab52d4bSPeter Maydell     } else {
1804bab52d4bSPeter Maydell         cortex_a15_initfn(obj);
1805fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1806a0032cc5SPeter Maydell         /* We don't set these in system emulation mode for the moment,
1807a0032cc5SPeter Maydell          * since we don't correctly set the ID registers to advertise them,
1808a0032cc5SPeter Maydell          */
1809fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_V8);
1810fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_V8_AES);
1811fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
1812fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
1813fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
1814fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_CRC);
1815f5dfc2ecSRichard Henderson         set_feature(&cpu->env, ARM_FEATURE_V8_RDM);
181626c470a7SRichard Henderson         set_feature(&cpu->env, ARM_FEATURE_V8_DOTPROD);
1817e66a67bfSRichard Henderson         set_feature(&cpu->env, ARM_FEATURE_V8_FCMA);
1818a0032cc5SPeter Maydell #endif
1819a0032cc5SPeter Maydell     }
1820fcf5ef2aSThomas Huth }
1821fcf5ef2aSThomas Huth #endif
1822fcf5ef2aSThomas Huth 
1823fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
1824fcf5ef2aSThomas Huth 
1825fcf5ef2aSThomas Huth typedef struct ARMCPUInfo {
1826fcf5ef2aSThomas Huth     const char *name;
1827fcf5ef2aSThomas Huth     void (*initfn)(Object *obj);
1828fcf5ef2aSThomas Huth     void (*class_init)(ObjectClass *oc, void *data);
1829fcf5ef2aSThomas Huth } ARMCPUInfo;
1830fcf5ef2aSThomas Huth 
1831fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = {
1832fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1833fcf5ef2aSThomas Huth     { .name = "arm926",      .initfn = arm926_initfn },
1834fcf5ef2aSThomas Huth     { .name = "arm946",      .initfn = arm946_initfn },
1835fcf5ef2aSThomas Huth     { .name = "arm1026",     .initfn = arm1026_initfn },
1836fcf5ef2aSThomas Huth     /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
1837fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1838fcf5ef2aSThomas Huth      * have the v6K features.
1839fcf5ef2aSThomas Huth      */
1840fcf5ef2aSThomas Huth     { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
1841fcf5ef2aSThomas Huth     { .name = "arm1136",     .initfn = arm1136_initfn },
1842fcf5ef2aSThomas Huth     { .name = "arm1176",     .initfn = arm1176_initfn },
1843fcf5ef2aSThomas Huth     { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1844fcf5ef2aSThomas Huth     { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
1845fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
1846fcf5ef2aSThomas Huth     { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
1847fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
1848c7b26382SPeter Maydell     { .name = "cortex-m33",  .initfn = cortex_m33_initfn,
1849c7b26382SPeter Maydell                              .class_init = arm_v7m_class_init },
1850fcf5ef2aSThomas Huth     { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1851ebac5458SEdgar E. Iglesias     { .name = "cortex-r5f",  .initfn = cortex_r5f_initfn },
1852fcf5ef2aSThomas Huth     { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
1853fcf5ef2aSThomas Huth     { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
1854fcf5ef2aSThomas Huth     { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
1855fcf5ef2aSThomas Huth     { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
1856fcf5ef2aSThomas Huth     { .name = "ti925t",      .initfn = ti925t_initfn },
1857fcf5ef2aSThomas Huth     { .name = "sa1100",      .initfn = sa1100_initfn },
1858fcf5ef2aSThomas Huth     { .name = "sa1110",      .initfn = sa1110_initfn },
1859fcf5ef2aSThomas Huth     { .name = "pxa250",      .initfn = pxa250_initfn },
1860fcf5ef2aSThomas Huth     { .name = "pxa255",      .initfn = pxa255_initfn },
1861fcf5ef2aSThomas Huth     { .name = "pxa260",      .initfn = pxa260_initfn },
1862fcf5ef2aSThomas Huth     { .name = "pxa261",      .initfn = pxa261_initfn },
1863fcf5ef2aSThomas Huth     { .name = "pxa262",      .initfn = pxa262_initfn },
1864fcf5ef2aSThomas Huth     /* "pxa270" is an alias for "pxa270-a0" */
1865fcf5ef2aSThomas Huth     { .name = "pxa270",      .initfn = pxa270a0_initfn },
1866fcf5ef2aSThomas Huth     { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
1867fcf5ef2aSThomas Huth     { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
1868fcf5ef2aSThomas Huth     { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
1869fcf5ef2aSThomas Huth     { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
1870fcf5ef2aSThomas Huth     { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
1871fcf5ef2aSThomas Huth     { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1872bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
1873bab52d4bSPeter Maydell     { .name = "max",         .initfn = arm_max_initfn },
1874bab52d4bSPeter Maydell #endif
1875fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1876a0032cc5SPeter Maydell     { .name = "any",         .initfn = arm_max_initfn },
1877fcf5ef2aSThomas Huth #endif
1878fcf5ef2aSThomas Huth #endif
1879fcf5ef2aSThomas Huth     { .name = NULL }
1880fcf5ef2aSThomas Huth };
1881fcf5ef2aSThomas Huth 
1882fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
1883fcf5ef2aSThomas Huth     DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1884fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1885fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1886fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
1887fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
188815f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
1889f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
1890fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
1891fcf5ef2aSThomas Huth };
1892fcf5ef2aSThomas Huth 
1893fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
189498670d47SLaurent Vivier static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int size,
189598670d47SLaurent Vivier                                     int rw, int mmu_idx)
1896fcf5ef2aSThomas Huth {
1897fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
1898fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1899fcf5ef2aSThomas Huth 
1900fcf5ef2aSThomas Huth     env->exception.vaddress = address;
1901fcf5ef2aSThomas Huth     if (rw == 2) {
1902fcf5ef2aSThomas Huth         cs->exception_index = EXCP_PREFETCH_ABORT;
1903fcf5ef2aSThomas Huth     } else {
1904fcf5ef2aSThomas Huth         cs->exception_index = EXCP_DATA_ABORT;
1905fcf5ef2aSThomas Huth     }
1906fcf5ef2aSThomas Huth     return 1;
1907fcf5ef2aSThomas Huth }
1908fcf5ef2aSThomas Huth #endif
1909fcf5ef2aSThomas Huth 
1910fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
1911fcf5ef2aSThomas Huth {
1912fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
1913fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1914fcf5ef2aSThomas Huth 
1915fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
1916fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
1917fcf5ef2aSThomas Huth     }
1918fcf5ef2aSThomas Huth     return g_strdup("arm");
1919fcf5ef2aSThomas Huth }
1920fcf5ef2aSThomas Huth 
1921fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
1922fcf5ef2aSThomas Huth {
1923fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
1924fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
1925fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
1926fcf5ef2aSThomas Huth 
1927bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
1928bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
1929fcf5ef2aSThomas Huth     dc->props = arm_cpu_properties;
1930fcf5ef2aSThomas Huth 
1931fcf5ef2aSThomas Huth     acc->parent_reset = cc->reset;
1932fcf5ef2aSThomas Huth     cc->reset = arm_cpu_reset;
1933fcf5ef2aSThomas Huth 
1934fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
1935fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
1936fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1937fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
1938fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
1939fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
1940fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
1941fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1942fcf5ef2aSThomas Huth     cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
1943fcf5ef2aSThomas Huth #else
1944fcf5ef2aSThomas Huth     cc->do_interrupt = arm_cpu_do_interrupt;
1945fcf5ef2aSThomas Huth     cc->do_unaligned_access = arm_cpu_do_unaligned_access;
1946c79c0a31SPeter Maydell     cc->do_transaction_failed = arm_cpu_do_transaction_failed;
1947fcf5ef2aSThomas Huth     cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
1948fcf5ef2aSThomas Huth     cc->asidx_from_attrs = arm_asidx_from_attrs;
1949fcf5ef2aSThomas Huth     cc->vmsd = &vmstate_arm_cpu;
1950fcf5ef2aSThomas Huth     cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
1951fcf5ef2aSThomas Huth     cc->write_elf64_note = arm_cpu_write_elf64_note;
1952fcf5ef2aSThomas Huth     cc->write_elf32_note = arm_cpu_write_elf32_note;
1953fcf5ef2aSThomas Huth #endif
1954fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
1955fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
1956fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
1957200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
1958fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
1959fcf5ef2aSThomas Huth     cc->debug_excp_handler = arm_debug_excp_handler;
1960fcf5ef2aSThomas Huth     cc->debug_check_watchpoint = arm_debug_check_watchpoint;
196140612000SJulian Brown #if !defined(CONFIG_USER_ONLY)
196240612000SJulian Brown     cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
196340612000SJulian Brown #endif
1964fcf5ef2aSThomas Huth 
1965fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
196674d7fc7fSRichard Henderson #ifdef CONFIG_TCG
196755c3ceefSRichard Henderson     cc->tcg_initialize = arm_translate_init;
196874d7fc7fSRichard Henderson #endif
1969fcf5ef2aSThomas Huth }
1970fcf5ef2aSThomas Huth 
197186f0a186SPeter Maydell #ifdef CONFIG_KVM
197286f0a186SPeter Maydell static void arm_host_initfn(Object *obj)
197386f0a186SPeter Maydell {
197486f0a186SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
197586f0a186SPeter Maydell 
197686f0a186SPeter Maydell     kvm_arm_set_cpu_features_from_host(cpu);
197786f0a186SPeter Maydell }
197886f0a186SPeter Maydell 
197986f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = {
198086f0a186SPeter Maydell     .name = TYPE_ARM_HOST_CPU,
198186f0a186SPeter Maydell #ifdef TARGET_AARCH64
198286f0a186SPeter Maydell     .parent = TYPE_AARCH64_CPU,
198386f0a186SPeter Maydell #else
198486f0a186SPeter Maydell     .parent = TYPE_ARM_CPU,
198586f0a186SPeter Maydell #endif
198686f0a186SPeter Maydell     .instance_init = arm_host_initfn,
198786f0a186SPeter Maydell };
198886f0a186SPeter Maydell 
198986f0a186SPeter Maydell #endif
199086f0a186SPeter Maydell 
1991fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info)
1992fcf5ef2aSThomas Huth {
1993fcf5ef2aSThomas Huth     TypeInfo type_info = {
1994fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
1995fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
1996fcf5ef2aSThomas Huth         .instance_init = info->initfn,
1997fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
1998fcf5ef2aSThomas Huth         .class_init = info->class_init,
1999fcf5ef2aSThomas Huth     };
2000fcf5ef2aSThomas Huth 
2001fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2002fcf5ef2aSThomas Huth     type_register(&type_info);
2003fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2004fcf5ef2aSThomas Huth }
2005fcf5ef2aSThomas Huth 
2006fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2007fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2008fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2009fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2010fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2011fcf5ef2aSThomas Huth     .instance_post_init = arm_cpu_post_init,
2012fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2013fcf5ef2aSThomas Huth     .abstract = true,
2014fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2015fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2016fcf5ef2aSThomas Huth };
2017fcf5ef2aSThomas Huth 
2018181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = {
2019181962fdSPeter Maydell     .name = TYPE_IDAU_INTERFACE,
2020181962fdSPeter Maydell     .parent = TYPE_INTERFACE,
2021181962fdSPeter Maydell     .class_size = sizeof(IDAUInterfaceClass),
2022181962fdSPeter Maydell };
2023181962fdSPeter Maydell 
2024fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2025fcf5ef2aSThomas Huth {
2026fcf5ef2aSThomas Huth     const ARMCPUInfo *info = arm_cpus;
2027fcf5ef2aSThomas Huth 
2028fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2029181962fdSPeter Maydell     type_register_static(&idau_interface_type_info);
2030fcf5ef2aSThomas Huth 
2031fcf5ef2aSThomas Huth     while (info->name) {
2032fcf5ef2aSThomas Huth         cpu_register(info);
2033fcf5ef2aSThomas Huth         info++;
2034fcf5ef2aSThomas Huth     }
203586f0a186SPeter Maydell 
203686f0a186SPeter Maydell #ifdef CONFIG_KVM
203786f0a186SPeter Maydell     type_register_static(&host_arm_cpu_type_info);
203886f0a186SPeter Maydell #endif
2039fcf5ef2aSThomas Huth }
2040fcf5ef2aSThomas Huth 
2041fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2042