1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h" 248cc2246cSPeter Maydell #include "qemu/log.h" 25ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h" 26181962fdSPeter Maydell #include "target/arm/idau.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 28fcf5ef2aSThomas Huth #include "qapi/error.h" 29f9f62e4cSPeter Maydell #include "qapi/visitor.h" 30fcf5ef2aSThomas Huth #include "cpu.h" 3178271684SClaudio Fontana #ifdef CONFIG_TCG 3278271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 3378271684SClaudio Fontana #endif /* CONFIG_TCG */ 34fcf5ef2aSThomas Huth #include "internals.h" 35fcf5ef2aSThomas Huth #include "exec/exec-all.h" 36fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 37fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 38fcf5ef2aSThomas Huth #include "hw/loader.h" 39cc7d44c2SLike Xu #include "hw/boards.h" 40fcf5ef2aSThomas Huth #endif 4114a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 42b3946626SVincent Palatin #include "sysemu/hw_accel.h" 43fcf5ef2aSThomas Huth #include "kvm_arm.h" 44110f6c70SRichard Henderson #include "disas/capstone.h" 4524f91e81SAlex Bennée #include "fpu/softfloat.h" 46cf7c6d10SRichard Henderson #include "cpregs.h" 47fcf5ef2aSThomas Huth 48fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 49fcf5ef2aSThomas Huth { 50fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 5142f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 52fcf5ef2aSThomas Huth 5342f6ed91SJulia Suvorova if (is_a64(env)) { 5442f6ed91SJulia Suvorova env->pc = value; 55063bbd80SRichard Henderson env->thumb = false; 5642f6ed91SJulia Suvorova } else { 5742f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5842f6ed91SJulia Suvorova env->thumb = value & 1; 5942f6ed91SJulia Suvorova } 6042f6ed91SJulia Suvorova } 6142f6ed91SJulia Suvorova 62ec62595bSEduardo Habkost #ifdef CONFIG_TCG 6378271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs, 6404a37d4cSRichard Henderson const TranslationBlock *tb) 6542f6ed91SJulia Suvorova { 6642f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6742f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6842f6ed91SJulia Suvorova 6942f6ed91SJulia Suvorova /* 7042f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 7142f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 7242f6ed91SJulia Suvorova */ 7342f6ed91SJulia Suvorova if (is_a64(env)) { 7442f6ed91SJulia Suvorova env->pc = tb->pc; 7542f6ed91SJulia Suvorova } else { 7642f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7742f6ed91SJulia Suvorova } 78fcf5ef2aSThomas Huth } 79ec62595bSEduardo Habkost #endif /* CONFIG_TCG */ 80fcf5ef2aSThomas Huth 81fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 82fcf5ef2aSThomas Huth { 83fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 84fcf5ef2aSThomas Huth 85062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 86fcf5ef2aSThomas Huth && cs->interrupt_request & 87fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 883c29632fSRichard Henderson | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR 89fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 90fcf5ef2aSThomas Huth } 91fcf5ef2aSThomas Huth 92b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 93b5c53d1bSAaron Lindsay void *opaque) 94b5c53d1bSAaron Lindsay { 95b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 96b5c53d1bSAaron Lindsay 97b5c53d1bSAaron Lindsay entry->hook = hook; 98b5c53d1bSAaron Lindsay entry->opaque = opaque; 99b5c53d1bSAaron Lindsay 100b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 101b5c53d1bSAaron Lindsay } 102b5c53d1bSAaron Lindsay 10308267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 104fcf5ef2aSThomas Huth void *opaque) 105fcf5ef2aSThomas Huth { 10608267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 10708267487SAaron Lindsay 10808267487SAaron Lindsay entry->hook = hook; 10908267487SAaron Lindsay entry->opaque = opaque; 11008267487SAaron Lindsay 11108267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 112fcf5ef2aSThomas Huth } 113fcf5ef2aSThomas Huth 114fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 115fcf5ef2aSThomas Huth { 116fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 117fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 118fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 119fcf5ef2aSThomas Huth 12087c3f0f2SRichard Henderson if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS)) { 121fcf5ef2aSThomas Huth return; 122fcf5ef2aSThomas Huth } 123fcf5ef2aSThomas Huth 124fcf5ef2aSThomas Huth if (ri->resetfn) { 125fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 126fcf5ef2aSThomas Huth return; 127fcf5ef2aSThomas Huth } 128fcf5ef2aSThomas Huth 129fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 130fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 131fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 132fcf5ef2aSThomas Huth * (like the pxa2xx ones). 133fcf5ef2aSThomas Huth */ 134fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 135fcf5ef2aSThomas Huth return; 136fcf5ef2aSThomas Huth } 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 139fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 140fcf5ef2aSThomas Huth } else { 141fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 142fcf5ef2aSThomas Huth } 143fcf5ef2aSThomas Huth } 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 146fcf5ef2aSThomas Huth { 147fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 148fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 149fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 150fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 151fcf5ef2aSThomas Huth */ 152fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 153fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 154fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 155fcf5ef2aSThomas Huth 15687c3f0f2SRichard Henderson if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 157fcf5ef2aSThomas Huth return; 158fcf5ef2aSThomas Huth } 159fcf5ef2aSThomas Huth 160fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 161fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 162fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 163fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 164fcf5ef2aSThomas Huth } 165fcf5ef2aSThomas Huth 166781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 167fcf5ef2aSThomas Huth { 168781c67caSPeter Maydell CPUState *s = CPU(dev); 169fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 170fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 171fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 172fcf5ef2aSThomas Huth 173781c67caSPeter Maydell acc->parent_reset(dev); 174fcf5ef2aSThomas Huth 1751f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1761f5c00cfSAlex Bennée 177fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 178fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 18147576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 18247576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 18347576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 184fcf5ef2aSThomas Huth 185c1b70158SThiago Jung Bauermann cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON; 186fcf5ef2aSThomas Huth 187fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 188fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 189fcf5ef2aSThomas Huth } 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 192fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 19353221552SRichard Henderson env->aarch64 = true; 194fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 195fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 196fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 197fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 198276c6e81SRichard Henderson /* Enable all PAC keys. */ 199276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 200276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 201cda86e2bSRichard Henderson /* Trap on btype=3 for PACIxSP. */ 202cda86e2bSRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_BT0; 203fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 204fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 205802ac0e1SRichard Henderson /* and to the SVE instructions */ 206802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 2077b6a2198SAlex Bennée /* with reasonable vector length */ 2087b6a2198SAlex Bennée if (cpu_isar_feature(aa64_sve, cpu)) { 209b3d52804SRichard Henderson env->vfp.zcr_el[1] = 210b3d52804SRichard Henderson aarch64_sve_zcr_get_valid_len(cpu, cpu->sve_default_vq - 1); 2117b6a2198SAlex Bennée } 212f6a148feSRichard Henderson /* 213691f1ffdSRichard Henderson * Enable 48-bit address space (TODO: take reserved_va into account). 21416c84978SRichard Henderson * Enable TBI0 but not TBI1. 21516c84978SRichard Henderson * Note that this must match useronly_clean_ptr. 216f6a148feSRichard Henderson */ 217691f1ffdSRichard Henderson env->cp15.tcr_el[1].raw_tcr = 5 | (1ULL << 37); 218e3232864SRichard Henderson 219e3232864SRichard Henderson /* Enable MTE */ 220e3232864SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 221e3232864SRichard Henderson /* Enable tag access, but leave TCF0 as No Effect (0). */ 222e3232864SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_ATA0; 223e3232864SRichard Henderson /* 224e3232864SRichard Henderson * Exclude all tags, so that tag 0 is always used. 225e3232864SRichard Henderson * This corresponds to Linux current->thread.gcr_incl = 0. 226e3232864SRichard Henderson * 227e3232864SRichard Henderson * Set RRND, so that helper_irg() will generate a seed later. 228e3232864SRichard Henderson * Here in cpu_reset(), the crypto subsystem has not yet been 229e3232864SRichard Henderson * initialized. 230e3232864SRichard Henderson */ 231e3232864SRichard Henderson env->cp15.gcr_el1 = 0x1ffff; 232e3232864SRichard Henderson } 233*7cb1e618SRichard Henderson /* 234*7cb1e618SRichard Henderson * Disable access to SCXTNUM_EL0 from CSV2_1p2. 235*7cb1e618SRichard Henderson * This is not yet exposed from the Linux kernel in any way. 236*7cb1e618SRichard Henderson */ 237*7cb1e618SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_TSCXT; 238fcf5ef2aSThomas Huth #else 239fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 240fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 241fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 242fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 243fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 244fcf5ef2aSThomas Huth } else { 245fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 246fcf5ef2aSThomas Huth } 2474a7319b7SEdgar E. Iglesias 2484a7319b7SEdgar E. Iglesias /* Sample rvbar at reset. */ 2494a7319b7SEdgar E. Iglesias env->cp15.rvbar = cpu->rvbar_prop; 2504a7319b7SEdgar E. Iglesias env->pc = env->cp15.rvbar; 251fcf5ef2aSThomas Huth #endif 252fcf5ef2aSThomas Huth } else { 253fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 254fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 255fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 256fcf5ef2aSThomas Huth #endif 257fcf5ef2aSThomas Huth } 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 260fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 261fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 262fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 263fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 264fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 265fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 266fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 267fcf5ef2aSThomas Huth } 268fcf5ef2aSThomas Huth #else 269060a65dfSPeter Maydell 270060a65dfSPeter Maydell /* 271060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 272060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 273060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 274060a65dfSPeter Maydell */ 275060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 276060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 277060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 278060a65dfSPeter Maydell } else { 279fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 280060a65dfSPeter Maydell } 281fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 2821426f244SPeter Maydell 2831426f244SPeter Maydell /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 2841426f244SPeter Maydell * executing as AArch32 then check if highvecs are enabled and 2851426f244SPeter Maydell * adjust the PC accordingly. 2861426f244SPeter Maydell */ 2871426f244SPeter Maydell if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 2881426f244SPeter Maydell env->regs[15] = 0xFFFF0000; 2891426f244SPeter Maydell } 2901426f244SPeter Maydell 2911426f244SPeter Maydell env->vfp.xregs[ARM_VFP_FPEXC] = 0; 292b62ceeafSPeter Maydell #endif 293dc7abe4dSMichael Davidsaver 294531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 295b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 296fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 297fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 298fcf5ef2aSThomas Huth uint8_t *rom; 29938e2a77cSPeter Maydell uint32_t vecbase; 300b62ceeafSPeter Maydell #endif 301fcf5ef2aSThomas Huth 3028128c8e8SPeter Maydell if (cpu_isar_feature(aa32_lob, cpu)) { 3038128c8e8SPeter Maydell /* 3048128c8e8SPeter Maydell * LTPSIZE is constant 4 if MVE not implemented, and resets 3058128c8e8SPeter Maydell * to an UNKNOWN value if MVE is implemented. We choose to 3068128c8e8SPeter Maydell * always reset to 4. 3078128c8e8SPeter Maydell */ 3088128c8e8SPeter Maydell env->v7m.ltpsize = 4; 30999c7834fSPeter Maydell /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ 31099c7834fSPeter Maydell env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; 31199c7834fSPeter Maydell env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; 3128128c8e8SPeter Maydell } 3138128c8e8SPeter Maydell 3141e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3151e577cc7SPeter Maydell env->v7m.secure = true; 3163b2e9344SPeter Maydell } else { 3173b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 3183b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 3193b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 3203b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 3213b2e9344SPeter Maydell */ 3223b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 32302ac2f7fSPeter Maydell /* 32402ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 32502ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 32602ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 32702ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 32802ac2f7fSPeter Maydell * Security Extension is 0xcff. 32902ac2f7fSPeter Maydell */ 33002ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 3311e577cc7SPeter Maydell } 3321e577cc7SPeter Maydell 3339d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 3342c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 3359d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 3362c4da50dSPeter Maydell */ 3379d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 3389d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 3399d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 3409d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 3419d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3429d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3439d40cd8aSPeter Maydell } 34422ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 34522ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 34622ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 34722ab3460SJulia Suvorova } 3482c4da50dSPeter Maydell 3497fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 350d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 351d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 352d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 353d33abe82SPeter Maydell } 354b62ceeafSPeter Maydell 355b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 356056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 357056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 358056f43dfSPeter Maydell 35938e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 3607cda2149SPeter Maydell env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; 36138e2a77cSPeter Maydell 36238e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 36338e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 36475ce72b7SPeter Maydell rom = rom_ptr_for_as(s->as, vecbase, 8); 365fcf5ef2aSThomas Huth if (rom) { 366fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 367fcf5ef2aSThomas Huth * copied into physical memory. 368fcf5ef2aSThomas Huth */ 369fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 370fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 371fcf5ef2aSThomas Huth } else { 372fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 373fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 374fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 375fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 376fcf5ef2aSThomas Huth */ 37738e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 37838e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 379fcf5ef2aSThomas Huth } 380fcf5ef2aSThomas Huth 3818cc2246cSPeter Maydell qemu_log_mask(CPU_LOG_INT, 3828cc2246cSPeter Maydell "Loaded reset SP 0x%x PC 0x%x from vector table\n", 3838cc2246cSPeter Maydell initial_msp, initial_pc); 3848cc2246cSPeter Maydell 385fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 386fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 387fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 388b62ceeafSPeter Maydell #else 389b62ceeafSPeter Maydell /* 390b62ceeafSPeter Maydell * For user mode we run non-secure and with access to the FPU. 391b62ceeafSPeter Maydell * The FPU context is active (ie does not need further setup) 392b62ceeafSPeter Maydell * and is owned by non-secure. 393b62ceeafSPeter Maydell */ 394b62ceeafSPeter Maydell env->v7m.secure = false; 395b62ceeafSPeter Maydell env->v7m.nsacr = 0xcff; 396b62ceeafSPeter Maydell env->v7m.cpacr[M_REG_NS] = 0xf0ffff; 397b62ceeafSPeter Maydell env->v7m.fpccr[M_REG_S] &= 398b62ceeafSPeter Maydell ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK); 399b62ceeafSPeter Maydell env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; 400b62ceeafSPeter Maydell #endif 401fcf5ef2aSThomas Huth } 402fcf5ef2aSThomas Huth 403dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 404dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 405dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 406dc3c4c14SPeter Maydell */ 407dc3c4c14SPeter Maydell arm_clear_exclusive(env); 408dc3c4c14SPeter Maydell 4090e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 41069ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 4110e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 41262c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 41362c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 41462c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41562c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 41662c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 41762c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41862c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 41962c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 42062c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 42162c58ee0SPeter Maydell * cpu->pmsav7_dregion); 42262c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 42362c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 42462c58ee0SPeter Maydell * cpu->pmsav7_dregion); 42562c58ee0SPeter Maydell } 4260e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 42769ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 42869ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 42969ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 43069ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 43169ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 43269ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 43369ceea64SPeter Maydell } 4340e1a46bbSPeter Maydell } 4351bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 4361bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 4374125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 4384125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 4394125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 4404125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 44169ceea64SPeter Maydell } 44269ceea64SPeter Maydell 4439901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 4449901c576SPeter Maydell if (cpu->sau_sregion > 0) { 4459901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 4469901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 4479901c576SPeter Maydell } 4489901c576SPeter Maydell env->sau.rnr = 0; 4499901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 4509901c576SPeter Maydell * the Cortex-M33 does. 4519901c576SPeter Maydell */ 4529901c576SPeter Maydell env->sau.ctrl = 0; 4539901c576SPeter Maydell } 4549901c576SPeter Maydell 455fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 456fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 457fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 458aaae563bSPeter Maydell set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); 459fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 460fcf5ef2aSThomas Huth &env->vfp.fp_status); 461fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 462fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 463bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 464bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 465aaae563bSPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 466aaae563bSPeter Maydell &env->vfp.standard_fp_status_f16); 467fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 468fcf5ef2aSThomas Huth if (kvm_enabled()) { 469fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 470fcf5ef2aSThomas Huth } 471fcf5ef2aSThomas Huth #endif 472fcf5ef2aSThomas Huth 473fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 474fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 475a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 476fcf5ef2aSThomas Huth } 477fcf5ef2aSThomas Huth 478083afd18SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 479083afd18SPhilippe Mathieu-Daudé 480310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 481be879556SRichard Henderson unsigned int target_el, 482be879556SRichard Henderson unsigned int cur_el, bool secure, 483be879556SRichard Henderson uint64_t hcr_el2) 484310cedf3SRichard Henderson { 485310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 486310cedf3SRichard Henderson bool pstate_unmasked; 48716e07f78SRichard Henderson bool unmasked = false; 488310cedf3SRichard Henderson 489310cedf3SRichard Henderson /* 490310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 491310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 492310cedf3SRichard Henderson * but left pending. 493310cedf3SRichard Henderson */ 494310cedf3SRichard Henderson if (cur_el > target_el) { 495310cedf3SRichard Henderson return false; 496310cedf3SRichard Henderson } 497310cedf3SRichard Henderson 498310cedf3SRichard Henderson switch (excp_idx) { 499310cedf3SRichard Henderson case EXCP_FIQ: 500310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 501310cedf3SRichard Henderson break; 502310cedf3SRichard Henderson 503310cedf3SRichard Henderson case EXCP_IRQ: 504310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 505310cedf3SRichard Henderson break; 506310cedf3SRichard Henderson 507310cedf3SRichard Henderson case EXCP_VFIQ: 508cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 509cc974d5cSRémi Denis-Courmont /* VFIQs are only taken when hypervized. */ 510310cedf3SRichard Henderson return false; 511310cedf3SRichard Henderson } 512310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 513310cedf3SRichard Henderson case EXCP_VIRQ: 514cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 515cc974d5cSRémi Denis-Courmont /* VIRQs are only taken when hypervized. */ 516310cedf3SRichard Henderson return false; 517310cedf3SRichard Henderson } 518310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 5193c29632fSRichard Henderson case EXCP_VSERR: 5203c29632fSRichard Henderson if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) { 5213c29632fSRichard Henderson /* VIRQs are only taken when hypervized. */ 5223c29632fSRichard Henderson return false; 5233c29632fSRichard Henderson } 5243c29632fSRichard Henderson return !(env->daif & PSTATE_A); 525310cedf3SRichard Henderson default: 526310cedf3SRichard Henderson g_assert_not_reached(); 527310cedf3SRichard Henderson } 528310cedf3SRichard Henderson 529310cedf3SRichard Henderson /* 530310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 531310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 532310cedf3SRichard Henderson * interrupt. 533310cedf3SRichard Henderson */ 534310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 535310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 536310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 537310cedf3SRichard Henderson /* 538310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 539310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 540310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 541310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 542310cedf3SRichard Henderson */ 543926c1b97SRémi Denis-Courmont if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) { 54416e07f78SRichard Henderson unmasked = true; 545310cedf3SRichard Henderson } 546310cedf3SRichard Henderson } else { 547310cedf3SRichard Henderson /* 548310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 549310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 550310cedf3SRichard Henderson * routing but also change the behaviour of masking. 551310cedf3SRichard Henderson */ 552310cedf3SRichard Henderson bool hcr, scr; 553310cedf3SRichard Henderson 554310cedf3SRichard Henderson switch (excp_idx) { 555310cedf3SRichard Henderson case EXCP_FIQ: 556310cedf3SRichard Henderson /* 557310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 558310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 559310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 560310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 561310cedf3SRichard Henderson * below. 562310cedf3SRichard Henderson */ 563310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 564310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 565310cedf3SRichard Henderson 566310cedf3SRichard Henderson /* 567310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 568310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 569310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 570310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 571310cedf3SRichard Henderson */ 572310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 573310cedf3SRichard Henderson break; 574310cedf3SRichard Henderson case EXCP_IRQ: 575310cedf3SRichard Henderson /* 576310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 577310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 578310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 579310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 580310cedf3SRichard Henderson * affect here. 581310cedf3SRichard Henderson */ 582310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 583310cedf3SRichard Henderson scr = false; 584310cedf3SRichard Henderson break; 585310cedf3SRichard Henderson default: 586310cedf3SRichard Henderson g_assert_not_reached(); 587310cedf3SRichard Henderson } 588310cedf3SRichard Henderson 589310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 59016e07f78SRichard Henderson unmasked = true; 591310cedf3SRichard Henderson } 592310cedf3SRichard Henderson } 593310cedf3SRichard Henderson } 594310cedf3SRichard Henderson 595310cedf3SRichard Henderson /* 596310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 597310cedf3SRichard Henderson * ability above. 598310cedf3SRichard Henderson */ 599310cedf3SRichard Henderson return unmasked || pstate_unmasked; 600310cedf3SRichard Henderson } 601310cedf3SRichard Henderson 602083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 603fcf5ef2aSThomas Huth { 604fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 605fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 606fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 607fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 608be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 609fcf5ef2aSThomas Huth uint32_t target_el; 610fcf5ef2aSThomas Huth uint32_t excp_idx; 611d63d0ec5SRichard Henderson 612d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 613fcf5ef2aSThomas Huth 614fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 615fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 616fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 617be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 618be879556SRichard Henderson cur_el, secure, hcr_el2)) { 619d63d0ec5SRichard Henderson goto found; 620fcf5ef2aSThomas Huth } 621fcf5ef2aSThomas Huth } 622fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 623fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 624fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 625be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 626be879556SRichard Henderson cur_el, secure, hcr_el2)) { 627d63d0ec5SRichard Henderson goto found; 628fcf5ef2aSThomas Huth } 629fcf5ef2aSThomas Huth } 630fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 631fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 632fcf5ef2aSThomas Huth target_el = 1; 633be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 634be879556SRichard Henderson cur_el, secure, hcr_el2)) { 635d63d0ec5SRichard Henderson goto found; 636fcf5ef2aSThomas Huth } 637fcf5ef2aSThomas Huth } 638fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 639fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 640fcf5ef2aSThomas Huth target_el = 1; 641be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 642be879556SRichard Henderson cur_el, secure, hcr_el2)) { 643d63d0ec5SRichard Henderson goto found; 644d63d0ec5SRichard Henderson } 645d63d0ec5SRichard Henderson } 6463c29632fSRichard Henderson if (interrupt_request & CPU_INTERRUPT_VSERR) { 6473c29632fSRichard Henderson excp_idx = EXCP_VSERR; 6483c29632fSRichard Henderson target_el = 1; 6493c29632fSRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 6503c29632fSRichard Henderson cur_el, secure, hcr_el2)) { 6513c29632fSRichard Henderson /* Taking a virtual abort clears HCR_EL2.VSE */ 6523c29632fSRichard Henderson env->cp15.hcr_el2 &= ~HCR_VSE; 6533c29632fSRichard Henderson cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); 6543c29632fSRichard Henderson goto found; 6553c29632fSRichard Henderson } 6563c29632fSRichard Henderson } 657d63d0ec5SRichard Henderson return false; 658d63d0ec5SRichard Henderson 659d63d0ec5SRichard Henderson found: 660fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 661fcf5ef2aSThomas Huth env->exception.target_el = target_el; 66278271684SClaudio Fontana cc->tcg_ops->do_interrupt(cs); 663d63d0ec5SRichard Henderson return true; 664fcf5ef2aSThomas Huth } 665083afd18SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 666fcf5ef2aSThomas Huth 66789430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 66889430fc6SPeter Maydell { 66989430fc6SPeter Maydell /* 67089430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 67189430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 67289430fc6SPeter Maydell */ 67389430fc6SPeter Maydell CPUARMState *env = &cpu->env; 67489430fc6SPeter Maydell CPUState *cs = CPU(cpu); 67589430fc6SPeter Maydell 67689430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 67789430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 67889430fc6SPeter Maydell 67989430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 68089430fc6SPeter Maydell if (new_state) { 68189430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 68289430fc6SPeter Maydell } else { 68389430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 68489430fc6SPeter Maydell } 68589430fc6SPeter Maydell } 68689430fc6SPeter Maydell } 68789430fc6SPeter Maydell 68889430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 68989430fc6SPeter Maydell { 69089430fc6SPeter Maydell /* 69189430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 69289430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 69389430fc6SPeter Maydell */ 69489430fc6SPeter Maydell CPUARMState *env = &cpu->env; 69589430fc6SPeter Maydell CPUState *cs = CPU(cpu); 69689430fc6SPeter Maydell 69789430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 69889430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 69989430fc6SPeter Maydell 70089430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 70189430fc6SPeter Maydell if (new_state) { 70289430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 70389430fc6SPeter Maydell } else { 70489430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 70589430fc6SPeter Maydell } 70689430fc6SPeter Maydell } 70789430fc6SPeter Maydell } 70889430fc6SPeter Maydell 7093c29632fSRichard Henderson void arm_cpu_update_vserr(ARMCPU *cpu) 7103c29632fSRichard Henderson { 7113c29632fSRichard Henderson /* 7123c29632fSRichard Henderson * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit. 7133c29632fSRichard Henderson */ 7143c29632fSRichard Henderson CPUARMState *env = &cpu->env; 7153c29632fSRichard Henderson CPUState *cs = CPU(cpu); 7163c29632fSRichard Henderson 7173c29632fSRichard Henderson bool new_state = env->cp15.hcr_el2 & HCR_VSE; 7183c29632fSRichard Henderson 7193c29632fSRichard Henderson if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) { 7203c29632fSRichard Henderson if (new_state) { 7213c29632fSRichard Henderson cpu_interrupt(cs, CPU_INTERRUPT_VSERR); 7223c29632fSRichard Henderson } else { 7233c29632fSRichard Henderson cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); 7243c29632fSRichard Henderson } 7253c29632fSRichard Henderson } 7263c29632fSRichard Henderson } 7273c29632fSRichard Henderson 728fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 729fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 730fcf5ef2aSThomas Huth { 731fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 732fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 733fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 734fcf5ef2aSThomas Huth static const int mask[] = { 735fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 736fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 737fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 738fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 739fcf5ef2aSThomas Huth }; 740fcf5ef2aSThomas Huth 7419acd2d33SPeter Maydell if (!arm_feature(env, ARM_FEATURE_EL2) && 7429acd2d33SPeter Maydell (irq == ARM_CPU_VIRQ || irq == ARM_CPU_VFIQ)) { 7439acd2d33SPeter Maydell /* 7449acd2d33SPeter Maydell * The GIC might tell us about VIRQ and VFIQ state, but if we don't 7459acd2d33SPeter Maydell * have EL2 support we don't care. (Unless the guest is doing something 7469acd2d33SPeter Maydell * silly this will only be calls saying "level is still 0".) 7479acd2d33SPeter Maydell */ 7489acd2d33SPeter Maydell return; 7499acd2d33SPeter Maydell } 7509acd2d33SPeter Maydell 751ed89f078SPeter Maydell if (level) { 752ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 753ed89f078SPeter Maydell } else { 754ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 755ed89f078SPeter Maydell } 756ed89f078SPeter Maydell 757fcf5ef2aSThomas Huth switch (irq) { 758fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 75989430fc6SPeter Maydell arm_cpu_update_virq(cpu); 76089430fc6SPeter Maydell break; 761fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 76289430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 76389430fc6SPeter Maydell break; 764fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 765fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 766fcf5ef2aSThomas Huth if (level) { 767fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 768fcf5ef2aSThomas Huth } else { 769fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth break; 772fcf5ef2aSThomas Huth default: 773fcf5ef2aSThomas Huth g_assert_not_reached(); 774fcf5ef2aSThomas Huth } 775fcf5ef2aSThomas Huth } 776fcf5ef2aSThomas Huth 777fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 778fcf5ef2aSThomas Huth { 779fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 780fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 781ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 782fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 783ed89f078SPeter Maydell uint32_t linestate_bit; 784f6530926SEric Auger int irq_id; 785fcf5ef2aSThomas Huth 786fcf5ef2aSThomas Huth switch (irq) { 787fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 788f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 789ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 790fcf5ef2aSThomas Huth break; 791fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 792f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 793ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 794fcf5ef2aSThomas Huth break; 795fcf5ef2aSThomas Huth default: 796fcf5ef2aSThomas Huth g_assert_not_reached(); 797fcf5ef2aSThomas Huth } 798ed89f078SPeter Maydell 799ed89f078SPeter Maydell if (level) { 800ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 801ed89f078SPeter Maydell } else { 802ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 803ed89f078SPeter Maydell } 804f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 805fcf5ef2aSThomas Huth #endif 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 809fcf5ef2aSThomas Huth { 810fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 811fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 812fcf5ef2aSThomas Huth 813fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 814fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 815fcf5ef2aSThomas Huth } 816fcf5ef2aSThomas Huth 817fcf5ef2aSThomas Huth #endif 818fcf5ef2aSThomas Huth 819fcf5ef2aSThomas Huth static int 820fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 821fcf5ef2aSThomas Huth { 822fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 823fcf5ef2aSThomas Huth } 824fcf5ef2aSThomas Huth 825fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 826fcf5ef2aSThomas Huth { 827fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 828fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 8297bcdbf51SRichard Henderson bool sctlr_b; 830fcf5ef2aSThomas Huth 831fcf5ef2aSThomas Huth if (is_a64(env)) { 832fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 833fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 834fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 835fcf5ef2aSThomas Huth */ 836fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 837fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 838fcf5ef2aSThomas Huth #endif 839110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 84015fa1a0aSRichard Henderson info->cap_insn_unit = 4; 84115fa1a0aSRichard Henderson info->cap_insn_split = 4; 842110f6c70SRichard Henderson } else { 843110f6c70SRichard Henderson int cap_mode; 844110f6c70SRichard Henderson if (env->thumb) { 845fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 84615fa1a0aSRichard Henderson info->cap_insn_unit = 2; 84715fa1a0aSRichard Henderson info->cap_insn_split = 4; 848110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 849fcf5ef2aSThomas Huth } else { 850fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 85115fa1a0aSRichard Henderson info->cap_insn_unit = 4; 85215fa1a0aSRichard Henderson info->cap_insn_split = 4; 853110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 854fcf5ef2aSThomas Huth } 855110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 856110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 857110f6c70SRichard Henderson } 858110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 859110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 860110f6c70SRichard Henderson } 861110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 862110f6c70SRichard Henderson info->cap_mode = cap_mode; 863fcf5ef2aSThomas Huth } 8647bcdbf51SRichard Henderson 8657bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 8667bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 867ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN 868fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 869fcf5ef2aSThomas Huth #else 870fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 871fcf5ef2aSThomas Huth #endif 872fcf5ef2aSThomas Huth } 873f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 8747bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 8757bcdbf51SRichard Henderson if (sctlr_b) { 876f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 877f7478a92SJulian Brown } 8787bcdbf51SRichard Henderson #endif 879fcf5ef2aSThomas Huth } 880fcf5ef2aSThomas Huth 88186480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 88286480615SPhilippe Mathieu-Daudé 88386480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 88486480615SPhilippe Mathieu-Daudé { 88586480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 88686480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 88786480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 88886480615SPhilippe Mathieu-Daudé int i; 88986480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 89086480615SPhilippe Mathieu-Daudé const char *ns_status; 89186480615SPhilippe Mathieu-Daudé 89286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 89386480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 89486480615SPhilippe Mathieu-Daudé if (i == 31) { 89586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 89686480615SPhilippe Mathieu-Daudé } else { 89786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 89886480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 89986480615SPhilippe Mathieu-Daudé } 90086480615SPhilippe Mathieu-Daudé } 90186480615SPhilippe Mathieu-Daudé 90286480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 90386480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 90486480615SPhilippe Mathieu-Daudé } else { 90586480615SPhilippe Mathieu-Daudé ns_status = ""; 90686480615SPhilippe Mathieu-Daudé } 90786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 90886480615SPhilippe Mathieu-Daudé psr, 90986480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 91086480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 91186480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 91286480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 91386480615SPhilippe Mathieu-Daudé ns_status, 91486480615SPhilippe Mathieu-Daudé el, 91586480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 91686480615SPhilippe Mathieu-Daudé 91786480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 91886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 91986480615SPhilippe Mathieu-Daudé } 92086480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 92186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 92286480615SPhilippe Mathieu-Daudé return; 92386480615SPhilippe Mathieu-Daudé } 92486480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 92586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 92686480615SPhilippe Mathieu-Daudé return; 92786480615SPhilippe Mathieu-Daudé } 92886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 92986480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 93086480615SPhilippe Mathieu-Daudé 93186480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 93286480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 93386480615SPhilippe Mathieu-Daudé 93486480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 93586480615SPhilippe Mathieu-Daudé bool eol; 93686480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 93786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 93886480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 93986480615SPhilippe Mathieu-Daudé eol = true; 94086480615SPhilippe Mathieu-Daudé } else { 94186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 94286480615SPhilippe Mathieu-Daudé switch (zcr_len) { 94386480615SPhilippe Mathieu-Daudé case 0: 94486480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 94586480615SPhilippe Mathieu-Daudé break; 94686480615SPhilippe Mathieu-Daudé case 1: 94786480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 94886480615SPhilippe Mathieu-Daudé break; 94986480615SPhilippe Mathieu-Daudé case 2: 95086480615SPhilippe Mathieu-Daudé case 3: 95186480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 95286480615SPhilippe Mathieu-Daudé break; 95386480615SPhilippe Mathieu-Daudé default: 95486480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 95586480615SPhilippe Mathieu-Daudé eol = true; 95686480615SPhilippe Mathieu-Daudé break; 95786480615SPhilippe Mathieu-Daudé } 95886480615SPhilippe Mathieu-Daudé } 95986480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 96086480615SPhilippe Mathieu-Daudé int digits; 96186480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 96286480615SPhilippe Mathieu-Daudé digits = 16; 96386480615SPhilippe Mathieu-Daudé } else { 96486480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 96586480615SPhilippe Mathieu-Daudé } 96686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 96786480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 96886480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 96986480615SPhilippe Mathieu-Daudé } 97086480615SPhilippe Mathieu-Daudé } 97186480615SPhilippe Mathieu-Daudé 97286480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 97386480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 97486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 97586480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 97686480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 97786480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 97886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 97986480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 98086480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 98186480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 98286480615SPhilippe Mathieu-Daudé } else { 98386480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 98486480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 98586480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 98686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 98786480615SPhilippe Mathieu-Daudé } else if (!odd) { 98886480615SPhilippe Mathieu-Daudé if (j > 0) { 98986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 99086480615SPhilippe Mathieu-Daudé } else { 99186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 99286480615SPhilippe Mathieu-Daudé } 99386480615SPhilippe Mathieu-Daudé } 99486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 99586480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 99686480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 99786480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 99886480615SPhilippe Mathieu-Daudé } 99986480615SPhilippe Mathieu-Daudé } 100086480615SPhilippe Mathieu-Daudé } 100186480615SPhilippe Mathieu-Daudé } else { 100286480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 100386480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 100486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 100586480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 100686480615SPhilippe Mathieu-Daudé } 100786480615SPhilippe Mathieu-Daudé } 100886480615SPhilippe Mathieu-Daudé } 100986480615SPhilippe Mathieu-Daudé 101086480615SPhilippe Mathieu-Daudé #else 101186480615SPhilippe Mathieu-Daudé 101286480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 101386480615SPhilippe Mathieu-Daudé { 101486480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 101586480615SPhilippe Mathieu-Daudé } 101686480615SPhilippe Mathieu-Daudé 101786480615SPhilippe Mathieu-Daudé #endif 101886480615SPhilippe Mathieu-Daudé 101986480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 102086480615SPhilippe Mathieu-Daudé { 102186480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 102286480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 102386480615SPhilippe Mathieu-Daudé int i; 102486480615SPhilippe Mathieu-Daudé 102586480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 102686480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 102786480615SPhilippe Mathieu-Daudé return; 102886480615SPhilippe Mathieu-Daudé } 102986480615SPhilippe Mathieu-Daudé 103086480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 103186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 103286480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 103386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 103486480615SPhilippe Mathieu-Daudé } else { 103586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 103686480615SPhilippe Mathieu-Daudé } 103786480615SPhilippe Mathieu-Daudé } 103886480615SPhilippe Mathieu-Daudé 103986480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 104086480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 104186480615SPhilippe Mathieu-Daudé const char *mode; 104286480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 104386480615SPhilippe Mathieu-Daudé 104486480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 104586480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 104686480615SPhilippe Mathieu-Daudé } 104786480615SPhilippe Mathieu-Daudé 104886480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 104986480615SPhilippe Mathieu-Daudé mode = "handler"; 105086480615SPhilippe Mathieu-Daudé } else { 105186480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 105286480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 105386480615SPhilippe Mathieu-Daudé } else { 105486480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 105586480615SPhilippe Mathieu-Daudé } 105686480615SPhilippe Mathieu-Daudé } 105786480615SPhilippe Mathieu-Daudé 105886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 105986480615SPhilippe Mathieu-Daudé xpsr, 106086480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 106186480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 106286480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 106386480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 106486480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 106586480615SPhilippe Mathieu-Daudé ns_status, 106686480615SPhilippe Mathieu-Daudé mode); 106786480615SPhilippe Mathieu-Daudé } else { 106886480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 106986480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 107086480615SPhilippe Mathieu-Daudé 107186480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 107286480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 107386480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 107486480615SPhilippe Mathieu-Daudé } 107586480615SPhilippe Mathieu-Daudé 107686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 107786480615SPhilippe Mathieu-Daudé psr, 107886480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 107986480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 108086480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 108186480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 108286480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 108386480615SPhilippe Mathieu-Daudé ns_status, 108486480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 108586480615SPhilippe Mathieu-Daudé } 108686480615SPhilippe Mathieu-Daudé 108786480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 108886480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 1089a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 1090a6627f5fSRichard Henderson numvfpregs = 32; 10917fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 1092a6627f5fSRichard Henderson numvfpregs = 16; 109386480615SPhilippe Mathieu-Daudé } 109486480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 109586480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 109686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 109786480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 109886480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 109986480615SPhilippe Mathieu-Daudé i, v); 110086480615SPhilippe Mathieu-Daudé } 110186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 1102aa291908SPeter Maydell if (cpu_isar_feature(aa32_mve, cpu)) { 1103aa291908SPeter Maydell qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr); 1104aa291908SPeter Maydell } 110586480615SPhilippe Mathieu-Daudé } 110686480615SPhilippe Mathieu-Daudé } 110786480615SPhilippe Mathieu-Daudé 110846de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 110946de5913SIgor Mammedov { 111046de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 111146de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 111246de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 111346de5913SIgor Mammedov } 111446de5913SIgor Mammedov 1115fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1116fcf5ef2aSThomas Huth { 1117fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1118fcf5ef2aSThomas Huth 11197506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 11205860362dSRichard Henderson cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal, 1121c27f5d3aSRichard Henderson NULL, g_free); 1122fcf5ef2aSThomas Huth 1123b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 112408267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 112508267487SAaron Lindsay 1126b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY 1127b3d52804SRichard Henderson # ifdef TARGET_AARCH64 1128b3d52804SRichard Henderson /* 1129b3d52804SRichard Henderson * The linux kernel defaults to 512-bit vectors, when sve is supported. 1130b3d52804SRichard Henderson * See documentation for /proc/sys/abi/sve_default_vector_length, and 1131b3d52804SRichard Henderson * our corresponding sve-default-vector-length cpu property. 1132b3d52804SRichard Henderson */ 1133b3d52804SRichard Henderson cpu->sve_default_vq = 4; 1134b3d52804SRichard Henderson # endif 1135b3d52804SRichard Henderson #else 1136fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1137fcf5ef2aSThomas Huth if (kvm_enabled()) { 1138fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1139fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1140fcf5ef2aSThomas Huth */ 1141fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1142fcf5ef2aSThomas Huth } else { 1143fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1144fcf5ef2aSThomas Huth } 1145fcf5ef2aSThomas Huth 1146fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1147fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1148aa1b3111SPeter Maydell 1149aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1150aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 115107f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 115207f48730SAndrew Jones "pmu-interrupt", 1); 1153fcf5ef2aSThomas Huth #endif 1154fcf5ef2aSThomas Huth 1155fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1156fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1157fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1158fcf5ef2aSThomas Huth */ 1159fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 11600dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */ 1161fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1162fcf5ef2aSThomas Huth 11632c9c0bf9SAlexander Graf if (tcg_enabled() || hvf_enabled()) { 11640dc71c70SAkihiko Odaki /* TCG and HVF implement PSCI 1.1 */ 11650dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_1_1; 1166fcf5ef2aSThomas Huth } 1167fcf5ef2aSThomas Huth } 1168fcf5ef2aSThomas Huth 116996eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 117096eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 117196eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 117296eec6b2SAndrew Jeffery 1173fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1174fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1175fcf5ef2aSThomas Huth 1176fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1177fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1178fcf5ef2aSThomas Huth 117945ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1180c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1181c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1182c25bd18aSPeter Maydell 1183fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1184fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 118545ca3a14SRichard Henderson #endif 1186fcf5ef2aSThomas Huth 11873a062d57SJulian Brown static Property arm_cpu_cfgend_property = 11883a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 11893a062d57SJulian Brown 119097a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 119197a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 119297a28b0eSPeter Maydell 119397a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 119497a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 119597a28b0eSPeter Maydell 1196ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1197ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1198ea90db0aSPeter Maydell 1199fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1200fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1201fcf5ef2aSThomas Huth 12028d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 12038d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 12048d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 12058d92e26bSPeter Maydell * to override that with an incorrect constant value. 12068d92e26bSPeter Maydell */ 1207fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 12088d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 12098d92e26bSPeter Maydell pmsav7_dregion, 12108d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1211fcf5ef2aSThomas Huth 1212ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1213ae502508SAndrew Jones { 1214ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1215ae502508SAndrew Jones 1216ae502508SAndrew Jones return cpu->has_pmu; 1217ae502508SAndrew Jones } 1218ae502508SAndrew Jones 1219ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1220ae502508SAndrew Jones { 1221ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1222ae502508SAndrew Jones 1223ae502508SAndrew Jones if (value) { 12247d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1225ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1226ae502508SAndrew Jones return; 1227ae502508SAndrew Jones } 1228ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1229ae502508SAndrew Jones } else { 1230ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1231ae502508SAndrew Jones } 1232ae502508SAndrew Jones cpu->has_pmu = value; 1233ae502508SAndrew Jones } 1234ae502508SAndrew Jones 12357def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 12367def8754SAndrew Jeffery { 123796eec6b2SAndrew Jeffery /* 123896eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 123996eec6b2SAndrew Jeffery * 124096eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 124196eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 124296eec6b2SAndrew Jeffery * 124396eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 124496eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 124596eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 124696eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 124796eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 124896eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 124996eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 125096eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 125196eec6b2SAndrew Jeffery * 125296eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 125396eec6b2SAndrew Jeffery * cannot become zero. 125496eec6b2SAndrew Jeffery */ 12557def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 12567def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 12577def8754SAndrew Jeffery } 12587def8754SAndrew Jeffery 125951e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1260fcf5ef2aSThomas Huth { 1261fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1262fcf5ef2aSThomas Huth 1263790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1264790a1150SPeter Maydell * in realize with the other feature-implication checks because 1265790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1266790a1150SPeter Maydell */ 1267790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1268790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1269790a1150SPeter Maydell } 1270790a1150SPeter Maydell 1271fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1272fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 127394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1274fcf5ef2aSThomas Huth } 1275fcf5ef2aSThomas Huth 1276fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 127794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1278fcf5ef2aSThomas Huth } 1279fcf5ef2aSThomas Huth 1280fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 12814a7319b7SEdgar E. Iglesias object_property_add_uint64_ptr(obj, "rvbar", 12824a7319b7SEdgar E. Iglesias &cpu->rvbar_prop, 12834a7319b7SEdgar E. Iglesias OBJ_PROP_FLAG_READWRITE); 1284fcf5ef2aSThomas Huth } 1285fcf5ef2aSThomas Huth 128645ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1287fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1288fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1289fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1290fcf5ef2aSThomas Huth */ 129194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1292fcf5ef2aSThomas Huth 1293fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1294fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1295fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1296fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1297d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1298fcf5ef2aSThomas Huth } 1299fcf5ef2aSThomas Huth 1300c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 130194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1302c25bd18aSPeter Maydell } 130345ca3a14SRichard Henderson #endif 1304c25bd18aSPeter Maydell 1305fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1306ae502508SAndrew Jones cpu->has_pmu = true; 1307d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1308fcf5ef2aSThomas Huth } 1309fcf5ef2aSThomas Huth 131097a28b0eSPeter Maydell /* 131197a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 131297a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 131397a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 131497a28b0eSPeter Maydell */ 13157d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 13167d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 13177d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 131897a28b0eSPeter Maydell cpu->has_vfp = true; 131997a28b0eSPeter Maydell if (!kvm_enabled()) { 132094d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 132197a28b0eSPeter Maydell } 132297a28b0eSPeter Maydell } 132397a28b0eSPeter Maydell 132497a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 132597a28b0eSPeter Maydell cpu->has_neon = true; 132697a28b0eSPeter Maydell if (!kvm_enabled()) { 132794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 132897a28b0eSPeter Maydell } 132997a28b0eSPeter Maydell } 133097a28b0eSPeter Maydell 1331ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1332ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 133394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1334ea90db0aSPeter Maydell } 1335ea90db0aSPeter Maydell 1336452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 133794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1338fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1339fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 134094d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1341fcf5ef2aSThomas Huth } 1342fcf5ef2aSThomas Huth } 1343fcf5ef2aSThomas Huth 1344181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1345181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1346181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1347d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1348f9f62e4cSPeter Maydell /* 1349f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1350f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1351f9f62e4cSPeter Maydell * the property to be set after realize. 1352f9f62e4cSPeter Maydell */ 135364a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 135464a7b8deSFelipe Franciosi &cpu->init_svtor, 1355d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1356181962fdSPeter Maydell } 13577cda2149SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 13587cda2149SPeter Maydell /* 13597cda2149SPeter Maydell * Initial value of the NS VTOR (for cores without the Security 13607cda2149SPeter Maydell * extension, this is the only VTOR) 13617cda2149SPeter Maydell */ 13627cda2149SPeter Maydell object_property_add_uint32_ptr(obj, "init-nsvtor", 13637cda2149SPeter Maydell &cpu->init_nsvtor, 13647cda2149SPeter Maydell OBJ_PROP_FLAG_READWRITE); 13657cda2149SPeter Maydell } 1366181962fdSPeter Maydell 1367bddd892eSPeter Maydell /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */ 1368bddd892eSPeter Maydell object_property_add_uint32_ptr(obj, "psci-conduit", 1369bddd892eSPeter Maydell &cpu->psci_conduit, 1370bddd892eSPeter Maydell OBJ_PROP_FLAG_READWRITE); 1371bddd892eSPeter Maydell 137294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 137396eec6b2SAndrew Jeffery 137496eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 137594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 137696eec6b2SAndrew Jeffery } 13779e6f8d8aSfangying 13789e6f8d8aSfangying if (kvm_enabled()) { 13799e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 13809e6f8d8aSfangying } 13818bce44a2SRichard Henderson 13828bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 13838bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 13848bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 13858bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 13868bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13878bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 13888bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13898bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13908bce44a2SRichard Henderson 13918bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 13928bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 13938bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13948bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 13958bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13968bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13978bce44a2SRichard Henderson } 13988bce44a2SRichard Henderson } 13998bce44a2SRichard Henderson #endif 1400fcf5ef2aSThomas Huth } 1401fcf5ef2aSThomas Huth 1402fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1403fcf5ef2aSThomas Huth { 1404fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 140508267487SAaron Lindsay ARMELChangeHook *hook, *next; 140608267487SAaron Lindsay 1407fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 140808267487SAaron Lindsay 1409b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1410b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1411b5c53d1bSAaron Lindsay g_free(hook); 1412b5c53d1bSAaron Lindsay } 141308267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 141408267487SAaron Lindsay QLIST_REMOVE(hook, node); 141508267487SAaron Lindsay g_free(hook); 141608267487SAaron Lindsay } 14174e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 14184e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 14194e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 14204e7beb0cSAaron Lindsay OS } 14214e7beb0cSAaron Lindsay OS #endif 1422fcf5ef2aSThomas Huth } 1423fcf5ef2aSThomas Huth 14240df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 14250df9142dSAndrew Jones { 14260df9142dSAndrew Jones Error *local_err = NULL; 14270df9142dSAndrew Jones 14280df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 14290df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 14300df9142dSAndrew Jones if (local_err != NULL) { 14310df9142dSAndrew Jones error_propagate(errp, local_err); 14320df9142dSAndrew Jones return; 14330df9142dSAndrew Jones } 1434eb94284dSRichard Henderson 1435eb94284dSRichard Henderson arm_cpu_pauth_finalize(cpu, &local_err); 1436eb94284dSRichard Henderson if (local_err != NULL) { 1437eb94284dSRichard Henderson error_propagate(errp, local_err); 1438eb94284dSRichard Henderson return; 1439eb94284dSRichard Henderson } 144069b2265dSRichard Henderson 144169b2265dSRichard Henderson arm_cpu_lpa2_finalize(cpu, &local_err); 144269b2265dSRichard Henderson if (local_err != NULL) { 144369b2265dSRichard Henderson error_propagate(errp, local_err); 144469b2265dSRichard Henderson return; 144569b2265dSRichard Henderson } 1446eb94284dSRichard Henderson } 144768970d1eSAndrew Jones 144868970d1eSAndrew Jones if (kvm_enabled()) { 144968970d1eSAndrew Jones kvm_arm_steal_time_finalize(cpu, &local_err); 145068970d1eSAndrew Jones if (local_err != NULL) { 145168970d1eSAndrew Jones error_propagate(errp, local_err); 145268970d1eSAndrew Jones return; 145368970d1eSAndrew Jones } 145468970d1eSAndrew Jones } 14550df9142dSAndrew Jones } 14560df9142dSAndrew Jones 1457fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1458fcf5ef2aSThomas Huth { 1459fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1460fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1461fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1462fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1463fcf5ef2aSThomas Huth int pagebits; 1464fcf5ef2aSThomas Huth Error *local_err = NULL; 14650f8d06f1SRichard Henderson bool no_aa32 = false; 1466fcf5ef2aSThomas Huth 1467c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1468c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1469c4487d76SPeter Maydell * this is the first point where we can report it. 1470c4487d76SPeter Maydell */ 1471c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1472585df85eSPeter Maydell if (!kvm_enabled() && !hvf_enabled()) { 1473585df85eSPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF"); 1474c4487d76SPeter Maydell } else { 1475c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1476c4487d76SPeter Maydell } 1477c4487d76SPeter Maydell return; 1478c4487d76SPeter Maydell } 1479c4487d76SPeter Maydell 148095f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 148195f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 148295f87565SPeter Maydell * hardware; trying to use one without the other is a command line 148395f87565SPeter Maydell * error and will result in segfaults if not caught here. 148495f87565SPeter Maydell */ 148595f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 148695f87565SPeter Maydell if (!env->nvic) { 148795f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 148895f87565SPeter Maydell return; 148995f87565SPeter Maydell } 149095f87565SPeter Maydell } else { 149195f87565SPeter Maydell if (env->nvic) { 149295f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 149395f87565SPeter Maydell return; 149495f87565SPeter Maydell } 149595f87565SPeter Maydell } 1496397cd31fSPeter Maydell 149749e7f191SPeter Maydell if (kvm_enabled()) { 149849e7f191SPeter Maydell /* 149949e7f191SPeter Maydell * Catch all the cases which might cause us to create more than one 150049e7f191SPeter Maydell * address space for the CPU (otherwise we will assert() later in 150149e7f191SPeter Maydell * cpu_address_space_init()). 150249e7f191SPeter Maydell */ 150349e7f191SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 150449e7f191SPeter Maydell error_setg(errp, 150549e7f191SPeter Maydell "Cannot enable KVM when using an M-profile guest CPU"); 150649e7f191SPeter Maydell return; 150749e7f191SPeter Maydell } 150849e7f191SPeter Maydell if (cpu->has_el3) { 150949e7f191SPeter Maydell error_setg(errp, 151049e7f191SPeter Maydell "Cannot enable KVM when guest CPU has EL3 enabled"); 151149e7f191SPeter Maydell return; 151249e7f191SPeter Maydell } 151349e7f191SPeter Maydell if (cpu->tag_memory) { 151449e7f191SPeter Maydell error_setg(errp, 151549e7f191SPeter Maydell "Cannot enable KVM when guest CPUs has MTE enabled"); 151649e7f191SPeter Maydell return; 151749e7f191SPeter Maydell } 151849e7f191SPeter Maydell } 151949e7f191SPeter Maydell 152096eec6b2SAndrew Jeffery { 152196eec6b2SAndrew Jeffery uint64_t scale; 152296eec6b2SAndrew Jeffery 152396eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 152496eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 152596eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 152696eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 152796eec6b2SAndrew Jeffery return; 152896eec6b2SAndrew Jeffery } 152996eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 153096eec6b2SAndrew Jeffery } else { 153196eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 153296eec6b2SAndrew Jeffery } 153396eec6b2SAndrew Jeffery 153496eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1535397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 153696eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1537397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 153896eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1539397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 154096eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1541397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 15428c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 15438c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 154496eec6b2SAndrew Jeffery } 154595f87565SPeter Maydell #endif 154695f87565SPeter Maydell 1547fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1548fcf5ef2aSThomas Huth if (local_err != NULL) { 1549fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1550fcf5ef2aSThomas Huth return; 1551fcf5ef2aSThomas Huth } 1552fcf5ef2aSThomas Huth 15530df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 15540df9142dSAndrew Jones if (local_err != NULL) { 15550df9142dSAndrew Jones error_propagate(errp, local_err); 15560df9142dSAndrew Jones return; 15570df9142dSAndrew Jones } 15580df9142dSAndrew Jones 155997a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 156097a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 156197a28b0eSPeter Maydell /* 156297a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 156397a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 156497a28b0eSPeter Maydell */ 156597a28b0eSPeter Maydell error_setg(errp, 156697a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 156797a28b0eSPeter Maydell return; 156897a28b0eSPeter Maydell } 156997a28b0eSPeter Maydell 157097a28b0eSPeter Maydell if (!cpu->has_vfp) { 157197a28b0eSPeter Maydell uint64_t t; 157297a28b0eSPeter Maydell uint32_t u; 157397a28b0eSPeter Maydell 157497a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 157597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 157697a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 157797a28b0eSPeter Maydell 157897a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 157997a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 158097a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 158197a28b0eSPeter Maydell 158297a28b0eSPeter Maydell u = cpu->isar.id_isar6; 158397a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 15843c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 158597a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 158697a28b0eSPeter Maydell 158797a28b0eSPeter Maydell u = cpu->isar.mvfr0; 158897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 158997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 159097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 159197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 159297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 1593532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1594532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 1595532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 1596532a3af5SPeter Maydell } 159797a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 159897a28b0eSPeter Maydell 159997a28b0eSPeter Maydell u = cpu->isar.mvfr1; 160097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 160197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 160297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 1603532a3af5SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1604532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR1, FP16, 0); 1605532a3af5SPeter Maydell } 160697a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 160797a28b0eSPeter Maydell 160897a28b0eSPeter Maydell u = cpu->isar.mvfr2; 160997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 161097a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 161197a28b0eSPeter Maydell } 161297a28b0eSPeter Maydell 161397a28b0eSPeter Maydell if (!cpu->has_neon) { 161497a28b0eSPeter Maydell uint64_t t; 161597a28b0eSPeter Maydell uint32_t u; 161697a28b0eSPeter Maydell 161797a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 161897a28b0eSPeter Maydell 161997a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 1620eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0); 1621eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0); 1622eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0); 1623eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0); 1624eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0); 1625eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0); 162697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 162797a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 162897a28b0eSPeter Maydell 162997a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 163097a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 16313c93dfa4SRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); 1632f8680aaaSRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); 163397a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 163497a28b0eSPeter Maydell 163597a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 163697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 163797a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 163897a28b0eSPeter Maydell 163997a28b0eSPeter Maydell u = cpu->isar.id_isar5; 1640eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, AES, 0); 1641eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA1, 0); 1642eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA2, 0); 164397a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 164497a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 164597a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 164697a28b0eSPeter Maydell 164797a28b0eSPeter Maydell u = cpu->isar.id_isar6; 164897a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 164997a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 16503c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 1651f8680aaaSRichard Henderson u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); 165297a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 165397a28b0eSPeter Maydell 1654532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 165597a28b0eSPeter Maydell u = cpu->isar.mvfr1; 165697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 165797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 165897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 165997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 166097a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 166197a28b0eSPeter Maydell 166297a28b0eSPeter Maydell u = cpu->isar.mvfr2; 166397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 166497a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 166597a28b0eSPeter Maydell } 1666532a3af5SPeter Maydell } 166797a28b0eSPeter Maydell 166897a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 166997a28b0eSPeter Maydell uint64_t t; 167097a28b0eSPeter Maydell uint32_t u; 167197a28b0eSPeter Maydell 167297a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 167397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 167497a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 167597a28b0eSPeter Maydell 167697a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 167797a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 167897a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 167997a28b0eSPeter Maydell 168097a28b0eSPeter Maydell u = cpu->isar.mvfr0; 168197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 168297a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1683c52881bbSRichard Henderson 1684c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1685c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1686c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1687c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 168897a28b0eSPeter Maydell } 168997a28b0eSPeter Maydell 1690ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1691ea90db0aSPeter Maydell uint32_t u; 1692ea90db0aSPeter Maydell 1693ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1694ea90db0aSPeter Maydell 1695ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1696ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1697ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1698ea90db0aSPeter Maydell 1699ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1700ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1701ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1702ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1703ea90db0aSPeter Maydell 1704ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1705ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1706ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1707ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1708ea90db0aSPeter Maydell } 1709ea90db0aSPeter Maydell 1710fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1711fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 17125256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 17135256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 17145256df88SRichard Henderson } else { 17155110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 17165110e683SAaron Lindsay } 17175256df88SRichard Henderson } 17180f8d06f1SRichard Henderson 17190f8d06f1SRichard Henderson /* 17200f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 17210f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 17220f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 17238f4821d7SPeter Maydell * As a general principle, we also do not make ID register 17248f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 17258f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 17260f8d06f1SRichard Henderson */ 17270f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 17280f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 17290f8d06f1SRichard Henderson } 17300f8d06f1SRichard Henderson 17315110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 17325110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 17335110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 17345110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 17355110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 17365110e683SAaron Lindsay * include the various other features that V7VE implies. 17375110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 17385110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 17395110e683SAaron Lindsay */ 1740873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1741873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1742fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 17435110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1744fcf5ef2aSThomas Huth } 1745fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1746fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1747fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1748fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1749fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1750fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1751fcf5ef2aSThomas Huth } else { 1752fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1753fcf5ef2aSThomas Huth } 175491db4642SCédric Le Goater 175591db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 175691db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 175791db4642SCédric Le Goater */ 175891db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1759fcf5ef2aSThomas Huth } 1760fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1761fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1762fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1763fcf5ef2aSThomas Huth } 1764fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1765fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1766fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1767873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1768873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1769fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1770fcf5ef2aSThomas Huth } 1771fcf5ef2aSThomas Huth } 1772fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1773fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1774fcf5ef2aSThomas Huth } 1775fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1776fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1777fcf5ef2aSThomas Huth } 1778fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1779fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1780fcf5ef2aSThomas Huth } 1781fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1782fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1783fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1784fcf5ef2aSThomas Huth } 1785fcf5ef2aSThomas Huth 1786ea7ac69dSPeter Maydell /* 1787ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1788ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1789ea7ac69dSPeter Maydell */ 17907d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 17917d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 17927d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1793ea7ac69dSPeter Maydell 1794fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1795fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1796452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1797fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1798fcf5ef2aSThomas Huth * can use 4K pages. 1799fcf5ef2aSThomas Huth */ 1800fcf5ef2aSThomas Huth pagebits = 12; 1801fcf5ef2aSThomas Huth } else { 1802fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1803fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1804fcf5ef2aSThomas Huth */ 1805fcf5ef2aSThomas Huth pagebits = 10; 1806fcf5ef2aSThomas Huth } 1807fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1808fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1809fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1810fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1811fcf5ef2aSThomas Huth */ 1812fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1813fcf5ef2aSThomas Huth "system is using"); 1814fcf5ef2aSThomas Huth return; 1815fcf5ef2aSThomas Huth } 1816fcf5ef2aSThomas Huth 1817fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1818fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1819fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1820fcf5ef2aSThomas Huth * so these bits always RAZ. 1821fcf5ef2aSThomas Huth */ 1822fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 182346de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 182446de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1825fcf5ef2aSThomas Huth } 1826fcf5ef2aSThomas Huth 1827fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1828fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1829fcf5ef2aSThomas Huth } 1830fcf5ef2aSThomas Huth 18313a062d57SJulian Brown if (cpu->cfgend) { 18323a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 18333a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 18343a062d57SJulian Brown } else { 18353a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 18363a062d57SJulian Brown } 18373a062d57SJulian Brown } 18383a062d57SJulian Brown 183940188188SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { 1840fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1841fcf5ef2aSThomas Huth * feature. 1842fcf5ef2aSThomas Huth */ 1843fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1844fcf5ef2aSThomas Huth 1845b13c91c0SRichard Henderson /* 1846b13c91c0SRichard Henderson * Disable the security extension feature bits in the processor 1847b13c91c0SRichard Henderson * feature registers as well. 1848fcf5ef2aSThomas Huth */ 1849b13c91c0SRichard Henderson cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); 1850033a4f15SRichard Henderson cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); 1851b13c91c0SRichard Henderson cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, 1852b13c91c0SRichard Henderson ID_AA64PFR0, EL3, 0); 1853fcf5ef2aSThomas Huth } 1854fcf5ef2aSThomas Huth 1855c25bd18aSPeter Maydell if (!cpu->has_el2) { 1856c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1857c25bd18aSPeter Maydell } 1858c25bd18aSPeter Maydell 1859d6f02ce3SWei Huang if (!cpu->has_pmu) { 1860fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 186157a4a11bSAaron Lindsay } 186257a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1863bf8d0969SAaron Lindsay OS pmu_init(cpu); 186457a4a11bSAaron Lindsay 186557a4a11bSAaron Lindsay if (!kvm_enabled()) { 1866033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1867033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1868fcf5ef2aSThomas Huth } 18694e7beb0cSAaron Lindsay OS 18704e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 18714e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 18724e7beb0cSAaron Lindsay OS cpu); 18734e7beb0cSAaron Lindsay OS #endif 187457a4a11bSAaron Lindsay } else { 18752a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 18762a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1877a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 187857a4a11bSAaron Lindsay cpu->pmceid0 = 0; 187957a4a11bSAaron Lindsay cpu->pmceid1 = 0; 188057a4a11bSAaron Lindsay } 1881fcf5ef2aSThomas Huth 1882fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1883b13c91c0SRichard Henderson /* 1884b13c91c0SRichard Henderson * Disable the hypervisor feature bits in the processor feature 1885b13c91c0SRichard Henderson * registers if we don't have EL2. 1886fcf5ef2aSThomas Huth */ 1887b13c91c0SRichard Henderson cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, 1888b13c91c0SRichard Henderson ID_AA64PFR0, EL2, 0); 1889b13c91c0SRichard Henderson cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, 1890b13c91c0SRichard Henderson ID_PFR1, VIRTUALIZATION, 0); 1891fcf5ef2aSThomas Huth } 1892fcf5ef2aSThomas Huth 18936f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 18946f4e1405SRichard Henderson if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { 18956f4e1405SRichard Henderson /* 18966f4e1405SRichard Henderson * Disable the MTE feature bits if we do not have tag-memory 18976f4e1405SRichard Henderson * provided by the machine. 18986f4e1405SRichard Henderson */ 18996f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 19006f4e1405SRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); 19016f4e1405SRichard Henderson } 19026f4e1405SRichard Henderson #endif 19036f4e1405SRichard Henderson 1904f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1905f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1906f50cd314SPeter Maydell */ 1907fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1908f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1909f50cd314SPeter Maydell } 1910f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1911f50cd314SPeter Maydell cpu->has_mpu = false; 1912fcf5ef2aSThomas Huth } 1913fcf5ef2aSThomas Huth 1914452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1915fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1916fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1917fcf5ef2aSThomas Huth 1918fcf5ef2aSThomas Huth if (nr > 0xff) { 1919fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1920fcf5ef2aSThomas Huth return; 1921fcf5ef2aSThomas Huth } 1922fcf5ef2aSThomas Huth 1923fcf5ef2aSThomas Huth if (nr) { 19240e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 19250e1a46bbSPeter Maydell /* PMSAv8 */ 192662c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 192762c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 192862c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 192962c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 193062c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 193162c58ee0SPeter Maydell } 19320e1a46bbSPeter Maydell } else { 1933fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1934fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1935fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1936fcf5ef2aSThomas Huth } 1937fcf5ef2aSThomas Huth } 19380e1a46bbSPeter Maydell } 1939fcf5ef2aSThomas Huth 19409901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 19419901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 19429901c576SPeter Maydell 19439901c576SPeter Maydell if (nr > 0xff) { 19449901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 19459901c576SPeter Maydell return; 19469901c576SPeter Maydell } 19479901c576SPeter Maydell 19489901c576SPeter Maydell if (nr) { 19499901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 19509901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 19519901c576SPeter Maydell } 19529901c576SPeter Maydell } 19539901c576SPeter Maydell 195491db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 195591db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 195691db4642SCédric Le Goater } 195791db4642SCédric Le Goater 1958fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1959fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1960fcf5ef2aSThomas Huth 1961fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1962fcf5ef2aSThomas Huth 1963fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1964cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1965cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 19668bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 1967cc7d44c2SLike Xu 19688bce44a2SRichard Henderson /* 19698bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 19708bce44a2SRichard Henderson * the first call to cpu_address_space_init. 19718bce44a2SRichard Henderson */ 19728bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19738bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 19748bce44a2SRichard Henderson } else { 19758bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 19768bce44a2SRichard Henderson } 19771d2091bcSPeter Maydell 19788bce44a2SRichard Henderson if (has_secure) { 1979fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1980fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1981fcf5ef2aSThomas Huth } 198280ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 198380ceb07aSPeter Xu cpu->secure_memory); 1984fcf5ef2aSThomas Huth } 19858bce44a2SRichard Henderson 19868bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19878bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 19888bce44a2SRichard Henderson cpu->tag_memory); 19898bce44a2SRichard Henderson if (has_secure) { 19908bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 19918bce44a2SRichard Henderson cpu->secure_tag_memory); 19928bce44a2SRichard Henderson } 19938bce44a2SRichard Henderson } 19948bce44a2SRichard Henderson 199580ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1996f9a69711SAlistair Francis 1997f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1998f9a69711SAlistair Francis if (cpu->core_count == -1) { 1999f9a69711SAlistair Francis cpu->core_count = smp_cpus; 2000f9a69711SAlistair Francis } 2001fcf5ef2aSThomas Huth #endif 2002fcf5ef2aSThomas Huth 2003a4157b80SRichard Henderson if (tcg_enabled()) { 2004a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 2005a4157b80SRichard Henderson 2006a4157b80SRichard Henderson /* 2007a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 2008a4157b80SRichard Henderson * 2009a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 2010a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 2011a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 2012a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 2013a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 2014a4157b80SRichard Henderson */ 2015a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 2016a4157b80SRichard Henderson 2017a4157b80SRichard Henderson /* 2018a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 2019a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 2020a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 2021a4157b80SRichard Henderson */ 2022a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 2023a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 2024a4157b80SRichard Henderson } 2025a4157b80SRichard Henderson } 2026a4157b80SRichard Henderson 2027fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 2028fcf5ef2aSThomas Huth cpu_reset(cs); 2029fcf5ef2aSThomas Huth 2030fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 2031fcf5ef2aSThomas Huth } 2032fcf5ef2aSThomas Huth 2033fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 2034fcf5ef2aSThomas Huth { 2035fcf5ef2aSThomas Huth ObjectClass *oc; 2036fcf5ef2aSThomas Huth char *typename; 2037fcf5ef2aSThomas Huth char **cpuname; 2038a0032cc5SPeter Maydell const char *cpunamestr; 2039fcf5ef2aSThomas Huth 2040fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 2041a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 2042a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 2043a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 2044a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 2045a0032cc5SPeter Maydell */ 2046a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 2047a0032cc5SPeter Maydell cpunamestr = "max"; 2048a0032cc5SPeter Maydell } 2049a0032cc5SPeter Maydell #endif 2050a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 2051fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 2052fcf5ef2aSThomas Huth g_strfreev(cpuname); 2053fcf5ef2aSThomas Huth g_free(typename); 2054fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 2055fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 2056fcf5ef2aSThomas Huth return NULL; 2057fcf5ef2aSThomas Huth } 2058fcf5ef2aSThomas Huth return oc; 2059fcf5ef2aSThomas Huth } 2060fcf5ef2aSThomas Huth 2061fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2062e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 2063fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2064fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 206515f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2066f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2067fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2068fcf5ef2aSThomas Huth }; 2069fcf5ef2aSThomas Huth 2070fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2071fcf5ef2aSThomas Huth { 2072fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2073fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2074fcf5ef2aSThomas Huth 2075fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2076fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2077fcf5ef2aSThomas Huth } 2078fcf5ef2aSThomas Huth return g_strdup("arm"); 2079fcf5ef2aSThomas Huth } 2080fcf5ef2aSThomas Huth 20818b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 20828b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h" 20838b80bd28SPhilippe Mathieu-Daudé 20848b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = { 208508928c6dSPhilippe Mathieu-Daudé .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug, 2086faf39e82SPhilippe Mathieu-Daudé .asidx_from_attrs = arm_asidx_from_attrs, 2087715e3c1aSPhilippe Mathieu-Daudé .write_elf32_note = arm_cpu_write_elf32_note, 2088715e3c1aSPhilippe Mathieu-Daudé .write_elf64_note = arm_cpu_write_elf64_note, 2089da383e02SPhilippe Mathieu-Daudé .virtio_is_big_endian = arm_cpu_virtio_is_big_endian, 2090feece4d0SPhilippe Mathieu-Daudé .legacy_vmsd = &vmstate_arm_cpu, 20918b80bd28SPhilippe Mathieu-Daudé }; 20928b80bd28SPhilippe Mathieu-Daudé #endif 20938b80bd28SPhilippe Mathieu-Daudé 209478271684SClaudio Fontana #ifdef CONFIG_TCG 209511906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = { 209678271684SClaudio Fontana .initialize = arm_translate_init, 209778271684SClaudio Fontana .synchronize_from_tb = arm_cpu_synchronize_from_tb, 209878271684SClaudio Fontana .debug_excp_handler = arm_debug_excp_handler, 209978271684SClaudio Fontana 21009b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY 21019b12b6b4SRichard Henderson .record_sigsegv = arm_cpu_record_sigsegv, 210239a099caSRichard Henderson .record_sigbus = arm_cpu_record_sigbus, 21039b12b6b4SRichard Henderson #else 21049b12b6b4SRichard Henderson .tlb_fill = arm_cpu_tlb_fill, 2105083afd18SPhilippe Mathieu-Daudé .cpu_exec_interrupt = arm_cpu_exec_interrupt, 210678271684SClaudio Fontana .do_interrupt = arm_cpu_do_interrupt, 210778271684SClaudio Fontana .do_transaction_failed = arm_cpu_do_transaction_failed, 210878271684SClaudio Fontana .do_unaligned_access = arm_cpu_do_unaligned_access, 210978271684SClaudio Fontana .adjust_watchpoint_address = arm_adjust_watchpoint_address, 211078271684SClaudio Fontana .debug_check_watchpoint = arm_debug_check_watchpoint, 2111b00d86bcSRichard Henderson .debug_check_breakpoint = arm_debug_check_breakpoint, 211278271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 211378271684SClaudio Fontana }; 211478271684SClaudio Fontana #endif /* CONFIG_TCG */ 211578271684SClaudio Fontana 2116fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2117fcf5ef2aSThomas Huth { 2118fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2119fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2120fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2121fcf5ef2aSThomas Huth 2122bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2123bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2124fcf5ef2aSThomas Huth 21254f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2126781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2127fcf5ef2aSThomas Huth 2128fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2129fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2130fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2131fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 2132fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2133fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 21347350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 21358b80bd28SPhilippe Mathieu-Daudé cc->sysemu_ops = &arm_sysemu_ops; 2136fcf5ef2aSThomas Huth #endif 2137fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2138fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2139fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2140200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2141fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2142fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 214378271684SClaudio Fontana 214474d7fc7fSRichard Henderson #ifdef CONFIG_TCG 214578271684SClaudio Fontana cc->tcg_ops = &arm_tcg_ops; 2146cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */ 2147fcf5ef2aSThomas Huth } 2148fcf5ef2aSThomas Huth 214951e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 215051e5ef45SMarc-André Lureau { 215151e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 215251e5ef45SMarc-André Lureau 215351e5ef45SMarc-André Lureau acc->info->initfn(obj); 215451e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 215551e5ef45SMarc-André Lureau } 215651e5ef45SMarc-André Lureau 215751e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 215851e5ef45SMarc-André Lureau { 215951e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 216051e5ef45SMarc-André Lureau 216151e5ef45SMarc-André Lureau acc->info = data; 216251e5ef45SMarc-André Lureau } 216351e5ef45SMarc-André Lureau 216437bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2165fcf5ef2aSThomas Huth { 2166fcf5ef2aSThomas Huth TypeInfo type_info = { 2167fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2168fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2169d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 217051e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2171fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 217251e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 217351e5ef45SMarc-André Lureau .class_data = (void *)info, 2174fcf5ef2aSThomas Huth }; 2175fcf5ef2aSThomas Huth 2176fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2177fcf5ef2aSThomas Huth type_register(&type_info); 2178fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2179fcf5ef2aSThomas Huth } 2180fcf5ef2aSThomas Huth 2181fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2182fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2183fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2184fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2185d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 2186fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2187fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2188fcf5ef2aSThomas Huth .abstract = true, 2189fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2190fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2191fcf5ef2aSThomas Huth }; 2192fcf5ef2aSThomas Huth 2193fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2194fcf5ef2aSThomas Huth { 2195fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2196fcf5ef2aSThomas Huth } 2197fcf5ef2aSThomas Huth 2198fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2199