xref: /openbmc/qemu/target/arm/cpu.c (revision 7a867dd57a480998361f5cc61ce83f342a020b0e)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h"
23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h"
248cc2246cSPeter Maydell #include "qemu/log.h"
25ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h"
26181962fdSPeter Maydell #include "target/arm/idau.h"
270b8fa32fSMarkus Armbruster #include "qemu/module.h"
28fcf5ef2aSThomas Huth #include "qapi/error.h"
29f9f62e4cSPeter Maydell #include "qapi/visitor.h"
30fcf5ef2aSThomas Huth #include "cpu.h"
3178271684SClaudio Fontana #ifdef CONFIG_TCG
3278271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h"
3378271684SClaudio Fontana #endif /* CONFIG_TCG */
34fcf5ef2aSThomas Huth #include "internals.h"
35fcf5ef2aSThomas Huth #include "exec/exec-all.h"
36fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
37fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
38fcf5ef2aSThomas Huth #include "hw/loader.h"
39cc7d44c2SLike Xu #include "hw/boards.h"
40fcf5ef2aSThomas Huth #endif
4114a48c1dSMarkus Armbruster #include "sysemu/tcg.h"
42045e5064SAlexander Graf #include "sysemu/qtest.h"
43b3946626SVincent Palatin #include "sysemu/hw_accel.h"
44fcf5ef2aSThomas Huth #include "kvm_arm.h"
45110f6c70SRichard Henderson #include "disas/capstone.h"
4624f91e81SAlex Bennée #include "fpu/softfloat.h"
47cf7c6d10SRichard Henderson #include "cpregs.h"
48fcf5ef2aSThomas Huth 
49fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
50fcf5ef2aSThomas Huth {
51fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
5242f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
53fcf5ef2aSThomas Huth 
5442f6ed91SJulia Suvorova     if (is_a64(env)) {
5542f6ed91SJulia Suvorova         env->pc = value;
56063bbd80SRichard Henderson         env->thumb = false;
5742f6ed91SJulia Suvorova     } else {
5842f6ed91SJulia Suvorova         env->regs[15] = value & ~1;
5942f6ed91SJulia Suvorova         env->thumb = value & 1;
6042f6ed91SJulia Suvorova     }
6142f6ed91SJulia Suvorova }
6242f6ed91SJulia Suvorova 
63ec62595bSEduardo Habkost #ifdef CONFIG_TCG
6478271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs,
6504a37d4cSRichard Henderson                                  const TranslationBlock *tb)
6642f6ed91SJulia Suvorova {
6742f6ed91SJulia Suvorova     ARMCPU *cpu = ARM_CPU(cs);
6842f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
6942f6ed91SJulia Suvorova 
7042f6ed91SJulia Suvorova     /*
7142f6ed91SJulia Suvorova      * It's OK to look at env for the current mode here, because it's
7242f6ed91SJulia Suvorova      * never possible for an AArch64 TB to chain to an AArch32 TB.
7342f6ed91SJulia Suvorova      */
7442f6ed91SJulia Suvorova     if (is_a64(env)) {
7542f6ed91SJulia Suvorova         env->pc = tb->pc;
7642f6ed91SJulia Suvorova     } else {
7742f6ed91SJulia Suvorova         env->regs[15] = tb->pc;
7842f6ed91SJulia Suvorova     }
79fcf5ef2aSThomas Huth }
80ec62595bSEduardo Habkost #endif /* CONFIG_TCG */
81fcf5ef2aSThomas Huth 
82fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
83fcf5ef2aSThomas Huth {
84fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
85fcf5ef2aSThomas Huth 
86062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
87fcf5ef2aSThomas Huth         && cs->interrupt_request &
88fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
893c29632fSRichard Henderson          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR
90fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
91fcf5ef2aSThomas Huth }
92fcf5ef2aSThomas Huth 
93b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
94b5c53d1bSAaron Lindsay                                  void *opaque)
95b5c53d1bSAaron Lindsay {
96b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
97b5c53d1bSAaron Lindsay 
98b5c53d1bSAaron Lindsay     entry->hook = hook;
99b5c53d1bSAaron Lindsay     entry->opaque = opaque;
100b5c53d1bSAaron Lindsay 
101b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
102b5c53d1bSAaron Lindsay }
103b5c53d1bSAaron Lindsay 
10408267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
105fcf5ef2aSThomas Huth                                  void *opaque)
106fcf5ef2aSThomas Huth {
10708267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
10808267487SAaron Lindsay 
10908267487SAaron Lindsay     entry->hook = hook;
11008267487SAaron Lindsay     entry->opaque = opaque;
11108267487SAaron Lindsay 
11208267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
113fcf5ef2aSThomas Huth }
114fcf5ef2aSThomas Huth 
115fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
116fcf5ef2aSThomas Huth {
117fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
118fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
119fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
120fcf5ef2aSThomas Huth 
12187c3f0f2SRichard Henderson     if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS)) {
122fcf5ef2aSThomas Huth         return;
123fcf5ef2aSThomas Huth     }
124fcf5ef2aSThomas Huth 
125fcf5ef2aSThomas Huth     if (ri->resetfn) {
126fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
127fcf5ef2aSThomas Huth         return;
128fcf5ef2aSThomas Huth     }
129fcf5ef2aSThomas Huth 
130fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
131fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
132fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
133fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
134fcf5ef2aSThomas Huth      */
135fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
136fcf5ef2aSThomas Huth         return;
137fcf5ef2aSThomas Huth     }
138fcf5ef2aSThomas Huth 
139fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
140fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
141fcf5ef2aSThomas Huth     } else {
142fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
143fcf5ef2aSThomas Huth     }
144fcf5ef2aSThomas Huth }
145fcf5ef2aSThomas Huth 
146fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
147fcf5ef2aSThomas Huth {
148fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
149fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
150fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
151fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
152fcf5ef2aSThomas Huth      */
153fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
154fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
155fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
156fcf5ef2aSThomas Huth 
15787c3f0f2SRichard Henderson     if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
158fcf5ef2aSThomas Huth         return;
159fcf5ef2aSThomas Huth     }
160fcf5ef2aSThomas Huth 
161fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
162fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
163fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
164fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
165fcf5ef2aSThomas Huth }
166fcf5ef2aSThomas Huth 
167781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev)
168fcf5ef2aSThomas Huth {
169781c67caSPeter Maydell     CPUState *s = CPU(dev);
170fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
171fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
172fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
173fcf5ef2aSThomas Huth 
174781c67caSPeter Maydell     acc->parent_reset(dev);
175fcf5ef2aSThomas Huth 
1761f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1771f5c00cfSAlex Bennée 
178fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
179fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
180fcf5ef2aSThomas Huth 
181fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
18247576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
18347576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
18447576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
185fcf5ef2aSThomas Huth 
186c1b70158SThiago Jung Bauermann     cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON;
187fcf5ef2aSThomas Huth 
188fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
189fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
190fcf5ef2aSThomas Huth     }
191fcf5ef2aSThomas Huth 
192fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
193fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
19453221552SRichard Henderson         env->aarch64 = true;
195fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
196fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
197fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
198fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
199276c6e81SRichard Henderson         /* Enable all PAC keys.  */
200276c6e81SRichard Henderson         env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB |
201276c6e81SRichard Henderson                                   SCTLR_EnDA | SCTLR_EnDB);
202cda86e2bSRichard Henderson         /* Trap on btype=3 for PACIxSP. */
203cda86e2bSRichard Henderson         env->cp15.sctlr_el[1] |= SCTLR_BT0;
204fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
205fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
206fab8ad39SRichard Henderson                                          CPACR_EL1, FPEN, 3);
207802ac0e1SRichard Henderson         /* and to the SVE instructions */
208fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
209fab8ad39SRichard Henderson                                          CPACR_EL1, ZEN, 3);
2107b6a2198SAlex Bennée         /* with reasonable vector length */
2117b6a2198SAlex Bennée         if (cpu_isar_feature(aa64_sve, cpu)) {
21287252bdeSRichard Henderson             env->vfp.zcr_el[1] = cpu->sve_default_vq - 1;
2137b6a2198SAlex Bennée         }
214f6a148feSRichard Henderson         /*
215691f1ffdSRichard Henderson          * Enable 48-bit address space (TODO: take reserved_va into account).
21616c84978SRichard Henderson          * Enable TBI0 but not TBI1.
21716c84978SRichard Henderson          * Note that this must match useronly_clean_ptr.
218f6a148feSRichard Henderson          */
219691f1ffdSRichard Henderson         env->cp15.tcr_el[1].raw_tcr = 5 | (1ULL << 37);
220e3232864SRichard Henderson 
221e3232864SRichard Henderson         /* Enable MTE */
222e3232864SRichard Henderson         if (cpu_isar_feature(aa64_mte, cpu)) {
223e3232864SRichard Henderson             /* Enable tag access, but leave TCF0 as No Effect (0). */
224e3232864SRichard Henderson             env->cp15.sctlr_el[1] |= SCTLR_ATA0;
225e3232864SRichard Henderson             /*
226e3232864SRichard Henderson              * Exclude all tags, so that tag 0 is always used.
227e3232864SRichard Henderson              * This corresponds to Linux current->thread.gcr_incl = 0.
228e3232864SRichard Henderson              *
229e3232864SRichard Henderson              * Set RRND, so that helper_irg() will generate a seed later.
230e3232864SRichard Henderson              * Here in cpu_reset(), the crypto subsystem has not yet been
231e3232864SRichard Henderson              * initialized.
232e3232864SRichard Henderson              */
233e3232864SRichard Henderson             env->cp15.gcr_el1 = 0x1ffff;
234e3232864SRichard Henderson         }
2357cb1e618SRichard Henderson         /*
2367cb1e618SRichard Henderson          * Disable access to SCXTNUM_EL0 from CSV2_1p2.
2377cb1e618SRichard Henderson          * This is not yet exposed from the Linux kernel in any way.
2387cb1e618SRichard Henderson          */
2397cb1e618SRichard Henderson         env->cp15.sctlr_el[1] |= SCTLR_TSCXT;
240fcf5ef2aSThomas Huth #else
241fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
242fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
243fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
244fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
245fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
246fcf5ef2aSThomas Huth         } else {
247fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
248fcf5ef2aSThomas Huth         }
2494a7319b7SEdgar E. Iglesias 
2504a7319b7SEdgar E. Iglesias         /* Sample rvbar at reset.  */
2514a7319b7SEdgar E. Iglesias         env->cp15.rvbar = cpu->rvbar_prop;
2524a7319b7SEdgar E. Iglesias         env->pc = env->cp15.rvbar;
253fcf5ef2aSThomas Huth #endif
254fcf5ef2aSThomas Huth     } else {
255fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
256fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
257fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
258fab8ad39SRichard Henderson                                          CPACR, CP10, 3);
259fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
260fab8ad39SRichard Henderson                                          CPACR, CP11, 3);
261fcf5ef2aSThomas Huth #endif
262fcf5ef2aSThomas Huth     }
263fcf5ef2aSThomas Huth 
264fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
265fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
266fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
267fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
268fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
269fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
270fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
271fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
272fcf5ef2aSThomas Huth     }
273fcf5ef2aSThomas Huth #else
274060a65dfSPeter Maydell 
275060a65dfSPeter Maydell     /*
276060a65dfSPeter Maydell      * If the highest available EL is EL2, AArch32 will start in Hyp
277060a65dfSPeter Maydell      * mode; otherwise it starts in SVC. Note that if we start in
278060a65dfSPeter Maydell      * AArch64 then these values in the uncached_cpsr will be ignored.
279060a65dfSPeter Maydell      */
280060a65dfSPeter Maydell     if (arm_feature(env, ARM_FEATURE_EL2) &&
281060a65dfSPeter Maydell         !arm_feature(env, ARM_FEATURE_EL3)) {
282060a65dfSPeter Maydell         env->uncached_cpsr = ARM_CPU_MODE_HYP;
283060a65dfSPeter Maydell     } else {
284fcf5ef2aSThomas Huth         env->uncached_cpsr = ARM_CPU_MODE_SVC;
285060a65dfSPeter Maydell     }
286fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
2871426f244SPeter Maydell 
2881426f244SPeter Maydell     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
2891426f244SPeter Maydell      * executing as AArch32 then check if highvecs are enabled and
2901426f244SPeter Maydell      * adjust the PC accordingly.
2911426f244SPeter Maydell      */
2921426f244SPeter Maydell     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
2931426f244SPeter Maydell         env->regs[15] = 0xFFFF0000;
2941426f244SPeter Maydell     }
2951426f244SPeter Maydell 
2961426f244SPeter Maydell     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
297b62ceeafSPeter Maydell #endif
298dc7abe4dSMichael Davidsaver 
299531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
300b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY
301fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
302fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
303fcf5ef2aSThomas Huth         uint8_t *rom;
30438e2a77cSPeter Maydell         uint32_t vecbase;
305b62ceeafSPeter Maydell #endif
306fcf5ef2aSThomas Huth 
3078128c8e8SPeter Maydell         if (cpu_isar_feature(aa32_lob, cpu)) {
3088128c8e8SPeter Maydell             /*
3098128c8e8SPeter Maydell              * LTPSIZE is constant 4 if MVE not implemented, and resets
3108128c8e8SPeter Maydell              * to an UNKNOWN value if MVE is implemented. We choose to
3118128c8e8SPeter Maydell              * always reset to 4.
3128128c8e8SPeter Maydell              */
3138128c8e8SPeter Maydell             env->v7m.ltpsize = 4;
31499c7834fSPeter Maydell             /* The LTPSIZE field in FPDSCR is constant and reads as 4. */
31599c7834fSPeter Maydell             env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT;
31699c7834fSPeter Maydell             env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT;
3178128c8e8SPeter Maydell         }
3188128c8e8SPeter Maydell 
3191e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3201e577cc7SPeter Maydell             env->v7m.secure = true;
3213b2e9344SPeter Maydell         } else {
3223b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
3233b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
3243b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
3253b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
3263b2e9344SPeter Maydell              */
3273b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
32802ac2f7fSPeter Maydell             /*
32902ac2f7fSPeter Maydell              * Set NSACR to indicate "NS access permitted to everything";
33002ac2f7fSPeter Maydell              * this avoids having to have all the tests of it being
33102ac2f7fSPeter Maydell              * conditional on ARM_FEATURE_M_SECURITY. Note also that from
33202ac2f7fSPeter Maydell              * v8.1M the guest-visible value of NSACR in a CPU without the
33302ac2f7fSPeter Maydell              * Security Extension is 0xcff.
33402ac2f7fSPeter Maydell              */
33502ac2f7fSPeter Maydell             env->v7m.nsacr = 0xcff;
3361e577cc7SPeter Maydell         }
3371e577cc7SPeter Maydell 
3389d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
3392c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
3409d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
3412c4da50dSPeter Maydell          */
3429d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
3439d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
3449d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
3459d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
3469d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
3479d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
3489d40cd8aSPeter Maydell         }
34922ab3460SJulia Suvorova         if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
35022ab3460SJulia Suvorova             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
35122ab3460SJulia Suvorova             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
35222ab3460SJulia Suvorova         }
3532c4da50dSPeter Maydell 
3547fbc6a40SRichard Henderson         if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
355d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK;
356d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK |
357d33abe82SPeter Maydell                 R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK;
358d33abe82SPeter Maydell         }
359b62ceeafSPeter Maydell 
360b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY
361056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
362056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
363056f43dfSPeter Maydell 
36438e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
3657cda2149SPeter Maydell         env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80;
36638e2a77cSPeter Maydell 
36738e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
36838e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
36975ce72b7SPeter Maydell         rom = rom_ptr_for_as(s->as, vecbase, 8);
370fcf5ef2aSThomas Huth         if (rom) {
371fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
372fcf5ef2aSThomas Huth              * copied into physical memory.
373fcf5ef2aSThomas Huth              */
374fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
375fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
376fcf5ef2aSThomas Huth         } else {
377fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
378fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
379fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
380fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
381fcf5ef2aSThomas Huth              */
38238e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
38338e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
384fcf5ef2aSThomas Huth         }
385fcf5ef2aSThomas Huth 
3868cc2246cSPeter Maydell         qemu_log_mask(CPU_LOG_INT,
3878cc2246cSPeter Maydell                       "Loaded reset SP 0x%x PC 0x%x from vector table\n",
3888cc2246cSPeter Maydell                       initial_msp, initial_pc);
3898cc2246cSPeter Maydell 
390fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
391fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
392fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
393b62ceeafSPeter Maydell #else
394b62ceeafSPeter Maydell         /*
395b62ceeafSPeter Maydell          * For user mode we run non-secure and with access to the FPU.
396b62ceeafSPeter Maydell          * The FPU context is active (ie does not need further setup)
397b62ceeafSPeter Maydell          * and is owned by non-secure.
398b62ceeafSPeter Maydell          */
399b62ceeafSPeter Maydell         env->v7m.secure = false;
400b62ceeafSPeter Maydell         env->v7m.nsacr = 0xcff;
401b62ceeafSPeter Maydell         env->v7m.cpacr[M_REG_NS] = 0xf0ffff;
402b62ceeafSPeter Maydell         env->v7m.fpccr[M_REG_S] &=
403b62ceeafSPeter Maydell             ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK);
404b62ceeafSPeter Maydell         env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK;
405b62ceeafSPeter Maydell #endif
406fcf5ef2aSThomas Huth     }
407fcf5ef2aSThomas Huth 
408dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
409dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
410dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
411dc3c4c14SPeter Maydell      */
412dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
413dc3c4c14SPeter Maydell 
4140e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
41569ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
4160e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
41762c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
41862c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
41962c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
42062c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
42162c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
42262c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
42362c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
42462c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
42562c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
42662c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
42762c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
42862c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
42962c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
43062c58ee0SPeter Maydell                 }
4310e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
43269ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
43369ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
43469ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
43569ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
43669ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
43769ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
43869ceea64SPeter Maydell             }
4390e1a46bbSPeter Maydell         }
4401bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
4411bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
4424125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
4434125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
4444125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
4454125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
44669ceea64SPeter Maydell     }
44769ceea64SPeter Maydell 
4489901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
4499901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
4509901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
4519901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
4529901c576SPeter Maydell         }
4539901c576SPeter Maydell         env->sau.rnr = 0;
4549901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
4559901c576SPeter Maydell          * the Cortex-M33 does.
4569901c576SPeter Maydell          */
4579901c576SPeter Maydell         env->sau.ctrl = 0;
4589901c576SPeter Maydell     }
4599901c576SPeter Maydell 
460fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
461fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
462fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
463aaae563bSPeter Maydell     set_default_nan_mode(1, &env->vfp.standard_fp_status_f16);
464fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
465fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
466fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
467fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
468bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
469bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
470aaae563bSPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
471aaae563bSPeter Maydell                               &env->vfp.standard_fp_status_f16);
472fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
473fcf5ef2aSThomas Huth     if (kvm_enabled()) {
474fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
475fcf5ef2aSThomas Huth     }
476fcf5ef2aSThomas Huth #endif
477fcf5ef2aSThomas Huth 
478fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
479fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
480a8a79c7aSRichard Henderson     arm_rebuild_hflags(env);
481fcf5ef2aSThomas Huth }
482fcf5ef2aSThomas Huth 
483083afd18SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
484083afd18SPhilippe Mathieu-Daudé 
485310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
486be879556SRichard Henderson                                      unsigned int target_el,
487be879556SRichard Henderson                                      unsigned int cur_el, bool secure,
488be879556SRichard Henderson                                      uint64_t hcr_el2)
489310cedf3SRichard Henderson {
490310cedf3SRichard Henderson     CPUARMState *env = cs->env_ptr;
491310cedf3SRichard Henderson     bool pstate_unmasked;
49216e07f78SRichard Henderson     bool unmasked = false;
493310cedf3SRichard Henderson 
494310cedf3SRichard Henderson     /*
495310cedf3SRichard Henderson      * Don't take exceptions if they target a lower EL.
496310cedf3SRichard Henderson      * This check should catch any exceptions that would not be taken
497310cedf3SRichard Henderson      * but left pending.
498310cedf3SRichard Henderson      */
499310cedf3SRichard Henderson     if (cur_el > target_el) {
500310cedf3SRichard Henderson         return false;
501310cedf3SRichard Henderson     }
502310cedf3SRichard Henderson 
503310cedf3SRichard Henderson     switch (excp_idx) {
504310cedf3SRichard Henderson     case EXCP_FIQ:
505310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_F);
506310cedf3SRichard Henderson         break;
507310cedf3SRichard Henderson 
508310cedf3SRichard Henderson     case EXCP_IRQ:
509310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_I);
510310cedf3SRichard Henderson         break;
511310cedf3SRichard Henderson 
512310cedf3SRichard Henderson     case EXCP_VFIQ:
513cc974d5cSRémi Denis-Courmont         if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) {
514cc974d5cSRémi Denis-Courmont             /* VFIQs are only taken when hypervized.  */
515310cedf3SRichard Henderson             return false;
516310cedf3SRichard Henderson         }
517310cedf3SRichard Henderson         return !(env->daif & PSTATE_F);
518310cedf3SRichard Henderson     case EXCP_VIRQ:
519cc974d5cSRémi Denis-Courmont         if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) {
520cc974d5cSRémi Denis-Courmont             /* VIRQs are only taken when hypervized.  */
521310cedf3SRichard Henderson             return false;
522310cedf3SRichard Henderson         }
523310cedf3SRichard Henderson         return !(env->daif & PSTATE_I);
5243c29632fSRichard Henderson     case EXCP_VSERR:
5253c29632fSRichard Henderson         if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) {
5263c29632fSRichard Henderson             /* VIRQs are only taken when hypervized.  */
5273c29632fSRichard Henderson             return false;
5283c29632fSRichard Henderson         }
5293c29632fSRichard Henderson         return !(env->daif & PSTATE_A);
530310cedf3SRichard Henderson     default:
531310cedf3SRichard Henderson         g_assert_not_reached();
532310cedf3SRichard Henderson     }
533310cedf3SRichard Henderson 
534310cedf3SRichard Henderson     /*
535310cedf3SRichard Henderson      * Use the target EL, current execution state and SCR/HCR settings to
536310cedf3SRichard Henderson      * determine whether the corresponding CPSR bit is used to mask the
537310cedf3SRichard Henderson      * interrupt.
538310cedf3SRichard Henderson      */
539310cedf3SRichard Henderson     if ((target_el > cur_el) && (target_el != 1)) {
540310cedf3SRichard Henderson         /* Exceptions targeting a higher EL may not be maskable */
541310cedf3SRichard Henderson         if (arm_feature(env, ARM_FEATURE_AARCH64)) {
542310cedf3SRichard Henderson             /*
543310cedf3SRichard Henderson              * 64-bit masking rules are simple: exceptions to EL3
544310cedf3SRichard Henderson              * can't be masked, and exceptions to EL2 can only be
545310cedf3SRichard Henderson              * masked from Secure state. The HCR and SCR settings
546310cedf3SRichard Henderson              * don't affect the masking logic, only the interrupt routing.
547310cedf3SRichard Henderson              */
548926c1b97SRémi Denis-Courmont             if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) {
54916e07f78SRichard Henderson                 unmasked = true;
550310cedf3SRichard Henderson             }
551310cedf3SRichard Henderson         } else {
552310cedf3SRichard Henderson             /*
553310cedf3SRichard Henderson              * The old 32-bit-only environment has a more complicated
554310cedf3SRichard Henderson              * masking setup. HCR and SCR bits not only affect interrupt
555310cedf3SRichard Henderson              * routing but also change the behaviour of masking.
556310cedf3SRichard Henderson              */
557310cedf3SRichard Henderson             bool hcr, scr;
558310cedf3SRichard Henderson 
559310cedf3SRichard Henderson             switch (excp_idx) {
560310cedf3SRichard Henderson             case EXCP_FIQ:
561310cedf3SRichard Henderson                 /*
562310cedf3SRichard Henderson                  * If FIQs are routed to EL3 or EL2 then there are cases where
563310cedf3SRichard Henderson                  * we override the CPSR.F in determining if the exception is
564310cedf3SRichard Henderson                  * masked or not. If neither of these are set then we fall back
565310cedf3SRichard Henderson                  * to the CPSR.F setting otherwise we further assess the state
566310cedf3SRichard Henderson                  * below.
567310cedf3SRichard Henderson                  */
568310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_FMO;
569310cedf3SRichard Henderson                 scr = (env->cp15.scr_el3 & SCR_FIQ);
570310cedf3SRichard Henderson 
571310cedf3SRichard Henderson                 /*
572310cedf3SRichard Henderson                  * When EL3 is 32-bit, the SCR.FW bit controls whether the
573310cedf3SRichard Henderson                  * CPSR.F bit masks FIQ interrupts when taken in non-secure
574310cedf3SRichard Henderson                  * state. If SCR.FW is set then FIQs can be masked by CPSR.F
575310cedf3SRichard Henderson                  * when non-secure but only when FIQs are only routed to EL3.
576310cedf3SRichard Henderson                  */
577310cedf3SRichard Henderson                 scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr);
578310cedf3SRichard Henderson                 break;
579310cedf3SRichard Henderson             case EXCP_IRQ:
580310cedf3SRichard Henderson                 /*
581310cedf3SRichard Henderson                  * When EL3 execution state is 32-bit, if HCR.IMO is set then
582310cedf3SRichard Henderson                  * we may override the CPSR.I masking when in non-secure state.
583310cedf3SRichard Henderson                  * The SCR.IRQ setting has already been taken into consideration
584310cedf3SRichard Henderson                  * when setting the target EL, so it does not have a further
585310cedf3SRichard Henderson                  * affect here.
586310cedf3SRichard Henderson                  */
587310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_IMO;
588310cedf3SRichard Henderson                 scr = false;
589310cedf3SRichard Henderson                 break;
590310cedf3SRichard Henderson             default:
591310cedf3SRichard Henderson                 g_assert_not_reached();
592310cedf3SRichard Henderson             }
593310cedf3SRichard Henderson 
594310cedf3SRichard Henderson             if ((scr || hcr) && !secure) {
59516e07f78SRichard Henderson                 unmasked = true;
596310cedf3SRichard Henderson             }
597310cedf3SRichard Henderson         }
598310cedf3SRichard Henderson     }
599310cedf3SRichard Henderson 
600310cedf3SRichard Henderson     /*
601310cedf3SRichard Henderson      * The PSTATE bits only mask the interrupt if we have not overriden the
602310cedf3SRichard Henderson      * ability above.
603310cedf3SRichard Henderson      */
604310cedf3SRichard Henderson     return unmasked || pstate_unmasked;
605310cedf3SRichard Henderson }
606310cedf3SRichard Henderson 
607083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
608fcf5ef2aSThomas Huth {
609fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
610fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
611fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
612fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
613be879556SRichard Henderson     uint64_t hcr_el2 = arm_hcr_el2_eff(env);
614fcf5ef2aSThomas Huth     uint32_t target_el;
615fcf5ef2aSThomas Huth     uint32_t excp_idx;
616d63d0ec5SRichard Henderson 
617d63d0ec5SRichard Henderson     /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */
618fcf5ef2aSThomas Huth 
619fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
620fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
621fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
622be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
623be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
624d63d0ec5SRichard Henderson             goto found;
625fcf5ef2aSThomas Huth         }
626fcf5ef2aSThomas Huth     }
627fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
628fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
629fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
630be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
631be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
632d63d0ec5SRichard Henderson             goto found;
633fcf5ef2aSThomas Huth         }
634fcf5ef2aSThomas Huth     }
635fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
636fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
637fcf5ef2aSThomas Huth         target_el = 1;
638be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
639be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
640d63d0ec5SRichard Henderson             goto found;
641fcf5ef2aSThomas Huth         }
642fcf5ef2aSThomas Huth     }
643fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
644fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
645fcf5ef2aSThomas Huth         target_el = 1;
646be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
647be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
648d63d0ec5SRichard Henderson             goto found;
649d63d0ec5SRichard Henderson         }
650d63d0ec5SRichard Henderson     }
6513c29632fSRichard Henderson     if (interrupt_request & CPU_INTERRUPT_VSERR) {
6523c29632fSRichard Henderson         excp_idx = EXCP_VSERR;
6533c29632fSRichard Henderson         target_el = 1;
6543c29632fSRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
6553c29632fSRichard Henderson                               cur_el, secure, hcr_el2)) {
6563c29632fSRichard Henderson             /* Taking a virtual abort clears HCR_EL2.VSE */
6573c29632fSRichard Henderson             env->cp15.hcr_el2 &= ~HCR_VSE;
6583c29632fSRichard Henderson             cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR);
6593c29632fSRichard Henderson             goto found;
6603c29632fSRichard Henderson         }
6613c29632fSRichard Henderson     }
662d63d0ec5SRichard Henderson     return false;
663d63d0ec5SRichard Henderson 
664d63d0ec5SRichard Henderson  found:
665fcf5ef2aSThomas Huth     cs->exception_index = excp_idx;
666fcf5ef2aSThomas Huth     env->exception.target_el = target_el;
66778271684SClaudio Fontana     cc->tcg_ops->do_interrupt(cs);
668d63d0ec5SRichard Henderson     return true;
669fcf5ef2aSThomas Huth }
670083afd18SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
671fcf5ef2aSThomas Huth 
67289430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu)
67389430fc6SPeter Maydell {
67489430fc6SPeter Maydell     /*
67589430fc6SPeter Maydell      * Update the interrupt level for VIRQ, which is the logical OR of
67689430fc6SPeter Maydell      * the HCR_EL2.VI bit and the input line level from the GIC.
67789430fc6SPeter Maydell      */
67889430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
67989430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
68089430fc6SPeter Maydell 
68189430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VI) ||
68289430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VIRQ);
68389430fc6SPeter Maydell 
68489430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) {
68589430fc6SPeter Maydell         if (new_state) {
68689430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VIRQ);
68789430fc6SPeter Maydell         } else {
68889430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ);
68989430fc6SPeter Maydell         }
69089430fc6SPeter Maydell     }
69189430fc6SPeter Maydell }
69289430fc6SPeter Maydell 
69389430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu)
69489430fc6SPeter Maydell {
69589430fc6SPeter Maydell     /*
69689430fc6SPeter Maydell      * Update the interrupt level for VFIQ, which is the logical OR of
69789430fc6SPeter Maydell      * the HCR_EL2.VF bit and the input line level from the GIC.
69889430fc6SPeter Maydell      */
69989430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
70089430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
70189430fc6SPeter Maydell 
70289430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VF) ||
70389430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VFIQ);
70489430fc6SPeter Maydell 
70589430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) {
70689430fc6SPeter Maydell         if (new_state) {
70789430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VFIQ);
70889430fc6SPeter Maydell         } else {
70989430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ);
71089430fc6SPeter Maydell         }
71189430fc6SPeter Maydell     }
71289430fc6SPeter Maydell }
71389430fc6SPeter Maydell 
7143c29632fSRichard Henderson void arm_cpu_update_vserr(ARMCPU *cpu)
7153c29632fSRichard Henderson {
7163c29632fSRichard Henderson     /*
7173c29632fSRichard Henderson      * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit.
7183c29632fSRichard Henderson      */
7193c29632fSRichard Henderson     CPUARMState *env = &cpu->env;
7203c29632fSRichard Henderson     CPUState *cs = CPU(cpu);
7213c29632fSRichard Henderson 
7223c29632fSRichard Henderson     bool new_state = env->cp15.hcr_el2 & HCR_VSE;
7233c29632fSRichard Henderson 
7243c29632fSRichard Henderson     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) {
7253c29632fSRichard Henderson         if (new_state) {
7263c29632fSRichard Henderson             cpu_interrupt(cs, CPU_INTERRUPT_VSERR);
7273c29632fSRichard Henderson         } else {
7283c29632fSRichard Henderson             cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR);
7293c29632fSRichard Henderson         }
7303c29632fSRichard Henderson     }
7313c29632fSRichard Henderson }
7323c29632fSRichard Henderson 
733fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
734fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
735fcf5ef2aSThomas Huth {
736fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
737fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
738fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
739fcf5ef2aSThomas Huth     static const int mask[] = {
740fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
741fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
742fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
743fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
744fcf5ef2aSThomas Huth     };
745fcf5ef2aSThomas Huth 
7469acd2d33SPeter Maydell     if (!arm_feature(env, ARM_FEATURE_EL2) &&
7479acd2d33SPeter Maydell         (irq == ARM_CPU_VIRQ || irq == ARM_CPU_VFIQ)) {
7489acd2d33SPeter Maydell         /*
7499acd2d33SPeter Maydell          * The GIC might tell us about VIRQ and VFIQ state, but if we don't
7509acd2d33SPeter Maydell          * have EL2 support we don't care. (Unless the guest is doing something
7519acd2d33SPeter Maydell          * silly this will only be calls saying "level is still 0".)
7529acd2d33SPeter Maydell          */
7539acd2d33SPeter Maydell         return;
7549acd2d33SPeter Maydell     }
7559acd2d33SPeter Maydell 
756ed89f078SPeter Maydell     if (level) {
757ed89f078SPeter Maydell         env->irq_line_state |= mask[irq];
758ed89f078SPeter Maydell     } else {
759ed89f078SPeter Maydell         env->irq_line_state &= ~mask[irq];
760ed89f078SPeter Maydell     }
761ed89f078SPeter Maydell 
762fcf5ef2aSThomas Huth     switch (irq) {
763fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
76489430fc6SPeter Maydell         arm_cpu_update_virq(cpu);
76589430fc6SPeter Maydell         break;
766fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
76789430fc6SPeter Maydell         arm_cpu_update_vfiq(cpu);
76889430fc6SPeter Maydell         break;
769fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
770fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
771fcf5ef2aSThomas Huth         if (level) {
772fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
773fcf5ef2aSThomas Huth         } else {
774fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
775fcf5ef2aSThomas Huth         }
776fcf5ef2aSThomas Huth         break;
777fcf5ef2aSThomas Huth     default:
778fcf5ef2aSThomas Huth         g_assert_not_reached();
779fcf5ef2aSThomas Huth     }
780fcf5ef2aSThomas Huth }
781fcf5ef2aSThomas Huth 
782fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
783fcf5ef2aSThomas Huth {
784fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
785fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
786ed89f078SPeter Maydell     CPUARMState *env = &cpu->env;
787fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
788ed89f078SPeter Maydell     uint32_t linestate_bit;
789f6530926SEric Auger     int irq_id;
790fcf5ef2aSThomas Huth 
791fcf5ef2aSThomas Huth     switch (irq) {
792fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
793f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_IRQ;
794ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_HARD;
795fcf5ef2aSThomas Huth         break;
796fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
797f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_FIQ;
798ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_FIQ;
799fcf5ef2aSThomas Huth         break;
800fcf5ef2aSThomas Huth     default:
801fcf5ef2aSThomas Huth         g_assert_not_reached();
802fcf5ef2aSThomas Huth     }
803ed89f078SPeter Maydell 
804ed89f078SPeter Maydell     if (level) {
805ed89f078SPeter Maydell         env->irq_line_state |= linestate_bit;
806ed89f078SPeter Maydell     } else {
807ed89f078SPeter Maydell         env->irq_line_state &= ~linestate_bit;
808ed89f078SPeter Maydell     }
809f6530926SEric Auger     kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level);
810fcf5ef2aSThomas Huth #endif
811fcf5ef2aSThomas Huth }
812fcf5ef2aSThomas Huth 
813fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
814fcf5ef2aSThomas Huth {
815fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
816fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
817fcf5ef2aSThomas Huth 
818fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
819fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
820fcf5ef2aSThomas Huth }
821fcf5ef2aSThomas Huth 
822fcf5ef2aSThomas Huth #endif
823fcf5ef2aSThomas Huth 
824fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
825fcf5ef2aSThomas Huth {
826fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
827fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
8287bcdbf51SRichard Henderson     bool sctlr_b;
829fcf5ef2aSThomas Huth 
830fcf5ef2aSThomas Huth     if (is_a64(env)) {
831110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
83215fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
83315fa1a0aSRichard Henderson         info->cap_insn_split = 4;
834110f6c70SRichard Henderson     } else {
835110f6c70SRichard Henderson         int cap_mode;
836110f6c70SRichard Henderson         if (env->thumb) {
83715fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
83815fa1a0aSRichard Henderson             info->cap_insn_split = 4;
839110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
840fcf5ef2aSThomas Huth         } else {
84115fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
84215fa1a0aSRichard Henderson             info->cap_insn_split = 4;
843110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
844fcf5ef2aSThomas Huth         }
845110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
846110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
847110f6c70SRichard Henderson         }
848110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
849110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
850110f6c70SRichard Henderson         }
851110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
852110f6c70SRichard Henderson         info->cap_mode = cap_mode;
853fcf5ef2aSThomas Huth     }
8547bcdbf51SRichard Henderson 
8557bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
8567bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
857ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
858fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
859fcf5ef2aSThomas Huth #else
860fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
861fcf5ef2aSThomas Huth #endif
862fcf5ef2aSThomas Huth     }
863f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
8647bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
8657bcdbf51SRichard Henderson     if (sctlr_b) {
866f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
867f7478a92SJulian Brown     }
8687bcdbf51SRichard Henderson #endif
869fcf5ef2aSThomas Huth }
870fcf5ef2aSThomas Huth 
87186480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64
87286480615SPhilippe Mathieu-Daudé 
87386480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
87486480615SPhilippe Mathieu-Daudé {
87586480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
87686480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
87786480615SPhilippe Mathieu-Daudé     uint32_t psr = pstate_read(env);
87886480615SPhilippe Mathieu-Daudé     int i;
87986480615SPhilippe Mathieu-Daudé     int el = arm_current_el(env);
88086480615SPhilippe Mathieu-Daudé     const char *ns_status;
881*7a867dd5SRichard Henderson     bool sve;
88286480615SPhilippe Mathieu-Daudé 
88386480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc);
88486480615SPhilippe Mathieu-Daudé     for (i = 0; i < 32; i++) {
88586480615SPhilippe Mathieu-Daudé         if (i == 31) {
88686480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]);
88786480615SPhilippe Mathieu-Daudé         } else {
88886480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i],
88986480615SPhilippe Mathieu-Daudé                          (i + 2) % 3 ? " " : "\n");
89086480615SPhilippe Mathieu-Daudé         }
89186480615SPhilippe Mathieu-Daudé     }
89286480615SPhilippe Mathieu-Daudé 
89386480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) {
89486480615SPhilippe Mathieu-Daudé         ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
89586480615SPhilippe Mathieu-Daudé     } else {
89686480615SPhilippe Mathieu-Daudé         ns_status = "";
89786480615SPhilippe Mathieu-Daudé     }
89886480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c",
89986480615SPhilippe Mathieu-Daudé                  psr,
90086480615SPhilippe Mathieu-Daudé                  psr & PSTATE_N ? 'N' : '-',
90186480615SPhilippe Mathieu-Daudé                  psr & PSTATE_Z ? 'Z' : '-',
90286480615SPhilippe Mathieu-Daudé                  psr & PSTATE_C ? 'C' : '-',
90386480615SPhilippe Mathieu-Daudé                  psr & PSTATE_V ? 'V' : '-',
90486480615SPhilippe Mathieu-Daudé                  ns_status,
90586480615SPhilippe Mathieu-Daudé                  el,
90686480615SPhilippe Mathieu-Daudé                  psr & PSTATE_SP ? 'h' : 't');
90786480615SPhilippe Mathieu-Daudé 
908*7a867dd5SRichard Henderson     if (cpu_isar_feature(aa64_sme, cpu)) {
909*7a867dd5SRichard Henderson         qemu_fprintf(f, "  SVCR=%08" PRIx64 " %c%c",
910*7a867dd5SRichard Henderson                      env->svcr,
911*7a867dd5SRichard Henderson                      (FIELD_EX64(env->svcr, SVCR, ZA) ? 'Z' : '-'),
912*7a867dd5SRichard Henderson                      (FIELD_EX64(env->svcr, SVCR, SM) ? 'S' : '-'));
913*7a867dd5SRichard Henderson     }
91486480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_bti, cpu)) {
91586480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "  BTYPE=%d", (psr & PSTATE_BTYPE) >> 10);
91686480615SPhilippe Mathieu-Daudé     }
91786480615SPhilippe Mathieu-Daudé     if (!(flags & CPU_DUMP_FPU)) {
91886480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "\n");
91986480615SPhilippe Mathieu-Daudé         return;
92086480615SPhilippe Mathieu-Daudé     }
92186480615SPhilippe Mathieu-Daudé     if (fp_exception_el(env, el) != 0) {
92286480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "    FPU disabled\n");
92386480615SPhilippe Mathieu-Daudé         return;
92486480615SPhilippe Mathieu-Daudé     }
92586480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "     FPCR=%08x FPSR=%08x\n",
92686480615SPhilippe Mathieu-Daudé                  vfp_get_fpcr(env), vfp_get_fpsr(env));
92786480615SPhilippe Mathieu-Daudé 
928*7a867dd5SRichard Henderson     if (cpu_isar_feature(aa64_sme, cpu) && FIELD_EX64(env->svcr, SVCR, SM)) {
929*7a867dd5SRichard Henderson         sve = sme_exception_el(env, el) == 0;
930*7a867dd5SRichard Henderson     } else if (cpu_isar_feature(aa64_sve, cpu)) {
931*7a867dd5SRichard Henderson         sve = sve_exception_el(env, el) == 0;
932*7a867dd5SRichard Henderson     } else {
933*7a867dd5SRichard Henderson         sve = false;
934*7a867dd5SRichard Henderson     }
935*7a867dd5SRichard Henderson 
936*7a867dd5SRichard Henderson     if (sve) {
9375ef3cc56SRichard Henderson         int j, zcr_len = sve_vqm1_for_el(env, el);
93886480615SPhilippe Mathieu-Daudé 
93986480615SPhilippe Mathieu-Daudé         for (i = 0; i <= FFR_PRED_NUM; i++) {
94086480615SPhilippe Mathieu-Daudé             bool eol;
94186480615SPhilippe Mathieu-Daudé             if (i == FFR_PRED_NUM) {
94286480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "FFR=");
94386480615SPhilippe Mathieu-Daudé                 /* It's last, so end the line.  */
94486480615SPhilippe Mathieu-Daudé                 eol = true;
94586480615SPhilippe Mathieu-Daudé             } else {
94686480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "P%02d=", i);
94786480615SPhilippe Mathieu-Daudé                 switch (zcr_len) {
94886480615SPhilippe Mathieu-Daudé                 case 0:
94986480615SPhilippe Mathieu-Daudé                     eol = i % 8 == 7;
95086480615SPhilippe Mathieu-Daudé                     break;
95186480615SPhilippe Mathieu-Daudé                 case 1:
95286480615SPhilippe Mathieu-Daudé                     eol = i % 6 == 5;
95386480615SPhilippe Mathieu-Daudé                     break;
95486480615SPhilippe Mathieu-Daudé                 case 2:
95586480615SPhilippe Mathieu-Daudé                 case 3:
95686480615SPhilippe Mathieu-Daudé                     eol = i % 3 == 2;
95786480615SPhilippe Mathieu-Daudé                     break;
95886480615SPhilippe Mathieu-Daudé                 default:
95986480615SPhilippe Mathieu-Daudé                     /* More than one quadword per predicate.  */
96086480615SPhilippe Mathieu-Daudé                     eol = true;
96186480615SPhilippe Mathieu-Daudé                     break;
96286480615SPhilippe Mathieu-Daudé                 }
96386480615SPhilippe Mathieu-Daudé             }
96486480615SPhilippe Mathieu-Daudé             for (j = zcr_len / 4; j >= 0; j--) {
96586480615SPhilippe Mathieu-Daudé                 int digits;
96686480615SPhilippe Mathieu-Daudé                 if (j * 4 + 4 <= zcr_len + 1) {
96786480615SPhilippe Mathieu-Daudé                     digits = 16;
96886480615SPhilippe Mathieu-Daudé                 } else {
96986480615SPhilippe Mathieu-Daudé                     digits = (zcr_len % 4 + 1) * 4;
97086480615SPhilippe Mathieu-Daudé                 }
97186480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "%0*" PRIx64 "%s", digits,
97286480615SPhilippe Mathieu-Daudé                              env->vfp.pregs[i].p[j],
97386480615SPhilippe Mathieu-Daudé                              j ? ":" : eol ? "\n" : " ");
97486480615SPhilippe Mathieu-Daudé             }
97586480615SPhilippe Mathieu-Daudé         }
97686480615SPhilippe Mathieu-Daudé 
97786480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
97886480615SPhilippe Mathieu-Daudé             if (zcr_len == 0) {
97986480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s",
98086480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[1],
98186480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[0], i & 1 ? "\n" : " ");
98286480615SPhilippe Mathieu-Daudé             } else if (zcr_len == 1) {
98386480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64
98486480615SPhilippe Mathieu-Daudé                              ":%016" PRIx64 ":%016" PRIx64 "\n",
98586480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2],
98686480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]);
98786480615SPhilippe Mathieu-Daudé             } else {
98886480615SPhilippe Mathieu-Daudé                 for (j = zcr_len; j >= 0; j--) {
98986480615SPhilippe Mathieu-Daudé                     bool odd = (zcr_len - j) % 2 != 0;
99086480615SPhilippe Mathieu-Daudé                     if (j == zcr_len) {
99186480615SPhilippe Mathieu-Daudé                         qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1);
99286480615SPhilippe Mathieu-Daudé                     } else if (!odd) {
99386480615SPhilippe Mathieu-Daudé                         if (j > 0) {
99486480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "   [%x-%x]=", j, j - 1);
99586480615SPhilippe Mathieu-Daudé                         } else {
99686480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "     [%x]=", j);
99786480615SPhilippe Mathieu-Daudé                         }
99886480615SPhilippe Mathieu-Daudé                     }
99986480615SPhilippe Mathieu-Daudé                     qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s",
100086480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2 + 1],
100186480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2],
100286480615SPhilippe Mathieu-Daudé                                  odd || j == 0 ? "\n" : ":");
100386480615SPhilippe Mathieu-Daudé                 }
100486480615SPhilippe Mathieu-Daudé             }
100586480615SPhilippe Mathieu-Daudé         }
100686480615SPhilippe Mathieu-Daudé     } else {
100786480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
100886480615SPhilippe Mathieu-Daudé             uint64_t *q = aa64_vfp_qreg(env, i);
100986480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s",
101086480615SPhilippe Mathieu-Daudé                          i, q[1], q[0], (i & 1 ? "\n" : " "));
101186480615SPhilippe Mathieu-Daudé         }
101286480615SPhilippe Mathieu-Daudé     }
101386480615SPhilippe Mathieu-Daudé }
101486480615SPhilippe Mathieu-Daudé 
101586480615SPhilippe Mathieu-Daudé #else
101686480615SPhilippe Mathieu-Daudé 
101786480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
101886480615SPhilippe Mathieu-Daudé {
101986480615SPhilippe Mathieu-Daudé     g_assert_not_reached();
102086480615SPhilippe Mathieu-Daudé }
102186480615SPhilippe Mathieu-Daudé 
102286480615SPhilippe Mathieu-Daudé #endif
102386480615SPhilippe Mathieu-Daudé 
102486480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags)
102586480615SPhilippe Mathieu-Daudé {
102686480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
102786480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
102886480615SPhilippe Mathieu-Daudé     int i;
102986480615SPhilippe Mathieu-Daudé 
103086480615SPhilippe Mathieu-Daudé     if (is_a64(env)) {
103186480615SPhilippe Mathieu-Daudé         aarch64_cpu_dump_state(cs, f, flags);
103286480615SPhilippe Mathieu-Daudé         return;
103386480615SPhilippe Mathieu-Daudé     }
103486480615SPhilippe Mathieu-Daudé 
103586480615SPhilippe Mathieu-Daudé     for (i = 0; i < 16; i++) {
103686480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]);
103786480615SPhilippe Mathieu-Daudé         if ((i % 4) == 3) {
103886480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "\n");
103986480615SPhilippe Mathieu-Daudé         } else {
104086480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " ");
104186480615SPhilippe Mathieu-Daudé         }
104286480615SPhilippe Mathieu-Daudé     }
104386480615SPhilippe Mathieu-Daudé 
104486480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_M)) {
104586480615SPhilippe Mathieu-Daudé         uint32_t xpsr = xpsr_read(env);
104686480615SPhilippe Mathieu-Daudé         const char *mode;
104786480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
104886480615SPhilippe Mathieu-Daudé 
104986480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
105086480615SPhilippe Mathieu-Daudé             ns_status = env->v7m.secure ? "S " : "NS ";
105186480615SPhilippe Mathieu-Daudé         }
105286480615SPhilippe Mathieu-Daudé 
105386480615SPhilippe Mathieu-Daudé         if (xpsr & XPSR_EXCP) {
105486480615SPhilippe Mathieu-Daudé             mode = "handler";
105586480615SPhilippe Mathieu-Daudé         } else {
105686480615SPhilippe Mathieu-Daudé             if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) {
105786480615SPhilippe Mathieu-Daudé                 mode = "unpriv-thread";
105886480615SPhilippe Mathieu-Daudé             } else {
105986480615SPhilippe Mathieu-Daudé                 mode = "priv-thread";
106086480615SPhilippe Mathieu-Daudé             }
106186480615SPhilippe Mathieu-Daudé         }
106286480615SPhilippe Mathieu-Daudé 
106386480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n",
106486480615SPhilippe Mathieu-Daudé                      xpsr,
106586480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_N ? 'N' : '-',
106686480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_Z ? 'Z' : '-',
106786480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_C ? 'C' : '-',
106886480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_V ? 'V' : '-',
106986480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_T ? 'T' : 'A',
107086480615SPhilippe Mathieu-Daudé                      ns_status,
107186480615SPhilippe Mathieu-Daudé                      mode);
107286480615SPhilippe Mathieu-Daudé     } else {
107386480615SPhilippe Mathieu-Daudé         uint32_t psr = cpsr_read(env);
107486480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
107586480615SPhilippe Mathieu-Daudé 
107686480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_EL3) &&
107786480615SPhilippe Mathieu-Daudé             (psr & CPSR_M) != ARM_CPU_MODE_MON) {
107886480615SPhilippe Mathieu-Daudé             ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
107986480615SPhilippe Mathieu-Daudé         }
108086480615SPhilippe Mathieu-Daudé 
108186480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n",
108286480615SPhilippe Mathieu-Daudé                      psr,
108386480615SPhilippe Mathieu-Daudé                      psr & CPSR_N ? 'N' : '-',
108486480615SPhilippe Mathieu-Daudé                      psr & CPSR_Z ? 'Z' : '-',
108586480615SPhilippe Mathieu-Daudé                      psr & CPSR_C ? 'C' : '-',
108686480615SPhilippe Mathieu-Daudé                      psr & CPSR_V ? 'V' : '-',
108786480615SPhilippe Mathieu-Daudé                      psr & CPSR_T ? 'T' : 'A',
108886480615SPhilippe Mathieu-Daudé                      ns_status,
108986480615SPhilippe Mathieu-Daudé                      aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26);
109086480615SPhilippe Mathieu-Daudé     }
109186480615SPhilippe Mathieu-Daudé 
109286480615SPhilippe Mathieu-Daudé     if (flags & CPU_DUMP_FPU) {
109386480615SPhilippe Mathieu-Daudé         int numvfpregs = 0;
1094a6627f5fSRichard Henderson         if (cpu_isar_feature(aa32_simd_r32, cpu)) {
1095a6627f5fSRichard Henderson             numvfpregs = 32;
10967fbc6a40SRichard Henderson         } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
1097a6627f5fSRichard Henderson             numvfpregs = 16;
109886480615SPhilippe Mathieu-Daudé         }
109986480615SPhilippe Mathieu-Daudé         for (i = 0; i < numvfpregs; i++) {
110086480615SPhilippe Mathieu-Daudé             uint64_t v = *aa32_vfp_dreg(env, i);
110186480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n",
110286480615SPhilippe Mathieu-Daudé                          i * 2, (uint32_t)v,
110386480615SPhilippe Mathieu-Daudé                          i * 2 + 1, (uint32_t)(v >> 32),
110486480615SPhilippe Mathieu-Daudé                          i, v);
110586480615SPhilippe Mathieu-Daudé         }
110686480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env));
1107aa291908SPeter Maydell         if (cpu_isar_feature(aa32_mve, cpu)) {
1108aa291908SPeter Maydell             qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr);
1109aa291908SPeter Maydell         }
111086480615SPhilippe Mathieu-Daudé     }
111186480615SPhilippe Mathieu-Daudé }
111286480615SPhilippe Mathieu-Daudé 
111346de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
111446de5913SIgor Mammedov {
111546de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
111646de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
111746de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
111846de5913SIgor Mammedov }
111946de5913SIgor Mammedov 
1120fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
1121fcf5ef2aSThomas Huth {
1122fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1123fcf5ef2aSThomas Huth 
11247506ed90SRichard Henderson     cpu_set_cpustate_pointers(cpu);
11255860362dSRichard Henderson     cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal,
1126c27f5d3aSRichard Henderson                                          NULL, g_free);
1127fcf5ef2aSThomas Huth 
1128b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
112908267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
113008267487SAaron Lindsay 
1131b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY
1132b3d52804SRichard Henderson # ifdef TARGET_AARCH64
1133b3d52804SRichard Henderson     /*
1134e74c0976SRichard Henderson      * The linux kernel defaults to 512-bit for SVE, and 256-bit for SME.
1135e74c0976SRichard Henderson      * These values were chosen to fit within the default signal frame.
1136e74c0976SRichard Henderson      * See documentation for /proc/sys/abi/{sve,sme}_default_vector_length,
1137e74c0976SRichard Henderson      * and our corresponding cpu property.
1138b3d52804SRichard Henderson      */
1139b3d52804SRichard Henderson     cpu->sve_default_vq = 4;
1140e74c0976SRichard Henderson     cpu->sme_default_vq = 2;
1141b3d52804SRichard Henderson # endif
1142b3d52804SRichard Henderson #else
1143fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
1144fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1145fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
1146fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
1147fcf5ef2aSThomas Huth          */
1148fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
1149fcf5ef2aSThomas Huth     } else {
1150fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
1151fcf5ef2aSThomas Huth     }
1152fcf5ef2aSThomas Huth 
1153fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
1154fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
1155aa1b3111SPeter Maydell 
1156aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
1157aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
115807f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
115907f48730SAndrew Jones                              "pmu-interrupt", 1);
1160fcf5ef2aSThomas Huth #endif
1161fcf5ef2aSThomas Huth 
1162fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
1163fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
1164fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
1165fcf5ef2aSThomas Huth      */
1166fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
11670dc71c70SAkihiko Odaki     cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */
1168fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
1169fcf5ef2aSThomas Huth 
11702c9c0bf9SAlexander Graf     if (tcg_enabled() || hvf_enabled()) {
11710dc71c70SAkihiko Odaki         /* TCG and HVF implement PSCI 1.1 */
11720dc71c70SAkihiko Odaki         cpu->psci_version = QEMU_PSCI_VERSION_1_1;
1173fcf5ef2aSThomas Huth     }
1174fcf5ef2aSThomas Huth }
1175fcf5ef2aSThomas Huth 
117696eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property =
117796eec6b2SAndrew Jeffery             DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz,
117896eec6b2SAndrew Jeffery                                NANOSECONDS_PER_SECOND / GTIMER_SCALE);
117996eec6b2SAndrew Jeffery 
1180fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
1181fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
1182fcf5ef2aSThomas Huth 
1183fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
1184fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
1185fcf5ef2aSThomas Huth 
118645ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1187c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
1188c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
1189c25bd18aSPeter Maydell 
1190fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
1191fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
119245ca3a14SRichard Henderson #endif
1193fcf5ef2aSThomas Huth 
11943a062d57SJulian Brown static Property arm_cpu_cfgend_property =
11953a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
11963a062d57SJulian Brown 
119797a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property =
119897a28b0eSPeter Maydell             DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true);
119997a28b0eSPeter Maydell 
120097a28b0eSPeter Maydell static Property arm_cpu_has_neon_property =
120197a28b0eSPeter Maydell             DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true);
120297a28b0eSPeter Maydell 
1203ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property =
1204ea90db0aSPeter Maydell             DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true);
1205ea90db0aSPeter Maydell 
1206fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
1207fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
1208fcf5ef2aSThomas Huth 
12098d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
12108d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
12118d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
12128d92e26bSPeter Maydell  * to override that with an incorrect constant value.
12138d92e26bSPeter Maydell  */
1214fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
12158d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
12168d92e26bSPeter Maydell                                            pmsav7_dregion,
12178d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
1218fcf5ef2aSThomas Huth 
1219ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp)
1220ae502508SAndrew Jones {
1221ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1222ae502508SAndrew Jones 
1223ae502508SAndrew Jones     return cpu->has_pmu;
1224ae502508SAndrew Jones }
1225ae502508SAndrew Jones 
1226ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp)
1227ae502508SAndrew Jones {
1228ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1229ae502508SAndrew Jones 
1230ae502508SAndrew Jones     if (value) {
12317d20e681SPhilippe Mathieu-Daudé         if (kvm_enabled() && !kvm_arm_pmu_supported()) {
1232ae502508SAndrew Jones             error_setg(errp, "'pmu' feature not supported by KVM on this host");
1233ae502508SAndrew Jones             return;
1234ae502508SAndrew Jones         }
1235ae502508SAndrew Jones         set_feature(&cpu->env, ARM_FEATURE_PMU);
1236ae502508SAndrew Jones     } else {
1237ae502508SAndrew Jones         unset_feature(&cpu->env, ARM_FEATURE_PMU);
1238ae502508SAndrew Jones     }
1239ae502508SAndrew Jones     cpu->has_pmu = value;
1240ae502508SAndrew Jones }
1241ae502508SAndrew Jones 
12427def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu)
12437def8754SAndrew Jeffery {
124496eec6b2SAndrew Jeffery     /*
124596eec6b2SAndrew Jeffery      * The exact approach to calculating guest ticks is:
124696eec6b2SAndrew Jeffery      *
124796eec6b2SAndrew Jeffery      *     muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz,
124896eec6b2SAndrew Jeffery      *              NANOSECONDS_PER_SECOND);
124996eec6b2SAndrew Jeffery      *
125096eec6b2SAndrew Jeffery      * We don't do that. Rather we intentionally use integer division
125196eec6b2SAndrew Jeffery      * truncation below and in the caller for the conversion of host monotonic
125296eec6b2SAndrew Jeffery      * time to guest ticks to provide the exact inverse for the semantics of
125396eec6b2SAndrew Jeffery      * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so
125496eec6b2SAndrew Jeffery      * it loses precision when representing frequencies where
125596eec6b2SAndrew Jeffery      * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to
125696eec6b2SAndrew Jeffery      * provide an exact inverse leads to scheduling timers with negative
125796eec6b2SAndrew Jeffery      * periods, which in turn leads to sticky behaviour in the guest.
125896eec6b2SAndrew Jeffery      *
125996eec6b2SAndrew Jeffery      * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor
126096eec6b2SAndrew Jeffery      * cannot become zero.
126196eec6b2SAndrew Jeffery      */
12627def8754SAndrew Jeffery     return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ?
12637def8754SAndrew Jeffery       NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1;
12647def8754SAndrew Jeffery }
12657def8754SAndrew Jeffery 
126651e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj)
1267fcf5ef2aSThomas Huth {
1268fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1269fcf5ef2aSThomas Huth 
1270790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
1271790a1150SPeter Maydell      * in realize with the other feature-implication checks because
1272790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
1273790a1150SPeter Maydell      */
1274790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
1275790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
1276790a1150SPeter Maydell     }
1277790a1150SPeter Maydell 
1278fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
1279fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
128094d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property);
1281fcf5ef2aSThomas Huth     }
1282fcf5ef2aSThomas Huth 
1283fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
128494d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property);
1285fcf5ef2aSThomas Huth     }
1286fcf5ef2aSThomas Huth 
1287fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
12884a7319b7SEdgar E. Iglesias         object_property_add_uint64_ptr(obj, "rvbar",
12894a7319b7SEdgar E. Iglesias                                        &cpu->rvbar_prop,
12904a7319b7SEdgar E. Iglesias                                        OBJ_PROP_FLAG_READWRITE);
1291fcf5ef2aSThomas Huth     }
1292fcf5ef2aSThomas Huth 
129345ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1294fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
1295fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
1296fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
1297fcf5ef2aSThomas Huth          */
129894d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property);
1299fcf5ef2aSThomas Huth 
1300fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
1301fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
1302fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
1303fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
1304d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1305fcf5ef2aSThomas Huth     }
1306fcf5ef2aSThomas Huth 
1307c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
130894d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property);
1309c25bd18aSPeter Maydell     }
131045ca3a14SRichard Henderson #endif
1311c25bd18aSPeter Maydell 
1312fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
1313ae502508SAndrew Jones         cpu->has_pmu = true;
1314d2623129SMarkus Armbruster         object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu);
1315fcf5ef2aSThomas Huth     }
1316fcf5ef2aSThomas Huth 
131797a28b0eSPeter Maydell     /*
131897a28b0eSPeter Maydell      * Allow user to turn off VFP and Neon support, but only for TCG --
131997a28b0eSPeter Maydell      * KVM does not currently allow us to lie to the guest about its
132097a28b0eSPeter Maydell      * ID/feature registers, so the guest always sees what the host has.
132197a28b0eSPeter Maydell      */
13227d63183fSRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)
13237d63183fSRichard Henderson         ? cpu_isar_feature(aa64_fp_simd, cpu)
13247d63183fSRichard Henderson         : cpu_isar_feature(aa32_vfp, cpu)) {
132597a28b0eSPeter Maydell         cpu->has_vfp = true;
132697a28b0eSPeter Maydell         if (!kvm_enabled()) {
132794d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property);
132897a28b0eSPeter Maydell         }
132997a28b0eSPeter Maydell     }
133097a28b0eSPeter Maydell 
133197a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) {
133297a28b0eSPeter Maydell         cpu->has_neon = true;
133397a28b0eSPeter Maydell         if (!kvm_enabled()) {
133494d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property);
133597a28b0eSPeter Maydell         }
133697a28b0eSPeter Maydell     }
133797a28b0eSPeter Maydell 
1338ea90db0aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M) &&
1339ea90db0aSPeter Maydell         arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) {
134094d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property);
1341ea90db0aSPeter Maydell     }
1342ea90db0aSPeter Maydell 
1343452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
134494d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property);
1345fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
1346fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
134794d912d1SMarc-André Lureau                                      &arm_cpu_pmsav7_dregion_property);
1348fcf5ef2aSThomas Huth         }
1349fcf5ef2aSThomas Huth     }
1350fcf5ef2aSThomas Huth 
1351181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
1352181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
1353181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
1354d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1355f9f62e4cSPeter Maydell         /*
1356f9f62e4cSPeter Maydell          * M profile: initial value of the Secure VTOR. We can't just use
1357f9f62e4cSPeter Maydell          * a simple DEFINE_PROP_UINT32 for this because we want to permit
1358f9f62e4cSPeter Maydell          * the property to be set after realize.
1359f9f62e4cSPeter Maydell          */
136064a7b8deSFelipe Franciosi         object_property_add_uint32_ptr(obj, "init-svtor",
136164a7b8deSFelipe Franciosi                                        &cpu->init_svtor,
1362d2623129SMarkus Armbruster                                        OBJ_PROP_FLAG_READWRITE);
1363181962fdSPeter Maydell     }
13647cda2149SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
13657cda2149SPeter Maydell         /*
13667cda2149SPeter Maydell          * Initial value of the NS VTOR (for cores without the Security
13677cda2149SPeter Maydell          * extension, this is the only VTOR)
13687cda2149SPeter Maydell          */
13697cda2149SPeter Maydell         object_property_add_uint32_ptr(obj, "init-nsvtor",
13707cda2149SPeter Maydell                                        &cpu->init_nsvtor,
13717cda2149SPeter Maydell                                        OBJ_PROP_FLAG_READWRITE);
13727cda2149SPeter Maydell     }
1373181962fdSPeter Maydell 
1374bddd892eSPeter Maydell     /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */
1375bddd892eSPeter Maydell     object_property_add_uint32_ptr(obj, "psci-conduit",
1376bddd892eSPeter Maydell                                    &cpu->psci_conduit,
1377bddd892eSPeter Maydell                                    OBJ_PROP_FLAG_READWRITE);
1378bddd892eSPeter Maydell 
137994d912d1SMarc-André Lureau     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property);
138096eec6b2SAndrew Jeffery 
138196eec6b2SAndrew Jeffery     if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) {
138294d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property);
138396eec6b2SAndrew Jeffery     }
13849e6f8d8aSfangying 
13859e6f8d8aSfangying     if (kvm_enabled()) {
13869e6f8d8aSfangying         kvm_arm_add_vcpu_properties(obj);
13879e6f8d8aSfangying     }
13888bce44a2SRichard Henderson 
13898bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY
13908bce44a2SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) &&
13918bce44a2SRichard Henderson         cpu_isar_feature(aa64_mte, cpu)) {
13928bce44a2SRichard Henderson         object_property_add_link(obj, "tag-memory",
13938bce44a2SRichard Henderson                                  TYPE_MEMORY_REGION,
13948bce44a2SRichard Henderson                                  (Object **)&cpu->tag_memory,
13958bce44a2SRichard Henderson                                  qdev_prop_allow_set_link_before_realize,
13968bce44a2SRichard Henderson                                  OBJ_PROP_LINK_STRONG);
13978bce44a2SRichard Henderson 
13988bce44a2SRichard Henderson         if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
13998bce44a2SRichard Henderson             object_property_add_link(obj, "secure-tag-memory",
14008bce44a2SRichard Henderson                                      TYPE_MEMORY_REGION,
14018bce44a2SRichard Henderson                                      (Object **)&cpu->secure_tag_memory,
14028bce44a2SRichard Henderson                                      qdev_prop_allow_set_link_before_realize,
14038bce44a2SRichard Henderson                                      OBJ_PROP_LINK_STRONG);
14048bce44a2SRichard Henderson         }
14058bce44a2SRichard Henderson     }
14068bce44a2SRichard Henderson #endif
1407fcf5ef2aSThomas Huth }
1408fcf5ef2aSThomas Huth 
1409fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
1410fcf5ef2aSThomas Huth {
1411fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
141208267487SAaron Lindsay     ARMELChangeHook *hook, *next;
141308267487SAaron Lindsay 
1414fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
141508267487SAaron Lindsay 
1416b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
1417b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
1418b5c53d1bSAaron Lindsay         g_free(hook);
1419b5c53d1bSAaron Lindsay     }
142008267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
142108267487SAaron Lindsay         QLIST_REMOVE(hook, node);
142208267487SAaron Lindsay         g_free(hook);
142308267487SAaron Lindsay     }
14244e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
14254e7beb0cSAaron Lindsay OS     if (cpu->pmu_timer) {
14264e7beb0cSAaron Lindsay OS         timer_free(cpu->pmu_timer);
14274e7beb0cSAaron Lindsay OS     }
14284e7beb0cSAaron Lindsay OS #endif
1429fcf5ef2aSThomas Huth }
1430fcf5ef2aSThomas Huth 
14310df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp)
14320df9142dSAndrew Jones {
14330df9142dSAndrew Jones     Error *local_err = NULL;
14340df9142dSAndrew Jones 
143507301161SRichard Henderson #ifdef TARGET_AARCH64
14360df9142dSAndrew Jones     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
14370df9142dSAndrew Jones         arm_cpu_sve_finalize(cpu, &local_err);
14380df9142dSAndrew Jones         if (local_err != NULL) {
14390df9142dSAndrew Jones             error_propagate(errp, local_err);
14400df9142dSAndrew Jones             return;
14410df9142dSAndrew Jones         }
1442eb94284dSRichard Henderson 
1443e74c0976SRichard Henderson         arm_cpu_sme_finalize(cpu, &local_err);
1444e74c0976SRichard Henderson         if (local_err != NULL) {
1445e74c0976SRichard Henderson             error_propagate(errp, local_err);
1446e74c0976SRichard Henderson             return;
1447e74c0976SRichard Henderson         }
1448e74c0976SRichard Henderson 
1449eb94284dSRichard Henderson         arm_cpu_pauth_finalize(cpu, &local_err);
1450eb94284dSRichard Henderson         if (local_err != NULL) {
1451eb94284dSRichard Henderson             error_propagate(errp, local_err);
1452eb94284dSRichard Henderson             return;
1453eb94284dSRichard Henderson         }
145469b2265dSRichard Henderson 
145569b2265dSRichard Henderson         arm_cpu_lpa2_finalize(cpu, &local_err);
145669b2265dSRichard Henderson         if (local_err != NULL) {
145769b2265dSRichard Henderson             error_propagate(errp, local_err);
145869b2265dSRichard Henderson             return;
145969b2265dSRichard Henderson         }
1460eb94284dSRichard Henderson     }
146107301161SRichard Henderson #endif
146268970d1eSAndrew Jones 
146368970d1eSAndrew Jones     if (kvm_enabled()) {
146468970d1eSAndrew Jones         kvm_arm_steal_time_finalize(cpu, &local_err);
146568970d1eSAndrew Jones         if (local_err != NULL) {
146668970d1eSAndrew Jones             error_propagate(errp, local_err);
146768970d1eSAndrew Jones             return;
146868970d1eSAndrew Jones         }
146968970d1eSAndrew Jones     }
14700df9142dSAndrew Jones }
14710df9142dSAndrew Jones 
1472fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
1473fcf5ef2aSThomas Huth {
1474fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
1475fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
1476fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
1477fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1478fcf5ef2aSThomas Huth     int pagebits;
1479fcf5ef2aSThomas Huth     Error *local_err = NULL;
14800f8d06f1SRichard Henderson     bool no_aa32 = false;
1481fcf5ef2aSThomas Huth 
1482c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
1483c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
1484c4487d76SPeter Maydell      * this is the first point where we can report it.
1485c4487d76SPeter Maydell      */
1486c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
1487585df85eSPeter Maydell         if (!kvm_enabled() && !hvf_enabled()) {
1488585df85eSPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF");
1489c4487d76SPeter Maydell         } else {
1490c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
1491c4487d76SPeter Maydell         }
1492c4487d76SPeter Maydell         return;
1493c4487d76SPeter Maydell     }
1494c4487d76SPeter Maydell 
149595f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
149695f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
149795f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
149895f87565SPeter Maydell      * error and will result in segfaults if not caught here.
149995f87565SPeter Maydell      */
150095f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
150195f87565SPeter Maydell         if (!env->nvic) {
150295f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
150395f87565SPeter Maydell             return;
150495f87565SPeter Maydell         }
150595f87565SPeter Maydell     } else {
150695f87565SPeter Maydell         if (env->nvic) {
150795f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
150895f87565SPeter Maydell             return;
150995f87565SPeter Maydell         }
151095f87565SPeter Maydell     }
1511397cd31fSPeter Maydell 
1512045e5064SAlexander Graf     if (!tcg_enabled() && !qtest_enabled()) {
151349e7f191SPeter Maydell         /*
1514045e5064SAlexander Graf          * We assume that no accelerator except TCG (and the "not really an
1515045e5064SAlexander Graf          * accelerator" qtest) can handle these features, because Arm hardware
1516045e5064SAlexander Graf          * virtualization can't virtualize them.
1517045e5064SAlexander Graf          *
151849e7f191SPeter Maydell          * Catch all the cases which might cause us to create more than one
151949e7f191SPeter Maydell          * address space for the CPU (otherwise we will assert() later in
152049e7f191SPeter Maydell          * cpu_address_space_init()).
152149e7f191SPeter Maydell          */
152249e7f191SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M)) {
152349e7f191SPeter Maydell             error_setg(errp,
1524045e5064SAlexander Graf                        "Cannot enable %s when using an M-profile guest CPU",
1525045e5064SAlexander Graf                        current_accel_name());
152649e7f191SPeter Maydell             return;
152749e7f191SPeter Maydell         }
152849e7f191SPeter Maydell         if (cpu->has_el3) {
152949e7f191SPeter Maydell             error_setg(errp,
1530045e5064SAlexander Graf                        "Cannot enable %s when guest CPU has EL3 enabled",
1531045e5064SAlexander Graf                        current_accel_name());
153249e7f191SPeter Maydell             return;
153349e7f191SPeter Maydell         }
153449e7f191SPeter Maydell         if (cpu->tag_memory) {
153549e7f191SPeter Maydell             error_setg(errp,
1536045e5064SAlexander Graf                        "Cannot enable %s when guest CPUs has MTE enabled",
1537045e5064SAlexander Graf                        current_accel_name());
153849e7f191SPeter Maydell             return;
153949e7f191SPeter Maydell         }
154049e7f191SPeter Maydell     }
154149e7f191SPeter Maydell 
154296eec6b2SAndrew Jeffery     {
154396eec6b2SAndrew Jeffery         uint64_t scale;
154496eec6b2SAndrew Jeffery 
154596eec6b2SAndrew Jeffery         if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
154696eec6b2SAndrew Jeffery             if (!cpu->gt_cntfrq_hz) {
154796eec6b2SAndrew Jeffery                 error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz",
154896eec6b2SAndrew Jeffery                            cpu->gt_cntfrq_hz);
154996eec6b2SAndrew Jeffery                 return;
155096eec6b2SAndrew Jeffery             }
155196eec6b2SAndrew Jeffery             scale = gt_cntfrq_period_ns(cpu);
155296eec6b2SAndrew Jeffery         } else {
155396eec6b2SAndrew Jeffery             scale = GTIMER_SCALE;
155496eec6b2SAndrew Jeffery         }
155596eec6b2SAndrew Jeffery 
155696eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1557397cd31fSPeter Maydell                                                arm_gt_ptimer_cb, cpu);
155896eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1559397cd31fSPeter Maydell                                                arm_gt_vtimer_cb, cpu);
156096eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1561397cd31fSPeter Maydell                                               arm_gt_htimer_cb, cpu);
156296eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1563397cd31fSPeter Maydell                                               arm_gt_stimer_cb, cpu);
15648c94b071SRichard Henderson         cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
15658c94b071SRichard Henderson                                                   arm_gt_hvtimer_cb, cpu);
156696eec6b2SAndrew Jeffery     }
156795f87565SPeter Maydell #endif
156895f87565SPeter Maydell 
1569fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
1570fcf5ef2aSThomas Huth     if (local_err != NULL) {
1571fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
1572fcf5ef2aSThomas Huth         return;
1573fcf5ef2aSThomas Huth     }
1574fcf5ef2aSThomas Huth 
15750df9142dSAndrew Jones     arm_cpu_finalize_features(cpu, &local_err);
15760df9142dSAndrew Jones     if (local_err != NULL) {
15770df9142dSAndrew Jones         error_propagate(errp, local_err);
15780df9142dSAndrew Jones         return;
15790df9142dSAndrew Jones     }
15800df9142dSAndrew Jones 
158197a28b0eSPeter Maydell     if (arm_feature(env, ARM_FEATURE_AARCH64) &&
158297a28b0eSPeter Maydell         cpu->has_vfp != cpu->has_neon) {
158397a28b0eSPeter Maydell         /*
158497a28b0eSPeter Maydell          * This is an architectural requirement for AArch64; AArch32 is
158597a28b0eSPeter Maydell          * more flexible and permits VFP-no-Neon and Neon-no-VFP.
158697a28b0eSPeter Maydell          */
158797a28b0eSPeter Maydell         error_setg(errp,
158897a28b0eSPeter Maydell                    "AArch64 CPUs must have both VFP and Neon or neither");
158997a28b0eSPeter Maydell         return;
159097a28b0eSPeter Maydell     }
159197a28b0eSPeter Maydell 
159297a28b0eSPeter Maydell     if (!cpu->has_vfp) {
159397a28b0eSPeter Maydell         uint64_t t;
159497a28b0eSPeter Maydell         uint32_t u;
159597a28b0eSPeter Maydell 
159697a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
159797a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0);
159897a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
159997a28b0eSPeter Maydell 
160097a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
160197a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf);
160297a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
160397a28b0eSPeter Maydell 
160497a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
160597a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0);
16063c93dfa4SRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, BF16, 0);
160797a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
160897a28b0eSPeter Maydell 
160997a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
161097a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSP, 0);
161197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDP, 0);
161297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0);
161397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSQRT, 0);
161497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPROUND, 0);
1615532a3af5SPeter Maydell         if (!arm_feature(env, ARM_FEATURE_M)) {
1616532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR0, FPTRAP, 0);
1617532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR0, FPSHVEC, 0);
1618532a3af5SPeter Maydell         }
161997a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
162097a28b0eSPeter Maydell 
162197a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
162297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPFTZ, 0);
162397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPDNAN, 0);
162497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPHP, 0);
1625532a3af5SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M)) {
1626532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR1, FP16, 0);
1627532a3af5SPeter Maydell         }
162897a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
162997a28b0eSPeter Maydell 
163097a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
163197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, FPMISC, 0);
163297a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
163397a28b0eSPeter Maydell     }
163497a28b0eSPeter Maydell 
163597a28b0eSPeter Maydell     if (!cpu->has_neon) {
163697a28b0eSPeter Maydell         uint64_t t;
163797a28b0eSPeter Maydell         uint32_t u;
163897a28b0eSPeter Maydell 
163997a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_NEON);
164097a28b0eSPeter Maydell 
164197a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
1642eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0);
1643eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0);
1644eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0);
1645eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0);
1646eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0);
1647eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0);
164897a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0);
164997a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
165097a28b0eSPeter Maydell 
165197a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
165297a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0);
16533c93dfa4SRichard Henderson         t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0);
1654f8680aaaSRichard Henderson         t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0);
165597a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
165697a28b0eSPeter Maydell 
165797a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
165897a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf);
165997a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
166097a28b0eSPeter Maydell 
166197a28b0eSPeter Maydell         u = cpu->isar.id_isar5;
1662eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, AES, 0);
1663eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, SHA1, 0);
1664eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, SHA2, 0);
166597a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, RDM, 0);
166697a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, VCMA, 0);
166797a28b0eSPeter Maydell         cpu->isar.id_isar5 = u;
166897a28b0eSPeter Maydell 
166997a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
167097a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, DP, 0);
167197a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, FHM, 0);
16723c93dfa4SRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, BF16, 0);
1673f8680aaaSRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, I8MM, 0);
167497a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
167597a28b0eSPeter Maydell 
1676532a3af5SPeter Maydell         if (!arm_feature(env, ARM_FEATURE_M)) {
167797a28b0eSPeter Maydell             u = cpu->isar.mvfr1;
167897a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDLS, 0);
167997a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDINT, 0);
168097a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDSP, 0);
168197a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDHP, 0);
168297a28b0eSPeter Maydell             cpu->isar.mvfr1 = u;
168397a28b0eSPeter Maydell 
168497a28b0eSPeter Maydell             u = cpu->isar.mvfr2;
168597a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR2, SIMDMISC, 0);
168697a28b0eSPeter Maydell             cpu->isar.mvfr2 = u;
168797a28b0eSPeter Maydell         }
1688532a3af5SPeter Maydell     }
168997a28b0eSPeter Maydell 
169097a28b0eSPeter Maydell     if (!cpu->has_neon && !cpu->has_vfp) {
169197a28b0eSPeter Maydell         uint64_t t;
169297a28b0eSPeter Maydell         uint32_t u;
169397a28b0eSPeter Maydell 
169497a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
169597a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0);
169697a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
169797a28b0eSPeter Maydell 
169897a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
169997a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0);
170097a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
170197a28b0eSPeter Maydell 
170297a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
170397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, SIMDREG, 0);
170497a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
1705c52881bbSRichard Henderson 
1706c52881bbSRichard Henderson         /* Despite the name, this field covers both VFP and Neon */
1707c52881bbSRichard Henderson         u = cpu->isar.mvfr1;
1708c52881bbSRichard Henderson         u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0);
1709c52881bbSRichard Henderson         cpu->isar.mvfr1 = u;
171097a28b0eSPeter Maydell     }
171197a28b0eSPeter Maydell 
1712ea90db0aSPeter Maydell     if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) {
1713ea90db0aSPeter Maydell         uint32_t u;
1714ea90db0aSPeter Maydell 
1715ea90db0aSPeter Maydell         unset_feature(env, ARM_FEATURE_THUMB_DSP);
1716ea90db0aSPeter Maydell 
1717ea90db0aSPeter Maydell         u = cpu->isar.id_isar1;
1718ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1);
1719ea90db0aSPeter Maydell         cpu->isar.id_isar1 = u;
1720ea90db0aSPeter Maydell 
1721ea90db0aSPeter Maydell         u = cpu->isar.id_isar2;
1722ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTU, 1);
1723ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTS, 1);
1724ea90db0aSPeter Maydell         cpu->isar.id_isar2 = u;
1725ea90db0aSPeter Maydell 
1726ea90db0aSPeter Maydell         u = cpu->isar.id_isar3;
1727ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SIMD, 1);
1728ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0);
1729ea90db0aSPeter Maydell         cpu->isar.id_isar3 = u;
1730ea90db0aSPeter Maydell     }
1731ea90db0aSPeter Maydell 
1732fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
1733fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
17345256df88SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
17355256df88SRichard Henderson             set_feature(env, ARM_FEATURE_V7);
17365256df88SRichard Henderson         } else {
17375110e683SAaron Lindsay             set_feature(env, ARM_FEATURE_V7VE);
17385110e683SAaron Lindsay         }
17395256df88SRichard Henderson     }
17400f8d06f1SRichard Henderson 
17410f8d06f1SRichard Henderson     /*
17420f8d06f1SRichard Henderson      * There exist AArch64 cpus without AArch32 support.  When KVM
17430f8d06f1SRichard Henderson      * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
17440f8d06f1SRichard Henderson      * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
17458f4821d7SPeter Maydell      * As a general principle, we also do not make ID register
17468f4821d7SPeter Maydell      * consistency checks anywhere unless using TCG, because only
17478f4821d7SPeter Maydell      * for TCG would a consistency-check failure be a QEMU bug.
17480f8d06f1SRichard Henderson      */
17490f8d06f1SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
17500f8d06f1SRichard Henderson         no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
17510f8d06f1SRichard Henderson     }
17520f8d06f1SRichard Henderson 
17535110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
17545110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
17555110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
17565110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
17575110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
17585110e683SAaron Lindsay          * include the various other features that V7VE implies.
17595110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
17605110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
17615110e683SAaron Lindsay          */
1762873b73c0SPeter Maydell         assert(!tcg_enabled() || no_aa32 ||
1763873b73c0SPeter Maydell                cpu_isar_feature(aa32_arm_div, cpu));
1764fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
17655110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
1766fcf5ef2aSThomas Huth     }
1767fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
1768fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
1769fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
1770fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
1771fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1772fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
1773fcf5ef2aSThomas Huth         } else {
1774fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
1775fcf5ef2aSThomas Huth         }
177691db4642SCédric Le Goater 
177791db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
177891db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
177991db4642SCédric Le Goater          */
178091db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
1781fcf5ef2aSThomas Huth     }
1782fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
1783fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
1784fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
1785fcf5ef2aSThomas Huth     }
1786fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
1787fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
1788fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1789873b73c0SPeter Maydell             assert(!tcg_enabled() || no_aa32 ||
1790873b73c0SPeter Maydell                    cpu_isar_feature(aa32_jazelle, cpu));
1791fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
1792fcf5ef2aSThomas Huth         }
1793fcf5ef2aSThomas Huth     }
1794fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
1795fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
1796fcf5ef2aSThomas Huth     }
1797fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
1798fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
1799fcf5ef2aSThomas Huth     }
1800fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
1801fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
1802fcf5ef2aSThomas Huth     }
1803fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
1804fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
1805fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
1806fcf5ef2aSThomas Huth     }
1807fcf5ef2aSThomas Huth 
1808ea7ac69dSPeter Maydell     /*
1809ea7ac69dSPeter Maydell      * We rely on no XScale CPU having VFP so we can use the same bits in the
1810ea7ac69dSPeter Maydell      * TB flags field for VECSTRIDE and XSCALE_CPAR.
1811ea7ac69dSPeter Maydell      */
18127d63183fSRichard Henderson     assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) ||
18137d63183fSRichard Henderson            !cpu_isar_feature(aa32_vfp_simd, cpu) ||
18147d63183fSRichard Henderson            !arm_feature(env, ARM_FEATURE_XSCALE));
1815ea7ac69dSPeter Maydell 
1816fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
1817fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
1818452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
1819fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
1820fcf5ef2aSThomas Huth          * can use 4K pages.
1821fcf5ef2aSThomas Huth          */
1822fcf5ef2aSThomas Huth         pagebits = 12;
1823fcf5ef2aSThomas Huth     } else {
1824fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
1825fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
1826fcf5ef2aSThomas Huth          */
1827fcf5ef2aSThomas Huth         pagebits = 10;
1828fcf5ef2aSThomas Huth     }
1829fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
1830fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
1831fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
1832fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
1833fcf5ef2aSThomas Huth          */
1834fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
1835fcf5ef2aSThomas Huth                    "system is using");
1836fcf5ef2aSThomas Huth         return;
1837fcf5ef2aSThomas Huth     }
1838fcf5ef2aSThomas Huth 
1839fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
1840fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
1841fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
1842fcf5ef2aSThomas Huth      * so these bits always RAZ.
1843fcf5ef2aSThomas Huth      */
1844fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
184546de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
184646de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
1847fcf5ef2aSThomas Huth     }
1848fcf5ef2aSThomas Huth 
1849fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
1850fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
1851fcf5ef2aSThomas Huth     }
1852fcf5ef2aSThomas Huth 
18533a062d57SJulian Brown     if (cpu->cfgend) {
18543a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
18553a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
18563a062d57SJulian Brown         } else {
18573a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
18583a062d57SJulian Brown         }
18593a062d57SJulian Brown     }
18603a062d57SJulian Brown 
186140188188SPeter Maydell     if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) {
1862fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
1863fcf5ef2aSThomas Huth          * feature.
1864fcf5ef2aSThomas Huth          */
1865fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
1866fcf5ef2aSThomas Huth 
1867b13c91c0SRichard Henderson         /*
1868b13c91c0SRichard Henderson          * Disable the security extension feature bits in the processor
1869b13c91c0SRichard Henderson          * feature registers as well.
1870fcf5ef2aSThomas Huth          */
1871b13c91c0SRichard Henderson         cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0);
1872033a4f15SRichard Henderson         cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0);
1873b13c91c0SRichard Henderson         cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0,
1874b13c91c0SRichard Henderson                                            ID_AA64PFR0, EL3, 0);
1875fcf5ef2aSThomas Huth     }
1876fcf5ef2aSThomas Huth 
1877c25bd18aSPeter Maydell     if (!cpu->has_el2) {
1878c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
1879c25bd18aSPeter Maydell     }
1880c25bd18aSPeter Maydell 
1881d6f02ce3SWei Huang     if (!cpu->has_pmu) {
1882fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
188357a4a11bSAaron Lindsay     }
188457a4a11bSAaron Lindsay     if (arm_feature(env, ARM_FEATURE_PMU)) {
1885bf8d0969SAaron Lindsay OS         pmu_init(cpu);
188657a4a11bSAaron Lindsay 
188757a4a11bSAaron Lindsay         if (!kvm_enabled()) {
1888033614c4SAaron Lindsay             arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0);
1889033614c4SAaron Lindsay             arm_register_el_change_hook(cpu, &pmu_post_el_change, 0);
1890fcf5ef2aSThomas Huth         }
18914e7beb0cSAaron Lindsay OS 
18924e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
18934e7beb0cSAaron Lindsay OS         cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb,
18944e7beb0cSAaron Lindsay OS                 cpu);
18954e7beb0cSAaron Lindsay OS #endif
189657a4a11bSAaron Lindsay     } else {
18972a609df8SPeter Maydell         cpu->isar.id_aa64dfr0 =
18982a609df8SPeter Maydell             FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0);
1899a6179538SPeter Maydell         cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0);
190057a4a11bSAaron Lindsay         cpu->pmceid0 = 0;
190157a4a11bSAaron Lindsay         cpu->pmceid1 = 0;
190257a4a11bSAaron Lindsay     }
1903fcf5ef2aSThomas Huth 
1904fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
1905b13c91c0SRichard Henderson         /*
1906b13c91c0SRichard Henderson          * Disable the hypervisor feature bits in the processor feature
1907b13c91c0SRichard Henderson          * registers if we don't have EL2.
1908fcf5ef2aSThomas Huth          */
1909b13c91c0SRichard Henderson         cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0,
1910b13c91c0SRichard Henderson                                            ID_AA64PFR0, EL2, 0);
1911b13c91c0SRichard Henderson         cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1,
1912b13c91c0SRichard Henderson                                        ID_PFR1, VIRTUALIZATION, 0);
1913fcf5ef2aSThomas Huth     }
1914fcf5ef2aSThomas Huth 
19156f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY
19166f4e1405SRichard Henderson     if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) {
19176f4e1405SRichard Henderson         /*
19186f4e1405SRichard Henderson          * Disable the MTE feature bits if we do not have tag-memory
19196f4e1405SRichard Henderson          * provided by the machine.
19206f4e1405SRichard Henderson          */
19216f4e1405SRichard Henderson         cpu->isar.id_aa64pfr1 =
19226f4e1405SRichard Henderson             FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0);
19236f4e1405SRichard Henderson     }
19246f4e1405SRichard Henderson #endif
19256f4e1405SRichard Henderson 
1926f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
1927f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
1928f50cd314SPeter Maydell      */
1929fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
1930f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
1931f50cd314SPeter Maydell     }
1932f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
1933f50cd314SPeter Maydell         cpu->has_mpu = false;
1934fcf5ef2aSThomas Huth     }
1935fcf5ef2aSThomas Huth 
1936452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
1937fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
1938fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
1939fcf5ef2aSThomas Huth 
1940fcf5ef2aSThomas Huth         if (nr > 0xff) {
1941fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
1942fcf5ef2aSThomas Huth             return;
1943fcf5ef2aSThomas Huth         }
1944fcf5ef2aSThomas Huth 
1945fcf5ef2aSThomas Huth         if (nr) {
19460e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
19470e1a46bbSPeter Maydell                 /* PMSAv8 */
194862c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
194962c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
195062c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
195162c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
195262c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
195362c58ee0SPeter Maydell                 }
19540e1a46bbSPeter Maydell             } else {
1955fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
1956fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
1957fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
1958fcf5ef2aSThomas Huth             }
1959fcf5ef2aSThomas Huth         }
19600e1a46bbSPeter Maydell     }
1961fcf5ef2aSThomas Huth 
19629901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
19639901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
19649901c576SPeter Maydell 
19659901c576SPeter Maydell         if (nr > 0xff) {
19669901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
19679901c576SPeter Maydell             return;
19689901c576SPeter Maydell         }
19699901c576SPeter Maydell 
19709901c576SPeter Maydell         if (nr) {
19719901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
19729901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
19739901c576SPeter Maydell         }
19749901c576SPeter Maydell     }
19759901c576SPeter Maydell 
197691db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
197791db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
197891db4642SCédric Le Goater     }
197991db4642SCédric Le Goater 
1980fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
1981fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
1982fcf5ef2aSThomas Huth 
1983fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
1984fcf5ef2aSThomas Huth 
1985fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1986cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
1987cc7d44c2SLike Xu     unsigned int smp_cpus = ms->smp.cpus;
19888bce44a2SRichard Henderson     bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY);
1989cc7d44c2SLike Xu 
19908bce44a2SRichard Henderson     /*
19918bce44a2SRichard Henderson      * We must set cs->num_ases to the final value before
19928bce44a2SRichard Henderson      * the first call to cpu_address_space_init.
19938bce44a2SRichard Henderson      */
19948bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
19958bce44a2SRichard Henderson         cs->num_ases = 3 + has_secure;
19968bce44a2SRichard Henderson     } else {
19978bce44a2SRichard Henderson         cs->num_ases = 1 + has_secure;
19988bce44a2SRichard Henderson     }
19991d2091bcSPeter Maydell 
20008bce44a2SRichard Henderson     if (has_secure) {
2001fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
2002fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
2003fcf5ef2aSThomas Huth         }
200480ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
200580ceb07aSPeter Xu                                cpu->secure_memory);
2006fcf5ef2aSThomas Huth     }
20078bce44a2SRichard Henderson 
20088bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
20098bce44a2SRichard Henderson         cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory",
20108bce44a2SRichard Henderson                                cpu->tag_memory);
20118bce44a2SRichard Henderson         if (has_secure) {
20128bce44a2SRichard Henderson             cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory",
20138bce44a2SRichard Henderson                                    cpu->secure_tag_memory);
20148bce44a2SRichard Henderson         }
20158bce44a2SRichard Henderson     }
20168bce44a2SRichard Henderson 
201780ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
2018f9a69711SAlistair Francis 
2019f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
2020f9a69711SAlistair Francis     if (cpu->core_count == -1) {
2021f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
2022f9a69711SAlistair Francis     }
2023fcf5ef2aSThomas Huth #endif
2024fcf5ef2aSThomas Huth 
2025a4157b80SRichard Henderson     if (tcg_enabled()) {
2026a4157b80SRichard Henderson         int dcz_blocklen = 4 << cpu->dcz_blocksize;
2027a4157b80SRichard Henderson 
2028a4157b80SRichard Henderson         /*
2029a4157b80SRichard Henderson          * We only support DCZ blocklen that fits on one page.
2030a4157b80SRichard Henderson          *
2031a4157b80SRichard Henderson          * Architectually this is always true.  However TARGET_PAGE_SIZE
2032a4157b80SRichard Henderson          * is variable and, for compatibility with -machine virt-2.7,
2033a4157b80SRichard Henderson          * is only 1KiB, as an artifact of legacy ARMv5 subpage support.
2034a4157b80SRichard Henderson          * But even then, while the largest architectural DCZ blocklen
2035a4157b80SRichard Henderson          * is 2KiB, no cpu actually uses such a large blocklen.
2036a4157b80SRichard Henderson          */
2037a4157b80SRichard Henderson         assert(dcz_blocklen <= TARGET_PAGE_SIZE);
2038a4157b80SRichard Henderson 
2039a4157b80SRichard Henderson         /*
2040a4157b80SRichard Henderson          * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say
2041a4157b80SRichard Henderson          * both nibbles of each byte storing tag data may be written at once.
2042a4157b80SRichard Henderson          * Since TAG_GRANULE is 16, this means that blocklen must be >= 32.
2043a4157b80SRichard Henderson          */
2044a4157b80SRichard Henderson         if (cpu_isar_feature(aa64_mte, cpu)) {
2045a4157b80SRichard Henderson             assert(dcz_blocklen >= 2 * TAG_GRANULE);
2046a4157b80SRichard Henderson         }
2047a4157b80SRichard Henderson     }
2048a4157b80SRichard Henderson 
2049fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
2050fcf5ef2aSThomas Huth     cpu_reset(cs);
2051fcf5ef2aSThomas Huth 
2052fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
2053fcf5ef2aSThomas Huth }
2054fcf5ef2aSThomas Huth 
2055fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
2056fcf5ef2aSThomas Huth {
2057fcf5ef2aSThomas Huth     ObjectClass *oc;
2058fcf5ef2aSThomas Huth     char *typename;
2059fcf5ef2aSThomas Huth     char **cpuname;
2060a0032cc5SPeter Maydell     const char *cpunamestr;
2061fcf5ef2aSThomas Huth 
2062fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
2063a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
2064a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
2065a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
2066a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
2067a0032cc5SPeter Maydell      */
2068a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
2069a0032cc5SPeter Maydell         cpunamestr = "max";
2070a0032cc5SPeter Maydell     }
2071a0032cc5SPeter Maydell #endif
2072a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
2073fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
2074fcf5ef2aSThomas Huth     g_strfreev(cpuname);
2075fcf5ef2aSThomas Huth     g_free(typename);
2076fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
2077fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
2078fcf5ef2aSThomas Huth         return NULL;
2079fcf5ef2aSThomas Huth     }
2080fcf5ef2aSThomas Huth     return oc;
2081fcf5ef2aSThomas Huth }
2082fcf5ef2aSThomas Huth 
2083fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
2084e544f800SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0),
2085fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
2086fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
208715f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
2088f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
2089fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
2090fcf5ef2aSThomas Huth };
2091fcf5ef2aSThomas Huth 
2092fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
2093fcf5ef2aSThomas Huth {
2094fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
2095fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
2096fcf5ef2aSThomas Huth 
2097fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
2098fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
2099fcf5ef2aSThomas Huth     }
2100fcf5ef2aSThomas Huth     return g_strdup("arm");
2101fcf5ef2aSThomas Huth }
2102fcf5ef2aSThomas Huth 
21038b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
21048b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h"
21058b80bd28SPhilippe Mathieu-Daudé 
21068b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = {
210708928c6dSPhilippe Mathieu-Daudé     .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug,
2108faf39e82SPhilippe Mathieu-Daudé     .asidx_from_attrs = arm_asidx_from_attrs,
2109715e3c1aSPhilippe Mathieu-Daudé     .write_elf32_note = arm_cpu_write_elf32_note,
2110715e3c1aSPhilippe Mathieu-Daudé     .write_elf64_note = arm_cpu_write_elf64_note,
2111da383e02SPhilippe Mathieu-Daudé     .virtio_is_big_endian = arm_cpu_virtio_is_big_endian,
2112feece4d0SPhilippe Mathieu-Daudé     .legacy_vmsd = &vmstate_arm_cpu,
21138b80bd28SPhilippe Mathieu-Daudé };
21148b80bd28SPhilippe Mathieu-Daudé #endif
21158b80bd28SPhilippe Mathieu-Daudé 
211678271684SClaudio Fontana #ifdef CONFIG_TCG
211711906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = {
211878271684SClaudio Fontana     .initialize = arm_translate_init,
211978271684SClaudio Fontana     .synchronize_from_tb = arm_cpu_synchronize_from_tb,
212078271684SClaudio Fontana     .debug_excp_handler = arm_debug_excp_handler,
212178271684SClaudio Fontana 
21229b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY
21239b12b6b4SRichard Henderson     .record_sigsegv = arm_cpu_record_sigsegv,
212439a099caSRichard Henderson     .record_sigbus = arm_cpu_record_sigbus,
21259b12b6b4SRichard Henderson #else
21269b12b6b4SRichard Henderson     .tlb_fill = arm_cpu_tlb_fill,
2127083afd18SPhilippe Mathieu-Daudé     .cpu_exec_interrupt = arm_cpu_exec_interrupt,
212878271684SClaudio Fontana     .do_interrupt = arm_cpu_do_interrupt,
212978271684SClaudio Fontana     .do_transaction_failed = arm_cpu_do_transaction_failed,
213078271684SClaudio Fontana     .do_unaligned_access = arm_cpu_do_unaligned_access,
213178271684SClaudio Fontana     .adjust_watchpoint_address = arm_adjust_watchpoint_address,
213278271684SClaudio Fontana     .debug_check_watchpoint = arm_debug_check_watchpoint,
2133b00d86bcSRichard Henderson     .debug_check_breakpoint = arm_debug_check_breakpoint,
213478271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */
213578271684SClaudio Fontana };
213678271684SClaudio Fontana #endif /* CONFIG_TCG */
213778271684SClaudio Fontana 
2138fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
2139fcf5ef2aSThomas Huth {
2140fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
2141fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
2142fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
2143fcf5ef2aSThomas Huth 
2144bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
2145bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
2146fcf5ef2aSThomas Huth 
21474f67d30bSMarc-André Lureau     device_class_set_props(dc, arm_cpu_properties);
2148781c67caSPeter Maydell     device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset);
2149fcf5ef2aSThomas Huth 
2150fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
2151fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
2152fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
2153fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
2154fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
2155fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
21567350d553SRichard Henderson #ifndef CONFIG_USER_ONLY
21578b80bd28SPhilippe Mathieu-Daudé     cc->sysemu_ops = &arm_sysemu_ops;
2158fcf5ef2aSThomas Huth #endif
2159fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
2160fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
2161fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
2162200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2163fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
2164fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
216578271684SClaudio Fontana 
216674d7fc7fSRichard Henderson #ifdef CONFIG_TCG
216778271684SClaudio Fontana     cc->tcg_ops = &arm_tcg_ops;
2168cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */
2169fcf5ef2aSThomas Huth }
2170fcf5ef2aSThomas Huth 
217151e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj)
217251e5ef45SMarc-André Lureau {
217351e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj);
217451e5ef45SMarc-André Lureau 
217551e5ef45SMarc-André Lureau     acc->info->initfn(obj);
217651e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
217751e5ef45SMarc-André Lureau }
217851e5ef45SMarc-André Lureau 
217951e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data)
218051e5ef45SMarc-André Lureau {
218151e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
218251e5ef45SMarc-André Lureau 
218351e5ef45SMarc-André Lureau     acc->info = data;
218451e5ef45SMarc-André Lureau }
218551e5ef45SMarc-André Lureau 
218637bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info)
2187fcf5ef2aSThomas Huth {
2188fcf5ef2aSThomas Huth     TypeInfo type_info = {
2189fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
2190fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
2191d03087bdSRichard Henderson         .instance_align = __alignof__(ARMCPU),
219251e5ef45SMarc-André Lureau         .instance_init = arm_cpu_instance_init,
2193fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
219451e5ef45SMarc-André Lureau         .class_init = info->class_init ?: cpu_register_class_init,
219551e5ef45SMarc-André Lureau         .class_data = (void *)info,
2196fcf5ef2aSThomas Huth     };
2197fcf5ef2aSThomas Huth 
2198fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2199fcf5ef2aSThomas Huth     type_register(&type_info);
2200fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2201fcf5ef2aSThomas Huth }
2202fcf5ef2aSThomas Huth 
2203fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2204fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2205fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2206fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2207d03087bdSRichard Henderson     .instance_align = __alignof__(ARMCPU),
2208fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2209fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2210fcf5ef2aSThomas Huth     .abstract = true,
2211fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2212fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2213fcf5ef2aSThomas Huth };
2214fcf5ef2aSThomas Huth 
2215fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2216fcf5ef2aSThomas Huth {
2217fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2218fcf5ef2aSThomas Huth }
2219fcf5ef2aSThomas Huth 
2220fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2221