1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23a8d25326SMarkus Armbruster #include "qemu-common.h" 24181962fdSPeter Maydell #include "target/arm/idau.h" 250b8fa32fSMarkus Armbruster #include "qemu/module.h" 26fcf5ef2aSThomas Huth #include "qapi/error.h" 27f9f62e4cSPeter Maydell #include "qapi/visitor.h" 28fcf5ef2aSThomas Huth #include "cpu.h" 29fcf5ef2aSThomas Huth #include "internals.h" 30fcf5ef2aSThomas Huth #include "exec/exec-all.h" 31fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 32fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 33fcf5ef2aSThomas Huth #include "hw/loader.h" 34cc7d44c2SLike Xu #include "hw/boards.h" 35fcf5ef2aSThomas Huth #endif 36fcf5ef2aSThomas Huth #include "sysemu/sysemu.h" 3714a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 38b3946626SVincent Palatin #include "sysemu/hw_accel.h" 39fcf5ef2aSThomas Huth #include "kvm_arm.h" 40110f6c70SRichard Henderson #include "disas/capstone.h" 4124f91e81SAlex Bennée #include "fpu/softfloat.h" 42fcf5ef2aSThomas Huth 43fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 44fcf5ef2aSThomas Huth { 45fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 4642f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 47fcf5ef2aSThomas Huth 4842f6ed91SJulia Suvorova if (is_a64(env)) { 4942f6ed91SJulia Suvorova env->pc = value; 5042f6ed91SJulia Suvorova env->thumb = 0; 5142f6ed91SJulia Suvorova } else { 5242f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5342f6ed91SJulia Suvorova env->thumb = value & 1; 5442f6ed91SJulia Suvorova } 5542f6ed91SJulia Suvorova } 5642f6ed91SJulia Suvorova 5742f6ed91SJulia Suvorova static void arm_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb) 5842f6ed91SJulia Suvorova { 5942f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6042f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6142f6ed91SJulia Suvorova 6242f6ed91SJulia Suvorova /* 6342f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 6442f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 6542f6ed91SJulia Suvorova */ 6642f6ed91SJulia Suvorova if (is_a64(env)) { 6742f6ed91SJulia Suvorova env->pc = tb->pc; 6842f6ed91SJulia Suvorova } else { 6942f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7042f6ed91SJulia Suvorova } 71fcf5ef2aSThomas Huth } 72fcf5ef2aSThomas Huth 73fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 74fcf5ef2aSThomas Huth { 75fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 76fcf5ef2aSThomas Huth 77062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 78fcf5ef2aSThomas Huth && cs->interrupt_request & 79fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 80fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 81fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 82fcf5ef2aSThomas Huth } 83fcf5ef2aSThomas Huth 84b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 85b5c53d1bSAaron Lindsay void *opaque) 86b5c53d1bSAaron Lindsay { 87b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 88b5c53d1bSAaron Lindsay 89b5c53d1bSAaron Lindsay entry->hook = hook; 90b5c53d1bSAaron Lindsay entry->opaque = opaque; 91b5c53d1bSAaron Lindsay 92b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 93b5c53d1bSAaron Lindsay } 94b5c53d1bSAaron Lindsay 9508267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 96fcf5ef2aSThomas Huth void *opaque) 97fcf5ef2aSThomas Huth { 9808267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 9908267487SAaron Lindsay 10008267487SAaron Lindsay entry->hook = hook; 10108267487SAaron Lindsay entry->opaque = opaque; 10208267487SAaron Lindsay 10308267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 104fcf5ef2aSThomas Huth } 105fcf5ef2aSThomas Huth 106fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 107fcf5ef2aSThomas Huth { 108fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 109fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 110fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 113fcf5ef2aSThomas Huth return; 114fcf5ef2aSThomas Huth } 115fcf5ef2aSThomas Huth 116fcf5ef2aSThomas Huth if (ri->resetfn) { 117fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 118fcf5ef2aSThomas Huth return; 119fcf5ef2aSThomas Huth } 120fcf5ef2aSThomas Huth 121fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 122fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 123fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 124fcf5ef2aSThomas Huth * (like the pxa2xx ones). 125fcf5ef2aSThomas Huth */ 126fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 127fcf5ef2aSThomas Huth return; 128fcf5ef2aSThomas Huth } 129fcf5ef2aSThomas Huth 130fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 131fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 132fcf5ef2aSThomas Huth } else { 133fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 134fcf5ef2aSThomas Huth } 135fcf5ef2aSThomas Huth } 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 138fcf5ef2aSThomas Huth { 139fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 140fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 141fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 142fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 143fcf5ef2aSThomas Huth */ 144fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 145fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 146fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 149fcf5ef2aSThomas Huth return; 150fcf5ef2aSThomas Huth } 151fcf5ef2aSThomas Huth 152fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 153fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 154fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 155fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 156fcf5ef2aSThomas Huth } 157fcf5ef2aSThomas Huth 158*781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 159fcf5ef2aSThomas Huth { 160*781c67caSPeter Maydell CPUState *s = CPU(dev); 161fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 162fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 163fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 164fcf5ef2aSThomas Huth 165*781c67caSPeter Maydell acc->parent_reset(dev); 166fcf5ef2aSThomas Huth 1671f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1681f5c00cfSAlex Bennée 169fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 170fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 171fcf5ef2aSThomas Huth 172fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 17347576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 17447576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 17547576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 176fcf5ef2aSThomas Huth 177062ba099SAlex Bennée cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON; 178fcf5ef2aSThomas Huth s->halted = cpu->start_powered_off; 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 181fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 185fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 186fcf5ef2aSThomas Huth env->aarch64 = 1; 187fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 188fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 189fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 190fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 191276c6e81SRichard Henderson /* Enable all PAC keys. */ 192276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 193276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 194fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 195fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 196802ac0e1SRichard Henderson /* and to the SVE instructions */ 197802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 198802ac0e1SRichard Henderson /* with maximum vector length */ 19973234775SAndrew Jones env->vfp.zcr_el[1] = cpu_isar_feature(aa64_sve, cpu) ? 20073234775SAndrew Jones cpu->sve_max_vq - 1 : 0; 201f6a148feSRichard Henderson /* 202f6a148feSRichard Henderson * Enable TBI0 and TBI1. While the real kernel only enables TBI0, 203f6a148feSRichard Henderson * turning on both here will produce smaller code and otherwise 204f6a148feSRichard Henderson * make no difference to the user-level emulation. 205f6a148feSRichard Henderson */ 206f6a148feSRichard Henderson env->cp15.tcr_el[1].raw_tcr = (3ULL << 37); 207fcf5ef2aSThomas Huth #else 208fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 209fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 210fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 211fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 212fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 213fcf5ef2aSThomas Huth } else { 214fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 215fcf5ef2aSThomas Huth } 216fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 217fcf5ef2aSThomas Huth #endif 218fcf5ef2aSThomas Huth } else { 219fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 220fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 221fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 222fcf5ef2aSThomas Huth #endif 223fcf5ef2aSThomas Huth } 224fcf5ef2aSThomas Huth 225fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 226fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 227fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 228fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 229fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 230fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 231fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 232fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 233fcf5ef2aSThomas Huth } 234fcf5ef2aSThomas Huth #else 235060a65dfSPeter Maydell 236060a65dfSPeter Maydell /* 237060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 238060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 239060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 240060a65dfSPeter Maydell */ 241060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 242060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 243060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 244060a65dfSPeter Maydell } else { 245fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 246060a65dfSPeter Maydell } 247fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 248dc7abe4dSMichael Davidsaver 249531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 250fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 251fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 252fcf5ef2aSThomas Huth uint8_t *rom; 25338e2a77cSPeter Maydell uint32_t vecbase; 254fcf5ef2aSThomas Huth 2551e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 2561e577cc7SPeter Maydell env->v7m.secure = true; 2573b2e9344SPeter Maydell } else { 2583b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 2593b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 2603b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 2613b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 2623b2e9344SPeter Maydell */ 2633b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 26402ac2f7fSPeter Maydell /* 26502ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 26602ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 26702ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 26802ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 26902ac2f7fSPeter Maydell * Security Extension is 0xcff. 27002ac2f7fSPeter Maydell */ 27102ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 2721e577cc7SPeter Maydell } 2731e577cc7SPeter Maydell 2749d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 2752c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 2769d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 2772c4da50dSPeter Maydell */ 2789d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 2799d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 2809d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 2819d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 2829d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2839d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2849d40cd8aSPeter Maydell } 28522ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 28622ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 28722ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 28822ab3460SJulia Suvorova } 2892c4da50dSPeter Maydell 2907fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 291d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 292d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 293d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 294d33abe82SPeter Maydell } 295056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 296056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 297056f43dfSPeter Maydell 29838e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 29938e2a77cSPeter Maydell 30038e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 30138e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 3020f0f8b61SThomas Huth rom = rom_ptr(vecbase, 8); 303fcf5ef2aSThomas Huth if (rom) { 304fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 305fcf5ef2aSThomas Huth * copied into physical memory. 306fcf5ef2aSThomas Huth */ 307fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 308fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 309fcf5ef2aSThomas Huth } else { 310fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 311fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 312fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 313fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 314fcf5ef2aSThomas Huth */ 31538e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 31638e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 317fcf5ef2aSThomas Huth } 318fcf5ef2aSThomas Huth 319fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 320fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 321fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 322fcf5ef2aSThomas Huth } 323fcf5ef2aSThomas Huth 324fcf5ef2aSThomas Huth /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 325fcf5ef2aSThomas Huth * executing as AArch32 then check if highvecs are enabled and 326fcf5ef2aSThomas Huth * adjust the PC accordingly. 327fcf5ef2aSThomas Huth */ 328fcf5ef2aSThomas Huth if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 329fcf5ef2aSThomas Huth env->regs[15] = 0xFFFF0000; 330fcf5ef2aSThomas Huth } 331fcf5ef2aSThomas Huth 332dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 333dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 334dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 335dc3c4c14SPeter Maydell */ 336dc3c4c14SPeter Maydell arm_clear_exclusive(env); 337dc3c4c14SPeter Maydell 338fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 0; 339fcf5ef2aSThomas Huth #endif 34069ceea64SPeter Maydell 3410e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 34269ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 3430e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 34462c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 34562c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 34662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 34762c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 34862c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 34962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35062c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 35162c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 35262c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 35362c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35462c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 35562c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 35662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35762c58ee0SPeter Maydell } 3580e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 35969ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 36069ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 36169ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 36269ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 36369ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 36469ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 36569ceea64SPeter Maydell } 3660e1a46bbSPeter Maydell } 3671bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 3681bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 3694125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 3704125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 3714125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 3724125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 37369ceea64SPeter Maydell } 37469ceea64SPeter Maydell 3759901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3769901c576SPeter Maydell if (cpu->sau_sregion > 0) { 3779901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 3789901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 3799901c576SPeter Maydell } 3809901c576SPeter Maydell env->sau.rnr = 0; 3819901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 3829901c576SPeter Maydell * the Cortex-M33 does. 3839901c576SPeter Maydell */ 3849901c576SPeter Maydell env->sau.ctrl = 0; 3859901c576SPeter Maydell } 3869901c576SPeter Maydell 387fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 388fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 389fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 390fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 391fcf5ef2aSThomas Huth &env->vfp.fp_status); 392fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 393fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 394bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 395bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 396fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 397fcf5ef2aSThomas Huth if (kvm_enabled()) { 398fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 399fcf5ef2aSThomas Huth } 400fcf5ef2aSThomas Huth #endif 401fcf5ef2aSThomas Huth 402fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 403fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 404a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 405fcf5ef2aSThomas Huth } 406fcf5ef2aSThomas Huth 407310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 408be879556SRichard Henderson unsigned int target_el, 409be879556SRichard Henderson unsigned int cur_el, bool secure, 410be879556SRichard Henderson uint64_t hcr_el2) 411310cedf3SRichard Henderson { 412310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 413310cedf3SRichard Henderson bool pstate_unmasked; 41416e07f78SRichard Henderson bool unmasked = false; 415310cedf3SRichard Henderson 416310cedf3SRichard Henderson /* 417310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 418310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 419310cedf3SRichard Henderson * but left pending. 420310cedf3SRichard Henderson */ 421310cedf3SRichard Henderson if (cur_el > target_el) { 422310cedf3SRichard Henderson return false; 423310cedf3SRichard Henderson } 424310cedf3SRichard Henderson 425310cedf3SRichard Henderson switch (excp_idx) { 426310cedf3SRichard Henderson case EXCP_FIQ: 427310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 428310cedf3SRichard Henderson break; 429310cedf3SRichard Henderson 430310cedf3SRichard Henderson case EXCP_IRQ: 431310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 432310cedf3SRichard Henderson break; 433310cedf3SRichard Henderson 434310cedf3SRichard Henderson case EXCP_VFIQ: 435310cedf3SRichard Henderson if (secure || !(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 436310cedf3SRichard Henderson /* VFIQs are only taken when hypervized and non-secure. */ 437310cedf3SRichard Henderson return false; 438310cedf3SRichard Henderson } 439310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 440310cedf3SRichard Henderson case EXCP_VIRQ: 441310cedf3SRichard Henderson if (secure || !(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 442310cedf3SRichard Henderson /* VIRQs are only taken when hypervized and non-secure. */ 443310cedf3SRichard Henderson return false; 444310cedf3SRichard Henderson } 445310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 446310cedf3SRichard Henderson default: 447310cedf3SRichard Henderson g_assert_not_reached(); 448310cedf3SRichard Henderson } 449310cedf3SRichard Henderson 450310cedf3SRichard Henderson /* 451310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 452310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 453310cedf3SRichard Henderson * interrupt. 454310cedf3SRichard Henderson */ 455310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 456310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 457310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 458310cedf3SRichard Henderson /* 459310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 460310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 461310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 462310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 463310cedf3SRichard Henderson */ 464310cedf3SRichard Henderson if (target_el == 3 || !secure) { 46516e07f78SRichard Henderson unmasked = true; 466310cedf3SRichard Henderson } 467310cedf3SRichard Henderson } else { 468310cedf3SRichard Henderson /* 469310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 470310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 471310cedf3SRichard Henderson * routing but also change the behaviour of masking. 472310cedf3SRichard Henderson */ 473310cedf3SRichard Henderson bool hcr, scr; 474310cedf3SRichard Henderson 475310cedf3SRichard Henderson switch (excp_idx) { 476310cedf3SRichard Henderson case EXCP_FIQ: 477310cedf3SRichard Henderson /* 478310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 479310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 480310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 481310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 482310cedf3SRichard Henderson * below. 483310cedf3SRichard Henderson */ 484310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 485310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 486310cedf3SRichard Henderson 487310cedf3SRichard Henderson /* 488310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 489310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 490310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 491310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 492310cedf3SRichard Henderson */ 493310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 494310cedf3SRichard Henderson break; 495310cedf3SRichard Henderson case EXCP_IRQ: 496310cedf3SRichard Henderson /* 497310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 498310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 499310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 500310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 501310cedf3SRichard Henderson * affect here. 502310cedf3SRichard Henderson */ 503310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 504310cedf3SRichard Henderson scr = false; 505310cedf3SRichard Henderson break; 506310cedf3SRichard Henderson default: 507310cedf3SRichard Henderson g_assert_not_reached(); 508310cedf3SRichard Henderson } 509310cedf3SRichard Henderson 510310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 51116e07f78SRichard Henderson unmasked = true; 512310cedf3SRichard Henderson } 513310cedf3SRichard Henderson } 514310cedf3SRichard Henderson } 515310cedf3SRichard Henderson 516310cedf3SRichard Henderson /* 517310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 518310cedf3SRichard Henderson * ability above. 519310cedf3SRichard Henderson */ 520310cedf3SRichard Henderson return unmasked || pstate_unmasked; 521310cedf3SRichard Henderson } 522310cedf3SRichard Henderson 523fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 524fcf5ef2aSThomas Huth { 525fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 526fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 527fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 528fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 529be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 530fcf5ef2aSThomas Huth uint32_t target_el; 531fcf5ef2aSThomas Huth uint32_t excp_idx; 532d63d0ec5SRichard Henderson 533d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 534fcf5ef2aSThomas Huth 535fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 536fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 537fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 538be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 539be879556SRichard Henderson cur_el, secure, hcr_el2)) { 540d63d0ec5SRichard Henderson goto found; 541fcf5ef2aSThomas Huth } 542fcf5ef2aSThomas Huth } 543fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 544fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 545fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 546be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 547be879556SRichard Henderson cur_el, secure, hcr_el2)) { 548d63d0ec5SRichard Henderson goto found; 549fcf5ef2aSThomas Huth } 550fcf5ef2aSThomas Huth } 551fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 552fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 553fcf5ef2aSThomas Huth target_el = 1; 554be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 555be879556SRichard Henderson cur_el, secure, hcr_el2)) { 556d63d0ec5SRichard Henderson goto found; 557fcf5ef2aSThomas Huth } 558fcf5ef2aSThomas Huth } 559fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 560fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 561fcf5ef2aSThomas Huth target_el = 1; 562be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 563be879556SRichard Henderson cur_el, secure, hcr_el2)) { 564d63d0ec5SRichard Henderson goto found; 565d63d0ec5SRichard Henderson } 566d63d0ec5SRichard Henderson } 567d63d0ec5SRichard Henderson return false; 568d63d0ec5SRichard Henderson 569d63d0ec5SRichard Henderson found: 570fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 571fcf5ef2aSThomas Huth env->exception.target_el = target_el; 572fcf5ef2aSThomas Huth cc->do_interrupt(cs); 573d63d0ec5SRichard Henderson return true; 574fcf5ef2aSThomas Huth } 575fcf5ef2aSThomas Huth 576fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 577fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 578fcf5ef2aSThomas Huth { 579fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 580fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 581fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 582fcf5ef2aSThomas Huth bool ret = false; 583fcf5ef2aSThomas Huth 584f4e8e4edSPeter Maydell /* ARMv7-M interrupt masking works differently than -A or -R. 5857ecdaa4aSPeter Maydell * There is no FIQ/IRQ distinction. Instead of I and F bits 5867ecdaa4aSPeter Maydell * masking FIQ and IRQ interrupts, an exception is taken only 5877ecdaa4aSPeter Maydell * if it is higher priority than the current execution priority 5887ecdaa4aSPeter Maydell * (which depends on state like BASEPRI, FAULTMASK and the 5897ecdaa4aSPeter Maydell * currently active exception). 590fcf5ef2aSThomas Huth */ 591fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD 592f4e8e4edSPeter Maydell && (armv7m_nvic_can_take_pending_exception(env->nvic))) { 593fcf5ef2aSThomas Huth cs->exception_index = EXCP_IRQ; 594fcf5ef2aSThomas Huth cc->do_interrupt(cs); 595fcf5ef2aSThomas Huth ret = true; 596fcf5ef2aSThomas Huth } 597fcf5ef2aSThomas Huth return ret; 598fcf5ef2aSThomas Huth } 599fcf5ef2aSThomas Huth #endif 600fcf5ef2aSThomas Huth 60189430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 60289430fc6SPeter Maydell { 60389430fc6SPeter Maydell /* 60489430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 60589430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 60689430fc6SPeter Maydell */ 60789430fc6SPeter Maydell CPUARMState *env = &cpu->env; 60889430fc6SPeter Maydell CPUState *cs = CPU(cpu); 60989430fc6SPeter Maydell 61089430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 61189430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 61289430fc6SPeter Maydell 61389430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 61489430fc6SPeter Maydell if (new_state) { 61589430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 61689430fc6SPeter Maydell } else { 61789430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 61889430fc6SPeter Maydell } 61989430fc6SPeter Maydell } 62089430fc6SPeter Maydell } 62189430fc6SPeter Maydell 62289430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 62389430fc6SPeter Maydell { 62489430fc6SPeter Maydell /* 62589430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 62689430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 62789430fc6SPeter Maydell */ 62889430fc6SPeter Maydell CPUARMState *env = &cpu->env; 62989430fc6SPeter Maydell CPUState *cs = CPU(cpu); 63089430fc6SPeter Maydell 63189430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 63289430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 63389430fc6SPeter Maydell 63489430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 63589430fc6SPeter Maydell if (new_state) { 63689430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 63789430fc6SPeter Maydell } else { 63889430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 63989430fc6SPeter Maydell } 64089430fc6SPeter Maydell } 64189430fc6SPeter Maydell } 64289430fc6SPeter Maydell 643fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 644fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 645fcf5ef2aSThomas Huth { 646fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 647fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 648fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 649fcf5ef2aSThomas Huth static const int mask[] = { 650fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 651fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 652fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 653fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 654fcf5ef2aSThomas Huth }; 655fcf5ef2aSThomas Huth 656ed89f078SPeter Maydell if (level) { 657ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 658ed89f078SPeter Maydell } else { 659ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 660ed89f078SPeter Maydell } 661ed89f078SPeter Maydell 662fcf5ef2aSThomas Huth switch (irq) { 663fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 66489430fc6SPeter Maydell assert(arm_feature(env, ARM_FEATURE_EL2)); 66589430fc6SPeter Maydell arm_cpu_update_virq(cpu); 66689430fc6SPeter Maydell break; 667fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 668fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 66989430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 67089430fc6SPeter Maydell break; 671fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 672fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 673fcf5ef2aSThomas Huth if (level) { 674fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 675fcf5ef2aSThomas Huth } else { 676fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 677fcf5ef2aSThomas Huth } 678fcf5ef2aSThomas Huth break; 679fcf5ef2aSThomas Huth default: 680fcf5ef2aSThomas Huth g_assert_not_reached(); 681fcf5ef2aSThomas Huth } 682fcf5ef2aSThomas Huth } 683fcf5ef2aSThomas Huth 684fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 685fcf5ef2aSThomas Huth { 686fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 687fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 688ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 689fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 690ed89f078SPeter Maydell uint32_t linestate_bit; 691f6530926SEric Auger int irq_id; 692fcf5ef2aSThomas Huth 693fcf5ef2aSThomas Huth switch (irq) { 694fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 695f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 696ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 697fcf5ef2aSThomas Huth break; 698fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 699f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 700ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 701fcf5ef2aSThomas Huth break; 702fcf5ef2aSThomas Huth default: 703fcf5ef2aSThomas Huth g_assert_not_reached(); 704fcf5ef2aSThomas Huth } 705ed89f078SPeter Maydell 706ed89f078SPeter Maydell if (level) { 707ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 708ed89f078SPeter Maydell } else { 709ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 710ed89f078SPeter Maydell } 711f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 712fcf5ef2aSThomas Huth #endif 713fcf5ef2aSThomas Huth } 714fcf5ef2aSThomas Huth 715fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 716fcf5ef2aSThomas Huth { 717fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 718fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 719fcf5ef2aSThomas Huth 720fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 721fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 722fcf5ef2aSThomas Huth } 723fcf5ef2aSThomas Huth 724fcf5ef2aSThomas Huth #endif 725fcf5ef2aSThomas Huth 726fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature) 727fcf5ef2aSThomas Huth { 728fcf5ef2aSThomas Huth env->features |= 1ULL << feature; 729fcf5ef2aSThomas Huth } 730fcf5ef2aSThomas Huth 731fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature) 732fcf5ef2aSThomas Huth { 733fcf5ef2aSThomas Huth env->features &= ~(1ULL << feature); 734fcf5ef2aSThomas Huth } 735fcf5ef2aSThomas Huth 736fcf5ef2aSThomas Huth static int 737fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 738fcf5ef2aSThomas Huth { 739fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 740fcf5ef2aSThomas Huth } 741fcf5ef2aSThomas Huth 742fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 743fcf5ef2aSThomas Huth { 744fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 745fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 7467bcdbf51SRichard Henderson bool sctlr_b; 747fcf5ef2aSThomas Huth 748fcf5ef2aSThomas Huth if (is_a64(env)) { 749fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 750fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 751fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 752fcf5ef2aSThomas Huth */ 753fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 754fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 755fcf5ef2aSThomas Huth #endif 756110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 75715fa1a0aSRichard Henderson info->cap_insn_unit = 4; 75815fa1a0aSRichard Henderson info->cap_insn_split = 4; 759110f6c70SRichard Henderson } else { 760110f6c70SRichard Henderson int cap_mode; 761110f6c70SRichard Henderson if (env->thumb) { 762fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 76315fa1a0aSRichard Henderson info->cap_insn_unit = 2; 76415fa1a0aSRichard Henderson info->cap_insn_split = 4; 765110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 766fcf5ef2aSThomas Huth } else { 767fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 76815fa1a0aSRichard Henderson info->cap_insn_unit = 4; 76915fa1a0aSRichard Henderson info->cap_insn_split = 4; 770110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 771fcf5ef2aSThomas Huth } 772110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 773110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 774110f6c70SRichard Henderson } 775110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 776110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 777110f6c70SRichard Henderson } 778110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 779110f6c70SRichard Henderson info->cap_mode = cap_mode; 780fcf5ef2aSThomas Huth } 7817bcdbf51SRichard Henderson 7827bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 7837bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 784fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 785fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 786fcf5ef2aSThomas Huth #else 787fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 788fcf5ef2aSThomas Huth #endif 789fcf5ef2aSThomas Huth } 790f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 7917bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 7927bcdbf51SRichard Henderson if (sctlr_b) { 793f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 794f7478a92SJulian Brown } 7957bcdbf51SRichard Henderson #endif 796fcf5ef2aSThomas Huth } 797fcf5ef2aSThomas Huth 79886480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 79986480615SPhilippe Mathieu-Daudé 80086480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 80186480615SPhilippe Mathieu-Daudé { 80286480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 80386480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 80486480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 80586480615SPhilippe Mathieu-Daudé int i; 80686480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 80786480615SPhilippe Mathieu-Daudé const char *ns_status; 80886480615SPhilippe Mathieu-Daudé 80986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 81086480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 81186480615SPhilippe Mathieu-Daudé if (i == 31) { 81286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 81386480615SPhilippe Mathieu-Daudé } else { 81486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 81586480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 81686480615SPhilippe Mathieu-Daudé } 81786480615SPhilippe Mathieu-Daudé } 81886480615SPhilippe Mathieu-Daudé 81986480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 82086480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 82186480615SPhilippe Mathieu-Daudé } else { 82286480615SPhilippe Mathieu-Daudé ns_status = ""; 82386480615SPhilippe Mathieu-Daudé } 82486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 82586480615SPhilippe Mathieu-Daudé psr, 82686480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 82786480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 82886480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 82986480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 83086480615SPhilippe Mathieu-Daudé ns_status, 83186480615SPhilippe Mathieu-Daudé el, 83286480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 83386480615SPhilippe Mathieu-Daudé 83486480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 83586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 83686480615SPhilippe Mathieu-Daudé } 83786480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 83886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 83986480615SPhilippe Mathieu-Daudé return; 84086480615SPhilippe Mathieu-Daudé } 84186480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 84286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 84386480615SPhilippe Mathieu-Daudé return; 84486480615SPhilippe Mathieu-Daudé } 84586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 84686480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 84786480615SPhilippe Mathieu-Daudé 84886480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 84986480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 85086480615SPhilippe Mathieu-Daudé 85186480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 85286480615SPhilippe Mathieu-Daudé bool eol; 85386480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 85486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 85586480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 85686480615SPhilippe Mathieu-Daudé eol = true; 85786480615SPhilippe Mathieu-Daudé } else { 85886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 85986480615SPhilippe Mathieu-Daudé switch (zcr_len) { 86086480615SPhilippe Mathieu-Daudé case 0: 86186480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 86286480615SPhilippe Mathieu-Daudé break; 86386480615SPhilippe Mathieu-Daudé case 1: 86486480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 86586480615SPhilippe Mathieu-Daudé break; 86686480615SPhilippe Mathieu-Daudé case 2: 86786480615SPhilippe Mathieu-Daudé case 3: 86886480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 86986480615SPhilippe Mathieu-Daudé break; 87086480615SPhilippe Mathieu-Daudé default: 87186480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 87286480615SPhilippe Mathieu-Daudé eol = true; 87386480615SPhilippe Mathieu-Daudé break; 87486480615SPhilippe Mathieu-Daudé } 87586480615SPhilippe Mathieu-Daudé } 87686480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 87786480615SPhilippe Mathieu-Daudé int digits; 87886480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 87986480615SPhilippe Mathieu-Daudé digits = 16; 88086480615SPhilippe Mathieu-Daudé } else { 88186480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 88286480615SPhilippe Mathieu-Daudé } 88386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 88486480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 88586480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 88686480615SPhilippe Mathieu-Daudé } 88786480615SPhilippe Mathieu-Daudé } 88886480615SPhilippe Mathieu-Daudé 88986480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 89086480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 89186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 89286480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 89386480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 89486480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 89586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 89686480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 89786480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 89886480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 89986480615SPhilippe Mathieu-Daudé } else { 90086480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 90186480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 90286480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 90386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 90486480615SPhilippe Mathieu-Daudé } else if (!odd) { 90586480615SPhilippe Mathieu-Daudé if (j > 0) { 90686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 90786480615SPhilippe Mathieu-Daudé } else { 90886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 90986480615SPhilippe Mathieu-Daudé } 91086480615SPhilippe Mathieu-Daudé } 91186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 91286480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 91386480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 91486480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 91586480615SPhilippe Mathieu-Daudé } 91686480615SPhilippe Mathieu-Daudé } 91786480615SPhilippe Mathieu-Daudé } 91886480615SPhilippe Mathieu-Daudé } else { 91986480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 92086480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 92186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 92286480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 92386480615SPhilippe Mathieu-Daudé } 92486480615SPhilippe Mathieu-Daudé } 92586480615SPhilippe Mathieu-Daudé } 92686480615SPhilippe Mathieu-Daudé 92786480615SPhilippe Mathieu-Daudé #else 92886480615SPhilippe Mathieu-Daudé 92986480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 93086480615SPhilippe Mathieu-Daudé { 93186480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 93286480615SPhilippe Mathieu-Daudé } 93386480615SPhilippe Mathieu-Daudé 93486480615SPhilippe Mathieu-Daudé #endif 93586480615SPhilippe Mathieu-Daudé 93686480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 93786480615SPhilippe Mathieu-Daudé { 93886480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 93986480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 94086480615SPhilippe Mathieu-Daudé int i; 94186480615SPhilippe Mathieu-Daudé 94286480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 94386480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 94486480615SPhilippe Mathieu-Daudé return; 94586480615SPhilippe Mathieu-Daudé } 94686480615SPhilippe Mathieu-Daudé 94786480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 94886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 94986480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 95086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 95186480615SPhilippe Mathieu-Daudé } else { 95286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 95386480615SPhilippe Mathieu-Daudé } 95486480615SPhilippe Mathieu-Daudé } 95586480615SPhilippe Mathieu-Daudé 95686480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 95786480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 95886480615SPhilippe Mathieu-Daudé const char *mode; 95986480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 96086480615SPhilippe Mathieu-Daudé 96186480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 96286480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 96386480615SPhilippe Mathieu-Daudé } 96486480615SPhilippe Mathieu-Daudé 96586480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 96686480615SPhilippe Mathieu-Daudé mode = "handler"; 96786480615SPhilippe Mathieu-Daudé } else { 96886480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 96986480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 97086480615SPhilippe Mathieu-Daudé } else { 97186480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 97286480615SPhilippe Mathieu-Daudé } 97386480615SPhilippe Mathieu-Daudé } 97486480615SPhilippe Mathieu-Daudé 97586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 97686480615SPhilippe Mathieu-Daudé xpsr, 97786480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 97886480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 97986480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 98086480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 98186480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 98286480615SPhilippe Mathieu-Daudé ns_status, 98386480615SPhilippe Mathieu-Daudé mode); 98486480615SPhilippe Mathieu-Daudé } else { 98586480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 98686480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 98786480615SPhilippe Mathieu-Daudé 98886480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 98986480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 99086480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 99186480615SPhilippe Mathieu-Daudé } 99286480615SPhilippe Mathieu-Daudé 99386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 99486480615SPhilippe Mathieu-Daudé psr, 99586480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 99686480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 99786480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 99886480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 99986480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 100086480615SPhilippe Mathieu-Daudé ns_status, 100186480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 100286480615SPhilippe Mathieu-Daudé } 100386480615SPhilippe Mathieu-Daudé 100486480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 100586480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 1006a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 1007a6627f5fSRichard Henderson numvfpregs = 32; 10087fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 1009a6627f5fSRichard Henderson numvfpregs = 16; 101086480615SPhilippe Mathieu-Daudé } 101186480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 101286480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 101386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 101486480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 101586480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 101686480615SPhilippe Mathieu-Daudé i, v); 101786480615SPhilippe Mathieu-Daudé } 101886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 101986480615SPhilippe Mathieu-Daudé } 102086480615SPhilippe Mathieu-Daudé } 102186480615SPhilippe Mathieu-Daudé 102246de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 102346de5913SIgor Mammedov { 102446de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 102546de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 102646de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 102746de5913SIgor Mammedov } 102846de5913SIgor Mammedov 1029ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 1030ac87e507SPeter Maydell { 1031ac87e507SPeter Maydell /* 1032ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 1033ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 1034ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 1035ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 1036ac87e507SPeter Maydell */ 1037ac87e507SPeter Maydell ARMCPRegInfo *r = data; 1038ac87e507SPeter Maydell 1039ac87e507SPeter Maydell g_free((void *)r->name); 1040ac87e507SPeter Maydell g_free(r); 1041ac87e507SPeter Maydell } 1042ac87e507SPeter Maydell 1043fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1044fcf5ef2aSThomas Huth { 1045fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1046fcf5ef2aSThomas Huth 10477506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 1048fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 1049ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 1050fcf5ef2aSThomas Huth 1051b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 105208267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 105308267487SAaron Lindsay 1054fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1055fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1056fcf5ef2aSThomas Huth if (kvm_enabled()) { 1057fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1058fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1059fcf5ef2aSThomas Huth */ 1060fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1061fcf5ef2aSThomas Huth } else { 1062fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1063fcf5ef2aSThomas Huth } 1064fcf5ef2aSThomas Huth 1065fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1066fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1067aa1b3111SPeter Maydell 1068aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1069aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 107007f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 107107f48730SAndrew Jones "pmu-interrupt", 1); 1072fcf5ef2aSThomas Huth #endif 1073fcf5ef2aSThomas Huth 1074fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1075fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1076fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1077fcf5ef2aSThomas Huth */ 1078fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 1079fcf5ef2aSThomas Huth cpu->psci_version = 1; /* By default assume PSCI v0.1 */ 1080fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1081fcf5ef2aSThomas Huth 1082fcf5ef2aSThomas Huth if (tcg_enabled()) { 1083fcf5ef2aSThomas Huth cpu->psci_version = 2; /* TCG implements PSCI 0.2 */ 1084fcf5ef2aSThomas Huth } 1085fcf5ef2aSThomas Huth } 1086fcf5ef2aSThomas Huth 108796eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 108896eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 108996eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 109096eec6b2SAndrew Jeffery 1091fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1092fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1093fcf5ef2aSThomas Huth 1094fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1095fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1096fcf5ef2aSThomas Huth 1097fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 1098fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 1099fcf5ef2aSThomas Huth 110045ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1101c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1102c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1103c25bd18aSPeter Maydell 1104fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1105fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 110645ca3a14SRichard Henderson #endif 1107fcf5ef2aSThomas Huth 11083a062d57SJulian Brown static Property arm_cpu_cfgend_property = 11093a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 11103a062d57SJulian Brown 111197a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 111297a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 111397a28b0eSPeter Maydell 111497a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 111597a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 111697a28b0eSPeter Maydell 1117ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1118ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1119ea90db0aSPeter Maydell 1120fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1121fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1122fcf5ef2aSThomas Huth 11238d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 11248d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 11258d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 11268d92e26bSPeter Maydell * to override that with an incorrect constant value. 11278d92e26bSPeter Maydell */ 1128fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 11298d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 11308d92e26bSPeter Maydell pmsav7_dregion, 11318d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1132fcf5ef2aSThomas Huth 1133ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1134ae502508SAndrew Jones { 1135ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1136ae502508SAndrew Jones 1137ae502508SAndrew Jones return cpu->has_pmu; 1138ae502508SAndrew Jones } 1139ae502508SAndrew Jones 1140ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1141ae502508SAndrew Jones { 1142ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1143ae502508SAndrew Jones 1144ae502508SAndrew Jones if (value) { 1145ae502508SAndrew Jones if (kvm_enabled() && !kvm_arm_pmu_supported(CPU(cpu))) { 1146ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1147ae502508SAndrew Jones return; 1148ae502508SAndrew Jones } 1149ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1150ae502508SAndrew Jones } else { 1151ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1152ae502508SAndrew Jones } 1153ae502508SAndrew Jones cpu->has_pmu = value; 1154ae502508SAndrew Jones } 1155ae502508SAndrew Jones 11567def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 11577def8754SAndrew Jeffery { 115896eec6b2SAndrew Jeffery /* 115996eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 116096eec6b2SAndrew Jeffery * 116196eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 116296eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 116396eec6b2SAndrew Jeffery * 116496eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 116596eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 116696eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 116796eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 116896eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 116996eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 117096eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 117196eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 117296eec6b2SAndrew Jeffery * 117396eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 117496eec6b2SAndrew Jeffery * cannot become zero. 117596eec6b2SAndrew Jeffery */ 11767def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 11777def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 11787def8754SAndrew Jeffery } 11797def8754SAndrew Jeffery 118051e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1181fcf5ef2aSThomas Huth { 1182fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1183fcf5ef2aSThomas Huth 1184790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1185790a1150SPeter Maydell * in realize with the other feature-implication checks because 1186790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1187790a1150SPeter Maydell */ 1188790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1189790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1190790a1150SPeter Maydell } 1191790a1150SPeter Maydell 1192fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1193fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 119494d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1195fcf5ef2aSThomas Huth } 1196fcf5ef2aSThomas Huth 1197fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 119894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1199fcf5ef2aSThomas Huth } 1200fcf5ef2aSThomas Huth 1201fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 120294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property); 1203fcf5ef2aSThomas Huth } 1204fcf5ef2aSThomas Huth 120545ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1206fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1207fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1208fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1209fcf5ef2aSThomas Huth */ 121094d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1211fcf5ef2aSThomas Huth 1212fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1213fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1214fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1215fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1216265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 1217fcf5ef2aSThomas Huth &error_abort); 1218fcf5ef2aSThomas Huth } 1219fcf5ef2aSThomas Huth 1220c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 122194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1222c25bd18aSPeter Maydell } 122345ca3a14SRichard Henderson #endif 1224c25bd18aSPeter Maydell 1225fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1226ae502508SAndrew Jones cpu->has_pmu = true; 1227ae502508SAndrew Jones object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu, 1228fcf5ef2aSThomas Huth &error_abort); 1229fcf5ef2aSThomas Huth } 1230fcf5ef2aSThomas Huth 123197a28b0eSPeter Maydell /* 123297a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 123397a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 123497a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 123597a28b0eSPeter Maydell */ 12367d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 12377d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 12387d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 123997a28b0eSPeter Maydell cpu->has_vfp = true; 124097a28b0eSPeter Maydell if (!kvm_enabled()) { 124194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 124297a28b0eSPeter Maydell } 124397a28b0eSPeter Maydell } 124497a28b0eSPeter Maydell 124597a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 124697a28b0eSPeter Maydell cpu->has_neon = true; 124797a28b0eSPeter Maydell if (!kvm_enabled()) { 124894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 124997a28b0eSPeter Maydell } 125097a28b0eSPeter Maydell } 125197a28b0eSPeter Maydell 1252ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1253ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 125494d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1255ea90db0aSPeter Maydell } 1256ea90db0aSPeter Maydell 1257452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 125894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1259fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1260fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 126194d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1262fcf5ef2aSThomas Huth } 1263fcf5ef2aSThomas Huth } 1264fcf5ef2aSThomas Huth 1265181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1266181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1267181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1268265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 1269181962fdSPeter Maydell &error_abort); 1270f9f62e4cSPeter Maydell /* 1271f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1272f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1273f9f62e4cSPeter Maydell * the property to be set after realize. 1274f9f62e4cSPeter Maydell */ 127564a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 127664a7b8deSFelipe Franciosi &cpu->init_svtor, 127764a7b8deSFelipe Franciosi OBJ_PROP_FLAG_READWRITE, &error_abort); 1278181962fdSPeter Maydell } 1279181962fdSPeter Maydell 128094d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 128196eec6b2SAndrew Jeffery 128296eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 128394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 128496eec6b2SAndrew Jeffery } 1285fcf5ef2aSThomas Huth } 1286fcf5ef2aSThomas Huth 1287fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1288fcf5ef2aSThomas Huth { 1289fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 129008267487SAaron Lindsay ARMELChangeHook *hook, *next; 129108267487SAaron Lindsay 1292fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 129308267487SAaron Lindsay 1294b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1295b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1296b5c53d1bSAaron Lindsay g_free(hook); 1297b5c53d1bSAaron Lindsay } 129808267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 129908267487SAaron Lindsay QLIST_REMOVE(hook, node); 130008267487SAaron Lindsay g_free(hook); 130108267487SAaron Lindsay } 13024e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 13034e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 13044e7beb0cSAaron Lindsay OS timer_del(cpu->pmu_timer); 13054e7beb0cSAaron Lindsay OS timer_deinit(cpu->pmu_timer); 13064e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 13074e7beb0cSAaron Lindsay OS } 13084e7beb0cSAaron Lindsay OS #endif 1309fcf5ef2aSThomas Huth } 1310fcf5ef2aSThomas Huth 13110df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 13120df9142dSAndrew Jones { 13130df9142dSAndrew Jones Error *local_err = NULL; 13140df9142dSAndrew Jones 13150df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 13160df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 13170df9142dSAndrew Jones if (local_err != NULL) { 13180df9142dSAndrew Jones error_propagate(errp, local_err); 13190df9142dSAndrew Jones return; 13200df9142dSAndrew Jones } 13210df9142dSAndrew Jones } 13220df9142dSAndrew Jones } 13230df9142dSAndrew Jones 1324fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1325fcf5ef2aSThomas Huth { 1326fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1327fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1328fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1329fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1330fcf5ef2aSThomas Huth int pagebits; 1331fcf5ef2aSThomas Huth Error *local_err = NULL; 13320f8d06f1SRichard Henderson bool no_aa32 = false; 1333fcf5ef2aSThomas Huth 1334c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1335c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1336c4487d76SPeter Maydell * this is the first point where we can report it. 1337c4487d76SPeter Maydell */ 1338c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1339c4487d76SPeter Maydell if (!kvm_enabled()) { 1340c4487d76SPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM"); 1341c4487d76SPeter Maydell } else { 1342c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1343c4487d76SPeter Maydell } 1344c4487d76SPeter Maydell return; 1345c4487d76SPeter Maydell } 1346c4487d76SPeter Maydell 134795f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 134895f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 134995f87565SPeter Maydell * hardware; trying to use one without the other is a command line 135095f87565SPeter Maydell * error and will result in segfaults if not caught here. 135195f87565SPeter Maydell */ 135295f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 135395f87565SPeter Maydell if (!env->nvic) { 135495f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 135595f87565SPeter Maydell return; 135695f87565SPeter Maydell } 135795f87565SPeter Maydell } else { 135895f87565SPeter Maydell if (env->nvic) { 135995f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 136095f87565SPeter Maydell return; 136195f87565SPeter Maydell } 136295f87565SPeter Maydell } 1363397cd31fSPeter Maydell 136496eec6b2SAndrew Jeffery { 136596eec6b2SAndrew Jeffery uint64_t scale; 136696eec6b2SAndrew Jeffery 136796eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 136896eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 136996eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 137096eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 137196eec6b2SAndrew Jeffery return; 137296eec6b2SAndrew Jeffery } 137396eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 137496eec6b2SAndrew Jeffery } else { 137596eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 137696eec6b2SAndrew Jeffery } 137796eec6b2SAndrew Jeffery 137896eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1379397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 138096eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1381397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 138296eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1383397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 138496eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1385397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 13868c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 13878c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 138896eec6b2SAndrew Jeffery } 138995f87565SPeter Maydell #endif 139095f87565SPeter Maydell 1391fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1392fcf5ef2aSThomas Huth if (local_err != NULL) { 1393fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1394fcf5ef2aSThomas Huth return; 1395fcf5ef2aSThomas Huth } 1396fcf5ef2aSThomas Huth 13970df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 13980df9142dSAndrew Jones if (local_err != NULL) { 13990df9142dSAndrew Jones error_propagate(errp, local_err); 14000df9142dSAndrew Jones return; 14010df9142dSAndrew Jones } 14020df9142dSAndrew Jones 140397a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 140497a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 140597a28b0eSPeter Maydell /* 140697a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 140797a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 140897a28b0eSPeter Maydell */ 140997a28b0eSPeter Maydell error_setg(errp, 141097a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 141197a28b0eSPeter Maydell return; 141297a28b0eSPeter Maydell } 141397a28b0eSPeter Maydell 141497a28b0eSPeter Maydell if (!cpu->has_vfp) { 141597a28b0eSPeter Maydell uint64_t t; 141697a28b0eSPeter Maydell uint32_t u; 141797a28b0eSPeter Maydell 141897a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 141997a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 142097a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 142197a28b0eSPeter Maydell 142297a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 142397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 142497a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 142597a28b0eSPeter Maydell 142697a28b0eSPeter Maydell u = cpu->isar.id_isar6; 142797a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 142897a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 142997a28b0eSPeter Maydell 143097a28b0eSPeter Maydell u = cpu->isar.mvfr0; 143197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 143297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 143397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 143497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 143597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 143697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 143797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 143897a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 143997a28b0eSPeter Maydell 144097a28b0eSPeter Maydell u = cpu->isar.mvfr1; 144197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 144297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 144397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 144497a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 144597a28b0eSPeter Maydell 144697a28b0eSPeter Maydell u = cpu->isar.mvfr2; 144797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 144897a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 144997a28b0eSPeter Maydell } 145097a28b0eSPeter Maydell 145197a28b0eSPeter Maydell if (!cpu->has_neon) { 145297a28b0eSPeter Maydell uint64_t t; 145397a28b0eSPeter Maydell uint32_t u; 145497a28b0eSPeter Maydell 145597a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 145697a28b0eSPeter Maydell 145797a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 145897a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 145997a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 146097a28b0eSPeter Maydell 146197a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 146297a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 146397a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 146497a28b0eSPeter Maydell 146597a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 146697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 146797a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 146897a28b0eSPeter Maydell 146997a28b0eSPeter Maydell u = cpu->isar.id_isar5; 147097a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 147197a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 147297a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 147397a28b0eSPeter Maydell 147497a28b0eSPeter Maydell u = cpu->isar.id_isar6; 147597a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 147697a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 147797a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 147897a28b0eSPeter Maydell 147997a28b0eSPeter Maydell u = cpu->isar.mvfr1; 148097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 148197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 148297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 148397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 148497a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 148597a28b0eSPeter Maydell 148697a28b0eSPeter Maydell u = cpu->isar.mvfr2; 148797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 148897a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 148997a28b0eSPeter Maydell } 149097a28b0eSPeter Maydell 149197a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 149297a28b0eSPeter Maydell uint64_t t; 149397a28b0eSPeter Maydell uint32_t u; 149497a28b0eSPeter Maydell 149597a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 149697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 149797a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 149897a28b0eSPeter Maydell 149997a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 150097a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 150197a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 150297a28b0eSPeter Maydell 150397a28b0eSPeter Maydell u = cpu->isar.mvfr0; 150497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 150597a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1506c52881bbSRichard Henderson 1507c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1508c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1509c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1510c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 151197a28b0eSPeter Maydell } 151297a28b0eSPeter Maydell 1513ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1514ea90db0aSPeter Maydell uint32_t u; 1515ea90db0aSPeter Maydell 1516ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1517ea90db0aSPeter Maydell 1518ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1519ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1520ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1521ea90db0aSPeter Maydell 1522ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1523ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1524ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1525ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1526ea90db0aSPeter Maydell 1527ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1528ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1529ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1530ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1531ea90db0aSPeter Maydell } 1532ea90db0aSPeter Maydell 1533fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1534fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 15355256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 15365256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 15375256df88SRichard Henderson } else { 15385110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 15395110e683SAaron Lindsay } 15405256df88SRichard Henderson } 15410f8d06f1SRichard Henderson 15420f8d06f1SRichard Henderson /* 15430f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 15440f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 15450f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 15468f4821d7SPeter Maydell * As a general principle, we also do not make ID register 15478f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 15488f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 15490f8d06f1SRichard Henderson */ 15500f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 15510f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 15520f8d06f1SRichard Henderson } 15530f8d06f1SRichard Henderson 15545110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 15555110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 15565110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 15575110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 15585110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 15595110e683SAaron Lindsay * include the various other features that V7VE implies. 15605110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 15615110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 15625110e683SAaron Lindsay */ 1563873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1564873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1565fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 15665110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1567fcf5ef2aSThomas Huth } 1568fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1569fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1570fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1571fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1572fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1573fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1574fcf5ef2aSThomas Huth } else { 1575fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1576fcf5ef2aSThomas Huth } 157791db4642SCédric Le Goater 157891db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 157991db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 158091db4642SCédric Le Goater */ 158191db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1582fcf5ef2aSThomas Huth } 1583fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1584fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1585fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1586fcf5ef2aSThomas Huth } 1587fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1588fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1589fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1590873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1591873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1592fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1593fcf5ef2aSThomas Huth } 1594fcf5ef2aSThomas Huth } 1595fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1596fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1597fcf5ef2aSThomas Huth } 1598fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1599fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1600fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_PXN); 1601fcf5ef2aSThomas Huth } 1602fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1603fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1604fcf5ef2aSThomas Huth } 1605fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1606fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1607fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1608fcf5ef2aSThomas Huth } 1609fcf5ef2aSThomas Huth 1610ea7ac69dSPeter Maydell /* 1611ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1612ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1613ea7ac69dSPeter Maydell */ 16147d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 16157d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 16167d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1617ea7ac69dSPeter Maydell 1618fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1619fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1620452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1621fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1622fcf5ef2aSThomas Huth * can use 4K pages. 1623fcf5ef2aSThomas Huth */ 1624fcf5ef2aSThomas Huth pagebits = 12; 1625fcf5ef2aSThomas Huth } else { 1626fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1627fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1628fcf5ef2aSThomas Huth */ 1629fcf5ef2aSThomas Huth pagebits = 10; 1630fcf5ef2aSThomas Huth } 1631fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1632fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1633fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1634fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1635fcf5ef2aSThomas Huth */ 1636fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1637fcf5ef2aSThomas Huth "system is using"); 1638fcf5ef2aSThomas Huth return; 1639fcf5ef2aSThomas Huth } 1640fcf5ef2aSThomas Huth 1641fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1642fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1643fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1644fcf5ef2aSThomas Huth * so these bits always RAZ. 1645fcf5ef2aSThomas Huth */ 1646fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 164746de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 164846de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1649fcf5ef2aSThomas Huth } 1650fcf5ef2aSThomas Huth 1651fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1652fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1653fcf5ef2aSThomas Huth } 1654fcf5ef2aSThomas Huth 16553a062d57SJulian Brown if (cpu->cfgend) { 16563a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 16573a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 16583a062d57SJulian Brown } else { 16593a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 16603a062d57SJulian Brown } 16613a062d57SJulian Brown } 16623a062d57SJulian Brown 1663fcf5ef2aSThomas Huth if (!cpu->has_el3) { 1664fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1665fcf5ef2aSThomas Huth * feature. 1666fcf5ef2aSThomas Huth */ 1667fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1668fcf5ef2aSThomas Huth 1669fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1670fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1671fcf5ef2aSThomas Huth */ 1672fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf0; 167347576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1674fcf5ef2aSThomas Huth } 1675fcf5ef2aSThomas Huth 1676c25bd18aSPeter Maydell if (!cpu->has_el2) { 1677c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1678c25bd18aSPeter Maydell } 1679c25bd18aSPeter Maydell 1680d6f02ce3SWei Huang if (!cpu->has_pmu) { 1681fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 168257a4a11bSAaron Lindsay } 168357a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1684bf8d0969SAaron Lindsay OS pmu_init(cpu); 168557a4a11bSAaron Lindsay 168657a4a11bSAaron Lindsay if (!kvm_enabled()) { 1687033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1688033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1689fcf5ef2aSThomas Huth } 16904e7beb0cSAaron Lindsay OS 16914e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 16924e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 16934e7beb0cSAaron Lindsay OS cpu); 16944e7beb0cSAaron Lindsay OS #endif 169557a4a11bSAaron Lindsay } else { 16962a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 16972a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1698a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 169957a4a11bSAaron Lindsay cpu->pmceid0 = 0; 170057a4a11bSAaron Lindsay cpu->pmceid1 = 0; 170157a4a11bSAaron Lindsay } 1702fcf5ef2aSThomas Huth 1703fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1704fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1705fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1706fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1707fcf5ef2aSThomas Huth */ 170847576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 1709fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf000; 1710fcf5ef2aSThomas Huth } 1711fcf5ef2aSThomas Huth 1712f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1713f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1714f50cd314SPeter Maydell */ 1715fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1716f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1717f50cd314SPeter Maydell } 1718f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1719f50cd314SPeter Maydell cpu->has_mpu = false; 1720fcf5ef2aSThomas Huth } 1721fcf5ef2aSThomas Huth 1722452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1723fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1724fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1725fcf5ef2aSThomas Huth 1726fcf5ef2aSThomas Huth if (nr > 0xff) { 1727fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1728fcf5ef2aSThomas Huth return; 1729fcf5ef2aSThomas Huth } 1730fcf5ef2aSThomas Huth 1731fcf5ef2aSThomas Huth if (nr) { 17320e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 17330e1a46bbSPeter Maydell /* PMSAv8 */ 173462c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 173562c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 173662c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 173762c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 173862c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 173962c58ee0SPeter Maydell } 17400e1a46bbSPeter Maydell } else { 1741fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1742fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1743fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1744fcf5ef2aSThomas Huth } 1745fcf5ef2aSThomas Huth } 17460e1a46bbSPeter Maydell } 1747fcf5ef2aSThomas Huth 17489901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 17499901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 17509901c576SPeter Maydell 17519901c576SPeter Maydell if (nr > 0xff) { 17529901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 17539901c576SPeter Maydell return; 17549901c576SPeter Maydell } 17559901c576SPeter Maydell 17569901c576SPeter Maydell if (nr) { 17579901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 17589901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 17599901c576SPeter Maydell } 17609901c576SPeter Maydell } 17619901c576SPeter Maydell 176291db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 176391db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 176491db4642SCédric Le Goater } 176591db4642SCédric Le Goater 1766fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1767fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1768fcf5ef2aSThomas Huth 1769fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1770fcf5ef2aSThomas Huth 1771fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1772cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1773cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 1774cc7d44c2SLike Xu 17751d2091bcSPeter Maydell if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) { 17761d2091bcSPeter Maydell cs->num_ases = 2; 17771d2091bcSPeter Maydell 1778fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1779fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1780fcf5ef2aSThomas Huth } 178180ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 178280ceb07aSPeter Xu cpu->secure_memory); 17831d2091bcSPeter Maydell } else { 17841d2091bcSPeter Maydell cs->num_ases = 1; 1785fcf5ef2aSThomas Huth } 178680ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1787f9a69711SAlistair Francis 1788f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1789f9a69711SAlistair Francis if (cpu->core_count == -1) { 1790f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1791f9a69711SAlistair Francis } 1792fcf5ef2aSThomas Huth #endif 1793fcf5ef2aSThomas Huth 1794fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1795fcf5ef2aSThomas Huth cpu_reset(cs); 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1798fcf5ef2aSThomas Huth } 1799fcf5ef2aSThomas Huth 1800fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1801fcf5ef2aSThomas Huth { 1802fcf5ef2aSThomas Huth ObjectClass *oc; 1803fcf5ef2aSThomas Huth char *typename; 1804fcf5ef2aSThomas Huth char **cpuname; 1805a0032cc5SPeter Maydell const char *cpunamestr; 1806fcf5ef2aSThomas Huth 1807fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1808a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1809a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1810a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1811a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1812a0032cc5SPeter Maydell */ 1813a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1814a0032cc5SPeter Maydell cpunamestr = "max"; 1815a0032cc5SPeter Maydell } 1816a0032cc5SPeter Maydell #endif 1817a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1818fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 1819fcf5ef2aSThomas Huth g_strfreev(cpuname); 1820fcf5ef2aSThomas Huth g_free(typename); 1821fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 1822fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 1823fcf5ef2aSThomas Huth return NULL; 1824fcf5ef2aSThomas Huth } 1825fcf5ef2aSThomas Huth return oc; 1826fcf5ef2aSThomas Huth } 1827fcf5ef2aSThomas Huth 1828fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */ 1829fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 1830fcf5ef2aSThomas Huth 1831fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj) 1832fcf5ef2aSThomas Huth { 1833fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1834fcf5ef2aSThomas Huth 1835fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm926"; 1836fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1837fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1838fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 1839fcf5ef2aSThomas Huth cpu->midr = 0x41069265; 1840fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41011090; 1841fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1842fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 184309cbd501SRichard Henderson 184409cbd501SRichard Henderson /* 184509cbd501SRichard Henderson * ARMv5 does not have the ID_ISAR registers, but we can still 184609cbd501SRichard Henderson * set the field to indicate Jazelle support within QEMU. 184709cbd501SRichard Henderson */ 184809cbd501SRichard Henderson cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); 1849cb7cef8bSPeter Maydell /* 18509eb4f589SRichard Henderson * Similarly, we need to set MVFR0 fields to enable vfp and short vector 18519eb4f589SRichard Henderson * support even though ARMv5 doesn't have this register. 1852cb7cef8bSPeter Maydell */ 1853cb7cef8bSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); 18549eb4f589SRichard Henderson cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSP, 1); 1855cb7cef8bSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); 1856fcf5ef2aSThomas Huth } 1857fcf5ef2aSThomas Huth 1858fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj) 1859fcf5ef2aSThomas Huth { 1860fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1861fcf5ef2aSThomas Huth 1862fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm946"; 1863fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1864452a0955SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1865fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1866fcf5ef2aSThomas Huth cpu->midr = 0x41059461; 1867fcf5ef2aSThomas Huth cpu->ctr = 0x0f004006; 1868fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1869fcf5ef2aSThomas Huth } 1870fcf5ef2aSThomas Huth 1871fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj) 1872fcf5ef2aSThomas Huth { 1873fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1874fcf5ef2aSThomas Huth 1875fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1026"; 1876fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1877fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_AUXCR); 1878fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1879fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 1880fcf5ef2aSThomas Huth cpu->midr = 0x4106a262; 1881fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410110a0; 1882fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1883fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 1884fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 188509cbd501SRichard Henderson 188609cbd501SRichard Henderson /* 188709cbd501SRichard Henderson * ARMv5 does not have the ID_ISAR registers, but we can still 188809cbd501SRichard Henderson * set the field to indicate Jazelle support within QEMU. 188909cbd501SRichard Henderson */ 189009cbd501SRichard Henderson cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); 1891cb7cef8bSPeter Maydell /* 18929eb4f589SRichard Henderson * Similarly, we need to set MVFR0 fields to enable vfp and short vector 18939eb4f589SRichard Henderson * support even though ARMv5 doesn't have this register. 1894cb7cef8bSPeter Maydell */ 1895cb7cef8bSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); 18969eb4f589SRichard Henderson cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSP, 1); 1897cb7cef8bSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); 189809cbd501SRichard Henderson 1899fcf5ef2aSThomas Huth { 1900fcf5ef2aSThomas Huth /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ 1901fcf5ef2aSThomas Huth ARMCPRegInfo ifar = { 1902fcf5ef2aSThomas Huth .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, 1903fcf5ef2aSThomas Huth .access = PL1_RW, 1904fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns), 1905fcf5ef2aSThomas Huth .resetvalue = 0 1906fcf5ef2aSThomas Huth }; 1907fcf5ef2aSThomas Huth define_one_arm_cp_reg(cpu, &ifar); 1908fcf5ef2aSThomas Huth } 1909fcf5ef2aSThomas Huth } 1910fcf5ef2aSThomas Huth 1911fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj) 1912fcf5ef2aSThomas Huth { 1913fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1914fcf5ef2aSThomas Huth /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an 1915fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 1916fcf5ef2aSThomas Huth * have the v6K features. 1917fcf5ef2aSThomas Huth * These ID register values are correct for 1136 but may be wrong 1918fcf5ef2aSThomas Huth * for 1136_r2 (in particular r0p2 does not actually implement most 1919fcf5ef2aSThomas Huth * of the ID registers). 1920fcf5ef2aSThomas Huth */ 1921fcf5ef2aSThomas Huth 1922fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 1923fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 1924fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1925fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1926fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1927fcf5ef2aSThomas Huth cpu->midr = 0x4107b362; 1928fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 192947576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 193047576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1931fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1932fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1933fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1934fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1935a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x2; 1936fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 193710054016SPeter Maydell cpu->isar.id_mmfr0 = 0x01130003; 193810054016SPeter Maydell cpu->isar.id_mmfr1 = 0x10030302; 193910054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01222110; 194047576b94SRichard Henderson cpu->isar.id_isar0 = 0x00140011; 194147576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 194247576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231111; 194347576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 194447576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 1945fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1946fcf5ef2aSThomas Huth } 1947fcf5ef2aSThomas Huth 1948fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj) 1949fcf5ef2aSThomas Huth { 1950fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1951fcf5ef2aSThomas Huth 1952fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 1953fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1954fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 1955fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1956fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1957fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1958fcf5ef2aSThomas Huth cpu->midr = 0x4117b363; 1959fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 196047576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 196147576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1962fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1963fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1964fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1965fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1966a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x2; 1967fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 196810054016SPeter Maydell cpu->isar.id_mmfr0 = 0x01130003; 196910054016SPeter Maydell cpu->isar.id_mmfr1 = 0x10030302; 197010054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01222110; 197147576b94SRichard Henderson cpu->isar.id_isar0 = 0x00140011; 197247576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 197347576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231111; 197447576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 197547576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 1976fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1977fcf5ef2aSThomas Huth } 1978fcf5ef2aSThomas Huth 1979fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj) 1980fcf5ef2aSThomas Huth { 1981fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1982fcf5ef2aSThomas Huth 1983fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1176"; 1984fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1985fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 1986fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1987fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1988fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1989fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1990fcf5ef2aSThomas Huth cpu->midr = 0x410fb767; 1991fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b5; 199247576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 199347576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1994fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1995fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1996fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1997fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1998a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x33; 1999fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 200010054016SPeter Maydell cpu->isar.id_mmfr0 = 0x01130003; 200110054016SPeter Maydell cpu->isar.id_mmfr1 = 0x10030302; 200210054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01222100; 200347576b94SRichard Henderson cpu->isar.id_isar0 = 0x0140011; 200447576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 200547576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231121; 200647576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 200747576b94SRichard Henderson cpu->isar.id_isar4 = 0x01141; 2008fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 2009fcf5ef2aSThomas Huth } 2010fcf5ef2aSThomas Huth 2011fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj) 2012fcf5ef2aSThomas Huth { 2013fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2014fcf5ef2aSThomas Huth 2015fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm11mpcore"; 2016fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 2017fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 2018fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_MPIDR); 2019fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2020fcf5ef2aSThomas Huth cpu->midr = 0x410fb022; 2021fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 202247576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 202347576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 2024fcf5ef2aSThomas Huth cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */ 2025fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 2026fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 2027a6179538SPeter Maydell cpu->isar.id_dfr0 = 0; 2028fcf5ef2aSThomas Huth cpu->id_afr0 = 0x2; 202910054016SPeter Maydell cpu->isar.id_mmfr0 = 0x01100103; 203010054016SPeter Maydell cpu->isar.id_mmfr1 = 0x10020302; 203110054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01222000; 203247576b94SRichard Henderson cpu->isar.id_isar0 = 0x00100011; 203347576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 203447576b94SRichard Henderson cpu->isar.id_isar2 = 0x11221011; 203547576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 203647576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 2037fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 2038fcf5ef2aSThomas Huth } 2039fcf5ef2aSThomas Huth 2040191776b9SStefan Hajnoczi static void cortex_m0_initfn(Object *obj) 2041191776b9SStefan Hajnoczi { 2042191776b9SStefan Hajnoczi ARMCPU *cpu = ARM_CPU(obj); 2043191776b9SStefan Hajnoczi set_feature(&cpu->env, ARM_FEATURE_V6); 2044191776b9SStefan Hajnoczi set_feature(&cpu->env, ARM_FEATURE_M); 2045191776b9SStefan Hajnoczi 2046191776b9SStefan Hajnoczi cpu->midr = 0x410cc200; 2047191776b9SStefan Hajnoczi } 2048191776b9SStefan Hajnoczi 2049fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj) 2050fcf5ef2aSThomas Huth { 2051fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2052fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 2053fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 2054cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 2055fcf5ef2aSThomas Huth cpu->midr = 0x410fc231; 20568d92e26bSPeter Maydell cpu->pmsav7_dregion = 8; 20575a53e2c1SPeter Maydell cpu->id_pfr0 = 0x00000030; 20585a53e2c1SPeter Maydell cpu->id_pfr1 = 0x00000200; 2059a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x00100000; 20605a53e2c1SPeter Maydell cpu->id_afr0 = 0x00000000; 206110054016SPeter Maydell cpu->isar.id_mmfr0 = 0x00000030; 206210054016SPeter Maydell cpu->isar.id_mmfr1 = 0x00000000; 206310054016SPeter Maydell cpu->isar.id_mmfr2 = 0x00000000; 206410054016SPeter Maydell cpu->isar.id_mmfr3 = 0x00000000; 206547576b94SRichard Henderson cpu->isar.id_isar0 = 0x01141110; 206647576b94SRichard Henderson cpu->isar.id_isar1 = 0x02111000; 206747576b94SRichard Henderson cpu->isar.id_isar2 = 0x21112231; 206847576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111110; 206947576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310102; 207047576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 207147576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 2072fcf5ef2aSThomas Huth } 2073fcf5ef2aSThomas Huth 2074fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj) 2075fcf5ef2aSThomas Huth { 2076fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2077fcf5ef2aSThomas Huth 2078fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 2079fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 2080cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 2081fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 2082fcf5ef2aSThomas Huth cpu->midr = 0x410fc240; /* r0p0 */ 20838d92e26bSPeter Maydell cpu->pmsav7_dregion = 8; 208414fd0c31SPeter Maydell cpu->isar.mvfr0 = 0x10110021; 208514fd0c31SPeter Maydell cpu->isar.mvfr1 = 0x11000011; 208614fd0c31SPeter Maydell cpu->isar.mvfr2 = 0x00000000; 20875a53e2c1SPeter Maydell cpu->id_pfr0 = 0x00000030; 20885a53e2c1SPeter Maydell cpu->id_pfr1 = 0x00000200; 2089a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x00100000; 20905a53e2c1SPeter Maydell cpu->id_afr0 = 0x00000000; 209110054016SPeter Maydell cpu->isar.id_mmfr0 = 0x00000030; 209210054016SPeter Maydell cpu->isar.id_mmfr1 = 0x00000000; 209310054016SPeter Maydell cpu->isar.id_mmfr2 = 0x00000000; 209410054016SPeter Maydell cpu->isar.id_mmfr3 = 0x00000000; 209547576b94SRichard Henderson cpu->isar.id_isar0 = 0x01141110; 209647576b94SRichard Henderson cpu->isar.id_isar1 = 0x02111000; 209747576b94SRichard Henderson cpu->isar.id_isar2 = 0x21112231; 209847576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111110; 209947576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310102; 210047576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 210147576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 2102fcf5ef2aSThomas Huth } 21039901c576SPeter Maydell 2104cf7beda5SChristophe Lyon static void cortex_m7_initfn(Object *obj) 2105cf7beda5SChristophe Lyon { 2106cf7beda5SChristophe Lyon ARMCPU *cpu = ARM_CPU(obj); 2107cf7beda5SChristophe Lyon 2108cf7beda5SChristophe Lyon set_feature(&cpu->env, ARM_FEATURE_V7); 2109cf7beda5SChristophe Lyon set_feature(&cpu->env, ARM_FEATURE_M); 2110cf7beda5SChristophe Lyon set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 2111cf7beda5SChristophe Lyon set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 2112cf7beda5SChristophe Lyon cpu->midr = 0x411fc272; /* r1p2 */ 2113cf7beda5SChristophe Lyon cpu->pmsav7_dregion = 8; 2114cf7beda5SChristophe Lyon cpu->isar.mvfr0 = 0x10110221; 2115cf7beda5SChristophe Lyon cpu->isar.mvfr1 = 0x12000011; 2116cf7beda5SChristophe Lyon cpu->isar.mvfr2 = 0x00000040; 2117cf7beda5SChristophe Lyon cpu->id_pfr0 = 0x00000030; 2118cf7beda5SChristophe Lyon cpu->id_pfr1 = 0x00000200; 2119a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x00100000; 2120cf7beda5SChristophe Lyon cpu->id_afr0 = 0x00000000; 212110054016SPeter Maydell cpu->isar.id_mmfr0 = 0x00100030; 212210054016SPeter Maydell cpu->isar.id_mmfr1 = 0x00000000; 212310054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01000000; 212410054016SPeter Maydell cpu->isar.id_mmfr3 = 0x00000000; 2125cf7beda5SChristophe Lyon cpu->isar.id_isar0 = 0x01101110; 2126cf7beda5SChristophe Lyon cpu->isar.id_isar1 = 0x02112000; 2127cf7beda5SChristophe Lyon cpu->isar.id_isar2 = 0x20232231; 2128cf7beda5SChristophe Lyon cpu->isar.id_isar3 = 0x01111131; 2129cf7beda5SChristophe Lyon cpu->isar.id_isar4 = 0x01310132; 2130cf7beda5SChristophe Lyon cpu->isar.id_isar5 = 0x00000000; 2131cf7beda5SChristophe Lyon cpu->isar.id_isar6 = 0x00000000; 2132cf7beda5SChristophe Lyon } 2133cf7beda5SChristophe Lyon 2134c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj) 2135c7b26382SPeter Maydell { 2136c7b26382SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 2137c7b26382SPeter Maydell 2138c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_V8); 2139c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_M); 2140cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 2141c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); 2142c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 2143c7b26382SPeter Maydell cpu->midr = 0x410fd213; /* r0p3 */ 2144c7b26382SPeter Maydell cpu->pmsav7_dregion = 16; 2145c7b26382SPeter Maydell cpu->sau_sregion = 8; 214614fd0c31SPeter Maydell cpu->isar.mvfr0 = 0x10110021; 214714fd0c31SPeter Maydell cpu->isar.mvfr1 = 0x11000011; 214814fd0c31SPeter Maydell cpu->isar.mvfr2 = 0x00000040; 2149c7b26382SPeter Maydell cpu->id_pfr0 = 0x00000030; 2150c7b26382SPeter Maydell cpu->id_pfr1 = 0x00000210; 2151a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x00200000; 2152c7b26382SPeter Maydell cpu->id_afr0 = 0x00000000; 215310054016SPeter Maydell cpu->isar.id_mmfr0 = 0x00101F40; 215410054016SPeter Maydell cpu->isar.id_mmfr1 = 0x00000000; 215510054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01000000; 215610054016SPeter Maydell cpu->isar.id_mmfr3 = 0x00000000; 215747576b94SRichard Henderson cpu->isar.id_isar0 = 0x01101110; 215847576b94SRichard Henderson cpu->isar.id_isar1 = 0x02212000; 215947576b94SRichard Henderson cpu->isar.id_isar2 = 0x20232232; 216047576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111131; 216147576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310132; 216247576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 216347576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 2164c7b26382SPeter Maydell cpu->clidr = 0x00000000; 2165c7b26382SPeter Maydell cpu->ctr = 0x8000c000; 2166c7b26382SPeter Maydell } 2167c7b26382SPeter Maydell 2168fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data) 2169fcf5ef2aSThomas Huth { 217051e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2171fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(oc); 2172fcf5ef2aSThomas Huth 217351e5ef45SMarc-André Lureau acc->info = data; 2174fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2175fcf5ef2aSThomas Huth cc->do_interrupt = arm_v7m_cpu_do_interrupt; 2176fcf5ef2aSThomas Huth #endif 2177fcf5ef2aSThomas Huth 2178fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt; 2179fcf5ef2aSThomas Huth } 2180fcf5ef2aSThomas Huth 2181fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = { 2182fcf5ef2aSThomas Huth /* Dummy the TCM region regs for the moment */ 2183fcf5ef2aSThomas Huth { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, 2184fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 2185fcf5ef2aSThomas Huth { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1, 2186fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 218795e9a242SLuc MICHEL { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5, 218895e9a242SLuc MICHEL .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP }, 2189fcf5ef2aSThomas Huth REGINFO_SENTINEL 2190fcf5ef2aSThomas Huth }; 2191fcf5ef2aSThomas Huth 2192fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj) 2193fcf5ef2aSThomas Huth { 2194fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2195fcf5ef2aSThomas Huth 2196fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 2197fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 2198452a0955SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 219990f67158SClement Deschamps set_feature(&cpu->env, ARM_FEATURE_PMU); 2200fcf5ef2aSThomas Huth cpu->midr = 0x411fc153; /* r1p3 */ 2201fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x0131; 2202fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x001; 2203a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x010400; 2204fcf5ef2aSThomas Huth cpu->id_afr0 = 0x0; 220510054016SPeter Maydell cpu->isar.id_mmfr0 = 0x0210030; 220610054016SPeter Maydell cpu->isar.id_mmfr1 = 0x00000000; 220710054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01200000; 220810054016SPeter Maydell cpu->isar.id_mmfr3 = 0x0211; 220947576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101111; 221047576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 221147576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232141; 221247576b94SRichard Henderson cpu->isar.id_isar3 = 0x01112131; 221347576b94SRichard Henderson cpu->isar.id_isar4 = 0x0010142; 221447576b94SRichard Henderson cpu->isar.id_isar5 = 0x0; 221547576b94SRichard Henderson cpu->isar.id_isar6 = 0x0; 2216fcf5ef2aSThomas Huth cpu->mp_is_up = true; 22178d92e26bSPeter Maydell cpu->pmsav7_dregion = 16; 2218fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexr5_cp_reginfo); 2219fcf5ef2aSThomas Huth } 2220fcf5ef2aSThomas Huth 2221ebac5458SEdgar E. Iglesias static void cortex_r5f_initfn(Object *obj) 2222ebac5458SEdgar E. Iglesias { 2223ebac5458SEdgar E. Iglesias ARMCPU *cpu = ARM_CPU(obj); 2224ebac5458SEdgar E. Iglesias 2225ebac5458SEdgar E. Iglesias cortex_r5_initfn(obj); 22263de79d33SPeter Maydell cpu->isar.mvfr0 = 0x10110221; 22273de79d33SPeter Maydell cpu->isar.mvfr1 = 0x00000011; 2228ebac5458SEdgar E. Iglesias } 2229ebac5458SEdgar E. Iglesias 2230fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = { 2231fcf5ef2aSThomas Huth { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0, 2232fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 2233fcf5ef2aSThomas Huth { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 2234fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 2235fcf5ef2aSThomas Huth REGINFO_SENTINEL 2236fcf5ef2aSThomas Huth }; 2237fcf5ef2aSThomas Huth 2238fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj) 2239fcf5ef2aSThomas Huth { 2240fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2241fcf5ef2aSThomas Huth 2242fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a8"; 2243fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 2244fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2245fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2246fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2247fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2248fcf5ef2aSThomas Huth cpu->midr = 0x410fc080; 2249fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410330c0; 225047576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 225147576b94SRichard Henderson cpu->isar.mvfr1 = 0x00011111; 2252fcf5ef2aSThomas Huth cpu->ctr = 0x82048004; 2253fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 2254fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 2255fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 2256a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x400; 2257fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 225810054016SPeter Maydell cpu->isar.id_mmfr0 = 0x31100003; 225910054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 226010054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01202000; 226110054016SPeter Maydell cpu->isar.id_mmfr3 = 0x11; 226247576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 226347576b94SRichard Henderson cpu->isar.id_isar1 = 0x12112111; 226447576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232031; 226547576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 226647576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 22674426d361SPeter Maydell cpu->isar.dbgdidr = 0x15141000; 2268fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (2 << 24) | 3; 2269fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */ 2270fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */ 2271fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */ 2272fcf5ef2aSThomas Huth cpu->reset_auxcr = 2; 2273fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa8_cp_reginfo); 2274fcf5ef2aSThomas Huth } 2275fcf5ef2aSThomas Huth 2276fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = { 2277fcf5ef2aSThomas Huth /* power_control should be set to maximum latency. Again, 2278fcf5ef2aSThomas Huth * default to 0 and set by private hook 2279fcf5ef2aSThomas Huth */ 2280fcf5ef2aSThomas Huth { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, 2281fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 2282fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) }, 2283fcf5ef2aSThomas Huth { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1, 2284fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 2285fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) }, 2286fcf5ef2aSThomas Huth { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2, 2287fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 2288fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) }, 2289fcf5ef2aSThomas Huth { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, 2290fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 2291fcf5ef2aSThomas Huth /* TLB lockdown control */ 2292fcf5ef2aSThomas Huth { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2, 2293fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 2294fcf5ef2aSThomas Huth { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4, 2295fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 2296fcf5ef2aSThomas Huth { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2, 2297fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 2298fcf5ef2aSThomas Huth { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2, 2299fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 2300fcf5ef2aSThomas Huth { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, 2301fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 2302fcf5ef2aSThomas Huth REGINFO_SENTINEL 2303fcf5ef2aSThomas Huth }; 2304fcf5ef2aSThomas Huth 2305fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj) 2306fcf5ef2aSThomas Huth { 2307fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2308fcf5ef2aSThomas Huth 2309fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a9"; 2310fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 2311fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2312fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2313fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2314fcf5ef2aSThomas Huth /* Note that A9 supports the MP extensions even for 2315fcf5ef2aSThomas Huth * A9UP and single-core A9MP (which are both different 2316fcf5ef2aSThomas Huth * and valid configurations; we don't model A9UP). 2317fcf5ef2aSThomas Huth */ 2318fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 2319fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR); 2320fcf5ef2aSThomas Huth cpu->midr = 0x410fc090; 2321fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41033090; 232247576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 232347576b94SRichard Henderson cpu->isar.mvfr1 = 0x01111111; 2324fcf5ef2aSThomas Huth cpu->ctr = 0x80038003; 2325fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 2326fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 2327fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 2328a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x000; 2329fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 233010054016SPeter Maydell cpu->isar.id_mmfr0 = 0x00100103; 233110054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 233210054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01230000; 233310054016SPeter Maydell cpu->isar.id_mmfr3 = 0x00002111; 233447576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 233547576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 233647576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 233747576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 233847576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 23394426d361SPeter Maydell cpu->isar.dbgdidr = 0x35141000; 2340fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (1 << 24) | 3; 2341fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ 2342fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */ 2343fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa9_cp_reginfo); 2344fcf5ef2aSThomas Huth } 2345fcf5ef2aSThomas Huth 2346fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2347fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) 2348fcf5ef2aSThomas Huth { 2349cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 2350cc7d44c2SLike Xu 2351fcf5ef2aSThomas Huth /* Linux wants the number of processors from here. 2352fcf5ef2aSThomas Huth * Might as well set the interrupt-controller bit too. 2353fcf5ef2aSThomas Huth */ 2354cc7d44c2SLike Xu return ((ms->smp.cpus - 1) << 24) | (1 << 23); 2355fcf5ef2aSThomas Huth } 2356fcf5ef2aSThomas Huth #endif 2357fcf5ef2aSThomas Huth 2358fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = { 2359fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2360fcf5ef2aSThomas Huth { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 2361fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read, 2362fcf5ef2aSThomas Huth .writefn = arm_cp_write_ignore, }, 2363fcf5ef2aSThomas Huth #endif 2364fcf5ef2aSThomas Huth { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, 2365fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 2366fcf5ef2aSThomas Huth REGINFO_SENTINEL 2367fcf5ef2aSThomas Huth }; 2368fcf5ef2aSThomas Huth 2369fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj) 2370fcf5ef2aSThomas Huth { 2371fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2372fcf5ef2aSThomas Huth 2373fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a7"; 23745110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 2375fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2376fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2377fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 2378fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2379fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 2380436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 2381fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2382a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 2383fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7; 2384fcf5ef2aSThomas Huth cpu->midr = 0x410fc075; 2385fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41023075; 238647576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 238747576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 2388fcf5ef2aSThomas Huth cpu->ctr = 0x84448003; 2389fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 2390fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 2391fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 2392a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x02010555; 2393fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 239410054016SPeter Maydell cpu->isar.id_mmfr0 = 0x10101105; 239510054016SPeter Maydell cpu->isar.id_mmfr1 = 0x40000000; 239610054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01240000; 239710054016SPeter Maydell cpu->isar.id_mmfr3 = 0x02102211; 239837bdda89SRichard Henderson /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but 239937bdda89SRichard Henderson * table 4-41 gives 0x02101110, which includes the arm div insns. 240037bdda89SRichard Henderson */ 240147576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 240247576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 240347576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 240447576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 240547576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 24064426d361SPeter Maydell cpu->isar.dbgdidr = 0x3515f005; 2407fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 2408fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 2409fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 2410fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 2411fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */ 2412fcf5ef2aSThomas Huth } 2413fcf5ef2aSThomas Huth 2414fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj) 2415fcf5ef2aSThomas Huth { 2416fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2417fcf5ef2aSThomas Huth 2418fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a15"; 24195110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 2420fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2421fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2422fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 2423fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2424fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 2425436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 2426fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2427a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 2428fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; 2429fcf5ef2aSThomas Huth cpu->midr = 0x412fc0f1; 2430fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410430f0; 243147576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 243247576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 2433fcf5ef2aSThomas Huth cpu->ctr = 0x8444c004; 2434fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 2435fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 2436fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 2437a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x02010555; 2438fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 243910054016SPeter Maydell cpu->isar.id_mmfr0 = 0x10201105; 244010054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 244110054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01240000; 244210054016SPeter Maydell cpu->isar.id_mmfr3 = 0x02102211; 244347576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 244447576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 244547576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 244647576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 244747576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 24484426d361SPeter Maydell cpu->isar.dbgdidr = 0x3515f021; 2449fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 2450fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 2451fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 2452fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 2453fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); 2454fcf5ef2aSThomas Huth } 2455fcf5ef2aSThomas Huth 2456fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj) 2457fcf5ef2aSThomas Huth { 2458fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2459fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V4T); 2460fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_OMAPCP); 2461fcf5ef2aSThomas Huth cpu->midr = ARM_CPUID_TI925T; 2462fcf5ef2aSThomas Huth cpu->ctr = 0x5109149; 2463fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 2464fcf5ef2aSThomas Huth } 2465fcf5ef2aSThomas Huth 2466fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj) 2467fcf5ef2aSThomas Huth { 2468fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2469fcf5ef2aSThomas Huth 2470fcf5ef2aSThomas Huth cpu->dtb_compatible = "intel,sa1100"; 2471fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 2472fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2473fcf5ef2aSThomas Huth cpu->midr = 0x4401A11B; 2474fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 2475fcf5ef2aSThomas Huth } 2476fcf5ef2aSThomas Huth 2477fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj) 2478fcf5ef2aSThomas Huth { 2479fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2480fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 2481fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2482fcf5ef2aSThomas Huth cpu->midr = 0x6901B119; 2483fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 2484fcf5ef2aSThomas Huth } 2485fcf5ef2aSThomas Huth 2486fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj) 2487fcf5ef2aSThomas Huth { 2488fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2489fcf5ef2aSThomas Huth 2490fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2491fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2492fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2493fcf5ef2aSThomas Huth cpu->midr = 0x69052100; 2494fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2495fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2496fcf5ef2aSThomas Huth } 2497fcf5ef2aSThomas Huth 2498fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj) 2499fcf5ef2aSThomas Huth { 2500fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2501fcf5ef2aSThomas Huth 2502fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2503fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2504fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2505fcf5ef2aSThomas Huth cpu->midr = 0x69052d00; 2506fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2507fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2508fcf5ef2aSThomas Huth } 2509fcf5ef2aSThomas Huth 2510fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj) 2511fcf5ef2aSThomas Huth { 2512fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2513fcf5ef2aSThomas Huth 2514fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2515fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2516fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2517fcf5ef2aSThomas Huth cpu->midr = 0x69052903; 2518fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2519fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2520fcf5ef2aSThomas Huth } 2521fcf5ef2aSThomas Huth 2522fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj) 2523fcf5ef2aSThomas Huth { 2524fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2525fcf5ef2aSThomas Huth 2526fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2527fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2528fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2529fcf5ef2aSThomas Huth cpu->midr = 0x69052d05; 2530fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2531fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2532fcf5ef2aSThomas Huth } 2533fcf5ef2aSThomas Huth 2534fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj) 2535fcf5ef2aSThomas Huth { 2536fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2537fcf5ef2aSThomas Huth 2538fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2539fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2540fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2541fcf5ef2aSThomas Huth cpu->midr = 0x69052d06; 2542fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2543fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2544fcf5ef2aSThomas Huth } 2545fcf5ef2aSThomas Huth 2546fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj) 2547fcf5ef2aSThomas Huth { 2548fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2549fcf5ef2aSThomas Huth 2550fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2551fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2552fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2553fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2554fcf5ef2aSThomas Huth cpu->midr = 0x69054110; 2555fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2556fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2557fcf5ef2aSThomas Huth } 2558fcf5ef2aSThomas Huth 2559fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj) 2560fcf5ef2aSThomas Huth { 2561fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2562fcf5ef2aSThomas Huth 2563fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2564fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2565fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2566fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2567fcf5ef2aSThomas Huth cpu->midr = 0x69054111; 2568fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2569fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2570fcf5ef2aSThomas Huth } 2571fcf5ef2aSThomas Huth 2572fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj) 2573fcf5ef2aSThomas Huth { 2574fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2575fcf5ef2aSThomas Huth 2576fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2577fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2578fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2579fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2580fcf5ef2aSThomas Huth cpu->midr = 0x69054112; 2581fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2582fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2583fcf5ef2aSThomas Huth } 2584fcf5ef2aSThomas Huth 2585fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj) 2586fcf5ef2aSThomas Huth { 2587fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2588fcf5ef2aSThomas Huth 2589fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2590fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2591fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2592fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2593fcf5ef2aSThomas Huth cpu->midr = 0x69054113; 2594fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2595fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2596fcf5ef2aSThomas Huth } 2597fcf5ef2aSThomas Huth 2598fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj) 2599fcf5ef2aSThomas Huth { 2600fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2601fcf5ef2aSThomas Huth 2602fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2603fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2604fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2605fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2606fcf5ef2aSThomas Huth cpu->midr = 0x69054114; 2607fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2608fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2609fcf5ef2aSThomas Huth } 2610fcf5ef2aSThomas Huth 2611fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj) 2612fcf5ef2aSThomas Huth { 2613fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2614fcf5ef2aSThomas Huth 2615fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2616fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2617fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2618fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2619fcf5ef2aSThomas Huth cpu->midr = 0x69054117; 2620fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2621fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2622fcf5ef2aSThomas Huth } 2623fcf5ef2aSThomas Huth 2624bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2625bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host); 2626bab52d4bSPeter Maydell * otherwise, a CPU with as many features enabled as our emulation supports. 2627bab52d4bSPeter Maydell * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c; 2628bab52d4bSPeter Maydell * this only needs to handle 32 bits. 2629bab52d4bSPeter Maydell */ 2630bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj) 2631bab52d4bSPeter Maydell { 2632bab52d4bSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 2633bab52d4bSPeter Maydell 2634bab52d4bSPeter Maydell if (kvm_enabled()) { 2635bab52d4bSPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 2636dea101a1SAndrew Jones kvm_arm_add_vcpu_properties(obj); 2637bab52d4bSPeter Maydell } else { 2638bab52d4bSPeter Maydell cortex_a15_initfn(obj); 2639973751fdSPeter Maydell 2640973751fdSPeter Maydell /* old-style VFP short-vector support */ 2641973751fdSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); 2642973751fdSPeter Maydell 2643fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2644a0032cc5SPeter Maydell /* We don't set these in system emulation mode for the moment, 2645962fcbf2SRichard Henderson * since we don't correctly set (all of) the ID registers to 2646962fcbf2SRichard Henderson * advertise them. 2647a0032cc5SPeter Maydell */ 2648fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8); 2649962fcbf2SRichard Henderson { 2650962fcbf2SRichard Henderson uint32_t t; 2651962fcbf2SRichard Henderson 2652962fcbf2SRichard Henderson t = cpu->isar.id_isar5; 2653962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, AES, 2); 2654962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); 2655962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); 2656962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); 2657962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, RDM, 1); 2658962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); 2659962fcbf2SRichard Henderson cpu->isar.id_isar5 = t; 2660962fcbf2SRichard Henderson 2661962fcbf2SRichard Henderson t = cpu->isar.id_isar6; 26626c1f6f27SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); 2663962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, DP, 1); 2664991c0599SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, FHM, 1); 26659888bd1eSRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SB, 1); 2666cb570bd3SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); 2667962fcbf2SRichard Henderson cpu->isar.id_isar6 = t; 2668ab638a32SRichard Henderson 266945b1a243SAlex Bennée t = cpu->isar.mvfr1; 267045b1a243SAlex Bennée t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */ 267145b1a243SAlex Bennée cpu->isar.mvfr1 = t; 267245b1a243SAlex Bennée 2673c8877d0fSRichard Henderson t = cpu->isar.mvfr2; 2674c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ 2675c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ 2676c8877d0fSRichard Henderson cpu->isar.mvfr2 = t; 2677c8877d0fSRichard Henderson 267810054016SPeter Maydell t = cpu->isar.id_mmfr3; 2679e0fe7309SRichard Henderson t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ 268010054016SPeter Maydell cpu->isar.id_mmfr3 = t; 2681e0fe7309SRichard Henderson 268210054016SPeter Maydell t = cpu->isar.id_mmfr4; 2683ab638a32SRichard Henderson t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ 2684f6287c24SPeter Maydell t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ 268541a4bf1fSPeter Maydell t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ 268610054016SPeter Maydell cpu->isar.id_mmfr4 = t; 2687962fcbf2SRichard Henderson } 2688a0032cc5SPeter Maydell #endif 2689a0032cc5SPeter Maydell } 2690fcf5ef2aSThomas Huth } 2691fcf5ef2aSThomas Huth #endif 2692fcf5ef2aSThomas Huth 2693fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */ 2694fcf5ef2aSThomas Huth 269551e5ef45SMarc-André Lureau struct ARMCPUInfo { 2696fcf5ef2aSThomas Huth const char *name; 2697fcf5ef2aSThomas Huth void (*initfn)(Object *obj); 2698fcf5ef2aSThomas Huth void (*class_init)(ObjectClass *oc, void *data); 269951e5ef45SMarc-André Lureau }; 2700fcf5ef2aSThomas Huth 2701fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = { 2702fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 2703fcf5ef2aSThomas Huth { .name = "arm926", .initfn = arm926_initfn }, 2704fcf5ef2aSThomas Huth { .name = "arm946", .initfn = arm946_initfn }, 2705fcf5ef2aSThomas Huth { .name = "arm1026", .initfn = arm1026_initfn }, 2706fcf5ef2aSThomas Huth /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an 2707fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 2708fcf5ef2aSThomas Huth * have the v6K features. 2709fcf5ef2aSThomas Huth */ 2710fcf5ef2aSThomas Huth { .name = "arm1136-r2", .initfn = arm1136_r2_initfn }, 2711fcf5ef2aSThomas Huth { .name = "arm1136", .initfn = arm1136_initfn }, 2712fcf5ef2aSThomas Huth { .name = "arm1176", .initfn = arm1176_initfn }, 2713fcf5ef2aSThomas Huth { .name = "arm11mpcore", .initfn = arm11mpcore_initfn }, 2714191776b9SStefan Hajnoczi { .name = "cortex-m0", .initfn = cortex_m0_initfn, 2715191776b9SStefan Hajnoczi .class_init = arm_v7m_class_init }, 2716fcf5ef2aSThomas Huth { .name = "cortex-m3", .initfn = cortex_m3_initfn, 2717fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 2718fcf5ef2aSThomas Huth { .name = "cortex-m4", .initfn = cortex_m4_initfn, 2719fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 2720cf7beda5SChristophe Lyon { .name = "cortex-m7", .initfn = cortex_m7_initfn, 2721cf7beda5SChristophe Lyon .class_init = arm_v7m_class_init }, 2722c7b26382SPeter Maydell { .name = "cortex-m33", .initfn = cortex_m33_initfn, 2723c7b26382SPeter Maydell .class_init = arm_v7m_class_init }, 2724fcf5ef2aSThomas Huth { .name = "cortex-r5", .initfn = cortex_r5_initfn }, 2725ebac5458SEdgar E. Iglesias { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, 2726fcf5ef2aSThomas Huth { .name = "cortex-a7", .initfn = cortex_a7_initfn }, 2727fcf5ef2aSThomas Huth { .name = "cortex-a8", .initfn = cortex_a8_initfn }, 2728fcf5ef2aSThomas Huth { .name = "cortex-a9", .initfn = cortex_a9_initfn }, 2729fcf5ef2aSThomas Huth { .name = "cortex-a15", .initfn = cortex_a15_initfn }, 2730fcf5ef2aSThomas Huth { .name = "ti925t", .initfn = ti925t_initfn }, 2731fcf5ef2aSThomas Huth { .name = "sa1100", .initfn = sa1100_initfn }, 2732fcf5ef2aSThomas Huth { .name = "sa1110", .initfn = sa1110_initfn }, 2733fcf5ef2aSThomas Huth { .name = "pxa250", .initfn = pxa250_initfn }, 2734fcf5ef2aSThomas Huth { .name = "pxa255", .initfn = pxa255_initfn }, 2735fcf5ef2aSThomas Huth { .name = "pxa260", .initfn = pxa260_initfn }, 2736fcf5ef2aSThomas Huth { .name = "pxa261", .initfn = pxa261_initfn }, 2737fcf5ef2aSThomas Huth { .name = "pxa262", .initfn = pxa262_initfn }, 2738fcf5ef2aSThomas Huth /* "pxa270" is an alias for "pxa270-a0" */ 2739fcf5ef2aSThomas Huth { .name = "pxa270", .initfn = pxa270a0_initfn }, 2740fcf5ef2aSThomas Huth { .name = "pxa270-a0", .initfn = pxa270a0_initfn }, 2741fcf5ef2aSThomas Huth { .name = "pxa270-a1", .initfn = pxa270a1_initfn }, 2742fcf5ef2aSThomas Huth { .name = "pxa270-b0", .initfn = pxa270b0_initfn }, 2743fcf5ef2aSThomas Huth { .name = "pxa270-b1", .initfn = pxa270b1_initfn }, 2744fcf5ef2aSThomas Huth { .name = "pxa270-c0", .initfn = pxa270c0_initfn }, 2745fcf5ef2aSThomas Huth { .name = "pxa270-c5", .initfn = pxa270c5_initfn }, 2746bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2747bab52d4bSPeter Maydell { .name = "max", .initfn = arm_max_initfn }, 2748bab52d4bSPeter Maydell #endif 2749fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2750a0032cc5SPeter Maydell { .name = "any", .initfn = arm_max_initfn }, 2751fcf5ef2aSThomas Huth #endif 2752fcf5ef2aSThomas Huth #endif 2753fcf5ef2aSThomas Huth { .name = NULL } 2754fcf5ef2aSThomas Huth }; 2755fcf5ef2aSThomas Huth 2756fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2757fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), 2758fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), 2759fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), 2760fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2761fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 276215f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2763f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2764fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2765fcf5ef2aSThomas Huth }; 2766fcf5ef2aSThomas Huth 2767fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2768fcf5ef2aSThomas Huth { 2769fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2770fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2771fcf5ef2aSThomas Huth 2772fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2773fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2774fcf5ef2aSThomas Huth } 2775fcf5ef2aSThomas Huth return g_strdup("arm"); 2776fcf5ef2aSThomas Huth } 2777fcf5ef2aSThomas Huth 2778fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2779fcf5ef2aSThomas Huth { 2780fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2781fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2782fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2783fcf5ef2aSThomas Huth 2784bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2785bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2786fcf5ef2aSThomas Huth 27874f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2788*781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2789fcf5ef2aSThomas Huth 2790fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2791fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2792fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_cpu_exec_interrupt; 2793fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2794fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 279542f6ed91SJulia Suvorova cc->synchronize_from_tb = arm_cpu_synchronize_from_tb; 2796fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2797fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 27987350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 2799fcf5ef2aSThomas Huth cc->do_interrupt = arm_cpu_do_interrupt; 2800fcf5ef2aSThomas Huth cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug; 2801fcf5ef2aSThomas Huth cc->asidx_from_attrs = arm_asidx_from_attrs; 2802fcf5ef2aSThomas Huth cc->vmsd = &vmstate_arm_cpu; 2803fcf5ef2aSThomas Huth cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian; 2804fcf5ef2aSThomas Huth cc->write_elf64_note = arm_cpu_write_elf64_note; 2805fcf5ef2aSThomas Huth cc->write_elf32_note = arm_cpu_write_elf32_note; 2806fcf5ef2aSThomas Huth #endif 2807fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2808fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2809fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2810200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2811fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2812fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 281374d7fc7fSRichard Henderson #ifdef CONFIG_TCG 281455c3ceefSRichard Henderson cc->tcg_initialize = arm_translate_init; 28157350d553SRichard Henderson cc->tlb_fill = arm_cpu_tlb_fill; 28169dd5cca4SPhilippe Mathieu-Daudé cc->debug_excp_handler = arm_debug_excp_handler; 28179dd5cca4SPhilippe Mathieu-Daudé cc->debug_check_watchpoint = arm_debug_check_watchpoint; 2818e21b551cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 2819e21b551cSPhilippe Mathieu-Daudé cc->do_unaligned_access = arm_cpu_do_unaligned_access; 2820e21b551cSPhilippe Mathieu-Daudé cc->do_transaction_failed = arm_cpu_do_transaction_failed; 28219dd5cca4SPhilippe Mathieu-Daudé cc->adjust_watchpoint_address = arm_adjust_watchpoint_address; 2822e21b551cSPhilippe Mathieu-Daudé #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ 282374d7fc7fSRichard Henderson #endif 2824fcf5ef2aSThomas Huth } 2825fcf5ef2aSThomas Huth 282686f0a186SPeter Maydell #ifdef CONFIG_KVM 282786f0a186SPeter Maydell static void arm_host_initfn(Object *obj) 282886f0a186SPeter Maydell { 282986f0a186SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 283086f0a186SPeter Maydell 283186f0a186SPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 283287014c6bSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 283387014c6bSAndrew Jones aarch64_add_sve_properties(obj); 283487014c6bSAndrew Jones } 2835dea101a1SAndrew Jones kvm_arm_add_vcpu_properties(obj); 283651e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 283786f0a186SPeter Maydell } 283886f0a186SPeter Maydell 283986f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = { 284086f0a186SPeter Maydell .name = TYPE_ARM_HOST_CPU, 284186f0a186SPeter Maydell #ifdef TARGET_AARCH64 284286f0a186SPeter Maydell .parent = TYPE_AARCH64_CPU, 284386f0a186SPeter Maydell #else 284486f0a186SPeter Maydell .parent = TYPE_ARM_CPU, 284586f0a186SPeter Maydell #endif 284686f0a186SPeter Maydell .instance_init = arm_host_initfn, 284786f0a186SPeter Maydell }; 284886f0a186SPeter Maydell 284986f0a186SPeter Maydell #endif 285086f0a186SPeter Maydell 285151e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 285251e5ef45SMarc-André Lureau { 285351e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 285451e5ef45SMarc-André Lureau 285551e5ef45SMarc-André Lureau acc->info->initfn(obj); 285651e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 285751e5ef45SMarc-André Lureau } 285851e5ef45SMarc-André Lureau 285951e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 286051e5ef45SMarc-André Lureau { 286151e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 286251e5ef45SMarc-André Lureau 286351e5ef45SMarc-André Lureau acc->info = data; 286451e5ef45SMarc-André Lureau } 286551e5ef45SMarc-André Lureau 2866fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info) 2867fcf5ef2aSThomas Huth { 2868fcf5ef2aSThomas Huth TypeInfo type_info = { 2869fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2870fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 287151e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2872fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 287351e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 287451e5ef45SMarc-André Lureau .class_data = (void *)info, 2875fcf5ef2aSThomas Huth }; 2876fcf5ef2aSThomas Huth 2877fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2878fcf5ef2aSThomas Huth type_register(&type_info); 2879fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2880fcf5ef2aSThomas Huth } 2881fcf5ef2aSThomas Huth 2882fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2883fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2884fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2885fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2886fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2887fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2888fcf5ef2aSThomas Huth .abstract = true, 2889fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2890fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2891fcf5ef2aSThomas Huth }; 2892fcf5ef2aSThomas Huth 2893181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = { 2894181962fdSPeter Maydell .name = TYPE_IDAU_INTERFACE, 2895181962fdSPeter Maydell .parent = TYPE_INTERFACE, 2896181962fdSPeter Maydell .class_size = sizeof(IDAUInterfaceClass), 2897181962fdSPeter Maydell }; 2898181962fdSPeter Maydell 2899fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2900fcf5ef2aSThomas Huth { 2901fcf5ef2aSThomas Huth const ARMCPUInfo *info = arm_cpus; 2902fcf5ef2aSThomas Huth 2903fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2904181962fdSPeter Maydell type_register_static(&idau_interface_type_info); 2905fcf5ef2aSThomas Huth 2906fcf5ef2aSThomas Huth while (info->name) { 2907fcf5ef2aSThomas Huth cpu_register(info); 2908fcf5ef2aSThomas Huth info++; 2909fcf5ef2aSThomas Huth } 291086f0a186SPeter Maydell 291186f0a186SPeter Maydell #ifdef CONFIG_KVM 291286f0a186SPeter Maydell type_register_static(&host_arm_cpu_type_info); 291386f0a186SPeter Maydell #endif 2914fcf5ef2aSThomas Huth } 2915fcf5ef2aSThomas Huth 2916fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2917