xref: /openbmc/qemu/target/arm/cpu.c (revision 78011586b90d1d72bd14bacfdfcec1b4b9ab6114)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h"
23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h"
248cc2246cSPeter Maydell #include "qemu/log.h"
25ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h"
26181962fdSPeter Maydell #include "target/arm/idau.h"
270b8fa32fSMarkus Armbruster #include "qemu/module.h"
28fcf5ef2aSThomas Huth #include "qapi/error.h"
29f9f62e4cSPeter Maydell #include "qapi/visitor.h"
30fcf5ef2aSThomas Huth #include "cpu.h"
3178271684SClaudio Fontana #ifdef CONFIG_TCG
3278271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h"
3378271684SClaudio Fontana #endif /* CONFIG_TCG */
34fcf5ef2aSThomas Huth #include "internals.h"
35fcf5ef2aSThomas Huth #include "exec/exec-all.h"
36fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
37fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
38fcf5ef2aSThomas Huth #include "hw/loader.h"
39cc7d44c2SLike Xu #include "hw/boards.h"
40fcf5ef2aSThomas Huth #endif
4114a48c1dSMarkus Armbruster #include "sysemu/tcg.h"
42045e5064SAlexander Graf #include "sysemu/qtest.h"
43b3946626SVincent Palatin #include "sysemu/hw_accel.h"
44fcf5ef2aSThomas Huth #include "kvm_arm.h"
45110f6c70SRichard Henderson #include "disas/capstone.h"
4624f91e81SAlex Bennée #include "fpu/softfloat.h"
47cf7c6d10SRichard Henderson #include "cpregs.h"
48fcf5ef2aSThomas Huth 
49fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
50fcf5ef2aSThomas Huth {
51fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
5242f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
53fcf5ef2aSThomas Huth 
5442f6ed91SJulia Suvorova     if (is_a64(env)) {
5542f6ed91SJulia Suvorova         env->pc = value;
56063bbd80SRichard Henderson         env->thumb = false;
5742f6ed91SJulia Suvorova     } else {
5842f6ed91SJulia Suvorova         env->regs[15] = value & ~1;
5942f6ed91SJulia Suvorova         env->thumb = value & 1;
6042f6ed91SJulia Suvorova     }
6142f6ed91SJulia Suvorova }
6242f6ed91SJulia Suvorova 
63ec62595bSEduardo Habkost #ifdef CONFIG_TCG
6478271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs,
6504a37d4cSRichard Henderson                                  const TranslationBlock *tb)
6642f6ed91SJulia Suvorova {
6742f6ed91SJulia Suvorova     ARMCPU *cpu = ARM_CPU(cs);
6842f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
6942f6ed91SJulia Suvorova 
7042f6ed91SJulia Suvorova     /*
7142f6ed91SJulia Suvorova      * It's OK to look at env for the current mode here, because it's
7242f6ed91SJulia Suvorova      * never possible for an AArch64 TB to chain to an AArch32 TB.
7342f6ed91SJulia Suvorova      */
7442f6ed91SJulia Suvorova     if (is_a64(env)) {
7542f6ed91SJulia Suvorova         env->pc = tb->pc;
7642f6ed91SJulia Suvorova     } else {
7742f6ed91SJulia Suvorova         env->regs[15] = tb->pc;
7842f6ed91SJulia Suvorova     }
79fcf5ef2aSThomas Huth }
80ec62595bSEduardo Habkost #endif /* CONFIG_TCG */
81fcf5ef2aSThomas Huth 
82fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
83fcf5ef2aSThomas Huth {
84fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
85fcf5ef2aSThomas Huth 
86062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
87fcf5ef2aSThomas Huth         && cs->interrupt_request &
88fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
893c29632fSRichard Henderson          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR
90fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
91fcf5ef2aSThomas Huth }
92fcf5ef2aSThomas Huth 
93b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
94b5c53d1bSAaron Lindsay                                  void *opaque)
95b5c53d1bSAaron Lindsay {
96b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
97b5c53d1bSAaron Lindsay 
98b5c53d1bSAaron Lindsay     entry->hook = hook;
99b5c53d1bSAaron Lindsay     entry->opaque = opaque;
100b5c53d1bSAaron Lindsay 
101b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
102b5c53d1bSAaron Lindsay }
103b5c53d1bSAaron Lindsay 
10408267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
105fcf5ef2aSThomas Huth                                  void *opaque)
106fcf5ef2aSThomas Huth {
10708267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
10808267487SAaron Lindsay 
10908267487SAaron Lindsay     entry->hook = hook;
11008267487SAaron Lindsay     entry->opaque = opaque;
11108267487SAaron Lindsay 
11208267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
113fcf5ef2aSThomas Huth }
114fcf5ef2aSThomas Huth 
115fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
116fcf5ef2aSThomas Huth {
117fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
118fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
119fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
120fcf5ef2aSThomas Huth 
12187c3f0f2SRichard Henderson     if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS)) {
122fcf5ef2aSThomas Huth         return;
123fcf5ef2aSThomas Huth     }
124fcf5ef2aSThomas Huth 
125fcf5ef2aSThomas Huth     if (ri->resetfn) {
126fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
127fcf5ef2aSThomas Huth         return;
128fcf5ef2aSThomas Huth     }
129fcf5ef2aSThomas Huth 
130fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
131fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
132fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
133fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
134fcf5ef2aSThomas Huth      */
135fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
136fcf5ef2aSThomas Huth         return;
137fcf5ef2aSThomas Huth     }
138fcf5ef2aSThomas Huth 
139fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
140fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
141fcf5ef2aSThomas Huth     } else {
142fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
143fcf5ef2aSThomas Huth     }
144fcf5ef2aSThomas Huth }
145fcf5ef2aSThomas Huth 
146fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
147fcf5ef2aSThomas Huth {
148fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
149fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
150fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
151fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
152fcf5ef2aSThomas Huth      */
153fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
154fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
155fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
156fcf5ef2aSThomas Huth 
15787c3f0f2SRichard Henderson     if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
158fcf5ef2aSThomas Huth         return;
159fcf5ef2aSThomas Huth     }
160fcf5ef2aSThomas Huth 
161fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
162fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
163fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
164fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
165fcf5ef2aSThomas Huth }
166fcf5ef2aSThomas Huth 
167781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev)
168fcf5ef2aSThomas Huth {
169781c67caSPeter Maydell     CPUState *s = CPU(dev);
170fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
171fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
172fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
173fcf5ef2aSThomas Huth 
174781c67caSPeter Maydell     acc->parent_reset(dev);
175fcf5ef2aSThomas Huth 
1761f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1771f5c00cfSAlex Bennée 
178fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
179fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
180fcf5ef2aSThomas Huth 
181fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
18247576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
18347576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
18447576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
185fcf5ef2aSThomas Huth 
186c1b70158SThiago Jung Bauermann     cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON;
187fcf5ef2aSThomas Huth 
188fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
189fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
190fcf5ef2aSThomas Huth     }
191fcf5ef2aSThomas Huth 
192fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
193fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
19453221552SRichard Henderson         env->aarch64 = true;
195fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
196fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
197fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
198fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
199276c6e81SRichard Henderson         /* Enable all PAC keys.  */
200276c6e81SRichard Henderson         env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB |
201276c6e81SRichard Henderson                                   SCTLR_EnDA | SCTLR_EnDB);
202cda86e2bSRichard Henderson         /* Trap on btype=3 for PACIxSP. */
203cda86e2bSRichard Henderson         env->cp15.sctlr_el[1] |= SCTLR_BT0;
204fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
205fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
206fab8ad39SRichard Henderson                                          CPACR_EL1, FPEN, 3);
20746303535SRichard Henderson         /* and to the SVE instructions, with default vector length */
20846303535SRichard Henderson         if (cpu_isar_feature(aa64_sve, cpu)) {
209fab8ad39SRichard Henderson             env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
210fab8ad39SRichard Henderson                                              CPACR_EL1, ZEN, 3);
21187252bdeSRichard Henderson             env->vfp.zcr_el[1] = cpu->sve_default_vq - 1;
2127b6a2198SAlex Bennée         }
213*78011586SRichard Henderson         /* and for SME instructions, with default vector length, and TPIDR2 */
214*78011586SRichard Henderson         if (cpu_isar_feature(aa64_sme, cpu)) {
215*78011586SRichard Henderson             env->cp15.sctlr_el[1] |= SCTLR_EnTP2;
216*78011586SRichard Henderson             env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
217*78011586SRichard Henderson                                              CPACR_EL1, SMEN, 3);
218*78011586SRichard Henderson             env->vfp.smcr_el[1] = cpu->sme_default_vq - 1;
219*78011586SRichard Henderson             if (cpu_isar_feature(aa64_sme_fa64, cpu)) {
220*78011586SRichard Henderson                 env->vfp.smcr_el[1] = FIELD_DP64(env->vfp.smcr_el[1],
221*78011586SRichard Henderson                                                  SMCR, FA64, 1);
222*78011586SRichard Henderson             }
223*78011586SRichard Henderson         }
224f6a148feSRichard Henderson         /*
225691f1ffdSRichard Henderson          * Enable 48-bit address space (TODO: take reserved_va into account).
22616c84978SRichard Henderson          * Enable TBI0 but not TBI1.
22716c84978SRichard Henderson          * Note that this must match useronly_clean_ptr.
228f6a148feSRichard Henderson          */
229691f1ffdSRichard Henderson         env->cp15.tcr_el[1].raw_tcr = 5 | (1ULL << 37);
230e3232864SRichard Henderson 
231e3232864SRichard Henderson         /* Enable MTE */
232e3232864SRichard Henderson         if (cpu_isar_feature(aa64_mte, cpu)) {
233e3232864SRichard Henderson             /* Enable tag access, but leave TCF0 as No Effect (0). */
234e3232864SRichard Henderson             env->cp15.sctlr_el[1] |= SCTLR_ATA0;
235e3232864SRichard Henderson             /*
236e3232864SRichard Henderson              * Exclude all tags, so that tag 0 is always used.
237e3232864SRichard Henderson              * This corresponds to Linux current->thread.gcr_incl = 0.
238e3232864SRichard Henderson              *
239e3232864SRichard Henderson              * Set RRND, so that helper_irg() will generate a seed later.
240e3232864SRichard Henderson              * Here in cpu_reset(), the crypto subsystem has not yet been
241e3232864SRichard Henderson              * initialized.
242e3232864SRichard Henderson              */
243e3232864SRichard Henderson             env->cp15.gcr_el1 = 0x1ffff;
244e3232864SRichard Henderson         }
2457cb1e618SRichard Henderson         /*
2467cb1e618SRichard Henderson          * Disable access to SCXTNUM_EL0 from CSV2_1p2.
2477cb1e618SRichard Henderson          * This is not yet exposed from the Linux kernel in any way.
2487cb1e618SRichard Henderson          */
2497cb1e618SRichard Henderson         env->cp15.sctlr_el[1] |= SCTLR_TSCXT;
250fcf5ef2aSThomas Huth #else
251fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
252fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
253fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
254fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
255fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
256fcf5ef2aSThomas Huth         } else {
257fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
258fcf5ef2aSThomas Huth         }
2594a7319b7SEdgar E. Iglesias 
2604a7319b7SEdgar E. Iglesias         /* Sample rvbar at reset.  */
2614a7319b7SEdgar E. Iglesias         env->cp15.rvbar = cpu->rvbar_prop;
2624a7319b7SEdgar E. Iglesias         env->pc = env->cp15.rvbar;
263fcf5ef2aSThomas Huth #endif
264fcf5ef2aSThomas Huth     } else {
265fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
266fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
267fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
268fab8ad39SRichard Henderson                                          CPACR, CP10, 3);
269fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
270fab8ad39SRichard Henderson                                          CPACR, CP11, 3);
271fcf5ef2aSThomas Huth #endif
272fcf5ef2aSThomas Huth     }
273fcf5ef2aSThomas Huth 
274fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
275fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
276fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
277fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
278fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
279fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
280fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
281fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
282fcf5ef2aSThomas Huth     }
283fcf5ef2aSThomas Huth #else
284060a65dfSPeter Maydell 
285060a65dfSPeter Maydell     /*
286060a65dfSPeter Maydell      * If the highest available EL is EL2, AArch32 will start in Hyp
287060a65dfSPeter Maydell      * mode; otherwise it starts in SVC. Note that if we start in
288060a65dfSPeter Maydell      * AArch64 then these values in the uncached_cpsr will be ignored.
289060a65dfSPeter Maydell      */
290060a65dfSPeter Maydell     if (arm_feature(env, ARM_FEATURE_EL2) &&
291060a65dfSPeter Maydell         !arm_feature(env, ARM_FEATURE_EL3)) {
292060a65dfSPeter Maydell         env->uncached_cpsr = ARM_CPU_MODE_HYP;
293060a65dfSPeter Maydell     } else {
294fcf5ef2aSThomas Huth         env->uncached_cpsr = ARM_CPU_MODE_SVC;
295060a65dfSPeter Maydell     }
296fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
2971426f244SPeter Maydell 
2981426f244SPeter Maydell     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
2991426f244SPeter Maydell      * executing as AArch32 then check if highvecs are enabled and
3001426f244SPeter Maydell      * adjust the PC accordingly.
3011426f244SPeter Maydell      */
3021426f244SPeter Maydell     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
3031426f244SPeter Maydell         env->regs[15] = 0xFFFF0000;
3041426f244SPeter Maydell     }
3051426f244SPeter Maydell 
3061426f244SPeter Maydell     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
307b62ceeafSPeter Maydell #endif
308dc7abe4dSMichael Davidsaver 
309531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
310b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY
311fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
312fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
313fcf5ef2aSThomas Huth         uint8_t *rom;
31438e2a77cSPeter Maydell         uint32_t vecbase;
315b62ceeafSPeter Maydell #endif
316fcf5ef2aSThomas Huth 
3178128c8e8SPeter Maydell         if (cpu_isar_feature(aa32_lob, cpu)) {
3188128c8e8SPeter Maydell             /*
3198128c8e8SPeter Maydell              * LTPSIZE is constant 4 if MVE not implemented, and resets
3208128c8e8SPeter Maydell              * to an UNKNOWN value if MVE is implemented. We choose to
3218128c8e8SPeter Maydell              * always reset to 4.
3228128c8e8SPeter Maydell              */
3238128c8e8SPeter Maydell             env->v7m.ltpsize = 4;
32499c7834fSPeter Maydell             /* The LTPSIZE field in FPDSCR is constant and reads as 4. */
32599c7834fSPeter Maydell             env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT;
32699c7834fSPeter Maydell             env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT;
3278128c8e8SPeter Maydell         }
3288128c8e8SPeter Maydell 
3291e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3301e577cc7SPeter Maydell             env->v7m.secure = true;
3313b2e9344SPeter Maydell         } else {
3323b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
3333b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
3343b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
3353b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
3363b2e9344SPeter Maydell              */
3373b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
33802ac2f7fSPeter Maydell             /*
33902ac2f7fSPeter Maydell              * Set NSACR to indicate "NS access permitted to everything";
34002ac2f7fSPeter Maydell              * this avoids having to have all the tests of it being
34102ac2f7fSPeter Maydell              * conditional on ARM_FEATURE_M_SECURITY. Note also that from
34202ac2f7fSPeter Maydell              * v8.1M the guest-visible value of NSACR in a CPU without the
34302ac2f7fSPeter Maydell              * Security Extension is 0xcff.
34402ac2f7fSPeter Maydell              */
34502ac2f7fSPeter Maydell             env->v7m.nsacr = 0xcff;
3461e577cc7SPeter Maydell         }
3471e577cc7SPeter Maydell 
3489d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
3492c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
3509d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
3512c4da50dSPeter Maydell          */
3529d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
3539d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
3549d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
3559d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
3569d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
3579d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
3589d40cd8aSPeter Maydell         }
35922ab3460SJulia Suvorova         if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
36022ab3460SJulia Suvorova             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
36122ab3460SJulia Suvorova             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
36222ab3460SJulia Suvorova         }
3632c4da50dSPeter Maydell 
3647fbc6a40SRichard Henderson         if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
365d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK;
366d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK |
367d33abe82SPeter Maydell                 R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK;
368d33abe82SPeter Maydell         }
369b62ceeafSPeter Maydell 
370b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY
371056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
372056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
373056f43dfSPeter Maydell 
37438e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
3757cda2149SPeter Maydell         env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80;
37638e2a77cSPeter Maydell 
37738e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
37838e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
37975ce72b7SPeter Maydell         rom = rom_ptr_for_as(s->as, vecbase, 8);
380fcf5ef2aSThomas Huth         if (rom) {
381fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
382fcf5ef2aSThomas Huth              * copied into physical memory.
383fcf5ef2aSThomas Huth              */
384fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
385fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
386fcf5ef2aSThomas Huth         } else {
387fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
388fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
389fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
390fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
391fcf5ef2aSThomas Huth              */
39238e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
39338e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
394fcf5ef2aSThomas Huth         }
395fcf5ef2aSThomas Huth 
3968cc2246cSPeter Maydell         qemu_log_mask(CPU_LOG_INT,
3978cc2246cSPeter Maydell                       "Loaded reset SP 0x%x PC 0x%x from vector table\n",
3988cc2246cSPeter Maydell                       initial_msp, initial_pc);
3998cc2246cSPeter Maydell 
400fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
401fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
402fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
403b62ceeafSPeter Maydell #else
404b62ceeafSPeter Maydell         /*
405b62ceeafSPeter Maydell          * For user mode we run non-secure and with access to the FPU.
406b62ceeafSPeter Maydell          * The FPU context is active (ie does not need further setup)
407b62ceeafSPeter Maydell          * and is owned by non-secure.
408b62ceeafSPeter Maydell          */
409b62ceeafSPeter Maydell         env->v7m.secure = false;
410b62ceeafSPeter Maydell         env->v7m.nsacr = 0xcff;
411b62ceeafSPeter Maydell         env->v7m.cpacr[M_REG_NS] = 0xf0ffff;
412b62ceeafSPeter Maydell         env->v7m.fpccr[M_REG_S] &=
413b62ceeafSPeter Maydell             ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK);
414b62ceeafSPeter Maydell         env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK;
415b62ceeafSPeter Maydell #endif
416fcf5ef2aSThomas Huth     }
417fcf5ef2aSThomas Huth 
418dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
419dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
420dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
421dc3c4c14SPeter Maydell      */
422dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
423dc3c4c14SPeter Maydell 
4240e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
42569ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
4260e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
42762c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
42862c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
42962c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
43062c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
43162c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
43262c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
43362c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
43462c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
43562c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
43662c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
43762c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
43862c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
43962c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
44062c58ee0SPeter Maydell                 }
4410e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
44269ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
44369ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
44469ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
44569ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
44669ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
44769ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
44869ceea64SPeter Maydell             }
4490e1a46bbSPeter Maydell         }
4501bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
4511bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
4524125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
4534125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
4544125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
4554125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
45669ceea64SPeter Maydell     }
45769ceea64SPeter Maydell 
4589901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
4599901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
4609901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
4619901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
4629901c576SPeter Maydell         }
4639901c576SPeter Maydell         env->sau.rnr = 0;
4649901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
4659901c576SPeter Maydell          * the Cortex-M33 does.
4669901c576SPeter Maydell          */
4679901c576SPeter Maydell         env->sau.ctrl = 0;
4689901c576SPeter Maydell     }
4699901c576SPeter Maydell 
470fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
471fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
472fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
473aaae563bSPeter Maydell     set_default_nan_mode(1, &env->vfp.standard_fp_status_f16);
474fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
475fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
476fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
477fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
478bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
479bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
480aaae563bSPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
481aaae563bSPeter Maydell                               &env->vfp.standard_fp_status_f16);
482fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
483fcf5ef2aSThomas Huth     if (kvm_enabled()) {
484fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
485fcf5ef2aSThomas Huth     }
486fcf5ef2aSThomas Huth #endif
487fcf5ef2aSThomas Huth 
488fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
489fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
490a8a79c7aSRichard Henderson     arm_rebuild_hflags(env);
491fcf5ef2aSThomas Huth }
492fcf5ef2aSThomas Huth 
493083afd18SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
494083afd18SPhilippe Mathieu-Daudé 
495310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
496be879556SRichard Henderson                                      unsigned int target_el,
497be879556SRichard Henderson                                      unsigned int cur_el, bool secure,
498be879556SRichard Henderson                                      uint64_t hcr_el2)
499310cedf3SRichard Henderson {
500310cedf3SRichard Henderson     CPUARMState *env = cs->env_ptr;
501310cedf3SRichard Henderson     bool pstate_unmasked;
50216e07f78SRichard Henderson     bool unmasked = false;
503310cedf3SRichard Henderson 
504310cedf3SRichard Henderson     /*
505310cedf3SRichard Henderson      * Don't take exceptions if they target a lower EL.
506310cedf3SRichard Henderson      * This check should catch any exceptions that would not be taken
507310cedf3SRichard Henderson      * but left pending.
508310cedf3SRichard Henderson      */
509310cedf3SRichard Henderson     if (cur_el > target_el) {
510310cedf3SRichard Henderson         return false;
511310cedf3SRichard Henderson     }
512310cedf3SRichard Henderson 
513310cedf3SRichard Henderson     switch (excp_idx) {
514310cedf3SRichard Henderson     case EXCP_FIQ:
515310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_F);
516310cedf3SRichard Henderson         break;
517310cedf3SRichard Henderson 
518310cedf3SRichard Henderson     case EXCP_IRQ:
519310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_I);
520310cedf3SRichard Henderson         break;
521310cedf3SRichard Henderson 
522310cedf3SRichard Henderson     case EXCP_VFIQ:
523cc974d5cSRémi Denis-Courmont         if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) {
524cc974d5cSRémi Denis-Courmont             /* VFIQs are only taken when hypervized.  */
525310cedf3SRichard Henderson             return false;
526310cedf3SRichard Henderson         }
527310cedf3SRichard Henderson         return !(env->daif & PSTATE_F);
528310cedf3SRichard Henderson     case EXCP_VIRQ:
529cc974d5cSRémi Denis-Courmont         if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) {
530cc974d5cSRémi Denis-Courmont             /* VIRQs are only taken when hypervized.  */
531310cedf3SRichard Henderson             return false;
532310cedf3SRichard Henderson         }
533310cedf3SRichard Henderson         return !(env->daif & PSTATE_I);
5343c29632fSRichard Henderson     case EXCP_VSERR:
5353c29632fSRichard Henderson         if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) {
5363c29632fSRichard Henderson             /* VIRQs are only taken when hypervized.  */
5373c29632fSRichard Henderson             return false;
5383c29632fSRichard Henderson         }
5393c29632fSRichard Henderson         return !(env->daif & PSTATE_A);
540310cedf3SRichard Henderson     default:
541310cedf3SRichard Henderson         g_assert_not_reached();
542310cedf3SRichard Henderson     }
543310cedf3SRichard Henderson 
544310cedf3SRichard Henderson     /*
545310cedf3SRichard Henderson      * Use the target EL, current execution state and SCR/HCR settings to
546310cedf3SRichard Henderson      * determine whether the corresponding CPSR bit is used to mask the
547310cedf3SRichard Henderson      * interrupt.
548310cedf3SRichard Henderson      */
549310cedf3SRichard Henderson     if ((target_el > cur_el) && (target_el != 1)) {
550310cedf3SRichard Henderson         /* Exceptions targeting a higher EL may not be maskable */
551310cedf3SRichard Henderson         if (arm_feature(env, ARM_FEATURE_AARCH64)) {
552310cedf3SRichard Henderson             /*
553310cedf3SRichard Henderson              * 64-bit masking rules are simple: exceptions to EL3
554310cedf3SRichard Henderson              * can't be masked, and exceptions to EL2 can only be
555310cedf3SRichard Henderson              * masked from Secure state. The HCR and SCR settings
556310cedf3SRichard Henderson              * don't affect the masking logic, only the interrupt routing.
557310cedf3SRichard Henderson              */
558926c1b97SRémi Denis-Courmont             if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) {
55916e07f78SRichard Henderson                 unmasked = true;
560310cedf3SRichard Henderson             }
561310cedf3SRichard Henderson         } else {
562310cedf3SRichard Henderson             /*
563310cedf3SRichard Henderson              * The old 32-bit-only environment has a more complicated
564310cedf3SRichard Henderson              * masking setup. HCR and SCR bits not only affect interrupt
565310cedf3SRichard Henderson              * routing but also change the behaviour of masking.
566310cedf3SRichard Henderson              */
567310cedf3SRichard Henderson             bool hcr, scr;
568310cedf3SRichard Henderson 
569310cedf3SRichard Henderson             switch (excp_idx) {
570310cedf3SRichard Henderson             case EXCP_FIQ:
571310cedf3SRichard Henderson                 /*
572310cedf3SRichard Henderson                  * If FIQs are routed to EL3 or EL2 then there are cases where
573310cedf3SRichard Henderson                  * we override the CPSR.F in determining if the exception is
574310cedf3SRichard Henderson                  * masked or not. If neither of these are set then we fall back
575310cedf3SRichard Henderson                  * to the CPSR.F setting otherwise we further assess the state
576310cedf3SRichard Henderson                  * below.
577310cedf3SRichard Henderson                  */
578310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_FMO;
579310cedf3SRichard Henderson                 scr = (env->cp15.scr_el3 & SCR_FIQ);
580310cedf3SRichard Henderson 
581310cedf3SRichard Henderson                 /*
582310cedf3SRichard Henderson                  * When EL3 is 32-bit, the SCR.FW bit controls whether the
583310cedf3SRichard Henderson                  * CPSR.F bit masks FIQ interrupts when taken in non-secure
584310cedf3SRichard Henderson                  * state. If SCR.FW is set then FIQs can be masked by CPSR.F
585310cedf3SRichard Henderson                  * when non-secure but only when FIQs are only routed to EL3.
586310cedf3SRichard Henderson                  */
587310cedf3SRichard Henderson                 scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr);
588310cedf3SRichard Henderson                 break;
589310cedf3SRichard Henderson             case EXCP_IRQ:
590310cedf3SRichard Henderson                 /*
591310cedf3SRichard Henderson                  * When EL3 execution state is 32-bit, if HCR.IMO is set then
592310cedf3SRichard Henderson                  * we may override the CPSR.I masking when in non-secure state.
593310cedf3SRichard Henderson                  * The SCR.IRQ setting has already been taken into consideration
594310cedf3SRichard Henderson                  * when setting the target EL, so it does not have a further
595310cedf3SRichard Henderson                  * affect here.
596310cedf3SRichard Henderson                  */
597310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_IMO;
598310cedf3SRichard Henderson                 scr = false;
599310cedf3SRichard Henderson                 break;
600310cedf3SRichard Henderson             default:
601310cedf3SRichard Henderson                 g_assert_not_reached();
602310cedf3SRichard Henderson             }
603310cedf3SRichard Henderson 
604310cedf3SRichard Henderson             if ((scr || hcr) && !secure) {
60516e07f78SRichard Henderson                 unmasked = true;
606310cedf3SRichard Henderson             }
607310cedf3SRichard Henderson         }
608310cedf3SRichard Henderson     }
609310cedf3SRichard Henderson 
610310cedf3SRichard Henderson     /*
611310cedf3SRichard Henderson      * The PSTATE bits only mask the interrupt if we have not overriden the
612310cedf3SRichard Henderson      * ability above.
613310cedf3SRichard Henderson      */
614310cedf3SRichard Henderson     return unmasked || pstate_unmasked;
615310cedf3SRichard Henderson }
616310cedf3SRichard Henderson 
617083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
618fcf5ef2aSThomas Huth {
619fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
620fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
621fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
622fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
623be879556SRichard Henderson     uint64_t hcr_el2 = arm_hcr_el2_eff(env);
624fcf5ef2aSThomas Huth     uint32_t target_el;
625fcf5ef2aSThomas Huth     uint32_t excp_idx;
626d63d0ec5SRichard Henderson 
627d63d0ec5SRichard Henderson     /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */
628fcf5ef2aSThomas Huth 
629fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
630fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
631fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
632be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
633be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
634d63d0ec5SRichard Henderson             goto found;
635fcf5ef2aSThomas Huth         }
636fcf5ef2aSThomas Huth     }
637fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
638fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
639fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
640be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
641be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
642d63d0ec5SRichard Henderson             goto found;
643fcf5ef2aSThomas Huth         }
644fcf5ef2aSThomas Huth     }
645fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
646fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
647fcf5ef2aSThomas Huth         target_el = 1;
648be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
649be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
650d63d0ec5SRichard Henderson             goto found;
651fcf5ef2aSThomas Huth         }
652fcf5ef2aSThomas Huth     }
653fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
654fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
655fcf5ef2aSThomas Huth         target_el = 1;
656be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
657be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
658d63d0ec5SRichard Henderson             goto found;
659d63d0ec5SRichard Henderson         }
660d63d0ec5SRichard Henderson     }
6613c29632fSRichard Henderson     if (interrupt_request & CPU_INTERRUPT_VSERR) {
6623c29632fSRichard Henderson         excp_idx = EXCP_VSERR;
6633c29632fSRichard Henderson         target_el = 1;
6643c29632fSRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
6653c29632fSRichard Henderson                               cur_el, secure, hcr_el2)) {
6663c29632fSRichard Henderson             /* Taking a virtual abort clears HCR_EL2.VSE */
6673c29632fSRichard Henderson             env->cp15.hcr_el2 &= ~HCR_VSE;
6683c29632fSRichard Henderson             cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR);
6693c29632fSRichard Henderson             goto found;
6703c29632fSRichard Henderson         }
6713c29632fSRichard Henderson     }
672d63d0ec5SRichard Henderson     return false;
673d63d0ec5SRichard Henderson 
674d63d0ec5SRichard Henderson  found:
675fcf5ef2aSThomas Huth     cs->exception_index = excp_idx;
676fcf5ef2aSThomas Huth     env->exception.target_el = target_el;
67778271684SClaudio Fontana     cc->tcg_ops->do_interrupt(cs);
678d63d0ec5SRichard Henderson     return true;
679fcf5ef2aSThomas Huth }
680083afd18SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
681fcf5ef2aSThomas Huth 
68289430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu)
68389430fc6SPeter Maydell {
68489430fc6SPeter Maydell     /*
68589430fc6SPeter Maydell      * Update the interrupt level for VIRQ, which is the logical OR of
68689430fc6SPeter Maydell      * the HCR_EL2.VI bit and the input line level from the GIC.
68789430fc6SPeter Maydell      */
68889430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
68989430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
69089430fc6SPeter Maydell 
69189430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VI) ||
69289430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VIRQ);
69389430fc6SPeter Maydell 
69489430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) {
69589430fc6SPeter Maydell         if (new_state) {
69689430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VIRQ);
69789430fc6SPeter Maydell         } else {
69889430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ);
69989430fc6SPeter Maydell         }
70089430fc6SPeter Maydell     }
70189430fc6SPeter Maydell }
70289430fc6SPeter Maydell 
70389430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu)
70489430fc6SPeter Maydell {
70589430fc6SPeter Maydell     /*
70689430fc6SPeter Maydell      * Update the interrupt level for VFIQ, which is the logical OR of
70789430fc6SPeter Maydell      * the HCR_EL2.VF bit and the input line level from the GIC.
70889430fc6SPeter Maydell      */
70989430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
71089430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
71189430fc6SPeter Maydell 
71289430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VF) ||
71389430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VFIQ);
71489430fc6SPeter Maydell 
71589430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) {
71689430fc6SPeter Maydell         if (new_state) {
71789430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VFIQ);
71889430fc6SPeter Maydell         } else {
71989430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ);
72089430fc6SPeter Maydell         }
72189430fc6SPeter Maydell     }
72289430fc6SPeter Maydell }
72389430fc6SPeter Maydell 
7243c29632fSRichard Henderson void arm_cpu_update_vserr(ARMCPU *cpu)
7253c29632fSRichard Henderson {
7263c29632fSRichard Henderson     /*
7273c29632fSRichard Henderson      * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit.
7283c29632fSRichard Henderson      */
7293c29632fSRichard Henderson     CPUARMState *env = &cpu->env;
7303c29632fSRichard Henderson     CPUState *cs = CPU(cpu);
7313c29632fSRichard Henderson 
7323c29632fSRichard Henderson     bool new_state = env->cp15.hcr_el2 & HCR_VSE;
7333c29632fSRichard Henderson 
7343c29632fSRichard Henderson     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) {
7353c29632fSRichard Henderson         if (new_state) {
7363c29632fSRichard Henderson             cpu_interrupt(cs, CPU_INTERRUPT_VSERR);
7373c29632fSRichard Henderson         } else {
7383c29632fSRichard Henderson             cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR);
7393c29632fSRichard Henderson         }
7403c29632fSRichard Henderson     }
7413c29632fSRichard Henderson }
7423c29632fSRichard Henderson 
743fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
744fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
745fcf5ef2aSThomas Huth {
746fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
747fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
748fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
749fcf5ef2aSThomas Huth     static const int mask[] = {
750fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
751fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
752fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
753fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
754fcf5ef2aSThomas Huth     };
755fcf5ef2aSThomas Huth 
7569acd2d33SPeter Maydell     if (!arm_feature(env, ARM_FEATURE_EL2) &&
7579acd2d33SPeter Maydell         (irq == ARM_CPU_VIRQ || irq == ARM_CPU_VFIQ)) {
7589acd2d33SPeter Maydell         /*
7599acd2d33SPeter Maydell          * The GIC might tell us about VIRQ and VFIQ state, but if we don't
7609acd2d33SPeter Maydell          * have EL2 support we don't care. (Unless the guest is doing something
7619acd2d33SPeter Maydell          * silly this will only be calls saying "level is still 0".)
7629acd2d33SPeter Maydell          */
7639acd2d33SPeter Maydell         return;
7649acd2d33SPeter Maydell     }
7659acd2d33SPeter Maydell 
766ed89f078SPeter Maydell     if (level) {
767ed89f078SPeter Maydell         env->irq_line_state |= mask[irq];
768ed89f078SPeter Maydell     } else {
769ed89f078SPeter Maydell         env->irq_line_state &= ~mask[irq];
770ed89f078SPeter Maydell     }
771ed89f078SPeter Maydell 
772fcf5ef2aSThomas Huth     switch (irq) {
773fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
77489430fc6SPeter Maydell         arm_cpu_update_virq(cpu);
77589430fc6SPeter Maydell         break;
776fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
77789430fc6SPeter Maydell         arm_cpu_update_vfiq(cpu);
77889430fc6SPeter Maydell         break;
779fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
780fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
781fcf5ef2aSThomas Huth         if (level) {
782fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
783fcf5ef2aSThomas Huth         } else {
784fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
785fcf5ef2aSThomas Huth         }
786fcf5ef2aSThomas Huth         break;
787fcf5ef2aSThomas Huth     default:
788fcf5ef2aSThomas Huth         g_assert_not_reached();
789fcf5ef2aSThomas Huth     }
790fcf5ef2aSThomas Huth }
791fcf5ef2aSThomas Huth 
792fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
793fcf5ef2aSThomas Huth {
794fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
795fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
796ed89f078SPeter Maydell     CPUARMState *env = &cpu->env;
797fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
798ed89f078SPeter Maydell     uint32_t linestate_bit;
799f6530926SEric Auger     int irq_id;
800fcf5ef2aSThomas Huth 
801fcf5ef2aSThomas Huth     switch (irq) {
802fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
803f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_IRQ;
804ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_HARD;
805fcf5ef2aSThomas Huth         break;
806fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
807f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_FIQ;
808ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_FIQ;
809fcf5ef2aSThomas Huth         break;
810fcf5ef2aSThomas Huth     default:
811fcf5ef2aSThomas Huth         g_assert_not_reached();
812fcf5ef2aSThomas Huth     }
813ed89f078SPeter Maydell 
814ed89f078SPeter Maydell     if (level) {
815ed89f078SPeter Maydell         env->irq_line_state |= linestate_bit;
816ed89f078SPeter Maydell     } else {
817ed89f078SPeter Maydell         env->irq_line_state &= ~linestate_bit;
818ed89f078SPeter Maydell     }
819f6530926SEric Auger     kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level);
820fcf5ef2aSThomas Huth #endif
821fcf5ef2aSThomas Huth }
822fcf5ef2aSThomas Huth 
823fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
824fcf5ef2aSThomas Huth {
825fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
826fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
827fcf5ef2aSThomas Huth 
828fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
829fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
830fcf5ef2aSThomas Huth }
831fcf5ef2aSThomas Huth 
832fcf5ef2aSThomas Huth #endif
833fcf5ef2aSThomas Huth 
834fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
835fcf5ef2aSThomas Huth {
836fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
837fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
8387bcdbf51SRichard Henderson     bool sctlr_b;
839fcf5ef2aSThomas Huth 
840fcf5ef2aSThomas Huth     if (is_a64(env)) {
841110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
84215fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
84315fa1a0aSRichard Henderson         info->cap_insn_split = 4;
844110f6c70SRichard Henderson     } else {
845110f6c70SRichard Henderson         int cap_mode;
846110f6c70SRichard Henderson         if (env->thumb) {
84715fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
84815fa1a0aSRichard Henderson             info->cap_insn_split = 4;
849110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
850fcf5ef2aSThomas Huth         } else {
85115fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
85215fa1a0aSRichard Henderson             info->cap_insn_split = 4;
853110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
854fcf5ef2aSThomas Huth         }
855110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
856110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
857110f6c70SRichard Henderson         }
858110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
859110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
860110f6c70SRichard Henderson         }
861110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
862110f6c70SRichard Henderson         info->cap_mode = cap_mode;
863fcf5ef2aSThomas Huth     }
8647bcdbf51SRichard Henderson 
8657bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
8667bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
867ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
868fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
869fcf5ef2aSThomas Huth #else
870fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
871fcf5ef2aSThomas Huth #endif
872fcf5ef2aSThomas Huth     }
873f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
8747bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
8757bcdbf51SRichard Henderson     if (sctlr_b) {
876f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
877f7478a92SJulian Brown     }
8787bcdbf51SRichard Henderson #endif
879fcf5ef2aSThomas Huth }
880fcf5ef2aSThomas Huth 
88186480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64
88286480615SPhilippe Mathieu-Daudé 
88386480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
88486480615SPhilippe Mathieu-Daudé {
88586480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
88686480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
88786480615SPhilippe Mathieu-Daudé     uint32_t psr = pstate_read(env);
88886480615SPhilippe Mathieu-Daudé     int i;
88986480615SPhilippe Mathieu-Daudé     int el = arm_current_el(env);
89086480615SPhilippe Mathieu-Daudé     const char *ns_status;
8917a867dd5SRichard Henderson     bool sve;
89286480615SPhilippe Mathieu-Daudé 
89386480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc);
89486480615SPhilippe Mathieu-Daudé     for (i = 0; i < 32; i++) {
89586480615SPhilippe Mathieu-Daudé         if (i == 31) {
89686480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]);
89786480615SPhilippe Mathieu-Daudé         } else {
89886480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i],
89986480615SPhilippe Mathieu-Daudé                          (i + 2) % 3 ? " " : "\n");
90086480615SPhilippe Mathieu-Daudé         }
90186480615SPhilippe Mathieu-Daudé     }
90286480615SPhilippe Mathieu-Daudé 
90386480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) {
90486480615SPhilippe Mathieu-Daudé         ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
90586480615SPhilippe Mathieu-Daudé     } else {
90686480615SPhilippe Mathieu-Daudé         ns_status = "";
90786480615SPhilippe Mathieu-Daudé     }
90886480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c",
90986480615SPhilippe Mathieu-Daudé                  psr,
91086480615SPhilippe Mathieu-Daudé                  psr & PSTATE_N ? 'N' : '-',
91186480615SPhilippe Mathieu-Daudé                  psr & PSTATE_Z ? 'Z' : '-',
91286480615SPhilippe Mathieu-Daudé                  psr & PSTATE_C ? 'C' : '-',
91386480615SPhilippe Mathieu-Daudé                  psr & PSTATE_V ? 'V' : '-',
91486480615SPhilippe Mathieu-Daudé                  ns_status,
91586480615SPhilippe Mathieu-Daudé                  el,
91686480615SPhilippe Mathieu-Daudé                  psr & PSTATE_SP ? 'h' : 't');
91786480615SPhilippe Mathieu-Daudé 
9187a867dd5SRichard Henderson     if (cpu_isar_feature(aa64_sme, cpu)) {
9197a867dd5SRichard Henderson         qemu_fprintf(f, "  SVCR=%08" PRIx64 " %c%c",
9207a867dd5SRichard Henderson                      env->svcr,
9217a867dd5SRichard Henderson                      (FIELD_EX64(env->svcr, SVCR, ZA) ? 'Z' : '-'),
9227a867dd5SRichard Henderson                      (FIELD_EX64(env->svcr, SVCR, SM) ? 'S' : '-'));
9237a867dd5SRichard Henderson     }
92486480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_bti, cpu)) {
92586480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "  BTYPE=%d", (psr & PSTATE_BTYPE) >> 10);
92686480615SPhilippe Mathieu-Daudé     }
92786480615SPhilippe Mathieu-Daudé     if (!(flags & CPU_DUMP_FPU)) {
92886480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "\n");
92986480615SPhilippe Mathieu-Daudé         return;
93086480615SPhilippe Mathieu-Daudé     }
93186480615SPhilippe Mathieu-Daudé     if (fp_exception_el(env, el) != 0) {
93286480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "    FPU disabled\n");
93386480615SPhilippe Mathieu-Daudé         return;
93486480615SPhilippe Mathieu-Daudé     }
93586480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "     FPCR=%08x FPSR=%08x\n",
93686480615SPhilippe Mathieu-Daudé                  vfp_get_fpcr(env), vfp_get_fpsr(env));
93786480615SPhilippe Mathieu-Daudé 
9387a867dd5SRichard Henderson     if (cpu_isar_feature(aa64_sme, cpu) && FIELD_EX64(env->svcr, SVCR, SM)) {
9397a867dd5SRichard Henderson         sve = sme_exception_el(env, el) == 0;
9407a867dd5SRichard Henderson     } else if (cpu_isar_feature(aa64_sve, cpu)) {
9417a867dd5SRichard Henderson         sve = sve_exception_el(env, el) == 0;
9427a867dd5SRichard Henderson     } else {
9437a867dd5SRichard Henderson         sve = false;
9447a867dd5SRichard Henderson     }
9457a867dd5SRichard Henderson 
9467a867dd5SRichard Henderson     if (sve) {
9475ef3cc56SRichard Henderson         int j, zcr_len = sve_vqm1_for_el(env, el);
94886480615SPhilippe Mathieu-Daudé 
94986480615SPhilippe Mathieu-Daudé         for (i = 0; i <= FFR_PRED_NUM; i++) {
95086480615SPhilippe Mathieu-Daudé             bool eol;
95186480615SPhilippe Mathieu-Daudé             if (i == FFR_PRED_NUM) {
95286480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "FFR=");
95386480615SPhilippe Mathieu-Daudé                 /* It's last, so end the line.  */
95486480615SPhilippe Mathieu-Daudé                 eol = true;
95586480615SPhilippe Mathieu-Daudé             } else {
95686480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "P%02d=", i);
95786480615SPhilippe Mathieu-Daudé                 switch (zcr_len) {
95886480615SPhilippe Mathieu-Daudé                 case 0:
95986480615SPhilippe Mathieu-Daudé                     eol = i % 8 == 7;
96086480615SPhilippe Mathieu-Daudé                     break;
96186480615SPhilippe Mathieu-Daudé                 case 1:
96286480615SPhilippe Mathieu-Daudé                     eol = i % 6 == 5;
96386480615SPhilippe Mathieu-Daudé                     break;
96486480615SPhilippe Mathieu-Daudé                 case 2:
96586480615SPhilippe Mathieu-Daudé                 case 3:
96686480615SPhilippe Mathieu-Daudé                     eol = i % 3 == 2;
96786480615SPhilippe Mathieu-Daudé                     break;
96886480615SPhilippe Mathieu-Daudé                 default:
96986480615SPhilippe Mathieu-Daudé                     /* More than one quadword per predicate.  */
97086480615SPhilippe Mathieu-Daudé                     eol = true;
97186480615SPhilippe Mathieu-Daudé                     break;
97286480615SPhilippe Mathieu-Daudé                 }
97386480615SPhilippe Mathieu-Daudé             }
97486480615SPhilippe Mathieu-Daudé             for (j = zcr_len / 4; j >= 0; j--) {
97586480615SPhilippe Mathieu-Daudé                 int digits;
97686480615SPhilippe Mathieu-Daudé                 if (j * 4 + 4 <= zcr_len + 1) {
97786480615SPhilippe Mathieu-Daudé                     digits = 16;
97886480615SPhilippe Mathieu-Daudé                 } else {
97986480615SPhilippe Mathieu-Daudé                     digits = (zcr_len % 4 + 1) * 4;
98086480615SPhilippe Mathieu-Daudé                 }
98186480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "%0*" PRIx64 "%s", digits,
98286480615SPhilippe Mathieu-Daudé                              env->vfp.pregs[i].p[j],
98386480615SPhilippe Mathieu-Daudé                              j ? ":" : eol ? "\n" : " ");
98486480615SPhilippe Mathieu-Daudé             }
98586480615SPhilippe Mathieu-Daudé         }
98686480615SPhilippe Mathieu-Daudé 
98786480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
98886480615SPhilippe Mathieu-Daudé             if (zcr_len == 0) {
98986480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s",
99086480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[1],
99186480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[0], i & 1 ? "\n" : " ");
99286480615SPhilippe Mathieu-Daudé             } else if (zcr_len == 1) {
99386480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64
99486480615SPhilippe Mathieu-Daudé                              ":%016" PRIx64 ":%016" PRIx64 "\n",
99586480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2],
99686480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]);
99786480615SPhilippe Mathieu-Daudé             } else {
99886480615SPhilippe Mathieu-Daudé                 for (j = zcr_len; j >= 0; j--) {
99986480615SPhilippe Mathieu-Daudé                     bool odd = (zcr_len - j) % 2 != 0;
100086480615SPhilippe Mathieu-Daudé                     if (j == zcr_len) {
100186480615SPhilippe Mathieu-Daudé                         qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1);
100286480615SPhilippe Mathieu-Daudé                     } else if (!odd) {
100386480615SPhilippe Mathieu-Daudé                         if (j > 0) {
100486480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "   [%x-%x]=", j, j - 1);
100586480615SPhilippe Mathieu-Daudé                         } else {
100686480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "     [%x]=", j);
100786480615SPhilippe Mathieu-Daudé                         }
100886480615SPhilippe Mathieu-Daudé                     }
100986480615SPhilippe Mathieu-Daudé                     qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s",
101086480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2 + 1],
101186480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2],
101286480615SPhilippe Mathieu-Daudé                                  odd || j == 0 ? "\n" : ":");
101386480615SPhilippe Mathieu-Daudé                 }
101486480615SPhilippe Mathieu-Daudé             }
101586480615SPhilippe Mathieu-Daudé         }
101686480615SPhilippe Mathieu-Daudé     } else {
101786480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
101886480615SPhilippe Mathieu-Daudé             uint64_t *q = aa64_vfp_qreg(env, i);
101986480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s",
102086480615SPhilippe Mathieu-Daudé                          i, q[1], q[0], (i & 1 ? "\n" : " "));
102186480615SPhilippe Mathieu-Daudé         }
102286480615SPhilippe Mathieu-Daudé     }
102386480615SPhilippe Mathieu-Daudé }
102486480615SPhilippe Mathieu-Daudé 
102586480615SPhilippe Mathieu-Daudé #else
102686480615SPhilippe Mathieu-Daudé 
102786480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
102886480615SPhilippe Mathieu-Daudé {
102986480615SPhilippe Mathieu-Daudé     g_assert_not_reached();
103086480615SPhilippe Mathieu-Daudé }
103186480615SPhilippe Mathieu-Daudé 
103286480615SPhilippe Mathieu-Daudé #endif
103386480615SPhilippe Mathieu-Daudé 
103486480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags)
103586480615SPhilippe Mathieu-Daudé {
103686480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
103786480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
103886480615SPhilippe Mathieu-Daudé     int i;
103986480615SPhilippe Mathieu-Daudé 
104086480615SPhilippe Mathieu-Daudé     if (is_a64(env)) {
104186480615SPhilippe Mathieu-Daudé         aarch64_cpu_dump_state(cs, f, flags);
104286480615SPhilippe Mathieu-Daudé         return;
104386480615SPhilippe Mathieu-Daudé     }
104486480615SPhilippe Mathieu-Daudé 
104586480615SPhilippe Mathieu-Daudé     for (i = 0; i < 16; i++) {
104686480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]);
104786480615SPhilippe Mathieu-Daudé         if ((i % 4) == 3) {
104886480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "\n");
104986480615SPhilippe Mathieu-Daudé         } else {
105086480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " ");
105186480615SPhilippe Mathieu-Daudé         }
105286480615SPhilippe Mathieu-Daudé     }
105386480615SPhilippe Mathieu-Daudé 
105486480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_M)) {
105586480615SPhilippe Mathieu-Daudé         uint32_t xpsr = xpsr_read(env);
105686480615SPhilippe Mathieu-Daudé         const char *mode;
105786480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
105886480615SPhilippe Mathieu-Daudé 
105986480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
106086480615SPhilippe Mathieu-Daudé             ns_status = env->v7m.secure ? "S " : "NS ";
106186480615SPhilippe Mathieu-Daudé         }
106286480615SPhilippe Mathieu-Daudé 
106386480615SPhilippe Mathieu-Daudé         if (xpsr & XPSR_EXCP) {
106486480615SPhilippe Mathieu-Daudé             mode = "handler";
106586480615SPhilippe Mathieu-Daudé         } else {
106686480615SPhilippe Mathieu-Daudé             if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) {
106786480615SPhilippe Mathieu-Daudé                 mode = "unpriv-thread";
106886480615SPhilippe Mathieu-Daudé             } else {
106986480615SPhilippe Mathieu-Daudé                 mode = "priv-thread";
107086480615SPhilippe Mathieu-Daudé             }
107186480615SPhilippe Mathieu-Daudé         }
107286480615SPhilippe Mathieu-Daudé 
107386480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n",
107486480615SPhilippe Mathieu-Daudé                      xpsr,
107586480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_N ? 'N' : '-',
107686480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_Z ? 'Z' : '-',
107786480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_C ? 'C' : '-',
107886480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_V ? 'V' : '-',
107986480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_T ? 'T' : 'A',
108086480615SPhilippe Mathieu-Daudé                      ns_status,
108186480615SPhilippe Mathieu-Daudé                      mode);
108286480615SPhilippe Mathieu-Daudé     } else {
108386480615SPhilippe Mathieu-Daudé         uint32_t psr = cpsr_read(env);
108486480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
108586480615SPhilippe Mathieu-Daudé 
108686480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_EL3) &&
108786480615SPhilippe Mathieu-Daudé             (psr & CPSR_M) != ARM_CPU_MODE_MON) {
108886480615SPhilippe Mathieu-Daudé             ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
108986480615SPhilippe Mathieu-Daudé         }
109086480615SPhilippe Mathieu-Daudé 
109186480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n",
109286480615SPhilippe Mathieu-Daudé                      psr,
109386480615SPhilippe Mathieu-Daudé                      psr & CPSR_N ? 'N' : '-',
109486480615SPhilippe Mathieu-Daudé                      psr & CPSR_Z ? 'Z' : '-',
109586480615SPhilippe Mathieu-Daudé                      psr & CPSR_C ? 'C' : '-',
109686480615SPhilippe Mathieu-Daudé                      psr & CPSR_V ? 'V' : '-',
109786480615SPhilippe Mathieu-Daudé                      psr & CPSR_T ? 'T' : 'A',
109886480615SPhilippe Mathieu-Daudé                      ns_status,
109986480615SPhilippe Mathieu-Daudé                      aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26);
110086480615SPhilippe Mathieu-Daudé     }
110186480615SPhilippe Mathieu-Daudé 
110286480615SPhilippe Mathieu-Daudé     if (flags & CPU_DUMP_FPU) {
110386480615SPhilippe Mathieu-Daudé         int numvfpregs = 0;
1104a6627f5fSRichard Henderson         if (cpu_isar_feature(aa32_simd_r32, cpu)) {
1105a6627f5fSRichard Henderson             numvfpregs = 32;
11067fbc6a40SRichard Henderson         } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
1107a6627f5fSRichard Henderson             numvfpregs = 16;
110886480615SPhilippe Mathieu-Daudé         }
110986480615SPhilippe Mathieu-Daudé         for (i = 0; i < numvfpregs; i++) {
111086480615SPhilippe Mathieu-Daudé             uint64_t v = *aa32_vfp_dreg(env, i);
111186480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n",
111286480615SPhilippe Mathieu-Daudé                          i * 2, (uint32_t)v,
111386480615SPhilippe Mathieu-Daudé                          i * 2 + 1, (uint32_t)(v >> 32),
111486480615SPhilippe Mathieu-Daudé                          i, v);
111586480615SPhilippe Mathieu-Daudé         }
111686480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env));
1117aa291908SPeter Maydell         if (cpu_isar_feature(aa32_mve, cpu)) {
1118aa291908SPeter Maydell             qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr);
1119aa291908SPeter Maydell         }
112086480615SPhilippe Mathieu-Daudé     }
112186480615SPhilippe Mathieu-Daudé }
112286480615SPhilippe Mathieu-Daudé 
112346de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
112446de5913SIgor Mammedov {
112546de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
112646de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
112746de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
112846de5913SIgor Mammedov }
112946de5913SIgor Mammedov 
1130fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
1131fcf5ef2aSThomas Huth {
1132fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1133fcf5ef2aSThomas Huth 
11347506ed90SRichard Henderson     cpu_set_cpustate_pointers(cpu);
11355860362dSRichard Henderson     cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal,
1136c27f5d3aSRichard Henderson                                          NULL, g_free);
1137fcf5ef2aSThomas Huth 
1138b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
113908267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
114008267487SAaron Lindsay 
1141b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY
1142b3d52804SRichard Henderson # ifdef TARGET_AARCH64
1143b3d52804SRichard Henderson     /*
1144e74c0976SRichard Henderson      * The linux kernel defaults to 512-bit for SVE, and 256-bit for SME.
1145e74c0976SRichard Henderson      * These values were chosen to fit within the default signal frame.
1146e74c0976SRichard Henderson      * See documentation for /proc/sys/abi/{sve,sme}_default_vector_length,
1147e74c0976SRichard Henderson      * and our corresponding cpu property.
1148b3d52804SRichard Henderson      */
1149b3d52804SRichard Henderson     cpu->sve_default_vq = 4;
1150e74c0976SRichard Henderson     cpu->sme_default_vq = 2;
1151b3d52804SRichard Henderson # endif
1152b3d52804SRichard Henderson #else
1153fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
1154fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1155fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
1156fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
1157fcf5ef2aSThomas Huth          */
1158fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
1159fcf5ef2aSThomas Huth     } else {
1160fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
1161fcf5ef2aSThomas Huth     }
1162fcf5ef2aSThomas Huth 
1163fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
1164fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
1165aa1b3111SPeter Maydell 
1166aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
1167aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
116807f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
116907f48730SAndrew Jones                              "pmu-interrupt", 1);
1170fcf5ef2aSThomas Huth #endif
1171fcf5ef2aSThomas Huth 
1172fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
1173fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
1174fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
1175fcf5ef2aSThomas Huth      */
1176fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
11770dc71c70SAkihiko Odaki     cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */
1178fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
1179fcf5ef2aSThomas Huth 
11802c9c0bf9SAlexander Graf     if (tcg_enabled() || hvf_enabled()) {
11810dc71c70SAkihiko Odaki         /* TCG and HVF implement PSCI 1.1 */
11820dc71c70SAkihiko Odaki         cpu->psci_version = QEMU_PSCI_VERSION_1_1;
1183fcf5ef2aSThomas Huth     }
1184fcf5ef2aSThomas Huth }
1185fcf5ef2aSThomas Huth 
118696eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property =
118796eec6b2SAndrew Jeffery             DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz,
118896eec6b2SAndrew Jeffery                                NANOSECONDS_PER_SECOND / GTIMER_SCALE);
118996eec6b2SAndrew Jeffery 
1190fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
1191fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
1192fcf5ef2aSThomas Huth 
1193fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
1194fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
1195fcf5ef2aSThomas Huth 
119645ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1197c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
1198c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
1199c25bd18aSPeter Maydell 
1200fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
1201fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
120245ca3a14SRichard Henderson #endif
1203fcf5ef2aSThomas Huth 
12043a062d57SJulian Brown static Property arm_cpu_cfgend_property =
12053a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
12063a062d57SJulian Brown 
120797a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property =
120897a28b0eSPeter Maydell             DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true);
120997a28b0eSPeter Maydell 
121097a28b0eSPeter Maydell static Property arm_cpu_has_neon_property =
121197a28b0eSPeter Maydell             DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true);
121297a28b0eSPeter Maydell 
1213ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property =
1214ea90db0aSPeter Maydell             DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true);
1215ea90db0aSPeter Maydell 
1216fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
1217fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
1218fcf5ef2aSThomas Huth 
12198d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
12208d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
12218d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
12228d92e26bSPeter Maydell  * to override that with an incorrect constant value.
12238d92e26bSPeter Maydell  */
1224fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
12258d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
12268d92e26bSPeter Maydell                                            pmsav7_dregion,
12278d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
1228fcf5ef2aSThomas Huth 
1229ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp)
1230ae502508SAndrew Jones {
1231ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1232ae502508SAndrew Jones 
1233ae502508SAndrew Jones     return cpu->has_pmu;
1234ae502508SAndrew Jones }
1235ae502508SAndrew Jones 
1236ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp)
1237ae502508SAndrew Jones {
1238ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1239ae502508SAndrew Jones 
1240ae502508SAndrew Jones     if (value) {
12417d20e681SPhilippe Mathieu-Daudé         if (kvm_enabled() && !kvm_arm_pmu_supported()) {
1242ae502508SAndrew Jones             error_setg(errp, "'pmu' feature not supported by KVM on this host");
1243ae502508SAndrew Jones             return;
1244ae502508SAndrew Jones         }
1245ae502508SAndrew Jones         set_feature(&cpu->env, ARM_FEATURE_PMU);
1246ae502508SAndrew Jones     } else {
1247ae502508SAndrew Jones         unset_feature(&cpu->env, ARM_FEATURE_PMU);
1248ae502508SAndrew Jones     }
1249ae502508SAndrew Jones     cpu->has_pmu = value;
1250ae502508SAndrew Jones }
1251ae502508SAndrew Jones 
12527def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu)
12537def8754SAndrew Jeffery {
125496eec6b2SAndrew Jeffery     /*
125596eec6b2SAndrew Jeffery      * The exact approach to calculating guest ticks is:
125696eec6b2SAndrew Jeffery      *
125796eec6b2SAndrew Jeffery      *     muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz,
125896eec6b2SAndrew Jeffery      *              NANOSECONDS_PER_SECOND);
125996eec6b2SAndrew Jeffery      *
126096eec6b2SAndrew Jeffery      * We don't do that. Rather we intentionally use integer division
126196eec6b2SAndrew Jeffery      * truncation below and in the caller for the conversion of host monotonic
126296eec6b2SAndrew Jeffery      * time to guest ticks to provide the exact inverse for the semantics of
126396eec6b2SAndrew Jeffery      * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so
126496eec6b2SAndrew Jeffery      * it loses precision when representing frequencies where
126596eec6b2SAndrew Jeffery      * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to
126696eec6b2SAndrew Jeffery      * provide an exact inverse leads to scheduling timers with negative
126796eec6b2SAndrew Jeffery      * periods, which in turn leads to sticky behaviour in the guest.
126896eec6b2SAndrew Jeffery      *
126996eec6b2SAndrew Jeffery      * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor
127096eec6b2SAndrew Jeffery      * cannot become zero.
127196eec6b2SAndrew Jeffery      */
12727def8754SAndrew Jeffery     return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ?
12737def8754SAndrew Jeffery       NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1;
12747def8754SAndrew Jeffery }
12757def8754SAndrew Jeffery 
127651e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj)
1277fcf5ef2aSThomas Huth {
1278fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1279fcf5ef2aSThomas Huth 
1280790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
1281790a1150SPeter Maydell      * in realize with the other feature-implication checks because
1282790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
1283790a1150SPeter Maydell      */
1284790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
1285790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
1286790a1150SPeter Maydell     }
1287790a1150SPeter Maydell 
1288fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
1289fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
129094d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property);
1291fcf5ef2aSThomas Huth     }
1292fcf5ef2aSThomas Huth 
1293fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
129494d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property);
1295fcf5ef2aSThomas Huth     }
1296fcf5ef2aSThomas Huth 
1297fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
12984a7319b7SEdgar E. Iglesias         object_property_add_uint64_ptr(obj, "rvbar",
12994a7319b7SEdgar E. Iglesias                                        &cpu->rvbar_prop,
13004a7319b7SEdgar E. Iglesias                                        OBJ_PROP_FLAG_READWRITE);
1301fcf5ef2aSThomas Huth     }
1302fcf5ef2aSThomas Huth 
130345ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1304fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
1305fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
1306fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
1307fcf5ef2aSThomas Huth          */
130894d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property);
1309fcf5ef2aSThomas Huth 
1310fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
1311fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
1312fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
1313fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
1314d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1315fcf5ef2aSThomas Huth     }
1316fcf5ef2aSThomas Huth 
1317c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
131894d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property);
1319c25bd18aSPeter Maydell     }
132045ca3a14SRichard Henderson #endif
1321c25bd18aSPeter Maydell 
1322fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
1323ae502508SAndrew Jones         cpu->has_pmu = true;
1324d2623129SMarkus Armbruster         object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu);
1325fcf5ef2aSThomas Huth     }
1326fcf5ef2aSThomas Huth 
132797a28b0eSPeter Maydell     /*
132897a28b0eSPeter Maydell      * Allow user to turn off VFP and Neon support, but only for TCG --
132997a28b0eSPeter Maydell      * KVM does not currently allow us to lie to the guest about its
133097a28b0eSPeter Maydell      * ID/feature registers, so the guest always sees what the host has.
133197a28b0eSPeter Maydell      */
13327d63183fSRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)
13337d63183fSRichard Henderson         ? cpu_isar_feature(aa64_fp_simd, cpu)
13347d63183fSRichard Henderson         : cpu_isar_feature(aa32_vfp, cpu)) {
133597a28b0eSPeter Maydell         cpu->has_vfp = true;
133697a28b0eSPeter Maydell         if (!kvm_enabled()) {
133794d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property);
133897a28b0eSPeter Maydell         }
133997a28b0eSPeter Maydell     }
134097a28b0eSPeter Maydell 
134197a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) {
134297a28b0eSPeter Maydell         cpu->has_neon = true;
134397a28b0eSPeter Maydell         if (!kvm_enabled()) {
134494d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property);
134597a28b0eSPeter Maydell         }
134697a28b0eSPeter Maydell     }
134797a28b0eSPeter Maydell 
1348ea90db0aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M) &&
1349ea90db0aSPeter Maydell         arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) {
135094d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property);
1351ea90db0aSPeter Maydell     }
1352ea90db0aSPeter Maydell 
1353452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
135494d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property);
1355fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
1356fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
135794d912d1SMarc-André Lureau                                      &arm_cpu_pmsav7_dregion_property);
1358fcf5ef2aSThomas Huth         }
1359fcf5ef2aSThomas Huth     }
1360fcf5ef2aSThomas Huth 
1361181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
1362181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
1363181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
1364d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1365f9f62e4cSPeter Maydell         /*
1366f9f62e4cSPeter Maydell          * M profile: initial value of the Secure VTOR. We can't just use
1367f9f62e4cSPeter Maydell          * a simple DEFINE_PROP_UINT32 for this because we want to permit
1368f9f62e4cSPeter Maydell          * the property to be set after realize.
1369f9f62e4cSPeter Maydell          */
137064a7b8deSFelipe Franciosi         object_property_add_uint32_ptr(obj, "init-svtor",
137164a7b8deSFelipe Franciosi                                        &cpu->init_svtor,
1372d2623129SMarkus Armbruster                                        OBJ_PROP_FLAG_READWRITE);
1373181962fdSPeter Maydell     }
13747cda2149SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
13757cda2149SPeter Maydell         /*
13767cda2149SPeter Maydell          * Initial value of the NS VTOR (for cores without the Security
13777cda2149SPeter Maydell          * extension, this is the only VTOR)
13787cda2149SPeter Maydell          */
13797cda2149SPeter Maydell         object_property_add_uint32_ptr(obj, "init-nsvtor",
13807cda2149SPeter Maydell                                        &cpu->init_nsvtor,
13817cda2149SPeter Maydell                                        OBJ_PROP_FLAG_READWRITE);
13827cda2149SPeter Maydell     }
1383181962fdSPeter Maydell 
1384bddd892eSPeter Maydell     /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */
1385bddd892eSPeter Maydell     object_property_add_uint32_ptr(obj, "psci-conduit",
1386bddd892eSPeter Maydell                                    &cpu->psci_conduit,
1387bddd892eSPeter Maydell                                    OBJ_PROP_FLAG_READWRITE);
1388bddd892eSPeter Maydell 
138994d912d1SMarc-André Lureau     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property);
139096eec6b2SAndrew Jeffery 
139196eec6b2SAndrew Jeffery     if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) {
139294d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property);
139396eec6b2SAndrew Jeffery     }
13949e6f8d8aSfangying 
13959e6f8d8aSfangying     if (kvm_enabled()) {
13969e6f8d8aSfangying         kvm_arm_add_vcpu_properties(obj);
13979e6f8d8aSfangying     }
13988bce44a2SRichard Henderson 
13998bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY
14008bce44a2SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) &&
14018bce44a2SRichard Henderson         cpu_isar_feature(aa64_mte, cpu)) {
14028bce44a2SRichard Henderson         object_property_add_link(obj, "tag-memory",
14038bce44a2SRichard Henderson                                  TYPE_MEMORY_REGION,
14048bce44a2SRichard Henderson                                  (Object **)&cpu->tag_memory,
14058bce44a2SRichard Henderson                                  qdev_prop_allow_set_link_before_realize,
14068bce44a2SRichard Henderson                                  OBJ_PROP_LINK_STRONG);
14078bce44a2SRichard Henderson 
14088bce44a2SRichard Henderson         if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
14098bce44a2SRichard Henderson             object_property_add_link(obj, "secure-tag-memory",
14108bce44a2SRichard Henderson                                      TYPE_MEMORY_REGION,
14118bce44a2SRichard Henderson                                      (Object **)&cpu->secure_tag_memory,
14128bce44a2SRichard Henderson                                      qdev_prop_allow_set_link_before_realize,
14138bce44a2SRichard Henderson                                      OBJ_PROP_LINK_STRONG);
14148bce44a2SRichard Henderson         }
14158bce44a2SRichard Henderson     }
14168bce44a2SRichard Henderson #endif
1417fcf5ef2aSThomas Huth }
1418fcf5ef2aSThomas Huth 
1419fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
1420fcf5ef2aSThomas Huth {
1421fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
142208267487SAaron Lindsay     ARMELChangeHook *hook, *next;
142308267487SAaron Lindsay 
1424fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
142508267487SAaron Lindsay 
1426b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
1427b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
1428b5c53d1bSAaron Lindsay         g_free(hook);
1429b5c53d1bSAaron Lindsay     }
143008267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
143108267487SAaron Lindsay         QLIST_REMOVE(hook, node);
143208267487SAaron Lindsay         g_free(hook);
143308267487SAaron Lindsay     }
14344e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
14354e7beb0cSAaron Lindsay OS     if (cpu->pmu_timer) {
14364e7beb0cSAaron Lindsay OS         timer_free(cpu->pmu_timer);
14374e7beb0cSAaron Lindsay OS     }
14384e7beb0cSAaron Lindsay OS #endif
1439fcf5ef2aSThomas Huth }
1440fcf5ef2aSThomas Huth 
14410df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp)
14420df9142dSAndrew Jones {
14430df9142dSAndrew Jones     Error *local_err = NULL;
14440df9142dSAndrew Jones 
144507301161SRichard Henderson #ifdef TARGET_AARCH64
14460df9142dSAndrew Jones     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
14470df9142dSAndrew Jones         arm_cpu_sve_finalize(cpu, &local_err);
14480df9142dSAndrew Jones         if (local_err != NULL) {
14490df9142dSAndrew Jones             error_propagate(errp, local_err);
14500df9142dSAndrew Jones             return;
14510df9142dSAndrew Jones         }
1452eb94284dSRichard Henderson 
1453e74c0976SRichard Henderson         arm_cpu_sme_finalize(cpu, &local_err);
1454e74c0976SRichard Henderson         if (local_err != NULL) {
1455e74c0976SRichard Henderson             error_propagate(errp, local_err);
1456e74c0976SRichard Henderson             return;
1457e74c0976SRichard Henderson         }
1458e74c0976SRichard Henderson 
1459eb94284dSRichard Henderson         arm_cpu_pauth_finalize(cpu, &local_err);
1460eb94284dSRichard Henderson         if (local_err != NULL) {
1461eb94284dSRichard Henderson             error_propagate(errp, local_err);
1462eb94284dSRichard Henderson             return;
1463eb94284dSRichard Henderson         }
146469b2265dSRichard Henderson 
146569b2265dSRichard Henderson         arm_cpu_lpa2_finalize(cpu, &local_err);
146669b2265dSRichard Henderson         if (local_err != NULL) {
146769b2265dSRichard Henderson             error_propagate(errp, local_err);
146869b2265dSRichard Henderson             return;
146969b2265dSRichard Henderson         }
1470eb94284dSRichard Henderson     }
147107301161SRichard Henderson #endif
147268970d1eSAndrew Jones 
147368970d1eSAndrew Jones     if (kvm_enabled()) {
147468970d1eSAndrew Jones         kvm_arm_steal_time_finalize(cpu, &local_err);
147568970d1eSAndrew Jones         if (local_err != NULL) {
147668970d1eSAndrew Jones             error_propagate(errp, local_err);
147768970d1eSAndrew Jones             return;
147868970d1eSAndrew Jones         }
147968970d1eSAndrew Jones     }
14800df9142dSAndrew Jones }
14810df9142dSAndrew Jones 
1482fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
1483fcf5ef2aSThomas Huth {
1484fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
1485fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
1486fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
1487fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1488fcf5ef2aSThomas Huth     int pagebits;
1489fcf5ef2aSThomas Huth     Error *local_err = NULL;
14900f8d06f1SRichard Henderson     bool no_aa32 = false;
1491fcf5ef2aSThomas Huth 
1492c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
1493c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
1494c4487d76SPeter Maydell      * this is the first point where we can report it.
1495c4487d76SPeter Maydell      */
1496c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
1497585df85eSPeter Maydell         if (!kvm_enabled() && !hvf_enabled()) {
1498585df85eSPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF");
1499c4487d76SPeter Maydell         } else {
1500c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
1501c4487d76SPeter Maydell         }
1502c4487d76SPeter Maydell         return;
1503c4487d76SPeter Maydell     }
1504c4487d76SPeter Maydell 
150595f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
150695f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
150795f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
150895f87565SPeter Maydell      * error and will result in segfaults if not caught here.
150995f87565SPeter Maydell      */
151095f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
151195f87565SPeter Maydell         if (!env->nvic) {
151295f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
151395f87565SPeter Maydell             return;
151495f87565SPeter Maydell         }
151595f87565SPeter Maydell     } else {
151695f87565SPeter Maydell         if (env->nvic) {
151795f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
151895f87565SPeter Maydell             return;
151995f87565SPeter Maydell         }
152095f87565SPeter Maydell     }
1521397cd31fSPeter Maydell 
1522045e5064SAlexander Graf     if (!tcg_enabled() && !qtest_enabled()) {
152349e7f191SPeter Maydell         /*
1524045e5064SAlexander Graf          * We assume that no accelerator except TCG (and the "not really an
1525045e5064SAlexander Graf          * accelerator" qtest) can handle these features, because Arm hardware
1526045e5064SAlexander Graf          * virtualization can't virtualize them.
1527045e5064SAlexander Graf          *
152849e7f191SPeter Maydell          * Catch all the cases which might cause us to create more than one
152949e7f191SPeter Maydell          * address space for the CPU (otherwise we will assert() later in
153049e7f191SPeter Maydell          * cpu_address_space_init()).
153149e7f191SPeter Maydell          */
153249e7f191SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M)) {
153349e7f191SPeter Maydell             error_setg(errp,
1534045e5064SAlexander Graf                        "Cannot enable %s when using an M-profile guest CPU",
1535045e5064SAlexander Graf                        current_accel_name());
153649e7f191SPeter Maydell             return;
153749e7f191SPeter Maydell         }
153849e7f191SPeter Maydell         if (cpu->has_el3) {
153949e7f191SPeter Maydell             error_setg(errp,
1540045e5064SAlexander Graf                        "Cannot enable %s when guest CPU has EL3 enabled",
1541045e5064SAlexander Graf                        current_accel_name());
154249e7f191SPeter Maydell             return;
154349e7f191SPeter Maydell         }
154449e7f191SPeter Maydell         if (cpu->tag_memory) {
154549e7f191SPeter Maydell             error_setg(errp,
1546045e5064SAlexander Graf                        "Cannot enable %s when guest CPUs has MTE enabled",
1547045e5064SAlexander Graf                        current_accel_name());
154849e7f191SPeter Maydell             return;
154949e7f191SPeter Maydell         }
155049e7f191SPeter Maydell     }
155149e7f191SPeter Maydell 
155296eec6b2SAndrew Jeffery     {
155396eec6b2SAndrew Jeffery         uint64_t scale;
155496eec6b2SAndrew Jeffery 
155596eec6b2SAndrew Jeffery         if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
155696eec6b2SAndrew Jeffery             if (!cpu->gt_cntfrq_hz) {
155796eec6b2SAndrew Jeffery                 error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz",
155896eec6b2SAndrew Jeffery                            cpu->gt_cntfrq_hz);
155996eec6b2SAndrew Jeffery                 return;
156096eec6b2SAndrew Jeffery             }
156196eec6b2SAndrew Jeffery             scale = gt_cntfrq_period_ns(cpu);
156296eec6b2SAndrew Jeffery         } else {
156396eec6b2SAndrew Jeffery             scale = GTIMER_SCALE;
156496eec6b2SAndrew Jeffery         }
156596eec6b2SAndrew Jeffery 
156696eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1567397cd31fSPeter Maydell                                                arm_gt_ptimer_cb, cpu);
156896eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1569397cd31fSPeter Maydell                                                arm_gt_vtimer_cb, cpu);
157096eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1571397cd31fSPeter Maydell                                               arm_gt_htimer_cb, cpu);
157296eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1573397cd31fSPeter Maydell                                               arm_gt_stimer_cb, cpu);
15748c94b071SRichard Henderson         cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
15758c94b071SRichard Henderson                                                   arm_gt_hvtimer_cb, cpu);
157696eec6b2SAndrew Jeffery     }
157795f87565SPeter Maydell #endif
157895f87565SPeter Maydell 
1579fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
1580fcf5ef2aSThomas Huth     if (local_err != NULL) {
1581fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
1582fcf5ef2aSThomas Huth         return;
1583fcf5ef2aSThomas Huth     }
1584fcf5ef2aSThomas Huth 
15850df9142dSAndrew Jones     arm_cpu_finalize_features(cpu, &local_err);
15860df9142dSAndrew Jones     if (local_err != NULL) {
15870df9142dSAndrew Jones         error_propagate(errp, local_err);
15880df9142dSAndrew Jones         return;
15890df9142dSAndrew Jones     }
15900df9142dSAndrew Jones 
159197a28b0eSPeter Maydell     if (arm_feature(env, ARM_FEATURE_AARCH64) &&
159297a28b0eSPeter Maydell         cpu->has_vfp != cpu->has_neon) {
159397a28b0eSPeter Maydell         /*
159497a28b0eSPeter Maydell          * This is an architectural requirement for AArch64; AArch32 is
159597a28b0eSPeter Maydell          * more flexible and permits VFP-no-Neon and Neon-no-VFP.
159697a28b0eSPeter Maydell          */
159797a28b0eSPeter Maydell         error_setg(errp,
159897a28b0eSPeter Maydell                    "AArch64 CPUs must have both VFP and Neon or neither");
159997a28b0eSPeter Maydell         return;
160097a28b0eSPeter Maydell     }
160197a28b0eSPeter Maydell 
160297a28b0eSPeter Maydell     if (!cpu->has_vfp) {
160397a28b0eSPeter Maydell         uint64_t t;
160497a28b0eSPeter Maydell         uint32_t u;
160597a28b0eSPeter Maydell 
160697a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
160797a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0);
160897a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
160997a28b0eSPeter Maydell 
161097a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
161197a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf);
161297a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
161397a28b0eSPeter Maydell 
161497a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
161597a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0);
16163c93dfa4SRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, BF16, 0);
161797a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
161897a28b0eSPeter Maydell 
161997a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
162097a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSP, 0);
162197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDP, 0);
162297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0);
162397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSQRT, 0);
162497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPROUND, 0);
1625532a3af5SPeter Maydell         if (!arm_feature(env, ARM_FEATURE_M)) {
1626532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR0, FPTRAP, 0);
1627532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR0, FPSHVEC, 0);
1628532a3af5SPeter Maydell         }
162997a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
163097a28b0eSPeter Maydell 
163197a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
163297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPFTZ, 0);
163397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPDNAN, 0);
163497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPHP, 0);
1635532a3af5SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M)) {
1636532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR1, FP16, 0);
1637532a3af5SPeter Maydell         }
163897a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
163997a28b0eSPeter Maydell 
164097a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
164197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, FPMISC, 0);
164297a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
164397a28b0eSPeter Maydell     }
164497a28b0eSPeter Maydell 
164597a28b0eSPeter Maydell     if (!cpu->has_neon) {
164697a28b0eSPeter Maydell         uint64_t t;
164797a28b0eSPeter Maydell         uint32_t u;
164897a28b0eSPeter Maydell 
164997a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_NEON);
165097a28b0eSPeter Maydell 
165197a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
1652eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0);
1653eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0);
1654eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0);
1655eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0);
1656eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0);
1657eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0);
165897a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0);
165997a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
166097a28b0eSPeter Maydell 
166197a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
166297a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0);
16633c93dfa4SRichard Henderson         t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0);
1664f8680aaaSRichard Henderson         t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0);
166597a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
166697a28b0eSPeter Maydell 
166797a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
166897a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf);
166997a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
167097a28b0eSPeter Maydell 
167197a28b0eSPeter Maydell         u = cpu->isar.id_isar5;
1672eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, AES, 0);
1673eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, SHA1, 0);
1674eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, SHA2, 0);
167597a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, RDM, 0);
167697a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, VCMA, 0);
167797a28b0eSPeter Maydell         cpu->isar.id_isar5 = u;
167897a28b0eSPeter Maydell 
167997a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
168097a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, DP, 0);
168197a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, FHM, 0);
16823c93dfa4SRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, BF16, 0);
1683f8680aaaSRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, I8MM, 0);
168497a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
168597a28b0eSPeter Maydell 
1686532a3af5SPeter Maydell         if (!arm_feature(env, ARM_FEATURE_M)) {
168797a28b0eSPeter Maydell             u = cpu->isar.mvfr1;
168897a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDLS, 0);
168997a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDINT, 0);
169097a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDSP, 0);
169197a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDHP, 0);
169297a28b0eSPeter Maydell             cpu->isar.mvfr1 = u;
169397a28b0eSPeter Maydell 
169497a28b0eSPeter Maydell             u = cpu->isar.mvfr2;
169597a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR2, SIMDMISC, 0);
169697a28b0eSPeter Maydell             cpu->isar.mvfr2 = u;
169797a28b0eSPeter Maydell         }
1698532a3af5SPeter Maydell     }
169997a28b0eSPeter Maydell 
170097a28b0eSPeter Maydell     if (!cpu->has_neon && !cpu->has_vfp) {
170197a28b0eSPeter Maydell         uint64_t t;
170297a28b0eSPeter Maydell         uint32_t u;
170397a28b0eSPeter Maydell 
170497a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
170597a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0);
170697a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
170797a28b0eSPeter Maydell 
170897a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
170997a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0);
171097a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
171197a28b0eSPeter Maydell 
171297a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
171397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, SIMDREG, 0);
171497a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
1715c52881bbSRichard Henderson 
1716c52881bbSRichard Henderson         /* Despite the name, this field covers both VFP and Neon */
1717c52881bbSRichard Henderson         u = cpu->isar.mvfr1;
1718c52881bbSRichard Henderson         u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0);
1719c52881bbSRichard Henderson         cpu->isar.mvfr1 = u;
172097a28b0eSPeter Maydell     }
172197a28b0eSPeter Maydell 
1722ea90db0aSPeter Maydell     if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) {
1723ea90db0aSPeter Maydell         uint32_t u;
1724ea90db0aSPeter Maydell 
1725ea90db0aSPeter Maydell         unset_feature(env, ARM_FEATURE_THUMB_DSP);
1726ea90db0aSPeter Maydell 
1727ea90db0aSPeter Maydell         u = cpu->isar.id_isar1;
1728ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1);
1729ea90db0aSPeter Maydell         cpu->isar.id_isar1 = u;
1730ea90db0aSPeter Maydell 
1731ea90db0aSPeter Maydell         u = cpu->isar.id_isar2;
1732ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTU, 1);
1733ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTS, 1);
1734ea90db0aSPeter Maydell         cpu->isar.id_isar2 = u;
1735ea90db0aSPeter Maydell 
1736ea90db0aSPeter Maydell         u = cpu->isar.id_isar3;
1737ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SIMD, 1);
1738ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0);
1739ea90db0aSPeter Maydell         cpu->isar.id_isar3 = u;
1740ea90db0aSPeter Maydell     }
1741ea90db0aSPeter Maydell 
1742fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
1743fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
17445256df88SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
17455256df88SRichard Henderson             set_feature(env, ARM_FEATURE_V7);
17465256df88SRichard Henderson         } else {
17475110e683SAaron Lindsay             set_feature(env, ARM_FEATURE_V7VE);
17485110e683SAaron Lindsay         }
17495256df88SRichard Henderson     }
17500f8d06f1SRichard Henderson 
17510f8d06f1SRichard Henderson     /*
17520f8d06f1SRichard Henderson      * There exist AArch64 cpus without AArch32 support.  When KVM
17530f8d06f1SRichard Henderson      * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
17540f8d06f1SRichard Henderson      * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
17558f4821d7SPeter Maydell      * As a general principle, we also do not make ID register
17568f4821d7SPeter Maydell      * consistency checks anywhere unless using TCG, because only
17578f4821d7SPeter Maydell      * for TCG would a consistency-check failure be a QEMU bug.
17580f8d06f1SRichard Henderson      */
17590f8d06f1SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
17600f8d06f1SRichard Henderson         no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
17610f8d06f1SRichard Henderson     }
17620f8d06f1SRichard Henderson 
17635110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
17645110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
17655110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
17665110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
17675110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
17685110e683SAaron Lindsay          * include the various other features that V7VE implies.
17695110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
17705110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
17715110e683SAaron Lindsay          */
1772873b73c0SPeter Maydell         assert(!tcg_enabled() || no_aa32 ||
1773873b73c0SPeter Maydell                cpu_isar_feature(aa32_arm_div, cpu));
1774fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
17755110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
1776fcf5ef2aSThomas Huth     }
1777fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
1778fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
1779fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
1780fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
1781fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1782fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
1783fcf5ef2aSThomas Huth         } else {
1784fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
1785fcf5ef2aSThomas Huth         }
178691db4642SCédric Le Goater 
178791db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
178891db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
178991db4642SCédric Le Goater          */
179091db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
1791fcf5ef2aSThomas Huth     }
1792fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
1793fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
1794fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
1795fcf5ef2aSThomas Huth     }
1796fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
1797fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
1798fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1799873b73c0SPeter Maydell             assert(!tcg_enabled() || no_aa32 ||
1800873b73c0SPeter Maydell                    cpu_isar_feature(aa32_jazelle, cpu));
1801fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
1802fcf5ef2aSThomas Huth         }
1803fcf5ef2aSThomas Huth     }
1804fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
1805fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
1806fcf5ef2aSThomas Huth     }
1807fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
1808fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
1809fcf5ef2aSThomas Huth     }
1810fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
1811fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
1812fcf5ef2aSThomas Huth     }
1813fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
1814fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
1815fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
1816fcf5ef2aSThomas Huth     }
1817fcf5ef2aSThomas Huth 
1818ea7ac69dSPeter Maydell     /*
1819ea7ac69dSPeter Maydell      * We rely on no XScale CPU having VFP so we can use the same bits in the
1820ea7ac69dSPeter Maydell      * TB flags field for VECSTRIDE and XSCALE_CPAR.
1821ea7ac69dSPeter Maydell      */
18227d63183fSRichard Henderson     assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) ||
18237d63183fSRichard Henderson            !cpu_isar_feature(aa32_vfp_simd, cpu) ||
18247d63183fSRichard Henderson            !arm_feature(env, ARM_FEATURE_XSCALE));
1825ea7ac69dSPeter Maydell 
1826fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
1827fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
1828452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
1829fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
1830fcf5ef2aSThomas Huth          * can use 4K pages.
1831fcf5ef2aSThomas Huth          */
1832fcf5ef2aSThomas Huth         pagebits = 12;
1833fcf5ef2aSThomas Huth     } else {
1834fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
1835fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
1836fcf5ef2aSThomas Huth          */
1837fcf5ef2aSThomas Huth         pagebits = 10;
1838fcf5ef2aSThomas Huth     }
1839fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
1840fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
1841fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
1842fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
1843fcf5ef2aSThomas Huth          */
1844fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
1845fcf5ef2aSThomas Huth                    "system is using");
1846fcf5ef2aSThomas Huth         return;
1847fcf5ef2aSThomas Huth     }
1848fcf5ef2aSThomas Huth 
1849fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
1850fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
1851fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
1852fcf5ef2aSThomas Huth      * so these bits always RAZ.
1853fcf5ef2aSThomas Huth      */
1854fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
185546de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
185646de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
1857fcf5ef2aSThomas Huth     }
1858fcf5ef2aSThomas Huth 
1859fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
1860fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
1861fcf5ef2aSThomas Huth     }
1862fcf5ef2aSThomas Huth 
18633a062d57SJulian Brown     if (cpu->cfgend) {
18643a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
18653a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
18663a062d57SJulian Brown         } else {
18673a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
18683a062d57SJulian Brown         }
18693a062d57SJulian Brown     }
18703a062d57SJulian Brown 
187140188188SPeter Maydell     if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) {
1872fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
1873fcf5ef2aSThomas Huth          * feature.
1874fcf5ef2aSThomas Huth          */
1875fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
1876fcf5ef2aSThomas Huth 
1877b13c91c0SRichard Henderson         /*
1878b13c91c0SRichard Henderson          * Disable the security extension feature bits in the processor
1879b13c91c0SRichard Henderson          * feature registers as well.
1880fcf5ef2aSThomas Huth          */
1881b13c91c0SRichard Henderson         cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0);
1882033a4f15SRichard Henderson         cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0);
1883b13c91c0SRichard Henderson         cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0,
1884b13c91c0SRichard Henderson                                            ID_AA64PFR0, EL3, 0);
1885fcf5ef2aSThomas Huth     }
1886fcf5ef2aSThomas Huth 
1887c25bd18aSPeter Maydell     if (!cpu->has_el2) {
1888c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
1889c25bd18aSPeter Maydell     }
1890c25bd18aSPeter Maydell 
1891d6f02ce3SWei Huang     if (!cpu->has_pmu) {
1892fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
189357a4a11bSAaron Lindsay     }
189457a4a11bSAaron Lindsay     if (arm_feature(env, ARM_FEATURE_PMU)) {
1895bf8d0969SAaron Lindsay OS         pmu_init(cpu);
189657a4a11bSAaron Lindsay 
189757a4a11bSAaron Lindsay         if (!kvm_enabled()) {
1898033614c4SAaron Lindsay             arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0);
1899033614c4SAaron Lindsay             arm_register_el_change_hook(cpu, &pmu_post_el_change, 0);
1900fcf5ef2aSThomas Huth         }
19014e7beb0cSAaron Lindsay OS 
19024e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
19034e7beb0cSAaron Lindsay OS         cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb,
19044e7beb0cSAaron Lindsay OS                 cpu);
19054e7beb0cSAaron Lindsay OS #endif
190657a4a11bSAaron Lindsay     } else {
19072a609df8SPeter Maydell         cpu->isar.id_aa64dfr0 =
19082a609df8SPeter Maydell             FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0);
1909a6179538SPeter Maydell         cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0);
191057a4a11bSAaron Lindsay         cpu->pmceid0 = 0;
191157a4a11bSAaron Lindsay         cpu->pmceid1 = 0;
191257a4a11bSAaron Lindsay     }
1913fcf5ef2aSThomas Huth 
1914fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
1915b13c91c0SRichard Henderson         /*
1916b13c91c0SRichard Henderson          * Disable the hypervisor feature bits in the processor feature
1917b13c91c0SRichard Henderson          * registers if we don't have EL2.
1918fcf5ef2aSThomas Huth          */
1919b13c91c0SRichard Henderson         cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0,
1920b13c91c0SRichard Henderson                                            ID_AA64PFR0, EL2, 0);
1921b13c91c0SRichard Henderson         cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1,
1922b13c91c0SRichard Henderson                                        ID_PFR1, VIRTUALIZATION, 0);
1923fcf5ef2aSThomas Huth     }
1924fcf5ef2aSThomas Huth 
19256f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY
19266f4e1405SRichard Henderson     if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) {
19276f4e1405SRichard Henderson         /*
19286f4e1405SRichard Henderson          * Disable the MTE feature bits if we do not have tag-memory
19296f4e1405SRichard Henderson          * provided by the machine.
19306f4e1405SRichard Henderson          */
19316f4e1405SRichard Henderson         cpu->isar.id_aa64pfr1 =
19326f4e1405SRichard Henderson             FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0);
19336f4e1405SRichard Henderson     }
19346f4e1405SRichard Henderson #endif
19356f4e1405SRichard Henderson 
1936f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
1937f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
1938f50cd314SPeter Maydell      */
1939fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
1940f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
1941f50cd314SPeter Maydell     }
1942f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
1943f50cd314SPeter Maydell         cpu->has_mpu = false;
1944fcf5ef2aSThomas Huth     }
1945fcf5ef2aSThomas Huth 
1946452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
1947fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
1948fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
1949fcf5ef2aSThomas Huth 
1950fcf5ef2aSThomas Huth         if (nr > 0xff) {
1951fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
1952fcf5ef2aSThomas Huth             return;
1953fcf5ef2aSThomas Huth         }
1954fcf5ef2aSThomas Huth 
1955fcf5ef2aSThomas Huth         if (nr) {
19560e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
19570e1a46bbSPeter Maydell                 /* PMSAv8 */
195862c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
195962c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
196062c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
196162c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
196262c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
196362c58ee0SPeter Maydell                 }
19640e1a46bbSPeter Maydell             } else {
1965fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
1966fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
1967fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
1968fcf5ef2aSThomas Huth             }
1969fcf5ef2aSThomas Huth         }
19700e1a46bbSPeter Maydell     }
1971fcf5ef2aSThomas Huth 
19729901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
19739901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
19749901c576SPeter Maydell 
19759901c576SPeter Maydell         if (nr > 0xff) {
19769901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
19779901c576SPeter Maydell             return;
19789901c576SPeter Maydell         }
19799901c576SPeter Maydell 
19809901c576SPeter Maydell         if (nr) {
19819901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
19829901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
19839901c576SPeter Maydell         }
19849901c576SPeter Maydell     }
19859901c576SPeter Maydell 
198691db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
198791db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
198891db4642SCédric Le Goater     }
198991db4642SCédric Le Goater 
1990fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
1991fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
1992fcf5ef2aSThomas Huth 
1993fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
1994fcf5ef2aSThomas Huth 
1995fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1996cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
1997cc7d44c2SLike Xu     unsigned int smp_cpus = ms->smp.cpus;
19988bce44a2SRichard Henderson     bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY);
1999cc7d44c2SLike Xu 
20008bce44a2SRichard Henderson     /*
20018bce44a2SRichard Henderson      * We must set cs->num_ases to the final value before
20028bce44a2SRichard Henderson      * the first call to cpu_address_space_init.
20038bce44a2SRichard Henderson      */
20048bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
20058bce44a2SRichard Henderson         cs->num_ases = 3 + has_secure;
20068bce44a2SRichard Henderson     } else {
20078bce44a2SRichard Henderson         cs->num_ases = 1 + has_secure;
20088bce44a2SRichard Henderson     }
20091d2091bcSPeter Maydell 
20108bce44a2SRichard Henderson     if (has_secure) {
2011fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
2012fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
2013fcf5ef2aSThomas Huth         }
201480ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
201580ceb07aSPeter Xu                                cpu->secure_memory);
2016fcf5ef2aSThomas Huth     }
20178bce44a2SRichard Henderson 
20188bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
20198bce44a2SRichard Henderson         cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory",
20208bce44a2SRichard Henderson                                cpu->tag_memory);
20218bce44a2SRichard Henderson         if (has_secure) {
20228bce44a2SRichard Henderson             cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory",
20238bce44a2SRichard Henderson                                    cpu->secure_tag_memory);
20248bce44a2SRichard Henderson         }
20258bce44a2SRichard Henderson     }
20268bce44a2SRichard Henderson 
202780ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
2028f9a69711SAlistair Francis 
2029f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
2030f9a69711SAlistair Francis     if (cpu->core_count == -1) {
2031f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
2032f9a69711SAlistair Francis     }
2033fcf5ef2aSThomas Huth #endif
2034fcf5ef2aSThomas Huth 
2035a4157b80SRichard Henderson     if (tcg_enabled()) {
2036a4157b80SRichard Henderson         int dcz_blocklen = 4 << cpu->dcz_blocksize;
2037a4157b80SRichard Henderson 
2038a4157b80SRichard Henderson         /*
2039a4157b80SRichard Henderson          * We only support DCZ blocklen that fits on one page.
2040a4157b80SRichard Henderson          *
2041a4157b80SRichard Henderson          * Architectually this is always true.  However TARGET_PAGE_SIZE
2042a4157b80SRichard Henderson          * is variable and, for compatibility with -machine virt-2.7,
2043a4157b80SRichard Henderson          * is only 1KiB, as an artifact of legacy ARMv5 subpage support.
2044a4157b80SRichard Henderson          * But even then, while the largest architectural DCZ blocklen
2045a4157b80SRichard Henderson          * is 2KiB, no cpu actually uses such a large blocklen.
2046a4157b80SRichard Henderson          */
2047a4157b80SRichard Henderson         assert(dcz_blocklen <= TARGET_PAGE_SIZE);
2048a4157b80SRichard Henderson 
2049a4157b80SRichard Henderson         /*
2050a4157b80SRichard Henderson          * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say
2051a4157b80SRichard Henderson          * both nibbles of each byte storing tag data may be written at once.
2052a4157b80SRichard Henderson          * Since TAG_GRANULE is 16, this means that blocklen must be >= 32.
2053a4157b80SRichard Henderson          */
2054a4157b80SRichard Henderson         if (cpu_isar_feature(aa64_mte, cpu)) {
2055a4157b80SRichard Henderson             assert(dcz_blocklen >= 2 * TAG_GRANULE);
2056a4157b80SRichard Henderson         }
2057a4157b80SRichard Henderson     }
2058a4157b80SRichard Henderson 
2059fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
2060fcf5ef2aSThomas Huth     cpu_reset(cs);
2061fcf5ef2aSThomas Huth 
2062fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
2063fcf5ef2aSThomas Huth }
2064fcf5ef2aSThomas Huth 
2065fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
2066fcf5ef2aSThomas Huth {
2067fcf5ef2aSThomas Huth     ObjectClass *oc;
2068fcf5ef2aSThomas Huth     char *typename;
2069fcf5ef2aSThomas Huth     char **cpuname;
2070a0032cc5SPeter Maydell     const char *cpunamestr;
2071fcf5ef2aSThomas Huth 
2072fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
2073a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
2074a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
2075a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
2076a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
2077a0032cc5SPeter Maydell      */
2078a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
2079a0032cc5SPeter Maydell         cpunamestr = "max";
2080a0032cc5SPeter Maydell     }
2081a0032cc5SPeter Maydell #endif
2082a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
2083fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
2084fcf5ef2aSThomas Huth     g_strfreev(cpuname);
2085fcf5ef2aSThomas Huth     g_free(typename);
2086fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
2087fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
2088fcf5ef2aSThomas Huth         return NULL;
2089fcf5ef2aSThomas Huth     }
2090fcf5ef2aSThomas Huth     return oc;
2091fcf5ef2aSThomas Huth }
2092fcf5ef2aSThomas Huth 
2093fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
2094e544f800SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0),
2095fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
2096fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
209715f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
2098f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
2099fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
2100fcf5ef2aSThomas Huth };
2101fcf5ef2aSThomas Huth 
2102fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
2103fcf5ef2aSThomas Huth {
2104fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
2105fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
2106fcf5ef2aSThomas Huth 
2107fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
2108fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
2109fcf5ef2aSThomas Huth     }
2110fcf5ef2aSThomas Huth     return g_strdup("arm");
2111fcf5ef2aSThomas Huth }
2112fcf5ef2aSThomas Huth 
21138b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
21148b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h"
21158b80bd28SPhilippe Mathieu-Daudé 
21168b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = {
211708928c6dSPhilippe Mathieu-Daudé     .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug,
2118faf39e82SPhilippe Mathieu-Daudé     .asidx_from_attrs = arm_asidx_from_attrs,
2119715e3c1aSPhilippe Mathieu-Daudé     .write_elf32_note = arm_cpu_write_elf32_note,
2120715e3c1aSPhilippe Mathieu-Daudé     .write_elf64_note = arm_cpu_write_elf64_note,
2121da383e02SPhilippe Mathieu-Daudé     .virtio_is_big_endian = arm_cpu_virtio_is_big_endian,
2122feece4d0SPhilippe Mathieu-Daudé     .legacy_vmsd = &vmstate_arm_cpu,
21238b80bd28SPhilippe Mathieu-Daudé };
21248b80bd28SPhilippe Mathieu-Daudé #endif
21258b80bd28SPhilippe Mathieu-Daudé 
212678271684SClaudio Fontana #ifdef CONFIG_TCG
212711906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = {
212878271684SClaudio Fontana     .initialize = arm_translate_init,
212978271684SClaudio Fontana     .synchronize_from_tb = arm_cpu_synchronize_from_tb,
213078271684SClaudio Fontana     .debug_excp_handler = arm_debug_excp_handler,
213178271684SClaudio Fontana 
21329b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY
21339b12b6b4SRichard Henderson     .record_sigsegv = arm_cpu_record_sigsegv,
213439a099caSRichard Henderson     .record_sigbus = arm_cpu_record_sigbus,
21359b12b6b4SRichard Henderson #else
21369b12b6b4SRichard Henderson     .tlb_fill = arm_cpu_tlb_fill,
2137083afd18SPhilippe Mathieu-Daudé     .cpu_exec_interrupt = arm_cpu_exec_interrupt,
213878271684SClaudio Fontana     .do_interrupt = arm_cpu_do_interrupt,
213978271684SClaudio Fontana     .do_transaction_failed = arm_cpu_do_transaction_failed,
214078271684SClaudio Fontana     .do_unaligned_access = arm_cpu_do_unaligned_access,
214178271684SClaudio Fontana     .adjust_watchpoint_address = arm_adjust_watchpoint_address,
214278271684SClaudio Fontana     .debug_check_watchpoint = arm_debug_check_watchpoint,
2143b00d86bcSRichard Henderson     .debug_check_breakpoint = arm_debug_check_breakpoint,
214478271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */
214578271684SClaudio Fontana };
214678271684SClaudio Fontana #endif /* CONFIG_TCG */
214778271684SClaudio Fontana 
2148fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
2149fcf5ef2aSThomas Huth {
2150fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
2151fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
2152fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
2153fcf5ef2aSThomas Huth 
2154bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
2155bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
2156fcf5ef2aSThomas Huth 
21574f67d30bSMarc-André Lureau     device_class_set_props(dc, arm_cpu_properties);
2158781c67caSPeter Maydell     device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset);
2159fcf5ef2aSThomas Huth 
2160fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
2161fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
2162fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
2163fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
2164fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
2165fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
21667350d553SRichard Henderson #ifndef CONFIG_USER_ONLY
21678b80bd28SPhilippe Mathieu-Daudé     cc->sysemu_ops = &arm_sysemu_ops;
2168fcf5ef2aSThomas Huth #endif
2169fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
2170fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
2171fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
2172200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2173fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
2174fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
217578271684SClaudio Fontana 
217674d7fc7fSRichard Henderson #ifdef CONFIG_TCG
217778271684SClaudio Fontana     cc->tcg_ops = &arm_tcg_ops;
2178cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */
2179fcf5ef2aSThomas Huth }
2180fcf5ef2aSThomas Huth 
218151e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj)
218251e5ef45SMarc-André Lureau {
218351e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj);
218451e5ef45SMarc-André Lureau 
218551e5ef45SMarc-André Lureau     acc->info->initfn(obj);
218651e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
218751e5ef45SMarc-André Lureau }
218851e5ef45SMarc-André Lureau 
218951e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data)
219051e5ef45SMarc-André Lureau {
219151e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
219251e5ef45SMarc-André Lureau 
219351e5ef45SMarc-André Lureau     acc->info = data;
219451e5ef45SMarc-André Lureau }
219551e5ef45SMarc-André Lureau 
219637bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info)
2197fcf5ef2aSThomas Huth {
2198fcf5ef2aSThomas Huth     TypeInfo type_info = {
2199fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
2200fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
2201d03087bdSRichard Henderson         .instance_align = __alignof__(ARMCPU),
220251e5ef45SMarc-André Lureau         .instance_init = arm_cpu_instance_init,
2203fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
220451e5ef45SMarc-André Lureau         .class_init = info->class_init ?: cpu_register_class_init,
220551e5ef45SMarc-André Lureau         .class_data = (void *)info,
2206fcf5ef2aSThomas Huth     };
2207fcf5ef2aSThomas Huth 
2208fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2209fcf5ef2aSThomas Huth     type_register(&type_info);
2210fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2211fcf5ef2aSThomas Huth }
2212fcf5ef2aSThomas Huth 
2213fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2214fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2215fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2216fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2217d03087bdSRichard Henderson     .instance_align = __alignof__(ARMCPU),
2218fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2219fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2220fcf5ef2aSThomas Huth     .abstract = true,
2221fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2222fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2223fcf5ef2aSThomas Huth };
2224fcf5ef2aSThomas Huth 
2225fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2226fcf5ef2aSThomas Huth {
2227fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2228fcf5ef2aSThomas Huth }
2229fcf5ef2aSThomas Huth 
2230fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2231