xref: /openbmc/qemu/target/arm/cpu.c (revision 761c46425e2d2a7a65cbbd1ee65f0abce769618c)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h"
23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h"
248cc2246cSPeter Maydell #include "qemu/log.h"
25ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h"
26181962fdSPeter Maydell #include "target/arm/idau.h"
270b8fa32fSMarkus Armbruster #include "qemu/module.h"
28fcf5ef2aSThomas Huth #include "qapi/error.h"
29f9f62e4cSPeter Maydell #include "qapi/visitor.h"
30fcf5ef2aSThomas Huth #include "cpu.h"
3178271684SClaudio Fontana #ifdef CONFIG_TCG
3278271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h"
3378271684SClaudio Fontana #endif /* CONFIG_TCG */
34fcf5ef2aSThomas Huth #include "internals.h"
35fcf5ef2aSThomas Huth #include "exec/exec-all.h"
36fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
37fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
38fcf5ef2aSThomas Huth #include "hw/loader.h"
39cc7d44c2SLike Xu #include "hw/boards.h"
40fcf5ef2aSThomas Huth #endif
4114a48c1dSMarkus Armbruster #include "sysemu/tcg.h"
42045e5064SAlexander Graf #include "sysemu/qtest.h"
43b3946626SVincent Palatin #include "sysemu/hw_accel.h"
44fcf5ef2aSThomas Huth #include "kvm_arm.h"
45110f6c70SRichard Henderson #include "disas/capstone.h"
4624f91e81SAlex Bennée #include "fpu/softfloat.h"
47cf7c6d10SRichard Henderson #include "cpregs.h"
48fcf5ef2aSThomas Huth 
49fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
50fcf5ef2aSThomas Huth {
51fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
5242f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
53fcf5ef2aSThomas Huth 
5442f6ed91SJulia Suvorova     if (is_a64(env)) {
5542f6ed91SJulia Suvorova         env->pc = value;
56063bbd80SRichard Henderson         env->thumb = false;
5742f6ed91SJulia Suvorova     } else {
5842f6ed91SJulia Suvorova         env->regs[15] = value & ~1;
5942f6ed91SJulia Suvorova         env->thumb = value & 1;
6042f6ed91SJulia Suvorova     }
6142f6ed91SJulia Suvorova }
6242f6ed91SJulia Suvorova 
63e4fdf9dfSRichard Henderson static vaddr arm_cpu_get_pc(CPUState *cs)
64e4fdf9dfSRichard Henderson {
65e4fdf9dfSRichard Henderson     ARMCPU *cpu = ARM_CPU(cs);
66e4fdf9dfSRichard Henderson     CPUARMState *env = &cpu->env;
67e4fdf9dfSRichard Henderson 
68e4fdf9dfSRichard Henderson     if (is_a64(env)) {
69e4fdf9dfSRichard Henderson         return env->pc;
70e4fdf9dfSRichard Henderson     } else {
71e4fdf9dfSRichard Henderson         return env->regs[15];
72e4fdf9dfSRichard Henderson     }
73e4fdf9dfSRichard Henderson }
74e4fdf9dfSRichard Henderson 
75ec62595bSEduardo Habkost #ifdef CONFIG_TCG
7678271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs,
7704a37d4cSRichard Henderson                                  const TranslationBlock *tb)
7842f6ed91SJulia Suvorova {
79abb80995SRichard Henderson     /* The program counter is always up to date with TARGET_TB_PCREL. */
80abb80995SRichard Henderson     if (!TARGET_TB_PCREL) {
81abb80995SRichard Henderson         CPUARMState *env = cs->env_ptr;
8242f6ed91SJulia Suvorova         /*
8342f6ed91SJulia Suvorova          * It's OK to look at env for the current mode here, because it's
8442f6ed91SJulia Suvorova          * never possible for an AArch64 TB to chain to an AArch32 TB.
8542f6ed91SJulia Suvorova          */
8642f6ed91SJulia Suvorova         if (is_a64(env)) {
87fbf59aadSRichard Henderson             env->pc = tb_pc(tb);
8842f6ed91SJulia Suvorova         } else {
89fbf59aadSRichard Henderson             env->regs[15] = tb_pc(tb);
9042f6ed91SJulia Suvorova         }
91fcf5ef2aSThomas Huth     }
92abb80995SRichard Henderson }
9356c6c98dSRichard Henderson 
94475e56b6SEvgeny Ermakov void arm_restore_state_to_opc(CPUState *cs,
9556c6c98dSRichard Henderson                               const TranslationBlock *tb,
9656c6c98dSRichard Henderson                               const uint64_t *data)
9756c6c98dSRichard Henderson {
9856c6c98dSRichard Henderson     CPUARMState *env = cs->env_ptr;
9956c6c98dSRichard Henderson 
10056c6c98dSRichard Henderson     if (is_a64(env)) {
10156c6c98dSRichard Henderson         if (TARGET_TB_PCREL) {
10256c6c98dSRichard Henderson             env->pc = (env->pc & TARGET_PAGE_MASK) | data[0];
10356c6c98dSRichard Henderson         } else {
10456c6c98dSRichard Henderson             env->pc = data[0];
10556c6c98dSRichard Henderson         }
10656c6c98dSRichard Henderson         env->condexec_bits = 0;
10756c6c98dSRichard Henderson         env->exception.syndrome = data[2] << ARM_INSN_START_WORD2_SHIFT;
10856c6c98dSRichard Henderson     } else {
10956c6c98dSRichard Henderson         if (TARGET_TB_PCREL) {
11056c6c98dSRichard Henderson             env->regs[15] = (env->regs[15] & TARGET_PAGE_MASK) | data[0];
11156c6c98dSRichard Henderson         } else {
11256c6c98dSRichard Henderson             env->regs[15] = data[0];
11356c6c98dSRichard Henderson         }
11456c6c98dSRichard Henderson         env->condexec_bits = data[1];
11556c6c98dSRichard Henderson         env->exception.syndrome = data[2] << ARM_INSN_START_WORD2_SHIFT;
11656c6c98dSRichard Henderson     }
11756c6c98dSRichard Henderson }
118ec62595bSEduardo Habkost #endif /* CONFIG_TCG */
119fcf5ef2aSThomas Huth 
120fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
121fcf5ef2aSThomas Huth {
122fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
123fcf5ef2aSThomas Huth 
124062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
125fcf5ef2aSThomas Huth         && cs->interrupt_request &
126fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
1273c29632fSRichard Henderson          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR
128fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
129fcf5ef2aSThomas Huth }
130fcf5ef2aSThomas Huth 
131b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
132b5c53d1bSAaron Lindsay                                  void *opaque)
133b5c53d1bSAaron Lindsay {
134b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
135b5c53d1bSAaron Lindsay 
136b5c53d1bSAaron Lindsay     entry->hook = hook;
137b5c53d1bSAaron Lindsay     entry->opaque = opaque;
138b5c53d1bSAaron Lindsay 
139b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
140b5c53d1bSAaron Lindsay }
141b5c53d1bSAaron Lindsay 
14208267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
143fcf5ef2aSThomas Huth                                  void *opaque)
144fcf5ef2aSThomas Huth {
14508267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
14608267487SAaron Lindsay 
14708267487SAaron Lindsay     entry->hook = hook;
14808267487SAaron Lindsay     entry->opaque = opaque;
14908267487SAaron Lindsay 
15008267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
151fcf5ef2aSThomas Huth }
152fcf5ef2aSThomas Huth 
153fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
154fcf5ef2aSThomas Huth {
155fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
156fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
157fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
158fcf5ef2aSThomas Huth 
15987c3f0f2SRichard Henderson     if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS)) {
160fcf5ef2aSThomas Huth         return;
161fcf5ef2aSThomas Huth     }
162fcf5ef2aSThomas Huth 
163fcf5ef2aSThomas Huth     if (ri->resetfn) {
164fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
165fcf5ef2aSThomas Huth         return;
166fcf5ef2aSThomas Huth     }
167fcf5ef2aSThomas Huth 
168fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
169fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
170fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
171fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
172fcf5ef2aSThomas Huth      */
173fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
174fcf5ef2aSThomas Huth         return;
175fcf5ef2aSThomas Huth     }
176fcf5ef2aSThomas Huth 
177fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
178fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
179fcf5ef2aSThomas Huth     } else {
180fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
181fcf5ef2aSThomas Huth     }
182fcf5ef2aSThomas Huth }
183fcf5ef2aSThomas Huth 
184fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
185fcf5ef2aSThomas Huth {
186fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
187fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
188fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
189fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
190fcf5ef2aSThomas Huth      */
191fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
192fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
193fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
194fcf5ef2aSThomas Huth 
19587c3f0f2SRichard Henderson     if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
196fcf5ef2aSThomas Huth         return;
197fcf5ef2aSThomas Huth     }
198fcf5ef2aSThomas Huth 
199fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
200fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
201fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
202fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
203fcf5ef2aSThomas Huth }
204fcf5ef2aSThomas Huth 
2059130cadeSPeter Maydell static void arm_cpu_reset_hold(Object *obj)
206fcf5ef2aSThomas Huth {
2079130cadeSPeter Maydell     CPUState *s = CPU(obj);
208fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
209fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
210fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
211fcf5ef2aSThomas Huth 
2129130cadeSPeter Maydell     if (acc->parent_phases.hold) {
2139130cadeSPeter Maydell         acc->parent_phases.hold(obj);
2149130cadeSPeter Maydell     }
215fcf5ef2aSThomas Huth 
2161f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
2171f5c00cfSAlex Bennée 
218fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
219fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
220fcf5ef2aSThomas Huth 
221fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
22247576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
22347576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
22447576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
225fcf5ef2aSThomas Huth 
226c1b70158SThiago Jung Bauermann     cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON;
227fcf5ef2aSThomas Huth 
228fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
229fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
230fcf5ef2aSThomas Huth     }
231fcf5ef2aSThomas Huth 
232fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
233fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
23453221552SRichard Henderson         env->aarch64 = true;
235fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
236fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
237fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
238fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
239276c6e81SRichard Henderson         /* Enable all PAC keys.  */
240276c6e81SRichard Henderson         env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB |
241276c6e81SRichard Henderson                                   SCTLR_EnDA | SCTLR_EnDB);
242cda86e2bSRichard Henderson         /* Trap on btype=3 for PACIxSP. */
243cda86e2bSRichard Henderson         env->cp15.sctlr_el[1] |= SCTLR_BT0;
244fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
245fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
246fab8ad39SRichard Henderson                                          CPACR_EL1, FPEN, 3);
24746303535SRichard Henderson         /* and to the SVE instructions, with default vector length */
24846303535SRichard Henderson         if (cpu_isar_feature(aa64_sve, cpu)) {
249fab8ad39SRichard Henderson             env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
250fab8ad39SRichard Henderson                                              CPACR_EL1, ZEN, 3);
25187252bdeSRichard Henderson             env->vfp.zcr_el[1] = cpu->sve_default_vq - 1;
2527b6a2198SAlex Bennée         }
25378011586SRichard Henderson         /* and for SME instructions, with default vector length, and TPIDR2 */
25478011586SRichard Henderson         if (cpu_isar_feature(aa64_sme, cpu)) {
25578011586SRichard Henderson             env->cp15.sctlr_el[1] |= SCTLR_EnTP2;
25678011586SRichard Henderson             env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
25778011586SRichard Henderson                                              CPACR_EL1, SMEN, 3);
25878011586SRichard Henderson             env->vfp.smcr_el[1] = cpu->sme_default_vq - 1;
25978011586SRichard Henderson             if (cpu_isar_feature(aa64_sme_fa64, cpu)) {
26078011586SRichard Henderson                 env->vfp.smcr_el[1] = FIELD_DP64(env->vfp.smcr_el[1],
26178011586SRichard Henderson                                                  SMCR, FA64, 1);
26278011586SRichard Henderson             }
26378011586SRichard Henderson         }
264f6a148feSRichard Henderson         /*
265691f1ffdSRichard Henderson          * Enable 48-bit address space (TODO: take reserved_va into account).
26616c84978SRichard Henderson          * Enable TBI0 but not TBI1.
26716c84978SRichard Henderson          * Note that this must match useronly_clean_ptr.
268f6a148feSRichard Henderson          */
269cb4a0a34SPeter Maydell         env->cp15.tcr_el[1] = 5 | (1ULL << 37);
270e3232864SRichard Henderson 
271e3232864SRichard Henderson         /* Enable MTE */
272e3232864SRichard Henderson         if (cpu_isar_feature(aa64_mte, cpu)) {
273e3232864SRichard Henderson             /* Enable tag access, but leave TCF0 as No Effect (0). */
274e3232864SRichard Henderson             env->cp15.sctlr_el[1] |= SCTLR_ATA0;
275e3232864SRichard Henderson             /*
276e3232864SRichard Henderson              * Exclude all tags, so that tag 0 is always used.
277e3232864SRichard Henderson              * This corresponds to Linux current->thread.gcr_incl = 0.
278e3232864SRichard Henderson              *
279e3232864SRichard Henderson              * Set RRND, so that helper_irg() will generate a seed later.
280e3232864SRichard Henderson              * Here in cpu_reset(), the crypto subsystem has not yet been
281e3232864SRichard Henderson              * initialized.
282e3232864SRichard Henderson              */
283e3232864SRichard Henderson             env->cp15.gcr_el1 = 0x1ffff;
284e3232864SRichard Henderson         }
2857cb1e618SRichard Henderson         /*
2867cb1e618SRichard Henderson          * Disable access to SCXTNUM_EL0 from CSV2_1p2.
2877cb1e618SRichard Henderson          * This is not yet exposed from the Linux kernel in any way.
2887cb1e618SRichard Henderson          */
2897cb1e618SRichard Henderson         env->cp15.sctlr_el[1] |= SCTLR_TSCXT;
290fcf5ef2aSThomas Huth #else
291fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
292fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
293fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
294fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
295fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
296fcf5ef2aSThomas Huth         } else {
297fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
298fcf5ef2aSThomas Huth         }
2994a7319b7SEdgar E. Iglesias 
3004a7319b7SEdgar E. Iglesias         /* Sample rvbar at reset.  */
3014a7319b7SEdgar E. Iglesias         env->cp15.rvbar = cpu->rvbar_prop;
3024a7319b7SEdgar E. Iglesias         env->pc = env->cp15.rvbar;
303fcf5ef2aSThomas Huth #endif
304fcf5ef2aSThomas Huth     } else {
305fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
306fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
307fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
308fab8ad39SRichard Henderson                                          CPACR, CP10, 3);
309fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
310fab8ad39SRichard Henderson                                          CPACR, CP11, 3);
311fcf5ef2aSThomas Huth #endif
312910e4f24STobias Röhmel         if (arm_feature(env, ARM_FEATURE_V8)) {
313910e4f24STobias Röhmel             env->cp15.rvbar = cpu->rvbar_prop;
314910e4f24STobias Röhmel             env->regs[15] = cpu->rvbar_prop;
315910e4f24STobias Röhmel         }
316fcf5ef2aSThomas Huth     }
317fcf5ef2aSThomas Huth 
318fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
319fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
320fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
321fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
322fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
323fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
324fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
325fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
326fcf5ef2aSThomas Huth     }
327fcf5ef2aSThomas Huth #else
328060a65dfSPeter Maydell 
329060a65dfSPeter Maydell     /*
330060a65dfSPeter Maydell      * If the highest available EL is EL2, AArch32 will start in Hyp
331060a65dfSPeter Maydell      * mode; otherwise it starts in SVC. Note that if we start in
332060a65dfSPeter Maydell      * AArch64 then these values in the uncached_cpsr will be ignored.
333060a65dfSPeter Maydell      */
334060a65dfSPeter Maydell     if (arm_feature(env, ARM_FEATURE_EL2) &&
335060a65dfSPeter Maydell         !arm_feature(env, ARM_FEATURE_EL3)) {
336060a65dfSPeter Maydell         env->uncached_cpsr = ARM_CPU_MODE_HYP;
337060a65dfSPeter Maydell     } else {
338fcf5ef2aSThomas Huth         env->uncached_cpsr = ARM_CPU_MODE_SVC;
339060a65dfSPeter Maydell     }
340fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
3411426f244SPeter Maydell 
3421426f244SPeter Maydell     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
3431426f244SPeter Maydell      * executing as AArch32 then check if highvecs are enabled and
3441426f244SPeter Maydell      * adjust the PC accordingly.
3451426f244SPeter Maydell      */
3461426f244SPeter Maydell     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
3471426f244SPeter Maydell         env->regs[15] = 0xFFFF0000;
3481426f244SPeter Maydell     }
3491426f244SPeter Maydell 
3501426f244SPeter Maydell     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
351b62ceeafSPeter Maydell #endif
352dc7abe4dSMichael Davidsaver 
353531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
354b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY
355fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
356fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
357fcf5ef2aSThomas Huth         uint8_t *rom;
35838e2a77cSPeter Maydell         uint32_t vecbase;
359b62ceeafSPeter Maydell #endif
360fcf5ef2aSThomas Huth 
3618128c8e8SPeter Maydell         if (cpu_isar_feature(aa32_lob, cpu)) {
3628128c8e8SPeter Maydell             /*
3638128c8e8SPeter Maydell              * LTPSIZE is constant 4 if MVE not implemented, and resets
3648128c8e8SPeter Maydell              * to an UNKNOWN value if MVE is implemented. We choose to
3658128c8e8SPeter Maydell              * always reset to 4.
3668128c8e8SPeter Maydell              */
3678128c8e8SPeter Maydell             env->v7m.ltpsize = 4;
36899c7834fSPeter Maydell             /* The LTPSIZE field in FPDSCR is constant and reads as 4. */
36999c7834fSPeter Maydell             env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT;
37099c7834fSPeter Maydell             env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT;
3718128c8e8SPeter Maydell         }
3728128c8e8SPeter Maydell 
3731e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3741e577cc7SPeter Maydell             env->v7m.secure = true;
3753b2e9344SPeter Maydell         } else {
3763b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
3773b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
3783b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
3793b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
3803b2e9344SPeter Maydell              */
3813b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
38202ac2f7fSPeter Maydell             /*
38302ac2f7fSPeter Maydell              * Set NSACR to indicate "NS access permitted to everything";
38402ac2f7fSPeter Maydell              * this avoids having to have all the tests of it being
38502ac2f7fSPeter Maydell              * conditional on ARM_FEATURE_M_SECURITY. Note also that from
38602ac2f7fSPeter Maydell              * v8.1M the guest-visible value of NSACR in a CPU without the
38702ac2f7fSPeter Maydell              * Security Extension is 0xcff.
38802ac2f7fSPeter Maydell              */
38902ac2f7fSPeter Maydell             env->v7m.nsacr = 0xcff;
3901e577cc7SPeter Maydell         }
3911e577cc7SPeter Maydell 
3929d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
3932c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
3949d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
3952c4da50dSPeter Maydell          */
3969d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
3979d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
3989d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
3999d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
4009d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
4019d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
4029d40cd8aSPeter Maydell         }
40322ab3460SJulia Suvorova         if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
40422ab3460SJulia Suvorova             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
40522ab3460SJulia Suvorova             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
40622ab3460SJulia Suvorova         }
4072c4da50dSPeter Maydell 
4087fbc6a40SRichard Henderson         if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
409d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK;
410d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK |
411d33abe82SPeter Maydell                 R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK;
412d33abe82SPeter Maydell         }
413b62ceeafSPeter Maydell 
414b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY
415056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
416056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
417056f43dfSPeter Maydell 
41838e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
4197cda2149SPeter Maydell         env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80;
42038e2a77cSPeter Maydell 
42138e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
42238e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
42375ce72b7SPeter Maydell         rom = rom_ptr_for_as(s->as, vecbase, 8);
424fcf5ef2aSThomas Huth         if (rom) {
425fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
426fcf5ef2aSThomas Huth              * copied into physical memory.
427fcf5ef2aSThomas Huth              */
428fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
429fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
430fcf5ef2aSThomas Huth         } else {
431fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
432fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
433fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
434fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
435fcf5ef2aSThomas Huth              */
43638e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
43738e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
438fcf5ef2aSThomas Huth         }
439fcf5ef2aSThomas Huth 
4408cc2246cSPeter Maydell         qemu_log_mask(CPU_LOG_INT,
4418cc2246cSPeter Maydell                       "Loaded reset SP 0x%x PC 0x%x from vector table\n",
4428cc2246cSPeter Maydell                       initial_msp, initial_pc);
4438cc2246cSPeter Maydell 
444fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
445fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
446fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
447b62ceeafSPeter Maydell #else
448b62ceeafSPeter Maydell         /*
449b62ceeafSPeter Maydell          * For user mode we run non-secure and with access to the FPU.
450b62ceeafSPeter Maydell          * The FPU context is active (ie does not need further setup)
451b62ceeafSPeter Maydell          * and is owned by non-secure.
452b62ceeafSPeter Maydell          */
453b62ceeafSPeter Maydell         env->v7m.secure = false;
454b62ceeafSPeter Maydell         env->v7m.nsacr = 0xcff;
455b62ceeafSPeter Maydell         env->v7m.cpacr[M_REG_NS] = 0xf0ffff;
456b62ceeafSPeter Maydell         env->v7m.fpccr[M_REG_S] &=
457b62ceeafSPeter Maydell             ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK);
458b62ceeafSPeter Maydell         env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK;
459b62ceeafSPeter Maydell #endif
460fcf5ef2aSThomas Huth     }
461fcf5ef2aSThomas Huth 
462dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
463dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
464dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
465dc3c4c14SPeter Maydell      */
466dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
467dc3c4c14SPeter Maydell 
4680e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
46969ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
4700e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
47162c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
47262c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
47362c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
47462c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
47562c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
47662c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
47762c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
47862c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
47962c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
48062c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
48162c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
48262c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
48362c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
48462c58ee0SPeter Maydell                 }
4850e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
48669ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
48769ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
48869ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
48969ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
49069ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
49169ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
49269ceea64SPeter Maydell             }
4930e1a46bbSPeter Maydell         }
494*761c4642STobias Röhmel 
495*761c4642STobias Röhmel         if (cpu->pmsav8r_hdregion > 0) {
496*761c4642STobias Röhmel             memset(env->pmsav8.hprbar, 0,
497*761c4642STobias Röhmel                    sizeof(*env->pmsav8.hprbar) * cpu->pmsav8r_hdregion);
498*761c4642STobias Röhmel             memset(env->pmsav8.hprlar, 0,
499*761c4642STobias Röhmel                    sizeof(*env->pmsav8.hprlar) * cpu->pmsav8r_hdregion);
500*761c4642STobias Röhmel         }
501*761c4642STobias Röhmel 
5021bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
5031bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
5044125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
5054125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
5064125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
5074125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
50869ceea64SPeter Maydell     }
50969ceea64SPeter Maydell 
5109901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
5119901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
5129901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
5139901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
5149901c576SPeter Maydell         }
5159901c576SPeter Maydell         env->sau.rnr = 0;
5169901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
5179901c576SPeter Maydell          * the Cortex-M33 does.
5189901c576SPeter Maydell          */
5199901c576SPeter Maydell         env->sau.ctrl = 0;
5209901c576SPeter Maydell     }
5219901c576SPeter Maydell 
522fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
523fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
524fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
525aaae563bSPeter Maydell     set_default_nan_mode(1, &env->vfp.standard_fp_status_f16);
526fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
527fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
528fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
529fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
530bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
531bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
532aaae563bSPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
533aaae563bSPeter Maydell                               &env->vfp.standard_fp_status_f16);
534fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
535fcf5ef2aSThomas Huth     if (kvm_enabled()) {
536fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
537fcf5ef2aSThomas Huth     }
538fcf5ef2aSThomas Huth #endif
539fcf5ef2aSThomas Huth 
540fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
541fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
542a8a79c7aSRichard Henderson     arm_rebuild_hflags(env);
543fcf5ef2aSThomas Huth }
544fcf5ef2aSThomas Huth 
5459e406eeaSPhilippe Mathieu-Daudé #if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY)
546083afd18SPhilippe Mathieu-Daudé 
547310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
548be879556SRichard Henderson                                      unsigned int target_el,
549be879556SRichard Henderson                                      unsigned int cur_el, bool secure,
550be879556SRichard Henderson                                      uint64_t hcr_el2)
551310cedf3SRichard Henderson {
552310cedf3SRichard Henderson     CPUARMState *env = cs->env_ptr;
553310cedf3SRichard Henderson     bool pstate_unmasked;
55416e07f78SRichard Henderson     bool unmasked = false;
555310cedf3SRichard Henderson 
556310cedf3SRichard Henderson     /*
557310cedf3SRichard Henderson      * Don't take exceptions if they target a lower EL.
558310cedf3SRichard Henderson      * This check should catch any exceptions that would not be taken
559310cedf3SRichard Henderson      * but left pending.
560310cedf3SRichard Henderson      */
561310cedf3SRichard Henderson     if (cur_el > target_el) {
562310cedf3SRichard Henderson         return false;
563310cedf3SRichard Henderson     }
564310cedf3SRichard Henderson 
565310cedf3SRichard Henderson     switch (excp_idx) {
566310cedf3SRichard Henderson     case EXCP_FIQ:
567310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_F);
568310cedf3SRichard Henderson         break;
569310cedf3SRichard Henderson 
570310cedf3SRichard Henderson     case EXCP_IRQ:
571310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_I);
572310cedf3SRichard Henderson         break;
573310cedf3SRichard Henderson 
574310cedf3SRichard Henderson     case EXCP_VFIQ:
575cc974d5cSRémi Denis-Courmont         if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) {
576cc974d5cSRémi Denis-Courmont             /* VFIQs are only taken when hypervized.  */
577310cedf3SRichard Henderson             return false;
578310cedf3SRichard Henderson         }
579310cedf3SRichard Henderson         return !(env->daif & PSTATE_F);
580310cedf3SRichard Henderson     case EXCP_VIRQ:
581cc974d5cSRémi Denis-Courmont         if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) {
582cc974d5cSRémi Denis-Courmont             /* VIRQs are only taken when hypervized.  */
583310cedf3SRichard Henderson             return false;
584310cedf3SRichard Henderson         }
585310cedf3SRichard Henderson         return !(env->daif & PSTATE_I);
5863c29632fSRichard Henderson     case EXCP_VSERR:
5873c29632fSRichard Henderson         if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) {
5883c29632fSRichard Henderson             /* VIRQs are only taken when hypervized.  */
5893c29632fSRichard Henderson             return false;
5903c29632fSRichard Henderson         }
5913c29632fSRichard Henderson         return !(env->daif & PSTATE_A);
592310cedf3SRichard Henderson     default:
593310cedf3SRichard Henderson         g_assert_not_reached();
594310cedf3SRichard Henderson     }
595310cedf3SRichard Henderson 
596310cedf3SRichard Henderson     /*
597310cedf3SRichard Henderson      * Use the target EL, current execution state and SCR/HCR settings to
598310cedf3SRichard Henderson      * determine whether the corresponding CPSR bit is used to mask the
599310cedf3SRichard Henderson      * interrupt.
600310cedf3SRichard Henderson      */
601310cedf3SRichard Henderson     if ((target_el > cur_el) && (target_el != 1)) {
602310cedf3SRichard Henderson         /* Exceptions targeting a higher EL may not be maskable */
603310cedf3SRichard Henderson         if (arm_feature(env, ARM_FEATURE_AARCH64)) {
604c939a7c7SAke Koomsin             switch (target_el) {
605c939a7c7SAke Koomsin             case 2:
606310cedf3SRichard Henderson                 /*
607c939a7c7SAke Koomsin                  * According to ARM DDI 0487H.a, an interrupt can be masked
608c939a7c7SAke Koomsin                  * when HCR_E2H and HCR_TGE are both set regardless of the
609c939a7c7SAke Koomsin                  * current Security state. Note that we need to revisit this
610c939a7c7SAke Koomsin                  * part again once we need to support NMI.
611310cedf3SRichard Henderson                  */
612c939a7c7SAke Koomsin                 if ((hcr_el2 & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) {
61316e07f78SRichard Henderson                         unmasked = true;
614310cedf3SRichard Henderson                 }
615c939a7c7SAke Koomsin                 break;
616c939a7c7SAke Koomsin             case 3:
617c939a7c7SAke Koomsin                 /* Interrupt cannot be masked when the target EL is 3 */
618c939a7c7SAke Koomsin                 unmasked = true;
619c939a7c7SAke Koomsin                 break;
620c939a7c7SAke Koomsin             default:
621c939a7c7SAke Koomsin                 g_assert_not_reached();
622c939a7c7SAke Koomsin             }
623310cedf3SRichard Henderson         } else {
624310cedf3SRichard Henderson             /*
625310cedf3SRichard Henderson              * The old 32-bit-only environment has a more complicated
626310cedf3SRichard Henderson              * masking setup. HCR and SCR bits not only affect interrupt
627310cedf3SRichard Henderson              * routing but also change the behaviour of masking.
628310cedf3SRichard Henderson              */
629310cedf3SRichard Henderson             bool hcr, scr;
630310cedf3SRichard Henderson 
631310cedf3SRichard Henderson             switch (excp_idx) {
632310cedf3SRichard Henderson             case EXCP_FIQ:
633310cedf3SRichard Henderson                 /*
634310cedf3SRichard Henderson                  * If FIQs are routed to EL3 or EL2 then there are cases where
635310cedf3SRichard Henderson                  * we override the CPSR.F in determining if the exception is
636310cedf3SRichard Henderson                  * masked or not. If neither of these are set then we fall back
637310cedf3SRichard Henderson                  * to the CPSR.F setting otherwise we further assess the state
638310cedf3SRichard Henderson                  * below.
639310cedf3SRichard Henderson                  */
640310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_FMO;
641310cedf3SRichard Henderson                 scr = (env->cp15.scr_el3 & SCR_FIQ);
642310cedf3SRichard Henderson 
643310cedf3SRichard Henderson                 /*
644310cedf3SRichard Henderson                  * When EL3 is 32-bit, the SCR.FW bit controls whether the
645310cedf3SRichard Henderson                  * CPSR.F bit masks FIQ interrupts when taken in non-secure
646310cedf3SRichard Henderson                  * state. If SCR.FW is set then FIQs can be masked by CPSR.F
647310cedf3SRichard Henderson                  * when non-secure but only when FIQs are only routed to EL3.
648310cedf3SRichard Henderson                  */
649310cedf3SRichard Henderson                 scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr);
650310cedf3SRichard Henderson                 break;
651310cedf3SRichard Henderson             case EXCP_IRQ:
652310cedf3SRichard Henderson                 /*
653310cedf3SRichard Henderson                  * When EL3 execution state is 32-bit, if HCR.IMO is set then
654310cedf3SRichard Henderson                  * we may override the CPSR.I masking when in non-secure state.
655310cedf3SRichard Henderson                  * The SCR.IRQ setting has already been taken into consideration
656310cedf3SRichard Henderson                  * when setting the target EL, so it does not have a further
657310cedf3SRichard Henderson                  * affect here.
658310cedf3SRichard Henderson                  */
659310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_IMO;
660310cedf3SRichard Henderson                 scr = false;
661310cedf3SRichard Henderson                 break;
662310cedf3SRichard Henderson             default:
663310cedf3SRichard Henderson                 g_assert_not_reached();
664310cedf3SRichard Henderson             }
665310cedf3SRichard Henderson 
666310cedf3SRichard Henderson             if ((scr || hcr) && !secure) {
66716e07f78SRichard Henderson                 unmasked = true;
668310cedf3SRichard Henderson             }
669310cedf3SRichard Henderson         }
670310cedf3SRichard Henderson     }
671310cedf3SRichard Henderson 
672310cedf3SRichard Henderson     /*
673310cedf3SRichard Henderson      * The PSTATE bits only mask the interrupt if we have not overriden the
674310cedf3SRichard Henderson      * ability above.
675310cedf3SRichard Henderson      */
676310cedf3SRichard Henderson     return unmasked || pstate_unmasked;
677310cedf3SRichard Henderson }
678310cedf3SRichard Henderson 
679083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
680fcf5ef2aSThomas Huth {
681fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
682fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
683fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
684fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
685be879556SRichard Henderson     uint64_t hcr_el2 = arm_hcr_el2_eff(env);
686fcf5ef2aSThomas Huth     uint32_t target_el;
687fcf5ef2aSThomas Huth     uint32_t excp_idx;
688d63d0ec5SRichard Henderson 
689d63d0ec5SRichard Henderson     /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */
690fcf5ef2aSThomas Huth 
691fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
692fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
693fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
694be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
695be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
696d63d0ec5SRichard Henderson             goto found;
697fcf5ef2aSThomas Huth         }
698fcf5ef2aSThomas Huth     }
699fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
700fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
701fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
702be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
703be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
704d63d0ec5SRichard Henderson             goto found;
705fcf5ef2aSThomas Huth         }
706fcf5ef2aSThomas Huth     }
707fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
708fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
709fcf5ef2aSThomas Huth         target_el = 1;
710be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
711be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
712d63d0ec5SRichard Henderson             goto found;
713fcf5ef2aSThomas Huth         }
714fcf5ef2aSThomas Huth     }
715fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
716fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
717fcf5ef2aSThomas Huth         target_el = 1;
718be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
719be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
720d63d0ec5SRichard Henderson             goto found;
721d63d0ec5SRichard Henderson         }
722d63d0ec5SRichard Henderson     }
7233c29632fSRichard Henderson     if (interrupt_request & CPU_INTERRUPT_VSERR) {
7243c29632fSRichard Henderson         excp_idx = EXCP_VSERR;
7253c29632fSRichard Henderson         target_el = 1;
7263c29632fSRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
7273c29632fSRichard Henderson                               cur_el, secure, hcr_el2)) {
7283c29632fSRichard Henderson             /* Taking a virtual abort clears HCR_EL2.VSE */
7293c29632fSRichard Henderson             env->cp15.hcr_el2 &= ~HCR_VSE;
7303c29632fSRichard Henderson             cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR);
7313c29632fSRichard Henderson             goto found;
7323c29632fSRichard Henderson         }
7333c29632fSRichard Henderson     }
734d63d0ec5SRichard Henderson     return false;
735d63d0ec5SRichard Henderson 
736d63d0ec5SRichard Henderson  found:
737fcf5ef2aSThomas Huth     cs->exception_index = excp_idx;
738fcf5ef2aSThomas Huth     env->exception.target_el = target_el;
73978271684SClaudio Fontana     cc->tcg_ops->do_interrupt(cs);
740d63d0ec5SRichard Henderson     return true;
741fcf5ef2aSThomas Huth }
7429e406eeaSPhilippe Mathieu-Daudé 
7439e406eeaSPhilippe Mathieu-Daudé #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */
744fcf5ef2aSThomas Huth 
74589430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu)
74689430fc6SPeter Maydell {
74789430fc6SPeter Maydell     /*
74889430fc6SPeter Maydell      * Update the interrupt level for VIRQ, which is the logical OR of
74989430fc6SPeter Maydell      * the HCR_EL2.VI bit and the input line level from the GIC.
75089430fc6SPeter Maydell      */
75189430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
75289430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
75389430fc6SPeter Maydell 
75489430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VI) ||
75589430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VIRQ);
75689430fc6SPeter Maydell 
75789430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) {
75889430fc6SPeter Maydell         if (new_state) {
75989430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VIRQ);
76089430fc6SPeter Maydell         } else {
76189430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ);
76289430fc6SPeter Maydell         }
76389430fc6SPeter Maydell     }
76489430fc6SPeter Maydell }
76589430fc6SPeter Maydell 
76689430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu)
76789430fc6SPeter Maydell {
76889430fc6SPeter Maydell     /*
76989430fc6SPeter Maydell      * Update the interrupt level for VFIQ, which is the logical OR of
77089430fc6SPeter Maydell      * the HCR_EL2.VF bit and the input line level from the GIC.
77189430fc6SPeter Maydell      */
77289430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
77389430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
77489430fc6SPeter Maydell 
77589430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VF) ||
77689430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VFIQ);
77789430fc6SPeter Maydell 
77889430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) {
77989430fc6SPeter Maydell         if (new_state) {
78089430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VFIQ);
78189430fc6SPeter Maydell         } else {
78289430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ);
78389430fc6SPeter Maydell         }
78489430fc6SPeter Maydell     }
78589430fc6SPeter Maydell }
78689430fc6SPeter Maydell 
7873c29632fSRichard Henderson void arm_cpu_update_vserr(ARMCPU *cpu)
7883c29632fSRichard Henderson {
7893c29632fSRichard Henderson     /*
7903c29632fSRichard Henderson      * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit.
7913c29632fSRichard Henderson      */
7923c29632fSRichard Henderson     CPUARMState *env = &cpu->env;
7933c29632fSRichard Henderson     CPUState *cs = CPU(cpu);
7943c29632fSRichard Henderson 
7953c29632fSRichard Henderson     bool new_state = env->cp15.hcr_el2 & HCR_VSE;
7963c29632fSRichard Henderson 
7973c29632fSRichard Henderson     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) {
7983c29632fSRichard Henderson         if (new_state) {
7993c29632fSRichard Henderson             cpu_interrupt(cs, CPU_INTERRUPT_VSERR);
8003c29632fSRichard Henderson         } else {
8013c29632fSRichard Henderson             cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR);
8023c29632fSRichard Henderson         }
8033c29632fSRichard Henderson     }
8043c29632fSRichard Henderson }
8053c29632fSRichard Henderson 
806fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
807fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
808fcf5ef2aSThomas Huth {
809fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
810fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
811fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
812fcf5ef2aSThomas Huth     static const int mask[] = {
813fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
814fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
815fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
816fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
817fcf5ef2aSThomas Huth     };
818fcf5ef2aSThomas Huth 
8199acd2d33SPeter Maydell     if (!arm_feature(env, ARM_FEATURE_EL2) &&
8209acd2d33SPeter Maydell         (irq == ARM_CPU_VIRQ || irq == ARM_CPU_VFIQ)) {
8219acd2d33SPeter Maydell         /*
8229acd2d33SPeter Maydell          * The GIC might tell us about VIRQ and VFIQ state, but if we don't
8239acd2d33SPeter Maydell          * have EL2 support we don't care. (Unless the guest is doing something
8249acd2d33SPeter Maydell          * silly this will only be calls saying "level is still 0".)
8259acd2d33SPeter Maydell          */
8269acd2d33SPeter Maydell         return;
8279acd2d33SPeter Maydell     }
8289acd2d33SPeter Maydell 
829ed89f078SPeter Maydell     if (level) {
830ed89f078SPeter Maydell         env->irq_line_state |= mask[irq];
831ed89f078SPeter Maydell     } else {
832ed89f078SPeter Maydell         env->irq_line_state &= ~mask[irq];
833ed89f078SPeter Maydell     }
834ed89f078SPeter Maydell 
835fcf5ef2aSThomas Huth     switch (irq) {
836fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
83789430fc6SPeter Maydell         arm_cpu_update_virq(cpu);
83889430fc6SPeter Maydell         break;
839fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
84089430fc6SPeter Maydell         arm_cpu_update_vfiq(cpu);
84189430fc6SPeter Maydell         break;
842fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
843fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
844fcf5ef2aSThomas Huth         if (level) {
845fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
846fcf5ef2aSThomas Huth         } else {
847fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
848fcf5ef2aSThomas Huth         }
849fcf5ef2aSThomas Huth         break;
850fcf5ef2aSThomas Huth     default:
851fcf5ef2aSThomas Huth         g_assert_not_reached();
852fcf5ef2aSThomas Huth     }
853fcf5ef2aSThomas Huth }
854fcf5ef2aSThomas Huth 
855fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
856fcf5ef2aSThomas Huth {
857fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
858fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
859ed89f078SPeter Maydell     CPUARMState *env = &cpu->env;
860fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
861ed89f078SPeter Maydell     uint32_t linestate_bit;
862f6530926SEric Auger     int irq_id;
863fcf5ef2aSThomas Huth 
864fcf5ef2aSThomas Huth     switch (irq) {
865fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
866f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_IRQ;
867ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_HARD;
868fcf5ef2aSThomas Huth         break;
869fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
870f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_FIQ;
871ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_FIQ;
872fcf5ef2aSThomas Huth         break;
873fcf5ef2aSThomas Huth     default:
874fcf5ef2aSThomas Huth         g_assert_not_reached();
875fcf5ef2aSThomas Huth     }
876ed89f078SPeter Maydell 
877ed89f078SPeter Maydell     if (level) {
878ed89f078SPeter Maydell         env->irq_line_state |= linestate_bit;
879ed89f078SPeter Maydell     } else {
880ed89f078SPeter Maydell         env->irq_line_state &= ~linestate_bit;
881ed89f078SPeter Maydell     }
882f6530926SEric Auger     kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level);
883fcf5ef2aSThomas Huth #endif
884fcf5ef2aSThomas Huth }
885fcf5ef2aSThomas Huth 
886fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
887fcf5ef2aSThomas Huth {
888fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
889fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
890fcf5ef2aSThomas Huth 
891fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
892fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
893fcf5ef2aSThomas Huth }
894fcf5ef2aSThomas Huth 
895fcf5ef2aSThomas Huth #endif
896fcf5ef2aSThomas Huth 
897fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
898fcf5ef2aSThomas Huth {
899fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
900fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
9017bcdbf51SRichard Henderson     bool sctlr_b;
902fcf5ef2aSThomas Huth 
903fcf5ef2aSThomas Huth     if (is_a64(env)) {
904110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
90515fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
90615fa1a0aSRichard Henderson         info->cap_insn_split = 4;
907110f6c70SRichard Henderson     } else {
908110f6c70SRichard Henderson         int cap_mode;
909110f6c70SRichard Henderson         if (env->thumb) {
91015fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
91115fa1a0aSRichard Henderson             info->cap_insn_split = 4;
912110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
913fcf5ef2aSThomas Huth         } else {
91415fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
91515fa1a0aSRichard Henderson             info->cap_insn_split = 4;
916110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
917fcf5ef2aSThomas Huth         }
918110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
919110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
920110f6c70SRichard Henderson         }
921110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
922110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
923110f6c70SRichard Henderson         }
924110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
925110f6c70SRichard Henderson         info->cap_mode = cap_mode;
926fcf5ef2aSThomas Huth     }
9277bcdbf51SRichard Henderson 
9287bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
9297bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
930ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
931fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
932fcf5ef2aSThomas Huth #else
933fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
934fcf5ef2aSThomas Huth #endif
935fcf5ef2aSThomas Huth     }
936f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
9377bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
9387bcdbf51SRichard Henderson     if (sctlr_b) {
939f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
940f7478a92SJulian Brown     }
9417bcdbf51SRichard Henderson #endif
942fcf5ef2aSThomas Huth }
943fcf5ef2aSThomas Huth 
94486480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64
94586480615SPhilippe Mathieu-Daudé 
94686480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
94786480615SPhilippe Mathieu-Daudé {
94886480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
94986480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
95086480615SPhilippe Mathieu-Daudé     uint32_t psr = pstate_read(env);
95186480615SPhilippe Mathieu-Daudé     int i;
95286480615SPhilippe Mathieu-Daudé     int el = arm_current_el(env);
95386480615SPhilippe Mathieu-Daudé     const char *ns_status;
9547a867dd5SRichard Henderson     bool sve;
95586480615SPhilippe Mathieu-Daudé 
95686480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc);
95786480615SPhilippe Mathieu-Daudé     for (i = 0; i < 32; i++) {
95886480615SPhilippe Mathieu-Daudé         if (i == 31) {
95986480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]);
96086480615SPhilippe Mathieu-Daudé         } else {
96186480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i],
96286480615SPhilippe Mathieu-Daudé                          (i + 2) % 3 ? " " : "\n");
96386480615SPhilippe Mathieu-Daudé         }
96486480615SPhilippe Mathieu-Daudé     }
96586480615SPhilippe Mathieu-Daudé 
96686480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) {
96786480615SPhilippe Mathieu-Daudé         ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
96886480615SPhilippe Mathieu-Daudé     } else {
96986480615SPhilippe Mathieu-Daudé         ns_status = "";
97086480615SPhilippe Mathieu-Daudé     }
97186480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c",
97286480615SPhilippe Mathieu-Daudé                  psr,
97386480615SPhilippe Mathieu-Daudé                  psr & PSTATE_N ? 'N' : '-',
97486480615SPhilippe Mathieu-Daudé                  psr & PSTATE_Z ? 'Z' : '-',
97586480615SPhilippe Mathieu-Daudé                  psr & PSTATE_C ? 'C' : '-',
97686480615SPhilippe Mathieu-Daudé                  psr & PSTATE_V ? 'V' : '-',
97786480615SPhilippe Mathieu-Daudé                  ns_status,
97886480615SPhilippe Mathieu-Daudé                  el,
97986480615SPhilippe Mathieu-Daudé                  psr & PSTATE_SP ? 'h' : 't');
98086480615SPhilippe Mathieu-Daudé 
9817a867dd5SRichard Henderson     if (cpu_isar_feature(aa64_sme, cpu)) {
9827a867dd5SRichard Henderson         qemu_fprintf(f, "  SVCR=%08" PRIx64 " %c%c",
9837a867dd5SRichard Henderson                      env->svcr,
9847a867dd5SRichard Henderson                      (FIELD_EX64(env->svcr, SVCR, ZA) ? 'Z' : '-'),
9857a867dd5SRichard Henderson                      (FIELD_EX64(env->svcr, SVCR, SM) ? 'S' : '-'));
9867a867dd5SRichard Henderson     }
98786480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_bti, cpu)) {
98886480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "  BTYPE=%d", (psr & PSTATE_BTYPE) >> 10);
98986480615SPhilippe Mathieu-Daudé     }
99086480615SPhilippe Mathieu-Daudé     if (!(flags & CPU_DUMP_FPU)) {
99186480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "\n");
99286480615SPhilippe Mathieu-Daudé         return;
99386480615SPhilippe Mathieu-Daudé     }
99486480615SPhilippe Mathieu-Daudé     if (fp_exception_el(env, el) != 0) {
99586480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "    FPU disabled\n");
99686480615SPhilippe Mathieu-Daudé         return;
99786480615SPhilippe Mathieu-Daudé     }
99886480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "     FPCR=%08x FPSR=%08x\n",
99986480615SPhilippe Mathieu-Daudé                  vfp_get_fpcr(env), vfp_get_fpsr(env));
100086480615SPhilippe Mathieu-Daudé 
10017a867dd5SRichard Henderson     if (cpu_isar_feature(aa64_sme, cpu) && FIELD_EX64(env->svcr, SVCR, SM)) {
10027a867dd5SRichard Henderson         sve = sme_exception_el(env, el) == 0;
10037a867dd5SRichard Henderson     } else if (cpu_isar_feature(aa64_sve, cpu)) {
10047a867dd5SRichard Henderson         sve = sve_exception_el(env, el) == 0;
10057a867dd5SRichard Henderson     } else {
10067a867dd5SRichard Henderson         sve = false;
10077a867dd5SRichard Henderson     }
10087a867dd5SRichard Henderson 
10097a867dd5SRichard Henderson     if (sve) {
10105ef3cc56SRichard Henderson         int j, zcr_len = sve_vqm1_for_el(env, el);
101186480615SPhilippe Mathieu-Daudé 
101286480615SPhilippe Mathieu-Daudé         for (i = 0; i <= FFR_PRED_NUM; i++) {
101386480615SPhilippe Mathieu-Daudé             bool eol;
101486480615SPhilippe Mathieu-Daudé             if (i == FFR_PRED_NUM) {
101586480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "FFR=");
101686480615SPhilippe Mathieu-Daudé                 /* It's last, so end the line.  */
101786480615SPhilippe Mathieu-Daudé                 eol = true;
101886480615SPhilippe Mathieu-Daudé             } else {
101986480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "P%02d=", i);
102086480615SPhilippe Mathieu-Daudé                 switch (zcr_len) {
102186480615SPhilippe Mathieu-Daudé                 case 0:
102286480615SPhilippe Mathieu-Daudé                     eol = i % 8 == 7;
102386480615SPhilippe Mathieu-Daudé                     break;
102486480615SPhilippe Mathieu-Daudé                 case 1:
102586480615SPhilippe Mathieu-Daudé                     eol = i % 6 == 5;
102686480615SPhilippe Mathieu-Daudé                     break;
102786480615SPhilippe Mathieu-Daudé                 case 2:
102886480615SPhilippe Mathieu-Daudé                 case 3:
102986480615SPhilippe Mathieu-Daudé                     eol = i % 3 == 2;
103086480615SPhilippe Mathieu-Daudé                     break;
103186480615SPhilippe Mathieu-Daudé                 default:
103286480615SPhilippe Mathieu-Daudé                     /* More than one quadword per predicate.  */
103386480615SPhilippe Mathieu-Daudé                     eol = true;
103486480615SPhilippe Mathieu-Daudé                     break;
103586480615SPhilippe Mathieu-Daudé                 }
103686480615SPhilippe Mathieu-Daudé             }
103786480615SPhilippe Mathieu-Daudé             for (j = zcr_len / 4; j >= 0; j--) {
103886480615SPhilippe Mathieu-Daudé                 int digits;
103986480615SPhilippe Mathieu-Daudé                 if (j * 4 + 4 <= zcr_len + 1) {
104086480615SPhilippe Mathieu-Daudé                     digits = 16;
104186480615SPhilippe Mathieu-Daudé                 } else {
104286480615SPhilippe Mathieu-Daudé                     digits = (zcr_len % 4 + 1) * 4;
104386480615SPhilippe Mathieu-Daudé                 }
104486480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "%0*" PRIx64 "%s", digits,
104586480615SPhilippe Mathieu-Daudé                              env->vfp.pregs[i].p[j],
104686480615SPhilippe Mathieu-Daudé                              j ? ":" : eol ? "\n" : " ");
104786480615SPhilippe Mathieu-Daudé             }
104886480615SPhilippe Mathieu-Daudé         }
104986480615SPhilippe Mathieu-Daudé 
105086480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
105186480615SPhilippe Mathieu-Daudé             if (zcr_len == 0) {
105286480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s",
105386480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[1],
105486480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[0], i & 1 ? "\n" : " ");
105586480615SPhilippe Mathieu-Daudé             } else if (zcr_len == 1) {
105686480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64
105786480615SPhilippe Mathieu-Daudé                              ":%016" PRIx64 ":%016" PRIx64 "\n",
105886480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2],
105986480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]);
106086480615SPhilippe Mathieu-Daudé             } else {
106186480615SPhilippe Mathieu-Daudé                 for (j = zcr_len; j >= 0; j--) {
106286480615SPhilippe Mathieu-Daudé                     bool odd = (zcr_len - j) % 2 != 0;
106386480615SPhilippe Mathieu-Daudé                     if (j == zcr_len) {
106486480615SPhilippe Mathieu-Daudé                         qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1);
106586480615SPhilippe Mathieu-Daudé                     } else if (!odd) {
106686480615SPhilippe Mathieu-Daudé                         if (j > 0) {
106786480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "   [%x-%x]=", j, j - 1);
106886480615SPhilippe Mathieu-Daudé                         } else {
106986480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "     [%x]=", j);
107086480615SPhilippe Mathieu-Daudé                         }
107186480615SPhilippe Mathieu-Daudé                     }
107286480615SPhilippe Mathieu-Daudé                     qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s",
107386480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2 + 1],
107486480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2],
107586480615SPhilippe Mathieu-Daudé                                  odd || j == 0 ? "\n" : ":");
107686480615SPhilippe Mathieu-Daudé                 }
107786480615SPhilippe Mathieu-Daudé             }
107886480615SPhilippe Mathieu-Daudé         }
107986480615SPhilippe Mathieu-Daudé     } else {
108086480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
108186480615SPhilippe Mathieu-Daudé             uint64_t *q = aa64_vfp_qreg(env, i);
108286480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s",
108386480615SPhilippe Mathieu-Daudé                          i, q[1], q[0], (i & 1 ? "\n" : " "));
108486480615SPhilippe Mathieu-Daudé         }
108586480615SPhilippe Mathieu-Daudé     }
108686480615SPhilippe Mathieu-Daudé }
108786480615SPhilippe Mathieu-Daudé 
108886480615SPhilippe Mathieu-Daudé #else
108986480615SPhilippe Mathieu-Daudé 
109086480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
109186480615SPhilippe Mathieu-Daudé {
109286480615SPhilippe Mathieu-Daudé     g_assert_not_reached();
109386480615SPhilippe Mathieu-Daudé }
109486480615SPhilippe Mathieu-Daudé 
109586480615SPhilippe Mathieu-Daudé #endif
109686480615SPhilippe Mathieu-Daudé 
109786480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags)
109886480615SPhilippe Mathieu-Daudé {
109986480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
110086480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
110186480615SPhilippe Mathieu-Daudé     int i;
110286480615SPhilippe Mathieu-Daudé 
110386480615SPhilippe Mathieu-Daudé     if (is_a64(env)) {
110486480615SPhilippe Mathieu-Daudé         aarch64_cpu_dump_state(cs, f, flags);
110586480615SPhilippe Mathieu-Daudé         return;
110686480615SPhilippe Mathieu-Daudé     }
110786480615SPhilippe Mathieu-Daudé 
110886480615SPhilippe Mathieu-Daudé     for (i = 0; i < 16; i++) {
110986480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]);
111086480615SPhilippe Mathieu-Daudé         if ((i % 4) == 3) {
111186480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "\n");
111286480615SPhilippe Mathieu-Daudé         } else {
111386480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " ");
111486480615SPhilippe Mathieu-Daudé         }
111586480615SPhilippe Mathieu-Daudé     }
111686480615SPhilippe Mathieu-Daudé 
111786480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_M)) {
111886480615SPhilippe Mathieu-Daudé         uint32_t xpsr = xpsr_read(env);
111986480615SPhilippe Mathieu-Daudé         const char *mode;
112086480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
112186480615SPhilippe Mathieu-Daudé 
112286480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
112386480615SPhilippe Mathieu-Daudé             ns_status = env->v7m.secure ? "S " : "NS ";
112486480615SPhilippe Mathieu-Daudé         }
112586480615SPhilippe Mathieu-Daudé 
112686480615SPhilippe Mathieu-Daudé         if (xpsr & XPSR_EXCP) {
112786480615SPhilippe Mathieu-Daudé             mode = "handler";
112886480615SPhilippe Mathieu-Daudé         } else {
112986480615SPhilippe Mathieu-Daudé             if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) {
113086480615SPhilippe Mathieu-Daudé                 mode = "unpriv-thread";
113186480615SPhilippe Mathieu-Daudé             } else {
113286480615SPhilippe Mathieu-Daudé                 mode = "priv-thread";
113386480615SPhilippe Mathieu-Daudé             }
113486480615SPhilippe Mathieu-Daudé         }
113586480615SPhilippe Mathieu-Daudé 
113686480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n",
113786480615SPhilippe Mathieu-Daudé                      xpsr,
113886480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_N ? 'N' : '-',
113986480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_Z ? 'Z' : '-',
114086480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_C ? 'C' : '-',
114186480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_V ? 'V' : '-',
114286480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_T ? 'T' : 'A',
114386480615SPhilippe Mathieu-Daudé                      ns_status,
114486480615SPhilippe Mathieu-Daudé                      mode);
114586480615SPhilippe Mathieu-Daudé     } else {
114686480615SPhilippe Mathieu-Daudé         uint32_t psr = cpsr_read(env);
114786480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
114886480615SPhilippe Mathieu-Daudé 
114986480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_EL3) &&
115086480615SPhilippe Mathieu-Daudé             (psr & CPSR_M) != ARM_CPU_MODE_MON) {
115186480615SPhilippe Mathieu-Daudé             ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
115286480615SPhilippe Mathieu-Daudé         }
115386480615SPhilippe Mathieu-Daudé 
115486480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n",
115586480615SPhilippe Mathieu-Daudé                      psr,
115686480615SPhilippe Mathieu-Daudé                      psr & CPSR_N ? 'N' : '-',
115786480615SPhilippe Mathieu-Daudé                      psr & CPSR_Z ? 'Z' : '-',
115886480615SPhilippe Mathieu-Daudé                      psr & CPSR_C ? 'C' : '-',
115986480615SPhilippe Mathieu-Daudé                      psr & CPSR_V ? 'V' : '-',
116086480615SPhilippe Mathieu-Daudé                      psr & CPSR_T ? 'T' : 'A',
116186480615SPhilippe Mathieu-Daudé                      ns_status,
116286480615SPhilippe Mathieu-Daudé                      aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26);
116386480615SPhilippe Mathieu-Daudé     }
116486480615SPhilippe Mathieu-Daudé 
116586480615SPhilippe Mathieu-Daudé     if (flags & CPU_DUMP_FPU) {
116686480615SPhilippe Mathieu-Daudé         int numvfpregs = 0;
1167a6627f5fSRichard Henderson         if (cpu_isar_feature(aa32_simd_r32, cpu)) {
1168a6627f5fSRichard Henderson             numvfpregs = 32;
11697fbc6a40SRichard Henderson         } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
1170a6627f5fSRichard Henderson             numvfpregs = 16;
117186480615SPhilippe Mathieu-Daudé         }
117286480615SPhilippe Mathieu-Daudé         for (i = 0; i < numvfpregs; i++) {
117386480615SPhilippe Mathieu-Daudé             uint64_t v = *aa32_vfp_dreg(env, i);
117486480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n",
117586480615SPhilippe Mathieu-Daudé                          i * 2, (uint32_t)v,
117686480615SPhilippe Mathieu-Daudé                          i * 2 + 1, (uint32_t)(v >> 32),
117786480615SPhilippe Mathieu-Daudé                          i, v);
117886480615SPhilippe Mathieu-Daudé         }
117986480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env));
1180aa291908SPeter Maydell         if (cpu_isar_feature(aa32_mve, cpu)) {
1181aa291908SPeter Maydell             qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr);
1182aa291908SPeter Maydell         }
118386480615SPhilippe Mathieu-Daudé     }
118486480615SPhilippe Mathieu-Daudé }
118586480615SPhilippe Mathieu-Daudé 
118646de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
118746de5913SIgor Mammedov {
118846de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
118946de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
119046de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
119146de5913SIgor Mammedov }
119246de5913SIgor Mammedov 
1193fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
1194fcf5ef2aSThomas Huth {
1195fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1196fcf5ef2aSThomas Huth 
11977506ed90SRichard Henderson     cpu_set_cpustate_pointers(cpu);
11985860362dSRichard Henderson     cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal,
1199c27f5d3aSRichard Henderson                                          NULL, g_free);
1200fcf5ef2aSThomas Huth 
1201b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
120208267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
120308267487SAaron Lindsay 
1204b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY
1205b3d52804SRichard Henderson # ifdef TARGET_AARCH64
1206b3d52804SRichard Henderson     /*
1207e74c0976SRichard Henderson      * The linux kernel defaults to 512-bit for SVE, and 256-bit for SME.
1208e74c0976SRichard Henderson      * These values were chosen to fit within the default signal frame.
1209e74c0976SRichard Henderson      * See documentation for /proc/sys/abi/{sve,sme}_default_vector_length,
1210e74c0976SRichard Henderson      * and our corresponding cpu property.
1211b3d52804SRichard Henderson      */
1212b3d52804SRichard Henderson     cpu->sve_default_vq = 4;
1213e74c0976SRichard Henderson     cpu->sme_default_vq = 2;
1214b3d52804SRichard Henderson # endif
1215b3d52804SRichard Henderson #else
1216fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
1217fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1218fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
1219fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
1220fcf5ef2aSThomas Huth          */
1221fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
1222fcf5ef2aSThomas Huth     } else {
1223fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
1224fcf5ef2aSThomas Huth     }
1225fcf5ef2aSThomas Huth 
1226fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
1227fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
1228aa1b3111SPeter Maydell 
1229aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
1230aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
123107f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
123207f48730SAndrew Jones                              "pmu-interrupt", 1);
1233fcf5ef2aSThomas Huth #endif
1234fcf5ef2aSThomas Huth 
1235fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
1236fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
1237fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
1238fcf5ef2aSThomas Huth      */
1239fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
12400dc71c70SAkihiko Odaki     cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */
1241fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
1242fcf5ef2aSThomas Huth 
12432c9c0bf9SAlexander Graf     if (tcg_enabled() || hvf_enabled()) {
12440dc71c70SAkihiko Odaki         /* TCG and HVF implement PSCI 1.1 */
12450dc71c70SAkihiko Odaki         cpu->psci_version = QEMU_PSCI_VERSION_1_1;
1246fcf5ef2aSThomas Huth     }
1247fcf5ef2aSThomas Huth }
1248fcf5ef2aSThomas Huth 
124996eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property =
125096eec6b2SAndrew Jeffery             DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz,
125196eec6b2SAndrew Jeffery                                NANOSECONDS_PER_SECOND / GTIMER_SCALE);
125296eec6b2SAndrew Jeffery 
1253fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
1254fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
1255fcf5ef2aSThomas Huth 
1256fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
1257fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
1258fcf5ef2aSThomas Huth 
125945ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1260c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
1261c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
1262c25bd18aSPeter Maydell 
1263fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
1264fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
126545ca3a14SRichard Henderson #endif
1266fcf5ef2aSThomas Huth 
12673a062d57SJulian Brown static Property arm_cpu_cfgend_property =
12683a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
12693a062d57SJulian Brown 
127097a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property =
127197a28b0eSPeter Maydell             DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true);
127297a28b0eSPeter Maydell 
127397a28b0eSPeter Maydell static Property arm_cpu_has_neon_property =
127497a28b0eSPeter Maydell             DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true);
127597a28b0eSPeter Maydell 
1276ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property =
1277ea90db0aSPeter Maydell             DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true);
1278ea90db0aSPeter Maydell 
1279fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
1280fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
1281fcf5ef2aSThomas Huth 
12828d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
12838d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
12848d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
12858d92e26bSPeter Maydell  * to override that with an incorrect constant value.
12868d92e26bSPeter Maydell  */
1287fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
12888d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
12898d92e26bSPeter Maydell                                            pmsav7_dregion,
12908d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
1291fcf5ef2aSThomas Huth 
1292ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp)
1293ae502508SAndrew Jones {
1294ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1295ae502508SAndrew Jones 
1296ae502508SAndrew Jones     return cpu->has_pmu;
1297ae502508SAndrew Jones }
1298ae502508SAndrew Jones 
1299ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp)
1300ae502508SAndrew Jones {
1301ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1302ae502508SAndrew Jones 
1303ae502508SAndrew Jones     if (value) {
13047d20e681SPhilippe Mathieu-Daudé         if (kvm_enabled() && !kvm_arm_pmu_supported()) {
1305ae502508SAndrew Jones             error_setg(errp, "'pmu' feature not supported by KVM on this host");
1306ae502508SAndrew Jones             return;
1307ae502508SAndrew Jones         }
1308ae502508SAndrew Jones         set_feature(&cpu->env, ARM_FEATURE_PMU);
1309ae502508SAndrew Jones     } else {
1310ae502508SAndrew Jones         unset_feature(&cpu->env, ARM_FEATURE_PMU);
1311ae502508SAndrew Jones     }
1312ae502508SAndrew Jones     cpu->has_pmu = value;
1313ae502508SAndrew Jones }
1314ae502508SAndrew Jones 
13157def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu)
13167def8754SAndrew Jeffery {
131796eec6b2SAndrew Jeffery     /*
131896eec6b2SAndrew Jeffery      * The exact approach to calculating guest ticks is:
131996eec6b2SAndrew Jeffery      *
132096eec6b2SAndrew Jeffery      *     muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz,
132196eec6b2SAndrew Jeffery      *              NANOSECONDS_PER_SECOND);
132296eec6b2SAndrew Jeffery      *
132396eec6b2SAndrew Jeffery      * We don't do that. Rather we intentionally use integer division
132496eec6b2SAndrew Jeffery      * truncation below and in the caller for the conversion of host monotonic
132596eec6b2SAndrew Jeffery      * time to guest ticks to provide the exact inverse for the semantics of
132696eec6b2SAndrew Jeffery      * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so
132796eec6b2SAndrew Jeffery      * it loses precision when representing frequencies where
132896eec6b2SAndrew Jeffery      * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to
132996eec6b2SAndrew Jeffery      * provide an exact inverse leads to scheduling timers with negative
133096eec6b2SAndrew Jeffery      * periods, which in turn leads to sticky behaviour in the guest.
133196eec6b2SAndrew Jeffery      *
133296eec6b2SAndrew Jeffery      * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor
133396eec6b2SAndrew Jeffery      * cannot become zero.
133496eec6b2SAndrew Jeffery      */
13357def8754SAndrew Jeffery     return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ?
13367def8754SAndrew Jeffery       NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1;
13377def8754SAndrew Jeffery }
13387def8754SAndrew Jeffery 
133951e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj)
1340fcf5ef2aSThomas Huth {
1341fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1342fcf5ef2aSThomas Huth 
1343790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
1344790a1150SPeter Maydell      * in realize with the other feature-implication checks because
1345790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
1346790a1150SPeter Maydell      */
1347790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
1348790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
1349790a1150SPeter Maydell     }
1350790a1150SPeter Maydell 
1351fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
1352fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
135394d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property);
1354fcf5ef2aSThomas Huth     }
1355fcf5ef2aSThomas Huth 
1356fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
135794d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property);
1358fcf5ef2aSThomas Huth     }
1359fcf5ef2aSThomas Huth 
1360910e4f24STobias Röhmel     if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
13614a7319b7SEdgar E. Iglesias         object_property_add_uint64_ptr(obj, "rvbar",
13624a7319b7SEdgar E. Iglesias                                        &cpu->rvbar_prop,
13634a7319b7SEdgar E. Iglesias                                        OBJ_PROP_FLAG_READWRITE);
1364fcf5ef2aSThomas Huth     }
1365fcf5ef2aSThomas Huth 
136645ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1367fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
1368fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
1369fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
1370fcf5ef2aSThomas Huth          */
137194d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property);
1372fcf5ef2aSThomas Huth 
1373fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
1374fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
1375fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
1376fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
1377d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1378fcf5ef2aSThomas Huth     }
1379fcf5ef2aSThomas Huth 
1380c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
138194d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property);
1382c25bd18aSPeter Maydell     }
138345ca3a14SRichard Henderson #endif
1384c25bd18aSPeter Maydell 
1385fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
1386ae502508SAndrew Jones         cpu->has_pmu = true;
1387d2623129SMarkus Armbruster         object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu);
1388fcf5ef2aSThomas Huth     }
1389fcf5ef2aSThomas Huth 
139097a28b0eSPeter Maydell     /*
139197a28b0eSPeter Maydell      * Allow user to turn off VFP and Neon support, but only for TCG --
139297a28b0eSPeter Maydell      * KVM does not currently allow us to lie to the guest about its
139397a28b0eSPeter Maydell      * ID/feature registers, so the guest always sees what the host has.
139497a28b0eSPeter Maydell      */
13957d63183fSRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)
13967d63183fSRichard Henderson         ? cpu_isar_feature(aa64_fp_simd, cpu)
13977d63183fSRichard Henderson         : cpu_isar_feature(aa32_vfp, cpu)) {
139897a28b0eSPeter Maydell         cpu->has_vfp = true;
139997a28b0eSPeter Maydell         if (!kvm_enabled()) {
140094d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property);
140197a28b0eSPeter Maydell         }
140297a28b0eSPeter Maydell     }
140397a28b0eSPeter Maydell 
140497a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) {
140597a28b0eSPeter Maydell         cpu->has_neon = true;
140697a28b0eSPeter Maydell         if (!kvm_enabled()) {
140794d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property);
140897a28b0eSPeter Maydell         }
140997a28b0eSPeter Maydell     }
141097a28b0eSPeter Maydell 
1411ea90db0aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M) &&
1412ea90db0aSPeter Maydell         arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) {
141394d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property);
1414ea90db0aSPeter Maydell     }
1415ea90db0aSPeter Maydell 
1416452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
141794d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property);
1418fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
1419fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
142094d912d1SMarc-André Lureau                                      &arm_cpu_pmsav7_dregion_property);
1421fcf5ef2aSThomas Huth         }
1422fcf5ef2aSThomas Huth     }
1423fcf5ef2aSThomas Huth 
1424181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
1425181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
1426181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
1427d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1428f9f62e4cSPeter Maydell         /*
1429f9f62e4cSPeter Maydell          * M profile: initial value of the Secure VTOR. We can't just use
1430f9f62e4cSPeter Maydell          * a simple DEFINE_PROP_UINT32 for this because we want to permit
1431f9f62e4cSPeter Maydell          * the property to be set after realize.
1432f9f62e4cSPeter Maydell          */
143364a7b8deSFelipe Franciosi         object_property_add_uint32_ptr(obj, "init-svtor",
143464a7b8deSFelipe Franciosi                                        &cpu->init_svtor,
1435d2623129SMarkus Armbruster                                        OBJ_PROP_FLAG_READWRITE);
1436181962fdSPeter Maydell     }
14377cda2149SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
14387cda2149SPeter Maydell         /*
14397cda2149SPeter Maydell          * Initial value of the NS VTOR (for cores without the Security
14407cda2149SPeter Maydell          * extension, this is the only VTOR)
14417cda2149SPeter Maydell          */
14427cda2149SPeter Maydell         object_property_add_uint32_ptr(obj, "init-nsvtor",
14437cda2149SPeter Maydell                                        &cpu->init_nsvtor,
14447cda2149SPeter Maydell                                        OBJ_PROP_FLAG_READWRITE);
14457cda2149SPeter Maydell     }
1446181962fdSPeter Maydell 
1447bddd892eSPeter Maydell     /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */
1448bddd892eSPeter Maydell     object_property_add_uint32_ptr(obj, "psci-conduit",
1449bddd892eSPeter Maydell                                    &cpu->psci_conduit,
1450bddd892eSPeter Maydell                                    OBJ_PROP_FLAG_READWRITE);
1451bddd892eSPeter Maydell 
145294d912d1SMarc-André Lureau     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property);
145396eec6b2SAndrew Jeffery 
145496eec6b2SAndrew Jeffery     if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) {
145594d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property);
145696eec6b2SAndrew Jeffery     }
14579e6f8d8aSfangying 
14589e6f8d8aSfangying     if (kvm_enabled()) {
14599e6f8d8aSfangying         kvm_arm_add_vcpu_properties(obj);
14609e6f8d8aSfangying     }
14618bce44a2SRichard Henderson 
14628bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY
14638bce44a2SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) &&
14648bce44a2SRichard Henderson         cpu_isar_feature(aa64_mte, cpu)) {
14658bce44a2SRichard Henderson         object_property_add_link(obj, "tag-memory",
14668bce44a2SRichard Henderson                                  TYPE_MEMORY_REGION,
14678bce44a2SRichard Henderson                                  (Object **)&cpu->tag_memory,
14688bce44a2SRichard Henderson                                  qdev_prop_allow_set_link_before_realize,
14698bce44a2SRichard Henderson                                  OBJ_PROP_LINK_STRONG);
14708bce44a2SRichard Henderson 
14718bce44a2SRichard Henderson         if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
14728bce44a2SRichard Henderson             object_property_add_link(obj, "secure-tag-memory",
14738bce44a2SRichard Henderson                                      TYPE_MEMORY_REGION,
14748bce44a2SRichard Henderson                                      (Object **)&cpu->secure_tag_memory,
14758bce44a2SRichard Henderson                                      qdev_prop_allow_set_link_before_realize,
14768bce44a2SRichard Henderson                                      OBJ_PROP_LINK_STRONG);
14778bce44a2SRichard Henderson         }
14788bce44a2SRichard Henderson     }
14798bce44a2SRichard Henderson #endif
1480fcf5ef2aSThomas Huth }
1481fcf5ef2aSThomas Huth 
1482fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
1483fcf5ef2aSThomas Huth {
1484fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
148508267487SAaron Lindsay     ARMELChangeHook *hook, *next;
148608267487SAaron Lindsay 
1487fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
148808267487SAaron Lindsay 
1489b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
1490b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
1491b5c53d1bSAaron Lindsay         g_free(hook);
1492b5c53d1bSAaron Lindsay     }
149308267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
149408267487SAaron Lindsay         QLIST_REMOVE(hook, node);
149508267487SAaron Lindsay         g_free(hook);
149608267487SAaron Lindsay     }
14974e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
14984e7beb0cSAaron Lindsay OS     if (cpu->pmu_timer) {
14994e7beb0cSAaron Lindsay OS         timer_free(cpu->pmu_timer);
15004e7beb0cSAaron Lindsay OS     }
15014e7beb0cSAaron Lindsay OS #endif
1502fcf5ef2aSThomas Huth }
1503fcf5ef2aSThomas Huth 
15040df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp)
15050df9142dSAndrew Jones {
15060df9142dSAndrew Jones     Error *local_err = NULL;
15070df9142dSAndrew Jones 
150807301161SRichard Henderson #ifdef TARGET_AARCH64
15090df9142dSAndrew Jones     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
15100df9142dSAndrew Jones         arm_cpu_sve_finalize(cpu, &local_err);
15110df9142dSAndrew Jones         if (local_err != NULL) {
15120df9142dSAndrew Jones             error_propagate(errp, local_err);
15130df9142dSAndrew Jones             return;
15140df9142dSAndrew Jones         }
1515eb94284dSRichard Henderson 
1516e74c0976SRichard Henderson         arm_cpu_sme_finalize(cpu, &local_err);
1517e74c0976SRichard Henderson         if (local_err != NULL) {
1518e74c0976SRichard Henderson             error_propagate(errp, local_err);
1519e74c0976SRichard Henderson             return;
1520e74c0976SRichard Henderson         }
1521e74c0976SRichard Henderson 
1522eb94284dSRichard Henderson         arm_cpu_pauth_finalize(cpu, &local_err);
1523eb94284dSRichard Henderson         if (local_err != NULL) {
1524eb94284dSRichard Henderson             error_propagate(errp, local_err);
1525eb94284dSRichard Henderson             return;
1526eb94284dSRichard Henderson         }
152769b2265dSRichard Henderson 
152869b2265dSRichard Henderson         arm_cpu_lpa2_finalize(cpu, &local_err);
152969b2265dSRichard Henderson         if (local_err != NULL) {
153069b2265dSRichard Henderson             error_propagate(errp, local_err);
153169b2265dSRichard Henderson             return;
153269b2265dSRichard Henderson         }
1533eb94284dSRichard Henderson     }
153407301161SRichard Henderson #endif
153568970d1eSAndrew Jones 
153668970d1eSAndrew Jones     if (kvm_enabled()) {
153768970d1eSAndrew Jones         kvm_arm_steal_time_finalize(cpu, &local_err);
153868970d1eSAndrew Jones         if (local_err != NULL) {
153968970d1eSAndrew Jones             error_propagate(errp, local_err);
154068970d1eSAndrew Jones             return;
154168970d1eSAndrew Jones         }
154268970d1eSAndrew Jones     }
15430df9142dSAndrew Jones }
15440df9142dSAndrew Jones 
1545fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
1546fcf5ef2aSThomas Huth {
1547fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
1548fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
1549fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
1550fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1551fcf5ef2aSThomas Huth     int pagebits;
1552fcf5ef2aSThomas Huth     Error *local_err = NULL;
15530f8d06f1SRichard Henderson     bool no_aa32 = false;
1554fcf5ef2aSThomas Huth 
1555c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
1556c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
1557c4487d76SPeter Maydell      * this is the first point where we can report it.
1558c4487d76SPeter Maydell      */
1559c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
1560585df85eSPeter Maydell         if (!kvm_enabled() && !hvf_enabled()) {
1561585df85eSPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF");
1562c4487d76SPeter Maydell         } else {
1563c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
1564c4487d76SPeter Maydell         }
1565c4487d76SPeter Maydell         return;
1566c4487d76SPeter Maydell     }
1567c4487d76SPeter Maydell 
156895f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
156995f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
157095f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
157195f87565SPeter Maydell      * error and will result in segfaults if not caught here.
157295f87565SPeter Maydell      */
157395f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
157495f87565SPeter Maydell         if (!env->nvic) {
157595f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
157695f87565SPeter Maydell             return;
157795f87565SPeter Maydell         }
157895f87565SPeter Maydell     } else {
157995f87565SPeter Maydell         if (env->nvic) {
158095f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
158195f87565SPeter Maydell             return;
158295f87565SPeter Maydell         }
158395f87565SPeter Maydell     }
1584397cd31fSPeter Maydell 
1585045e5064SAlexander Graf     if (!tcg_enabled() && !qtest_enabled()) {
158649e7f191SPeter Maydell         /*
1587045e5064SAlexander Graf          * We assume that no accelerator except TCG (and the "not really an
1588045e5064SAlexander Graf          * accelerator" qtest) can handle these features, because Arm hardware
1589045e5064SAlexander Graf          * virtualization can't virtualize them.
1590045e5064SAlexander Graf          *
159149e7f191SPeter Maydell          * Catch all the cases which might cause us to create more than one
159249e7f191SPeter Maydell          * address space for the CPU (otherwise we will assert() later in
159349e7f191SPeter Maydell          * cpu_address_space_init()).
159449e7f191SPeter Maydell          */
159549e7f191SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M)) {
159649e7f191SPeter Maydell             error_setg(errp,
1597045e5064SAlexander Graf                        "Cannot enable %s when using an M-profile guest CPU",
1598045e5064SAlexander Graf                        current_accel_name());
159949e7f191SPeter Maydell             return;
160049e7f191SPeter Maydell         }
160149e7f191SPeter Maydell         if (cpu->has_el3) {
160249e7f191SPeter Maydell             error_setg(errp,
1603045e5064SAlexander Graf                        "Cannot enable %s when guest CPU has EL3 enabled",
1604045e5064SAlexander Graf                        current_accel_name());
160549e7f191SPeter Maydell             return;
160649e7f191SPeter Maydell         }
160749e7f191SPeter Maydell         if (cpu->tag_memory) {
160849e7f191SPeter Maydell             error_setg(errp,
1609045e5064SAlexander Graf                        "Cannot enable %s when guest CPUs has MTE enabled",
1610045e5064SAlexander Graf                        current_accel_name());
161149e7f191SPeter Maydell             return;
161249e7f191SPeter Maydell         }
161349e7f191SPeter Maydell     }
161449e7f191SPeter Maydell 
161596eec6b2SAndrew Jeffery     {
161696eec6b2SAndrew Jeffery         uint64_t scale;
161796eec6b2SAndrew Jeffery 
161896eec6b2SAndrew Jeffery         if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
161996eec6b2SAndrew Jeffery             if (!cpu->gt_cntfrq_hz) {
162096eec6b2SAndrew Jeffery                 error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz",
162196eec6b2SAndrew Jeffery                            cpu->gt_cntfrq_hz);
162296eec6b2SAndrew Jeffery                 return;
162396eec6b2SAndrew Jeffery             }
162496eec6b2SAndrew Jeffery             scale = gt_cntfrq_period_ns(cpu);
162596eec6b2SAndrew Jeffery         } else {
162696eec6b2SAndrew Jeffery             scale = GTIMER_SCALE;
162796eec6b2SAndrew Jeffery         }
162896eec6b2SAndrew Jeffery 
162996eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1630397cd31fSPeter Maydell                                                arm_gt_ptimer_cb, cpu);
163196eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1632397cd31fSPeter Maydell                                                arm_gt_vtimer_cb, cpu);
163396eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1634397cd31fSPeter Maydell                                               arm_gt_htimer_cb, cpu);
163596eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1636397cd31fSPeter Maydell                                               arm_gt_stimer_cb, cpu);
16378c94b071SRichard Henderson         cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
16388c94b071SRichard Henderson                                                   arm_gt_hvtimer_cb, cpu);
163996eec6b2SAndrew Jeffery     }
164095f87565SPeter Maydell #endif
164195f87565SPeter Maydell 
1642fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
1643fcf5ef2aSThomas Huth     if (local_err != NULL) {
1644fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
1645fcf5ef2aSThomas Huth         return;
1646fcf5ef2aSThomas Huth     }
1647fcf5ef2aSThomas Huth 
16480df9142dSAndrew Jones     arm_cpu_finalize_features(cpu, &local_err);
16490df9142dSAndrew Jones     if (local_err != NULL) {
16500df9142dSAndrew Jones         error_propagate(errp, local_err);
16510df9142dSAndrew Jones         return;
16520df9142dSAndrew Jones     }
16530df9142dSAndrew Jones 
165497a28b0eSPeter Maydell     if (arm_feature(env, ARM_FEATURE_AARCH64) &&
165597a28b0eSPeter Maydell         cpu->has_vfp != cpu->has_neon) {
165697a28b0eSPeter Maydell         /*
165797a28b0eSPeter Maydell          * This is an architectural requirement for AArch64; AArch32 is
165897a28b0eSPeter Maydell          * more flexible and permits VFP-no-Neon and Neon-no-VFP.
165997a28b0eSPeter Maydell          */
166097a28b0eSPeter Maydell         error_setg(errp,
166197a28b0eSPeter Maydell                    "AArch64 CPUs must have both VFP and Neon or neither");
166297a28b0eSPeter Maydell         return;
166397a28b0eSPeter Maydell     }
166497a28b0eSPeter Maydell 
166597a28b0eSPeter Maydell     if (!cpu->has_vfp) {
166697a28b0eSPeter Maydell         uint64_t t;
166797a28b0eSPeter Maydell         uint32_t u;
166897a28b0eSPeter Maydell 
166997a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
167097a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0);
167197a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
167297a28b0eSPeter Maydell 
167397a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
167497a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf);
167597a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
167697a28b0eSPeter Maydell 
167797a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
167897a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0);
16793c93dfa4SRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, BF16, 0);
168097a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
168197a28b0eSPeter Maydell 
168297a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
168397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSP, 0);
168497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDP, 0);
168597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0);
168697a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSQRT, 0);
168797a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPROUND, 0);
1688532a3af5SPeter Maydell         if (!arm_feature(env, ARM_FEATURE_M)) {
1689532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR0, FPTRAP, 0);
1690532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR0, FPSHVEC, 0);
1691532a3af5SPeter Maydell         }
169297a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
169397a28b0eSPeter Maydell 
169497a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
169597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPFTZ, 0);
169697a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPDNAN, 0);
169797a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPHP, 0);
1698532a3af5SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M)) {
1699532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR1, FP16, 0);
1700532a3af5SPeter Maydell         }
170197a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
170297a28b0eSPeter Maydell 
170397a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
170497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, FPMISC, 0);
170597a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
170697a28b0eSPeter Maydell     }
170797a28b0eSPeter Maydell 
170897a28b0eSPeter Maydell     if (!cpu->has_neon) {
170997a28b0eSPeter Maydell         uint64_t t;
171097a28b0eSPeter Maydell         uint32_t u;
171197a28b0eSPeter Maydell 
171297a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_NEON);
171397a28b0eSPeter Maydell 
171497a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
1715eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0);
1716eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0);
1717eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0);
1718eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0);
1719eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0);
1720eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0);
172197a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0);
172297a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
172397a28b0eSPeter Maydell 
172497a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
172597a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0);
17263c93dfa4SRichard Henderson         t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0);
1727f8680aaaSRichard Henderson         t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0);
172897a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
172997a28b0eSPeter Maydell 
173097a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
173197a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf);
173297a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
173397a28b0eSPeter Maydell 
173497a28b0eSPeter Maydell         u = cpu->isar.id_isar5;
1735eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, AES, 0);
1736eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, SHA1, 0);
1737eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, SHA2, 0);
173897a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, RDM, 0);
173997a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, VCMA, 0);
174097a28b0eSPeter Maydell         cpu->isar.id_isar5 = u;
174197a28b0eSPeter Maydell 
174297a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
174397a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, DP, 0);
174497a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, FHM, 0);
17453c93dfa4SRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, BF16, 0);
1746f8680aaaSRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, I8MM, 0);
174797a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
174897a28b0eSPeter Maydell 
1749532a3af5SPeter Maydell         if (!arm_feature(env, ARM_FEATURE_M)) {
175097a28b0eSPeter Maydell             u = cpu->isar.mvfr1;
175197a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDLS, 0);
175297a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDINT, 0);
175397a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDSP, 0);
175497a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDHP, 0);
175597a28b0eSPeter Maydell             cpu->isar.mvfr1 = u;
175697a28b0eSPeter Maydell 
175797a28b0eSPeter Maydell             u = cpu->isar.mvfr2;
175897a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR2, SIMDMISC, 0);
175997a28b0eSPeter Maydell             cpu->isar.mvfr2 = u;
176097a28b0eSPeter Maydell         }
1761532a3af5SPeter Maydell     }
176297a28b0eSPeter Maydell 
176397a28b0eSPeter Maydell     if (!cpu->has_neon && !cpu->has_vfp) {
176497a28b0eSPeter Maydell         uint64_t t;
176597a28b0eSPeter Maydell         uint32_t u;
176697a28b0eSPeter Maydell 
176797a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
176897a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0);
176997a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
177097a28b0eSPeter Maydell 
177197a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
177297a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0);
177397a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
177497a28b0eSPeter Maydell 
177597a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
177697a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, SIMDREG, 0);
177797a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
1778c52881bbSRichard Henderson 
1779c52881bbSRichard Henderson         /* Despite the name, this field covers both VFP and Neon */
1780c52881bbSRichard Henderson         u = cpu->isar.mvfr1;
1781c52881bbSRichard Henderson         u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0);
1782c52881bbSRichard Henderson         cpu->isar.mvfr1 = u;
178397a28b0eSPeter Maydell     }
178497a28b0eSPeter Maydell 
1785ea90db0aSPeter Maydell     if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) {
1786ea90db0aSPeter Maydell         uint32_t u;
1787ea90db0aSPeter Maydell 
1788ea90db0aSPeter Maydell         unset_feature(env, ARM_FEATURE_THUMB_DSP);
1789ea90db0aSPeter Maydell 
1790ea90db0aSPeter Maydell         u = cpu->isar.id_isar1;
1791ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1);
1792ea90db0aSPeter Maydell         cpu->isar.id_isar1 = u;
1793ea90db0aSPeter Maydell 
1794ea90db0aSPeter Maydell         u = cpu->isar.id_isar2;
1795ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTU, 1);
1796ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTS, 1);
1797ea90db0aSPeter Maydell         cpu->isar.id_isar2 = u;
1798ea90db0aSPeter Maydell 
1799ea90db0aSPeter Maydell         u = cpu->isar.id_isar3;
1800ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SIMD, 1);
1801ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0);
1802ea90db0aSPeter Maydell         cpu->isar.id_isar3 = u;
1803ea90db0aSPeter Maydell     }
1804ea90db0aSPeter Maydell 
1805fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
1806fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
18075256df88SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
18085256df88SRichard Henderson             set_feature(env, ARM_FEATURE_V7);
18095256df88SRichard Henderson         } else {
18105110e683SAaron Lindsay             set_feature(env, ARM_FEATURE_V7VE);
18115110e683SAaron Lindsay         }
18125256df88SRichard Henderson     }
18130f8d06f1SRichard Henderson 
18140f8d06f1SRichard Henderson     /*
18150f8d06f1SRichard Henderson      * There exist AArch64 cpus without AArch32 support.  When KVM
18160f8d06f1SRichard Henderson      * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
18170f8d06f1SRichard Henderson      * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
18188f4821d7SPeter Maydell      * As a general principle, we also do not make ID register
18198f4821d7SPeter Maydell      * consistency checks anywhere unless using TCG, because only
18208f4821d7SPeter Maydell      * for TCG would a consistency-check failure be a QEMU bug.
18210f8d06f1SRichard Henderson      */
18220f8d06f1SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
18230f8d06f1SRichard Henderson         no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
18240f8d06f1SRichard Henderson     }
18250f8d06f1SRichard Henderson 
18265110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
18275110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
18285110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
18295110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
18305110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
18315110e683SAaron Lindsay          * include the various other features that V7VE implies.
18325110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
18335110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
18345110e683SAaron Lindsay          */
1835873b73c0SPeter Maydell         assert(!tcg_enabled() || no_aa32 ||
1836873b73c0SPeter Maydell                cpu_isar_feature(aa32_arm_div, cpu));
1837fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
18385110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
1839fcf5ef2aSThomas Huth     }
1840fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
1841fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
1842fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
1843fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
1844fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1845fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
1846fcf5ef2aSThomas Huth         } else {
1847fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
1848fcf5ef2aSThomas Huth         }
184991db4642SCédric Le Goater 
185091db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
185191db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
185291db4642SCédric Le Goater          */
185391db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
1854fcf5ef2aSThomas Huth     }
1855fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
1856fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
1857fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
1858fcf5ef2aSThomas Huth     }
1859fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
1860fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
1861fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1862873b73c0SPeter Maydell             assert(!tcg_enabled() || no_aa32 ||
1863873b73c0SPeter Maydell                    cpu_isar_feature(aa32_jazelle, cpu));
1864fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
1865fcf5ef2aSThomas Huth         }
1866fcf5ef2aSThomas Huth     }
1867fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
1868fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
1869fcf5ef2aSThomas Huth     }
1870fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
1871fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
1872fcf5ef2aSThomas Huth     }
1873fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
1874fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
1875fcf5ef2aSThomas Huth     }
1876fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
1877fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
1878fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
1879fcf5ef2aSThomas Huth     }
1880fcf5ef2aSThomas Huth 
1881ea7ac69dSPeter Maydell     /*
1882ea7ac69dSPeter Maydell      * We rely on no XScale CPU having VFP so we can use the same bits in the
1883ea7ac69dSPeter Maydell      * TB flags field for VECSTRIDE and XSCALE_CPAR.
1884ea7ac69dSPeter Maydell      */
18857d63183fSRichard Henderson     assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) ||
18867d63183fSRichard Henderson            !cpu_isar_feature(aa32_vfp_simd, cpu) ||
18877d63183fSRichard Henderson            !arm_feature(env, ARM_FEATURE_XSCALE));
1888ea7ac69dSPeter Maydell 
1889fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
1890fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
1891452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
1892fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
1893fcf5ef2aSThomas Huth          * can use 4K pages.
1894fcf5ef2aSThomas Huth          */
1895fcf5ef2aSThomas Huth         pagebits = 12;
1896fcf5ef2aSThomas Huth     } else {
1897fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
1898fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
1899fcf5ef2aSThomas Huth          */
1900fcf5ef2aSThomas Huth         pagebits = 10;
1901fcf5ef2aSThomas Huth     }
1902fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
1903fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
1904fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
1905fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
1906fcf5ef2aSThomas Huth          */
1907fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
1908fcf5ef2aSThomas Huth                    "system is using");
1909fcf5ef2aSThomas Huth         return;
1910fcf5ef2aSThomas Huth     }
1911fcf5ef2aSThomas Huth 
1912fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
1913fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
1914fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
1915fcf5ef2aSThomas Huth      * so these bits always RAZ.
1916fcf5ef2aSThomas Huth      */
1917fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
191846de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
191946de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
1920fcf5ef2aSThomas Huth     }
1921fcf5ef2aSThomas Huth 
1922fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
1923fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
1924fcf5ef2aSThomas Huth     }
1925fcf5ef2aSThomas Huth 
19263a062d57SJulian Brown     if (cpu->cfgend) {
19273a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
19283a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
19293a062d57SJulian Brown         } else {
19303a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
19313a062d57SJulian Brown         }
19323a062d57SJulian Brown     }
19333a062d57SJulian Brown 
193440188188SPeter Maydell     if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) {
1935fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
1936fcf5ef2aSThomas Huth          * feature.
1937fcf5ef2aSThomas Huth          */
1938fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
1939fcf5ef2aSThomas Huth 
1940b13c91c0SRichard Henderson         /*
1941b13c91c0SRichard Henderson          * Disable the security extension feature bits in the processor
1942b13c91c0SRichard Henderson          * feature registers as well.
1943fcf5ef2aSThomas Huth          */
1944b13c91c0SRichard Henderson         cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0);
1945033a4f15SRichard Henderson         cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0);
1946b13c91c0SRichard Henderson         cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0,
1947b13c91c0SRichard Henderson                                            ID_AA64PFR0, EL3, 0);
1948fcf5ef2aSThomas Huth     }
1949fcf5ef2aSThomas Huth 
1950c25bd18aSPeter Maydell     if (!cpu->has_el2) {
1951c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
1952c25bd18aSPeter Maydell     }
1953c25bd18aSPeter Maydell 
1954d6f02ce3SWei Huang     if (!cpu->has_pmu) {
1955fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
195657a4a11bSAaron Lindsay     }
195757a4a11bSAaron Lindsay     if (arm_feature(env, ARM_FEATURE_PMU)) {
1958bf8d0969SAaron Lindsay OS         pmu_init(cpu);
195957a4a11bSAaron Lindsay 
196057a4a11bSAaron Lindsay         if (!kvm_enabled()) {
1961033614c4SAaron Lindsay             arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0);
1962033614c4SAaron Lindsay             arm_register_el_change_hook(cpu, &pmu_post_el_change, 0);
1963fcf5ef2aSThomas Huth         }
19644e7beb0cSAaron Lindsay OS 
19654e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
19664e7beb0cSAaron Lindsay OS         cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb,
19674e7beb0cSAaron Lindsay OS                 cpu);
19684e7beb0cSAaron Lindsay OS #endif
196957a4a11bSAaron Lindsay     } else {
19702a609df8SPeter Maydell         cpu->isar.id_aa64dfr0 =
19712a609df8SPeter Maydell             FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0);
1972a6179538SPeter Maydell         cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0);
197357a4a11bSAaron Lindsay         cpu->pmceid0 = 0;
197457a4a11bSAaron Lindsay         cpu->pmceid1 = 0;
197557a4a11bSAaron Lindsay     }
1976fcf5ef2aSThomas Huth 
1977fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
1978b13c91c0SRichard Henderson         /*
1979b13c91c0SRichard Henderson          * Disable the hypervisor feature bits in the processor feature
1980b13c91c0SRichard Henderson          * registers if we don't have EL2.
1981fcf5ef2aSThomas Huth          */
1982b13c91c0SRichard Henderson         cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0,
1983b13c91c0SRichard Henderson                                            ID_AA64PFR0, EL2, 0);
1984b13c91c0SRichard Henderson         cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1,
1985b13c91c0SRichard Henderson                                        ID_PFR1, VIRTUALIZATION, 0);
1986fcf5ef2aSThomas Huth     }
1987fcf5ef2aSThomas Huth 
19886f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY
19896f4e1405SRichard Henderson     if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) {
19906f4e1405SRichard Henderson         /*
19916f4e1405SRichard Henderson          * Disable the MTE feature bits if we do not have tag-memory
19926f4e1405SRichard Henderson          * provided by the machine.
19936f4e1405SRichard Henderson          */
19946f4e1405SRichard Henderson         cpu->isar.id_aa64pfr1 =
19956f4e1405SRichard Henderson             FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0);
19966f4e1405SRichard Henderson     }
19976f4e1405SRichard Henderson #endif
19986f4e1405SRichard Henderson 
19992daf518dSPeter Maydell     if (tcg_enabled()) {
20002daf518dSPeter Maydell         /*
20012daf518dSPeter Maydell          * Don't report the Statistical Profiling Extension in the ID
20022daf518dSPeter Maydell          * registers, because TCG doesn't implement it yet (not even a
20032daf518dSPeter Maydell          * minimal stub version) and guests will fall over when they
20042daf518dSPeter Maydell          * try to access the non-existent system registers for it.
20052daf518dSPeter Maydell          */
20062daf518dSPeter Maydell         cpu->isar.id_aa64dfr0 =
20072daf518dSPeter Maydell             FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMSVER, 0);
20082daf518dSPeter Maydell     }
20092daf518dSPeter Maydell 
2010f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
2011f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
2012f50cd314SPeter Maydell      */
2013*761c4642STobias Röhmel     if (!cpu->has_mpu || cpu->pmsav7_dregion == 0) {
2014f50cd314SPeter Maydell         cpu->has_mpu = false;
2015*761c4642STobias Röhmel         cpu->pmsav7_dregion = 0;
2016*761c4642STobias Röhmel         cpu->pmsav8r_hdregion = 0;
2017fcf5ef2aSThomas Huth     }
2018fcf5ef2aSThomas Huth 
2019452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
2020fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
2021fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
2022fcf5ef2aSThomas Huth 
2023fcf5ef2aSThomas Huth         if (nr > 0xff) {
2024fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
2025fcf5ef2aSThomas Huth             return;
2026fcf5ef2aSThomas Huth         }
2027fcf5ef2aSThomas Huth 
2028fcf5ef2aSThomas Huth         if (nr) {
20290e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
20300e1a46bbSPeter Maydell                 /* PMSAv8 */
203162c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
203262c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
203362c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
203462c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
203562c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
203662c58ee0SPeter Maydell                 }
20370e1a46bbSPeter Maydell             } else {
2038fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
2039fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
2040fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
2041fcf5ef2aSThomas Huth             }
2042fcf5ef2aSThomas Huth         }
2043*761c4642STobias Röhmel 
2044*761c4642STobias Röhmel         if (cpu->pmsav8r_hdregion > 0xff) {
2045*761c4642STobias Röhmel             error_setg(errp, "PMSAv8 MPU EL2 #regions invalid %" PRIu32,
2046*761c4642STobias Röhmel                               cpu->pmsav8r_hdregion);
2047*761c4642STobias Röhmel             return;
2048*761c4642STobias Röhmel         }
2049*761c4642STobias Röhmel 
2050*761c4642STobias Röhmel         if (cpu->pmsav8r_hdregion) {
2051*761c4642STobias Röhmel             env->pmsav8.hprbar = g_new0(uint32_t,
2052*761c4642STobias Röhmel                                         cpu->pmsav8r_hdregion);
2053*761c4642STobias Röhmel             env->pmsav8.hprlar = g_new0(uint32_t,
2054*761c4642STobias Röhmel                                         cpu->pmsav8r_hdregion);
2055*761c4642STobias Röhmel         }
20560e1a46bbSPeter Maydell     }
2057fcf5ef2aSThomas Huth 
20589901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
20599901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
20609901c576SPeter Maydell 
20619901c576SPeter Maydell         if (nr > 0xff) {
20629901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
20639901c576SPeter Maydell             return;
20649901c576SPeter Maydell         }
20659901c576SPeter Maydell 
20669901c576SPeter Maydell         if (nr) {
20679901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
20689901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
20699901c576SPeter Maydell         }
20709901c576SPeter Maydell     }
20719901c576SPeter Maydell 
207291db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
207391db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
207491db4642SCédric Le Goater     }
207591db4642SCédric Le Goater 
2076fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
2077fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
2078fcf5ef2aSThomas Huth 
2079fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
2080fcf5ef2aSThomas Huth 
2081fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
2082cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
2083cc7d44c2SLike Xu     unsigned int smp_cpus = ms->smp.cpus;
20848bce44a2SRichard Henderson     bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY);
2085cc7d44c2SLike Xu 
20868bce44a2SRichard Henderson     /*
20878bce44a2SRichard Henderson      * We must set cs->num_ases to the final value before
20888bce44a2SRichard Henderson      * the first call to cpu_address_space_init.
20898bce44a2SRichard Henderson      */
20908bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
20918bce44a2SRichard Henderson         cs->num_ases = 3 + has_secure;
20928bce44a2SRichard Henderson     } else {
20938bce44a2SRichard Henderson         cs->num_ases = 1 + has_secure;
20948bce44a2SRichard Henderson     }
20951d2091bcSPeter Maydell 
20968bce44a2SRichard Henderson     if (has_secure) {
2097fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
2098fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
2099fcf5ef2aSThomas Huth         }
210080ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
210180ceb07aSPeter Xu                                cpu->secure_memory);
2102fcf5ef2aSThomas Huth     }
21038bce44a2SRichard Henderson 
21048bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
21058bce44a2SRichard Henderson         cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory",
21068bce44a2SRichard Henderson                                cpu->tag_memory);
21078bce44a2SRichard Henderson         if (has_secure) {
21088bce44a2SRichard Henderson             cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory",
21098bce44a2SRichard Henderson                                    cpu->secure_tag_memory);
21108bce44a2SRichard Henderson         }
21118bce44a2SRichard Henderson     }
21128bce44a2SRichard Henderson 
211380ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
2114f9a69711SAlistair Francis 
2115f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
2116f9a69711SAlistair Francis     if (cpu->core_count == -1) {
2117f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
2118f9a69711SAlistair Francis     }
2119fcf5ef2aSThomas Huth #endif
2120fcf5ef2aSThomas Huth 
2121a4157b80SRichard Henderson     if (tcg_enabled()) {
2122a4157b80SRichard Henderson         int dcz_blocklen = 4 << cpu->dcz_blocksize;
2123a4157b80SRichard Henderson 
2124a4157b80SRichard Henderson         /*
2125a4157b80SRichard Henderson          * We only support DCZ blocklen that fits on one page.
2126a4157b80SRichard Henderson          *
2127a4157b80SRichard Henderson          * Architectually this is always true.  However TARGET_PAGE_SIZE
2128a4157b80SRichard Henderson          * is variable and, for compatibility with -machine virt-2.7,
2129a4157b80SRichard Henderson          * is only 1KiB, as an artifact of legacy ARMv5 subpage support.
2130a4157b80SRichard Henderson          * But even then, while the largest architectural DCZ blocklen
2131a4157b80SRichard Henderson          * is 2KiB, no cpu actually uses such a large blocklen.
2132a4157b80SRichard Henderson          */
2133a4157b80SRichard Henderson         assert(dcz_blocklen <= TARGET_PAGE_SIZE);
2134a4157b80SRichard Henderson 
2135a4157b80SRichard Henderson         /*
2136a4157b80SRichard Henderson          * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say
2137a4157b80SRichard Henderson          * both nibbles of each byte storing tag data may be written at once.
2138a4157b80SRichard Henderson          * Since TAG_GRANULE is 16, this means that blocklen must be >= 32.
2139a4157b80SRichard Henderson          */
2140a4157b80SRichard Henderson         if (cpu_isar_feature(aa64_mte, cpu)) {
2141a4157b80SRichard Henderson             assert(dcz_blocklen >= 2 * TAG_GRANULE);
2142a4157b80SRichard Henderson         }
2143a4157b80SRichard Henderson     }
2144a4157b80SRichard Henderson 
2145fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
2146fcf5ef2aSThomas Huth     cpu_reset(cs);
2147fcf5ef2aSThomas Huth 
2148fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
2149fcf5ef2aSThomas Huth }
2150fcf5ef2aSThomas Huth 
2151fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
2152fcf5ef2aSThomas Huth {
2153fcf5ef2aSThomas Huth     ObjectClass *oc;
2154fcf5ef2aSThomas Huth     char *typename;
2155fcf5ef2aSThomas Huth     char **cpuname;
2156a0032cc5SPeter Maydell     const char *cpunamestr;
2157fcf5ef2aSThomas Huth 
2158fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
2159a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
2160a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
2161a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
2162a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
2163a0032cc5SPeter Maydell      */
2164a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
2165a0032cc5SPeter Maydell         cpunamestr = "max";
2166a0032cc5SPeter Maydell     }
2167a0032cc5SPeter Maydell #endif
2168a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
2169fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
2170fcf5ef2aSThomas Huth     g_strfreev(cpuname);
2171fcf5ef2aSThomas Huth     g_free(typename);
2172fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
2173fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
2174fcf5ef2aSThomas Huth         return NULL;
2175fcf5ef2aSThomas Huth     }
2176fcf5ef2aSThomas Huth     return oc;
2177fcf5ef2aSThomas Huth }
2178fcf5ef2aSThomas Huth 
2179fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
2180e544f800SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0),
2181fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
2182fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
218315f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
2184f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
2185fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
2186fcf5ef2aSThomas Huth };
2187fcf5ef2aSThomas Huth 
2188fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
2189fcf5ef2aSThomas Huth {
2190fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
2191fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
2192fcf5ef2aSThomas Huth 
2193fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
2194fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
2195fcf5ef2aSThomas Huth     }
2196fcf5ef2aSThomas Huth     return g_strdup("arm");
2197fcf5ef2aSThomas Huth }
2198fcf5ef2aSThomas Huth 
21998b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
22008b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h"
22018b80bd28SPhilippe Mathieu-Daudé 
22028b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = {
220308928c6dSPhilippe Mathieu-Daudé     .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug,
2204faf39e82SPhilippe Mathieu-Daudé     .asidx_from_attrs = arm_asidx_from_attrs,
2205715e3c1aSPhilippe Mathieu-Daudé     .write_elf32_note = arm_cpu_write_elf32_note,
2206715e3c1aSPhilippe Mathieu-Daudé     .write_elf64_note = arm_cpu_write_elf64_note,
2207da383e02SPhilippe Mathieu-Daudé     .virtio_is_big_endian = arm_cpu_virtio_is_big_endian,
2208feece4d0SPhilippe Mathieu-Daudé     .legacy_vmsd = &vmstate_arm_cpu,
22098b80bd28SPhilippe Mathieu-Daudé };
22108b80bd28SPhilippe Mathieu-Daudé #endif
22118b80bd28SPhilippe Mathieu-Daudé 
221278271684SClaudio Fontana #ifdef CONFIG_TCG
221311906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = {
221478271684SClaudio Fontana     .initialize = arm_translate_init,
221578271684SClaudio Fontana     .synchronize_from_tb = arm_cpu_synchronize_from_tb,
221678271684SClaudio Fontana     .debug_excp_handler = arm_debug_excp_handler,
221756c6c98dSRichard Henderson     .restore_state_to_opc = arm_restore_state_to_opc,
221878271684SClaudio Fontana 
22199b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY
22209b12b6b4SRichard Henderson     .record_sigsegv = arm_cpu_record_sigsegv,
222139a099caSRichard Henderson     .record_sigbus = arm_cpu_record_sigbus,
22229b12b6b4SRichard Henderson #else
22239b12b6b4SRichard Henderson     .tlb_fill = arm_cpu_tlb_fill,
2224083afd18SPhilippe Mathieu-Daudé     .cpu_exec_interrupt = arm_cpu_exec_interrupt,
222578271684SClaudio Fontana     .do_interrupt = arm_cpu_do_interrupt,
222678271684SClaudio Fontana     .do_transaction_failed = arm_cpu_do_transaction_failed,
222778271684SClaudio Fontana     .do_unaligned_access = arm_cpu_do_unaligned_access,
222878271684SClaudio Fontana     .adjust_watchpoint_address = arm_adjust_watchpoint_address,
222978271684SClaudio Fontana     .debug_check_watchpoint = arm_debug_check_watchpoint,
2230b00d86bcSRichard Henderson     .debug_check_breakpoint = arm_debug_check_breakpoint,
223178271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */
223278271684SClaudio Fontana };
223378271684SClaudio Fontana #endif /* CONFIG_TCG */
223478271684SClaudio Fontana 
2235fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
2236fcf5ef2aSThomas Huth {
2237fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
2238fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
2239fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
22409130cadeSPeter Maydell     ResettableClass *rc = RESETTABLE_CLASS(oc);
2241fcf5ef2aSThomas Huth 
2242bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
2243bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
2244fcf5ef2aSThomas Huth 
22454f67d30bSMarc-André Lureau     device_class_set_props(dc, arm_cpu_properties);
22469130cadeSPeter Maydell 
22479130cadeSPeter Maydell     resettable_class_set_parent_phases(rc, NULL, arm_cpu_reset_hold, NULL,
22489130cadeSPeter Maydell                                        &acc->parent_phases);
2249fcf5ef2aSThomas Huth 
2250fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
2251fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
2252fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
2253fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
2254e4fdf9dfSRichard Henderson     cc->get_pc = arm_cpu_get_pc;
2255fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
2256fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
22577350d553SRichard Henderson #ifndef CONFIG_USER_ONLY
22588b80bd28SPhilippe Mathieu-Daudé     cc->sysemu_ops = &arm_sysemu_ops;
2259fcf5ef2aSThomas Huth #endif
2260fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
2261fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
2262fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
2263200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2264fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
2265fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
226678271684SClaudio Fontana 
226774d7fc7fSRichard Henderson #ifdef CONFIG_TCG
226878271684SClaudio Fontana     cc->tcg_ops = &arm_tcg_ops;
2269cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */
2270fcf5ef2aSThomas Huth }
2271fcf5ef2aSThomas Huth 
227251e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj)
227351e5ef45SMarc-André Lureau {
227451e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj);
227551e5ef45SMarc-André Lureau 
227651e5ef45SMarc-André Lureau     acc->info->initfn(obj);
227751e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
227851e5ef45SMarc-André Lureau }
227951e5ef45SMarc-André Lureau 
228051e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data)
228151e5ef45SMarc-André Lureau {
228251e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
228351e5ef45SMarc-André Lureau 
228451e5ef45SMarc-André Lureau     acc->info = data;
228551e5ef45SMarc-André Lureau }
228651e5ef45SMarc-André Lureau 
228737bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info)
2288fcf5ef2aSThomas Huth {
2289fcf5ef2aSThomas Huth     TypeInfo type_info = {
2290fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
2291fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
2292d03087bdSRichard Henderson         .instance_align = __alignof__(ARMCPU),
229351e5ef45SMarc-André Lureau         .instance_init = arm_cpu_instance_init,
2294fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
229551e5ef45SMarc-André Lureau         .class_init = info->class_init ?: cpu_register_class_init,
229651e5ef45SMarc-André Lureau         .class_data = (void *)info,
2297fcf5ef2aSThomas Huth     };
2298fcf5ef2aSThomas Huth 
2299fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2300fcf5ef2aSThomas Huth     type_register(&type_info);
2301fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2302fcf5ef2aSThomas Huth }
2303fcf5ef2aSThomas Huth 
2304fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2305fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2306fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2307fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2308d03087bdSRichard Henderson     .instance_align = __alignof__(ARMCPU),
2309fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2310fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2311fcf5ef2aSThomas Huth     .abstract = true,
2312fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2313fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2314fcf5ef2aSThomas Huth };
2315fcf5ef2aSThomas Huth 
2316fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2317fcf5ef2aSThomas Huth {
2318fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2319fcf5ef2aSThomas Huth }
2320fcf5ef2aSThomas Huth 
2321fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2322