1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23a8d25326SMarkus Armbruster #include "qemu-common.h" 24181962fdSPeter Maydell #include "target/arm/idau.h" 250b8fa32fSMarkus Armbruster #include "qemu/module.h" 26fcf5ef2aSThomas Huth #include "qapi/error.h" 27f9f62e4cSPeter Maydell #include "qapi/visitor.h" 28fcf5ef2aSThomas Huth #include "cpu.h" 29fcf5ef2aSThomas Huth #include "internals.h" 30fcf5ef2aSThomas Huth #include "exec/exec-all.h" 31fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 32fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 33fcf5ef2aSThomas Huth #include "hw/loader.h" 34cc7d44c2SLike Xu #include "hw/boards.h" 35fcf5ef2aSThomas Huth #endif 36fcf5ef2aSThomas Huth #include "sysemu/sysemu.h" 3714a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 38b3946626SVincent Palatin #include "sysemu/hw_accel.h" 39fcf5ef2aSThomas Huth #include "kvm_arm.h" 40110f6c70SRichard Henderson #include "disas/capstone.h" 4124f91e81SAlex Bennée #include "fpu/softfloat.h" 42fcf5ef2aSThomas Huth 43fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 44fcf5ef2aSThomas Huth { 45fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 4642f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 47fcf5ef2aSThomas Huth 4842f6ed91SJulia Suvorova if (is_a64(env)) { 4942f6ed91SJulia Suvorova env->pc = value; 5042f6ed91SJulia Suvorova env->thumb = 0; 5142f6ed91SJulia Suvorova } else { 5242f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5342f6ed91SJulia Suvorova env->thumb = value & 1; 5442f6ed91SJulia Suvorova } 5542f6ed91SJulia Suvorova } 5642f6ed91SJulia Suvorova 5742f6ed91SJulia Suvorova static void arm_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb) 5842f6ed91SJulia Suvorova { 5942f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6042f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6142f6ed91SJulia Suvorova 6242f6ed91SJulia Suvorova /* 6342f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 6442f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 6542f6ed91SJulia Suvorova */ 6642f6ed91SJulia Suvorova if (is_a64(env)) { 6742f6ed91SJulia Suvorova env->pc = tb->pc; 6842f6ed91SJulia Suvorova } else { 6942f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7042f6ed91SJulia Suvorova } 71fcf5ef2aSThomas Huth } 72fcf5ef2aSThomas Huth 73fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 74fcf5ef2aSThomas Huth { 75fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 76fcf5ef2aSThomas Huth 77062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 78fcf5ef2aSThomas Huth && cs->interrupt_request & 79fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 80fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 81fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 82fcf5ef2aSThomas Huth } 83fcf5ef2aSThomas Huth 84b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 85b5c53d1bSAaron Lindsay void *opaque) 86b5c53d1bSAaron Lindsay { 87b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 88b5c53d1bSAaron Lindsay 89b5c53d1bSAaron Lindsay entry->hook = hook; 90b5c53d1bSAaron Lindsay entry->opaque = opaque; 91b5c53d1bSAaron Lindsay 92b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 93b5c53d1bSAaron Lindsay } 94b5c53d1bSAaron Lindsay 9508267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 96fcf5ef2aSThomas Huth void *opaque) 97fcf5ef2aSThomas Huth { 9808267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 9908267487SAaron Lindsay 10008267487SAaron Lindsay entry->hook = hook; 10108267487SAaron Lindsay entry->opaque = opaque; 10208267487SAaron Lindsay 10308267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 104fcf5ef2aSThomas Huth } 105fcf5ef2aSThomas Huth 106fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 107fcf5ef2aSThomas Huth { 108fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 109fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 110fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 113fcf5ef2aSThomas Huth return; 114fcf5ef2aSThomas Huth } 115fcf5ef2aSThomas Huth 116fcf5ef2aSThomas Huth if (ri->resetfn) { 117fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 118fcf5ef2aSThomas Huth return; 119fcf5ef2aSThomas Huth } 120fcf5ef2aSThomas Huth 121fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 122fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 123fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 124fcf5ef2aSThomas Huth * (like the pxa2xx ones). 125fcf5ef2aSThomas Huth */ 126fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 127fcf5ef2aSThomas Huth return; 128fcf5ef2aSThomas Huth } 129fcf5ef2aSThomas Huth 130fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 131fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 132fcf5ef2aSThomas Huth } else { 133fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 134fcf5ef2aSThomas Huth } 135fcf5ef2aSThomas Huth } 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 138fcf5ef2aSThomas Huth { 139fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 140fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 141fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 142fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 143fcf5ef2aSThomas Huth */ 144fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 145fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 146fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 149fcf5ef2aSThomas Huth return; 150fcf5ef2aSThomas Huth } 151fcf5ef2aSThomas Huth 152fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 153fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 154fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 155fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 156fcf5ef2aSThomas Huth } 157fcf5ef2aSThomas Huth 158781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 159fcf5ef2aSThomas Huth { 160781c67caSPeter Maydell CPUState *s = CPU(dev); 161fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 162fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 163fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 164fcf5ef2aSThomas Huth 165781c67caSPeter Maydell acc->parent_reset(dev); 166fcf5ef2aSThomas Huth 1671f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1681f5c00cfSAlex Bennée 169fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 170fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 171fcf5ef2aSThomas Huth 172fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 17347576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 17447576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 17547576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 176fcf5ef2aSThomas Huth 177062ba099SAlex Bennée cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON; 178fcf5ef2aSThomas Huth s->halted = cpu->start_powered_off; 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 181fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 185fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 186fcf5ef2aSThomas Huth env->aarch64 = 1; 187fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 188fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 189fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 190fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 191276c6e81SRichard Henderson /* Enable all PAC keys. */ 192276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 193276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 194fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 195fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 196802ac0e1SRichard Henderson /* and to the SVE instructions */ 197802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 1987b6a2198SAlex Bennée /* with reasonable vector length */ 1997b6a2198SAlex Bennée if (cpu_isar_feature(aa64_sve, cpu)) { 2007b6a2198SAlex Bennée env->vfp.zcr_el[1] = MIN(cpu->sve_max_vq - 1, 3); 2017b6a2198SAlex Bennée } 202f6a148feSRichard Henderson /* 203f6a148feSRichard Henderson * Enable TBI0 and TBI1. While the real kernel only enables TBI0, 204f6a148feSRichard Henderson * turning on both here will produce smaller code and otherwise 205f6a148feSRichard Henderson * make no difference to the user-level emulation. 206c4af8ba1SRichard Henderson * 207c4af8ba1SRichard Henderson * In sve_probe_page, we assume that this is set. 208c4af8ba1SRichard Henderson * Do not modify this without other changes. 209f6a148feSRichard Henderson */ 210f6a148feSRichard Henderson env->cp15.tcr_el[1].raw_tcr = (3ULL << 37); 211fcf5ef2aSThomas Huth #else 212fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 213fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 214fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 215fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 216fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 217fcf5ef2aSThomas Huth } else { 218fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 219fcf5ef2aSThomas Huth } 220fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 221fcf5ef2aSThomas Huth #endif 222fcf5ef2aSThomas Huth } else { 223fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 224fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 225fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 226fcf5ef2aSThomas Huth #endif 227fcf5ef2aSThomas Huth } 228fcf5ef2aSThomas Huth 229fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 230fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 231fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 232fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 233fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 234fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 235fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 236fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth #else 239060a65dfSPeter Maydell 240060a65dfSPeter Maydell /* 241060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 242060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 243060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 244060a65dfSPeter Maydell */ 245060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 246060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 247060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 248060a65dfSPeter Maydell } else { 249fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 250060a65dfSPeter Maydell } 251fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 252dc7abe4dSMichael Davidsaver 253531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 254fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 255fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 256fcf5ef2aSThomas Huth uint8_t *rom; 25738e2a77cSPeter Maydell uint32_t vecbase; 258fcf5ef2aSThomas Huth 2591e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 2601e577cc7SPeter Maydell env->v7m.secure = true; 2613b2e9344SPeter Maydell } else { 2623b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 2633b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 2643b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 2653b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 2663b2e9344SPeter Maydell */ 2673b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 26802ac2f7fSPeter Maydell /* 26902ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 27002ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 27102ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 27202ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 27302ac2f7fSPeter Maydell * Security Extension is 0xcff. 27402ac2f7fSPeter Maydell */ 27502ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 2761e577cc7SPeter Maydell } 2771e577cc7SPeter Maydell 2789d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 2792c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 2809d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 2812c4da50dSPeter Maydell */ 2829d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 2839d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 2849d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 2859d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 2869d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2879d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2889d40cd8aSPeter Maydell } 28922ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 29022ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 29122ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 29222ab3460SJulia Suvorova } 2932c4da50dSPeter Maydell 2947fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 295d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 296d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 297d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 298d33abe82SPeter Maydell } 299056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 300056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 301056f43dfSPeter Maydell 30238e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 30338e2a77cSPeter Maydell 30438e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 30538e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 3060f0f8b61SThomas Huth rom = rom_ptr(vecbase, 8); 307fcf5ef2aSThomas Huth if (rom) { 308fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 309fcf5ef2aSThomas Huth * copied into physical memory. 310fcf5ef2aSThomas Huth */ 311fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 312fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 313fcf5ef2aSThomas Huth } else { 314fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 315fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 316fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 317fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 318fcf5ef2aSThomas Huth */ 31938e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 32038e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 321fcf5ef2aSThomas Huth } 322fcf5ef2aSThomas Huth 323fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 324fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 325fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth 328fcf5ef2aSThomas Huth /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 329fcf5ef2aSThomas Huth * executing as AArch32 then check if highvecs are enabled and 330fcf5ef2aSThomas Huth * adjust the PC accordingly. 331fcf5ef2aSThomas Huth */ 332fcf5ef2aSThomas Huth if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 333fcf5ef2aSThomas Huth env->regs[15] = 0xFFFF0000; 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth 336dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 337dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 338dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 339dc3c4c14SPeter Maydell */ 340dc3c4c14SPeter Maydell arm_clear_exclusive(env); 341dc3c4c14SPeter Maydell 342fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 0; 343fcf5ef2aSThomas Huth #endif 34469ceea64SPeter Maydell 3450e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 34669ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 3470e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 34862c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 34962c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 35062c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35162c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 35262c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 35362c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35462c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 35562c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 35662c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 35762c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35862c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 35962c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 36062c58ee0SPeter Maydell * cpu->pmsav7_dregion); 36162c58ee0SPeter Maydell } 3620e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 36369ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 36469ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 36569ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 36669ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 36769ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 36869ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 36969ceea64SPeter Maydell } 3700e1a46bbSPeter Maydell } 3711bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 3721bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 3734125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 3744125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 3754125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 3764125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 37769ceea64SPeter Maydell } 37869ceea64SPeter Maydell 3799901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3809901c576SPeter Maydell if (cpu->sau_sregion > 0) { 3819901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 3829901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 3839901c576SPeter Maydell } 3849901c576SPeter Maydell env->sau.rnr = 0; 3859901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 3869901c576SPeter Maydell * the Cortex-M33 does. 3879901c576SPeter Maydell */ 3889901c576SPeter Maydell env->sau.ctrl = 0; 3899901c576SPeter Maydell } 3909901c576SPeter Maydell 391fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 392fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 393fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 394fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 395fcf5ef2aSThomas Huth &env->vfp.fp_status); 396fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 397fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 398bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 399bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 400fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 401fcf5ef2aSThomas Huth if (kvm_enabled()) { 402fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 403fcf5ef2aSThomas Huth } 404fcf5ef2aSThomas Huth #endif 405fcf5ef2aSThomas Huth 406fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 407fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 408a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 409fcf5ef2aSThomas Huth } 410fcf5ef2aSThomas Huth 411310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 412be879556SRichard Henderson unsigned int target_el, 413be879556SRichard Henderson unsigned int cur_el, bool secure, 414be879556SRichard Henderson uint64_t hcr_el2) 415310cedf3SRichard Henderson { 416310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 417310cedf3SRichard Henderson bool pstate_unmasked; 41816e07f78SRichard Henderson bool unmasked = false; 419310cedf3SRichard Henderson 420310cedf3SRichard Henderson /* 421310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 422310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 423310cedf3SRichard Henderson * but left pending. 424310cedf3SRichard Henderson */ 425310cedf3SRichard Henderson if (cur_el > target_el) { 426310cedf3SRichard Henderson return false; 427310cedf3SRichard Henderson } 428310cedf3SRichard Henderson 429310cedf3SRichard Henderson switch (excp_idx) { 430310cedf3SRichard Henderson case EXCP_FIQ: 431310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 432310cedf3SRichard Henderson break; 433310cedf3SRichard Henderson 434310cedf3SRichard Henderson case EXCP_IRQ: 435310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 436310cedf3SRichard Henderson break; 437310cedf3SRichard Henderson 438310cedf3SRichard Henderson case EXCP_VFIQ: 439310cedf3SRichard Henderson if (secure || !(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 440310cedf3SRichard Henderson /* VFIQs are only taken when hypervized and non-secure. */ 441310cedf3SRichard Henderson return false; 442310cedf3SRichard Henderson } 443310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 444310cedf3SRichard Henderson case EXCP_VIRQ: 445310cedf3SRichard Henderson if (secure || !(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 446310cedf3SRichard Henderson /* VIRQs are only taken when hypervized and non-secure. */ 447310cedf3SRichard Henderson return false; 448310cedf3SRichard Henderson } 449310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 450310cedf3SRichard Henderson default: 451310cedf3SRichard Henderson g_assert_not_reached(); 452310cedf3SRichard Henderson } 453310cedf3SRichard Henderson 454310cedf3SRichard Henderson /* 455310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 456310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 457310cedf3SRichard Henderson * interrupt. 458310cedf3SRichard Henderson */ 459310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 460310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 461310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 462310cedf3SRichard Henderson /* 463310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 464310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 465310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 466310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 467310cedf3SRichard Henderson */ 468310cedf3SRichard Henderson if (target_el == 3 || !secure) { 46916e07f78SRichard Henderson unmasked = true; 470310cedf3SRichard Henderson } 471310cedf3SRichard Henderson } else { 472310cedf3SRichard Henderson /* 473310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 474310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 475310cedf3SRichard Henderson * routing but also change the behaviour of masking. 476310cedf3SRichard Henderson */ 477310cedf3SRichard Henderson bool hcr, scr; 478310cedf3SRichard Henderson 479310cedf3SRichard Henderson switch (excp_idx) { 480310cedf3SRichard Henderson case EXCP_FIQ: 481310cedf3SRichard Henderson /* 482310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 483310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 484310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 485310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 486310cedf3SRichard Henderson * below. 487310cedf3SRichard Henderson */ 488310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 489310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 490310cedf3SRichard Henderson 491310cedf3SRichard Henderson /* 492310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 493310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 494310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 495310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 496310cedf3SRichard Henderson */ 497310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 498310cedf3SRichard Henderson break; 499310cedf3SRichard Henderson case EXCP_IRQ: 500310cedf3SRichard Henderson /* 501310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 502310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 503310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 504310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 505310cedf3SRichard Henderson * affect here. 506310cedf3SRichard Henderson */ 507310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 508310cedf3SRichard Henderson scr = false; 509310cedf3SRichard Henderson break; 510310cedf3SRichard Henderson default: 511310cedf3SRichard Henderson g_assert_not_reached(); 512310cedf3SRichard Henderson } 513310cedf3SRichard Henderson 514310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 51516e07f78SRichard Henderson unmasked = true; 516310cedf3SRichard Henderson } 517310cedf3SRichard Henderson } 518310cedf3SRichard Henderson } 519310cedf3SRichard Henderson 520310cedf3SRichard Henderson /* 521310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 522310cedf3SRichard Henderson * ability above. 523310cedf3SRichard Henderson */ 524310cedf3SRichard Henderson return unmasked || pstate_unmasked; 525310cedf3SRichard Henderson } 526310cedf3SRichard Henderson 527fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 528fcf5ef2aSThomas Huth { 529fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 530fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 531fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 532fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 533be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 534fcf5ef2aSThomas Huth uint32_t target_el; 535fcf5ef2aSThomas Huth uint32_t excp_idx; 536d63d0ec5SRichard Henderson 537d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 538fcf5ef2aSThomas Huth 539fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 540fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 541fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 542be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 543be879556SRichard Henderson cur_el, secure, hcr_el2)) { 544d63d0ec5SRichard Henderson goto found; 545fcf5ef2aSThomas Huth } 546fcf5ef2aSThomas Huth } 547fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 548fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 549fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 550be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 551be879556SRichard Henderson cur_el, secure, hcr_el2)) { 552d63d0ec5SRichard Henderson goto found; 553fcf5ef2aSThomas Huth } 554fcf5ef2aSThomas Huth } 555fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 556fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 557fcf5ef2aSThomas Huth target_el = 1; 558be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 559be879556SRichard Henderson cur_el, secure, hcr_el2)) { 560d63d0ec5SRichard Henderson goto found; 561fcf5ef2aSThomas Huth } 562fcf5ef2aSThomas Huth } 563fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 564fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 565fcf5ef2aSThomas Huth target_el = 1; 566be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 567be879556SRichard Henderson cur_el, secure, hcr_el2)) { 568d63d0ec5SRichard Henderson goto found; 569d63d0ec5SRichard Henderson } 570d63d0ec5SRichard Henderson } 571d63d0ec5SRichard Henderson return false; 572d63d0ec5SRichard Henderson 573d63d0ec5SRichard Henderson found: 574fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 575fcf5ef2aSThomas Huth env->exception.target_el = target_el; 576fcf5ef2aSThomas Huth cc->do_interrupt(cs); 577d63d0ec5SRichard Henderson return true; 578fcf5ef2aSThomas Huth } 579fcf5ef2aSThomas Huth 58089430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 58189430fc6SPeter Maydell { 58289430fc6SPeter Maydell /* 58389430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 58489430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 58589430fc6SPeter Maydell */ 58689430fc6SPeter Maydell CPUARMState *env = &cpu->env; 58789430fc6SPeter Maydell CPUState *cs = CPU(cpu); 58889430fc6SPeter Maydell 58989430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 59089430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 59189430fc6SPeter Maydell 59289430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 59389430fc6SPeter Maydell if (new_state) { 59489430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 59589430fc6SPeter Maydell } else { 59689430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 59789430fc6SPeter Maydell } 59889430fc6SPeter Maydell } 59989430fc6SPeter Maydell } 60089430fc6SPeter Maydell 60189430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 60289430fc6SPeter Maydell { 60389430fc6SPeter Maydell /* 60489430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 60589430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 60689430fc6SPeter Maydell */ 60789430fc6SPeter Maydell CPUARMState *env = &cpu->env; 60889430fc6SPeter Maydell CPUState *cs = CPU(cpu); 60989430fc6SPeter Maydell 61089430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 61189430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 61289430fc6SPeter Maydell 61389430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 61489430fc6SPeter Maydell if (new_state) { 61589430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 61689430fc6SPeter Maydell } else { 61789430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 61889430fc6SPeter Maydell } 61989430fc6SPeter Maydell } 62089430fc6SPeter Maydell } 62189430fc6SPeter Maydell 622fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 623fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 624fcf5ef2aSThomas Huth { 625fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 626fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 627fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 628fcf5ef2aSThomas Huth static const int mask[] = { 629fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 630fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 631fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 632fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 633fcf5ef2aSThomas Huth }; 634fcf5ef2aSThomas Huth 635ed89f078SPeter Maydell if (level) { 636ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 637ed89f078SPeter Maydell } else { 638ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 639ed89f078SPeter Maydell } 640ed89f078SPeter Maydell 641fcf5ef2aSThomas Huth switch (irq) { 642fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 64389430fc6SPeter Maydell assert(arm_feature(env, ARM_FEATURE_EL2)); 64489430fc6SPeter Maydell arm_cpu_update_virq(cpu); 64589430fc6SPeter Maydell break; 646fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 647fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 64889430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 64989430fc6SPeter Maydell break; 650fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 651fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 652fcf5ef2aSThomas Huth if (level) { 653fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 654fcf5ef2aSThomas Huth } else { 655fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 656fcf5ef2aSThomas Huth } 657fcf5ef2aSThomas Huth break; 658fcf5ef2aSThomas Huth default: 659fcf5ef2aSThomas Huth g_assert_not_reached(); 660fcf5ef2aSThomas Huth } 661fcf5ef2aSThomas Huth } 662fcf5ef2aSThomas Huth 663fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 664fcf5ef2aSThomas Huth { 665fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 666fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 667ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 668fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 669ed89f078SPeter Maydell uint32_t linestate_bit; 670f6530926SEric Auger int irq_id; 671fcf5ef2aSThomas Huth 672fcf5ef2aSThomas Huth switch (irq) { 673fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 674f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 675ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 676fcf5ef2aSThomas Huth break; 677fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 678f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 679ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 680fcf5ef2aSThomas Huth break; 681fcf5ef2aSThomas Huth default: 682fcf5ef2aSThomas Huth g_assert_not_reached(); 683fcf5ef2aSThomas Huth } 684ed89f078SPeter Maydell 685ed89f078SPeter Maydell if (level) { 686ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 687ed89f078SPeter Maydell } else { 688ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 689ed89f078SPeter Maydell } 690f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 691fcf5ef2aSThomas Huth #endif 692fcf5ef2aSThomas Huth } 693fcf5ef2aSThomas Huth 694fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 695fcf5ef2aSThomas Huth { 696fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 697fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 698fcf5ef2aSThomas Huth 699fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 700fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 701fcf5ef2aSThomas Huth } 702fcf5ef2aSThomas Huth 703fcf5ef2aSThomas Huth #endif 704fcf5ef2aSThomas Huth 705fcf5ef2aSThomas Huth static int 706fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 707fcf5ef2aSThomas Huth { 708fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 709fcf5ef2aSThomas Huth } 710fcf5ef2aSThomas Huth 711fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 712fcf5ef2aSThomas Huth { 713fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 714fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 7157bcdbf51SRichard Henderson bool sctlr_b; 716fcf5ef2aSThomas Huth 717fcf5ef2aSThomas Huth if (is_a64(env)) { 718fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 719fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 720fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 721fcf5ef2aSThomas Huth */ 722fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 723fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 724fcf5ef2aSThomas Huth #endif 725110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 72615fa1a0aSRichard Henderson info->cap_insn_unit = 4; 72715fa1a0aSRichard Henderson info->cap_insn_split = 4; 728110f6c70SRichard Henderson } else { 729110f6c70SRichard Henderson int cap_mode; 730110f6c70SRichard Henderson if (env->thumb) { 731fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 73215fa1a0aSRichard Henderson info->cap_insn_unit = 2; 73315fa1a0aSRichard Henderson info->cap_insn_split = 4; 734110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 735fcf5ef2aSThomas Huth } else { 736fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 73715fa1a0aSRichard Henderson info->cap_insn_unit = 4; 73815fa1a0aSRichard Henderson info->cap_insn_split = 4; 739110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 740fcf5ef2aSThomas Huth } 741110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 742110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 743110f6c70SRichard Henderson } 744110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 745110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 746110f6c70SRichard Henderson } 747110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 748110f6c70SRichard Henderson info->cap_mode = cap_mode; 749fcf5ef2aSThomas Huth } 7507bcdbf51SRichard Henderson 7517bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 7527bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 753fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 754fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 755fcf5ef2aSThomas Huth #else 756fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 757fcf5ef2aSThomas Huth #endif 758fcf5ef2aSThomas Huth } 759f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 7607bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 7617bcdbf51SRichard Henderson if (sctlr_b) { 762f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 763f7478a92SJulian Brown } 7647bcdbf51SRichard Henderson #endif 765fcf5ef2aSThomas Huth } 766fcf5ef2aSThomas Huth 76786480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 76886480615SPhilippe Mathieu-Daudé 76986480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 77086480615SPhilippe Mathieu-Daudé { 77186480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 77286480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 77386480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 77486480615SPhilippe Mathieu-Daudé int i; 77586480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 77686480615SPhilippe Mathieu-Daudé const char *ns_status; 77786480615SPhilippe Mathieu-Daudé 77886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 77986480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 78086480615SPhilippe Mathieu-Daudé if (i == 31) { 78186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 78286480615SPhilippe Mathieu-Daudé } else { 78386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 78486480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 78586480615SPhilippe Mathieu-Daudé } 78686480615SPhilippe Mathieu-Daudé } 78786480615SPhilippe Mathieu-Daudé 78886480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 78986480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 79086480615SPhilippe Mathieu-Daudé } else { 79186480615SPhilippe Mathieu-Daudé ns_status = ""; 79286480615SPhilippe Mathieu-Daudé } 79386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 79486480615SPhilippe Mathieu-Daudé psr, 79586480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 79686480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 79786480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 79886480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 79986480615SPhilippe Mathieu-Daudé ns_status, 80086480615SPhilippe Mathieu-Daudé el, 80186480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 80286480615SPhilippe Mathieu-Daudé 80386480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 80486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 80586480615SPhilippe Mathieu-Daudé } 80686480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 80786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 80886480615SPhilippe Mathieu-Daudé return; 80986480615SPhilippe Mathieu-Daudé } 81086480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 81186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 81286480615SPhilippe Mathieu-Daudé return; 81386480615SPhilippe Mathieu-Daudé } 81486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 81586480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 81686480615SPhilippe Mathieu-Daudé 81786480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 81886480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 81986480615SPhilippe Mathieu-Daudé 82086480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 82186480615SPhilippe Mathieu-Daudé bool eol; 82286480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 82386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 82486480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 82586480615SPhilippe Mathieu-Daudé eol = true; 82686480615SPhilippe Mathieu-Daudé } else { 82786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 82886480615SPhilippe Mathieu-Daudé switch (zcr_len) { 82986480615SPhilippe Mathieu-Daudé case 0: 83086480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 83186480615SPhilippe Mathieu-Daudé break; 83286480615SPhilippe Mathieu-Daudé case 1: 83386480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 83486480615SPhilippe Mathieu-Daudé break; 83586480615SPhilippe Mathieu-Daudé case 2: 83686480615SPhilippe Mathieu-Daudé case 3: 83786480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 83886480615SPhilippe Mathieu-Daudé break; 83986480615SPhilippe Mathieu-Daudé default: 84086480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 84186480615SPhilippe Mathieu-Daudé eol = true; 84286480615SPhilippe Mathieu-Daudé break; 84386480615SPhilippe Mathieu-Daudé } 84486480615SPhilippe Mathieu-Daudé } 84586480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 84686480615SPhilippe Mathieu-Daudé int digits; 84786480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 84886480615SPhilippe Mathieu-Daudé digits = 16; 84986480615SPhilippe Mathieu-Daudé } else { 85086480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 85186480615SPhilippe Mathieu-Daudé } 85286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 85386480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 85486480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 85586480615SPhilippe Mathieu-Daudé } 85686480615SPhilippe Mathieu-Daudé } 85786480615SPhilippe Mathieu-Daudé 85886480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 85986480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 86086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 86186480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 86286480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 86386480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 86486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 86586480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 86686480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 86786480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 86886480615SPhilippe Mathieu-Daudé } else { 86986480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 87086480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 87186480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 87286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 87386480615SPhilippe Mathieu-Daudé } else if (!odd) { 87486480615SPhilippe Mathieu-Daudé if (j > 0) { 87586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 87686480615SPhilippe Mathieu-Daudé } else { 87786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 87886480615SPhilippe Mathieu-Daudé } 87986480615SPhilippe Mathieu-Daudé } 88086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 88186480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 88286480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 88386480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 88486480615SPhilippe Mathieu-Daudé } 88586480615SPhilippe Mathieu-Daudé } 88686480615SPhilippe Mathieu-Daudé } 88786480615SPhilippe Mathieu-Daudé } else { 88886480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 88986480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 89086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 89186480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 89286480615SPhilippe Mathieu-Daudé } 89386480615SPhilippe Mathieu-Daudé } 89486480615SPhilippe Mathieu-Daudé } 89586480615SPhilippe Mathieu-Daudé 89686480615SPhilippe Mathieu-Daudé #else 89786480615SPhilippe Mathieu-Daudé 89886480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 89986480615SPhilippe Mathieu-Daudé { 90086480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 90186480615SPhilippe Mathieu-Daudé } 90286480615SPhilippe Mathieu-Daudé 90386480615SPhilippe Mathieu-Daudé #endif 90486480615SPhilippe Mathieu-Daudé 90586480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 90686480615SPhilippe Mathieu-Daudé { 90786480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 90886480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 90986480615SPhilippe Mathieu-Daudé int i; 91086480615SPhilippe Mathieu-Daudé 91186480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 91286480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 91386480615SPhilippe Mathieu-Daudé return; 91486480615SPhilippe Mathieu-Daudé } 91586480615SPhilippe Mathieu-Daudé 91686480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 91786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 91886480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 91986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 92086480615SPhilippe Mathieu-Daudé } else { 92186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 92286480615SPhilippe Mathieu-Daudé } 92386480615SPhilippe Mathieu-Daudé } 92486480615SPhilippe Mathieu-Daudé 92586480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 92686480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 92786480615SPhilippe Mathieu-Daudé const char *mode; 92886480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 92986480615SPhilippe Mathieu-Daudé 93086480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 93186480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 93286480615SPhilippe Mathieu-Daudé } 93386480615SPhilippe Mathieu-Daudé 93486480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 93586480615SPhilippe Mathieu-Daudé mode = "handler"; 93686480615SPhilippe Mathieu-Daudé } else { 93786480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 93886480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 93986480615SPhilippe Mathieu-Daudé } else { 94086480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 94186480615SPhilippe Mathieu-Daudé } 94286480615SPhilippe Mathieu-Daudé } 94386480615SPhilippe Mathieu-Daudé 94486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 94586480615SPhilippe Mathieu-Daudé xpsr, 94686480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 94786480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 94886480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 94986480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 95086480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 95186480615SPhilippe Mathieu-Daudé ns_status, 95286480615SPhilippe Mathieu-Daudé mode); 95386480615SPhilippe Mathieu-Daudé } else { 95486480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 95586480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 95686480615SPhilippe Mathieu-Daudé 95786480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 95886480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 95986480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 96086480615SPhilippe Mathieu-Daudé } 96186480615SPhilippe Mathieu-Daudé 96286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 96386480615SPhilippe Mathieu-Daudé psr, 96486480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 96586480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 96686480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 96786480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 96886480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 96986480615SPhilippe Mathieu-Daudé ns_status, 97086480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 97186480615SPhilippe Mathieu-Daudé } 97286480615SPhilippe Mathieu-Daudé 97386480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 97486480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 975a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 976a6627f5fSRichard Henderson numvfpregs = 32; 9777fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 978a6627f5fSRichard Henderson numvfpregs = 16; 97986480615SPhilippe Mathieu-Daudé } 98086480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 98186480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 98286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 98386480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 98486480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 98586480615SPhilippe Mathieu-Daudé i, v); 98686480615SPhilippe Mathieu-Daudé } 98786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 98886480615SPhilippe Mathieu-Daudé } 98986480615SPhilippe Mathieu-Daudé } 99086480615SPhilippe Mathieu-Daudé 99146de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 99246de5913SIgor Mammedov { 99346de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 99446de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 99546de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 99646de5913SIgor Mammedov } 99746de5913SIgor Mammedov 998ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 999ac87e507SPeter Maydell { 1000ac87e507SPeter Maydell /* 1001ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 1002ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 1003ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 1004ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 1005ac87e507SPeter Maydell */ 1006ac87e507SPeter Maydell ARMCPRegInfo *r = data; 1007ac87e507SPeter Maydell 1008ac87e507SPeter Maydell g_free((void *)r->name); 1009ac87e507SPeter Maydell g_free(r); 1010ac87e507SPeter Maydell } 1011ac87e507SPeter Maydell 1012fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1013fcf5ef2aSThomas Huth { 1014fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1015fcf5ef2aSThomas Huth 10167506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 1017fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 1018ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 1019fcf5ef2aSThomas Huth 1020b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 102108267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 102208267487SAaron Lindsay 1023fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1024fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1025fcf5ef2aSThomas Huth if (kvm_enabled()) { 1026fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1027fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1028fcf5ef2aSThomas Huth */ 1029fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1030fcf5ef2aSThomas Huth } else { 1031fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1032fcf5ef2aSThomas Huth } 1033fcf5ef2aSThomas Huth 1034fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1035fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1036aa1b3111SPeter Maydell 1037aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1038aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 103907f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 104007f48730SAndrew Jones "pmu-interrupt", 1); 1041fcf5ef2aSThomas Huth #endif 1042fcf5ef2aSThomas Huth 1043fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1044fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1045fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1046fcf5ef2aSThomas Huth */ 1047fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 1048fcf5ef2aSThomas Huth cpu->psci_version = 1; /* By default assume PSCI v0.1 */ 1049fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1050fcf5ef2aSThomas Huth 1051fcf5ef2aSThomas Huth if (tcg_enabled()) { 1052fcf5ef2aSThomas Huth cpu->psci_version = 2; /* TCG implements PSCI 0.2 */ 1053fcf5ef2aSThomas Huth } 1054fcf5ef2aSThomas Huth } 1055fcf5ef2aSThomas Huth 105696eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 105796eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 105896eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 105996eec6b2SAndrew Jeffery 1060fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1061fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1062fcf5ef2aSThomas Huth 1063fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1064fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1065fcf5ef2aSThomas Huth 1066fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 1067fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 1068fcf5ef2aSThomas Huth 106945ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1070c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1071c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1072c25bd18aSPeter Maydell 1073fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1074fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 107545ca3a14SRichard Henderson #endif 1076fcf5ef2aSThomas Huth 10773a062d57SJulian Brown static Property arm_cpu_cfgend_property = 10783a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 10793a062d57SJulian Brown 108097a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 108197a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 108297a28b0eSPeter Maydell 108397a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 108497a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 108597a28b0eSPeter Maydell 1086ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1087ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1088ea90db0aSPeter Maydell 1089fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1090fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1091fcf5ef2aSThomas Huth 10928d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 10938d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 10948d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 10958d92e26bSPeter Maydell * to override that with an incorrect constant value. 10968d92e26bSPeter Maydell */ 1097fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 10988d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 10998d92e26bSPeter Maydell pmsav7_dregion, 11008d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1101fcf5ef2aSThomas Huth 1102ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1103ae502508SAndrew Jones { 1104ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1105ae502508SAndrew Jones 1106ae502508SAndrew Jones return cpu->has_pmu; 1107ae502508SAndrew Jones } 1108ae502508SAndrew Jones 1109ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1110ae502508SAndrew Jones { 1111ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1112ae502508SAndrew Jones 1113ae502508SAndrew Jones if (value) { 11147d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1115ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1116ae502508SAndrew Jones return; 1117ae502508SAndrew Jones } 1118ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1119ae502508SAndrew Jones } else { 1120ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1121ae502508SAndrew Jones } 1122ae502508SAndrew Jones cpu->has_pmu = value; 1123ae502508SAndrew Jones } 1124ae502508SAndrew Jones 11257def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 11267def8754SAndrew Jeffery { 112796eec6b2SAndrew Jeffery /* 112896eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 112996eec6b2SAndrew Jeffery * 113096eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 113196eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 113296eec6b2SAndrew Jeffery * 113396eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 113496eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 113596eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 113696eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 113796eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 113896eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 113996eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 114096eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 114196eec6b2SAndrew Jeffery * 114296eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 114396eec6b2SAndrew Jeffery * cannot become zero. 114496eec6b2SAndrew Jeffery */ 11457def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 11467def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 11477def8754SAndrew Jeffery } 11487def8754SAndrew Jeffery 114951e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1150fcf5ef2aSThomas Huth { 1151fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1152fcf5ef2aSThomas Huth 1153790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1154790a1150SPeter Maydell * in realize with the other feature-implication checks because 1155790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1156790a1150SPeter Maydell */ 1157790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1158790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1159790a1150SPeter Maydell } 1160790a1150SPeter Maydell 1161fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1162fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 116394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1164fcf5ef2aSThomas Huth } 1165fcf5ef2aSThomas Huth 1166fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 116794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1168fcf5ef2aSThomas Huth } 1169fcf5ef2aSThomas Huth 1170fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 117194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property); 1172fcf5ef2aSThomas Huth } 1173fcf5ef2aSThomas Huth 117445ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1175fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1176fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1177fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1178fcf5ef2aSThomas Huth */ 117994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1180fcf5ef2aSThomas Huth 1181fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1182fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1183fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1184fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1185d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1186fcf5ef2aSThomas Huth } 1187fcf5ef2aSThomas Huth 1188c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 118994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1190c25bd18aSPeter Maydell } 119145ca3a14SRichard Henderson #endif 1192c25bd18aSPeter Maydell 1193fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1194ae502508SAndrew Jones cpu->has_pmu = true; 1195d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1196fcf5ef2aSThomas Huth } 1197fcf5ef2aSThomas Huth 119897a28b0eSPeter Maydell /* 119997a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 120097a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 120197a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 120297a28b0eSPeter Maydell */ 12037d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 12047d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 12057d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 120697a28b0eSPeter Maydell cpu->has_vfp = true; 120797a28b0eSPeter Maydell if (!kvm_enabled()) { 120894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 120997a28b0eSPeter Maydell } 121097a28b0eSPeter Maydell } 121197a28b0eSPeter Maydell 121297a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 121397a28b0eSPeter Maydell cpu->has_neon = true; 121497a28b0eSPeter Maydell if (!kvm_enabled()) { 121594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 121697a28b0eSPeter Maydell } 121797a28b0eSPeter Maydell } 121897a28b0eSPeter Maydell 1219ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1220ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 122194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1222ea90db0aSPeter Maydell } 1223ea90db0aSPeter Maydell 1224452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 122594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1226fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1227fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 122894d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1229fcf5ef2aSThomas Huth } 1230fcf5ef2aSThomas Huth } 1231fcf5ef2aSThomas Huth 1232181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1233181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1234181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1235d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1236f9f62e4cSPeter Maydell /* 1237f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1238f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1239f9f62e4cSPeter Maydell * the property to be set after realize. 1240f9f62e4cSPeter Maydell */ 124164a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 124264a7b8deSFelipe Franciosi &cpu->init_svtor, 1243d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1244181962fdSPeter Maydell } 1245181962fdSPeter Maydell 124694d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 124796eec6b2SAndrew Jeffery 124896eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 124994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 125096eec6b2SAndrew Jeffery } 12519e6f8d8aSfangying 12529e6f8d8aSfangying if (kvm_enabled()) { 12539e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 12549e6f8d8aSfangying } 12558bce44a2SRichard Henderson 12568bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 12578bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 12588bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 12598bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 12608bce44a2SRichard Henderson TYPE_MEMORY_REGION, 12618bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 12628bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 12638bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 12648bce44a2SRichard Henderson 12658bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 12668bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 12678bce44a2SRichard Henderson TYPE_MEMORY_REGION, 12688bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 12698bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 12708bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 12718bce44a2SRichard Henderson } 12728bce44a2SRichard Henderson } 12738bce44a2SRichard Henderson #endif 1274fcf5ef2aSThomas Huth } 1275fcf5ef2aSThomas Huth 1276fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1277fcf5ef2aSThomas Huth { 1278fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 127908267487SAaron Lindsay ARMELChangeHook *hook, *next; 128008267487SAaron Lindsay 1281fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 128208267487SAaron Lindsay 1283b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1284b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1285b5c53d1bSAaron Lindsay g_free(hook); 1286b5c53d1bSAaron Lindsay } 128708267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 128808267487SAaron Lindsay QLIST_REMOVE(hook, node); 128908267487SAaron Lindsay g_free(hook); 129008267487SAaron Lindsay } 12914e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 12924e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 12934e7beb0cSAaron Lindsay OS timer_del(cpu->pmu_timer); 12944e7beb0cSAaron Lindsay OS timer_deinit(cpu->pmu_timer); 12954e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 12964e7beb0cSAaron Lindsay OS } 12974e7beb0cSAaron Lindsay OS #endif 1298fcf5ef2aSThomas Huth } 1299fcf5ef2aSThomas Huth 13000df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 13010df9142dSAndrew Jones { 13020df9142dSAndrew Jones Error *local_err = NULL; 13030df9142dSAndrew Jones 13040df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 13050df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 13060df9142dSAndrew Jones if (local_err != NULL) { 13070df9142dSAndrew Jones error_propagate(errp, local_err); 13080df9142dSAndrew Jones return; 13090df9142dSAndrew Jones } 13100df9142dSAndrew Jones } 13110df9142dSAndrew Jones } 13120df9142dSAndrew Jones 1313fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1314fcf5ef2aSThomas Huth { 1315fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1316fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1317fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1318fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1319fcf5ef2aSThomas Huth int pagebits; 1320fcf5ef2aSThomas Huth Error *local_err = NULL; 13210f8d06f1SRichard Henderson bool no_aa32 = false; 1322fcf5ef2aSThomas Huth 1323c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1324c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1325c4487d76SPeter Maydell * this is the first point where we can report it. 1326c4487d76SPeter Maydell */ 1327c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1328c4487d76SPeter Maydell if (!kvm_enabled()) { 1329c4487d76SPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM"); 1330c4487d76SPeter Maydell } else { 1331c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1332c4487d76SPeter Maydell } 1333c4487d76SPeter Maydell return; 1334c4487d76SPeter Maydell } 1335c4487d76SPeter Maydell 133695f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 133795f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 133895f87565SPeter Maydell * hardware; trying to use one without the other is a command line 133995f87565SPeter Maydell * error and will result in segfaults if not caught here. 134095f87565SPeter Maydell */ 134195f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 134295f87565SPeter Maydell if (!env->nvic) { 134395f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 134495f87565SPeter Maydell return; 134595f87565SPeter Maydell } 134695f87565SPeter Maydell } else { 134795f87565SPeter Maydell if (env->nvic) { 134895f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 134995f87565SPeter Maydell return; 135095f87565SPeter Maydell } 135195f87565SPeter Maydell } 1352397cd31fSPeter Maydell 135396eec6b2SAndrew Jeffery { 135496eec6b2SAndrew Jeffery uint64_t scale; 135596eec6b2SAndrew Jeffery 135696eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 135796eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 135896eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 135996eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 136096eec6b2SAndrew Jeffery return; 136196eec6b2SAndrew Jeffery } 136296eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 136396eec6b2SAndrew Jeffery } else { 136496eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 136596eec6b2SAndrew Jeffery } 136696eec6b2SAndrew Jeffery 136796eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1368397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 136996eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1370397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 137196eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1372397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 137396eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1374397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 13758c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 13768c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 137796eec6b2SAndrew Jeffery } 137895f87565SPeter Maydell #endif 137995f87565SPeter Maydell 1380fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1381fcf5ef2aSThomas Huth if (local_err != NULL) { 1382fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1383fcf5ef2aSThomas Huth return; 1384fcf5ef2aSThomas Huth } 1385fcf5ef2aSThomas Huth 13860df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 13870df9142dSAndrew Jones if (local_err != NULL) { 13880df9142dSAndrew Jones error_propagate(errp, local_err); 13890df9142dSAndrew Jones return; 13900df9142dSAndrew Jones } 13910df9142dSAndrew Jones 139297a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 139397a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 139497a28b0eSPeter Maydell /* 139597a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 139697a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 139797a28b0eSPeter Maydell */ 139897a28b0eSPeter Maydell error_setg(errp, 139997a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 140097a28b0eSPeter Maydell return; 140197a28b0eSPeter Maydell } 140297a28b0eSPeter Maydell 140397a28b0eSPeter Maydell if (!cpu->has_vfp) { 140497a28b0eSPeter Maydell uint64_t t; 140597a28b0eSPeter Maydell uint32_t u; 140697a28b0eSPeter Maydell 140797a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 140897a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 140997a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 141097a28b0eSPeter Maydell 141197a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 141297a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 141397a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 141497a28b0eSPeter Maydell 141597a28b0eSPeter Maydell u = cpu->isar.id_isar6; 141697a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 141797a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 141897a28b0eSPeter Maydell 141997a28b0eSPeter Maydell u = cpu->isar.mvfr0; 142097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 142197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 142297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 142397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 142497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 142597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 142697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 142797a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 142897a28b0eSPeter Maydell 142997a28b0eSPeter Maydell u = cpu->isar.mvfr1; 143097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 143197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 143297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 143397a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 143497a28b0eSPeter Maydell 143597a28b0eSPeter Maydell u = cpu->isar.mvfr2; 143697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 143797a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 143897a28b0eSPeter Maydell } 143997a28b0eSPeter Maydell 144097a28b0eSPeter Maydell if (!cpu->has_neon) { 144197a28b0eSPeter Maydell uint64_t t; 144297a28b0eSPeter Maydell uint32_t u; 144397a28b0eSPeter Maydell 144497a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 144597a28b0eSPeter Maydell 144697a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 144797a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 144897a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 144997a28b0eSPeter Maydell 145097a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 145197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 145297a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 145397a28b0eSPeter Maydell 145497a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 145597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 145697a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 145797a28b0eSPeter Maydell 145897a28b0eSPeter Maydell u = cpu->isar.id_isar5; 145997a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 146097a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 146197a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 146297a28b0eSPeter Maydell 146397a28b0eSPeter Maydell u = cpu->isar.id_isar6; 146497a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 146597a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 146697a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 146797a28b0eSPeter Maydell 146897a28b0eSPeter Maydell u = cpu->isar.mvfr1; 146997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 147097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 147197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 147297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 147397a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 147497a28b0eSPeter Maydell 147597a28b0eSPeter Maydell u = cpu->isar.mvfr2; 147697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 147797a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 147897a28b0eSPeter Maydell } 147997a28b0eSPeter Maydell 148097a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 148197a28b0eSPeter Maydell uint64_t t; 148297a28b0eSPeter Maydell uint32_t u; 148397a28b0eSPeter Maydell 148497a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 148597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 148697a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 148797a28b0eSPeter Maydell 148897a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 148997a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 149097a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 149197a28b0eSPeter Maydell 149297a28b0eSPeter Maydell u = cpu->isar.mvfr0; 149397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 149497a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1495c52881bbSRichard Henderson 1496c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1497c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1498c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1499c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 150097a28b0eSPeter Maydell } 150197a28b0eSPeter Maydell 1502ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1503ea90db0aSPeter Maydell uint32_t u; 1504ea90db0aSPeter Maydell 1505ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1506ea90db0aSPeter Maydell 1507ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1508ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1509ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1510ea90db0aSPeter Maydell 1511ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1512ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1513ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1514ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1515ea90db0aSPeter Maydell 1516ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1517ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1518ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1519ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1520ea90db0aSPeter Maydell } 1521ea90db0aSPeter Maydell 1522fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1523fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 15245256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 15255256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 15265256df88SRichard Henderson } else { 15275110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 15285110e683SAaron Lindsay } 15295256df88SRichard Henderson } 15300f8d06f1SRichard Henderson 15310f8d06f1SRichard Henderson /* 15320f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 15330f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 15340f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 15358f4821d7SPeter Maydell * As a general principle, we also do not make ID register 15368f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 15378f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 15380f8d06f1SRichard Henderson */ 15390f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 15400f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 15410f8d06f1SRichard Henderson } 15420f8d06f1SRichard Henderson 15435110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 15445110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 15455110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 15465110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 15475110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 15485110e683SAaron Lindsay * include the various other features that V7VE implies. 15495110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 15505110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 15515110e683SAaron Lindsay */ 1552873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1553873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1554fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 15555110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1556fcf5ef2aSThomas Huth } 1557fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1558fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1559fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1560fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1561fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1562fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1563fcf5ef2aSThomas Huth } else { 1564fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1565fcf5ef2aSThomas Huth } 156691db4642SCédric Le Goater 156791db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 156891db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 156991db4642SCédric Le Goater */ 157091db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1571fcf5ef2aSThomas Huth } 1572fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1573fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1574fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1575fcf5ef2aSThomas Huth } 1576fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1577fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1578fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1579873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1580873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1581fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1582fcf5ef2aSThomas Huth } 1583fcf5ef2aSThomas Huth } 1584fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1585fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1586fcf5ef2aSThomas Huth } 1587fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1588fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1589fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_PXN); 1590fcf5ef2aSThomas Huth } 1591fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1592fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1593fcf5ef2aSThomas Huth } 1594fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1595fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1596fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1597fcf5ef2aSThomas Huth } 1598fcf5ef2aSThomas Huth 1599ea7ac69dSPeter Maydell /* 1600ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1601ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1602ea7ac69dSPeter Maydell */ 16037d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 16047d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 16057d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1606ea7ac69dSPeter Maydell 1607fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1608fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1609452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1610fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1611fcf5ef2aSThomas Huth * can use 4K pages. 1612fcf5ef2aSThomas Huth */ 1613fcf5ef2aSThomas Huth pagebits = 12; 1614fcf5ef2aSThomas Huth } else { 1615fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1616fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1617fcf5ef2aSThomas Huth */ 1618fcf5ef2aSThomas Huth pagebits = 10; 1619fcf5ef2aSThomas Huth } 1620fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1621fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1622fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1623fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1624fcf5ef2aSThomas Huth */ 1625fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1626fcf5ef2aSThomas Huth "system is using"); 1627fcf5ef2aSThomas Huth return; 1628fcf5ef2aSThomas Huth } 1629fcf5ef2aSThomas Huth 1630fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1631fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1632fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1633fcf5ef2aSThomas Huth * so these bits always RAZ. 1634fcf5ef2aSThomas Huth */ 1635fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 163646de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 163746de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1638fcf5ef2aSThomas Huth } 1639fcf5ef2aSThomas Huth 1640fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1641fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1642fcf5ef2aSThomas Huth } 1643fcf5ef2aSThomas Huth 16443a062d57SJulian Brown if (cpu->cfgend) { 16453a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 16463a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 16473a062d57SJulian Brown } else { 16483a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 16493a062d57SJulian Brown } 16503a062d57SJulian Brown } 16513a062d57SJulian Brown 1652fcf5ef2aSThomas Huth if (!cpu->has_el3) { 1653fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1654fcf5ef2aSThomas Huth * feature. 1655fcf5ef2aSThomas Huth */ 1656fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1657fcf5ef2aSThomas Huth 1658fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1659fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1660fcf5ef2aSThomas Huth */ 1661fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf0; 166247576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1663fcf5ef2aSThomas Huth } 1664fcf5ef2aSThomas Huth 1665c25bd18aSPeter Maydell if (!cpu->has_el2) { 1666c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1667c25bd18aSPeter Maydell } 1668c25bd18aSPeter Maydell 1669d6f02ce3SWei Huang if (!cpu->has_pmu) { 1670fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 167157a4a11bSAaron Lindsay } 167257a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1673bf8d0969SAaron Lindsay OS pmu_init(cpu); 167457a4a11bSAaron Lindsay 167557a4a11bSAaron Lindsay if (!kvm_enabled()) { 1676033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1677033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1678fcf5ef2aSThomas Huth } 16794e7beb0cSAaron Lindsay OS 16804e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 16814e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 16824e7beb0cSAaron Lindsay OS cpu); 16834e7beb0cSAaron Lindsay OS #endif 168457a4a11bSAaron Lindsay } else { 16852a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 16862a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1687a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 168857a4a11bSAaron Lindsay cpu->pmceid0 = 0; 168957a4a11bSAaron Lindsay cpu->pmceid1 = 0; 169057a4a11bSAaron Lindsay } 1691fcf5ef2aSThomas Huth 1692fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1693fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1694fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1695fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1696fcf5ef2aSThomas Huth */ 169747576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 1698fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf000; 1699fcf5ef2aSThomas Huth } 1700fcf5ef2aSThomas Huth 1701*6f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 1702*6f4e1405SRichard Henderson if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { 1703*6f4e1405SRichard Henderson /* 1704*6f4e1405SRichard Henderson * Disable the MTE feature bits if we do not have tag-memory 1705*6f4e1405SRichard Henderson * provided by the machine. 1706*6f4e1405SRichard Henderson */ 1707*6f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 1708*6f4e1405SRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); 1709*6f4e1405SRichard Henderson } 1710*6f4e1405SRichard Henderson #endif 1711*6f4e1405SRichard Henderson 1712f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1713f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1714f50cd314SPeter Maydell */ 1715fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1716f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1717f50cd314SPeter Maydell } 1718f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1719f50cd314SPeter Maydell cpu->has_mpu = false; 1720fcf5ef2aSThomas Huth } 1721fcf5ef2aSThomas Huth 1722452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1723fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1724fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1725fcf5ef2aSThomas Huth 1726fcf5ef2aSThomas Huth if (nr > 0xff) { 1727fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1728fcf5ef2aSThomas Huth return; 1729fcf5ef2aSThomas Huth } 1730fcf5ef2aSThomas Huth 1731fcf5ef2aSThomas Huth if (nr) { 17320e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 17330e1a46bbSPeter Maydell /* PMSAv8 */ 173462c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 173562c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 173662c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 173762c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 173862c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 173962c58ee0SPeter Maydell } 17400e1a46bbSPeter Maydell } else { 1741fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1742fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1743fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1744fcf5ef2aSThomas Huth } 1745fcf5ef2aSThomas Huth } 17460e1a46bbSPeter Maydell } 1747fcf5ef2aSThomas Huth 17489901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 17499901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 17509901c576SPeter Maydell 17519901c576SPeter Maydell if (nr > 0xff) { 17529901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 17539901c576SPeter Maydell return; 17549901c576SPeter Maydell } 17559901c576SPeter Maydell 17569901c576SPeter Maydell if (nr) { 17579901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 17589901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 17599901c576SPeter Maydell } 17609901c576SPeter Maydell } 17619901c576SPeter Maydell 176291db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 176391db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 176491db4642SCédric Le Goater } 176591db4642SCédric Le Goater 1766fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1767fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1768fcf5ef2aSThomas Huth 1769fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1770fcf5ef2aSThomas Huth 1771fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1772cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1773cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 17748bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 1775cc7d44c2SLike Xu 17768bce44a2SRichard Henderson /* 17778bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 17788bce44a2SRichard Henderson * the first call to cpu_address_space_init. 17798bce44a2SRichard Henderson */ 17808bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 17818bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 17828bce44a2SRichard Henderson } else { 17838bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 17848bce44a2SRichard Henderson } 17851d2091bcSPeter Maydell 17868bce44a2SRichard Henderson if (has_secure) { 1787fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1788fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1789fcf5ef2aSThomas Huth } 179080ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 179180ceb07aSPeter Xu cpu->secure_memory); 1792fcf5ef2aSThomas Huth } 17938bce44a2SRichard Henderson 17948bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 17958bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 17968bce44a2SRichard Henderson cpu->tag_memory); 17978bce44a2SRichard Henderson if (has_secure) { 17988bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 17998bce44a2SRichard Henderson cpu->secure_tag_memory); 18008bce44a2SRichard Henderson } 18018bce44a2SRichard Henderson } 18028bce44a2SRichard Henderson 180380ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1804f9a69711SAlistair Francis 1805f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1806f9a69711SAlistair Francis if (cpu->core_count == -1) { 1807f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1808f9a69711SAlistair Francis } 1809fcf5ef2aSThomas Huth #endif 1810fcf5ef2aSThomas Huth 1811a4157b80SRichard Henderson if (tcg_enabled()) { 1812a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 1813a4157b80SRichard Henderson 1814a4157b80SRichard Henderson /* 1815a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 1816a4157b80SRichard Henderson * 1817a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 1818a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 1819a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 1820a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 1821a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 1822a4157b80SRichard Henderson */ 1823a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 1824a4157b80SRichard Henderson 1825a4157b80SRichard Henderson /* 1826a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 1827a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 1828a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 1829a4157b80SRichard Henderson */ 1830a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 1831a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 1832a4157b80SRichard Henderson } 1833a4157b80SRichard Henderson } 1834a4157b80SRichard Henderson 1835fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1836fcf5ef2aSThomas Huth cpu_reset(cs); 1837fcf5ef2aSThomas Huth 1838fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1839fcf5ef2aSThomas Huth } 1840fcf5ef2aSThomas Huth 1841fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1842fcf5ef2aSThomas Huth { 1843fcf5ef2aSThomas Huth ObjectClass *oc; 1844fcf5ef2aSThomas Huth char *typename; 1845fcf5ef2aSThomas Huth char **cpuname; 1846a0032cc5SPeter Maydell const char *cpunamestr; 1847fcf5ef2aSThomas Huth 1848fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1849a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1850a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1851a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1852a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1853a0032cc5SPeter Maydell */ 1854a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1855a0032cc5SPeter Maydell cpunamestr = "max"; 1856a0032cc5SPeter Maydell } 1857a0032cc5SPeter Maydell #endif 1858a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1859fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 1860fcf5ef2aSThomas Huth g_strfreev(cpuname); 1861fcf5ef2aSThomas Huth g_free(typename); 1862fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 1863fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 1864fcf5ef2aSThomas Huth return NULL; 1865fcf5ef2aSThomas Huth } 1866fcf5ef2aSThomas Huth return oc; 1867fcf5ef2aSThomas Huth } 1868fcf5ef2aSThomas Huth 1869fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */ 1870fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 1871fcf5ef2aSThomas Huth 1872fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = { 1873fcf5ef2aSThomas Huth { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0, 1874fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1875fcf5ef2aSThomas Huth { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1876fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1877fcf5ef2aSThomas Huth REGINFO_SENTINEL 1878fcf5ef2aSThomas Huth }; 1879fcf5ef2aSThomas Huth 1880fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj) 1881fcf5ef2aSThomas Huth { 1882fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1883fcf5ef2aSThomas Huth 1884fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a8"; 1885fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1886fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1887fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1888fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1889fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1890fcf5ef2aSThomas Huth cpu->midr = 0x410fc080; 1891fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410330c0; 189247576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 189347576b94SRichard Henderson cpu->isar.mvfr1 = 0x00011111; 1894fcf5ef2aSThomas Huth cpu->ctr = 0x82048004; 1895fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1896fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1897fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1898a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x400; 1899fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 190010054016SPeter Maydell cpu->isar.id_mmfr0 = 0x31100003; 190110054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 190210054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01202000; 190310054016SPeter Maydell cpu->isar.id_mmfr3 = 0x11; 190447576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 190547576b94SRichard Henderson cpu->isar.id_isar1 = 0x12112111; 190647576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232031; 190747576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 190847576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 19094426d361SPeter Maydell cpu->isar.dbgdidr = 0x15141000; 1910fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (2 << 24) | 3; 1911fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */ 1912fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */ 1913fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */ 1914fcf5ef2aSThomas Huth cpu->reset_auxcr = 2; 1915fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa8_cp_reginfo); 1916fcf5ef2aSThomas Huth } 1917fcf5ef2aSThomas Huth 1918fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = { 1919fcf5ef2aSThomas Huth /* power_control should be set to maximum latency. Again, 1920fcf5ef2aSThomas Huth * default to 0 and set by private hook 1921fcf5ef2aSThomas Huth */ 1922fcf5ef2aSThomas Huth { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, 1923fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1924fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) }, 1925fcf5ef2aSThomas Huth { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1, 1926fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1927fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) }, 1928fcf5ef2aSThomas Huth { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2, 1929fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1930fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) }, 1931fcf5ef2aSThomas Huth { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, 1932fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1933fcf5ef2aSThomas Huth /* TLB lockdown control */ 1934fcf5ef2aSThomas Huth { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2, 1935fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1936fcf5ef2aSThomas Huth { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4, 1937fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1938fcf5ef2aSThomas Huth { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2, 1939fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1940fcf5ef2aSThomas Huth { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2, 1941fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1942fcf5ef2aSThomas Huth { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, 1943fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1944fcf5ef2aSThomas Huth REGINFO_SENTINEL 1945fcf5ef2aSThomas Huth }; 1946fcf5ef2aSThomas Huth 1947fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj) 1948fcf5ef2aSThomas Huth { 1949fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1950fcf5ef2aSThomas Huth 1951fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a9"; 1952fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1953fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1954fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1955fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1956fcf5ef2aSThomas Huth /* Note that A9 supports the MP extensions even for 1957fcf5ef2aSThomas Huth * A9UP and single-core A9MP (which are both different 1958fcf5ef2aSThomas Huth * and valid configurations; we don't model A9UP). 1959fcf5ef2aSThomas Huth */ 1960fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 1961fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR); 1962fcf5ef2aSThomas Huth cpu->midr = 0x410fc090; 1963fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41033090; 196447576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 196547576b94SRichard Henderson cpu->isar.mvfr1 = 0x01111111; 1966fcf5ef2aSThomas Huth cpu->ctr = 0x80038003; 1967fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1968fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1969fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1970a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x000; 1971fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 197210054016SPeter Maydell cpu->isar.id_mmfr0 = 0x00100103; 197310054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 197410054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01230000; 197510054016SPeter Maydell cpu->isar.id_mmfr3 = 0x00002111; 197647576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 197747576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 197847576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 197947576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 198047576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 19814426d361SPeter Maydell cpu->isar.dbgdidr = 0x35141000; 1982fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (1 << 24) | 3; 1983fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ 1984fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */ 1985fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa9_cp_reginfo); 1986fcf5ef2aSThomas Huth } 1987fcf5ef2aSThomas Huth 1988fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1989fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) 1990fcf5ef2aSThomas Huth { 1991cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1992cc7d44c2SLike Xu 1993fcf5ef2aSThomas Huth /* Linux wants the number of processors from here. 1994fcf5ef2aSThomas Huth * Might as well set the interrupt-controller bit too. 1995fcf5ef2aSThomas Huth */ 1996cc7d44c2SLike Xu return ((ms->smp.cpus - 1) << 24) | (1 << 23); 1997fcf5ef2aSThomas Huth } 1998fcf5ef2aSThomas Huth #endif 1999fcf5ef2aSThomas Huth 2000fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = { 2001fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2002fcf5ef2aSThomas Huth { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 2003fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read, 2004fcf5ef2aSThomas Huth .writefn = arm_cp_write_ignore, }, 2005fcf5ef2aSThomas Huth #endif 2006fcf5ef2aSThomas Huth { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, 2007fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 2008fcf5ef2aSThomas Huth REGINFO_SENTINEL 2009fcf5ef2aSThomas Huth }; 2010fcf5ef2aSThomas Huth 2011fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj) 2012fcf5ef2aSThomas Huth { 2013fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2014fcf5ef2aSThomas Huth 2015fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a7"; 20165110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 2017fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2018fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2019fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 2020fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2021fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 2022436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 2023fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2024a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 2025fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7; 2026fcf5ef2aSThomas Huth cpu->midr = 0x410fc075; 2027fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41023075; 202847576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 202947576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 2030fcf5ef2aSThomas Huth cpu->ctr = 0x84448003; 2031fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 2032fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 2033fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 2034a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x02010555; 2035fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 203610054016SPeter Maydell cpu->isar.id_mmfr0 = 0x10101105; 203710054016SPeter Maydell cpu->isar.id_mmfr1 = 0x40000000; 203810054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01240000; 203910054016SPeter Maydell cpu->isar.id_mmfr3 = 0x02102211; 204037bdda89SRichard Henderson /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but 204137bdda89SRichard Henderson * table 4-41 gives 0x02101110, which includes the arm div insns. 204237bdda89SRichard Henderson */ 204347576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 204447576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 204547576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 204647576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 204747576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 20484426d361SPeter Maydell cpu->isar.dbgdidr = 0x3515f005; 2049fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 2050fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 2051fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 2052fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 2053fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */ 2054fcf5ef2aSThomas Huth } 2055fcf5ef2aSThomas Huth 2056fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj) 2057fcf5ef2aSThomas Huth { 2058fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2059fcf5ef2aSThomas Huth 2060fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a15"; 20615110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 2062fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2063fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2064fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 2065fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2066fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 2067436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 2068fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2069a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 2070fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; 2071fcf5ef2aSThomas Huth cpu->midr = 0x412fc0f1; 2072fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410430f0; 207347576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 207447576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 2075fcf5ef2aSThomas Huth cpu->ctr = 0x8444c004; 2076fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 2077fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 2078fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 2079a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x02010555; 2080fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 208110054016SPeter Maydell cpu->isar.id_mmfr0 = 0x10201105; 208210054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 208310054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01240000; 208410054016SPeter Maydell cpu->isar.id_mmfr3 = 0x02102211; 208547576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 208647576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 208747576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 208847576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 208947576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 20904426d361SPeter Maydell cpu->isar.dbgdidr = 0x3515f021; 2091fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 2092fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 2093fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 2094fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 2095fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); 2096fcf5ef2aSThomas Huth } 2097fcf5ef2aSThomas Huth 2098bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2099bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host); 2100bab52d4bSPeter Maydell * otherwise, a CPU with as many features enabled as our emulation supports. 2101bab52d4bSPeter Maydell * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c; 2102bab52d4bSPeter Maydell * this only needs to handle 32 bits. 2103bab52d4bSPeter Maydell */ 2104bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj) 2105bab52d4bSPeter Maydell { 2106bab52d4bSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 2107bab52d4bSPeter Maydell 2108bab52d4bSPeter Maydell if (kvm_enabled()) { 2109bab52d4bSPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 2110bab52d4bSPeter Maydell } else { 2111bab52d4bSPeter Maydell cortex_a15_initfn(obj); 2112973751fdSPeter Maydell 2113973751fdSPeter Maydell /* old-style VFP short-vector support */ 2114973751fdSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); 2115973751fdSPeter Maydell 2116fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2117a0032cc5SPeter Maydell /* We don't set these in system emulation mode for the moment, 2118962fcbf2SRichard Henderson * since we don't correctly set (all of) the ID registers to 2119962fcbf2SRichard Henderson * advertise them. 2120a0032cc5SPeter Maydell */ 2121fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8); 2122962fcbf2SRichard Henderson { 2123962fcbf2SRichard Henderson uint32_t t; 2124962fcbf2SRichard Henderson 2125962fcbf2SRichard Henderson t = cpu->isar.id_isar5; 2126962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, AES, 2); 2127962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); 2128962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); 2129962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); 2130962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, RDM, 1); 2131962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); 2132962fcbf2SRichard Henderson cpu->isar.id_isar5 = t; 2133962fcbf2SRichard Henderson 2134962fcbf2SRichard Henderson t = cpu->isar.id_isar6; 21356c1f6f27SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); 2136962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, DP, 1); 2137991c0599SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, FHM, 1); 21389888bd1eSRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SB, 1); 2139cb570bd3SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); 2140962fcbf2SRichard Henderson cpu->isar.id_isar6 = t; 2141ab638a32SRichard Henderson 214245b1a243SAlex Bennée t = cpu->isar.mvfr1; 214345b1a243SAlex Bennée t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */ 214445b1a243SAlex Bennée cpu->isar.mvfr1 = t; 214545b1a243SAlex Bennée 2146c8877d0fSRichard Henderson t = cpu->isar.mvfr2; 2147c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ 2148c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ 2149c8877d0fSRichard Henderson cpu->isar.mvfr2 = t; 2150c8877d0fSRichard Henderson 215110054016SPeter Maydell t = cpu->isar.id_mmfr3; 2152e0fe7309SRichard Henderson t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ 215310054016SPeter Maydell cpu->isar.id_mmfr3 = t; 2154e0fe7309SRichard Henderson 215510054016SPeter Maydell t = cpu->isar.id_mmfr4; 2156ab638a32SRichard Henderson t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ 2157f6287c24SPeter Maydell t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ 215841a4bf1fSPeter Maydell t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ 2159ce3125beSPeter Maydell t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ 216010054016SPeter Maydell cpu->isar.id_mmfr4 = t; 2161962fcbf2SRichard Henderson } 2162a0032cc5SPeter Maydell #endif 2163a0032cc5SPeter Maydell } 2164fcf5ef2aSThomas Huth } 2165fcf5ef2aSThomas Huth #endif 2166fcf5ef2aSThomas Huth 2167fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */ 2168fcf5ef2aSThomas Huth 2169fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = { 2170fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 2171fcf5ef2aSThomas Huth { .name = "cortex-a7", .initfn = cortex_a7_initfn }, 2172fcf5ef2aSThomas Huth { .name = "cortex-a8", .initfn = cortex_a8_initfn }, 2173fcf5ef2aSThomas Huth { .name = "cortex-a9", .initfn = cortex_a9_initfn }, 2174fcf5ef2aSThomas Huth { .name = "cortex-a15", .initfn = cortex_a15_initfn }, 2175bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2176bab52d4bSPeter Maydell { .name = "max", .initfn = arm_max_initfn }, 2177bab52d4bSPeter Maydell #endif 2178fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2179a0032cc5SPeter Maydell { .name = "any", .initfn = arm_max_initfn }, 2180fcf5ef2aSThomas Huth #endif 2181fcf5ef2aSThomas Huth #endif 2182fcf5ef2aSThomas Huth }; 2183fcf5ef2aSThomas Huth 2184fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2185fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), 2186fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), 2187e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 2188fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2189fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 219015f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2191f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2192fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2193fcf5ef2aSThomas Huth }; 2194fcf5ef2aSThomas Huth 2195fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2196fcf5ef2aSThomas Huth { 2197fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2198fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2199fcf5ef2aSThomas Huth 2200fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2201fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2202fcf5ef2aSThomas Huth } 2203fcf5ef2aSThomas Huth return g_strdup("arm"); 2204fcf5ef2aSThomas Huth } 2205fcf5ef2aSThomas Huth 2206fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2207fcf5ef2aSThomas Huth { 2208fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2209fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2210fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2211fcf5ef2aSThomas Huth 2212bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2213bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2214fcf5ef2aSThomas Huth 22154f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2216781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2217fcf5ef2aSThomas Huth 2218fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2219fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2220fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_cpu_exec_interrupt; 2221fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2222fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 222342f6ed91SJulia Suvorova cc->synchronize_from_tb = arm_cpu_synchronize_from_tb; 2224fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2225fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 22267350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 2227fcf5ef2aSThomas Huth cc->do_interrupt = arm_cpu_do_interrupt; 2228fcf5ef2aSThomas Huth cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug; 2229fcf5ef2aSThomas Huth cc->asidx_from_attrs = arm_asidx_from_attrs; 2230fcf5ef2aSThomas Huth cc->vmsd = &vmstate_arm_cpu; 2231fcf5ef2aSThomas Huth cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian; 2232fcf5ef2aSThomas Huth cc->write_elf64_note = arm_cpu_write_elf64_note; 2233fcf5ef2aSThomas Huth cc->write_elf32_note = arm_cpu_write_elf32_note; 2234fcf5ef2aSThomas Huth #endif 2235fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2236fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2237fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2238200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2239fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2240fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 224174d7fc7fSRichard Henderson #ifdef CONFIG_TCG 224255c3ceefSRichard Henderson cc->tcg_initialize = arm_translate_init; 22437350d553SRichard Henderson cc->tlb_fill = arm_cpu_tlb_fill; 22449dd5cca4SPhilippe Mathieu-Daudé cc->debug_excp_handler = arm_debug_excp_handler; 22459dd5cca4SPhilippe Mathieu-Daudé cc->debug_check_watchpoint = arm_debug_check_watchpoint; 2246e21b551cSPhilippe Mathieu-Daudé cc->do_unaligned_access = arm_cpu_do_unaligned_access; 22470d1762e9SRichard Henderson #if !defined(CONFIG_USER_ONLY) 2248e21b551cSPhilippe Mathieu-Daudé cc->do_transaction_failed = arm_cpu_do_transaction_failed; 22499dd5cca4SPhilippe Mathieu-Daudé cc->adjust_watchpoint_address = arm_adjust_watchpoint_address; 2250e21b551cSPhilippe Mathieu-Daudé #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ 225174d7fc7fSRichard Henderson #endif 2252fcf5ef2aSThomas Huth } 2253fcf5ef2aSThomas Huth 225486f0a186SPeter Maydell #ifdef CONFIG_KVM 225586f0a186SPeter Maydell static void arm_host_initfn(Object *obj) 225686f0a186SPeter Maydell { 225786f0a186SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 225886f0a186SPeter Maydell 225986f0a186SPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 226087014c6bSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 226187014c6bSAndrew Jones aarch64_add_sve_properties(obj); 226287014c6bSAndrew Jones } 226351e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 226486f0a186SPeter Maydell } 226586f0a186SPeter Maydell 226686f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = { 226786f0a186SPeter Maydell .name = TYPE_ARM_HOST_CPU, 226886f0a186SPeter Maydell #ifdef TARGET_AARCH64 226986f0a186SPeter Maydell .parent = TYPE_AARCH64_CPU, 227086f0a186SPeter Maydell #else 227186f0a186SPeter Maydell .parent = TYPE_ARM_CPU, 227286f0a186SPeter Maydell #endif 227386f0a186SPeter Maydell .instance_init = arm_host_initfn, 227486f0a186SPeter Maydell }; 227586f0a186SPeter Maydell 227686f0a186SPeter Maydell #endif 227786f0a186SPeter Maydell 227851e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 227951e5ef45SMarc-André Lureau { 228051e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 228151e5ef45SMarc-André Lureau 228251e5ef45SMarc-André Lureau acc->info->initfn(obj); 228351e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 228451e5ef45SMarc-André Lureau } 228551e5ef45SMarc-André Lureau 228651e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 228751e5ef45SMarc-André Lureau { 228851e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 228951e5ef45SMarc-André Lureau 229051e5ef45SMarc-André Lureau acc->info = data; 229151e5ef45SMarc-André Lureau } 229251e5ef45SMarc-André Lureau 229337bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2294fcf5ef2aSThomas Huth { 2295fcf5ef2aSThomas Huth TypeInfo type_info = { 2296fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2297fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 229851e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2299fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 230051e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 230151e5ef45SMarc-André Lureau .class_data = (void *)info, 2302fcf5ef2aSThomas Huth }; 2303fcf5ef2aSThomas Huth 2304fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2305fcf5ef2aSThomas Huth type_register(&type_info); 2306fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2307fcf5ef2aSThomas Huth } 2308fcf5ef2aSThomas Huth 2309fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2310fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2311fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2312fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2313fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2314fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2315fcf5ef2aSThomas Huth .abstract = true, 2316fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2317fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2318fcf5ef2aSThomas Huth }; 2319fcf5ef2aSThomas Huth 2320181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = { 2321181962fdSPeter Maydell .name = TYPE_IDAU_INTERFACE, 2322181962fdSPeter Maydell .parent = TYPE_INTERFACE, 2323181962fdSPeter Maydell .class_size = sizeof(IDAUInterfaceClass), 2324181962fdSPeter Maydell }; 2325181962fdSPeter Maydell 2326fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2327fcf5ef2aSThomas Huth { 232892b6a659SPhilippe Mathieu-Daudé const size_t cpu_count = ARRAY_SIZE(arm_cpus); 2329fcf5ef2aSThomas Huth 2330fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2331fcf5ef2aSThomas Huth 233286f0a186SPeter Maydell #ifdef CONFIG_KVM 233386f0a186SPeter Maydell type_register_static(&host_arm_cpu_type_info); 233486f0a186SPeter Maydell #endif 233592b6a659SPhilippe Mathieu-Daudé 233692b6a659SPhilippe Mathieu-Daudé if (cpu_count) { 233792b6a659SPhilippe Mathieu-Daudé size_t i; 233892b6a659SPhilippe Mathieu-Daudé 2339fcdf0a90SPhilippe Mathieu-Daudé type_register_static(&idau_interface_type_info); 234092b6a659SPhilippe Mathieu-Daudé for (i = 0; i < cpu_count; ++i) { 234192b6a659SPhilippe Mathieu-Daudé arm_cpu_register(&arm_cpus[i]); 234292b6a659SPhilippe Mathieu-Daudé } 234392b6a659SPhilippe Mathieu-Daudé } 2344fcf5ef2aSThomas Huth } 2345fcf5ef2aSThomas Huth 2346fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2347