1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h" 248cc2246cSPeter Maydell #include "qemu/log.h" 25ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h" 26181962fdSPeter Maydell #include "target/arm/idau.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 28fcf5ef2aSThomas Huth #include "qapi/error.h" 29f9f62e4cSPeter Maydell #include "qapi/visitor.h" 30fcf5ef2aSThomas Huth #include "cpu.h" 3178271684SClaudio Fontana #ifdef CONFIG_TCG 3278271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 3378271684SClaudio Fontana #endif /* CONFIG_TCG */ 34fcf5ef2aSThomas Huth #include "internals.h" 35fcf5ef2aSThomas Huth #include "exec/exec-all.h" 36fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 37fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 38fcf5ef2aSThomas Huth #include "hw/loader.h" 39cc7d44c2SLike Xu #include "hw/boards.h" 40fcf5ef2aSThomas Huth #endif 4114a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 42b3946626SVincent Palatin #include "sysemu/hw_accel.h" 43fcf5ef2aSThomas Huth #include "kvm_arm.h" 44110f6c70SRichard Henderson #include "disas/capstone.h" 4524f91e81SAlex Bennée #include "fpu/softfloat.h" 46cf7c6d10SRichard Henderson #include "cpregs.h" 47fcf5ef2aSThomas Huth 48fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 49fcf5ef2aSThomas Huth { 50fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 5142f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 52fcf5ef2aSThomas Huth 5342f6ed91SJulia Suvorova if (is_a64(env)) { 5442f6ed91SJulia Suvorova env->pc = value; 55063bbd80SRichard Henderson env->thumb = false; 5642f6ed91SJulia Suvorova } else { 5742f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5842f6ed91SJulia Suvorova env->thumb = value & 1; 5942f6ed91SJulia Suvorova } 6042f6ed91SJulia Suvorova } 6142f6ed91SJulia Suvorova 62ec62595bSEduardo Habkost #ifdef CONFIG_TCG 6378271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs, 6404a37d4cSRichard Henderson const TranslationBlock *tb) 6542f6ed91SJulia Suvorova { 6642f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6742f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6842f6ed91SJulia Suvorova 6942f6ed91SJulia Suvorova /* 7042f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 7142f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 7242f6ed91SJulia Suvorova */ 7342f6ed91SJulia Suvorova if (is_a64(env)) { 7442f6ed91SJulia Suvorova env->pc = tb->pc; 7542f6ed91SJulia Suvorova } else { 7642f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7742f6ed91SJulia Suvorova } 78fcf5ef2aSThomas Huth } 79ec62595bSEduardo Habkost #endif /* CONFIG_TCG */ 80fcf5ef2aSThomas Huth 81fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 82fcf5ef2aSThomas Huth { 83fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 84fcf5ef2aSThomas Huth 85062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 86fcf5ef2aSThomas Huth && cs->interrupt_request & 87fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 883c29632fSRichard Henderson | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR 89fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 90fcf5ef2aSThomas Huth } 91fcf5ef2aSThomas Huth 92b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 93b5c53d1bSAaron Lindsay void *opaque) 94b5c53d1bSAaron Lindsay { 95b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 96b5c53d1bSAaron Lindsay 97b5c53d1bSAaron Lindsay entry->hook = hook; 98b5c53d1bSAaron Lindsay entry->opaque = opaque; 99b5c53d1bSAaron Lindsay 100b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 101b5c53d1bSAaron Lindsay } 102b5c53d1bSAaron Lindsay 10308267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 104fcf5ef2aSThomas Huth void *opaque) 105fcf5ef2aSThomas Huth { 10608267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 10708267487SAaron Lindsay 10808267487SAaron Lindsay entry->hook = hook; 10908267487SAaron Lindsay entry->opaque = opaque; 11008267487SAaron Lindsay 11108267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 112fcf5ef2aSThomas Huth } 113fcf5ef2aSThomas Huth 114fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 115fcf5ef2aSThomas Huth { 116fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 117fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 118fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 119fcf5ef2aSThomas Huth 12087c3f0f2SRichard Henderson if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS)) { 121fcf5ef2aSThomas Huth return; 122fcf5ef2aSThomas Huth } 123fcf5ef2aSThomas Huth 124fcf5ef2aSThomas Huth if (ri->resetfn) { 125fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 126fcf5ef2aSThomas Huth return; 127fcf5ef2aSThomas Huth } 128fcf5ef2aSThomas Huth 129fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 130fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 131fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 132fcf5ef2aSThomas Huth * (like the pxa2xx ones). 133fcf5ef2aSThomas Huth */ 134fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 135fcf5ef2aSThomas Huth return; 136fcf5ef2aSThomas Huth } 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 139fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 140fcf5ef2aSThomas Huth } else { 141fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 142fcf5ef2aSThomas Huth } 143fcf5ef2aSThomas Huth } 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 146fcf5ef2aSThomas Huth { 147fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 148fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 149fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 150fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 151fcf5ef2aSThomas Huth */ 152fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 153fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 154fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 155fcf5ef2aSThomas Huth 15687c3f0f2SRichard Henderson if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 157fcf5ef2aSThomas Huth return; 158fcf5ef2aSThomas Huth } 159fcf5ef2aSThomas Huth 160fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 161fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 162fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 163fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 164fcf5ef2aSThomas Huth } 165fcf5ef2aSThomas Huth 166781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 167fcf5ef2aSThomas Huth { 168781c67caSPeter Maydell CPUState *s = CPU(dev); 169fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 170fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 171fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 172fcf5ef2aSThomas Huth 173781c67caSPeter Maydell acc->parent_reset(dev); 174fcf5ef2aSThomas Huth 1751f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1761f5c00cfSAlex Bennée 177fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 178fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 18147576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 18247576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 18347576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 184fcf5ef2aSThomas Huth 185c1b70158SThiago Jung Bauermann cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON; 186fcf5ef2aSThomas Huth 187fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 188fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 189fcf5ef2aSThomas Huth } 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 192fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 19353221552SRichard Henderson env->aarch64 = true; 194fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 195fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 196fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 197fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 198276c6e81SRichard Henderson /* Enable all PAC keys. */ 199276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 200276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 201cda86e2bSRichard Henderson /* Trap on btype=3 for PACIxSP. */ 202cda86e2bSRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_BT0; 203fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 204fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 205fab8ad39SRichard Henderson CPACR_EL1, FPEN, 3); 206802ac0e1SRichard Henderson /* and to the SVE instructions */ 207fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 208fab8ad39SRichard Henderson CPACR_EL1, ZEN, 3); 2097b6a2198SAlex Bennée /* with reasonable vector length */ 2107b6a2198SAlex Bennée if (cpu_isar_feature(aa64_sve, cpu)) { 21187252bdeSRichard Henderson env->vfp.zcr_el[1] = cpu->sve_default_vq - 1; 2127b6a2198SAlex Bennée } 213f6a148feSRichard Henderson /* 214691f1ffdSRichard Henderson * Enable 48-bit address space (TODO: take reserved_va into account). 21516c84978SRichard Henderson * Enable TBI0 but not TBI1. 21616c84978SRichard Henderson * Note that this must match useronly_clean_ptr. 217f6a148feSRichard Henderson */ 218691f1ffdSRichard Henderson env->cp15.tcr_el[1].raw_tcr = 5 | (1ULL << 37); 219e3232864SRichard Henderson 220e3232864SRichard Henderson /* Enable MTE */ 221e3232864SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 222e3232864SRichard Henderson /* Enable tag access, but leave TCF0 as No Effect (0). */ 223e3232864SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_ATA0; 224e3232864SRichard Henderson /* 225e3232864SRichard Henderson * Exclude all tags, so that tag 0 is always used. 226e3232864SRichard Henderson * This corresponds to Linux current->thread.gcr_incl = 0. 227e3232864SRichard Henderson * 228e3232864SRichard Henderson * Set RRND, so that helper_irg() will generate a seed later. 229e3232864SRichard Henderson * Here in cpu_reset(), the crypto subsystem has not yet been 230e3232864SRichard Henderson * initialized. 231e3232864SRichard Henderson */ 232e3232864SRichard Henderson env->cp15.gcr_el1 = 0x1ffff; 233e3232864SRichard Henderson } 2347cb1e618SRichard Henderson /* 2357cb1e618SRichard Henderson * Disable access to SCXTNUM_EL0 from CSV2_1p2. 2367cb1e618SRichard Henderson * This is not yet exposed from the Linux kernel in any way. 2377cb1e618SRichard Henderson */ 2387cb1e618SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_TSCXT; 239fcf5ef2aSThomas Huth #else 240fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 241fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 242fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 243fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 244fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 245fcf5ef2aSThomas Huth } else { 246fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 247fcf5ef2aSThomas Huth } 2484a7319b7SEdgar E. Iglesias 2494a7319b7SEdgar E. Iglesias /* Sample rvbar at reset. */ 2504a7319b7SEdgar E. Iglesias env->cp15.rvbar = cpu->rvbar_prop; 2514a7319b7SEdgar E. Iglesias env->pc = env->cp15.rvbar; 252fcf5ef2aSThomas Huth #endif 253fcf5ef2aSThomas Huth } else { 254fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 255fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 256fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 257fab8ad39SRichard Henderson CPACR, CP10, 3); 258fab8ad39SRichard Henderson env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, 259fab8ad39SRichard Henderson CPACR, CP11, 3); 260fcf5ef2aSThomas Huth #endif 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 263fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 264fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 265fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 266fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 267fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 268fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 269fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 270fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 271fcf5ef2aSThomas Huth } 272fcf5ef2aSThomas Huth #else 273060a65dfSPeter Maydell 274060a65dfSPeter Maydell /* 275060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 276060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 277060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 278060a65dfSPeter Maydell */ 279060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 280060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 281060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 282060a65dfSPeter Maydell } else { 283fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 284060a65dfSPeter Maydell } 285fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 2861426f244SPeter Maydell 2871426f244SPeter Maydell /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 2881426f244SPeter Maydell * executing as AArch32 then check if highvecs are enabled and 2891426f244SPeter Maydell * adjust the PC accordingly. 2901426f244SPeter Maydell */ 2911426f244SPeter Maydell if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 2921426f244SPeter Maydell env->regs[15] = 0xFFFF0000; 2931426f244SPeter Maydell } 2941426f244SPeter Maydell 2951426f244SPeter Maydell env->vfp.xregs[ARM_VFP_FPEXC] = 0; 296b62ceeafSPeter Maydell #endif 297dc7abe4dSMichael Davidsaver 298531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 299b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 300fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 301fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 302fcf5ef2aSThomas Huth uint8_t *rom; 30338e2a77cSPeter Maydell uint32_t vecbase; 304b62ceeafSPeter Maydell #endif 305fcf5ef2aSThomas Huth 3068128c8e8SPeter Maydell if (cpu_isar_feature(aa32_lob, cpu)) { 3078128c8e8SPeter Maydell /* 3088128c8e8SPeter Maydell * LTPSIZE is constant 4 if MVE not implemented, and resets 3098128c8e8SPeter Maydell * to an UNKNOWN value if MVE is implemented. We choose to 3108128c8e8SPeter Maydell * always reset to 4. 3118128c8e8SPeter Maydell */ 3128128c8e8SPeter Maydell env->v7m.ltpsize = 4; 31399c7834fSPeter Maydell /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ 31499c7834fSPeter Maydell env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; 31599c7834fSPeter Maydell env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; 3168128c8e8SPeter Maydell } 3178128c8e8SPeter Maydell 3181e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3191e577cc7SPeter Maydell env->v7m.secure = true; 3203b2e9344SPeter Maydell } else { 3213b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 3223b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 3233b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 3243b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 3253b2e9344SPeter Maydell */ 3263b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 32702ac2f7fSPeter Maydell /* 32802ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 32902ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 33002ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 33102ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 33202ac2f7fSPeter Maydell * Security Extension is 0xcff. 33302ac2f7fSPeter Maydell */ 33402ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 3351e577cc7SPeter Maydell } 3361e577cc7SPeter Maydell 3379d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 3382c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 3399d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 3402c4da50dSPeter Maydell */ 3419d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 3429d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 3439d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 3449d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 3459d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3469d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3479d40cd8aSPeter Maydell } 34822ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 34922ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 35022ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 35122ab3460SJulia Suvorova } 3522c4da50dSPeter Maydell 3537fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 354d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 355d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 356d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 357d33abe82SPeter Maydell } 358b62ceeafSPeter Maydell 359b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 360056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 361056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 362056f43dfSPeter Maydell 36338e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 3647cda2149SPeter Maydell env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; 36538e2a77cSPeter Maydell 36638e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 36738e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 36875ce72b7SPeter Maydell rom = rom_ptr_for_as(s->as, vecbase, 8); 369fcf5ef2aSThomas Huth if (rom) { 370fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 371fcf5ef2aSThomas Huth * copied into physical memory. 372fcf5ef2aSThomas Huth */ 373fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 374fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 375fcf5ef2aSThomas Huth } else { 376fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 377fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 378fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 379fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 380fcf5ef2aSThomas Huth */ 38138e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 38238e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 383fcf5ef2aSThomas Huth } 384fcf5ef2aSThomas Huth 3858cc2246cSPeter Maydell qemu_log_mask(CPU_LOG_INT, 3868cc2246cSPeter Maydell "Loaded reset SP 0x%x PC 0x%x from vector table\n", 3878cc2246cSPeter Maydell initial_msp, initial_pc); 3888cc2246cSPeter Maydell 389fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 390fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 391fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 392b62ceeafSPeter Maydell #else 393b62ceeafSPeter Maydell /* 394b62ceeafSPeter Maydell * For user mode we run non-secure and with access to the FPU. 395b62ceeafSPeter Maydell * The FPU context is active (ie does not need further setup) 396b62ceeafSPeter Maydell * and is owned by non-secure. 397b62ceeafSPeter Maydell */ 398b62ceeafSPeter Maydell env->v7m.secure = false; 399b62ceeafSPeter Maydell env->v7m.nsacr = 0xcff; 400b62ceeafSPeter Maydell env->v7m.cpacr[M_REG_NS] = 0xf0ffff; 401b62ceeafSPeter Maydell env->v7m.fpccr[M_REG_S] &= 402b62ceeafSPeter Maydell ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK); 403b62ceeafSPeter Maydell env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; 404b62ceeafSPeter Maydell #endif 405fcf5ef2aSThomas Huth } 406fcf5ef2aSThomas Huth 407dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 408dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 409dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 410dc3c4c14SPeter Maydell */ 411dc3c4c14SPeter Maydell arm_clear_exclusive(env); 412dc3c4c14SPeter Maydell 4130e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 41469ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 4150e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 41662c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 41762c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 41862c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41962c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 42062c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 42162c58ee0SPeter Maydell * cpu->pmsav7_dregion); 42262c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 42362c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 42462c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 42562c58ee0SPeter Maydell * cpu->pmsav7_dregion); 42662c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 42762c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 42862c58ee0SPeter Maydell * cpu->pmsav7_dregion); 42962c58ee0SPeter Maydell } 4300e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 43169ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 43269ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 43369ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 43469ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 43569ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 43669ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 43769ceea64SPeter Maydell } 4380e1a46bbSPeter Maydell } 4391bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 4401bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 4414125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 4424125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 4434125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 4444125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 44569ceea64SPeter Maydell } 44669ceea64SPeter Maydell 4479901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 4489901c576SPeter Maydell if (cpu->sau_sregion > 0) { 4499901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 4509901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 4519901c576SPeter Maydell } 4529901c576SPeter Maydell env->sau.rnr = 0; 4539901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 4549901c576SPeter Maydell * the Cortex-M33 does. 4559901c576SPeter Maydell */ 4569901c576SPeter Maydell env->sau.ctrl = 0; 4579901c576SPeter Maydell } 4589901c576SPeter Maydell 459fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 460fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 461fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 462aaae563bSPeter Maydell set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); 463fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 464fcf5ef2aSThomas Huth &env->vfp.fp_status); 465fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 466fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 467bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 468bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 469aaae563bSPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 470aaae563bSPeter Maydell &env->vfp.standard_fp_status_f16); 471fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 472fcf5ef2aSThomas Huth if (kvm_enabled()) { 473fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 474fcf5ef2aSThomas Huth } 475fcf5ef2aSThomas Huth #endif 476fcf5ef2aSThomas Huth 477fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 478fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 479a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 480fcf5ef2aSThomas Huth } 481fcf5ef2aSThomas Huth 482083afd18SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 483083afd18SPhilippe Mathieu-Daudé 484310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 485be879556SRichard Henderson unsigned int target_el, 486be879556SRichard Henderson unsigned int cur_el, bool secure, 487be879556SRichard Henderson uint64_t hcr_el2) 488310cedf3SRichard Henderson { 489310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 490310cedf3SRichard Henderson bool pstate_unmasked; 49116e07f78SRichard Henderson bool unmasked = false; 492310cedf3SRichard Henderson 493310cedf3SRichard Henderson /* 494310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 495310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 496310cedf3SRichard Henderson * but left pending. 497310cedf3SRichard Henderson */ 498310cedf3SRichard Henderson if (cur_el > target_el) { 499310cedf3SRichard Henderson return false; 500310cedf3SRichard Henderson } 501310cedf3SRichard Henderson 502310cedf3SRichard Henderson switch (excp_idx) { 503310cedf3SRichard Henderson case EXCP_FIQ: 504310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 505310cedf3SRichard Henderson break; 506310cedf3SRichard Henderson 507310cedf3SRichard Henderson case EXCP_IRQ: 508310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 509310cedf3SRichard Henderson break; 510310cedf3SRichard Henderson 511310cedf3SRichard Henderson case EXCP_VFIQ: 512cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 513cc974d5cSRémi Denis-Courmont /* VFIQs are only taken when hypervized. */ 514310cedf3SRichard Henderson return false; 515310cedf3SRichard Henderson } 516310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 517310cedf3SRichard Henderson case EXCP_VIRQ: 518cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 519cc974d5cSRémi Denis-Courmont /* VIRQs are only taken when hypervized. */ 520310cedf3SRichard Henderson return false; 521310cedf3SRichard Henderson } 522310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 5233c29632fSRichard Henderson case EXCP_VSERR: 5243c29632fSRichard Henderson if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) { 5253c29632fSRichard Henderson /* VIRQs are only taken when hypervized. */ 5263c29632fSRichard Henderson return false; 5273c29632fSRichard Henderson } 5283c29632fSRichard Henderson return !(env->daif & PSTATE_A); 529310cedf3SRichard Henderson default: 530310cedf3SRichard Henderson g_assert_not_reached(); 531310cedf3SRichard Henderson } 532310cedf3SRichard Henderson 533310cedf3SRichard Henderson /* 534310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 535310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 536310cedf3SRichard Henderson * interrupt. 537310cedf3SRichard Henderson */ 538310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 539310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 540310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 541310cedf3SRichard Henderson /* 542310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 543310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 544310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 545310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 546310cedf3SRichard Henderson */ 547926c1b97SRémi Denis-Courmont if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) { 54816e07f78SRichard Henderson unmasked = true; 549310cedf3SRichard Henderson } 550310cedf3SRichard Henderson } else { 551310cedf3SRichard Henderson /* 552310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 553310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 554310cedf3SRichard Henderson * routing but also change the behaviour of masking. 555310cedf3SRichard Henderson */ 556310cedf3SRichard Henderson bool hcr, scr; 557310cedf3SRichard Henderson 558310cedf3SRichard Henderson switch (excp_idx) { 559310cedf3SRichard Henderson case EXCP_FIQ: 560310cedf3SRichard Henderson /* 561310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 562310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 563310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 564310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 565310cedf3SRichard Henderson * below. 566310cedf3SRichard Henderson */ 567310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 568310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 569310cedf3SRichard Henderson 570310cedf3SRichard Henderson /* 571310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 572310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 573310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 574310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 575310cedf3SRichard Henderson */ 576310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 577310cedf3SRichard Henderson break; 578310cedf3SRichard Henderson case EXCP_IRQ: 579310cedf3SRichard Henderson /* 580310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 581310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 582310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 583310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 584310cedf3SRichard Henderson * affect here. 585310cedf3SRichard Henderson */ 586310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 587310cedf3SRichard Henderson scr = false; 588310cedf3SRichard Henderson break; 589310cedf3SRichard Henderson default: 590310cedf3SRichard Henderson g_assert_not_reached(); 591310cedf3SRichard Henderson } 592310cedf3SRichard Henderson 593310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 59416e07f78SRichard Henderson unmasked = true; 595310cedf3SRichard Henderson } 596310cedf3SRichard Henderson } 597310cedf3SRichard Henderson } 598310cedf3SRichard Henderson 599310cedf3SRichard Henderson /* 600310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 601310cedf3SRichard Henderson * ability above. 602310cedf3SRichard Henderson */ 603310cedf3SRichard Henderson return unmasked || pstate_unmasked; 604310cedf3SRichard Henderson } 605310cedf3SRichard Henderson 606083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 607fcf5ef2aSThomas Huth { 608fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 609fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 610fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 611fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 612be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 613fcf5ef2aSThomas Huth uint32_t target_el; 614fcf5ef2aSThomas Huth uint32_t excp_idx; 615d63d0ec5SRichard Henderson 616d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 619fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 620fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 621be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 622be879556SRichard Henderson cur_el, secure, hcr_el2)) { 623d63d0ec5SRichard Henderson goto found; 624fcf5ef2aSThomas Huth } 625fcf5ef2aSThomas Huth } 626fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 627fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 628fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 629be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 630be879556SRichard Henderson cur_el, secure, hcr_el2)) { 631d63d0ec5SRichard Henderson goto found; 632fcf5ef2aSThomas Huth } 633fcf5ef2aSThomas Huth } 634fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 635fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 636fcf5ef2aSThomas Huth target_el = 1; 637be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 638be879556SRichard Henderson cur_el, secure, hcr_el2)) { 639d63d0ec5SRichard Henderson goto found; 640fcf5ef2aSThomas Huth } 641fcf5ef2aSThomas Huth } 642fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 643fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 644fcf5ef2aSThomas Huth target_el = 1; 645be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 646be879556SRichard Henderson cur_el, secure, hcr_el2)) { 647d63d0ec5SRichard Henderson goto found; 648d63d0ec5SRichard Henderson } 649d63d0ec5SRichard Henderson } 6503c29632fSRichard Henderson if (interrupt_request & CPU_INTERRUPT_VSERR) { 6513c29632fSRichard Henderson excp_idx = EXCP_VSERR; 6523c29632fSRichard Henderson target_el = 1; 6533c29632fSRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 6543c29632fSRichard Henderson cur_el, secure, hcr_el2)) { 6553c29632fSRichard Henderson /* Taking a virtual abort clears HCR_EL2.VSE */ 6563c29632fSRichard Henderson env->cp15.hcr_el2 &= ~HCR_VSE; 6573c29632fSRichard Henderson cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); 6583c29632fSRichard Henderson goto found; 6593c29632fSRichard Henderson } 6603c29632fSRichard Henderson } 661d63d0ec5SRichard Henderson return false; 662d63d0ec5SRichard Henderson 663d63d0ec5SRichard Henderson found: 664fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 665fcf5ef2aSThomas Huth env->exception.target_el = target_el; 66678271684SClaudio Fontana cc->tcg_ops->do_interrupt(cs); 667d63d0ec5SRichard Henderson return true; 668fcf5ef2aSThomas Huth } 669083afd18SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 670fcf5ef2aSThomas Huth 67189430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 67289430fc6SPeter Maydell { 67389430fc6SPeter Maydell /* 67489430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 67589430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 67689430fc6SPeter Maydell */ 67789430fc6SPeter Maydell CPUARMState *env = &cpu->env; 67889430fc6SPeter Maydell CPUState *cs = CPU(cpu); 67989430fc6SPeter Maydell 68089430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 68189430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 68289430fc6SPeter Maydell 68389430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 68489430fc6SPeter Maydell if (new_state) { 68589430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 68689430fc6SPeter Maydell } else { 68789430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 68889430fc6SPeter Maydell } 68989430fc6SPeter Maydell } 69089430fc6SPeter Maydell } 69189430fc6SPeter Maydell 69289430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 69389430fc6SPeter Maydell { 69489430fc6SPeter Maydell /* 69589430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 69689430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 69789430fc6SPeter Maydell */ 69889430fc6SPeter Maydell CPUARMState *env = &cpu->env; 69989430fc6SPeter Maydell CPUState *cs = CPU(cpu); 70089430fc6SPeter Maydell 70189430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 70289430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 70389430fc6SPeter Maydell 70489430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 70589430fc6SPeter Maydell if (new_state) { 70689430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 70789430fc6SPeter Maydell } else { 70889430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 70989430fc6SPeter Maydell } 71089430fc6SPeter Maydell } 71189430fc6SPeter Maydell } 71289430fc6SPeter Maydell 7133c29632fSRichard Henderson void arm_cpu_update_vserr(ARMCPU *cpu) 7143c29632fSRichard Henderson { 7153c29632fSRichard Henderson /* 7163c29632fSRichard Henderson * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit. 7173c29632fSRichard Henderson */ 7183c29632fSRichard Henderson CPUARMState *env = &cpu->env; 7193c29632fSRichard Henderson CPUState *cs = CPU(cpu); 7203c29632fSRichard Henderson 7213c29632fSRichard Henderson bool new_state = env->cp15.hcr_el2 & HCR_VSE; 7223c29632fSRichard Henderson 7233c29632fSRichard Henderson if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) { 7243c29632fSRichard Henderson if (new_state) { 7253c29632fSRichard Henderson cpu_interrupt(cs, CPU_INTERRUPT_VSERR); 7263c29632fSRichard Henderson } else { 7273c29632fSRichard Henderson cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); 7283c29632fSRichard Henderson } 7293c29632fSRichard Henderson } 7303c29632fSRichard Henderson } 7313c29632fSRichard Henderson 732fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 733fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 734fcf5ef2aSThomas Huth { 735fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 736fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 737fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 738fcf5ef2aSThomas Huth static const int mask[] = { 739fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 740fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 741fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 742fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 743fcf5ef2aSThomas Huth }; 744fcf5ef2aSThomas Huth 7459acd2d33SPeter Maydell if (!arm_feature(env, ARM_FEATURE_EL2) && 7469acd2d33SPeter Maydell (irq == ARM_CPU_VIRQ || irq == ARM_CPU_VFIQ)) { 7479acd2d33SPeter Maydell /* 7489acd2d33SPeter Maydell * The GIC might tell us about VIRQ and VFIQ state, but if we don't 7499acd2d33SPeter Maydell * have EL2 support we don't care. (Unless the guest is doing something 7509acd2d33SPeter Maydell * silly this will only be calls saying "level is still 0".) 7519acd2d33SPeter Maydell */ 7529acd2d33SPeter Maydell return; 7539acd2d33SPeter Maydell } 7549acd2d33SPeter Maydell 755ed89f078SPeter Maydell if (level) { 756ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 757ed89f078SPeter Maydell } else { 758ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 759ed89f078SPeter Maydell } 760ed89f078SPeter Maydell 761fcf5ef2aSThomas Huth switch (irq) { 762fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 76389430fc6SPeter Maydell arm_cpu_update_virq(cpu); 76489430fc6SPeter Maydell break; 765fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 76689430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 76789430fc6SPeter Maydell break; 768fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 769fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 770fcf5ef2aSThomas Huth if (level) { 771fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 772fcf5ef2aSThomas Huth } else { 773fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 774fcf5ef2aSThomas Huth } 775fcf5ef2aSThomas Huth break; 776fcf5ef2aSThomas Huth default: 777fcf5ef2aSThomas Huth g_assert_not_reached(); 778fcf5ef2aSThomas Huth } 779fcf5ef2aSThomas Huth } 780fcf5ef2aSThomas Huth 781fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 782fcf5ef2aSThomas Huth { 783fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 784fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 785ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 786fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 787ed89f078SPeter Maydell uint32_t linestate_bit; 788f6530926SEric Auger int irq_id; 789fcf5ef2aSThomas Huth 790fcf5ef2aSThomas Huth switch (irq) { 791fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 792f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 793ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 794fcf5ef2aSThomas Huth break; 795fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 796f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 797ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 798fcf5ef2aSThomas Huth break; 799fcf5ef2aSThomas Huth default: 800fcf5ef2aSThomas Huth g_assert_not_reached(); 801fcf5ef2aSThomas Huth } 802ed89f078SPeter Maydell 803ed89f078SPeter Maydell if (level) { 804ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 805ed89f078SPeter Maydell } else { 806ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 807ed89f078SPeter Maydell } 808f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 809fcf5ef2aSThomas Huth #endif 810fcf5ef2aSThomas Huth } 811fcf5ef2aSThomas Huth 812fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 813fcf5ef2aSThomas Huth { 814fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 815fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 816fcf5ef2aSThomas Huth 817fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 818fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 819fcf5ef2aSThomas Huth } 820fcf5ef2aSThomas Huth 821fcf5ef2aSThomas Huth #endif 822fcf5ef2aSThomas Huth 823fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 824fcf5ef2aSThomas Huth { 825fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 826fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 8277bcdbf51SRichard Henderson bool sctlr_b; 828fcf5ef2aSThomas Huth 829fcf5ef2aSThomas Huth if (is_a64(env)) { 830fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 831fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 832fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 833fcf5ef2aSThomas Huth */ 834fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 835fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 836fcf5ef2aSThomas Huth #endif 837110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 83815fa1a0aSRichard Henderson info->cap_insn_unit = 4; 83915fa1a0aSRichard Henderson info->cap_insn_split = 4; 840110f6c70SRichard Henderson } else { 841110f6c70SRichard Henderson int cap_mode; 842110f6c70SRichard Henderson if (env->thumb) { 84315fa1a0aSRichard Henderson info->cap_insn_unit = 2; 84415fa1a0aSRichard Henderson info->cap_insn_split = 4; 845110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 846fcf5ef2aSThomas Huth } else { 84715fa1a0aSRichard Henderson info->cap_insn_unit = 4; 84815fa1a0aSRichard Henderson info->cap_insn_split = 4; 849110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 850fcf5ef2aSThomas Huth } 851110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 852110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 853110f6c70SRichard Henderson } 854110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 855110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 856110f6c70SRichard Henderson } 857110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 858110f6c70SRichard Henderson info->cap_mode = cap_mode; 859fcf5ef2aSThomas Huth } 8607bcdbf51SRichard Henderson 8617bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 8627bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 863ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN 864fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 865fcf5ef2aSThomas Huth #else 866fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 867fcf5ef2aSThomas Huth #endif 868fcf5ef2aSThomas Huth } 869f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 8707bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 8717bcdbf51SRichard Henderson if (sctlr_b) { 872f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 873f7478a92SJulian Brown } 8747bcdbf51SRichard Henderson #endif 875fcf5ef2aSThomas Huth } 876fcf5ef2aSThomas Huth 87786480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 87886480615SPhilippe Mathieu-Daudé 87986480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 88086480615SPhilippe Mathieu-Daudé { 88186480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 88286480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 88386480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 88486480615SPhilippe Mathieu-Daudé int i; 88586480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 88686480615SPhilippe Mathieu-Daudé const char *ns_status; 88786480615SPhilippe Mathieu-Daudé 88886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 88986480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 89086480615SPhilippe Mathieu-Daudé if (i == 31) { 89186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 89286480615SPhilippe Mathieu-Daudé } else { 89386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 89486480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 89586480615SPhilippe Mathieu-Daudé } 89686480615SPhilippe Mathieu-Daudé } 89786480615SPhilippe Mathieu-Daudé 89886480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 89986480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 90086480615SPhilippe Mathieu-Daudé } else { 90186480615SPhilippe Mathieu-Daudé ns_status = ""; 90286480615SPhilippe Mathieu-Daudé } 90386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 90486480615SPhilippe Mathieu-Daudé psr, 90586480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 90686480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 90786480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 90886480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 90986480615SPhilippe Mathieu-Daudé ns_status, 91086480615SPhilippe Mathieu-Daudé el, 91186480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 91286480615SPhilippe Mathieu-Daudé 91386480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 91486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 91586480615SPhilippe Mathieu-Daudé } 91686480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 91786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 91886480615SPhilippe Mathieu-Daudé return; 91986480615SPhilippe Mathieu-Daudé } 92086480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 92186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 92286480615SPhilippe Mathieu-Daudé return; 92386480615SPhilippe Mathieu-Daudé } 92486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 92586480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 92686480615SPhilippe Mathieu-Daudé 92786480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 928*5ef3cc56SRichard Henderson int j, zcr_len = sve_vqm1_for_el(env, el); 92986480615SPhilippe Mathieu-Daudé 93086480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 93186480615SPhilippe Mathieu-Daudé bool eol; 93286480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 93386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 93486480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 93586480615SPhilippe Mathieu-Daudé eol = true; 93686480615SPhilippe Mathieu-Daudé } else { 93786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 93886480615SPhilippe Mathieu-Daudé switch (zcr_len) { 93986480615SPhilippe Mathieu-Daudé case 0: 94086480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 94186480615SPhilippe Mathieu-Daudé break; 94286480615SPhilippe Mathieu-Daudé case 1: 94386480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 94486480615SPhilippe Mathieu-Daudé break; 94586480615SPhilippe Mathieu-Daudé case 2: 94686480615SPhilippe Mathieu-Daudé case 3: 94786480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 94886480615SPhilippe Mathieu-Daudé break; 94986480615SPhilippe Mathieu-Daudé default: 95086480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 95186480615SPhilippe Mathieu-Daudé eol = true; 95286480615SPhilippe Mathieu-Daudé break; 95386480615SPhilippe Mathieu-Daudé } 95486480615SPhilippe Mathieu-Daudé } 95586480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 95686480615SPhilippe Mathieu-Daudé int digits; 95786480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 95886480615SPhilippe Mathieu-Daudé digits = 16; 95986480615SPhilippe Mathieu-Daudé } else { 96086480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 96186480615SPhilippe Mathieu-Daudé } 96286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 96386480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 96486480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 96586480615SPhilippe Mathieu-Daudé } 96686480615SPhilippe Mathieu-Daudé } 96786480615SPhilippe Mathieu-Daudé 96886480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 96986480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 97086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 97186480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 97286480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 97386480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 97486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 97586480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 97686480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 97786480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 97886480615SPhilippe Mathieu-Daudé } else { 97986480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 98086480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 98186480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 98286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 98386480615SPhilippe Mathieu-Daudé } else if (!odd) { 98486480615SPhilippe Mathieu-Daudé if (j > 0) { 98586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 98686480615SPhilippe Mathieu-Daudé } else { 98786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 98886480615SPhilippe Mathieu-Daudé } 98986480615SPhilippe Mathieu-Daudé } 99086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 99186480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 99286480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 99386480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 99486480615SPhilippe Mathieu-Daudé } 99586480615SPhilippe Mathieu-Daudé } 99686480615SPhilippe Mathieu-Daudé } 99786480615SPhilippe Mathieu-Daudé } else { 99886480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 99986480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 100086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 100186480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 100286480615SPhilippe Mathieu-Daudé } 100386480615SPhilippe Mathieu-Daudé } 100486480615SPhilippe Mathieu-Daudé } 100586480615SPhilippe Mathieu-Daudé 100686480615SPhilippe Mathieu-Daudé #else 100786480615SPhilippe Mathieu-Daudé 100886480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 100986480615SPhilippe Mathieu-Daudé { 101086480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 101186480615SPhilippe Mathieu-Daudé } 101286480615SPhilippe Mathieu-Daudé 101386480615SPhilippe Mathieu-Daudé #endif 101486480615SPhilippe Mathieu-Daudé 101586480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 101686480615SPhilippe Mathieu-Daudé { 101786480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 101886480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 101986480615SPhilippe Mathieu-Daudé int i; 102086480615SPhilippe Mathieu-Daudé 102186480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 102286480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 102386480615SPhilippe Mathieu-Daudé return; 102486480615SPhilippe Mathieu-Daudé } 102586480615SPhilippe Mathieu-Daudé 102686480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 102786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 102886480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 102986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 103086480615SPhilippe Mathieu-Daudé } else { 103186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 103286480615SPhilippe Mathieu-Daudé } 103386480615SPhilippe Mathieu-Daudé } 103486480615SPhilippe Mathieu-Daudé 103586480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 103686480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 103786480615SPhilippe Mathieu-Daudé const char *mode; 103886480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 103986480615SPhilippe Mathieu-Daudé 104086480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 104186480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 104286480615SPhilippe Mathieu-Daudé } 104386480615SPhilippe Mathieu-Daudé 104486480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 104586480615SPhilippe Mathieu-Daudé mode = "handler"; 104686480615SPhilippe Mathieu-Daudé } else { 104786480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 104886480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 104986480615SPhilippe Mathieu-Daudé } else { 105086480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 105186480615SPhilippe Mathieu-Daudé } 105286480615SPhilippe Mathieu-Daudé } 105386480615SPhilippe Mathieu-Daudé 105486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 105586480615SPhilippe Mathieu-Daudé xpsr, 105686480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 105786480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 105886480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 105986480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 106086480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 106186480615SPhilippe Mathieu-Daudé ns_status, 106286480615SPhilippe Mathieu-Daudé mode); 106386480615SPhilippe Mathieu-Daudé } else { 106486480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 106586480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 106686480615SPhilippe Mathieu-Daudé 106786480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 106886480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 106986480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 107086480615SPhilippe Mathieu-Daudé } 107186480615SPhilippe Mathieu-Daudé 107286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 107386480615SPhilippe Mathieu-Daudé psr, 107486480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 107586480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 107686480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 107786480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 107886480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 107986480615SPhilippe Mathieu-Daudé ns_status, 108086480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 108186480615SPhilippe Mathieu-Daudé } 108286480615SPhilippe Mathieu-Daudé 108386480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 108486480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 1085a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 1086a6627f5fSRichard Henderson numvfpregs = 32; 10877fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 1088a6627f5fSRichard Henderson numvfpregs = 16; 108986480615SPhilippe Mathieu-Daudé } 109086480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 109186480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 109286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 109386480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 109486480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 109586480615SPhilippe Mathieu-Daudé i, v); 109686480615SPhilippe Mathieu-Daudé } 109786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 1098aa291908SPeter Maydell if (cpu_isar_feature(aa32_mve, cpu)) { 1099aa291908SPeter Maydell qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr); 1100aa291908SPeter Maydell } 110186480615SPhilippe Mathieu-Daudé } 110286480615SPhilippe Mathieu-Daudé } 110386480615SPhilippe Mathieu-Daudé 110446de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 110546de5913SIgor Mammedov { 110646de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 110746de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 110846de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 110946de5913SIgor Mammedov } 111046de5913SIgor Mammedov 1111fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1112fcf5ef2aSThomas Huth { 1113fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1114fcf5ef2aSThomas Huth 11157506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 11165860362dSRichard Henderson cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal, 1117c27f5d3aSRichard Henderson NULL, g_free); 1118fcf5ef2aSThomas Huth 1119b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 112008267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 112108267487SAaron Lindsay 1122b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY 1123b3d52804SRichard Henderson # ifdef TARGET_AARCH64 1124b3d52804SRichard Henderson /* 1125b3d52804SRichard Henderson * The linux kernel defaults to 512-bit vectors, when sve is supported. 1126b3d52804SRichard Henderson * See documentation for /proc/sys/abi/sve_default_vector_length, and 1127b3d52804SRichard Henderson * our corresponding sve-default-vector-length cpu property. 1128b3d52804SRichard Henderson */ 1129b3d52804SRichard Henderson cpu->sve_default_vq = 4; 1130b3d52804SRichard Henderson # endif 1131b3d52804SRichard Henderson #else 1132fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1133fcf5ef2aSThomas Huth if (kvm_enabled()) { 1134fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1135fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1136fcf5ef2aSThomas Huth */ 1137fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1138fcf5ef2aSThomas Huth } else { 1139fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1140fcf5ef2aSThomas Huth } 1141fcf5ef2aSThomas Huth 1142fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1143fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1144aa1b3111SPeter Maydell 1145aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1146aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 114707f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 114807f48730SAndrew Jones "pmu-interrupt", 1); 1149fcf5ef2aSThomas Huth #endif 1150fcf5ef2aSThomas Huth 1151fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1152fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1153fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1154fcf5ef2aSThomas Huth */ 1155fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 11560dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */ 1157fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1158fcf5ef2aSThomas Huth 11592c9c0bf9SAlexander Graf if (tcg_enabled() || hvf_enabled()) { 11600dc71c70SAkihiko Odaki /* TCG and HVF implement PSCI 1.1 */ 11610dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_1_1; 1162fcf5ef2aSThomas Huth } 1163fcf5ef2aSThomas Huth } 1164fcf5ef2aSThomas Huth 116596eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 116696eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 116796eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 116896eec6b2SAndrew Jeffery 1169fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1170fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1171fcf5ef2aSThomas Huth 1172fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1173fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1174fcf5ef2aSThomas Huth 117545ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1176c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1177c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1178c25bd18aSPeter Maydell 1179fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1180fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 118145ca3a14SRichard Henderson #endif 1182fcf5ef2aSThomas Huth 11833a062d57SJulian Brown static Property arm_cpu_cfgend_property = 11843a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 11853a062d57SJulian Brown 118697a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 118797a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 118897a28b0eSPeter Maydell 118997a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 119097a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 119197a28b0eSPeter Maydell 1192ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1193ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1194ea90db0aSPeter Maydell 1195fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1196fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1197fcf5ef2aSThomas Huth 11988d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 11998d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 12008d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 12018d92e26bSPeter Maydell * to override that with an incorrect constant value. 12028d92e26bSPeter Maydell */ 1203fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 12048d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 12058d92e26bSPeter Maydell pmsav7_dregion, 12068d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1207fcf5ef2aSThomas Huth 1208ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1209ae502508SAndrew Jones { 1210ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1211ae502508SAndrew Jones 1212ae502508SAndrew Jones return cpu->has_pmu; 1213ae502508SAndrew Jones } 1214ae502508SAndrew Jones 1215ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1216ae502508SAndrew Jones { 1217ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1218ae502508SAndrew Jones 1219ae502508SAndrew Jones if (value) { 12207d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1221ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1222ae502508SAndrew Jones return; 1223ae502508SAndrew Jones } 1224ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1225ae502508SAndrew Jones } else { 1226ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1227ae502508SAndrew Jones } 1228ae502508SAndrew Jones cpu->has_pmu = value; 1229ae502508SAndrew Jones } 1230ae502508SAndrew Jones 12317def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 12327def8754SAndrew Jeffery { 123396eec6b2SAndrew Jeffery /* 123496eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 123596eec6b2SAndrew Jeffery * 123696eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 123796eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 123896eec6b2SAndrew Jeffery * 123996eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 124096eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 124196eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 124296eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 124396eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 124496eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 124596eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 124696eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 124796eec6b2SAndrew Jeffery * 124896eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 124996eec6b2SAndrew Jeffery * cannot become zero. 125096eec6b2SAndrew Jeffery */ 12517def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 12527def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 12537def8754SAndrew Jeffery } 12547def8754SAndrew Jeffery 125551e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1256fcf5ef2aSThomas Huth { 1257fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1258fcf5ef2aSThomas Huth 1259790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1260790a1150SPeter Maydell * in realize with the other feature-implication checks because 1261790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1262790a1150SPeter Maydell */ 1263790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1264790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1265790a1150SPeter Maydell } 1266790a1150SPeter Maydell 1267fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1268fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 126994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1270fcf5ef2aSThomas Huth } 1271fcf5ef2aSThomas Huth 1272fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 127394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1274fcf5ef2aSThomas Huth } 1275fcf5ef2aSThomas Huth 1276fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 12774a7319b7SEdgar E. Iglesias object_property_add_uint64_ptr(obj, "rvbar", 12784a7319b7SEdgar E. Iglesias &cpu->rvbar_prop, 12794a7319b7SEdgar E. Iglesias OBJ_PROP_FLAG_READWRITE); 1280fcf5ef2aSThomas Huth } 1281fcf5ef2aSThomas Huth 128245ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1283fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1284fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1285fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1286fcf5ef2aSThomas Huth */ 128794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1288fcf5ef2aSThomas Huth 1289fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1290fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1291fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1292fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1293d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1294fcf5ef2aSThomas Huth } 1295fcf5ef2aSThomas Huth 1296c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 129794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1298c25bd18aSPeter Maydell } 129945ca3a14SRichard Henderson #endif 1300c25bd18aSPeter Maydell 1301fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1302ae502508SAndrew Jones cpu->has_pmu = true; 1303d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1304fcf5ef2aSThomas Huth } 1305fcf5ef2aSThomas Huth 130697a28b0eSPeter Maydell /* 130797a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 130897a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 130997a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 131097a28b0eSPeter Maydell */ 13117d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 13127d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 13137d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 131497a28b0eSPeter Maydell cpu->has_vfp = true; 131597a28b0eSPeter Maydell if (!kvm_enabled()) { 131694d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 131797a28b0eSPeter Maydell } 131897a28b0eSPeter Maydell } 131997a28b0eSPeter Maydell 132097a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 132197a28b0eSPeter Maydell cpu->has_neon = true; 132297a28b0eSPeter Maydell if (!kvm_enabled()) { 132394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 132497a28b0eSPeter Maydell } 132597a28b0eSPeter Maydell } 132697a28b0eSPeter Maydell 1327ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1328ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 132994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1330ea90db0aSPeter Maydell } 1331ea90db0aSPeter Maydell 1332452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 133394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1334fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1335fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 133694d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1337fcf5ef2aSThomas Huth } 1338fcf5ef2aSThomas Huth } 1339fcf5ef2aSThomas Huth 1340181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1341181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1342181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1343d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1344f9f62e4cSPeter Maydell /* 1345f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1346f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1347f9f62e4cSPeter Maydell * the property to be set after realize. 1348f9f62e4cSPeter Maydell */ 134964a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 135064a7b8deSFelipe Franciosi &cpu->init_svtor, 1351d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1352181962fdSPeter Maydell } 13537cda2149SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 13547cda2149SPeter Maydell /* 13557cda2149SPeter Maydell * Initial value of the NS VTOR (for cores without the Security 13567cda2149SPeter Maydell * extension, this is the only VTOR) 13577cda2149SPeter Maydell */ 13587cda2149SPeter Maydell object_property_add_uint32_ptr(obj, "init-nsvtor", 13597cda2149SPeter Maydell &cpu->init_nsvtor, 13607cda2149SPeter Maydell OBJ_PROP_FLAG_READWRITE); 13617cda2149SPeter Maydell } 1362181962fdSPeter Maydell 1363bddd892eSPeter Maydell /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */ 1364bddd892eSPeter Maydell object_property_add_uint32_ptr(obj, "psci-conduit", 1365bddd892eSPeter Maydell &cpu->psci_conduit, 1366bddd892eSPeter Maydell OBJ_PROP_FLAG_READWRITE); 1367bddd892eSPeter Maydell 136894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 136996eec6b2SAndrew Jeffery 137096eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 137194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 137296eec6b2SAndrew Jeffery } 13739e6f8d8aSfangying 13749e6f8d8aSfangying if (kvm_enabled()) { 13759e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 13769e6f8d8aSfangying } 13778bce44a2SRichard Henderson 13788bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 13798bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 13808bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 13818bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 13828bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13838bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 13848bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13858bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13868bce44a2SRichard Henderson 13878bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 13888bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 13898bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13908bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 13918bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13928bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13938bce44a2SRichard Henderson } 13948bce44a2SRichard Henderson } 13958bce44a2SRichard Henderson #endif 1396fcf5ef2aSThomas Huth } 1397fcf5ef2aSThomas Huth 1398fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1399fcf5ef2aSThomas Huth { 1400fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 140108267487SAaron Lindsay ARMELChangeHook *hook, *next; 140208267487SAaron Lindsay 1403fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 140408267487SAaron Lindsay 1405b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1406b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1407b5c53d1bSAaron Lindsay g_free(hook); 1408b5c53d1bSAaron Lindsay } 140908267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 141008267487SAaron Lindsay QLIST_REMOVE(hook, node); 141108267487SAaron Lindsay g_free(hook); 141208267487SAaron Lindsay } 14134e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 14144e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 14154e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 14164e7beb0cSAaron Lindsay OS } 14174e7beb0cSAaron Lindsay OS #endif 1418fcf5ef2aSThomas Huth } 1419fcf5ef2aSThomas Huth 14200df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 14210df9142dSAndrew Jones { 14220df9142dSAndrew Jones Error *local_err = NULL; 14230df9142dSAndrew Jones 14240df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 14250df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 14260df9142dSAndrew Jones if (local_err != NULL) { 14270df9142dSAndrew Jones error_propagate(errp, local_err); 14280df9142dSAndrew Jones return; 14290df9142dSAndrew Jones } 1430eb94284dSRichard Henderson 1431eb94284dSRichard Henderson arm_cpu_pauth_finalize(cpu, &local_err); 1432eb94284dSRichard Henderson if (local_err != NULL) { 1433eb94284dSRichard Henderson error_propagate(errp, local_err); 1434eb94284dSRichard Henderson return; 1435eb94284dSRichard Henderson } 143669b2265dSRichard Henderson 143769b2265dSRichard Henderson arm_cpu_lpa2_finalize(cpu, &local_err); 143869b2265dSRichard Henderson if (local_err != NULL) { 143969b2265dSRichard Henderson error_propagate(errp, local_err); 144069b2265dSRichard Henderson return; 144169b2265dSRichard Henderson } 1442eb94284dSRichard Henderson } 144368970d1eSAndrew Jones 144468970d1eSAndrew Jones if (kvm_enabled()) { 144568970d1eSAndrew Jones kvm_arm_steal_time_finalize(cpu, &local_err); 144668970d1eSAndrew Jones if (local_err != NULL) { 144768970d1eSAndrew Jones error_propagate(errp, local_err); 144868970d1eSAndrew Jones return; 144968970d1eSAndrew Jones } 145068970d1eSAndrew Jones } 14510df9142dSAndrew Jones } 14520df9142dSAndrew Jones 1453fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1454fcf5ef2aSThomas Huth { 1455fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1456fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1457fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1458fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1459fcf5ef2aSThomas Huth int pagebits; 1460fcf5ef2aSThomas Huth Error *local_err = NULL; 14610f8d06f1SRichard Henderson bool no_aa32 = false; 1462fcf5ef2aSThomas Huth 1463c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1464c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1465c4487d76SPeter Maydell * this is the first point where we can report it. 1466c4487d76SPeter Maydell */ 1467c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1468585df85eSPeter Maydell if (!kvm_enabled() && !hvf_enabled()) { 1469585df85eSPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF"); 1470c4487d76SPeter Maydell } else { 1471c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1472c4487d76SPeter Maydell } 1473c4487d76SPeter Maydell return; 1474c4487d76SPeter Maydell } 1475c4487d76SPeter Maydell 147695f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 147795f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 147895f87565SPeter Maydell * hardware; trying to use one without the other is a command line 147995f87565SPeter Maydell * error and will result in segfaults if not caught here. 148095f87565SPeter Maydell */ 148195f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 148295f87565SPeter Maydell if (!env->nvic) { 148395f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 148495f87565SPeter Maydell return; 148595f87565SPeter Maydell } 148695f87565SPeter Maydell } else { 148795f87565SPeter Maydell if (env->nvic) { 148895f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 148995f87565SPeter Maydell return; 149095f87565SPeter Maydell } 149195f87565SPeter Maydell } 1492397cd31fSPeter Maydell 149349e7f191SPeter Maydell if (kvm_enabled()) { 149449e7f191SPeter Maydell /* 149549e7f191SPeter Maydell * Catch all the cases which might cause us to create more than one 149649e7f191SPeter Maydell * address space for the CPU (otherwise we will assert() later in 149749e7f191SPeter Maydell * cpu_address_space_init()). 149849e7f191SPeter Maydell */ 149949e7f191SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 150049e7f191SPeter Maydell error_setg(errp, 150149e7f191SPeter Maydell "Cannot enable KVM when using an M-profile guest CPU"); 150249e7f191SPeter Maydell return; 150349e7f191SPeter Maydell } 150449e7f191SPeter Maydell if (cpu->has_el3) { 150549e7f191SPeter Maydell error_setg(errp, 150649e7f191SPeter Maydell "Cannot enable KVM when guest CPU has EL3 enabled"); 150749e7f191SPeter Maydell return; 150849e7f191SPeter Maydell } 150949e7f191SPeter Maydell if (cpu->tag_memory) { 151049e7f191SPeter Maydell error_setg(errp, 151149e7f191SPeter Maydell "Cannot enable KVM when guest CPUs has MTE enabled"); 151249e7f191SPeter Maydell return; 151349e7f191SPeter Maydell } 151449e7f191SPeter Maydell } 151549e7f191SPeter Maydell 151696eec6b2SAndrew Jeffery { 151796eec6b2SAndrew Jeffery uint64_t scale; 151896eec6b2SAndrew Jeffery 151996eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 152096eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 152196eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 152296eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 152396eec6b2SAndrew Jeffery return; 152496eec6b2SAndrew Jeffery } 152596eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 152696eec6b2SAndrew Jeffery } else { 152796eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 152896eec6b2SAndrew Jeffery } 152996eec6b2SAndrew Jeffery 153096eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1531397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 153296eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1533397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 153496eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1535397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 153696eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1537397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 15388c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 15398c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 154096eec6b2SAndrew Jeffery } 154195f87565SPeter Maydell #endif 154295f87565SPeter Maydell 1543fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1544fcf5ef2aSThomas Huth if (local_err != NULL) { 1545fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1546fcf5ef2aSThomas Huth return; 1547fcf5ef2aSThomas Huth } 1548fcf5ef2aSThomas Huth 15490df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 15500df9142dSAndrew Jones if (local_err != NULL) { 15510df9142dSAndrew Jones error_propagate(errp, local_err); 15520df9142dSAndrew Jones return; 15530df9142dSAndrew Jones } 15540df9142dSAndrew Jones 155597a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 155697a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 155797a28b0eSPeter Maydell /* 155897a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 155997a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 156097a28b0eSPeter Maydell */ 156197a28b0eSPeter Maydell error_setg(errp, 156297a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 156397a28b0eSPeter Maydell return; 156497a28b0eSPeter Maydell } 156597a28b0eSPeter Maydell 156697a28b0eSPeter Maydell if (!cpu->has_vfp) { 156797a28b0eSPeter Maydell uint64_t t; 156897a28b0eSPeter Maydell uint32_t u; 156997a28b0eSPeter Maydell 157097a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 157197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 157297a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 157397a28b0eSPeter Maydell 157497a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 157597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 157697a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 157797a28b0eSPeter Maydell 157897a28b0eSPeter Maydell u = cpu->isar.id_isar6; 157997a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 15803c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 158197a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 158297a28b0eSPeter Maydell 158397a28b0eSPeter Maydell u = cpu->isar.mvfr0; 158497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 158597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 158697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 158797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 158897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 1589532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1590532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 1591532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 1592532a3af5SPeter Maydell } 159397a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 159497a28b0eSPeter Maydell 159597a28b0eSPeter Maydell u = cpu->isar.mvfr1; 159697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 159797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 159897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 1599532a3af5SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1600532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR1, FP16, 0); 1601532a3af5SPeter Maydell } 160297a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 160397a28b0eSPeter Maydell 160497a28b0eSPeter Maydell u = cpu->isar.mvfr2; 160597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 160697a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 160797a28b0eSPeter Maydell } 160897a28b0eSPeter Maydell 160997a28b0eSPeter Maydell if (!cpu->has_neon) { 161097a28b0eSPeter Maydell uint64_t t; 161197a28b0eSPeter Maydell uint32_t u; 161297a28b0eSPeter Maydell 161397a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 161497a28b0eSPeter Maydell 161597a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 1616eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0); 1617eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0); 1618eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0); 1619eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0); 1620eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0); 1621eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0); 162297a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 162397a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 162497a28b0eSPeter Maydell 162597a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 162697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 16273c93dfa4SRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); 1628f8680aaaSRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); 162997a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 163097a28b0eSPeter Maydell 163197a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 163297a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 163397a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 163497a28b0eSPeter Maydell 163597a28b0eSPeter Maydell u = cpu->isar.id_isar5; 1636eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, AES, 0); 1637eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA1, 0); 1638eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA2, 0); 163997a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 164097a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 164197a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 164297a28b0eSPeter Maydell 164397a28b0eSPeter Maydell u = cpu->isar.id_isar6; 164497a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 164597a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 16463c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 1647f8680aaaSRichard Henderson u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); 164897a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 164997a28b0eSPeter Maydell 1650532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 165197a28b0eSPeter Maydell u = cpu->isar.mvfr1; 165297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 165397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 165497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 165597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 165697a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 165797a28b0eSPeter Maydell 165897a28b0eSPeter Maydell u = cpu->isar.mvfr2; 165997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 166097a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 166197a28b0eSPeter Maydell } 1662532a3af5SPeter Maydell } 166397a28b0eSPeter Maydell 166497a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 166597a28b0eSPeter Maydell uint64_t t; 166697a28b0eSPeter Maydell uint32_t u; 166797a28b0eSPeter Maydell 166897a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 166997a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 167097a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 167197a28b0eSPeter Maydell 167297a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 167397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 167497a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 167597a28b0eSPeter Maydell 167697a28b0eSPeter Maydell u = cpu->isar.mvfr0; 167797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 167897a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1679c52881bbSRichard Henderson 1680c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1681c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1682c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1683c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 168497a28b0eSPeter Maydell } 168597a28b0eSPeter Maydell 1686ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1687ea90db0aSPeter Maydell uint32_t u; 1688ea90db0aSPeter Maydell 1689ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1690ea90db0aSPeter Maydell 1691ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1692ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1693ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1694ea90db0aSPeter Maydell 1695ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1696ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1697ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1698ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1699ea90db0aSPeter Maydell 1700ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1701ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1702ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1703ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1704ea90db0aSPeter Maydell } 1705ea90db0aSPeter Maydell 1706fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1707fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 17085256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 17095256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 17105256df88SRichard Henderson } else { 17115110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 17125110e683SAaron Lindsay } 17135256df88SRichard Henderson } 17140f8d06f1SRichard Henderson 17150f8d06f1SRichard Henderson /* 17160f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 17170f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 17180f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 17198f4821d7SPeter Maydell * As a general principle, we also do not make ID register 17208f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 17218f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 17220f8d06f1SRichard Henderson */ 17230f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 17240f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 17250f8d06f1SRichard Henderson } 17260f8d06f1SRichard Henderson 17275110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 17285110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 17295110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 17305110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 17315110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 17325110e683SAaron Lindsay * include the various other features that V7VE implies. 17335110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 17345110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 17355110e683SAaron Lindsay */ 1736873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1737873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1738fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 17395110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1740fcf5ef2aSThomas Huth } 1741fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1742fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1743fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1744fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1745fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1746fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1747fcf5ef2aSThomas Huth } else { 1748fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1749fcf5ef2aSThomas Huth } 175091db4642SCédric Le Goater 175191db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 175291db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 175391db4642SCédric Le Goater */ 175491db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1755fcf5ef2aSThomas Huth } 1756fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1757fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1758fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1759fcf5ef2aSThomas Huth } 1760fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1761fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1762fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1763873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1764873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1765fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1766fcf5ef2aSThomas Huth } 1767fcf5ef2aSThomas Huth } 1768fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1769fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1770fcf5ef2aSThomas Huth } 1771fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1772fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1773fcf5ef2aSThomas Huth } 1774fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1775fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1776fcf5ef2aSThomas Huth } 1777fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1778fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1779fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1780fcf5ef2aSThomas Huth } 1781fcf5ef2aSThomas Huth 1782ea7ac69dSPeter Maydell /* 1783ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1784ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1785ea7ac69dSPeter Maydell */ 17867d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 17877d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 17887d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1789ea7ac69dSPeter Maydell 1790fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1791fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1792452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1793fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1794fcf5ef2aSThomas Huth * can use 4K pages. 1795fcf5ef2aSThomas Huth */ 1796fcf5ef2aSThomas Huth pagebits = 12; 1797fcf5ef2aSThomas Huth } else { 1798fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1799fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1800fcf5ef2aSThomas Huth */ 1801fcf5ef2aSThomas Huth pagebits = 10; 1802fcf5ef2aSThomas Huth } 1803fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1804fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1805fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1806fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1807fcf5ef2aSThomas Huth */ 1808fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1809fcf5ef2aSThomas Huth "system is using"); 1810fcf5ef2aSThomas Huth return; 1811fcf5ef2aSThomas Huth } 1812fcf5ef2aSThomas Huth 1813fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1814fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1815fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1816fcf5ef2aSThomas Huth * so these bits always RAZ. 1817fcf5ef2aSThomas Huth */ 1818fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 181946de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 182046de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1821fcf5ef2aSThomas Huth } 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1824fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1825fcf5ef2aSThomas Huth } 1826fcf5ef2aSThomas Huth 18273a062d57SJulian Brown if (cpu->cfgend) { 18283a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 18293a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 18303a062d57SJulian Brown } else { 18313a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 18323a062d57SJulian Brown } 18333a062d57SJulian Brown } 18343a062d57SJulian Brown 183540188188SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { 1836fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1837fcf5ef2aSThomas Huth * feature. 1838fcf5ef2aSThomas Huth */ 1839fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1840fcf5ef2aSThomas Huth 1841b13c91c0SRichard Henderson /* 1842b13c91c0SRichard Henderson * Disable the security extension feature bits in the processor 1843b13c91c0SRichard Henderson * feature registers as well. 1844fcf5ef2aSThomas Huth */ 1845b13c91c0SRichard Henderson cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); 1846033a4f15SRichard Henderson cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); 1847b13c91c0SRichard Henderson cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, 1848b13c91c0SRichard Henderson ID_AA64PFR0, EL3, 0); 1849fcf5ef2aSThomas Huth } 1850fcf5ef2aSThomas Huth 1851c25bd18aSPeter Maydell if (!cpu->has_el2) { 1852c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1853c25bd18aSPeter Maydell } 1854c25bd18aSPeter Maydell 1855d6f02ce3SWei Huang if (!cpu->has_pmu) { 1856fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 185757a4a11bSAaron Lindsay } 185857a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1859bf8d0969SAaron Lindsay OS pmu_init(cpu); 186057a4a11bSAaron Lindsay 186157a4a11bSAaron Lindsay if (!kvm_enabled()) { 1862033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1863033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1864fcf5ef2aSThomas Huth } 18654e7beb0cSAaron Lindsay OS 18664e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 18674e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 18684e7beb0cSAaron Lindsay OS cpu); 18694e7beb0cSAaron Lindsay OS #endif 187057a4a11bSAaron Lindsay } else { 18712a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 18722a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1873a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 187457a4a11bSAaron Lindsay cpu->pmceid0 = 0; 187557a4a11bSAaron Lindsay cpu->pmceid1 = 0; 187657a4a11bSAaron Lindsay } 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1879b13c91c0SRichard Henderson /* 1880b13c91c0SRichard Henderson * Disable the hypervisor feature bits in the processor feature 1881b13c91c0SRichard Henderson * registers if we don't have EL2. 1882fcf5ef2aSThomas Huth */ 1883b13c91c0SRichard Henderson cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, 1884b13c91c0SRichard Henderson ID_AA64PFR0, EL2, 0); 1885b13c91c0SRichard Henderson cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, 1886b13c91c0SRichard Henderson ID_PFR1, VIRTUALIZATION, 0); 1887fcf5ef2aSThomas Huth } 1888fcf5ef2aSThomas Huth 18896f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 18906f4e1405SRichard Henderson if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { 18916f4e1405SRichard Henderson /* 18926f4e1405SRichard Henderson * Disable the MTE feature bits if we do not have tag-memory 18936f4e1405SRichard Henderson * provided by the machine. 18946f4e1405SRichard Henderson */ 18956f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 18966f4e1405SRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); 18976f4e1405SRichard Henderson } 18986f4e1405SRichard Henderson #endif 18996f4e1405SRichard Henderson 1900f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1901f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1902f50cd314SPeter Maydell */ 1903fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1904f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1905f50cd314SPeter Maydell } 1906f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1907f50cd314SPeter Maydell cpu->has_mpu = false; 1908fcf5ef2aSThomas Huth } 1909fcf5ef2aSThomas Huth 1910452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1911fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1912fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1913fcf5ef2aSThomas Huth 1914fcf5ef2aSThomas Huth if (nr > 0xff) { 1915fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1916fcf5ef2aSThomas Huth return; 1917fcf5ef2aSThomas Huth } 1918fcf5ef2aSThomas Huth 1919fcf5ef2aSThomas Huth if (nr) { 19200e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 19210e1a46bbSPeter Maydell /* PMSAv8 */ 192262c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 192362c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 192462c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 192562c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 192662c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 192762c58ee0SPeter Maydell } 19280e1a46bbSPeter Maydell } else { 1929fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1930fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1931fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1932fcf5ef2aSThomas Huth } 1933fcf5ef2aSThomas Huth } 19340e1a46bbSPeter Maydell } 1935fcf5ef2aSThomas Huth 19369901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 19379901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 19389901c576SPeter Maydell 19399901c576SPeter Maydell if (nr > 0xff) { 19409901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 19419901c576SPeter Maydell return; 19429901c576SPeter Maydell } 19439901c576SPeter Maydell 19449901c576SPeter Maydell if (nr) { 19459901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 19469901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 19479901c576SPeter Maydell } 19489901c576SPeter Maydell } 19499901c576SPeter Maydell 195091db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 195191db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 195291db4642SCédric Le Goater } 195391db4642SCédric Le Goater 1954fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1955fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1956fcf5ef2aSThomas Huth 1957fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1958fcf5ef2aSThomas Huth 1959fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1960cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1961cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 19628bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 1963cc7d44c2SLike Xu 19648bce44a2SRichard Henderson /* 19658bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 19668bce44a2SRichard Henderson * the first call to cpu_address_space_init. 19678bce44a2SRichard Henderson */ 19688bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19698bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 19708bce44a2SRichard Henderson } else { 19718bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 19728bce44a2SRichard Henderson } 19731d2091bcSPeter Maydell 19748bce44a2SRichard Henderson if (has_secure) { 1975fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1976fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1977fcf5ef2aSThomas Huth } 197880ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 197980ceb07aSPeter Xu cpu->secure_memory); 1980fcf5ef2aSThomas Huth } 19818bce44a2SRichard Henderson 19828bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19838bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 19848bce44a2SRichard Henderson cpu->tag_memory); 19858bce44a2SRichard Henderson if (has_secure) { 19868bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 19878bce44a2SRichard Henderson cpu->secure_tag_memory); 19888bce44a2SRichard Henderson } 19898bce44a2SRichard Henderson } 19908bce44a2SRichard Henderson 199180ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1992f9a69711SAlistair Francis 1993f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1994f9a69711SAlistair Francis if (cpu->core_count == -1) { 1995f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1996f9a69711SAlistair Francis } 1997fcf5ef2aSThomas Huth #endif 1998fcf5ef2aSThomas Huth 1999a4157b80SRichard Henderson if (tcg_enabled()) { 2000a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 2001a4157b80SRichard Henderson 2002a4157b80SRichard Henderson /* 2003a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 2004a4157b80SRichard Henderson * 2005a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 2006a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 2007a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 2008a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 2009a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 2010a4157b80SRichard Henderson */ 2011a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 2012a4157b80SRichard Henderson 2013a4157b80SRichard Henderson /* 2014a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 2015a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 2016a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 2017a4157b80SRichard Henderson */ 2018a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 2019a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 2020a4157b80SRichard Henderson } 2021a4157b80SRichard Henderson } 2022a4157b80SRichard Henderson 2023fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 2024fcf5ef2aSThomas Huth cpu_reset(cs); 2025fcf5ef2aSThomas Huth 2026fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 2027fcf5ef2aSThomas Huth } 2028fcf5ef2aSThomas Huth 2029fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 2030fcf5ef2aSThomas Huth { 2031fcf5ef2aSThomas Huth ObjectClass *oc; 2032fcf5ef2aSThomas Huth char *typename; 2033fcf5ef2aSThomas Huth char **cpuname; 2034a0032cc5SPeter Maydell const char *cpunamestr; 2035fcf5ef2aSThomas Huth 2036fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 2037a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 2038a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 2039a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 2040a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 2041a0032cc5SPeter Maydell */ 2042a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 2043a0032cc5SPeter Maydell cpunamestr = "max"; 2044a0032cc5SPeter Maydell } 2045a0032cc5SPeter Maydell #endif 2046a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 2047fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 2048fcf5ef2aSThomas Huth g_strfreev(cpuname); 2049fcf5ef2aSThomas Huth g_free(typename); 2050fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 2051fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 2052fcf5ef2aSThomas Huth return NULL; 2053fcf5ef2aSThomas Huth } 2054fcf5ef2aSThomas Huth return oc; 2055fcf5ef2aSThomas Huth } 2056fcf5ef2aSThomas Huth 2057fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2058e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 2059fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2060fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 206115f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2062f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2063fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2064fcf5ef2aSThomas Huth }; 2065fcf5ef2aSThomas Huth 2066fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2067fcf5ef2aSThomas Huth { 2068fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2069fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2070fcf5ef2aSThomas Huth 2071fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2072fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2073fcf5ef2aSThomas Huth } 2074fcf5ef2aSThomas Huth return g_strdup("arm"); 2075fcf5ef2aSThomas Huth } 2076fcf5ef2aSThomas Huth 20778b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 20788b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h" 20798b80bd28SPhilippe Mathieu-Daudé 20808b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = { 208108928c6dSPhilippe Mathieu-Daudé .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug, 2082faf39e82SPhilippe Mathieu-Daudé .asidx_from_attrs = arm_asidx_from_attrs, 2083715e3c1aSPhilippe Mathieu-Daudé .write_elf32_note = arm_cpu_write_elf32_note, 2084715e3c1aSPhilippe Mathieu-Daudé .write_elf64_note = arm_cpu_write_elf64_note, 2085da383e02SPhilippe Mathieu-Daudé .virtio_is_big_endian = arm_cpu_virtio_is_big_endian, 2086feece4d0SPhilippe Mathieu-Daudé .legacy_vmsd = &vmstate_arm_cpu, 20878b80bd28SPhilippe Mathieu-Daudé }; 20888b80bd28SPhilippe Mathieu-Daudé #endif 20898b80bd28SPhilippe Mathieu-Daudé 209078271684SClaudio Fontana #ifdef CONFIG_TCG 209111906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = { 209278271684SClaudio Fontana .initialize = arm_translate_init, 209378271684SClaudio Fontana .synchronize_from_tb = arm_cpu_synchronize_from_tb, 209478271684SClaudio Fontana .debug_excp_handler = arm_debug_excp_handler, 209578271684SClaudio Fontana 20969b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY 20979b12b6b4SRichard Henderson .record_sigsegv = arm_cpu_record_sigsegv, 209839a099caSRichard Henderson .record_sigbus = arm_cpu_record_sigbus, 20999b12b6b4SRichard Henderson #else 21009b12b6b4SRichard Henderson .tlb_fill = arm_cpu_tlb_fill, 2101083afd18SPhilippe Mathieu-Daudé .cpu_exec_interrupt = arm_cpu_exec_interrupt, 210278271684SClaudio Fontana .do_interrupt = arm_cpu_do_interrupt, 210378271684SClaudio Fontana .do_transaction_failed = arm_cpu_do_transaction_failed, 210478271684SClaudio Fontana .do_unaligned_access = arm_cpu_do_unaligned_access, 210578271684SClaudio Fontana .adjust_watchpoint_address = arm_adjust_watchpoint_address, 210678271684SClaudio Fontana .debug_check_watchpoint = arm_debug_check_watchpoint, 2107b00d86bcSRichard Henderson .debug_check_breakpoint = arm_debug_check_breakpoint, 210878271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 210978271684SClaudio Fontana }; 211078271684SClaudio Fontana #endif /* CONFIG_TCG */ 211178271684SClaudio Fontana 2112fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2113fcf5ef2aSThomas Huth { 2114fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2115fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2116fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2117fcf5ef2aSThomas Huth 2118bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2119bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2120fcf5ef2aSThomas Huth 21214f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2122781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2123fcf5ef2aSThomas Huth 2124fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2125fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2126fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2127fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 2128fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2129fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 21307350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 21318b80bd28SPhilippe Mathieu-Daudé cc->sysemu_ops = &arm_sysemu_ops; 2132fcf5ef2aSThomas Huth #endif 2133fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2134fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2135fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2136200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2137fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2138fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 213978271684SClaudio Fontana 214074d7fc7fSRichard Henderson #ifdef CONFIG_TCG 214178271684SClaudio Fontana cc->tcg_ops = &arm_tcg_ops; 2142cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */ 2143fcf5ef2aSThomas Huth } 2144fcf5ef2aSThomas Huth 214551e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 214651e5ef45SMarc-André Lureau { 214751e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 214851e5ef45SMarc-André Lureau 214951e5ef45SMarc-André Lureau acc->info->initfn(obj); 215051e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 215151e5ef45SMarc-André Lureau } 215251e5ef45SMarc-André Lureau 215351e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 215451e5ef45SMarc-André Lureau { 215551e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 215651e5ef45SMarc-André Lureau 215751e5ef45SMarc-André Lureau acc->info = data; 215851e5ef45SMarc-André Lureau } 215951e5ef45SMarc-André Lureau 216037bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2161fcf5ef2aSThomas Huth { 2162fcf5ef2aSThomas Huth TypeInfo type_info = { 2163fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2164fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2165d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 216651e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2167fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 216851e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 216951e5ef45SMarc-André Lureau .class_data = (void *)info, 2170fcf5ef2aSThomas Huth }; 2171fcf5ef2aSThomas Huth 2172fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2173fcf5ef2aSThomas Huth type_register(&type_info); 2174fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2175fcf5ef2aSThomas Huth } 2176fcf5ef2aSThomas Huth 2177fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2178fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2179fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2180fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2181d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 2182fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2183fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2184fcf5ef2aSThomas Huth .abstract = true, 2185fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2186fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2187fcf5ef2aSThomas Huth }; 2188fcf5ef2aSThomas Huth 2189fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2190fcf5ef2aSThomas Huth { 2191fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2192fcf5ef2aSThomas Huth } 2193fcf5ef2aSThomas Huth 2194fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2195