1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h" 248cc2246cSPeter Maydell #include "qemu/log.h" 25ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h" 26181962fdSPeter Maydell #include "target/arm/idau.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 28fcf5ef2aSThomas Huth #include "qapi/error.h" 29f9f62e4cSPeter Maydell #include "qapi/visitor.h" 30fcf5ef2aSThomas Huth #include "cpu.h" 3178271684SClaudio Fontana #ifdef CONFIG_TCG 3278271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 3378271684SClaudio Fontana #endif /* CONFIG_TCG */ 34fcf5ef2aSThomas Huth #include "internals.h" 35fcf5ef2aSThomas Huth #include "exec/exec-all.h" 36fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 37fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 38fcf5ef2aSThomas Huth #include "hw/loader.h" 39cc7d44c2SLike Xu #include "hw/boards.h" 40fcf5ef2aSThomas Huth #endif 4114a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 42b3946626SVincent Palatin #include "sysemu/hw_accel.h" 43fcf5ef2aSThomas Huth #include "kvm_arm.h" 44110f6c70SRichard Henderson #include "disas/capstone.h" 4524f91e81SAlex Bennée #include "fpu/softfloat.h" 46cf7c6d10SRichard Henderson #include "cpregs.h" 47fcf5ef2aSThomas Huth 48fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 49fcf5ef2aSThomas Huth { 50fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 5142f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 52fcf5ef2aSThomas Huth 5342f6ed91SJulia Suvorova if (is_a64(env)) { 5442f6ed91SJulia Suvorova env->pc = value; 55063bbd80SRichard Henderson env->thumb = false; 5642f6ed91SJulia Suvorova } else { 5742f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5842f6ed91SJulia Suvorova env->thumb = value & 1; 5942f6ed91SJulia Suvorova } 6042f6ed91SJulia Suvorova } 6142f6ed91SJulia Suvorova 62ec62595bSEduardo Habkost #ifdef CONFIG_TCG 6378271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs, 6404a37d4cSRichard Henderson const TranslationBlock *tb) 6542f6ed91SJulia Suvorova { 6642f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6742f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6842f6ed91SJulia Suvorova 6942f6ed91SJulia Suvorova /* 7042f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 7142f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 7242f6ed91SJulia Suvorova */ 7342f6ed91SJulia Suvorova if (is_a64(env)) { 7442f6ed91SJulia Suvorova env->pc = tb->pc; 7542f6ed91SJulia Suvorova } else { 7642f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7742f6ed91SJulia Suvorova } 78fcf5ef2aSThomas Huth } 79ec62595bSEduardo Habkost #endif /* CONFIG_TCG */ 80fcf5ef2aSThomas Huth 81fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 82fcf5ef2aSThomas Huth { 83fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 84fcf5ef2aSThomas Huth 85062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 86fcf5ef2aSThomas Huth && cs->interrupt_request & 87fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 88*3c29632fSRichard Henderson | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR 89fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 90fcf5ef2aSThomas Huth } 91fcf5ef2aSThomas Huth 92b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 93b5c53d1bSAaron Lindsay void *opaque) 94b5c53d1bSAaron Lindsay { 95b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 96b5c53d1bSAaron Lindsay 97b5c53d1bSAaron Lindsay entry->hook = hook; 98b5c53d1bSAaron Lindsay entry->opaque = opaque; 99b5c53d1bSAaron Lindsay 100b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 101b5c53d1bSAaron Lindsay } 102b5c53d1bSAaron Lindsay 10308267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 104fcf5ef2aSThomas Huth void *opaque) 105fcf5ef2aSThomas Huth { 10608267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 10708267487SAaron Lindsay 10808267487SAaron Lindsay entry->hook = hook; 10908267487SAaron Lindsay entry->opaque = opaque; 11008267487SAaron Lindsay 11108267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 112fcf5ef2aSThomas Huth } 113fcf5ef2aSThomas Huth 114fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 115fcf5ef2aSThomas Huth { 116fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 117fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 118fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 119fcf5ef2aSThomas Huth 12087c3f0f2SRichard Henderson if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS)) { 121fcf5ef2aSThomas Huth return; 122fcf5ef2aSThomas Huth } 123fcf5ef2aSThomas Huth 124fcf5ef2aSThomas Huth if (ri->resetfn) { 125fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 126fcf5ef2aSThomas Huth return; 127fcf5ef2aSThomas Huth } 128fcf5ef2aSThomas Huth 129fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 130fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 131fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 132fcf5ef2aSThomas Huth * (like the pxa2xx ones). 133fcf5ef2aSThomas Huth */ 134fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 135fcf5ef2aSThomas Huth return; 136fcf5ef2aSThomas Huth } 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 139fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 140fcf5ef2aSThomas Huth } else { 141fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 142fcf5ef2aSThomas Huth } 143fcf5ef2aSThomas Huth } 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 146fcf5ef2aSThomas Huth { 147fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 148fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 149fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 150fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 151fcf5ef2aSThomas Huth */ 152fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 153fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 154fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 155fcf5ef2aSThomas Huth 15687c3f0f2SRichard Henderson if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 157fcf5ef2aSThomas Huth return; 158fcf5ef2aSThomas Huth } 159fcf5ef2aSThomas Huth 160fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 161fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 162fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 163fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 164fcf5ef2aSThomas Huth } 165fcf5ef2aSThomas Huth 166781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 167fcf5ef2aSThomas Huth { 168781c67caSPeter Maydell CPUState *s = CPU(dev); 169fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 170fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 171fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 172fcf5ef2aSThomas Huth 173781c67caSPeter Maydell acc->parent_reset(dev); 174fcf5ef2aSThomas Huth 1751f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1761f5c00cfSAlex Bennée 177fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 178fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 18147576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 18247576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 18347576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 184fcf5ef2aSThomas Huth 185c1b70158SThiago Jung Bauermann cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON; 186fcf5ef2aSThomas Huth 187fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 188fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 189fcf5ef2aSThomas Huth } 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 192fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 19353221552SRichard Henderson env->aarch64 = true; 194fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 195fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 196fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 197fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 198276c6e81SRichard Henderson /* Enable all PAC keys. */ 199276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 200276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 201cda86e2bSRichard Henderson /* Trap on btype=3 for PACIxSP. */ 202cda86e2bSRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_BT0; 203fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 204fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 205802ac0e1SRichard Henderson /* and to the SVE instructions */ 206802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 2077b6a2198SAlex Bennée /* with reasonable vector length */ 2087b6a2198SAlex Bennée if (cpu_isar_feature(aa64_sve, cpu)) { 209b3d52804SRichard Henderson env->vfp.zcr_el[1] = 210b3d52804SRichard Henderson aarch64_sve_zcr_get_valid_len(cpu, cpu->sve_default_vq - 1); 2117b6a2198SAlex Bennée } 212f6a148feSRichard Henderson /* 213691f1ffdSRichard Henderson * Enable 48-bit address space (TODO: take reserved_va into account). 21416c84978SRichard Henderson * Enable TBI0 but not TBI1. 21516c84978SRichard Henderson * Note that this must match useronly_clean_ptr. 216f6a148feSRichard Henderson */ 217691f1ffdSRichard Henderson env->cp15.tcr_el[1].raw_tcr = 5 | (1ULL << 37); 218e3232864SRichard Henderson 219e3232864SRichard Henderson /* Enable MTE */ 220e3232864SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 221e3232864SRichard Henderson /* Enable tag access, but leave TCF0 as No Effect (0). */ 222e3232864SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_ATA0; 223e3232864SRichard Henderson /* 224e3232864SRichard Henderson * Exclude all tags, so that tag 0 is always used. 225e3232864SRichard Henderson * This corresponds to Linux current->thread.gcr_incl = 0. 226e3232864SRichard Henderson * 227e3232864SRichard Henderson * Set RRND, so that helper_irg() will generate a seed later. 228e3232864SRichard Henderson * Here in cpu_reset(), the crypto subsystem has not yet been 229e3232864SRichard Henderson * initialized. 230e3232864SRichard Henderson */ 231e3232864SRichard Henderson env->cp15.gcr_el1 = 0x1ffff; 232e3232864SRichard Henderson } 233fcf5ef2aSThomas Huth #else 234fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 235fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 236fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 237fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 238fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 239fcf5ef2aSThomas Huth } else { 240fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 241fcf5ef2aSThomas Huth } 2424a7319b7SEdgar E. Iglesias 2434a7319b7SEdgar E. Iglesias /* Sample rvbar at reset. */ 2444a7319b7SEdgar E. Iglesias env->cp15.rvbar = cpu->rvbar_prop; 2454a7319b7SEdgar E. Iglesias env->pc = env->cp15.rvbar; 246fcf5ef2aSThomas Huth #endif 247fcf5ef2aSThomas Huth } else { 248fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 249fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 250fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 251fcf5ef2aSThomas Huth #endif 252fcf5ef2aSThomas Huth } 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 255fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 256fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 257fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 258fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 259fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 260fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 261fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 262fcf5ef2aSThomas Huth } 263fcf5ef2aSThomas Huth #else 264060a65dfSPeter Maydell 265060a65dfSPeter Maydell /* 266060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 267060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 268060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 269060a65dfSPeter Maydell */ 270060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 271060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 272060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 273060a65dfSPeter Maydell } else { 274fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 275060a65dfSPeter Maydell } 276fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 2771426f244SPeter Maydell 2781426f244SPeter Maydell /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 2791426f244SPeter Maydell * executing as AArch32 then check if highvecs are enabled and 2801426f244SPeter Maydell * adjust the PC accordingly. 2811426f244SPeter Maydell */ 2821426f244SPeter Maydell if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 2831426f244SPeter Maydell env->regs[15] = 0xFFFF0000; 2841426f244SPeter Maydell } 2851426f244SPeter Maydell 2861426f244SPeter Maydell env->vfp.xregs[ARM_VFP_FPEXC] = 0; 287b62ceeafSPeter Maydell #endif 288dc7abe4dSMichael Davidsaver 289531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 290b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 291fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 292fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 293fcf5ef2aSThomas Huth uint8_t *rom; 29438e2a77cSPeter Maydell uint32_t vecbase; 295b62ceeafSPeter Maydell #endif 296fcf5ef2aSThomas Huth 2978128c8e8SPeter Maydell if (cpu_isar_feature(aa32_lob, cpu)) { 2988128c8e8SPeter Maydell /* 2998128c8e8SPeter Maydell * LTPSIZE is constant 4 if MVE not implemented, and resets 3008128c8e8SPeter Maydell * to an UNKNOWN value if MVE is implemented. We choose to 3018128c8e8SPeter Maydell * always reset to 4. 3028128c8e8SPeter Maydell */ 3038128c8e8SPeter Maydell env->v7m.ltpsize = 4; 30499c7834fSPeter Maydell /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ 30599c7834fSPeter Maydell env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; 30699c7834fSPeter Maydell env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; 3078128c8e8SPeter Maydell } 3088128c8e8SPeter Maydell 3091e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3101e577cc7SPeter Maydell env->v7m.secure = true; 3113b2e9344SPeter Maydell } else { 3123b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 3133b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 3143b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 3153b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 3163b2e9344SPeter Maydell */ 3173b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 31802ac2f7fSPeter Maydell /* 31902ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 32002ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 32102ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 32202ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 32302ac2f7fSPeter Maydell * Security Extension is 0xcff. 32402ac2f7fSPeter Maydell */ 32502ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 3261e577cc7SPeter Maydell } 3271e577cc7SPeter Maydell 3289d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 3292c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 3309d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 3312c4da50dSPeter Maydell */ 3329d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 3339d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 3349d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 3359d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 3369d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3379d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3389d40cd8aSPeter Maydell } 33922ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 34022ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 34122ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 34222ab3460SJulia Suvorova } 3432c4da50dSPeter Maydell 3447fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 345d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 346d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 347d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 348d33abe82SPeter Maydell } 349b62ceeafSPeter Maydell 350b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 351056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 352056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 353056f43dfSPeter Maydell 35438e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 3557cda2149SPeter Maydell env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; 35638e2a77cSPeter Maydell 35738e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 35838e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 35975ce72b7SPeter Maydell rom = rom_ptr_for_as(s->as, vecbase, 8); 360fcf5ef2aSThomas Huth if (rom) { 361fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 362fcf5ef2aSThomas Huth * copied into physical memory. 363fcf5ef2aSThomas Huth */ 364fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 365fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 366fcf5ef2aSThomas Huth } else { 367fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 368fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 369fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 370fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 371fcf5ef2aSThomas Huth */ 37238e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 37338e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 374fcf5ef2aSThomas Huth } 375fcf5ef2aSThomas Huth 3768cc2246cSPeter Maydell qemu_log_mask(CPU_LOG_INT, 3778cc2246cSPeter Maydell "Loaded reset SP 0x%x PC 0x%x from vector table\n", 3788cc2246cSPeter Maydell initial_msp, initial_pc); 3798cc2246cSPeter Maydell 380fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 381fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 382fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 383b62ceeafSPeter Maydell #else 384b62ceeafSPeter Maydell /* 385b62ceeafSPeter Maydell * For user mode we run non-secure and with access to the FPU. 386b62ceeafSPeter Maydell * The FPU context is active (ie does not need further setup) 387b62ceeafSPeter Maydell * and is owned by non-secure. 388b62ceeafSPeter Maydell */ 389b62ceeafSPeter Maydell env->v7m.secure = false; 390b62ceeafSPeter Maydell env->v7m.nsacr = 0xcff; 391b62ceeafSPeter Maydell env->v7m.cpacr[M_REG_NS] = 0xf0ffff; 392b62ceeafSPeter Maydell env->v7m.fpccr[M_REG_S] &= 393b62ceeafSPeter Maydell ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK); 394b62ceeafSPeter Maydell env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; 395b62ceeafSPeter Maydell #endif 396fcf5ef2aSThomas Huth } 397fcf5ef2aSThomas Huth 398dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 399dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 400dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 401dc3c4c14SPeter Maydell */ 402dc3c4c14SPeter Maydell arm_clear_exclusive(env); 403dc3c4c14SPeter Maydell 4040e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 40569ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 4060e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 40762c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 40862c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 40962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41062c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 41162c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 41262c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41362c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 41462c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 41562c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 41662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 41762c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 41862c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 41962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 42062c58ee0SPeter Maydell } 4210e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 42269ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 42369ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 42469ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 42569ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 42669ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 42769ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 42869ceea64SPeter Maydell } 4290e1a46bbSPeter Maydell } 4301bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 4311bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 4324125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 4334125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 4344125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 4354125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 43669ceea64SPeter Maydell } 43769ceea64SPeter Maydell 4389901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 4399901c576SPeter Maydell if (cpu->sau_sregion > 0) { 4409901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 4419901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 4429901c576SPeter Maydell } 4439901c576SPeter Maydell env->sau.rnr = 0; 4449901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 4459901c576SPeter Maydell * the Cortex-M33 does. 4469901c576SPeter Maydell */ 4479901c576SPeter Maydell env->sau.ctrl = 0; 4489901c576SPeter Maydell } 4499901c576SPeter Maydell 450fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 451fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 452fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 453aaae563bSPeter Maydell set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); 454fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 455fcf5ef2aSThomas Huth &env->vfp.fp_status); 456fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 457fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 458bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 459bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 460aaae563bSPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 461aaae563bSPeter Maydell &env->vfp.standard_fp_status_f16); 462fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 463fcf5ef2aSThomas Huth if (kvm_enabled()) { 464fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 465fcf5ef2aSThomas Huth } 466fcf5ef2aSThomas Huth #endif 467fcf5ef2aSThomas Huth 468fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 469fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 470a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 471fcf5ef2aSThomas Huth } 472fcf5ef2aSThomas Huth 473083afd18SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 474083afd18SPhilippe Mathieu-Daudé 475310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 476be879556SRichard Henderson unsigned int target_el, 477be879556SRichard Henderson unsigned int cur_el, bool secure, 478be879556SRichard Henderson uint64_t hcr_el2) 479310cedf3SRichard Henderson { 480310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 481310cedf3SRichard Henderson bool pstate_unmasked; 48216e07f78SRichard Henderson bool unmasked = false; 483310cedf3SRichard Henderson 484310cedf3SRichard Henderson /* 485310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 486310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 487310cedf3SRichard Henderson * but left pending. 488310cedf3SRichard Henderson */ 489310cedf3SRichard Henderson if (cur_el > target_el) { 490310cedf3SRichard Henderson return false; 491310cedf3SRichard Henderson } 492310cedf3SRichard Henderson 493310cedf3SRichard Henderson switch (excp_idx) { 494310cedf3SRichard Henderson case EXCP_FIQ: 495310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 496310cedf3SRichard Henderson break; 497310cedf3SRichard Henderson 498310cedf3SRichard Henderson case EXCP_IRQ: 499310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 500310cedf3SRichard Henderson break; 501310cedf3SRichard Henderson 502310cedf3SRichard Henderson case EXCP_VFIQ: 503cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 504cc974d5cSRémi Denis-Courmont /* VFIQs are only taken when hypervized. */ 505310cedf3SRichard Henderson return false; 506310cedf3SRichard Henderson } 507310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 508310cedf3SRichard Henderson case EXCP_VIRQ: 509cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 510cc974d5cSRémi Denis-Courmont /* VIRQs are only taken when hypervized. */ 511310cedf3SRichard Henderson return false; 512310cedf3SRichard Henderson } 513310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 514*3c29632fSRichard Henderson case EXCP_VSERR: 515*3c29632fSRichard Henderson if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) { 516*3c29632fSRichard Henderson /* VIRQs are only taken when hypervized. */ 517*3c29632fSRichard Henderson return false; 518*3c29632fSRichard Henderson } 519*3c29632fSRichard Henderson return !(env->daif & PSTATE_A); 520310cedf3SRichard Henderson default: 521310cedf3SRichard Henderson g_assert_not_reached(); 522310cedf3SRichard Henderson } 523310cedf3SRichard Henderson 524310cedf3SRichard Henderson /* 525310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 526310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 527310cedf3SRichard Henderson * interrupt. 528310cedf3SRichard Henderson */ 529310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 530310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 531310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 532310cedf3SRichard Henderson /* 533310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 534310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 535310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 536310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 537310cedf3SRichard Henderson */ 538926c1b97SRémi Denis-Courmont if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) { 53916e07f78SRichard Henderson unmasked = true; 540310cedf3SRichard Henderson } 541310cedf3SRichard Henderson } else { 542310cedf3SRichard Henderson /* 543310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 544310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 545310cedf3SRichard Henderson * routing but also change the behaviour of masking. 546310cedf3SRichard Henderson */ 547310cedf3SRichard Henderson bool hcr, scr; 548310cedf3SRichard Henderson 549310cedf3SRichard Henderson switch (excp_idx) { 550310cedf3SRichard Henderson case EXCP_FIQ: 551310cedf3SRichard Henderson /* 552310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 553310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 554310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 555310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 556310cedf3SRichard Henderson * below. 557310cedf3SRichard Henderson */ 558310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 559310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 560310cedf3SRichard Henderson 561310cedf3SRichard Henderson /* 562310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 563310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 564310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 565310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 566310cedf3SRichard Henderson */ 567310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 568310cedf3SRichard Henderson break; 569310cedf3SRichard Henderson case EXCP_IRQ: 570310cedf3SRichard Henderson /* 571310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 572310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 573310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 574310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 575310cedf3SRichard Henderson * affect here. 576310cedf3SRichard Henderson */ 577310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 578310cedf3SRichard Henderson scr = false; 579310cedf3SRichard Henderson break; 580310cedf3SRichard Henderson default: 581310cedf3SRichard Henderson g_assert_not_reached(); 582310cedf3SRichard Henderson } 583310cedf3SRichard Henderson 584310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 58516e07f78SRichard Henderson unmasked = true; 586310cedf3SRichard Henderson } 587310cedf3SRichard Henderson } 588310cedf3SRichard Henderson } 589310cedf3SRichard Henderson 590310cedf3SRichard Henderson /* 591310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 592310cedf3SRichard Henderson * ability above. 593310cedf3SRichard Henderson */ 594310cedf3SRichard Henderson return unmasked || pstate_unmasked; 595310cedf3SRichard Henderson } 596310cedf3SRichard Henderson 597083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 598fcf5ef2aSThomas Huth { 599fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 600fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 601fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 602fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 603be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 604fcf5ef2aSThomas Huth uint32_t target_el; 605fcf5ef2aSThomas Huth uint32_t excp_idx; 606d63d0ec5SRichard Henderson 607d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 608fcf5ef2aSThomas Huth 609fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 610fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 611fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 612be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 613be879556SRichard Henderson cur_el, secure, hcr_el2)) { 614d63d0ec5SRichard Henderson goto found; 615fcf5ef2aSThomas Huth } 616fcf5ef2aSThomas Huth } 617fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 618fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 619fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 620be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 621be879556SRichard Henderson cur_el, secure, hcr_el2)) { 622d63d0ec5SRichard Henderson goto found; 623fcf5ef2aSThomas Huth } 624fcf5ef2aSThomas Huth } 625fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 626fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 627fcf5ef2aSThomas Huth target_el = 1; 628be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 629be879556SRichard Henderson cur_el, secure, hcr_el2)) { 630d63d0ec5SRichard Henderson goto found; 631fcf5ef2aSThomas Huth } 632fcf5ef2aSThomas Huth } 633fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 634fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 635fcf5ef2aSThomas Huth target_el = 1; 636be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 637be879556SRichard Henderson cur_el, secure, hcr_el2)) { 638d63d0ec5SRichard Henderson goto found; 639d63d0ec5SRichard Henderson } 640d63d0ec5SRichard Henderson } 641*3c29632fSRichard Henderson if (interrupt_request & CPU_INTERRUPT_VSERR) { 642*3c29632fSRichard Henderson excp_idx = EXCP_VSERR; 643*3c29632fSRichard Henderson target_el = 1; 644*3c29632fSRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 645*3c29632fSRichard Henderson cur_el, secure, hcr_el2)) { 646*3c29632fSRichard Henderson /* Taking a virtual abort clears HCR_EL2.VSE */ 647*3c29632fSRichard Henderson env->cp15.hcr_el2 &= ~HCR_VSE; 648*3c29632fSRichard Henderson cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); 649*3c29632fSRichard Henderson goto found; 650*3c29632fSRichard Henderson } 651*3c29632fSRichard Henderson } 652d63d0ec5SRichard Henderson return false; 653d63d0ec5SRichard Henderson 654d63d0ec5SRichard Henderson found: 655fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 656fcf5ef2aSThomas Huth env->exception.target_el = target_el; 65778271684SClaudio Fontana cc->tcg_ops->do_interrupt(cs); 658d63d0ec5SRichard Henderson return true; 659fcf5ef2aSThomas Huth } 660083afd18SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 661fcf5ef2aSThomas Huth 66289430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 66389430fc6SPeter Maydell { 66489430fc6SPeter Maydell /* 66589430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 66689430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 66789430fc6SPeter Maydell */ 66889430fc6SPeter Maydell CPUARMState *env = &cpu->env; 66989430fc6SPeter Maydell CPUState *cs = CPU(cpu); 67089430fc6SPeter Maydell 67189430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 67289430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 67389430fc6SPeter Maydell 67489430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 67589430fc6SPeter Maydell if (new_state) { 67689430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 67789430fc6SPeter Maydell } else { 67889430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 67989430fc6SPeter Maydell } 68089430fc6SPeter Maydell } 68189430fc6SPeter Maydell } 68289430fc6SPeter Maydell 68389430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 68489430fc6SPeter Maydell { 68589430fc6SPeter Maydell /* 68689430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 68789430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 68889430fc6SPeter Maydell */ 68989430fc6SPeter Maydell CPUARMState *env = &cpu->env; 69089430fc6SPeter Maydell CPUState *cs = CPU(cpu); 69189430fc6SPeter Maydell 69289430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 69389430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 69489430fc6SPeter Maydell 69589430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 69689430fc6SPeter Maydell if (new_state) { 69789430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 69889430fc6SPeter Maydell } else { 69989430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 70089430fc6SPeter Maydell } 70189430fc6SPeter Maydell } 70289430fc6SPeter Maydell } 70389430fc6SPeter Maydell 704*3c29632fSRichard Henderson void arm_cpu_update_vserr(ARMCPU *cpu) 705*3c29632fSRichard Henderson { 706*3c29632fSRichard Henderson /* 707*3c29632fSRichard Henderson * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit. 708*3c29632fSRichard Henderson */ 709*3c29632fSRichard Henderson CPUARMState *env = &cpu->env; 710*3c29632fSRichard Henderson CPUState *cs = CPU(cpu); 711*3c29632fSRichard Henderson 712*3c29632fSRichard Henderson bool new_state = env->cp15.hcr_el2 & HCR_VSE; 713*3c29632fSRichard Henderson 714*3c29632fSRichard Henderson if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) { 715*3c29632fSRichard Henderson if (new_state) { 716*3c29632fSRichard Henderson cpu_interrupt(cs, CPU_INTERRUPT_VSERR); 717*3c29632fSRichard Henderson } else { 718*3c29632fSRichard Henderson cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); 719*3c29632fSRichard Henderson } 720*3c29632fSRichard Henderson } 721*3c29632fSRichard Henderson } 722*3c29632fSRichard Henderson 723fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 724fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 725fcf5ef2aSThomas Huth { 726fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 727fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 728fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 729fcf5ef2aSThomas Huth static const int mask[] = { 730fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 731fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 732fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 733fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 734fcf5ef2aSThomas Huth }; 735fcf5ef2aSThomas Huth 7369acd2d33SPeter Maydell if (!arm_feature(env, ARM_FEATURE_EL2) && 7379acd2d33SPeter Maydell (irq == ARM_CPU_VIRQ || irq == ARM_CPU_VFIQ)) { 7389acd2d33SPeter Maydell /* 7399acd2d33SPeter Maydell * The GIC might tell us about VIRQ and VFIQ state, but if we don't 7409acd2d33SPeter Maydell * have EL2 support we don't care. (Unless the guest is doing something 7419acd2d33SPeter Maydell * silly this will only be calls saying "level is still 0".) 7429acd2d33SPeter Maydell */ 7439acd2d33SPeter Maydell return; 7449acd2d33SPeter Maydell } 7459acd2d33SPeter Maydell 746ed89f078SPeter Maydell if (level) { 747ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 748ed89f078SPeter Maydell } else { 749ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 750ed89f078SPeter Maydell } 751ed89f078SPeter Maydell 752fcf5ef2aSThomas Huth switch (irq) { 753fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 75489430fc6SPeter Maydell arm_cpu_update_virq(cpu); 75589430fc6SPeter Maydell break; 756fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 75789430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 75889430fc6SPeter Maydell break; 759fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 760fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 761fcf5ef2aSThomas Huth if (level) { 762fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 763fcf5ef2aSThomas Huth } else { 764fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 765fcf5ef2aSThomas Huth } 766fcf5ef2aSThomas Huth break; 767fcf5ef2aSThomas Huth default: 768fcf5ef2aSThomas Huth g_assert_not_reached(); 769fcf5ef2aSThomas Huth } 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 773fcf5ef2aSThomas Huth { 774fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 775fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 776ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 777fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 778ed89f078SPeter Maydell uint32_t linestate_bit; 779f6530926SEric Auger int irq_id; 780fcf5ef2aSThomas Huth 781fcf5ef2aSThomas Huth switch (irq) { 782fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 783f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 784ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 785fcf5ef2aSThomas Huth break; 786fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 787f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 788ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 789fcf5ef2aSThomas Huth break; 790fcf5ef2aSThomas Huth default: 791fcf5ef2aSThomas Huth g_assert_not_reached(); 792fcf5ef2aSThomas Huth } 793ed89f078SPeter Maydell 794ed89f078SPeter Maydell if (level) { 795ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 796ed89f078SPeter Maydell } else { 797ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 798ed89f078SPeter Maydell } 799f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 800fcf5ef2aSThomas Huth #endif 801fcf5ef2aSThomas Huth } 802fcf5ef2aSThomas Huth 803fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 806fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 809fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 810fcf5ef2aSThomas Huth } 811fcf5ef2aSThomas Huth 812fcf5ef2aSThomas Huth #endif 813fcf5ef2aSThomas Huth 814fcf5ef2aSThomas Huth static int 815fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 816fcf5ef2aSThomas Huth { 817fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 818fcf5ef2aSThomas Huth } 819fcf5ef2aSThomas Huth 820fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 821fcf5ef2aSThomas Huth { 822fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 823fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 8247bcdbf51SRichard Henderson bool sctlr_b; 825fcf5ef2aSThomas Huth 826fcf5ef2aSThomas Huth if (is_a64(env)) { 827fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 828fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 829fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 830fcf5ef2aSThomas Huth */ 831fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 832fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 833fcf5ef2aSThomas Huth #endif 834110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 83515fa1a0aSRichard Henderson info->cap_insn_unit = 4; 83615fa1a0aSRichard Henderson info->cap_insn_split = 4; 837110f6c70SRichard Henderson } else { 838110f6c70SRichard Henderson int cap_mode; 839110f6c70SRichard Henderson if (env->thumb) { 840fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 84115fa1a0aSRichard Henderson info->cap_insn_unit = 2; 84215fa1a0aSRichard Henderson info->cap_insn_split = 4; 843110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 844fcf5ef2aSThomas Huth } else { 845fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 84615fa1a0aSRichard Henderson info->cap_insn_unit = 4; 84715fa1a0aSRichard Henderson info->cap_insn_split = 4; 848110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 849fcf5ef2aSThomas Huth } 850110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 851110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 852110f6c70SRichard Henderson } 853110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 854110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 855110f6c70SRichard Henderson } 856110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 857110f6c70SRichard Henderson info->cap_mode = cap_mode; 858fcf5ef2aSThomas Huth } 8597bcdbf51SRichard Henderson 8607bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 8617bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 862ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN 863fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 864fcf5ef2aSThomas Huth #else 865fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 866fcf5ef2aSThomas Huth #endif 867fcf5ef2aSThomas Huth } 868f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 8697bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 8707bcdbf51SRichard Henderson if (sctlr_b) { 871f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 872f7478a92SJulian Brown } 8737bcdbf51SRichard Henderson #endif 874fcf5ef2aSThomas Huth } 875fcf5ef2aSThomas Huth 87686480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 87786480615SPhilippe Mathieu-Daudé 87886480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 87986480615SPhilippe Mathieu-Daudé { 88086480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 88186480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 88286480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 88386480615SPhilippe Mathieu-Daudé int i; 88486480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 88586480615SPhilippe Mathieu-Daudé const char *ns_status; 88686480615SPhilippe Mathieu-Daudé 88786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 88886480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 88986480615SPhilippe Mathieu-Daudé if (i == 31) { 89086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 89186480615SPhilippe Mathieu-Daudé } else { 89286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 89386480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 89486480615SPhilippe Mathieu-Daudé } 89586480615SPhilippe Mathieu-Daudé } 89686480615SPhilippe Mathieu-Daudé 89786480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 89886480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 89986480615SPhilippe Mathieu-Daudé } else { 90086480615SPhilippe Mathieu-Daudé ns_status = ""; 90186480615SPhilippe Mathieu-Daudé } 90286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 90386480615SPhilippe Mathieu-Daudé psr, 90486480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 90586480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 90686480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 90786480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 90886480615SPhilippe Mathieu-Daudé ns_status, 90986480615SPhilippe Mathieu-Daudé el, 91086480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 91186480615SPhilippe Mathieu-Daudé 91286480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 91386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 91486480615SPhilippe Mathieu-Daudé } 91586480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 91686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 91786480615SPhilippe Mathieu-Daudé return; 91886480615SPhilippe Mathieu-Daudé } 91986480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 92086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 92186480615SPhilippe Mathieu-Daudé return; 92286480615SPhilippe Mathieu-Daudé } 92386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 92486480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 92586480615SPhilippe Mathieu-Daudé 92686480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 92786480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 92886480615SPhilippe Mathieu-Daudé 92986480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 93086480615SPhilippe Mathieu-Daudé bool eol; 93186480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 93286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 93386480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 93486480615SPhilippe Mathieu-Daudé eol = true; 93586480615SPhilippe Mathieu-Daudé } else { 93686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 93786480615SPhilippe Mathieu-Daudé switch (zcr_len) { 93886480615SPhilippe Mathieu-Daudé case 0: 93986480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 94086480615SPhilippe Mathieu-Daudé break; 94186480615SPhilippe Mathieu-Daudé case 1: 94286480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 94386480615SPhilippe Mathieu-Daudé break; 94486480615SPhilippe Mathieu-Daudé case 2: 94586480615SPhilippe Mathieu-Daudé case 3: 94686480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 94786480615SPhilippe Mathieu-Daudé break; 94886480615SPhilippe Mathieu-Daudé default: 94986480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 95086480615SPhilippe Mathieu-Daudé eol = true; 95186480615SPhilippe Mathieu-Daudé break; 95286480615SPhilippe Mathieu-Daudé } 95386480615SPhilippe Mathieu-Daudé } 95486480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 95586480615SPhilippe Mathieu-Daudé int digits; 95686480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 95786480615SPhilippe Mathieu-Daudé digits = 16; 95886480615SPhilippe Mathieu-Daudé } else { 95986480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 96086480615SPhilippe Mathieu-Daudé } 96186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 96286480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 96386480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 96486480615SPhilippe Mathieu-Daudé } 96586480615SPhilippe Mathieu-Daudé } 96686480615SPhilippe Mathieu-Daudé 96786480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 96886480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 96986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 97086480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 97186480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 97286480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 97386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 97486480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 97586480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 97686480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 97786480615SPhilippe Mathieu-Daudé } else { 97886480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 97986480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 98086480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 98186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 98286480615SPhilippe Mathieu-Daudé } else if (!odd) { 98386480615SPhilippe Mathieu-Daudé if (j > 0) { 98486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 98586480615SPhilippe Mathieu-Daudé } else { 98686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 98786480615SPhilippe Mathieu-Daudé } 98886480615SPhilippe Mathieu-Daudé } 98986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 99086480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 99186480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 99286480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 99386480615SPhilippe Mathieu-Daudé } 99486480615SPhilippe Mathieu-Daudé } 99586480615SPhilippe Mathieu-Daudé } 99686480615SPhilippe Mathieu-Daudé } else { 99786480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 99886480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 99986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 100086480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 100186480615SPhilippe Mathieu-Daudé } 100286480615SPhilippe Mathieu-Daudé } 100386480615SPhilippe Mathieu-Daudé } 100486480615SPhilippe Mathieu-Daudé 100586480615SPhilippe Mathieu-Daudé #else 100686480615SPhilippe Mathieu-Daudé 100786480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 100886480615SPhilippe Mathieu-Daudé { 100986480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 101086480615SPhilippe Mathieu-Daudé } 101186480615SPhilippe Mathieu-Daudé 101286480615SPhilippe Mathieu-Daudé #endif 101386480615SPhilippe Mathieu-Daudé 101486480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 101586480615SPhilippe Mathieu-Daudé { 101686480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 101786480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 101886480615SPhilippe Mathieu-Daudé int i; 101986480615SPhilippe Mathieu-Daudé 102086480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 102186480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 102286480615SPhilippe Mathieu-Daudé return; 102386480615SPhilippe Mathieu-Daudé } 102486480615SPhilippe Mathieu-Daudé 102586480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 102686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 102786480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 102886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 102986480615SPhilippe Mathieu-Daudé } else { 103086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 103186480615SPhilippe Mathieu-Daudé } 103286480615SPhilippe Mathieu-Daudé } 103386480615SPhilippe Mathieu-Daudé 103486480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 103586480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 103686480615SPhilippe Mathieu-Daudé const char *mode; 103786480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 103886480615SPhilippe Mathieu-Daudé 103986480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 104086480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 104186480615SPhilippe Mathieu-Daudé } 104286480615SPhilippe Mathieu-Daudé 104386480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 104486480615SPhilippe Mathieu-Daudé mode = "handler"; 104586480615SPhilippe Mathieu-Daudé } else { 104686480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 104786480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 104886480615SPhilippe Mathieu-Daudé } else { 104986480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 105086480615SPhilippe Mathieu-Daudé } 105186480615SPhilippe Mathieu-Daudé } 105286480615SPhilippe Mathieu-Daudé 105386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 105486480615SPhilippe Mathieu-Daudé xpsr, 105586480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 105686480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 105786480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 105886480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 105986480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 106086480615SPhilippe Mathieu-Daudé ns_status, 106186480615SPhilippe Mathieu-Daudé mode); 106286480615SPhilippe Mathieu-Daudé } else { 106386480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 106486480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 106586480615SPhilippe Mathieu-Daudé 106686480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 106786480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 106886480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 106986480615SPhilippe Mathieu-Daudé } 107086480615SPhilippe Mathieu-Daudé 107186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 107286480615SPhilippe Mathieu-Daudé psr, 107386480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 107486480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 107586480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 107686480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 107786480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 107886480615SPhilippe Mathieu-Daudé ns_status, 107986480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 108086480615SPhilippe Mathieu-Daudé } 108186480615SPhilippe Mathieu-Daudé 108286480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 108386480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 1084a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 1085a6627f5fSRichard Henderson numvfpregs = 32; 10867fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 1087a6627f5fSRichard Henderson numvfpregs = 16; 108886480615SPhilippe Mathieu-Daudé } 108986480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 109086480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 109186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 109286480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 109386480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 109486480615SPhilippe Mathieu-Daudé i, v); 109586480615SPhilippe Mathieu-Daudé } 109686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 1097aa291908SPeter Maydell if (cpu_isar_feature(aa32_mve, cpu)) { 1098aa291908SPeter Maydell qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr); 1099aa291908SPeter Maydell } 110086480615SPhilippe Mathieu-Daudé } 110186480615SPhilippe Mathieu-Daudé } 110286480615SPhilippe Mathieu-Daudé 110346de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 110446de5913SIgor Mammedov { 110546de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 110646de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 110746de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 110846de5913SIgor Mammedov } 110946de5913SIgor Mammedov 1110fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1111fcf5ef2aSThomas Huth { 1112fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1113fcf5ef2aSThomas Huth 11147506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 11155860362dSRichard Henderson cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal, 1116c27f5d3aSRichard Henderson NULL, g_free); 1117fcf5ef2aSThomas Huth 1118b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 111908267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 112008267487SAaron Lindsay 1121b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY 1122b3d52804SRichard Henderson # ifdef TARGET_AARCH64 1123b3d52804SRichard Henderson /* 1124b3d52804SRichard Henderson * The linux kernel defaults to 512-bit vectors, when sve is supported. 1125b3d52804SRichard Henderson * See documentation for /proc/sys/abi/sve_default_vector_length, and 1126b3d52804SRichard Henderson * our corresponding sve-default-vector-length cpu property. 1127b3d52804SRichard Henderson */ 1128b3d52804SRichard Henderson cpu->sve_default_vq = 4; 1129b3d52804SRichard Henderson # endif 1130b3d52804SRichard Henderson #else 1131fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1132fcf5ef2aSThomas Huth if (kvm_enabled()) { 1133fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1134fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1135fcf5ef2aSThomas Huth */ 1136fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1137fcf5ef2aSThomas Huth } else { 1138fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1139fcf5ef2aSThomas Huth } 1140fcf5ef2aSThomas Huth 1141fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1142fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1143aa1b3111SPeter Maydell 1144aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1145aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 114607f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 114707f48730SAndrew Jones "pmu-interrupt", 1); 1148fcf5ef2aSThomas Huth #endif 1149fcf5ef2aSThomas Huth 1150fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1151fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1152fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1153fcf5ef2aSThomas Huth */ 1154fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 11550dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */ 1156fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1157fcf5ef2aSThomas Huth 11582c9c0bf9SAlexander Graf if (tcg_enabled() || hvf_enabled()) { 11590dc71c70SAkihiko Odaki /* TCG and HVF implement PSCI 1.1 */ 11600dc71c70SAkihiko Odaki cpu->psci_version = QEMU_PSCI_VERSION_1_1; 1161fcf5ef2aSThomas Huth } 1162fcf5ef2aSThomas Huth } 1163fcf5ef2aSThomas Huth 116496eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 116596eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 116696eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 116796eec6b2SAndrew Jeffery 1168fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1169fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1170fcf5ef2aSThomas Huth 1171fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1172fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1173fcf5ef2aSThomas Huth 117445ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1175c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1176c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1177c25bd18aSPeter Maydell 1178fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1179fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 118045ca3a14SRichard Henderson #endif 1181fcf5ef2aSThomas Huth 11823a062d57SJulian Brown static Property arm_cpu_cfgend_property = 11833a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 11843a062d57SJulian Brown 118597a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 118697a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 118797a28b0eSPeter Maydell 118897a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 118997a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 119097a28b0eSPeter Maydell 1191ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1192ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1193ea90db0aSPeter Maydell 1194fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1195fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1196fcf5ef2aSThomas Huth 11978d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 11988d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 11998d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 12008d92e26bSPeter Maydell * to override that with an incorrect constant value. 12018d92e26bSPeter Maydell */ 1202fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 12038d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 12048d92e26bSPeter Maydell pmsav7_dregion, 12058d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1206fcf5ef2aSThomas Huth 1207ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1208ae502508SAndrew Jones { 1209ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1210ae502508SAndrew Jones 1211ae502508SAndrew Jones return cpu->has_pmu; 1212ae502508SAndrew Jones } 1213ae502508SAndrew Jones 1214ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1215ae502508SAndrew Jones { 1216ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1217ae502508SAndrew Jones 1218ae502508SAndrew Jones if (value) { 12197d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1220ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1221ae502508SAndrew Jones return; 1222ae502508SAndrew Jones } 1223ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1224ae502508SAndrew Jones } else { 1225ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1226ae502508SAndrew Jones } 1227ae502508SAndrew Jones cpu->has_pmu = value; 1228ae502508SAndrew Jones } 1229ae502508SAndrew Jones 12307def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 12317def8754SAndrew Jeffery { 123296eec6b2SAndrew Jeffery /* 123396eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 123496eec6b2SAndrew Jeffery * 123596eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 123696eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 123796eec6b2SAndrew Jeffery * 123896eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 123996eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 124096eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 124196eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 124296eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 124396eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 124496eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 124596eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 124696eec6b2SAndrew Jeffery * 124796eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 124896eec6b2SAndrew Jeffery * cannot become zero. 124996eec6b2SAndrew Jeffery */ 12507def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 12517def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 12527def8754SAndrew Jeffery } 12537def8754SAndrew Jeffery 125451e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1255fcf5ef2aSThomas Huth { 1256fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1257fcf5ef2aSThomas Huth 1258790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1259790a1150SPeter Maydell * in realize with the other feature-implication checks because 1260790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1261790a1150SPeter Maydell */ 1262790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1263790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1264790a1150SPeter Maydell } 1265790a1150SPeter Maydell 1266fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1267fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 126894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1269fcf5ef2aSThomas Huth } 1270fcf5ef2aSThomas Huth 1271fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 127294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1273fcf5ef2aSThomas Huth } 1274fcf5ef2aSThomas Huth 1275fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 12764a7319b7SEdgar E. Iglesias object_property_add_uint64_ptr(obj, "rvbar", 12774a7319b7SEdgar E. Iglesias &cpu->rvbar_prop, 12784a7319b7SEdgar E. Iglesias OBJ_PROP_FLAG_READWRITE); 1279fcf5ef2aSThomas Huth } 1280fcf5ef2aSThomas Huth 128145ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1282fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1283fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1284fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1285fcf5ef2aSThomas Huth */ 128694d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1287fcf5ef2aSThomas Huth 1288fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1289fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1290fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1291fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1292d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1293fcf5ef2aSThomas Huth } 1294fcf5ef2aSThomas Huth 1295c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 129694d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1297c25bd18aSPeter Maydell } 129845ca3a14SRichard Henderson #endif 1299c25bd18aSPeter Maydell 1300fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1301ae502508SAndrew Jones cpu->has_pmu = true; 1302d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1303fcf5ef2aSThomas Huth } 1304fcf5ef2aSThomas Huth 130597a28b0eSPeter Maydell /* 130697a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 130797a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 130897a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 130997a28b0eSPeter Maydell */ 13107d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 13117d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 13127d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 131397a28b0eSPeter Maydell cpu->has_vfp = true; 131497a28b0eSPeter Maydell if (!kvm_enabled()) { 131594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 131697a28b0eSPeter Maydell } 131797a28b0eSPeter Maydell } 131897a28b0eSPeter Maydell 131997a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 132097a28b0eSPeter Maydell cpu->has_neon = true; 132197a28b0eSPeter Maydell if (!kvm_enabled()) { 132294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 132397a28b0eSPeter Maydell } 132497a28b0eSPeter Maydell } 132597a28b0eSPeter Maydell 1326ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1327ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 132894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1329ea90db0aSPeter Maydell } 1330ea90db0aSPeter Maydell 1331452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 133294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1333fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1334fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 133594d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1336fcf5ef2aSThomas Huth } 1337fcf5ef2aSThomas Huth } 1338fcf5ef2aSThomas Huth 1339181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1340181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1341181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1342d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1343f9f62e4cSPeter Maydell /* 1344f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1345f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1346f9f62e4cSPeter Maydell * the property to be set after realize. 1347f9f62e4cSPeter Maydell */ 134864a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 134964a7b8deSFelipe Franciosi &cpu->init_svtor, 1350d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1351181962fdSPeter Maydell } 13527cda2149SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 13537cda2149SPeter Maydell /* 13547cda2149SPeter Maydell * Initial value of the NS VTOR (for cores without the Security 13557cda2149SPeter Maydell * extension, this is the only VTOR) 13567cda2149SPeter Maydell */ 13577cda2149SPeter Maydell object_property_add_uint32_ptr(obj, "init-nsvtor", 13587cda2149SPeter Maydell &cpu->init_nsvtor, 13597cda2149SPeter Maydell OBJ_PROP_FLAG_READWRITE); 13607cda2149SPeter Maydell } 1361181962fdSPeter Maydell 1362bddd892eSPeter Maydell /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */ 1363bddd892eSPeter Maydell object_property_add_uint32_ptr(obj, "psci-conduit", 1364bddd892eSPeter Maydell &cpu->psci_conduit, 1365bddd892eSPeter Maydell OBJ_PROP_FLAG_READWRITE); 1366bddd892eSPeter Maydell 136794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 136896eec6b2SAndrew Jeffery 136996eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 137094d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 137196eec6b2SAndrew Jeffery } 13729e6f8d8aSfangying 13739e6f8d8aSfangying if (kvm_enabled()) { 13749e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 13759e6f8d8aSfangying } 13768bce44a2SRichard Henderson 13778bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 13788bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 13798bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 13808bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 13818bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13828bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 13838bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13848bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13858bce44a2SRichard Henderson 13868bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 13878bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 13888bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13898bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 13908bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13918bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13928bce44a2SRichard Henderson } 13938bce44a2SRichard Henderson } 13948bce44a2SRichard Henderson #endif 1395fcf5ef2aSThomas Huth } 1396fcf5ef2aSThomas Huth 1397fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1398fcf5ef2aSThomas Huth { 1399fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 140008267487SAaron Lindsay ARMELChangeHook *hook, *next; 140108267487SAaron Lindsay 1402fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 140308267487SAaron Lindsay 1404b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1405b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1406b5c53d1bSAaron Lindsay g_free(hook); 1407b5c53d1bSAaron Lindsay } 140808267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 140908267487SAaron Lindsay QLIST_REMOVE(hook, node); 141008267487SAaron Lindsay g_free(hook); 141108267487SAaron Lindsay } 14124e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 14134e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 14144e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 14154e7beb0cSAaron Lindsay OS } 14164e7beb0cSAaron Lindsay OS #endif 1417fcf5ef2aSThomas Huth } 1418fcf5ef2aSThomas Huth 14190df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 14200df9142dSAndrew Jones { 14210df9142dSAndrew Jones Error *local_err = NULL; 14220df9142dSAndrew Jones 14230df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 14240df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 14250df9142dSAndrew Jones if (local_err != NULL) { 14260df9142dSAndrew Jones error_propagate(errp, local_err); 14270df9142dSAndrew Jones return; 14280df9142dSAndrew Jones } 1429eb94284dSRichard Henderson 1430eb94284dSRichard Henderson arm_cpu_pauth_finalize(cpu, &local_err); 1431eb94284dSRichard Henderson if (local_err != NULL) { 1432eb94284dSRichard Henderson error_propagate(errp, local_err); 1433eb94284dSRichard Henderson return; 1434eb94284dSRichard Henderson } 143569b2265dSRichard Henderson 143669b2265dSRichard Henderson arm_cpu_lpa2_finalize(cpu, &local_err); 143769b2265dSRichard Henderson if (local_err != NULL) { 143869b2265dSRichard Henderson error_propagate(errp, local_err); 143969b2265dSRichard Henderson return; 144069b2265dSRichard Henderson } 1441eb94284dSRichard Henderson } 144268970d1eSAndrew Jones 144368970d1eSAndrew Jones if (kvm_enabled()) { 144468970d1eSAndrew Jones kvm_arm_steal_time_finalize(cpu, &local_err); 144568970d1eSAndrew Jones if (local_err != NULL) { 144668970d1eSAndrew Jones error_propagate(errp, local_err); 144768970d1eSAndrew Jones return; 144868970d1eSAndrew Jones } 144968970d1eSAndrew Jones } 14500df9142dSAndrew Jones } 14510df9142dSAndrew Jones 1452fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1453fcf5ef2aSThomas Huth { 1454fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1455fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1456fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1457fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1458fcf5ef2aSThomas Huth int pagebits; 1459fcf5ef2aSThomas Huth Error *local_err = NULL; 14600f8d06f1SRichard Henderson bool no_aa32 = false; 1461fcf5ef2aSThomas Huth 1462c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1463c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1464c4487d76SPeter Maydell * this is the first point where we can report it. 1465c4487d76SPeter Maydell */ 1466c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1467585df85eSPeter Maydell if (!kvm_enabled() && !hvf_enabled()) { 1468585df85eSPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF"); 1469c4487d76SPeter Maydell } else { 1470c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1471c4487d76SPeter Maydell } 1472c4487d76SPeter Maydell return; 1473c4487d76SPeter Maydell } 1474c4487d76SPeter Maydell 147595f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 147695f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 147795f87565SPeter Maydell * hardware; trying to use one without the other is a command line 147895f87565SPeter Maydell * error and will result in segfaults if not caught here. 147995f87565SPeter Maydell */ 148095f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 148195f87565SPeter Maydell if (!env->nvic) { 148295f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 148395f87565SPeter Maydell return; 148495f87565SPeter Maydell } 148595f87565SPeter Maydell } else { 148695f87565SPeter Maydell if (env->nvic) { 148795f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 148895f87565SPeter Maydell return; 148995f87565SPeter Maydell } 149095f87565SPeter Maydell } 1491397cd31fSPeter Maydell 149249e7f191SPeter Maydell if (kvm_enabled()) { 149349e7f191SPeter Maydell /* 149449e7f191SPeter Maydell * Catch all the cases which might cause us to create more than one 149549e7f191SPeter Maydell * address space for the CPU (otherwise we will assert() later in 149649e7f191SPeter Maydell * cpu_address_space_init()). 149749e7f191SPeter Maydell */ 149849e7f191SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 149949e7f191SPeter Maydell error_setg(errp, 150049e7f191SPeter Maydell "Cannot enable KVM when using an M-profile guest CPU"); 150149e7f191SPeter Maydell return; 150249e7f191SPeter Maydell } 150349e7f191SPeter Maydell if (cpu->has_el3) { 150449e7f191SPeter Maydell error_setg(errp, 150549e7f191SPeter Maydell "Cannot enable KVM when guest CPU has EL3 enabled"); 150649e7f191SPeter Maydell return; 150749e7f191SPeter Maydell } 150849e7f191SPeter Maydell if (cpu->tag_memory) { 150949e7f191SPeter Maydell error_setg(errp, 151049e7f191SPeter Maydell "Cannot enable KVM when guest CPUs has MTE enabled"); 151149e7f191SPeter Maydell return; 151249e7f191SPeter Maydell } 151349e7f191SPeter Maydell } 151449e7f191SPeter Maydell 151596eec6b2SAndrew Jeffery { 151696eec6b2SAndrew Jeffery uint64_t scale; 151796eec6b2SAndrew Jeffery 151896eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 151996eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 152096eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 152196eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 152296eec6b2SAndrew Jeffery return; 152396eec6b2SAndrew Jeffery } 152496eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 152596eec6b2SAndrew Jeffery } else { 152696eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 152796eec6b2SAndrew Jeffery } 152896eec6b2SAndrew Jeffery 152996eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1530397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 153196eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1532397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 153396eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1534397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 153596eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1536397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 15378c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 15388c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 153996eec6b2SAndrew Jeffery } 154095f87565SPeter Maydell #endif 154195f87565SPeter Maydell 1542fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1543fcf5ef2aSThomas Huth if (local_err != NULL) { 1544fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1545fcf5ef2aSThomas Huth return; 1546fcf5ef2aSThomas Huth } 1547fcf5ef2aSThomas Huth 15480df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 15490df9142dSAndrew Jones if (local_err != NULL) { 15500df9142dSAndrew Jones error_propagate(errp, local_err); 15510df9142dSAndrew Jones return; 15520df9142dSAndrew Jones } 15530df9142dSAndrew Jones 155497a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 155597a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 155697a28b0eSPeter Maydell /* 155797a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 155897a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 155997a28b0eSPeter Maydell */ 156097a28b0eSPeter Maydell error_setg(errp, 156197a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 156297a28b0eSPeter Maydell return; 156397a28b0eSPeter Maydell } 156497a28b0eSPeter Maydell 156597a28b0eSPeter Maydell if (!cpu->has_vfp) { 156697a28b0eSPeter Maydell uint64_t t; 156797a28b0eSPeter Maydell uint32_t u; 156897a28b0eSPeter Maydell 156997a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 157097a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 157197a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 157297a28b0eSPeter Maydell 157397a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 157497a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 157597a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 157697a28b0eSPeter Maydell 157797a28b0eSPeter Maydell u = cpu->isar.id_isar6; 157897a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 15793c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 158097a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 158197a28b0eSPeter Maydell 158297a28b0eSPeter Maydell u = cpu->isar.mvfr0; 158397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 158497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 158597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 158697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 158797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 1588532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1589532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 1590532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 1591532a3af5SPeter Maydell } 159297a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 159397a28b0eSPeter Maydell 159497a28b0eSPeter Maydell u = cpu->isar.mvfr1; 159597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 159697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 159797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 1598532a3af5SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1599532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR1, FP16, 0); 1600532a3af5SPeter Maydell } 160197a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 160297a28b0eSPeter Maydell 160397a28b0eSPeter Maydell u = cpu->isar.mvfr2; 160497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 160597a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 160697a28b0eSPeter Maydell } 160797a28b0eSPeter Maydell 160897a28b0eSPeter Maydell if (!cpu->has_neon) { 160997a28b0eSPeter Maydell uint64_t t; 161097a28b0eSPeter Maydell uint32_t u; 161197a28b0eSPeter Maydell 161297a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 161397a28b0eSPeter Maydell 161497a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 1615eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0); 1616eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0); 1617eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0); 1618eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0); 1619eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0); 1620eb851c11SDamien Hedde t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0); 162197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 162297a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 162397a28b0eSPeter Maydell 162497a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 162597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 16263c93dfa4SRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); 1627f8680aaaSRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); 162897a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 162997a28b0eSPeter Maydell 163097a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 163197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 163297a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 163397a28b0eSPeter Maydell 163497a28b0eSPeter Maydell u = cpu->isar.id_isar5; 1635eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, AES, 0); 1636eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA1, 0); 1637eb851c11SDamien Hedde u = FIELD_DP32(u, ID_ISAR5, SHA2, 0); 163897a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 163997a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 164097a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 164197a28b0eSPeter Maydell 164297a28b0eSPeter Maydell u = cpu->isar.id_isar6; 164397a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 164497a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 16453c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 1646f8680aaaSRichard Henderson u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); 164797a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 164897a28b0eSPeter Maydell 1649532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 165097a28b0eSPeter Maydell u = cpu->isar.mvfr1; 165197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 165297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 165397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 165497a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 165597a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 165697a28b0eSPeter Maydell 165797a28b0eSPeter Maydell u = cpu->isar.mvfr2; 165897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 165997a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 166097a28b0eSPeter Maydell } 1661532a3af5SPeter Maydell } 166297a28b0eSPeter Maydell 166397a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 166497a28b0eSPeter Maydell uint64_t t; 166597a28b0eSPeter Maydell uint32_t u; 166697a28b0eSPeter Maydell 166797a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 166897a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 166997a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 167097a28b0eSPeter Maydell 167197a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 167297a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 167397a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 167497a28b0eSPeter Maydell 167597a28b0eSPeter Maydell u = cpu->isar.mvfr0; 167697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 167797a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1678c52881bbSRichard Henderson 1679c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1680c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1681c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1682c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 168397a28b0eSPeter Maydell } 168497a28b0eSPeter Maydell 1685ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1686ea90db0aSPeter Maydell uint32_t u; 1687ea90db0aSPeter Maydell 1688ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1689ea90db0aSPeter Maydell 1690ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1691ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1692ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1693ea90db0aSPeter Maydell 1694ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1695ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1696ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1697ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1698ea90db0aSPeter Maydell 1699ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1700ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1701ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1702ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1703ea90db0aSPeter Maydell } 1704ea90db0aSPeter Maydell 1705fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1706fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 17075256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 17085256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 17095256df88SRichard Henderson } else { 17105110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 17115110e683SAaron Lindsay } 17125256df88SRichard Henderson } 17130f8d06f1SRichard Henderson 17140f8d06f1SRichard Henderson /* 17150f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 17160f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 17170f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 17188f4821d7SPeter Maydell * As a general principle, we also do not make ID register 17198f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 17208f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 17210f8d06f1SRichard Henderson */ 17220f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 17230f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 17240f8d06f1SRichard Henderson } 17250f8d06f1SRichard Henderson 17265110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 17275110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 17285110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 17295110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 17305110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 17315110e683SAaron Lindsay * include the various other features that V7VE implies. 17325110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 17335110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 17345110e683SAaron Lindsay */ 1735873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1736873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1737fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 17385110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1739fcf5ef2aSThomas Huth } 1740fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1741fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1742fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1743fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1744fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1745fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1746fcf5ef2aSThomas Huth } else { 1747fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1748fcf5ef2aSThomas Huth } 174991db4642SCédric Le Goater 175091db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 175191db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 175291db4642SCédric Le Goater */ 175391db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1754fcf5ef2aSThomas Huth } 1755fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1756fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1757fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1758fcf5ef2aSThomas Huth } 1759fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1760fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1761fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1762873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1763873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1764fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1765fcf5ef2aSThomas Huth } 1766fcf5ef2aSThomas Huth } 1767fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1768fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1769fcf5ef2aSThomas Huth } 1770fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1771fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1772fcf5ef2aSThomas Huth } 1773fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1774fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1775fcf5ef2aSThomas Huth } 1776fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1777fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1778fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1779fcf5ef2aSThomas Huth } 1780fcf5ef2aSThomas Huth 1781ea7ac69dSPeter Maydell /* 1782ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1783ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1784ea7ac69dSPeter Maydell */ 17857d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 17867d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 17877d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1788ea7ac69dSPeter Maydell 1789fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1790fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1791452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1792fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1793fcf5ef2aSThomas Huth * can use 4K pages. 1794fcf5ef2aSThomas Huth */ 1795fcf5ef2aSThomas Huth pagebits = 12; 1796fcf5ef2aSThomas Huth } else { 1797fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1798fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1799fcf5ef2aSThomas Huth */ 1800fcf5ef2aSThomas Huth pagebits = 10; 1801fcf5ef2aSThomas Huth } 1802fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1803fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1804fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1805fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1806fcf5ef2aSThomas Huth */ 1807fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1808fcf5ef2aSThomas Huth "system is using"); 1809fcf5ef2aSThomas Huth return; 1810fcf5ef2aSThomas Huth } 1811fcf5ef2aSThomas Huth 1812fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1813fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1814fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1815fcf5ef2aSThomas Huth * so these bits always RAZ. 1816fcf5ef2aSThomas Huth */ 1817fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 181846de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 181946de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1820fcf5ef2aSThomas Huth } 1821fcf5ef2aSThomas Huth 1822fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1823fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1824fcf5ef2aSThomas Huth } 1825fcf5ef2aSThomas Huth 18263a062d57SJulian Brown if (cpu->cfgend) { 18273a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 18283a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 18293a062d57SJulian Brown } else { 18303a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 18313a062d57SJulian Brown } 18323a062d57SJulian Brown } 18333a062d57SJulian Brown 183440188188SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { 1835fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1836fcf5ef2aSThomas Huth * feature. 1837fcf5ef2aSThomas Huth */ 1838fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1839fcf5ef2aSThomas Huth 1840b13c91c0SRichard Henderson /* 1841b13c91c0SRichard Henderson * Disable the security extension feature bits in the processor 1842b13c91c0SRichard Henderson * feature registers as well. 1843fcf5ef2aSThomas Huth */ 1844b13c91c0SRichard Henderson cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); 1845033a4f15SRichard Henderson cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); 1846b13c91c0SRichard Henderson cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, 1847b13c91c0SRichard Henderson ID_AA64PFR0, EL3, 0); 1848fcf5ef2aSThomas Huth } 1849fcf5ef2aSThomas Huth 1850c25bd18aSPeter Maydell if (!cpu->has_el2) { 1851c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1852c25bd18aSPeter Maydell } 1853c25bd18aSPeter Maydell 1854d6f02ce3SWei Huang if (!cpu->has_pmu) { 1855fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 185657a4a11bSAaron Lindsay } 185757a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1858bf8d0969SAaron Lindsay OS pmu_init(cpu); 185957a4a11bSAaron Lindsay 186057a4a11bSAaron Lindsay if (!kvm_enabled()) { 1861033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1862033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1863fcf5ef2aSThomas Huth } 18644e7beb0cSAaron Lindsay OS 18654e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 18664e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 18674e7beb0cSAaron Lindsay OS cpu); 18684e7beb0cSAaron Lindsay OS #endif 186957a4a11bSAaron Lindsay } else { 18702a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 18712a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1872a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 187357a4a11bSAaron Lindsay cpu->pmceid0 = 0; 187457a4a11bSAaron Lindsay cpu->pmceid1 = 0; 187557a4a11bSAaron Lindsay } 1876fcf5ef2aSThomas Huth 1877fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1878b13c91c0SRichard Henderson /* 1879b13c91c0SRichard Henderson * Disable the hypervisor feature bits in the processor feature 1880b13c91c0SRichard Henderson * registers if we don't have EL2. 1881fcf5ef2aSThomas Huth */ 1882b13c91c0SRichard Henderson cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, 1883b13c91c0SRichard Henderson ID_AA64PFR0, EL2, 0); 1884b13c91c0SRichard Henderson cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, 1885b13c91c0SRichard Henderson ID_PFR1, VIRTUALIZATION, 0); 1886fcf5ef2aSThomas Huth } 1887fcf5ef2aSThomas Huth 18886f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 18896f4e1405SRichard Henderson if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { 18906f4e1405SRichard Henderson /* 18916f4e1405SRichard Henderson * Disable the MTE feature bits if we do not have tag-memory 18926f4e1405SRichard Henderson * provided by the machine. 18936f4e1405SRichard Henderson */ 18946f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 18956f4e1405SRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); 18966f4e1405SRichard Henderson } 18976f4e1405SRichard Henderson #endif 18986f4e1405SRichard Henderson 1899f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1900f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1901f50cd314SPeter Maydell */ 1902fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1903f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1904f50cd314SPeter Maydell } 1905f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1906f50cd314SPeter Maydell cpu->has_mpu = false; 1907fcf5ef2aSThomas Huth } 1908fcf5ef2aSThomas Huth 1909452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1910fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1911fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1912fcf5ef2aSThomas Huth 1913fcf5ef2aSThomas Huth if (nr > 0xff) { 1914fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1915fcf5ef2aSThomas Huth return; 1916fcf5ef2aSThomas Huth } 1917fcf5ef2aSThomas Huth 1918fcf5ef2aSThomas Huth if (nr) { 19190e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 19200e1a46bbSPeter Maydell /* PMSAv8 */ 192162c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 192262c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 192362c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 192462c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 192562c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 192662c58ee0SPeter Maydell } 19270e1a46bbSPeter Maydell } else { 1928fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1929fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1930fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1931fcf5ef2aSThomas Huth } 1932fcf5ef2aSThomas Huth } 19330e1a46bbSPeter Maydell } 1934fcf5ef2aSThomas Huth 19359901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 19369901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 19379901c576SPeter Maydell 19389901c576SPeter Maydell if (nr > 0xff) { 19399901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 19409901c576SPeter Maydell return; 19419901c576SPeter Maydell } 19429901c576SPeter Maydell 19439901c576SPeter Maydell if (nr) { 19449901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 19459901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 19469901c576SPeter Maydell } 19479901c576SPeter Maydell } 19489901c576SPeter Maydell 194991db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 195091db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 195191db4642SCédric Le Goater } 195291db4642SCédric Le Goater 1953fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1954fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1955fcf5ef2aSThomas Huth 1956fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1957fcf5ef2aSThomas Huth 1958fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1959cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1960cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 19618bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 1962cc7d44c2SLike Xu 19638bce44a2SRichard Henderson /* 19648bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 19658bce44a2SRichard Henderson * the first call to cpu_address_space_init. 19668bce44a2SRichard Henderson */ 19678bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19688bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 19698bce44a2SRichard Henderson } else { 19708bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 19718bce44a2SRichard Henderson } 19721d2091bcSPeter Maydell 19738bce44a2SRichard Henderson if (has_secure) { 1974fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1975fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1976fcf5ef2aSThomas Huth } 197780ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 197880ceb07aSPeter Xu cpu->secure_memory); 1979fcf5ef2aSThomas Huth } 19808bce44a2SRichard Henderson 19818bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19828bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 19838bce44a2SRichard Henderson cpu->tag_memory); 19848bce44a2SRichard Henderson if (has_secure) { 19858bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 19868bce44a2SRichard Henderson cpu->secure_tag_memory); 19878bce44a2SRichard Henderson } 19888bce44a2SRichard Henderson } 19898bce44a2SRichard Henderson 199080ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1991f9a69711SAlistair Francis 1992f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1993f9a69711SAlistair Francis if (cpu->core_count == -1) { 1994f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1995f9a69711SAlistair Francis } 1996fcf5ef2aSThomas Huth #endif 1997fcf5ef2aSThomas Huth 1998a4157b80SRichard Henderson if (tcg_enabled()) { 1999a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 2000a4157b80SRichard Henderson 2001a4157b80SRichard Henderson /* 2002a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 2003a4157b80SRichard Henderson * 2004a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 2005a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 2006a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 2007a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 2008a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 2009a4157b80SRichard Henderson */ 2010a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 2011a4157b80SRichard Henderson 2012a4157b80SRichard Henderson /* 2013a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 2014a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 2015a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 2016a4157b80SRichard Henderson */ 2017a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 2018a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 2019a4157b80SRichard Henderson } 2020a4157b80SRichard Henderson } 2021a4157b80SRichard Henderson 2022fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 2023fcf5ef2aSThomas Huth cpu_reset(cs); 2024fcf5ef2aSThomas Huth 2025fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 2026fcf5ef2aSThomas Huth } 2027fcf5ef2aSThomas Huth 2028fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 2029fcf5ef2aSThomas Huth { 2030fcf5ef2aSThomas Huth ObjectClass *oc; 2031fcf5ef2aSThomas Huth char *typename; 2032fcf5ef2aSThomas Huth char **cpuname; 2033a0032cc5SPeter Maydell const char *cpunamestr; 2034fcf5ef2aSThomas Huth 2035fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 2036a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 2037a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 2038a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 2039a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 2040a0032cc5SPeter Maydell */ 2041a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 2042a0032cc5SPeter Maydell cpunamestr = "max"; 2043a0032cc5SPeter Maydell } 2044a0032cc5SPeter Maydell #endif 2045a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 2046fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 2047fcf5ef2aSThomas Huth g_strfreev(cpuname); 2048fcf5ef2aSThomas Huth g_free(typename); 2049fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 2050fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 2051fcf5ef2aSThomas Huth return NULL; 2052fcf5ef2aSThomas Huth } 2053fcf5ef2aSThomas Huth return oc; 2054fcf5ef2aSThomas Huth } 2055fcf5ef2aSThomas Huth 2056fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2057e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 2058fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2059fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 206015f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2061f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2062fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2063fcf5ef2aSThomas Huth }; 2064fcf5ef2aSThomas Huth 2065fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2066fcf5ef2aSThomas Huth { 2067fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2068fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2069fcf5ef2aSThomas Huth 2070fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2071fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2072fcf5ef2aSThomas Huth } 2073fcf5ef2aSThomas Huth return g_strdup("arm"); 2074fcf5ef2aSThomas Huth } 2075fcf5ef2aSThomas Huth 20768b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 20778b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h" 20788b80bd28SPhilippe Mathieu-Daudé 20798b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = { 208008928c6dSPhilippe Mathieu-Daudé .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug, 2081faf39e82SPhilippe Mathieu-Daudé .asidx_from_attrs = arm_asidx_from_attrs, 2082715e3c1aSPhilippe Mathieu-Daudé .write_elf32_note = arm_cpu_write_elf32_note, 2083715e3c1aSPhilippe Mathieu-Daudé .write_elf64_note = arm_cpu_write_elf64_note, 2084da383e02SPhilippe Mathieu-Daudé .virtio_is_big_endian = arm_cpu_virtio_is_big_endian, 2085feece4d0SPhilippe Mathieu-Daudé .legacy_vmsd = &vmstate_arm_cpu, 20868b80bd28SPhilippe Mathieu-Daudé }; 20878b80bd28SPhilippe Mathieu-Daudé #endif 20888b80bd28SPhilippe Mathieu-Daudé 208978271684SClaudio Fontana #ifdef CONFIG_TCG 209011906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = { 209178271684SClaudio Fontana .initialize = arm_translate_init, 209278271684SClaudio Fontana .synchronize_from_tb = arm_cpu_synchronize_from_tb, 209378271684SClaudio Fontana .debug_excp_handler = arm_debug_excp_handler, 209478271684SClaudio Fontana 20959b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY 20969b12b6b4SRichard Henderson .record_sigsegv = arm_cpu_record_sigsegv, 209739a099caSRichard Henderson .record_sigbus = arm_cpu_record_sigbus, 20989b12b6b4SRichard Henderson #else 20999b12b6b4SRichard Henderson .tlb_fill = arm_cpu_tlb_fill, 2100083afd18SPhilippe Mathieu-Daudé .cpu_exec_interrupt = arm_cpu_exec_interrupt, 210178271684SClaudio Fontana .do_interrupt = arm_cpu_do_interrupt, 210278271684SClaudio Fontana .do_transaction_failed = arm_cpu_do_transaction_failed, 210378271684SClaudio Fontana .do_unaligned_access = arm_cpu_do_unaligned_access, 210478271684SClaudio Fontana .adjust_watchpoint_address = arm_adjust_watchpoint_address, 210578271684SClaudio Fontana .debug_check_watchpoint = arm_debug_check_watchpoint, 2106b00d86bcSRichard Henderson .debug_check_breakpoint = arm_debug_check_breakpoint, 210778271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 210878271684SClaudio Fontana }; 210978271684SClaudio Fontana #endif /* CONFIG_TCG */ 211078271684SClaudio Fontana 2111fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2112fcf5ef2aSThomas Huth { 2113fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2114fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2115fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2116fcf5ef2aSThomas Huth 2117bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2118bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2119fcf5ef2aSThomas Huth 21204f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2121781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2122fcf5ef2aSThomas Huth 2123fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2124fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2125fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2126fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 2127fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2128fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 21297350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 21308b80bd28SPhilippe Mathieu-Daudé cc->sysemu_ops = &arm_sysemu_ops; 2131fcf5ef2aSThomas Huth #endif 2132fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2133fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2134fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2135200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2136fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2137fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 213878271684SClaudio Fontana 213974d7fc7fSRichard Henderson #ifdef CONFIG_TCG 214078271684SClaudio Fontana cc->tcg_ops = &arm_tcg_ops; 2141cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */ 2142fcf5ef2aSThomas Huth } 2143fcf5ef2aSThomas Huth 214451e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 214551e5ef45SMarc-André Lureau { 214651e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 214751e5ef45SMarc-André Lureau 214851e5ef45SMarc-André Lureau acc->info->initfn(obj); 214951e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 215051e5ef45SMarc-André Lureau } 215151e5ef45SMarc-André Lureau 215251e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 215351e5ef45SMarc-André Lureau { 215451e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 215551e5ef45SMarc-André Lureau 215651e5ef45SMarc-André Lureau acc->info = data; 215751e5ef45SMarc-André Lureau } 215851e5ef45SMarc-André Lureau 215937bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2160fcf5ef2aSThomas Huth { 2161fcf5ef2aSThomas Huth TypeInfo type_info = { 2162fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2163fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2164d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 216551e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2166fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 216751e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 216851e5ef45SMarc-André Lureau .class_data = (void *)info, 2169fcf5ef2aSThomas Huth }; 2170fcf5ef2aSThomas Huth 2171fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2172fcf5ef2aSThomas Huth type_register(&type_info); 2173fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2174fcf5ef2aSThomas Huth } 2175fcf5ef2aSThomas Huth 2176fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2177fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2178fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2179fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2180d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 2181fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2182fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2183fcf5ef2aSThomas Huth .abstract = true, 2184fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2185fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2186fcf5ef2aSThomas Huth }; 2187fcf5ef2aSThomas Huth 2188fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2189fcf5ef2aSThomas Huth { 2190fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2191fcf5ef2aSThomas Huth } 2192fcf5ef2aSThomas Huth 2193fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2194