1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth #include "qemu/error-report.h" 23fcf5ef2aSThomas Huth #include "qapi/error.h" 24fcf5ef2aSThomas Huth #include "cpu.h" 25fcf5ef2aSThomas Huth #include "internals.h" 26fcf5ef2aSThomas Huth #include "qemu-common.h" 27fcf5ef2aSThomas Huth #include "exec/exec-all.h" 28fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 29fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 30fcf5ef2aSThomas Huth #include "hw/loader.h" 31fcf5ef2aSThomas Huth #endif 32fcf5ef2aSThomas Huth #include "hw/arm/arm.h" 33fcf5ef2aSThomas Huth #include "sysemu/sysemu.h" 34b3946626SVincent Palatin #include "sysemu/hw_accel.h" 35fcf5ef2aSThomas Huth #include "kvm_arm.h" 36fcf5ef2aSThomas Huth 37fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 38fcf5ef2aSThomas Huth { 39fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 40fcf5ef2aSThomas Huth 41fcf5ef2aSThomas Huth cpu->env.regs[15] = value; 42fcf5ef2aSThomas Huth } 43fcf5ef2aSThomas Huth 44fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 45fcf5ef2aSThomas Huth { 46fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 47fcf5ef2aSThomas Huth 48fcf5ef2aSThomas Huth return !cpu->powered_off 49fcf5ef2aSThomas Huth && cs->interrupt_request & 50fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 51fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 52fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 53fcf5ef2aSThomas Huth } 54fcf5ef2aSThomas Huth 55fcf5ef2aSThomas Huth void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHook *hook, 56fcf5ef2aSThomas Huth void *opaque) 57fcf5ef2aSThomas Huth { 58fcf5ef2aSThomas Huth /* We currently only support registering a single hook function */ 59fcf5ef2aSThomas Huth assert(!cpu->el_change_hook); 60fcf5ef2aSThomas Huth cpu->el_change_hook = hook; 61fcf5ef2aSThomas Huth cpu->el_change_hook_opaque = opaque; 62fcf5ef2aSThomas Huth } 63fcf5ef2aSThomas Huth 64fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 65fcf5ef2aSThomas Huth { 66fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 67fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 68fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 69fcf5ef2aSThomas Huth 70fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 71fcf5ef2aSThomas Huth return; 72fcf5ef2aSThomas Huth } 73fcf5ef2aSThomas Huth 74fcf5ef2aSThomas Huth if (ri->resetfn) { 75fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 76fcf5ef2aSThomas Huth return; 77fcf5ef2aSThomas Huth } 78fcf5ef2aSThomas Huth 79fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 80fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 81fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 82fcf5ef2aSThomas Huth * (like the pxa2xx ones). 83fcf5ef2aSThomas Huth */ 84fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 85fcf5ef2aSThomas Huth return; 86fcf5ef2aSThomas Huth } 87fcf5ef2aSThomas Huth 88fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 89fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 90fcf5ef2aSThomas Huth } else { 91fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 92fcf5ef2aSThomas Huth } 93fcf5ef2aSThomas Huth } 94fcf5ef2aSThomas Huth 95fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 96fcf5ef2aSThomas Huth { 97fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 98fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 99fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 100fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 101fcf5ef2aSThomas Huth */ 102fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 103fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 104fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 105fcf5ef2aSThomas Huth 106fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 107fcf5ef2aSThomas Huth return; 108fcf5ef2aSThomas Huth } 109fcf5ef2aSThomas Huth 110fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 111fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 112fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 113fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 114fcf5ef2aSThomas Huth } 115fcf5ef2aSThomas Huth 116fcf5ef2aSThomas Huth /* CPUClass::reset() */ 117fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s) 118fcf5ef2aSThomas Huth { 119fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 120fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 121fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 122fcf5ef2aSThomas Huth 123fcf5ef2aSThomas Huth acc->parent_reset(s); 124fcf5ef2aSThomas Huth 1251f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1261f5c00cfSAlex Bennée 127fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 128fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 129fcf5ef2aSThomas Huth 130fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 131fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0; 132fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1; 133fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2; 134fcf5ef2aSThomas Huth 135fcf5ef2aSThomas Huth cpu->powered_off = cpu->start_powered_off; 136fcf5ef2aSThomas Huth s->halted = cpu->start_powered_off; 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 139fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 140fcf5ef2aSThomas Huth } 141fcf5ef2aSThomas Huth 142fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 143fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 144fcf5ef2aSThomas Huth env->aarch64 = 1; 145fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 146fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 147fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 148fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 149fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 150fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 151fcf5ef2aSThomas Huth #else 152fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 153fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 154fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 155fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 156fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 157fcf5ef2aSThomas Huth } else { 158fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 159fcf5ef2aSThomas Huth } 160fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 161fcf5ef2aSThomas Huth #endif 162fcf5ef2aSThomas Huth } else { 163fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 164fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 165fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 166fcf5ef2aSThomas Huth #endif 167fcf5ef2aSThomas Huth } 168fcf5ef2aSThomas Huth 169fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 170fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 171fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 172fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 173fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 174fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 175fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 176fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 177fcf5ef2aSThomas Huth } 178fcf5ef2aSThomas Huth #else 179fcf5ef2aSThomas Huth /* SVC mode with interrupts disabled. */ 180fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 181fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 182dc7abe4dSMichael Davidsaver 183531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 184fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 185fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 186fcf5ef2aSThomas Huth uint8_t *rom; 187fcf5ef2aSThomas Huth 188dc7abe4dSMichael Davidsaver /* For M profile we store FAULTMASK and PRIMASK in the 189dc7abe4dSMichael Davidsaver * PSTATE F and I bits; these are both clear at reset. 190dc7abe4dSMichael Davidsaver */ 191dc7abe4dSMichael Davidsaver env->daif &= ~(PSTATE_I | PSTATE_F); 1922c4da50dSPeter Maydell 1932c4da50dSPeter Maydell /* The reset value of this bit is IMPDEF, but ARM recommends 1942c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 1952c4da50dSPeter Maydell * it dependent on CPU model. 1962c4da50dSPeter Maydell */ 1972c4da50dSPeter Maydell env->v7m.ccr = R_V7M_CCR_STKALIGN_MASK; 1982c4da50dSPeter Maydell 199056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 200056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 201056f43dfSPeter Maydell 202dc7abe4dSMichael Davidsaver /* Load the initial SP and PC from the vector table at address 0 */ 203fcf5ef2aSThomas Huth rom = rom_ptr(0); 204fcf5ef2aSThomas Huth if (rom) { 205fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 206fcf5ef2aSThomas Huth * copied into physical memory. 207fcf5ef2aSThomas Huth */ 208fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 209fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 210fcf5ef2aSThomas Huth } else { 211fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 212fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 213fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 214fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 215fcf5ef2aSThomas Huth */ 216fcf5ef2aSThomas Huth initial_msp = ldl_phys(s->as, 0); 217fcf5ef2aSThomas Huth initial_pc = ldl_phys(s->as, 4); 218fcf5ef2aSThomas Huth } 219fcf5ef2aSThomas Huth 220fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 221fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 222fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 223fcf5ef2aSThomas Huth } 224fcf5ef2aSThomas Huth 225fcf5ef2aSThomas Huth /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 226fcf5ef2aSThomas Huth * executing as AArch32 then check if highvecs are enabled and 227fcf5ef2aSThomas Huth * adjust the PC accordingly. 228fcf5ef2aSThomas Huth */ 229fcf5ef2aSThomas Huth if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 230fcf5ef2aSThomas Huth env->regs[15] = 0xFFFF0000; 231fcf5ef2aSThomas Huth } 232fcf5ef2aSThomas Huth 233fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 0; 234fcf5ef2aSThomas Huth #endif 235fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 236fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 237fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 238fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 239fcf5ef2aSThomas Huth &env->vfp.fp_status); 240fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 241fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 242fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 243fcf5ef2aSThomas Huth if (kvm_enabled()) { 244fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 245fcf5ef2aSThomas Huth } 246fcf5ef2aSThomas Huth #endif 247fcf5ef2aSThomas Huth 248fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 249fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 250fcf5ef2aSThomas Huth } 251fcf5ef2aSThomas Huth 252fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 253fcf5ef2aSThomas Huth { 254fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 255fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 256fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 257fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 258fcf5ef2aSThomas Huth uint32_t target_el; 259fcf5ef2aSThomas Huth uint32_t excp_idx; 260fcf5ef2aSThomas Huth bool ret = false; 261fcf5ef2aSThomas Huth 262fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 263fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 264fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 265fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 266fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 267fcf5ef2aSThomas Huth env->exception.target_el = target_el; 268fcf5ef2aSThomas Huth cc->do_interrupt(cs); 269fcf5ef2aSThomas Huth ret = true; 270fcf5ef2aSThomas Huth } 271fcf5ef2aSThomas Huth } 272fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 273fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 274fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 275fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 276fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 277fcf5ef2aSThomas Huth env->exception.target_el = target_el; 278fcf5ef2aSThomas Huth cc->do_interrupt(cs); 279fcf5ef2aSThomas Huth ret = true; 280fcf5ef2aSThomas Huth } 281fcf5ef2aSThomas Huth } 282fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 283fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 284fcf5ef2aSThomas Huth target_el = 1; 285fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 286fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 287fcf5ef2aSThomas Huth env->exception.target_el = target_el; 288fcf5ef2aSThomas Huth cc->do_interrupt(cs); 289fcf5ef2aSThomas Huth ret = true; 290fcf5ef2aSThomas Huth } 291fcf5ef2aSThomas Huth } 292fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 293fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 294fcf5ef2aSThomas Huth target_el = 1; 295fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 296fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 297fcf5ef2aSThomas Huth env->exception.target_el = target_el; 298fcf5ef2aSThomas Huth cc->do_interrupt(cs); 299fcf5ef2aSThomas Huth ret = true; 300fcf5ef2aSThomas Huth } 301fcf5ef2aSThomas Huth } 302fcf5ef2aSThomas Huth 303fcf5ef2aSThomas Huth return ret; 304fcf5ef2aSThomas Huth } 305fcf5ef2aSThomas Huth 306fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 307542b3478SMichael Davidsaver static void arm_v7m_unassigned_access(CPUState *cpu, hwaddr addr, 308542b3478SMichael Davidsaver bool is_write, bool is_exec, int opaque, 309542b3478SMichael Davidsaver unsigned size) 310542b3478SMichael Davidsaver { 311542b3478SMichael Davidsaver ARMCPU *arm = ARM_CPU(cpu); 312542b3478SMichael Davidsaver CPUARMState *env = &arm->env; 313542b3478SMichael Davidsaver 314542b3478SMichael Davidsaver /* ARMv7-M interrupt return works by loading a magic value into the PC. 315542b3478SMichael Davidsaver * On real hardware the load causes the return to occur. The qemu 316542b3478SMichael Davidsaver * implementation performs the jump normally, then does the exception 317542b3478SMichael Davidsaver * return by throwing a special exception when when the CPU tries to 318542b3478SMichael Davidsaver * execute code at the magic address. 319542b3478SMichael Davidsaver */ 320542b3478SMichael Davidsaver if (env->v7m.exception != 0 && addr >= 0xfffffff0 && is_exec) { 321542b3478SMichael Davidsaver cpu->exception_index = EXCP_EXCEPTION_EXIT; 322542b3478SMichael Davidsaver cpu_loop_exit(cpu); 323542b3478SMichael Davidsaver } 324542b3478SMichael Davidsaver 325542b3478SMichael Davidsaver /* In real hardware an attempt to access parts of the address space 326542b3478SMichael Davidsaver * with nothing there will usually cause an external abort. 327542b3478SMichael Davidsaver * However our QEMU board models are often missing device models where 328542b3478SMichael Davidsaver * the guest can boot anyway with the default read-as-zero/writes-ignored 329542b3478SMichael Davidsaver * behaviour that you get without a QEMU unassigned_access hook. 330542b3478SMichael Davidsaver * So just return here to retain that default behaviour. 331542b3478SMichael Davidsaver */ 332542b3478SMichael Davidsaver } 333542b3478SMichael Davidsaver 334fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 335fcf5ef2aSThomas Huth { 336fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 337fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 338fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 339fcf5ef2aSThomas Huth bool ret = false; 340fcf5ef2aSThomas Huth 341fcf5ef2aSThomas Huth 342fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ 343fcf5ef2aSThomas Huth && !(env->daif & PSTATE_F)) { 344fcf5ef2aSThomas Huth cs->exception_index = EXCP_FIQ; 345fcf5ef2aSThomas Huth cc->do_interrupt(cs); 346fcf5ef2aSThomas Huth ret = true; 347fcf5ef2aSThomas Huth } 348fcf5ef2aSThomas Huth /* ARMv7-M interrupt return works by loading a magic value 349fcf5ef2aSThomas Huth * into the PC. On real hardware the load causes the 350fcf5ef2aSThomas Huth * return to occur. The qemu implementation performs the 351fcf5ef2aSThomas Huth * jump normally, then does the exception return when the 352fcf5ef2aSThomas Huth * CPU tries to execute code at the magic address. 353fcf5ef2aSThomas Huth * This will cause the magic PC value to be pushed to 354fcf5ef2aSThomas Huth * the stack if an interrupt occurred at the wrong time. 355fcf5ef2aSThomas Huth * We avoid this by disabling interrupts when 356fcf5ef2aSThomas Huth * pc contains a magic address. 357fcf5ef2aSThomas Huth */ 358fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD 359fcf5ef2aSThomas Huth && !(env->daif & PSTATE_I) 360fcf5ef2aSThomas Huth && (env->regs[15] < 0xfffffff0)) { 361fcf5ef2aSThomas Huth cs->exception_index = EXCP_IRQ; 362fcf5ef2aSThomas Huth cc->do_interrupt(cs); 363fcf5ef2aSThomas Huth ret = true; 364fcf5ef2aSThomas Huth } 365fcf5ef2aSThomas Huth return ret; 366fcf5ef2aSThomas Huth } 367fcf5ef2aSThomas Huth #endif 368fcf5ef2aSThomas Huth 369fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 370fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 371fcf5ef2aSThomas Huth { 372fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 373fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 374fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 375fcf5ef2aSThomas Huth static const int mask[] = { 376fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 377fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 378fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 379fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 380fcf5ef2aSThomas Huth }; 381fcf5ef2aSThomas Huth 382fcf5ef2aSThomas Huth switch (irq) { 383fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 384fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 385fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 386fcf5ef2aSThomas Huth /* fall through */ 387fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 388fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 389fcf5ef2aSThomas Huth if (level) { 390fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 391fcf5ef2aSThomas Huth } else { 392fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 393fcf5ef2aSThomas Huth } 394fcf5ef2aSThomas Huth break; 395fcf5ef2aSThomas Huth default: 396fcf5ef2aSThomas Huth g_assert_not_reached(); 397fcf5ef2aSThomas Huth } 398fcf5ef2aSThomas Huth } 399fcf5ef2aSThomas Huth 400fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 401fcf5ef2aSThomas Huth { 402fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 403fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 404fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 405fcf5ef2aSThomas Huth int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT; 406fcf5ef2aSThomas Huth 407fcf5ef2aSThomas Huth switch (irq) { 408fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 409fcf5ef2aSThomas Huth kvm_irq |= KVM_ARM_IRQ_CPU_IRQ; 410fcf5ef2aSThomas Huth break; 411fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 412fcf5ef2aSThomas Huth kvm_irq |= KVM_ARM_IRQ_CPU_FIQ; 413fcf5ef2aSThomas Huth break; 414fcf5ef2aSThomas Huth default: 415fcf5ef2aSThomas Huth g_assert_not_reached(); 416fcf5ef2aSThomas Huth } 417fcf5ef2aSThomas Huth kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT; 418fcf5ef2aSThomas Huth kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0); 419fcf5ef2aSThomas Huth #endif 420fcf5ef2aSThomas Huth } 421fcf5ef2aSThomas Huth 422fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 423fcf5ef2aSThomas Huth { 424fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 425fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 428fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 429fcf5ef2aSThomas Huth } 430fcf5ef2aSThomas Huth 431fcf5ef2aSThomas Huth #endif 432fcf5ef2aSThomas Huth 433fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature) 434fcf5ef2aSThomas Huth { 435fcf5ef2aSThomas Huth env->features |= 1ULL << feature; 436fcf5ef2aSThomas Huth } 437fcf5ef2aSThomas Huth 438fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature) 439fcf5ef2aSThomas Huth { 440fcf5ef2aSThomas Huth env->features &= ~(1ULL << feature); 441fcf5ef2aSThomas Huth } 442fcf5ef2aSThomas Huth 443fcf5ef2aSThomas Huth static int 444fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 445fcf5ef2aSThomas Huth { 446fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 447fcf5ef2aSThomas Huth } 448fcf5ef2aSThomas Huth 449fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 450fcf5ef2aSThomas Huth { 451fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 452fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 453fcf5ef2aSThomas Huth 454fcf5ef2aSThomas Huth if (is_a64(env)) { 455fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 456fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 457fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 458fcf5ef2aSThomas Huth */ 459fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 460fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 461fcf5ef2aSThomas Huth #endif 462fcf5ef2aSThomas Huth } else if (env->thumb) { 463fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 464fcf5ef2aSThomas Huth } else { 465fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 466fcf5ef2aSThomas Huth } 467fcf5ef2aSThomas Huth if (bswap_code(arm_sctlr_b(env))) { 468fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 469fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 470fcf5ef2aSThomas Huth #else 471fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 472fcf5ef2aSThomas Huth #endif 473fcf5ef2aSThomas Huth } 474fcf5ef2aSThomas Huth } 475fcf5ef2aSThomas Huth 476fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 477fcf5ef2aSThomas Huth { 478fcf5ef2aSThomas Huth CPUState *cs = CPU(obj); 479fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 480fcf5ef2aSThomas Huth static bool inited; 481fcf5ef2aSThomas Huth 482fcf5ef2aSThomas Huth cs->env_ptr = &cpu->env; 483fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 484fcf5ef2aSThomas Huth g_free, g_free); 485fcf5ef2aSThomas Huth 486fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 487fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 488fcf5ef2aSThomas Huth if (kvm_enabled()) { 489fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 490fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 491fcf5ef2aSThomas Huth */ 492fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 493fcf5ef2aSThomas Huth } else { 494fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 495fcf5ef2aSThomas Huth } 496fcf5ef2aSThomas Huth 497fcf5ef2aSThomas Huth cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 498fcf5ef2aSThomas Huth arm_gt_ptimer_cb, cpu); 499fcf5ef2aSThomas Huth cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 500fcf5ef2aSThomas Huth arm_gt_vtimer_cb, cpu); 501fcf5ef2aSThomas Huth cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 502fcf5ef2aSThomas Huth arm_gt_htimer_cb, cpu); 503fcf5ef2aSThomas Huth cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 504fcf5ef2aSThomas Huth arm_gt_stimer_cb, cpu); 505fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 506fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 507aa1b3111SPeter Maydell 508aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 509aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 510fcf5ef2aSThomas Huth #endif 511fcf5ef2aSThomas Huth 512fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 513fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 514fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 515fcf5ef2aSThomas Huth */ 516fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 517fcf5ef2aSThomas Huth cpu->psci_version = 1; /* By default assume PSCI v0.1 */ 518fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 519fcf5ef2aSThomas Huth 520fcf5ef2aSThomas Huth if (tcg_enabled()) { 521fcf5ef2aSThomas Huth cpu->psci_version = 2; /* TCG implements PSCI 0.2 */ 522fcf5ef2aSThomas Huth if (!inited) { 523fcf5ef2aSThomas Huth inited = true; 524fcf5ef2aSThomas Huth arm_translate_init(); 525fcf5ef2aSThomas Huth } 526fcf5ef2aSThomas Huth } 527fcf5ef2aSThomas Huth } 528fcf5ef2aSThomas Huth 529fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 530fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 531fcf5ef2aSThomas Huth 532fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 533fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 534fcf5ef2aSThomas Huth 535fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 536fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 537fcf5ef2aSThomas Huth 538c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 539c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 540c25bd18aSPeter Maydell 541fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 542fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 543fcf5ef2aSThomas Huth 544*3a062d57SJulian Brown static Property arm_cpu_cfgend_property = 545*3a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 546*3a062d57SJulian Brown 547fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */ 548fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property = 549fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true); 550fcf5ef2aSThomas Huth 551fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 552fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 553fcf5ef2aSThomas Huth 554fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 555fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("pmsav7-dregion", ARMCPU, pmsav7_dregion, 16); 556fcf5ef2aSThomas Huth 557fcf5ef2aSThomas Huth static void arm_cpu_post_init(Object *obj) 558fcf5ef2aSThomas Huth { 559fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 560fcf5ef2aSThomas Huth 561fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 562fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 563fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property, 564fcf5ef2aSThomas Huth &error_abort); 565fcf5ef2aSThomas Huth } 566fcf5ef2aSThomas Huth 567fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 568fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property, 569fcf5ef2aSThomas Huth &error_abort); 570fcf5ef2aSThomas Huth } 571fcf5ef2aSThomas Huth 572fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 573fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property, 574fcf5ef2aSThomas Huth &error_abort); 575fcf5ef2aSThomas Huth } 576fcf5ef2aSThomas Huth 577fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 578fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 579fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 580fcf5ef2aSThomas Huth */ 581fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property, 582fcf5ef2aSThomas Huth &error_abort); 583fcf5ef2aSThomas Huth 584fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 585fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 586fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 587fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 588fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 589fcf5ef2aSThomas Huth OBJ_PROP_LINK_UNREF_ON_RELEASE, 590fcf5ef2aSThomas Huth &error_abort); 591fcf5ef2aSThomas Huth #endif 592fcf5ef2aSThomas Huth } 593fcf5ef2aSThomas Huth 594c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 595c25bd18aSPeter Maydell qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property, 596c25bd18aSPeter Maydell &error_abort); 597c25bd18aSPeter Maydell } 598c25bd18aSPeter Maydell 599fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 600fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property, 601fcf5ef2aSThomas Huth &error_abort); 602fcf5ef2aSThomas Huth } 603fcf5ef2aSThomas Huth 604fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_MPU)) { 605fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property, 606fcf5ef2aSThomas Huth &error_abort); 607fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 608fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 609fcf5ef2aSThomas Huth &arm_cpu_pmsav7_dregion_property, 610fcf5ef2aSThomas Huth &error_abort); 611fcf5ef2aSThomas Huth } 612fcf5ef2aSThomas Huth } 613fcf5ef2aSThomas Huth 614*3a062d57SJulian Brown qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, 615*3a062d57SJulian Brown &error_abort); 616fcf5ef2aSThomas Huth } 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 619fcf5ef2aSThomas Huth { 620fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 621fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 622fcf5ef2aSThomas Huth } 623fcf5ef2aSThomas Huth 624fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 625fcf5ef2aSThomas Huth { 626fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 627fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 628fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 629fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 630fcf5ef2aSThomas Huth int pagebits; 631fcf5ef2aSThomas Huth Error *local_err = NULL; 632fcf5ef2aSThomas Huth 633fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 634fcf5ef2aSThomas Huth if (local_err != NULL) { 635fcf5ef2aSThomas Huth error_propagate(errp, local_err); 636fcf5ef2aSThomas Huth return; 637fcf5ef2aSThomas Huth } 638fcf5ef2aSThomas Huth 639fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 640fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 641fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7); 642fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_ARM_DIV); 643fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 644fcf5ef2aSThomas Huth } 645fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 646fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 647fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 648fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 649fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 650fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 651fcf5ef2aSThomas Huth } else { 652fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 653fcf5ef2aSThomas Huth } 65491db4642SCédric Le Goater 65591db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 65691db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 65791db4642SCédric Le Goater */ 65891db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 659fcf5ef2aSThomas Huth } 660fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 661fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 662fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 663fcf5ef2aSThomas Huth } 664fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 665fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 666fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 667fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 668fcf5ef2aSThomas Huth } 669fcf5ef2aSThomas Huth } 670fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 671fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 672fcf5ef2aSThomas Huth } 673fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_M)) { 674fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DIV); 675fcf5ef2aSThomas Huth } 676fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_ARM_DIV)) { 677fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DIV); 678fcf5ef2aSThomas Huth } 679fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_VFP4)) { 680fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VFP3); 681fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VFP_FP16); 682fcf5ef2aSThomas Huth } 683fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_VFP3)) { 684fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VFP); 685fcf5ef2aSThomas Huth } 686fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 687fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 688fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_PXN); 689fcf5ef2aSThomas Huth } 690fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 691fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 692fcf5ef2aSThomas Huth } 693fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 694fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 695fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 696fcf5ef2aSThomas Huth } 697fcf5ef2aSThomas Huth 698fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 699fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 700fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_MPU)) { 701fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 702fcf5ef2aSThomas Huth * can use 4K pages. 703fcf5ef2aSThomas Huth */ 704fcf5ef2aSThomas Huth pagebits = 12; 705fcf5ef2aSThomas Huth } else { 706fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 707fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 708fcf5ef2aSThomas Huth */ 709fcf5ef2aSThomas Huth pagebits = 10; 710fcf5ef2aSThomas Huth } 711fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 712fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 713fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 714fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 715fcf5ef2aSThomas Huth */ 716fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 717fcf5ef2aSThomas Huth "system is using"); 718fcf5ef2aSThomas Huth return; 719fcf5ef2aSThomas Huth } 720fcf5ef2aSThomas Huth 721fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 722fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 723fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 724fcf5ef2aSThomas Huth * so these bits always RAZ. 725fcf5ef2aSThomas Huth */ 726fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 727fcf5ef2aSThomas Huth uint32_t Aff1 = cs->cpu_index / ARM_DEFAULT_CPUS_PER_CLUSTER; 728fcf5ef2aSThomas Huth uint32_t Aff0 = cs->cpu_index % ARM_DEFAULT_CPUS_PER_CLUSTER; 729fcf5ef2aSThomas Huth cpu->mp_affinity = (Aff1 << ARM_AFF1_SHIFT) | Aff0; 730fcf5ef2aSThomas Huth } 731fcf5ef2aSThomas Huth 732fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 733fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 734fcf5ef2aSThomas Huth } 735fcf5ef2aSThomas Huth 736*3a062d57SJulian Brown if (cpu->cfgend) { 737*3a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 738*3a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 739*3a062d57SJulian Brown } else { 740*3a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 741*3a062d57SJulian Brown } 742*3a062d57SJulian Brown } 743*3a062d57SJulian Brown 744fcf5ef2aSThomas Huth if (!cpu->has_el3) { 745fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 746fcf5ef2aSThomas Huth * feature. 747fcf5ef2aSThomas Huth */ 748fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 749fcf5ef2aSThomas Huth 750fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 751fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 752fcf5ef2aSThomas Huth */ 753fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf0; 754fcf5ef2aSThomas Huth cpu->id_aa64pfr0 &= ~0xf000; 755fcf5ef2aSThomas Huth } 756fcf5ef2aSThomas Huth 757c25bd18aSPeter Maydell if (!cpu->has_el2) { 758c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 759c25bd18aSPeter Maydell } 760c25bd18aSPeter Maydell 761fcf5ef2aSThomas Huth if (!cpu->has_pmu || !kvm_enabled()) { 762fcf5ef2aSThomas Huth cpu->has_pmu = false; 763fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 764fcf5ef2aSThomas Huth } 765fcf5ef2aSThomas Huth 766fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 767fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 768fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 769fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 770fcf5ef2aSThomas Huth */ 771fcf5ef2aSThomas Huth cpu->id_aa64pfr0 &= ~0xf00; 772fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf000; 773fcf5ef2aSThomas Huth } 774fcf5ef2aSThomas Huth 775fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 776fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_MPU); 777fcf5ef2aSThomas Huth } 778fcf5ef2aSThomas Huth 779fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_MPU) && 780fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 781fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 782fcf5ef2aSThomas Huth 783fcf5ef2aSThomas Huth if (nr > 0xff) { 784fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 785fcf5ef2aSThomas Huth return; 786fcf5ef2aSThomas Huth } 787fcf5ef2aSThomas Huth 788fcf5ef2aSThomas Huth if (nr) { 789fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 790fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 791fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 792fcf5ef2aSThomas Huth } 793fcf5ef2aSThomas Huth } 794fcf5ef2aSThomas Huth 79591db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 79691db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 79791db4642SCédric Le Goater } 79891db4642SCédric Le Goater 799fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 800fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 801fcf5ef2aSThomas Huth 802fcf5ef2aSThomas Huth init_cpreg_list(cpu); 803fcf5ef2aSThomas Huth 804fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 805fcf5ef2aSThomas Huth if (cpu->has_el3) { 806fcf5ef2aSThomas Huth cs->num_ases = 2; 807fcf5ef2aSThomas Huth } else { 808fcf5ef2aSThomas Huth cs->num_ases = 1; 809fcf5ef2aSThomas Huth } 810fcf5ef2aSThomas Huth 811fcf5ef2aSThomas Huth if (cpu->has_el3) { 812fcf5ef2aSThomas Huth AddressSpace *as; 813fcf5ef2aSThomas Huth 814fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 815fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 816fcf5ef2aSThomas Huth } 817fcf5ef2aSThomas Huth as = address_space_init_shareable(cpu->secure_memory, 818fcf5ef2aSThomas Huth "cpu-secure-memory"); 819fcf5ef2aSThomas Huth cpu_address_space_init(cs, as, ARMASIdx_S); 820fcf5ef2aSThomas Huth } 821fcf5ef2aSThomas Huth cpu_address_space_init(cs, 822fcf5ef2aSThomas Huth address_space_init_shareable(cs->memory, 823fcf5ef2aSThomas Huth "cpu-memory"), 824fcf5ef2aSThomas Huth ARMASIdx_NS); 825fcf5ef2aSThomas Huth #endif 826fcf5ef2aSThomas Huth 827fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 828fcf5ef2aSThomas Huth cpu_reset(cs); 829fcf5ef2aSThomas Huth 830fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 831fcf5ef2aSThomas Huth } 832fcf5ef2aSThomas Huth 833fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 834fcf5ef2aSThomas Huth { 835fcf5ef2aSThomas Huth ObjectClass *oc; 836fcf5ef2aSThomas Huth char *typename; 837fcf5ef2aSThomas Huth char **cpuname; 838fcf5ef2aSThomas Huth 839fcf5ef2aSThomas Huth if (!cpu_model) { 840fcf5ef2aSThomas Huth return NULL; 841fcf5ef2aSThomas Huth } 842fcf5ef2aSThomas Huth 843fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 844fcf5ef2aSThomas Huth typename = g_strdup_printf("%s-" TYPE_ARM_CPU, cpuname[0]); 845fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 846fcf5ef2aSThomas Huth g_strfreev(cpuname); 847fcf5ef2aSThomas Huth g_free(typename); 848fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 849fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 850fcf5ef2aSThomas Huth return NULL; 851fcf5ef2aSThomas Huth } 852fcf5ef2aSThomas Huth return oc; 853fcf5ef2aSThomas Huth } 854fcf5ef2aSThomas Huth 855fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */ 856fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 857fcf5ef2aSThomas Huth 858fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj) 859fcf5ef2aSThomas Huth { 860fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 861fcf5ef2aSThomas Huth 862fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm926"; 863fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 864fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 865fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 866fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 867fcf5ef2aSThomas Huth cpu->midr = 0x41069265; 868fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41011090; 869fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 870fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 871fcf5ef2aSThomas Huth } 872fcf5ef2aSThomas Huth 873fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj) 874fcf5ef2aSThomas Huth { 875fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 876fcf5ef2aSThomas Huth 877fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm946"; 878fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 879fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_MPU); 880fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 881fcf5ef2aSThomas Huth cpu->midr = 0x41059461; 882fcf5ef2aSThomas Huth cpu->ctr = 0x0f004006; 883fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 884fcf5ef2aSThomas Huth } 885fcf5ef2aSThomas Huth 886fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj) 887fcf5ef2aSThomas Huth { 888fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 889fcf5ef2aSThomas Huth 890fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1026"; 891fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 892fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 893fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_AUXCR); 894fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 895fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 896fcf5ef2aSThomas Huth cpu->midr = 0x4106a262; 897fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410110a0; 898fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 899fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 900fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 901fcf5ef2aSThomas Huth { 902fcf5ef2aSThomas Huth /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ 903fcf5ef2aSThomas Huth ARMCPRegInfo ifar = { 904fcf5ef2aSThomas Huth .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, 905fcf5ef2aSThomas Huth .access = PL1_RW, 906fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns), 907fcf5ef2aSThomas Huth .resetvalue = 0 908fcf5ef2aSThomas Huth }; 909fcf5ef2aSThomas Huth define_one_arm_cp_reg(cpu, &ifar); 910fcf5ef2aSThomas Huth } 911fcf5ef2aSThomas Huth } 912fcf5ef2aSThomas Huth 913fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj) 914fcf5ef2aSThomas Huth { 915fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 916fcf5ef2aSThomas Huth /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an 917fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 918fcf5ef2aSThomas Huth * have the v6K features. 919fcf5ef2aSThomas Huth * These ID register values are correct for 1136 but may be wrong 920fcf5ef2aSThomas Huth * for 1136_r2 (in particular r0p2 does not actually implement most 921fcf5ef2aSThomas Huth * of the ID registers). 922fcf5ef2aSThomas Huth */ 923fcf5ef2aSThomas Huth 924fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 925fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 926fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 927fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 928fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 929fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 930fcf5ef2aSThomas Huth cpu->midr = 0x4107b362; 931fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 932fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11111111; 933fcf5ef2aSThomas Huth cpu->mvfr1 = 0x00000000; 934fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 935fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 936fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 937fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 938fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x2; 939fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 940fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 941fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 942fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222110; 943fcf5ef2aSThomas Huth cpu->id_isar0 = 0x00140011; 944fcf5ef2aSThomas Huth cpu->id_isar1 = 0x12002111; 945fcf5ef2aSThomas Huth cpu->id_isar2 = 0x11231111; 946fcf5ef2aSThomas Huth cpu->id_isar3 = 0x01102131; 947fcf5ef2aSThomas Huth cpu->id_isar4 = 0x141; 948fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 949fcf5ef2aSThomas Huth } 950fcf5ef2aSThomas Huth 951fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj) 952fcf5ef2aSThomas Huth { 953fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 954fcf5ef2aSThomas Huth 955fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 956fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 957fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 958fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 959fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 960fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 961fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 962fcf5ef2aSThomas Huth cpu->midr = 0x4117b363; 963fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 964fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11111111; 965fcf5ef2aSThomas Huth cpu->mvfr1 = 0x00000000; 966fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 967fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 968fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 969fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 970fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x2; 971fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 972fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 973fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 974fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222110; 975fcf5ef2aSThomas Huth cpu->id_isar0 = 0x00140011; 976fcf5ef2aSThomas Huth cpu->id_isar1 = 0x12002111; 977fcf5ef2aSThomas Huth cpu->id_isar2 = 0x11231111; 978fcf5ef2aSThomas Huth cpu->id_isar3 = 0x01102131; 979fcf5ef2aSThomas Huth cpu->id_isar4 = 0x141; 980fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 981fcf5ef2aSThomas Huth } 982fcf5ef2aSThomas Huth 983fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj) 984fcf5ef2aSThomas Huth { 985fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 986fcf5ef2aSThomas Huth 987fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1176"; 988fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 989fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 990fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 991fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 992fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 993fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 994fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 995fcf5ef2aSThomas Huth cpu->midr = 0x410fb767; 996fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b5; 997fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11111111; 998fcf5ef2aSThomas Huth cpu->mvfr1 = 0x00000000; 999fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1000fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1001fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1002fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1003fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x33; 1004fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1005fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1006fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1007fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222100; 1008fcf5ef2aSThomas Huth cpu->id_isar0 = 0x0140011; 1009fcf5ef2aSThomas Huth cpu->id_isar1 = 0x12002111; 1010fcf5ef2aSThomas Huth cpu->id_isar2 = 0x11231121; 1011fcf5ef2aSThomas Huth cpu->id_isar3 = 0x01102131; 1012fcf5ef2aSThomas Huth cpu->id_isar4 = 0x01141; 1013fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1014fcf5ef2aSThomas Huth } 1015fcf5ef2aSThomas Huth 1016fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj) 1017fcf5ef2aSThomas Huth { 1018fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1019fcf5ef2aSThomas Huth 1020fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm11mpcore"; 1021fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1022fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1023fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 1024fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_MPIDR); 1025fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1026fcf5ef2aSThomas Huth cpu->midr = 0x410fb022; 1027fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 1028fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11111111; 1029fcf5ef2aSThomas Huth cpu->mvfr1 = 0x00000000; 1030fcf5ef2aSThomas Huth cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */ 1031fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1032fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1033fcf5ef2aSThomas Huth cpu->id_dfr0 = 0; 1034fcf5ef2aSThomas Huth cpu->id_afr0 = 0x2; 1035fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01100103; 1036fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10020302; 1037fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222000; 1038fcf5ef2aSThomas Huth cpu->id_isar0 = 0x00100011; 1039fcf5ef2aSThomas Huth cpu->id_isar1 = 0x12002111; 1040fcf5ef2aSThomas Huth cpu->id_isar2 = 0x11221011; 1041fcf5ef2aSThomas Huth cpu->id_isar3 = 0x01102131; 1042fcf5ef2aSThomas Huth cpu->id_isar4 = 0x141; 1043fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 1044fcf5ef2aSThomas Huth } 1045fcf5ef2aSThomas Huth 1046fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj) 1047fcf5ef2aSThomas Huth { 1048fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1049fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1050fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 1051fcf5ef2aSThomas Huth cpu->midr = 0x410fc231; 1052fcf5ef2aSThomas Huth } 1053fcf5ef2aSThomas Huth 1054fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj) 1055fcf5ef2aSThomas Huth { 1056fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1057fcf5ef2aSThomas Huth 1058fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1059fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 1060fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 1061fcf5ef2aSThomas Huth cpu->midr = 0x410fc240; /* r0p0 */ 1062fcf5ef2aSThomas Huth } 1063fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data) 1064fcf5ef2aSThomas Huth { 1065fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(oc); 1066fcf5ef2aSThomas Huth 1067fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1068fcf5ef2aSThomas Huth cc->do_interrupt = arm_v7m_cpu_do_interrupt; 1069fcf5ef2aSThomas Huth #endif 1070fcf5ef2aSThomas Huth 1071542b3478SMichael Davidsaver cc->do_unassigned_access = arm_v7m_unassigned_access; 1072fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt; 1073fcf5ef2aSThomas Huth } 1074fcf5ef2aSThomas Huth 1075fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = { 1076fcf5ef2aSThomas Huth /* Dummy the TCM region regs for the moment */ 1077fcf5ef2aSThomas Huth { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, 1078fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 1079fcf5ef2aSThomas Huth { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1, 1080fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 1081fcf5ef2aSThomas Huth REGINFO_SENTINEL 1082fcf5ef2aSThomas Huth }; 1083fcf5ef2aSThomas Huth 1084fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj) 1085fcf5ef2aSThomas Huth { 1086fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1087fcf5ef2aSThomas Huth 1088fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1089fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV); 1090fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); 1091fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 1092fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_MPU); 1093fcf5ef2aSThomas Huth cpu->midr = 0x411fc153; /* r1p3 */ 1094fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x0131; 1095fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x001; 1096fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x010400; 1097fcf5ef2aSThomas Huth cpu->id_afr0 = 0x0; 1098fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x0210030; 1099fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x00000000; 1100fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01200000; 1101fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x0211; 1102fcf5ef2aSThomas Huth cpu->id_isar0 = 0x2101111; 1103fcf5ef2aSThomas Huth cpu->id_isar1 = 0x13112111; 1104fcf5ef2aSThomas Huth cpu->id_isar2 = 0x21232141; 1105fcf5ef2aSThomas Huth cpu->id_isar3 = 0x01112131; 1106fcf5ef2aSThomas Huth cpu->id_isar4 = 0x0010142; 1107fcf5ef2aSThomas Huth cpu->id_isar5 = 0x0; 1108fcf5ef2aSThomas Huth cpu->mp_is_up = true; 1109fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexr5_cp_reginfo); 1110fcf5ef2aSThomas Huth } 1111fcf5ef2aSThomas Huth 1112fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = { 1113fcf5ef2aSThomas Huth { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0, 1114fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1115fcf5ef2aSThomas Huth { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1116fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1117fcf5ef2aSThomas Huth REGINFO_SENTINEL 1118fcf5ef2aSThomas Huth }; 1119fcf5ef2aSThomas Huth 1120fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj) 1121fcf5ef2aSThomas Huth { 1122fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1123fcf5ef2aSThomas Huth 1124fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a8"; 1125fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1126fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP3); 1127fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1128fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1129fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1130fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1131fcf5ef2aSThomas Huth cpu->midr = 0x410fc080; 1132fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410330c0; 1133fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11110222; 11340f194473SJulian Brown cpu->mvfr1 = 0x00011111; 1135fcf5ef2aSThomas Huth cpu->ctr = 0x82048004; 1136fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1137fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1138fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1139fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x400; 1140fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1141fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x31100003; 1142fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1143fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01202000; 1144fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x11; 1145fcf5ef2aSThomas Huth cpu->id_isar0 = 0x00101111; 1146fcf5ef2aSThomas Huth cpu->id_isar1 = 0x12112111; 1147fcf5ef2aSThomas Huth cpu->id_isar2 = 0x21232031; 1148fcf5ef2aSThomas Huth cpu->id_isar3 = 0x11112131; 1149fcf5ef2aSThomas Huth cpu->id_isar4 = 0x00111142; 1150fcf5ef2aSThomas Huth cpu->dbgdidr = 0x15141000; 1151fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (2 << 24) | 3; 1152fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */ 1153fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */ 1154fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */ 1155fcf5ef2aSThomas Huth cpu->reset_auxcr = 2; 1156fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa8_cp_reginfo); 1157fcf5ef2aSThomas Huth } 1158fcf5ef2aSThomas Huth 1159fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = { 1160fcf5ef2aSThomas Huth /* power_control should be set to maximum latency. Again, 1161fcf5ef2aSThomas Huth * default to 0 and set by private hook 1162fcf5ef2aSThomas Huth */ 1163fcf5ef2aSThomas Huth { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, 1164fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1165fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) }, 1166fcf5ef2aSThomas Huth { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1, 1167fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1168fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) }, 1169fcf5ef2aSThomas Huth { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2, 1170fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1171fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) }, 1172fcf5ef2aSThomas Huth { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, 1173fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1174fcf5ef2aSThomas Huth /* TLB lockdown control */ 1175fcf5ef2aSThomas Huth { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2, 1176fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1177fcf5ef2aSThomas Huth { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4, 1178fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1179fcf5ef2aSThomas Huth { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2, 1180fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1181fcf5ef2aSThomas Huth { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2, 1182fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1183fcf5ef2aSThomas Huth { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, 1184fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1185fcf5ef2aSThomas Huth REGINFO_SENTINEL 1186fcf5ef2aSThomas Huth }; 1187fcf5ef2aSThomas Huth 1188fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj) 1189fcf5ef2aSThomas Huth { 1190fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1191fcf5ef2aSThomas Huth 1192fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a9"; 1193fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1194fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP3); 1195fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP_FP16); 1196fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1197fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1198fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1199fcf5ef2aSThomas Huth /* Note that A9 supports the MP extensions even for 1200fcf5ef2aSThomas Huth * A9UP and single-core A9MP (which are both different 1201fcf5ef2aSThomas Huth * and valid configurations; we don't model A9UP). 1202fcf5ef2aSThomas Huth */ 1203fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 1204fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR); 1205fcf5ef2aSThomas Huth cpu->midr = 0x410fc090; 1206fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41033090; 1207fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11110222; 1208fcf5ef2aSThomas Huth cpu->mvfr1 = 0x01111111; 1209fcf5ef2aSThomas Huth cpu->ctr = 0x80038003; 1210fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1211fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1212fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1213fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x000; 1214fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1215fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x00100103; 1216fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1217fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01230000; 1218fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x00002111; 1219fcf5ef2aSThomas Huth cpu->id_isar0 = 0x00101111; 1220fcf5ef2aSThomas Huth cpu->id_isar1 = 0x13112111; 1221fcf5ef2aSThomas Huth cpu->id_isar2 = 0x21232041; 1222fcf5ef2aSThomas Huth cpu->id_isar3 = 0x11112131; 1223fcf5ef2aSThomas Huth cpu->id_isar4 = 0x00111142; 1224fcf5ef2aSThomas Huth cpu->dbgdidr = 0x35141000; 1225fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (1 << 24) | 3; 1226fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ 1227fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */ 1228fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa9_cp_reginfo); 1229fcf5ef2aSThomas Huth } 1230fcf5ef2aSThomas Huth 1231fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1232fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) 1233fcf5ef2aSThomas Huth { 1234fcf5ef2aSThomas Huth /* Linux wants the number of processors from here. 1235fcf5ef2aSThomas Huth * Might as well set the interrupt-controller bit too. 1236fcf5ef2aSThomas Huth */ 1237fcf5ef2aSThomas Huth return ((smp_cpus - 1) << 24) | (1 << 23); 1238fcf5ef2aSThomas Huth } 1239fcf5ef2aSThomas Huth #endif 1240fcf5ef2aSThomas Huth 1241fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = { 1242fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1243fcf5ef2aSThomas Huth { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1244fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read, 1245fcf5ef2aSThomas Huth .writefn = arm_cp_write_ignore, }, 1246fcf5ef2aSThomas Huth #endif 1247fcf5ef2aSThomas Huth { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, 1248fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1249fcf5ef2aSThomas Huth REGINFO_SENTINEL 1250fcf5ef2aSThomas Huth }; 1251fcf5ef2aSThomas Huth 1252fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj) 1253fcf5ef2aSThomas Huth { 1254fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1255fcf5ef2aSThomas Huth 1256fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a7"; 1257fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1258fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 1259fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1260fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1261fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); 1262fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 1263fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1264fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 1265fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_LPAE); 1266fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1267fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7; 1268fcf5ef2aSThomas Huth cpu->midr = 0x410fc075; 1269fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41023075; 1270fcf5ef2aSThomas Huth cpu->mvfr0 = 0x10110222; 1271fcf5ef2aSThomas Huth cpu->mvfr1 = 0x11111111; 1272fcf5ef2aSThomas Huth cpu->ctr = 0x84448003; 1273fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1274fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 1275fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 1276fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x02010555; 1277fcf5ef2aSThomas Huth cpu->pmceid0 = 0x00000000; 1278fcf5ef2aSThomas Huth cpu->pmceid1 = 0x00000000; 1279fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 1280fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x10101105; 1281fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x40000000; 1282fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01240000; 1283fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x02102211; 1284fcf5ef2aSThomas Huth cpu->id_isar0 = 0x01101110; 1285fcf5ef2aSThomas Huth cpu->id_isar1 = 0x13112111; 1286fcf5ef2aSThomas Huth cpu->id_isar2 = 0x21232041; 1287fcf5ef2aSThomas Huth cpu->id_isar3 = 0x11112131; 1288fcf5ef2aSThomas Huth cpu->id_isar4 = 0x10011142; 1289fcf5ef2aSThomas Huth cpu->dbgdidr = 0x3515f005; 1290fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 1291fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 1292fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 1293fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 1294fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */ 1295fcf5ef2aSThomas Huth } 1296fcf5ef2aSThomas Huth 1297fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj) 1298fcf5ef2aSThomas Huth { 1299fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1300fcf5ef2aSThomas Huth 1301fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a15"; 1302fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1303fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 1304fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1305fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1306fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); 1307fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 1308fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1309fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 1310fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_LPAE); 1311fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1312fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; 1313fcf5ef2aSThomas Huth cpu->midr = 0x412fc0f1; 1314fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410430f0; 1315fcf5ef2aSThomas Huth cpu->mvfr0 = 0x10110222; 1316fcf5ef2aSThomas Huth cpu->mvfr1 = 0x11111111; 1317fcf5ef2aSThomas Huth cpu->ctr = 0x8444c004; 1318fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1319fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 1320fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 1321fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x02010555; 1322fcf5ef2aSThomas Huth cpu->pmceid0 = 0x0000000; 1323fcf5ef2aSThomas Huth cpu->pmceid1 = 0x00000000; 1324fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 1325fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x10201105; 1326fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1327fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01240000; 1328fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x02102211; 1329fcf5ef2aSThomas Huth cpu->id_isar0 = 0x02101110; 1330fcf5ef2aSThomas Huth cpu->id_isar1 = 0x13112111; 1331fcf5ef2aSThomas Huth cpu->id_isar2 = 0x21232041; 1332fcf5ef2aSThomas Huth cpu->id_isar3 = 0x11112131; 1333fcf5ef2aSThomas Huth cpu->id_isar4 = 0x10011142; 1334fcf5ef2aSThomas Huth cpu->dbgdidr = 0x3515f021; 1335fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 1336fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 1337fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 1338fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 1339fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); 1340fcf5ef2aSThomas Huth } 1341fcf5ef2aSThomas Huth 1342fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj) 1343fcf5ef2aSThomas Huth { 1344fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1345fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V4T); 1346fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_OMAPCP); 1347fcf5ef2aSThomas Huth cpu->midr = ARM_CPUID_TI925T; 1348fcf5ef2aSThomas Huth cpu->ctr = 0x5109149; 1349fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1350fcf5ef2aSThomas Huth } 1351fcf5ef2aSThomas Huth 1352fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj) 1353fcf5ef2aSThomas Huth { 1354fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1355fcf5ef2aSThomas Huth 1356fcf5ef2aSThomas Huth cpu->dtb_compatible = "intel,sa1100"; 1357fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 1358fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1359fcf5ef2aSThomas Huth cpu->midr = 0x4401A11B; 1360fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1361fcf5ef2aSThomas Huth } 1362fcf5ef2aSThomas Huth 1363fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj) 1364fcf5ef2aSThomas Huth { 1365fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1366fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 1367fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1368fcf5ef2aSThomas Huth cpu->midr = 0x6901B119; 1369fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1370fcf5ef2aSThomas Huth } 1371fcf5ef2aSThomas Huth 1372fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj) 1373fcf5ef2aSThomas Huth { 1374fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1375fcf5ef2aSThomas Huth 1376fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1377fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1378fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1379fcf5ef2aSThomas Huth cpu->midr = 0x69052100; 1380fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1381fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1382fcf5ef2aSThomas Huth } 1383fcf5ef2aSThomas Huth 1384fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj) 1385fcf5ef2aSThomas Huth { 1386fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1387fcf5ef2aSThomas Huth 1388fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1389fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1390fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1391fcf5ef2aSThomas Huth cpu->midr = 0x69052d00; 1392fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1393fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1394fcf5ef2aSThomas Huth } 1395fcf5ef2aSThomas Huth 1396fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj) 1397fcf5ef2aSThomas Huth { 1398fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1399fcf5ef2aSThomas Huth 1400fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1401fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1402fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1403fcf5ef2aSThomas Huth cpu->midr = 0x69052903; 1404fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1405fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1406fcf5ef2aSThomas Huth } 1407fcf5ef2aSThomas Huth 1408fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj) 1409fcf5ef2aSThomas Huth { 1410fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1411fcf5ef2aSThomas Huth 1412fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1413fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1414fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1415fcf5ef2aSThomas Huth cpu->midr = 0x69052d05; 1416fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1417fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1418fcf5ef2aSThomas Huth } 1419fcf5ef2aSThomas Huth 1420fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj) 1421fcf5ef2aSThomas Huth { 1422fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1423fcf5ef2aSThomas Huth 1424fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1425fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1426fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1427fcf5ef2aSThomas Huth cpu->midr = 0x69052d06; 1428fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1429fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1430fcf5ef2aSThomas Huth } 1431fcf5ef2aSThomas Huth 1432fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj) 1433fcf5ef2aSThomas Huth { 1434fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1435fcf5ef2aSThomas Huth 1436fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1437fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1438fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1439fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1440fcf5ef2aSThomas Huth cpu->midr = 0x69054110; 1441fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1442fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1443fcf5ef2aSThomas Huth } 1444fcf5ef2aSThomas Huth 1445fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj) 1446fcf5ef2aSThomas Huth { 1447fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1448fcf5ef2aSThomas Huth 1449fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1450fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1451fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1452fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1453fcf5ef2aSThomas Huth cpu->midr = 0x69054111; 1454fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1455fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1456fcf5ef2aSThomas Huth } 1457fcf5ef2aSThomas Huth 1458fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj) 1459fcf5ef2aSThomas Huth { 1460fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1461fcf5ef2aSThomas Huth 1462fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1463fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1464fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1465fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1466fcf5ef2aSThomas Huth cpu->midr = 0x69054112; 1467fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1468fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1469fcf5ef2aSThomas Huth } 1470fcf5ef2aSThomas Huth 1471fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj) 1472fcf5ef2aSThomas Huth { 1473fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1474fcf5ef2aSThomas Huth 1475fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1476fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1477fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1478fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1479fcf5ef2aSThomas Huth cpu->midr = 0x69054113; 1480fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1481fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1482fcf5ef2aSThomas Huth } 1483fcf5ef2aSThomas Huth 1484fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj) 1485fcf5ef2aSThomas Huth { 1486fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1487fcf5ef2aSThomas Huth 1488fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1489fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1490fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1491fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1492fcf5ef2aSThomas Huth cpu->midr = 0x69054114; 1493fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1494fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1495fcf5ef2aSThomas Huth } 1496fcf5ef2aSThomas Huth 1497fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj) 1498fcf5ef2aSThomas Huth { 1499fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1500fcf5ef2aSThomas Huth 1501fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1502fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1503fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1504fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1505fcf5ef2aSThomas Huth cpu->midr = 0x69054117; 1506fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1507fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1508fcf5ef2aSThomas Huth } 1509fcf5ef2aSThomas Huth 1510fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 1511fcf5ef2aSThomas Huth static void arm_any_initfn(Object *obj) 1512fcf5ef2aSThomas Huth { 1513fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1514fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8); 1515fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 1516fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1517fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1518fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8_AES); 1519fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); 1520fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); 1521fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); 1522fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CRC); 1523fcf5ef2aSThomas Huth cpu->midr = 0xffffffff; 1524fcf5ef2aSThomas Huth } 1525fcf5ef2aSThomas Huth #endif 1526fcf5ef2aSThomas Huth 1527fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */ 1528fcf5ef2aSThomas Huth 1529fcf5ef2aSThomas Huth typedef struct ARMCPUInfo { 1530fcf5ef2aSThomas Huth const char *name; 1531fcf5ef2aSThomas Huth void (*initfn)(Object *obj); 1532fcf5ef2aSThomas Huth void (*class_init)(ObjectClass *oc, void *data); 1533fcf5ef2aSThomas Huth } ARMCPUInfo; 1534fcf5ef2aSThomas Huth 1535fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = { 1536fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 1537fcf5ef2aSThomas Huth { .name = "arm926", .initfn = arm926_initfn }, 1538fcf5ef2aSThomas Huth { .name = "arm946", .initfn = arm946_initfn }, 1539fcf5ef2aSThomas Huth { .name = "arm1026", .initfn = arm1026_initfn }, 1540fcf5ef2aSThomas Huth /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an 1541fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 1542fcf5ef2aSThomas Huth * have the v6K features. 1543fcf5ef2aSThomas Huth */ 1544fcf5ef2aSThomas Huth { .name = "arm1136-r2", .initfn = arm1136_r2_initfn }, 1545fcf5ef2aSThomas Huth { .name = "arm1136", .initfn = arm1136_initfn }, 1546fcf5ef2aSThomas Huth { .name = "arm1176", .initfn = arm1176_initfn }, 1547fcf5ef2aSThomas Huth { .name = "arm11mpcore", .initfn = arm11mpcore_initfn }, 1548fcf5ef2aSThomas Huth { .name = "cortex-m3", .initfn = cortex_m3_initfn, 1549fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 1550fcf5ef2aSThomas Huth { .name = "cortex-m4", .initfn = cortex_m4_initfn, 1551fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 1552fcf5ef2aSThomas Huth { .name = "cortex-r5", .initfn = cortex_r5_initfn }, 1553fcf5ef2aSThomas Huth { .name = "cortex-a7", .initfn = cortex_a7_initfn }, 1554fcf5ef2aSThomas Huth { .name = "cortex-a8", .initfn = cortex_a8_initfn }, 1555fcf5ef2aSThomas Huth { .name = "cortex-a9", .initfn = cortex_a9_initfn }, 1556fcf5ef2aSThomas Huth { .name = "cortex-a15", .initfn = cortex_a15_initfn }, 1557fcf5ef2aSThomas Huth { .name = "ti925t", .initfn = ti925t_initfn }, 1558fcf5ef2aSThomas Huth { .name = "sa1100", .initfn = sa1100_initfn }, 1559fcf5ef2aSThomas Huth { .name = "sa1110", .initfn = sa1110_initfn }, 1560fcf5ef2aSThomas Huth { .name = "pxa250", .initfn = pxa250_initfn }, 1561fcf5ef2aSThomas Huth { .name = "pxa255", .initfn = pxa255_initfn }, 1562fcf5ef2aSThomas Huth { .name = "pxa260", .initfn = pxa260_initfn }, 1563fcf5ef2aSThomas Huth { .name = "pxa261", .initfn = pxa261_initfn }, 1564fcf5ef2aSThomas Huth { .name = "pxa262", .initfn = pxa262_initfn }, 1565fcf5ef2aSThomas Huth /* "pxa270" is an alias for "pxa270-a0" */ 1566fcf5ef2aSThomas Huth { .name = "pxa270", .initfn = pxa270a0_initfn }, 1567fcf5ef2aSThomas Huth { .name = "pxa270-a0", .initfn = pxa270a0_initfn }, 1568fcf5ef2aSThomas Huth { .name = "pxa270-a1", .initfn = pxa270a1_initfn }, 1569fcf5ef2aSThomas Huth { .name = "pxa270-b0", .initfn = pxa270b0_initfn }, 1570fcf5ef2aSThomas Huth { .name = "pxa270-b1", .initfn = pxa270b1_initfn }, 1571fcf5ef2aSThomas Huth { .name = "pxa270-c0", .initfn = pxa270c0_initfn }, 1572fcf5ef2aSThomas Huth { .name = "pxa270-c5", .initfn = pxa270c5_initfn }, 1573fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 1574fcf5ef2aSThomas Huth { .name = "any", .initfn = arm_any_initfn }, 1575fcf5ef2aSThomas Huth #endif 1576fcf5ef2aSThomas Huth #endif 1577fcf5ef2aSThomas Huth { .name = NULL } 1578fcf5ef2aSThomas Huth }; 1579fcf5ef2aSThomas Huth 1580fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 1581fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), 1582fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), 1583fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), 1584fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 1585fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 1586fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 1587fcf5ef2aSThomas Huth }; 1588fcf5ef2aSThomas Huth 1589fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 1590fcf5ef2aSThomas Huth static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw, 1591fcf5ef2aSThomas Huth int mmu_idx) 1592fcf5ef2aSThomas Huth { 1593fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 1594fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1595fcf5ef2aSThomas Huth 1596fcf5ef2aSThomas Huth env->exception.vaddress = address; 1597fcf5ef2aSThomas Huth if (rw == 2) { 1598fcf5ef2aSThomas Huth cs->exception_index = EXCP_PREFETCH_ABORT; 1599fcf5ef2aSThomas Huth } else { 1600fcf5ef2aSThomas Huth cs->exception_index = EXCP_DATA_ABORT; 1601fcf5ef2aSThomas Huth } 1602fcf5ef2aSThomas Huth return 1; 1603fcf5ef2aSThomas Huth } 1604fcf5ef2aSThomas Huth #endif 1605fcf5ef2aSThomas Huth 1606fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 1607fcf5ef2aSThomas Huth { 1608fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 1609fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1610fcf5ef2aSThomas Huth 1611fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 1612fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 1613fcf5ef2aSThomas Huth } 1614fcf5ef2aSThomas Huth return g_strdup("arm"); 1615fcf5ef2aSThomas Huth } 1616fcf5ef2aSThomas Huth 1617fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 1618fcf5ef2aSThomas Huth { 1619fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 1620fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 1621fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 1622fcf5ef2aSThomas Huth 1623fcf5ef2aSThomas Huth acc->parent_realize = dc->realize; 1624fcf5ef2aSThomas Huth dc->realize = arm_cpu_realizefn; 1625fcf5ef2aSThomas Huth dc->props = arm_cpu_properties; 1626fcf5ef2aSThomas Huth 1627fcf5ef2aSThomas Huth acc->parent_reset = cc->reset; 1628fcf5ef2aSThomas Huth cc->reset = arm_cpu_reset; 1629fcf5ef2aSThomas Huth 1630fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 1631fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 1632fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_cpu_exec_interrupt; 1633fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 1634fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 1635fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 1636fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 1637fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 1638fcf5ef2aSThomas Huth cc->handle_mmu_fault = arm_cpu_handle_mmu_fault; 1639fcf5ef2aSThomas Huth #else 1640fcf5ef2aSThomas Huth cc->do_interrupt = arm_cpu_do_interrupt; 1641fcf5ef2aSThomas Huth cc->do_unaligned_access = arm_cpu_do_unaligned_access; 1642fcf5ef2aSThomas Huth cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug; 1643fcf5ef2aSThomas Huth cc->asidx_from_attrs = arm_asidx_from_attrs; 1644fcf5ef2aSThomas Huth cc->vmsd = &vmstate_arm_cpu; 1645fcf5ef2aSThomas Huth cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian; 1646fcf5ef2aSThomas Huth cc->write_elf64_note = arm_cpu_write_elf64_note; 1647fcf5ef2aSThomas Huth cc->write_elf32_note = arm_cpu_write_elf32_note; 1648fcf5ef2aSThomas Huth #endif 1649fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 1650fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 1651fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 1652fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 1653fcf5ef2aSThomas Huth cc->debug_excp_handler = arm_debug_excp_handler; 1654fcf5ef2aSThomas Huth cc->debug_check_watchpoint = arm_debug_check_watchpoint; 1655fcf5ef2aSThomas Huth 1656fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 1657fcf5ef2aSThomas Huth } 1658fcf5ef2aSThomas Huth 1659fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info) 1660fcf5ef2aSThomas Huth { 1661fcf5ef2aSThomas Huth TypeInfo type_info = { 1662fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 1663fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 1664fcf5ef2aSThomas Huth .instance_init = info->initfn, 1665fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 1666fcf5ef2aSThomas Huth .class_init = info->class_init, 1667fcf5ef2aSThomas Huth }; 1668fcf5ef2aSThomas Huth 1669fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 1670fcf5ef2aSThomas Huth type_register(&type_info); 1671fcf5ef2aSThomas Huth g_free((void *)type_info.name); 1672fcf5ef2aSThomas Huth } 1673fcf5ef2aSThomas Huth 1674fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 1675fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 1676fcf5ef2aSThomas Huth .parent = TYPE_CPU, 1677fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 1678fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 1679fcf5ef2aSThomas Huth .instance_post_init = arm_cpu_post_init, 1680fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 1681fcf5ef2aSThomas Huth .abstract = true, 1682fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 1683fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 1684fcf5ef2aSThomas Huth }; 1685fcf5ef2aSThomas Huth 1686fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 1687fcf5ef2aSThomas Huth { 1688fcf5ef2aSThomas Huth const ARMCPUInfo *info = arm_cpus; 1689fcf5ef2aSThomas Huth 1690fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 1691fcf5ef2aSThomas Huth 1692fcf5ef2aSThomas Huth while (info->name) { 1693fcf5ef2aSThomas Huth cpu_register(info); 1694fcf5ef2aSThomas Huth info++; 1695fcf5ef2aSThomas Huth } 1696fcf5ef2aSThomas Huth } 1697fcf5ef2aSThomas Huth 1698fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 1699