1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23a8d25326SMarkus Armbruster #include "qemu-common.h" 24181962fdSPeter Maydell #include "target/arm/idau.h" 250b8fa32fSMarkus Armbruster #include "qemu/module.h" 26fcf5ef2aSThomas Huth #include "qapi/error.h" 27f9f62e4cSPeter Maydell #include "qapi/visitor.h" 28fcf5ef2aSThomas Huth #include "cpu.h" 2978271684SClaudio Fontana #ifdef CONFIG_TCG 3078271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 3178271684SClaudio Fontana #endif /* CONFIG_TCG */ 32fcf5ef2aSThomas Huth #include "internals.h" 33fcf5ef2aSThomas Huth #include "exec/exec-all.h" 34fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 35fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 36fcf5ef2aSThomas Huth #include "hw/loader.h" 37cc7d44c2SLike Xu #include "hw/boards.h" 38fcf5ef2aSThomas Huth #endif 3914a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 40b3946626SVincent Palatin #include "sysemu/hw_accel.h" 41fcf5ef2aSThomas Huth #include "kvm_arm.h" 42585df85eSPeter Maydell #include "hvf_arm.h" 43110f6c70SRichard Henderson #include "disas/capstone.h" 4424f91e81SAlex Bennée #include "fpu/softfloat.h" 45fcf5ef2aSThomas Huth 46fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 47fcf5ef2aSThomas Huth { 48fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 4942f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 50fcf5ef2aSThomas Huth 5142f6ed91SJulia Suvorova if (is_a64(env)) { 5242f6ed91SJulia Suvorova env->pc = value; 5342f6ed91SJulia Suvorova env->thumb = 0; 5442f6ed91SJulia Suvorova } else { 5542f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5642f6ed91SJulia Suvorova env->thumb = value & 1; 5742f6ed91SJulia Suvorova } 5842f6ed91SJulia Suvorova } 5942f6ed91SJulia Suvorova 60ec62595bSEduardo Habkost #ifdef CONFIG_TCG 6178271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs, 6204a37d4cSRichard Henderson const TranslationBlock *tb) 6342f6ed91SJulia Suvorova { 6442f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6542f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6642f6ed91SJulia Suvorova 6742f6ed91SJulia Suvorova /* 6842f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 6942f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 7042f6ed91SJulia Suvorova */ 7142f6ed91SJulia Suvorova if (is_a64(env)) { 7242f6ed91SJulia Suvorova env->pc = tb->pc; 7342f6ed91SJulia Suvorova } else { 7442f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7542f6ed91SJulia Suvorova } 76fcf5ef2aSThomas Huth } 77ec62595bSEduardo Habkost #endif /* CONFIG_TCG */ 78fcf5ef2aSThomas Huth 79fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 80fcf5ef2aSThomas Huth { 81fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 82fcf5ef2aSThomas Huth 83062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 84fcf5ef2aSThomas Huth && cs->interrupt_request & 85fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 86fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 87fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 88fcf5ef2aSThomas Huth } 89fcf5ef2aSThomas Huth 90b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 91b5c53d1bSAaron Lindsay void *opaque) 92b5c53d1bSAaron Lindsay { 93b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 94b5c53d1bSAaron Lindsay 95b5c53d1bSAaron Lindsay entry->hook = hook; 96b5c53d1bSAaron Lindsay entry->opaque = opaque; 97b5c53d1bSAaron Lindsay 98b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 99b5c53d1bSAaron Lindsay } 100b5c53d1bSAaron Lindsay 10108267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 102fcf5ef2aSThomas Huth void *opaque) 103fcf5ef2aSThomas Huth { 10408267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 10508267487SAaron Lindsay 10608267487SAaron Lindsay entry->hook = hook; 10708267487SAaron Lindsay entry->opaque = opaque; 10808267487SAaron Lindsay 10908267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 110fcf5ef2aSThomas Huth } 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 113fcf5ef2aSThomas Huth { 114fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 115fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 116fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 117fcf5ef2aSThomas Huth 118fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 119fcf5ef2aSThomas Huth return; 120fcf5ef2aSThomas Huth } 121fcf5ef2aSThomas Huth 122fcf5ef2aSThomas Huth if (ri->resetfn) { 123fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 124fcf5ef2aSThomas Huth return; 125fcf5ef2aSThomas Huth } 126fcf5ef2aSThomas Huth 127fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 128fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 129fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 130fcf5ef2aSThomas Huth * (like the pxa2xx ones). 131fcf5ef2aSThomas Huth */ 132fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 133fcf5ef2aSThomas Huth return; 134fcf5ef2aSThomas Huth } 135fcf5ef2aSThomas Huth 136fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 137fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 138fcf5ef2aSThomas Huth } else { 139fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 140fcf5ef2aSThomas Huth } 141fcf5ef2aSThomas Huth } 142fcf5ef2aSThomas Huth 143fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 144fcf5ef2aSThomas Huth { 145fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 146fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 147fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 148fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 149fcf5ef2aSThomas Huth */ 150fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 151fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 152fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 153fcf5ef2aSThomas Huth 154fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 155fcf5ef2aSThomas Huth return; 156fcf5ef2aSThomas Huth } 157fcf5ef2aSThomas Huth 158fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 159fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 160fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 161fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 162fcf5ef2aSThomas Huth } 163fcf5ef2aSThomas Huth 164781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 165fcf5ef2aSThomas Huth { 166781c67caSPeter Maydell CPUState *s = CPU(dev); 167fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 168fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 169fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 170fcf5ef2aSThomas Huth 171781c67caSPeter Maydell acc->parent_reset(dev); 172fcf5ef2aSThomas Huth 1731f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1741f5c00cfSAlex Bennée 175fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 176fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 177fcf5ef2aSThomas Huth 178fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 17947576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 18047576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 18147576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 182fcf5ef2aSThomas Huth 183c1b70158SThiago Jung Bauermann cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON; 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 186fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 187fcf5ef2aSThomas Huth } 188fcf5ef2aSThomas Huth 189fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 190fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 191fcf5ef2aSThomas Huth env->aarch64 = 1; 192fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 193fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 194fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 195fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 196276c6e81SRichard Henderson /* Enable all PAC keys. */ 197276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 198276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 199fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 200fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 201802ac0e1SRichard Henderson /* and to the SVE instructions */ 202802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 2037b6a2198SAlex Bennée /* with reasonable vector length */ 2047b6a2198SAlex Bennée if (cpu_isar_feature(aa64_sve, cpu)) { 205b3d52804SRichard Henderson env->vfp.zcr_el[1] = 206b3d52804SRichard Henderson aarch64_sve_zcr_get_valid_len(cpu, cpu->sve_default_vq - 1); 2077b6a2198SAlex Bennée } 208f6a148feSRichard Henderson /* 20916c84978SRichard Henderson * Enable TBI0 but not TBI1. 21016c84978SRichard Henderson * Note that this must match useronly_clean_ptr. 211f6a148feSRichard Henderson */ 21216c84978SRichard Henderson env->cp15.tcr_el[1].raw_tcr = (1ULL << 37); 213e3232864SRichard Henderson 214e3232864SRichard Henderson /* Enable MTE */ 215e3232864SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 216e3232864SRichard Henderson /* Enable tag access, but leave TCF0 as No Effect (0). */ 217e3232864SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_ATA0; 218e3232864SRichard Henderson /* 219e3232864SRichard Henderson * Exclude all tags, so that tag 0 is always used. 220e3232864SRichard Henderson * This corresponds to Linux current->thread.gcr_incl = 0. 221e3232864SRichard Henderson * 222e3232864SRichard Henderson * Set RRND, so that helper_irg() will generate a seed later. 223e3232864SRichard Henderson * Here in cpu_reset(), the crypto subsystem has not yet been 224e3232864SRichard Henderson * initialized. 225e3232864SRichard Henderson */ 226e3232864SRichard Henderson env->cp15.gcr_el1 = 0x1ffff; 227e3232864SRichard Henderson } 228fcf5ef2aSThomas Huth #else 229fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 230fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 231fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 232fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 233fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 234fcf5ef2aSThomas Huth } else { 235fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 238fcf5ef2aSThomas Huth #endif 239fcf5ef2aSThomas Huth } else { 240fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 241fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 242fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 243fcf5ef2aSThomas Huth #endif 244fcf5ef2aSThomas Huth } 245fcf5ef2aSThomas Huth 246fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 247fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 248fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 249fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 250fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 251fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 252fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 253fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 254fcf5ef2aSThomas Huth } 255fcf5ef2aSThomas Huth #else 256060a65dfSPeter Maydell 257060a65dfSPeter Maydell /* 258060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 259060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 260060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 261060a65dfSPeter Maydell */ 262060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 263060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 264060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 265060a65dfSPeter Maydell } else { 266fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 267060a65dfSPeter Maydell } 268fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 2691426f244SPeter Maydell 2701426f244SPeter Maydell /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 2711426f244SPeter Maydell * executing as AArch32 then check if highvecs are enabled and 2721426f244SPeter Maydell * adjust the PC accordingly. 2731426f244SPeter Maydell */ 2741426f244SPeter Maydell if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 2751426f244SPeter Maydell env->regs[15] = 0xFFFF0000; 2761426f244SPeter Maydell } 2771426f244SPeter Maydell 2781426f244SPeter Maydell env->vfp.xregs[ARM_VFP_FPEXC] = 0; 279b62ceeafSPeter Maydell #endif 280dc7abe4dSMichael Davidsaver 281531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 282b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 283fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 284fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 285fcf5ef2aSThomas Huth uint8_t *rom; 28638e2a77cSPeter Maydell uint32_t vecbase; 287b62ceeafSPeter Maydell #endif 288fcf5ef2aSThomas Huth 2898128c8e8SPeter Maydell if (cpu_isar_feature(aa32_lob, cpu)) { 2908128c8e8SPeter Maydell /* 2918128c8e8SPeter Maydell * LTPSIZE is constant 4 if MVE not implemented, and resets 2928128c8e8SPeter Maydell * to an UNKNOWN value if MVE is implemented. We choose to 2938128c8e8SPeter Maydell * always reset to 4. 2948128c8e8SPeter Maydell */ 2958128c8e8SPeter Maydell env->v7m.ltpsize = 4; 29699c7834fSPeter Maydell /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ 29799c7834fSPeter Maydell env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; 29899c7834fSPeter Maydell env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; 2998128c8e8SPeter Maydell } 3008128c8e8SPeter Maydell 3011e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3021e577cc7SPeter Maydell env->v7m.secure = true; 3033b2e9344SPeter Maydell } else { 3043b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 3053b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 3063b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 3073b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 3083b2e9344SPeter Maydell */ 3093b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 31002ac2f7fSPeter Maydell /* 31102ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 31202ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 31302ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 31402ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 31502ac2f7fSPeter Maydell * Security Extension is 0xcff. 31602ac2f7fSPeter Maydell */ 31702ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 3181e577cc7SPeter Maydell } 3191e577cc7SPeter Maydell 3209d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 3212c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 3229d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 3232c4da50dSPeter Maydell */ 3249d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 3259d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 3269d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 3279d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 3289d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3299d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3309d40cd8aSPeter Maydell } 33122ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 33222ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 33322ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 33422ab3460SJulia Suvorova } 3352c4da50dSPeter Maydell 3367fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 337d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 338d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 339d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 340d33abe82SPeter Maydell } 341b62ceeafSPeter Maydell 342b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY 343056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 344056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 345056f43dfSPeter Maydell 34638e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 3477cda2149SPeter Maydell env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; 34838e2a77cSPeter Maydell 34938e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 35038e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 35175ce72b7SPeter Maydell rom = rom_ptr_for_as(s->as, vecbase, 8); 352fcf5ef2aSThomas Huth if (rom) { 353fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 354fcf5ef2aSThomas Huth * copied into physical memory. 355fcf5ef2aSThomas Huth */ 356fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 357fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 358fcf5ef2aSThomas Huth } else { 359fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 360fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 361fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 362fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 363fcf5ef2aSThomas Huth */ 36438e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 36538e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 366fcf5ef2aSThomas Huth } 367fcf5ef2aSThomas Huth 368fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 369fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 370fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 371b62ceeafSPeter Maydell #else 372b62ceeafSPeter Maydell /* 373b62ceeafSPeter Maydell * For user mode we run non-secure and with access to the FPU. 374b62ceeafSPeter Maydell * The FPU context is active (ie does not need further setup) 375b62ceeafSPeter Maydell * and is owned by non-secure. 376b62ceeafSPeter Maydell */ 377b62ceeafSPeter Maydell env->v7m.secure = false; 378b62ceeafSPeter Maydell env->v7m.nsacr = 0xcff; 379b62ceeafSPeter Maydell env->v7m.cpacr[M_REG_NS] = 0xf0ffff; 380b62ceeafSPeter Maydell env->v7m.fpccr[M_REG_S] &= 381b62ceeafSPeter Maydell ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK); 382b62ceeafSPeter Maydell env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK; 383b62ceeafSPeter Maydell #endif 384fcf5ef2aSThomas Huth } 385fcf5ef2aSThomas Huth 386dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 387dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 388dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 389dc3c4c14SPeter Maydell */ 390dc3c4c14SPeter Maydell arm_clear_exclusive(env); 391dc3c4c14SPeter Maydell 3920e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 39369ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 3940e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 39562c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 39662c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 39762c58ee0SPeter Maydell * cpu->pmsav7_dregion); 39862c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 39962c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 40062c58ee0SPeter Maydell * cpu->pmsav7_dregion); 40162c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 40262c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 40362c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 40462c58ee0SPeter Maydell * cpu->pmsav7_dregion); 40562c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 40662c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 40762c58ee0SPeter Maydell * cpu->pmsav7_dregion); 40862c58ee0SPeter Maydell } 4090e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 41069ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 41169ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 41269ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 41369ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 41469ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 41569ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 41669ceea64SPeter Maydell } 4170e1a46bbSPeter Maydell } 4181bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 4191bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 4204125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 4214125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 4224125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 4234125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 42469ceea64SPeter Maydell } 42569ceea64SPeter Maydell 4269901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 4279901c576SPeter Maydell if (cpu->sau_sregion > 0) { 4289901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 4299901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 4309901c576SPeter Maydell } 4319901c576SPeter Maydell env->sau.rnr = 0; 4329901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 4339901c576SPeter Maydell * the Cortex-M33 does. 4349901c576SPeter Maydell */ 4359901c576SPeter Maydell env->sau.ctrl = 0; 4369901c576SPeter Maydell } 4379901c576SPeter Maydell 438fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 439fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 440fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 441aaae563bSPeter Maydell set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); 442fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 443fcf5ef2aSThomas Huth &env->vfp.fp_status); 444fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 445fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 446bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 447bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 448aaae563bSPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 449aaae563bSPeter Maydell &env->vfp.standard_fp_status_f16); 450fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 451fcf5ef2aSThomas Huth if (kvm_enabled()) { 452fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 453fcf5ef2aSThomas Huth } 454fcf5ef2aSThomas Huth #endif 455fcf5ef2aSThomas Huth 456fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 457fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 458a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 459fcf5ef2aSThomas Huth } 460fcf5ef2aSThomas Huth 461083afd18SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 462083afd18SPhilippe Mathieu-Daudé 463310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 464be879556SRichard Henderson unsigned int target_el, 465be879556SRichard Henderson unsigned int cur_el, bool secure, 466be879556SRichard Henderson uint64_t hcr_el2) 467310cedf3SRichard Henderson { 468310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 469310cedf3SRichard Henderson bool pstate_unmasked; 47016e07f78SRichard Henderson bool unmasked = false; 471310cedf3SRichard Henderson 472310cedf3SRichard Henderson /* 473310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 474310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 475310cedf3SRichard Henderson * but left pending. 476310cedf3SRichard Henderson */ 477310cedf3SRichard Henderson if (cur_el > target_el) { 478310cedf3SRichard Henderson return false; 479310cedf3SRichard Henderson } 480310cedf3SRichard Henderson 481310cedf3SRichard Henderson switch (excp_idx) { 482310cedf3SRichard Henderson case EXCP_FIQ: 483310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 484310cedf3SRichard Henderson break; 485310cedf3SRichard Henderson 486310cedf3SRichard Henderson case EXCP_IRQ: 487310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 488310cedf3SRichard Henderson break; 489310cedf3SRichard Henderson 490310cedf3SRichard Henderson case EXCP_VFIQ: 491cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 492cc974d5cSRémi Denis-Courmont /* VFIQs are only taken when hypervized. */ 493310cedf3SRichard Henderson return false; 494310cedf3SRichard Henderson } 495310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 496310cedf3SRichard Henderson case EXCP_VIRQ: 497cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 498cc974d5cSRémi Denis-Courmont /* VIRQs are only taken when hypervized. */ 499310cedf3SRichard Henderson return false; 500310cedf3SRichard Henderson } 501310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 502310cedf3SRichard Henderson default: 503310cedf3SRichard Henderson g_assert_not_reached(); 504310cedf3SRichard Henderson } 505310cedf3SRichard Henderson 506310cedf3SRichard Henderson /* 507310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 508310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 509310cedf3SRichard Henderson * interrupt. 510310cedf3SRichard Henderson */ 511310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 512310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 513310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 514310cedf3SRichard Henderson /* 515310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 516310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 517310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 518310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 519310cedf3SRichard Henderson */ 520926c1b97SRémi Denis-Courmont if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) { 52116e07f78SRichard Henderson unmasked = true; 522310cedf3SRichard Henderson } 523310cedf3SRichard Henderson } else { 524310cedf3SRichard Henderson /* 525310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 526310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 527310cedf3SRichard Henderson * routing but also change the behaviour of masking. 528310cedf3SRichard Henderson */ 529310cedf3SRichard Henderson bool hcr, scr; 530310cedf3SRichard Henderson 531310cedf3SRichard Henderson switch (excp_idx) { 532310cedf3SRichard Henderson case EXCP_FIQ: 533310cedf3SRichard Henderson /* 534310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 535310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 536310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 537310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 538310cedf3SRichard Henderson * below. 539310cedf3SRichard Henderson */ 540310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 541310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 542310cedf3SRichard Henderson 543310cedf3SRichard Henderson /* 544310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 545310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 546310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 547310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 548310cedf3SRichard Henderson */ 549310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 550310cedf3SRichard Henderson break; 551310cedf3SRichard Henderson case EXCP_IRQ: 552310cedf3SRichard Henderson /* 553310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 554310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 555310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 556310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 557310cedf3SRichard Henderson * affect here. 558310cedf3SRichard Henderson */ 559310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 560310cedf3SRichard Henderson scr = false; 561310cedf3SRichard Henderson break; 562310cedf3SRichard Henderson default: 563310cedf3SRichard Henderson g_assert_not_reached(); 564310cedf3SRichard Henderson } 565310cedf3SRichard Henderson 566310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 56716e07f78SRichard Henderson unmasked = true; 568310cedf3SRichard Henderson } 569310cedf3SRichard Henderson } 570310cedf3SRichard Henderson } 571310cedf3SRichard Henderson 572310cedf3SRichard Henderson /* 573310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 574310cedf3SRichard Henderson * ability above. 575310cedf3SRichard Henderson */ 576310cedf3SRichard Henderson return unmasked || pstate_unmasked; 577310cedf3SRichard Henderson } 578310cedf3SRichard Henderson 579083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 580fcf5ef2aSThomas Huth { 581fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 582fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 583fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 584fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 585be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 586fcf5ef2aSThomas Huth uint32_t target_el; 587fcf5ef2aSThomas Huth uint32_t excp_idx; 588d63d0ec5SRichard Henderson 589d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 590fcf5ef2aSThomas Huth 591fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 592fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 593fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 594be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 595be879556SRichard Henderson cur_el, secure, hcr_el2)) { 596d63d0ec5SRichard Henderson goto found; 597fcf5ef2aSThomas Huth } 598fcf5ef2aSThomas Huth } 599fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 600fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 601fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 602be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 603be879556SRichard Henderson cur_el, secure, hcr_el2)) { 604d63d0ec5SRichard Henderson goto found; 605fcf5ef2aSThomas Huth } 606fcf5ef2aSThomas Huth } 607fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 608fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 609fcf5ef2aSThomas Huth target_el = 1; 610be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 611be879556SRichard Henderson cur_el, secure, hcr_el2)) { 612d63d0ec5SRichard Henderson goto found; 613fcf5ef2aSThomas Huth } 614fcf5ef2aSThomas Huth } 615fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 616fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 617fcf5ef2aSThomas Huth target_el = 1; 618be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 619be879556SRichard Henderson cur_el, secure, hcr_el2)) { 620d63d0ec5SRichard Henderson goto found; 621d63d0ec5SRichard Henderson } 622d63d0ec5SRichard Henderson } 623d63d0ec5SRichard Henderson return false; 624d63d0ec5SRichard Henderson 625d63d0ec5SRichard Henderson found: 626fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 627fcf5ef2aSThomas Huth env->exception.target_el = target_el; 62878271684SClaudio Fontana cc->tcg_ops->do_interrupt(cs); 629d63d0ec5SRichard Henderson return true; 630fcf5ef2aSThomas Huth } 631083afd18SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 632fcf5ef2aSThomas Huth 63389430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 63489430fc6SPeter Maydell { 63589430fc6SPeter Maydell /* 63689430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 63789430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 63889430fc6SPeter Maydell */ 63989430fc6SPeter Maydell CPUARMState *env = &cpu->env; 64089430fc6SPeter Maydell CPUState *cs = CPU(cpu); 64189430fc6SPeter Maydell 64289430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 64389430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 64489430fc6SPeter Maydell 64589430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 64689430fc6SPeter Maydell if (new_state) { 64789430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 64889430fc6SPeter Maydell } else { 64989430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 65089430fc6SPeter Maydell } 65189430fc6SPeter Maydell } 65289430fc6SPeter Maydell } 65389430fc6SPeter Maydell 65489430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 65589430fc6SPeter Maydell { 65689430fc6SPeter Maydell /* 65789430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 65889430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 65989430fc6SPeter Maydell */ 66089430fc6SPeter Maydell CPUARMState *env = &cpu->env; 66189430fc6SPeter Maydell CPUState *cs = CPU(cpu); 66289430fc6SPeter Maydell 66389430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 66489430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 66589430fc6SPeter Maydell 66689430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 66789430fc6SPeter Maydell if (new_state) { 66889430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 66989430fc6SPeter Maydell } else { 67089430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 67189430fc6SPeter Maydell } 67289430fc6SPeter Maydell } 67389430fc6SPeter Maydell } 67489430fc6SPeter Maydell 675fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 676fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 677fcf5ef2aSThomas Huth { 678fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 679fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 680fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 681fcf5ef2aSThomas Huth static const int mask[] = { 682fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 683fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 684fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 685fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 686fcf5ef2aSThomas Huth }; 687fcf5ef2aSThomas Huth 688ed89f078SPeter Maydell if (level) { 689ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 690ed89f078SPeter Maydell } else { 691ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 692ed89f078SPeter Maydell } 693ed89f078SPeter Maydell 694fcf5ef2aSThomas Huth switch (irq) { 695fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 69689430fc6SPeter Maydell assert(arm_feature(env, ARM_FEATURE_EL2)); 69789430fc6SPeter Maydell arm_cpu_update_virq(cpu); 69889430fc6SPeter Maydell break; 699fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 700fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 70189430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 70289430fc6SPeter Maydell break; 703fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 704fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 705fcf5ef2aSThomas Huth if (level) { 706fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 707fcf5ef2aSThomas Huth } else { 708fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 709fcf5ef2aSThomas Huth } 710fcf5ef2aSThomas Huth break; 711fcf5ef2aSThomas Huth default: 712fcf5ef2aSThomas Huth g_assert_not_reached(); 713fcf5ef2aSThomas Huth } 714fcf5ef2aSThomas Huth } 715fcf5ef2aSThomas Huth 716fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 717fcf5ef2aSThomas Huth { 718fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 719fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 720ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 721fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 722ed89f078SPeter Maydell uint32_t linestate_bit; 723f6530926SEric Auger int irq_id; 724fcf5ef2aSThomas Huth 725fcf5ef2aSThomas Huth switch (irq) { 726fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 727f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 728ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 729fcf5ef2aSThomas Huth break; 730fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 731f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 732ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 733fcf5ef2aSThomas Huth break; 734fcf5ef2aSThomas Huth default: 735fcf5ef2aSThomas Huth g_assert_not_reached(); 736fcf5ef2aSThomas Huth } 737ed89f078SPeter Maydell 738ed89f078SPeter Maydell if (level) { 739ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 740ed89f078SPeter Maydell } else { 741ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 742ed89f078SPeter Maydell } 743f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 744fcf5ef2aSThomas Huth #endif 745fcf5ef2aSThomas Huth } 746fcf5ef2aSThomas Huth 747fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 748fcf5ef2aSThomas Huth { 749fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 750fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 751fcf5ef2aSThomas Huth 752fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 753fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 754fcf5ef2aSThomas Huth } 755fcf5ef2aSThomas Huth 756fcf5ef2aSThomas Huth #endif 757fcf5ef2aSThomas Huth 758fcf5ef2aSThomas Huth static int 759fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 760fcf5ef2aSThomas Huth { 761fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 762fcf5ef2aSThomas Huth } 763fcf5ef2aSThomas Huth 764fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 765fcf5ef2aSThomas Huth { 766fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 767fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 7687bcdbf51SRichard Henderson bool sctlr_b; 769fcf5ef2aSThomas Huth 770fcf5ef2aSThomas Huth if (is_a64(env)) { 771fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 772fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 773fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 774fcf5ef2aSThomas Huth */ 775fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 776fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 777fcf5ef2aSThomas Huth #endif 778110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 77915fa1a0aSRichard Henderson info->cap_insn_unit = 4; 78015fa1a0aSRichard Henderson info->cap_insn_split = 4; 781110f6c70SRichard Henderson } else { 782110f6c70SRichard Henderson int cap_mode; 783110f6c70SRichard Henderson if (env->thumb) { 784fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 78515fa1a0aSRichard Henderson info->cap_insn_unit = 2; 78615fa1a0aSRichard Henderson info->cap_insn_split = 4; 787110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 788fcf5ef2aSThomas Huth } else { 789fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 79015fa1a0aSRichard Henderson info->cap_insn_unit = 4; 79115fa1a0aSRichard Henderson info->cap_insn_split = 4; 792110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 793fcf5ef2aSThomas Huth } 794110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 795110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 796110f6c70SRichard Henderson } 797110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 798110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 799110f6c70SRichard Henderson } 800110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 801110f6c70SRichard Henderson info->cap_mode = cap_mode; 802fcf5ef2aSThomas Huth } 8037bcdbf51SRichard Henderson 8047bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 8057bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 806fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 807fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 808fcf5ef2aSThomas Huth #else 809fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 810fcf5ef2aSThomas Huth #endif 811fcf5ef2aSThomas Huth } 812f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 8137bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 8147bcdbf51SRichard Henderson if (sctlr_b) { 815f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 816f7478a92SJulian Brown } 8177bcdbf51SRichard Henderson #endif 818fcf5ef2aSThomas Huth } 819fcf5ef2aSThomas Huth 82086480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 82186480615SPhilippe Mathieu-Daudé 82286480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 82386480615SPhilippe Mathieu-Daudé { 82486480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 82586480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 82686480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 82786480615SPhilippe Mathieu-Daudé int i; 82886480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 82986480615SPhilippe Mathieu-Daudé const char *ns_status; 83086480615SPhilippe Mathieu-Daudé 83186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 83286480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 83386480615SPhilippe Mathieu-Daudé if (i == 31) { 83486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 83586480615SPhilippe Mathieu-Daudé } else { 83686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 83786480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 83886480615SPhilippe Mathieu-Daudé } 83986480615SPhilippe Mathieu-Daudé } 84086480615SPhilippe Mathieu-Daudé 84186480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 84286480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 84386480615SPhilippe Mathieu-Daudé } else { 84486480615SPhilippe Mathieu-Daudé ns_status = ""; 84586480615SPhilippe Mathieu-Daudé } 84686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 84786480615SPhilippe Mathieu-Daudé psr, 84886480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 84986480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 85086480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 85186480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 85286480615SPhilippe Mathieu-Daudé ns_status, 85386480615SPhilippe Mathieu-Daudé el, 85486480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 85586480615SPhilippe Mathieu-Daudé 85686480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 85786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 85886480615SPhilippe Mathieu-Daudé } 85986480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 86086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 86186480615SPhilippe Mathieu-Daudé return; 86286480615SPhilippe Mathieu-Daudé } 86386480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 86486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 86586480615SPhilippe Mathieu-Daudé return; 86686480615SPhilippe Mathieu-Daudé } 86786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 86886480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 86986480615SPhilippe Mathieu-Daudé 87086480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 87186480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 87286480615SPhilippe Mathieu-Daudé 87386480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 87486480615SPhilippe Mathieu-Daudé bool eol; 87586480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 87686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 87786480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 87886480615SPhilippe Mathieu-Daudé eol = true; 87986480615SPhilippe Mathieu-Daudé } else { 88086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 88186480615SPhilippe Mathieu-Daudé switch (zcr_len) { 88286480615SPhilippe Mathieu-Daudé case 0: 88386480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 88486480615SPhilippe Mathieu-Daudé break; 88586480615SPhilippe Mathieu-Daudé case 1: 88686480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 88786480615SPhilippe Mathieu-Daudé break; 88886480615SPhilippe Mathieu-Daudé case 2: 88986480615SPhilippe Mathieu-Daudé case 3: 89086480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 89186480615SPhilippe Mathieu-Daudé break; 89286480615SPhilippe Mathieu-Daudé default: 89386480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 89486480615SPhilippe Mathieu-Daudé eol = true; 89586480615SPhilippe Mathieu-Daudé break; 89686480615SPhilippe Mathieu-Daudé } 89786480615SPhilippe Mathieu-Daudé } 89886480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 89986480615SPhilippe Mathieu-Daudé int digits; 90086480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 90186480615SPhilippe Mathieu-Daudé digits = 16; 90286480615SPhilippe Mathieu-Daudé } else { 90386480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 90486480615SPhilippe Mathieu-Daudé } 90586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 90686480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 90786480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 90886480615SPhilippe Mathieu-Daudé } 90986480615SPhilippe Mathieu-Daudé } 91086480615SPhilippe Mathieu-Daudé 91186480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 91286480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 91386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 91486480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 91586480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 91686480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 91786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 91886480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 91986480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 92086480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 92186480615SPhilippe Mathieu-Daudé } else { 92286480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 92386480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 92486480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 92586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 92686480615SPhilippe Mathieu-Daudé } else if (!odd) { 92786480615SPhilippe Mathieu-Daudé if (j > 0) { 92886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 92986480615SPhilippe Mathieu-Daudé } else { 93086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 93186480615SPhilippe Mathieu-Daudé } 93286480615SPhilippe Mathieu-Daudé } 93386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 93486480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 93586480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 93686480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 93786480615SPhilippe Mathieu-Daudé } 93886480615SPhilippe Mathieu-Daudé } 93986480615SPhilippe Mathieu-Daudé } 94086480615SPhilippe Mathieu-Daudé } else { 94186480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 94286480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 94386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 94486480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 94586480615SPhilippe Mathieu-Daudé } 94686480615SPhilippe Mathieu-Daudé } 94786480615SPhilippe Mathieu-Daudé } 94886480615SPhilippe Mathieu-Daudé 94986480615SPhilippe Mathieu-Daudé #else 95086480615SPhilippe Mathieu-Daudé 95186480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 95286480615SPhilippe Mathieu-Daudé { 95386480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 95486480615SPhilippe Mathieu-Daudé } 95586480615SPhilippe Mathieu-Daudé 95686480615SPhilippe Mathieu-Daudé #endif 95786480615SPhilippe Mathieu-Daudé 95886480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 95986480615SPhilippe Mathieu-Daudé { 96086480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 96186480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 96286480615SPhilippe Mathieu-Daudé int i; 96386480615SPhilippe Mathieu-Daudé 96486480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 96586480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 96686480615SPhilippe Mathieu-Daudé return; 96786480615SPhilippe Mathieu-Daudé } 96886480615SPhilippe Mathieu-Daudé 96986480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 97086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 97186480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 97286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 97386480615SPhilippe Mathieu-Daudé } else { 97486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 97586480615SPhilippe Mathieu-Daudé } 97686480615SPhilippe Mathieu-Daudé } 97786480615SPhilippe Mathieu-Daudé 97886480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 97986480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 98086480615SPhilippe Mathieu-Daudé const char *mode; 98186480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 98286480615SPhilippe Mathieu-Daudé 98386480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 98486480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 98586480615SPhilippe Mathieu-Daudé } 98686480615SPhilippe Mathieu-Daudé 98786480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 98886480615SPhilippe Mathieu-Daudé mode = "handler"; 98986480615SPhilippe Mathieu-Daudé } else { 99086480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 99186480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 99286480615SPhilippe Mathieu-Daudé } else { 99386480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 99486480615SPhilippe Mathieu-Daudé } 99586480615SPhilippe Mathieu-Daudé } 99686480615SPhilippe Mathieu-Daudé 99786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 99886480615SPhilippe Mathieu-Daudé xpsr, 99986480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 100086480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 100186480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 100286480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 100386480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 100486480615SPhilippe Mathieu-Daudé ns_status, 100586480615SPhilippe Mathieu-Daudé mode); 100686480615SPhilippe Mathieu-Daudé } else { 100786480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 100886480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 100986480615SPhilippe Mathieu-Daudé 101086480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 101186480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 101286480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 101386480615SPhilippe Mathieu-Daudé } 101486480615SPhilippe Mathieu-Daudé 101586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 101686480615SPhilippe Mathieu-Daudé psr, 101786480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 101886480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 101986480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 102086480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 102186480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 102286480615SPhilippe Mathieu-Daudé ns_status, 102386480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 102486480615SPhilippe Mathieu-Daudé } 102586480615SPhilippe Mathieu-Daudé 102686480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 102786480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 1028a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 1029a6627f5fSRichard Henderson numvfpregs = 32; 10307fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 1031a6627f5fSRichard Henderson numvfpregs = 16; 103286480615SPhilippe Mathieu-Daudé } 103386480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 103486480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 103586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 103686480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 103786480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 103886480615SPhilippe Mathieu-Daudé i, v); 103986480615SPhilippe Mathieu-Daudé } 104086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 1041aa291908SPeter Maydell if (cpu_isar_feature(aa32_mve, cpu)) { 1042aa291908SPeter Maydell qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr); 1043aa291908SPeter Maydell } 104486480615SPhilippe Mathieu-Daudé } 104586480615SPhilippe Mathieu-Daudé } 104686480615SPhilippe Mathieu-Daudé 104746de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 104846de5913SIgor Mammedov { 104946de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 105046de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 105146de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 105246de5913SIgor Mammedov } 105346de5913SIgor Mammedov 1054ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 1055ac87e507SPeter Maydell { 1056ac87e507SPeter Maydell /* 1057ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 1058ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 1059ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 1060ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 1061ac87e507SPeter Maydell */ 1062ac87e507SPeter Maydell ARMCPRegInfo *r = data; 1063ac87e507SPeter Maydell 1064ac87e507SPeter Maydell g_free((void *)r->name); 1065ac87e507SPeter Maydell g_free(r); 1066ac87e507SPeter Maydell } 1067ac87e507SPeter Maydell 1068fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1069fcf5ef2aSThomas Huth { 1070fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1071fcf5ef2aSThomas Huth 10727506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 1073fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 1074ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 1075fcf5ef2aSThomas Huth 1076b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 107708267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 107808267487SAaron Lindsay 1079b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY 1080b3d52804SRichard Henderson # ifdef TARGET_AARCH64 1081b3d52804SRichard Henderson /* 1082b3d52804SRichard Henderson * The linux kernel defaults to 512-bit vectors, when sve is supported. 1083b3d52804SRichard Henderson * See documentation for /proc/sys/abi/sve_default_vector_length, and 1084b3d52804SRichard Henderson * our corresponding sve-default-vector-length cpu property. 1085b3d52804SRichard Henderson */ 1086b3d52804SRichard Henderson cpu->sve_default_vq = 4; 1087b3d52804SRichard Henderson # endif 1088b3d52804SRichard Henderson #else 1089fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1090fcf5ef2aSThomas Huth if (kvm_enabled()) { 1091fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1092fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1093fcf5ef2aSThomas Huth */ 1094fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1095fcf5ef2aSThomas Huth } else { 1096fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1097fcf5ef2aSThomas Huth } 1098fcf5ef2aSThomas Huth 1099fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1100fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1101aa1b3111SPeter Maydell 1102aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1103aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 110407f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 110507f48730SAndrew Jones "pmu-interrupt", 1); 1106fcf5ef2aSThomas Huth #endif 1107fcf5ef2aSThomas Huth 1108fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1109fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1110fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1111fcf5ef2aSThomas Huth */ 1112fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 1113fcf5ef2aSThomas Huth cpu->psci_version = 1; /* By default assume PSCI v0.1 */ 1114fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1115fcf5ef2aSThomas Huth 1116*2c9c0bf9SAlexander Graf if (tcg_enabled() || hvf_enabled()) { 1117*2c9c0bf9SAlexander Graf cpu->psci_version = 2; /* TCG and HVF implement PSCI 0.2 */ 1118fcf5ef2aSThomas Huth } 1119fcf5ef2aSThomas Huth } 1120fcf5ef2aSThomas Huth 112196eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 112296eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 112396eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 112496eec6b2SAndrew Jeffery 1125fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1126fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1127fcf5ef2aSThomas Huth 1128fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1129fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1130fcf5ef2aSThomas Huth 1131fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 1132fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 1133fcf5ef2aSThomas Huth 113445ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1135c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1136c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1137c25bd18aSPeter Maydell 1138fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1139fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 114045ca3a14SRichard Henderson #endif 1141fcf5ef2aSThomas Huth 11423a062d57SJulian Brown static Property arm_cpu_cfgend_property = 11433a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 11443a062d57SJulian Brown 114597a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 114697a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 114797a28b0eSPeter Maydell 114897a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 114997a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 115097a28b0eSPeter Maydell 1151ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1152ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1153ea90db0aSPeter Maydell 1154fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1155fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1156fcf5ef2aSThomas Huth 11578d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 11588d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 11598d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 11608d92e26bSPeter Maydell * to override that with an incorrect constant value. 11618d92e26bSPeter Maydell */ 1162fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 11638d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 11648d92e26bSPeter Maydell pmsav7_dregion, 11658d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1166fcf5ef2aSThomas Huth 1167ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1168ae502508SAndrew Jones { 1169ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1170ae502508SAndrew Jones 1171ae502508SAndrew Jones return cpu->has_pmu; 1172ae502508SAndrew Jones } 1173ae502508SAndrew Jones 1174ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1175ae502508SAndrew Jones { 1176ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1177ae502508SAndrew Jones 1178ae502508SAndrew Jones if (value) { 11797d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1180ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1181ae502508SAndrew Jones return; 1182ae502508SAndrew Jones } 1183ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1184ae502508SAndrew Jones } else { 1185ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1186ae502508SAndrew Jones } 1187ae502508SAndrew Jones cpu->has_pmu = value; 1188ae502508SAndrew Jones } 1189ae502508SAndrew Jones 11907def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 11917def8754SAndrew Jeffery { 119296eec6b2SAndrew Jeffery /* 119396eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 119496eec6b2SAndrew Jeffery * 119596eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 119696eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 119796eec6b2SAndrew Jeffery * 119896eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 119996eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 120096eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 120196eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 120296eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 120396eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 120496eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 120596eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 120696eec6b2SAndrew Jeffery * 120796eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 120896eec6b2SAndrew Jeffery * cannot become zero. 120996eec6b2SAndrew Jeffery */ 12107def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 12117def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 12127def8754SAndrew Jeffery } 12137def8754SAndrew Jeffery 121451e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1215fcf5ef2aSThomas Huth { 1216fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1217fcf5ef2aSThomas Huth 1218790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1219790a1150SPeter Maydell * in realize with the other feature-implication checks because 1220790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1221790a1150SPeter Maydell */ 1222790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1223790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1224790a1150SPeter Maydell } 1225790a1150SPeter Maydell 1226fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1227fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 122894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1229fcf5ef2aSThomas Huth } 1230fcf5ef2aSThomas Huth 1231fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 123294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1233fcf5ef2aSThomas Huth } 1234fcf5ef2aSThomas Huth 1235fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 123694d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property); 1237fcf5ef2aSThomas Huth } 1238fcf5ef2aSThomas Huth 123945ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1240fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1241fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1242fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1243fcf5ef2aSThomas Huth */ 124494d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1245fcf5ef2aSThomas Huth 1246fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1247fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1248fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1249fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1250d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1251fcf5ef2aSThomas Huth } 1252fcf5ef2aSThomas Huth 1253c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 125494d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1255c25bd18aSPeter Maydell } 125645ca3a14SRichard Henderson #endif 1257c25bd18aSPeter Maydell 1258fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1259ae502508SAndrew Jones cpu->has_pmu = true; 1260d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1261fcf5ef2aSThomas Huth } 1262fcf5ef2aSThomas Huth 126397a28b0eSPeter Maydell /* 126497a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 126597a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 126697a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 126797a28b0eSPeter Maydell */ 12687d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 12697d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 12707d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 127197a28b0eSPeter Maydell cpu->has_vfp = true; 127297a28b0eSPeter Maydell if (!kvm_enabled()) { 127394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 127497a28b0eSPeter Maydell } 127597a28b0eSPeter Maydell } 127697a28b0eSPeter Maydell 127797a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 127897a28b0eSPeter Maydell cpu->has_neon = true; 127997a28b0eSPeter Maydell if (!kvm_enabled()) { 128094d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 128197a28b0eSPeter Maydell } 128297a28b0eSPeter Maydell } 128397a28b0eSPeter Maydell 1284ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1285ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 128694d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1287ea90db0aSPeter Maydell } 1288ea90db0aSPeter Maydell 1289452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 129094d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1291fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1292fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 129394d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1294fcf5ef2aSThomas Huth } 1295fcf5ef2aSThomas Huth } 1296fcf5ef2aSThomas Huth 1297181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1298181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1299181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1300d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1301f9f62e4cSPeter Maydell /* 1302f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1303f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1304f9f62e4cSPeter Maydell * the property to be set after realize. 1305f9f62e4cSPeter Maydell */ 130664a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 130764a7b8deSFelipe Franciosi &cpu->init_svtor, 1308d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1309181962fdSPeter Maydell } 13107cda2149SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 13117cda2149SPeter Maydell /* 13127cda2149SPeter Maydell * Initial value of the NS VTOR (for cores without the Security 13137cda2149SPeter Maydell * extension, this is the only VTOR) 13147cda2149SPeter Maydell */ 13157cda2149SPeter Maydell object_property_add_uint32_ptr(obj, "init-nsvtor", 13167cda2149SPeter Maydell &cpu->init_nsvtor, 13177cda2149SPeter Maydell OBJ_PROP_FLAG_READWRITE); 13187cda2149SPeter Maydell } 1319181962fdSPeter Maydell 132094d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 132196eec6b2SAndrew Jeffery 132296eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 132394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 132496eec6b2SAndrew Jeffery } 13259e6f8d8aSfangying 13269e6f8d8aSfangying if (kvm_enabled()) { 13279e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 13289e6f8d8aSfangying } 13298bce44a2SRichard Henderson 13308bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 13318bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 13328bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 13338bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 13348bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13358bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 13368bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13378bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13388bce44a2SRichard Henderson 13398bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 13408bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 13418bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13428bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 13438bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13448bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13458bce44a2SRichard Henderson } 13468bce44a2SRichard Henderson } 13478bce44a2SRichard Henderson #endif 1348fcf5ef2aSThomas Huth } 1349fcf5ef2aSThomas Huth 1350fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1351fcf5ef2aSThomas Huth { 1352fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 135308267487SAaron Lindsay ARMELChangeHook *hook, *next; 135408267487SAaron Lindsay 1355fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 135608267487SAaron Lindsay 1357b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1358b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1359b5c53d1bSAaron Lindsay g_free(hook); 1360b5c53d1bSAaron Lindsay } 136108267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 136208267487SAaron Lindsay QLIST_REMOVE(hook, node); 136308267487SAaron Lindsay g_free(hook); 136408267487SAaron Lindsay } 13654e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 13664e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 13674e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 13684e7beb0cSAaron Lindsay OS } 13694e7beb0cSAaron Lindsay OS #endif 1370fcf5ef2aSThomas Huth } 1371fcf5ef2aSThomas Huth 13720df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 13730df9142dSAndrew Jones { 13740df9142dSAndrew Jones Error *local_err = NULL; 13750df9142dSAndrew Jones 13760df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 13770df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 13780df9142dSAndrew Jones if (local_err != NULL) { 13790df9142dSAndrew Jones error_propagate(errp, local_err); 13800df9142dSAndrew Jones return; 13810df9142dSAndrew Jones } 1382eb94284dSRichard Henderson 1383eb94284dSRichard Henderson /* 1384eb94284dSRichard Henderson * KVM does not support modifications to this feature. 1385eb94284dSRichard Henderson * We have not registered the cpu properties when KVM 1386eb94284dSRichard Henderson * is in use, so the user will not be able to set them. 1387eb94284dSRichard Henderson */ 1388eb94284dSRichard Henderson if (!kvm_enabled()) { 1389eb94284dSRichard Henderson arm_cpu_pauth_finalize(cpu, &local_err); 1390eb94284dSRichard Henderson if (local_err != NULL) { 1391eb94284dSRichard Henderson error_propagate(errp, local_err); 1392eb94284dSRichard Henderson return; 1393eb94284dSRichard Henderson } 1394eb94284dSRichard Henderson } 13950df9142dSAndrew Jones } 139668970d1eSAndrew Jones 139768970d1eSAndrew Jones if (kvm_enabled()) { 139868970d1eSAndrew Jones kvm_arm_steal_time_finalize(cpu, &local_err); 139968970d1eSAndrew Jones if (local_err != NULL) { 140068970d1eSAndrew Jones error_propagate(errp, local_err); 140168970d1eSAndrew Jones return; 140268970d1eSAndrew Jones } 140368970d1eSAndrew Jones } 14040df9142dSAndrew Jones } 14050df9142dSAndrew Jones 1406fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1407fcf5ef2aSThomas Huth { 1408fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1409fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1410fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1411fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1412fcf5ef2aSThomas Huth int pagebits; 1413fcf5ef2aSThomas Huth Error *local_err = NULL; 14140f8d06f1SRichard Henderson bool no_aa32 = false; 1415fcf5ef2aSThomas Huth 1416c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1417c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1418c4487d76SPeter Maydell * this is the first point where we can report it. 1419c4487d76SPeter Maydell */ 1420c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1421585df85eSPeter Maydell if (!kvm_enabled() && !hvf_enabled()) { 1422585df85eSPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF"); 1423c4487d76SPeter Maydell } else { 1424c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1425c4487d76SPeter Maydell } 1426c4487d76SPeter Maydell return; 1427c4487d76SPeter Maydell } 1428c4487d76SPeter Maydell 142995f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 143095f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 143195f87565SPeter Maydell * hardware; trying to use one without the other is a command line 143295f87565SPeter Maydell * error and will result in segfaults if not caught here. 143395f87565SPeter Maydell */ 143495f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 143595f87565SPeter Maydell if (!env->nvic) { 143695f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 143795f87565SPeter Maydell return; 143895f87565SPeter Maydell } 143995f87565SPeter Maydell } else { 144095f87565SPeter Maydell if (env->nvic) { 144195f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 144295f87565SPeter Maydell return; 144395f87565SPeter Maydell } 144495f87565SPeter Maydell } 1445397cd31fSPeter Maydell 144649e7f191SPeter Maydell if (kvm_enabled()) { 144749e7f191SPeter Maydell /* 144849e7f191SPeter Maydell * Catch all the cases which might cause us to create more than one 144949e7f191SPeter Maydell * address space for the CPU (otherwise we will assert() later in 145049e7f191SPeter Maydell * cpu_address_space_init()). 145149e7f191SPeter Maydell */ 145249e7f191SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 145349e7f191SPeter Maydell error_setg(errp, 145449e7f191SPeter Maydell "Cannot enable KVM when using an M-profile guest CPU"); 145549e7f191SPeter Maydell return; 145649e7f191SPeter Maydell } 145749e7f191SPeter Maydell if (cpu->has_el3) { 145849e7f191SPeter Maydell error_setg(errp, 145949e7f191SPeter Maydell "Cannot enable KVM when guest CPU has EL3 enabled"); 146049e7f191SPeter Maydell return; 146149e7f191SPeter Maydell } 146249e7f191SPeter Maydell if (cpu->tag_memory) { 146349e7f191SPeter Maydell error_setg(errp, 146449e7f191SPeter Maydell "Cannot enable KVM when guest CPUs has MTE enabled"); 146549e7f191SPeter Maydell return; 146649e7f191SPeter Maydell } 146749e7f191SPeter Maydell } 146849e7f191SPeter Maydell 146996eec6b2SAndrew Jeffery { 147096eec6b2SAndrew Jeffery uint64_t scale; 147196eec6b2SAndrew Jeffery 147296eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 147396eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 147496eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 147596eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 147696eec6b2SAndrew Jeffery return; 147796eec6b2SAndrew Jeffery } 147896eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 147996eec6b2SAndrew Jeffery } else { 148096eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 148196eec6b2SAndrew Jeffery } 148296eec6b2SAndrew Jeffery 148396eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1484397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 148596eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1486397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 148796eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1488397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 148996eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1490397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 14918c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 14928c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 149396eec6b2SAndrew Jeffery } 149495f87565SPeter Maydell #endif 149595f87565SPeter Maydell 1496fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1497fcf5ef2aSThomas Huth if (local_err != NULL) { 1498fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1499fcf5ef2aSThomas Huth return; 1500fcf5ef2aSThomas Huth } 1501fcf5ef2aSThomas Huth 15020df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 15030df9142dSAndrew Jones if (local_err != NULL) { 15040df9142dSAndrew Jones error_propagate(errp, local_err); 15050df9142dSAndrew Jones return; 15060df9142dSAndrew Jones } 15070df9142dSAndrew Jones 150897a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 150997a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 151097a28b0eSPeter Maydell /* 151197a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 151297a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 151397a28b0eSPeter Maydell */ 151497a28b0eSPeter Maydell error_setg(errp, 151597a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 151697a28b0eSPeter Maydell return; 151797a28b0eSPeter Maydell } 151897a28b0eSPeter Maydell 151997a28b0eSPeter Maydell if (!cpu->has_vfp) { 152097a28b0eSPeter Maydell uint64_t t; 152197a28b0eSPeter Maydell uint32_t u; 152297a28b0eSPeter Maydell 152397a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 152497a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 152597a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 152697a28b0eSPeter Maydell 152797a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 152897a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 152997a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 153097a28b0eSPeter Maydell 153197a28b0eSPeter Maydell u = cpu->isar.id_isar6; 153297a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 15333c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 153497a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 153597a28b0eSPeter Maydell 153697a28b0eSPeter Maydell u = cpu->isar.mvfr0; 153797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 153897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 153997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 154097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 154197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 1542532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1543532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 1544532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 1545532a3af5SPeter Maydell } 154697a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 154797a28b0eSPeter Maydell 154897a28b0eSPeter Maydell u = cpu->isar.mvfr1; 154997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 155097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 155197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 1552532a3af5SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1553532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR1, FP16, 0); 1554532a3af5SPeter Maydell } 155597a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 155697a28b0eSPeter Maydell 155797a28b0eSPeter Maydell u = cpu->isar.mvfr2; 155897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 155997a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 156097a28b0eSPeter Maydell } 156197a28b0eSPeter Maydell 156297a28b0eSPeter Maydell if (!cpu->has_neon) { 156397a28b0eSPeter Maydell uint64_t t; 156497a28b0eSPeter Maydell uint32_t u; 156597a28b0eSPeter Maydell 156697a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 156797a28b0eSPeter Maydell 156897a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 156997a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 157097a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 157197a28b0eSPeter Maydell 157297a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 157397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 15743c93dfa4SRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); 1575f8680aaaSRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); 157697a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 157797a28b0eSPeter Maydell 157897a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 157997a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 158097a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 158197a28b0eSPeter Maydell 158297a28b0eSPeter Maydell u = cpu->isar.id_isar5; 158397a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 158497a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 158597a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 158697a28b0eSPeter Maydell 158797a28b0eSPeter Maydell u = cpu->isar.id_isar6; 158897a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 158997a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 15903c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 1591f8680aaaSRichard Henderson u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); 159297a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 159397a28b0eSPeter Maydell 1594532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 159597a28b0eSPeter Maydell u = cpu->isar.mvfr1; 159697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 159797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 159897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 159997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 160097a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 160197a28b0eSPeter Maydell 160297a28b0eSPeter Maydell u = cpu->isar.mvfr2; 160397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 160497a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 160597a28b0eSPeter Maydell } 1606532a3af5SPeter Maydell } 160797a28b0eSPeter Maydell 160897a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 160997a28b0eSPeter Maydell uint64_t t; 161097a28b0eSPeter Maydell uint32_t u; 161197a28b0eSPeter Maydell 161297a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 161397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 161497a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 161597a28b0eSPeter Maydell 161697a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 161797a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 161897a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 161997a28b0eSPeter Maydell 162097a28b0eSPeter Maydell u = cpu->isar.mvfr0; 162197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 162297a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1623c52881bbSRichard Henderson 1624c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1625c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1626c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1627c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 162897a28b0eSPeter Maydell } 162997a28b0eSPeter Maydell 1630ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1631ea90db0aSPeter Maydell uint32_t u; 1632ea90db0aSPeter Maydell 1633ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1634ea90db0aSPeter Maydell 1635ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1636ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1637ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1638ea90db0aSPeter Maydell 1639ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1640ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1641ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1642ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1643ea90db0aSPeter Maydell 1644ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1645ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1646ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1647ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1648ea90db0aSPeter Maydell } 1649ea90db0aSPeter Maydell 1650fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1651fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 16525256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 16535256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 16545256df88SRichard Henderson } else { 16555110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 16565110e683SAaron Lindsay } 16575256df88SRichard Henderson } 16580f8d06f1SRichard Henderson 16590f8d06f1SRichard Henderson /* 16600f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 16610f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 16620f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 16638f4821d7SPeter Maydell * As a general principle, we also do not make ID register 16648f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 16658f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 16660f8d06f1SRichard Henderson */ 16670f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 16680f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 16690f8d06f1SRichard Henderson } 16700f8d06f1SRichard Henderson 16715110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 16725110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 16735110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 16745110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 16755110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 16765110e683SAaron Lindsay * include the various other features that V7VE implies. 16775110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 16785110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 16795110e683SAaron Lindsay */ 1680873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1681873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1682fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 16835110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1684fcf5ef2aSThomas Huth } 1685fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1686fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1687fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1688fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1689fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1690fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1691fcf5ef2aSThomas Huth } else { 1692fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1693fcf5ef2aSThomas Huth } 169491db4642SCédric Le Goater 169591db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 169691db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 169791db4642SCédric Le Goater */ 169891db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1699fcf5ef2aSThomas Huth } 1700fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1701fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1702fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1703fcf5ef2aSThomas Huth } 1704fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1705fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1706fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1707873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1708873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1709fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1710fcf5ef2aSThomas Huth } 1711fcf5ef2aSThomas Huth } 1712fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1713fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1714fcf5ef2aSThomas Huth } 1715fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1716fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1717fcf5ef2aSThomas Huth } 1718fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1719fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1720fcf5ef2aSThomas Huth } 1721fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1722fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1723fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1724fcf5ef2aSThomas Huth } 1725fcf5ef2aSThomas Huth 1726ea7ac69dSPeter Maydell /* 1727ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1728ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1729ea7ac69dSPeter Maydell */ 17307d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 17317d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 17327d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1733ea7ac69dSPeter Maydell 1734fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1735fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1736452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1737fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1738fcf5ef2aSThomas Huth * can use 4K pages. 1739fcf5ef2aSThomas Huth */ 1740fcf5ef2aSThomas Huth pagebits = 12; 1741fcf5ef2aSThomas Huth } else { 1742fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1743fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1744fcf5ef2aSThomas Huth */ 1745fcf5ef2aSThomas Huth pagebits = 10; 1746fcf5ef2aSThomas Huth } 1747fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1748fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1749fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1750fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1751fcf5ef2aSThomas Huth */ 1752fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1753fcf5ef2aSThomas Huth "system is using"); 1754fcf5ef2aSThomas Huth return; 1755fcf5ef2aSThomas Huth } 1756fcf5ef2aSThomas Huth 1757fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1758fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1759fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1760fcf5ef2aSThomas Huth * so these bits always RAZ. 1761fcf5ef2aSThomas Huth */ 1762fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 176346de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 176446de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1765fcf5ef2aSThomas Huth } 1766fcf5ef2aSThomas Huth 1767fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1768fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1769fcf5ef2aSThomas Huth } 1770fcf5ef2aSThomas Huth 17713a062d57SJulian Brown if (cpu->cfgend) { 17723a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 17733a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 17743a062d57SJulian Brown } else { 17753a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 17763a062d57SJulian Brown } 17773a062d57SJulian Brown } 17783a062d57SJulian Brown 177940188188SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { 1780fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1781fcf5ef2aSThomas Huth * feature. 1782fcf5ef2aSThomas Huth */ 1783fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1784fcf5ef2aSThomas Huth 1785fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1786fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1787fcf5ef2aSThomas Huth */ 17888a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf0; 178947576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1790fcf5ef2aSThomas Huth } 1791fcf5ef2aSThomas Huth 1792c25bd18aSPeter Maydell if (!cpu->has_el2) { 1793c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1794c25bd18aSPeter Maydell } 1795c25bd18aSPeter Maydell 1796d6f02ce3SWei Huang if (!cpu->has_pmu) { 1797fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 179857a4a11bSAaron Lindsay } 179957a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1800bf8d0969SAaron Lindsay OS pmu_init(cpu); 180157a4a11bSAaron Lindsay 180257a4a11bSAaron Lindsay if (!kvm_enabled()) { 1803033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1804033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1805fcf5ef2aSThomas Huth } 18064e7beb0cSAaron Lindsay OS 18074e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 18084e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 18094e7beb0cSAaron Lindsay OS cpu); 18104e7beb0cSAaron Lindsay OS #endif 181157a4a11bSAaron Lindsay } else { 18122a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 18132a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1814a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 181557a4a11bSAaron Lindsay cpu->pmceid0 = 0; 181657a4a11bSAaron Lindsay cpu->pmceid1 = 0; 181757a4a11bSAaron Lindsay } 1818fcf5ef2aSThomas Huth 1819fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1820fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1821fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1822fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1823fcf5ef2aSThomas Huth */ 182447576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 18258a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf000; 1826fcf5ef2aSThomas Huth } 1827fcf5ef2aSThomas Huth 18286f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 18296f4e1405SRichard Henderson if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { 18306f4e1405SRichard Henderson /* 18316f4e1405SRichard Henderson * Disable the MTE feature bits if we do not have tag-memory 18326f4e1405SRichard Henderson * provided by the machine. 18336f4e1405SRichard Henderson */ 18346f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 18356f4e1405SRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); 18366f4e1405SRichard Henderson } 18376f4e1405SRichard Henderson #endif 18386f4e1405SRichard Henderson 1839f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1840f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1841f50cd314SPeter Maydell */ 1842fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1843f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1844f50cd314SPeter Maydell } 1845f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1846f50cd314SPeter Maydell cpu->has_mpu = false; 1847fcf5ef2aSThomas Huth } 1848fcf5ef2aSThomas Huth 1849452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1850fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1851fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1852fcf5ef2aSThomas Huth 1853fcf5ef2aSThomas Huth if (nr > 0xff) { 1854fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1855fcf5ef2aSThomas Huth return; 1856fcf5ef2aSThomas Huth } 1857fcf5ef2aSThomas Huth 1858fcf5ef2aSThomas Huth if (nr) { 18590e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 18600e1a46bbSPeter Maydell /* PMSAv8 */ 186162c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 186262c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 186362c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 186462c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 186562c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 186662c58ee0SPeter Maydell } 18670e1a46bbSPeter Maydell } else { 1868fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1869fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1870fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1871fcf5ef2aSThomas Huth } 1872fcf5ef2aSThomas Huth } 18730e1a46bbSPeter Maydell } 1874fcf5ef2aSThomas Huth 18759901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 18769901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 18779901c576SPeter Maydell 18789901c576SPeter Maydell if (nr > 0xff) { 18799901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 18809901c576SPeter Maydell return; 18819901c576SPeter Maydell } 18829901c576SPeter Maydell 18839901c576SPeter Maydell if (nr) { 18849901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 18859901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 18869901c576SPeter Maydell } 18879901c576SPeter Maydell } 18889901c576SPeter Maydell 188991db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 189091db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 189191db4642SCédric Le Goater } 189291db4642SCédric Le Goater 1893fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1894fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1895fcf5ef2aSThomas Huth 1896fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1897fcf5ef2aSThomas Huth 1898fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1899cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1900cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 19018bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 1902cc7d44c2SLike Xu 19038bce44a2SRichard Henderson /* 19048bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 19058bce44a2SRichard Henderson * the first call to cpu_address_space_init. 19068bce44a2SRichard Henderson */ 19078bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19088bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 19098bce44a2SRichard Henderson } else { 19108bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 19118bce44a2SRichard Henderson } 19121d2091bcSPeter Maydell 19138bce44a2SRichard Henderson if (has_secure) { 1914fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1915fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1916fcf5ef2aSThomas Huth } 191780ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 191880ceb07aSPeter Xu cpu->secure_memory); 1919fcf5ef2aSThomas Huth } 19208bce44a2SRichard Henderson 19218bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19228bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 19238bce44a2SRichard Henderson cpu->tag_memory); 19248bce44a2SRichard Henderson if (has_secure) { 19258bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 19268bce44a2SRichard Henderson cpu->secure_tag_memory); 19278bce44a2SRichard Henderson } 19288bce44a2SRichard Henderson } 19298bce44a2SRichard Henderson 193080ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1931f9a69711SAlistair Francis 1932f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1933f9a69711SAlistair Francis if (cpu->core_count == -1) { 1934f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1935f9a69711SAlistair Francis } 1936fcf5ef2aSThomas Huth #endif 1937fcf5ef2aSThomas Huth 1938a4157b80SRichard Henderson if (tcg_enabled()) { 1939a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 1940a4157b80SRichard Henderson 1941a4157b80SRichard Henderson /* 1942a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 1943a4157b80SRichard Henderson * 1944a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 1945a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 1946a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 1947a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 1948a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 1949a4157b80SRichard Henderson */ 1950a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 1951a4157b80SRichard Henderson 1952a4157b80SRichard Henderson /* 1953a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 1954a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 1955a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 1956a4157b80SRichard Henderson */ 1957a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 1958a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 1959a4157b80SRichard Henderson } 1960a4157b80SRichard Henderson } 1961a4157b80SRichard Henderson 1962fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1963fcf5ef2aSThomas Huth cpu_reset(cs); 1964fcf5ef2aSThomas Huth 1965fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1966fcf5ef2aSThomas Huth } 1967fcf5ef2aSThomas Huth 1968fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1969fcf5ef2aSThomas Huth { 1970fcf5ef2aSThomas Huth ObjectClass *oc; 1971fcf5ef2aSThomas Huth char *typename; 1972fcf5ef2aSThomas Huth char **cpuname; 1973a0032cc5SPeter Maydell const char *cpunamestr; 1974fcf5ef2aSThomas Huth 1975fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1976a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1977a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1978a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1979a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1980a0032cc5SPeter Maydell */ 1981a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1982a0032cc5SPeter Maydell cpunamestr = "max"; 1983a0032cc5SPeter Maydell } 1984a0032cc5SPeter Maydell #endif 1985a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1986fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 1987fcf5ef2aSThomas Huth g_strfreev(cpuname); 1988fcf5ef2aSThomas Huth g_free(typename); 1989fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 1990fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 1991fcf5ef2aSThomas Huth return NULL; 1992fcf5ef2aSThomas Huth } 1993fcf5ef2aSThomas Huth return oc; 1994fcf5ef2aSThomas Huth } 1995fcf5ef2aSThomas Huth 1996fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 1997fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), 1998e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 1999fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2000fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 200115f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2002f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2003fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2004fcf5ef2aSThomas Huth }; 2005fcf5ef2aSThomas Huth 2006fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2007fcf5ef2aSThomas Huth { 2008fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2009fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2010fcf5ef2aSThomas Huth 2011fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2012fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2013fcf5ef2aSThomas Huth } 2014fcf5ef2aSThomas Huth return g_strdup("arm"); 2015fcf5ef2aSThomas Huth } 2016fcf5ef2aSThomas Huth 20178b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 20188b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h" 20198b80bd28SPhilippe Mathieu-Daudé 20208b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = { 202108928c6dSPhilippe Mathieu-Daudé .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug, 2022faf39e82SPhilippe Mathieu-Daudé .asidx_from_attrs = arm_asidx_from_attrs, 2023715e3c1aSPhilippe Mathieu-Daudé .write_elf32_note = arm_cpu_write_elf32_note, 2024715e3c1aSPhilippe Mathieu-Daudé .write_elf64_note = arm_cpu_write_elf64_note, 2025da383e02SPhilippe Mathieu-Daudé .virtio_is_big_endian = arm_cpu_virtio_is_big_endian, 2026feece4d0SPhilippe Mathieu-Daudé .legacy_vmsd = &vmstate_arm_cpu, 20278b80bd28SPhilippe Mathieu-Daudé }; 20288b80bd28SPhilippe Mathieu-Daudé #endif 20298b80bd28SPhilippe Mathieu-Daudé 203078271684SClaudio Fontana #ifdef CONFIG_TCG 203111906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = { 203278271684SClaudio Fontana .initialize = arm_translate_init, 203378271684SClaudio Fontana .synchronize_from_tb = arm_cpu_synchronize_from_tb, 203478271684SClaudio Fontana .tlb_fill = arm_cpu_tlb_fill, 203578271684SClaudio Fontana .debug_excp_handler = arm_debug_excp_handler, 203678271684SClaudio Fontana 203778271684SClaudio Fontana #if !defined(CONFIG_USER_ONLY) 2038083afd18SPhilippe Mathieu-Daudé .cpu_exec_interrupt = arm_cpu_exec_interrupt, 203978271684SClaudio Fontana .do_interrupt = arm_cpu_do_interrupt, 204078271684SClaudio Fontana .do_transaction_failed = arm_cpu_do_transaction_failed, 204178271684SClaudio Fontana .do_unaligned_access = arm_cpu_do_unaligned_access, 204278271684SClaudio Fontana .adjust_watchpoint_address = arm_adjust_watchpoint_address, 204378271684SClaudio Fontana .debug_check_watchpoint = arm_debug_check_watchpoint, 2044b00d86bcSRichard Henderson .debug_check_breakpoint = arm_debug_check_breakpoint, 204578271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 204678271684SClaudio Fontana }; 204778271684SClaudio Fontana #endif /* CONFIG_TCG */ 204878271684SClaudio Fontana 2049fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2050fcf5ef2aSThomas Huth { 2051fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2052fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2053fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2054fcf5ef2aSThomas Huth 2055bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2056bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2057fcf5ef2aSThomas Huth 20584f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2059781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2060fcf5ef2aSThomas Huth 2061fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2062fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2063fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2064fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 2065fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2066fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 20677350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 20688b80bd28SPhilippe Mathieu-Daudé cc->sysemu_ops = &arm_sysemu_ops; 2069fcf5ef2aSThomas Huth #endif 2070fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2071fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2072fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2073200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2074fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2075fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 207678271684SClaudio Fontana 207774d7fc7fSRichard Henderson #ifdef CONFIG_TCG 207878271684SClaudio Fontana cc->tcg_ops = &arm_tcg_ops; 2079cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */ 2080fcf5ef2aSThomas Huth } 2081fcf5ef2aSThomas Huth 2082585df85eSPeter Maydell #if defined(CONFIG_KVM) || defined(CONFIG_HVF) 208386f0a186SPeter Maydell static void arm_host_initfn(Object *obj) 208486f0a186SPeter Maydell { 208586f0a186SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 208686f0a186SPeter Maydell 2087585df85eSPeter Maydell #ifdef CONFIG_KVM 208886f0a186SPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 208987014c6bSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 209087014c6bSAndrew Jones aarch64_add_sve_properties(obj); 209187014c6bSAndrew Jones } 2092585df85eSPeter Maydell #else 2093585df85eSPeter Maydell hvf_arm_set_cpu_features_from_host(cpu); 2094585df85eSPeter Maydell #endif 209551e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 209686f0a186SPeter Maydell } 209786f0a186SPeter Maydell 209886f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = { 209986f0a186SPeter Maydell .name = TYPE_ARM_HOST_CPU, 210086f0a186SPeter Maydell .parent = TYPE_AARCH64_CPU, 210186f0a186SPeter Maydell .instance_init = arm_host_initfn, 210286f0a186SPeter Maydell }; 210386f0a186SPeter Maydell 210486f0a186SPeter Maydell #endif 210586f0a186SPeter Maydell 210651e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 210751e5ef45SMarc-André Lureau { 210851e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 210951e5ef45SMarc-André Lureau 211051e5ef45SMarc-André Lureau acc->info->initfn(obj); 211151e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 211251e5ef45SMarc-André Lureau } 211351e5ef45SMarc-André Lureau 211451e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 211551e5ef45SMarc-André Lureau { 211651e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 211751e5ef45SMarc-André Lureau 211851e5ef45SMarc-André Lureau acc->info = data; 211951e5ef45SMarc-André Lureau } 212051e5ef45SMarc-André Lureau 212137bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2122fcf5ef2aSThomas Huth { 2123fcf5ef2aSThomas Huth TypeInfo type_info = { 2124fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2125fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2126d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 212751e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2128fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 212951e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 213051e5ef45SMarc-André Lureau .class_data = (void *)info, 2131fcf5ef2aSThomas Huth }; 2132fcf5ef2aSThomas Huth 2133fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2134fcf5ef2aSThomas Huth type_register(&type_info); 2135fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2136fcf5ef2aSThomas Huth } 2137fcf5ef2aSThomas Huth 2138fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2139fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2140fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2141fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2142d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 2143fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2144fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2145fcf5ef2aSThomas Huth .abstract = true, 2146fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2147fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2148fcf5ef2aSThomas Huth }; 2149fcf5ef2aSThomas Huth 2150fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2151fcf5ef2aSThomas Huth { 2152fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2153fcf5ef2aSThomas Huth 2154585df85eSPeter Maydell #if defined(CONFIG_KVM) || defined(CONFIG_HVF) 215586f0a186SPeter Maydell type_register_static(&host_arm_cpu_type_info); 215686f0a186SPeter Maydell #endif 2157fcf5ef2aSThomas Huth } 2158fcf5ef2aSThomas Huth 2159fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2160