xref: /openbmc/qemu/target/arm/cpu.c (revision 2b77ad4de615542dd8f6b9886a816e744b0abffd)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h"
23b8012ecfSPhilippe Mathieu-Daudé #include "qemu/timer.h"
248cc2246cSPeter Maydell #include "qemu/log.h"
25ec5f7ca8SMarc-André Lureau #include "exec/page-vary.h"
26181962fdSPeter Maydell #include "target/arm/idau.h"
270b8fa32fSMarkus Armbruster #include "qemu/module.h"
28fcf5ef2aSThomas Huth #include "qapi/error.h"
29fcf5ef2aSThomas Huth #include "cpu.h"
3078271684SClaudio Fontana #ifdef CONFIG_TCG
3178271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h"
3278271684SClaudio Fontana #endif /* CONFIG_TCG */
33fcf5ef2aSThomas Huth #include "internals.h"
34fcf5ef2aSThomas Huth #include "exec/exec-all.h"
35fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
36fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
37fcf5ef2aSThomas Huth #include "hw/loader.h"
38cc7d44c2SLike Xu #include "hw/boards.h"
39165876f2SPhilippe Mathieu-Daudé #ifdef CONFIG_TCG
408f4e07c9SPhilippe Mathieu-Daudé #include "hw/intc/armv7m_nvic.h"
41165876f2SPhilippe Mathieu-Daudé #endif /* CONFIG_TCG */
42165876f2SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
4314a48c1dSMarkus Armbruster #include "sysemu/tcg.h"
44045e5064SAlexander Graf #include "sysemu/qtest.h"
45b3946626SVincent Palatin #include "sysemu/hw_accel.h"
46fcf5ef2aSThomas Huth #include "kvm_arm.h"
47110f6c70SRichard Henderson #include "disas/capstone.h"
4824f91e81SAlex Bennée #include "fpu/softfloat.h"
49cf7c6d10SRichard Henderson #include "cpregs.h"
50fcf5ef2aSThomas Huth 
51fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
52fcf5ef2aSThomas Huth {
53fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
5442f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
55fcf5ef2aSThomas Huth 
5642f6ed91SJulia Suvorova     if (is_a64(env)) {
5742f6ed91SJulia Suvorova         env->pc = value;
58063bbd80SRichard Henderson         env->thumb = false;
5942f6ed91SJulia Suvorova     } else {
6042f6ed91SJulia Suvorova         env->regs[15] = value & ~1;
6142f6ed91SJulia Suvorova         env->thumb = value & 1;
6242f6ed91SJulia Suvorova     }
6342f6ed91SJulia Suvorova }
6442f6ed91SJulia Suvorova 
65e4fdf9dfSRichard Henderson static vaddr arm_cpu_get_pc(CPUState *cs)
66e4fdf9dfSRichard Henderson {
67e4fdf9dfSRichard Henderson     ARMCPU *cpu = ARM_CPU(cs);
68e4fdf9dfSRichard Henderson     CPUARMState *env = &cpu->env;
69e4fdf9dfSRichard Henderson 
70e4fdf9dfSRichard Henderson     if (is_a64(env)) {
71e4fdf9dfSRichard Henderson         return env->pc;
72e4fdf9dfSRichard Henderson     } else {
73e4fdf9dfSRichard Henderson         return env->regs[15];
74e4fdf9dfSRichard Henderson     }
75e4fdf9dfSRichard Henderson }
76e4fdf9dfSRichard Henderson 
77ec62595bSEduardo Habkost #ifdef CONFIG_TCG
7878271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs,
7904a37d4cSRichard Henderson                                  const TranslationBlock *tb)
8042f6ed91SJulia Suvorova {
81abb80995SRichard Henderson     /* The program counter is always up to date with TARGET_TB_PCREL. */
82abb80995SRichard Henderson     if (!TARGET_TB_PCREL) {
83abb80995SRichard Henderson         CPUARMState *env = cs->env_ptr;
8442f6ed91SJulia Suvorova         /*
8542f6ed91SJulia Suvorova          * It's OK to look at env for the current mode here, because it's
8642f6ed91SJulia Suvorova          * never possible for an AArch64 TB to chain to an AArch32 TB.
8742f6ed91SJulia Suvorova          */
8842f6ed91SJulia Suvorova         if (is_a64(env)) {
89fbf59aadSRichard Henderson             env->pc = tb_pc(tb);
9042f6ed91SJulia Suvorova         } else {
91fbf59aadSRichard Henderson             env->regs[15] = tb_pc(tb);
9242f6ed91SJulia Suvorova         }
93fcf5ef2aSThomas Huth     }
94abb80995SRichard Henderson }
9556c6c98dSRichard Henderson 
96475e56b6SEvgeny Ermakov void arm_restore_state_to_opc(CPUState *cs,
9756c6c98dSRichard Henderson                               const TranslationBlock *tb,
9856c6c98dSRichard Henderson                               const uint64_t *data)
9956c6c98dSRichard Henderson {
10056c6c98dSRichard Henderson     CPUARMState *env = cs->env_ptr;
10156c6c98dSRichard Henderson 
10256c6c98dSRichard Henderson     if (is_a64(env)) {
10356c6c98dSRichard Henderson         if (TARGET_TB_PCREL) {
10456c6c98dSRichard Henderson             env->pc = (env->pc & TARGET_PAGE_MASK) | data[0];
10556c6c98dSRichard Henderson         } else {
10656c6c98dSRichard Henderson             env->pc = data[0];
10756c6c98dSRichard Henderson         }
10856c6c98dSRichard Henderson         env->condexec_bits = 0;
10956c6c98dSRichard Henderson         env->exception.syndrome = data[2] << ARM_INSN_START_WORD2_SHIFT;
11056c6c98dSRichard Henderson     } else {
11156c6c98dSRichard Henderson         if (TARGET_TB_PCREL) {
11256c6c98dSRichard Henderson             env->regs[15] = (env->regs[15] & TARGET_PAGE_MASK) | data[0];
11356c6c98dSRichard Henderson         } else {
11456c6c98dSRichard Henderson             env->regs[15] = data[0];
11556c6c98dSRichard Henderson         }
11656c6c98dSRichard Henderson         env->condexec_bits = data[1];
11756c6c98dSRichard Henderson         env->exception.syndrome = data[2] << ARM_INSN_START_WORD2_SHIFT;
11856c6c98dSRichard Henderson     }
11956c6c98dSRichard Henderson }
120ec62595bSEduardo Habkost #endif /* CONFIG_TCG */
121fcf5ef2aSThomas Huth 
122fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
123fcf5ef2aSThomas Huth {
124fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
125fcf5ef2aSThomas Huth 
126062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
127fcf5ef2aSThomas Huth         && cs->interrupt_request &
128fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
1293c29632fSRichard Henderson          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR
130fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
131fcf5ef2aSThomas Huth }
132fcf5ef2aSThomas Huth 
133b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
134b5c53d1bSAaron Lindsay                                  void *opaque)
135b5c53d1bSAaron Lindsay {
136b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
137b5c53d1bSAaron Lindsay 
138b5c53d1bSAaron Lindsay     entry->hook = hook;
139b5c53d1bSAaron Lindsay     entry->opaque = opaque;
140b5c53d1bSAaron Lindsay 
141b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
142b5c53d1bSAaron Lindsay }
143b5c53d1bSAaron Lindsay 
14408267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
145fcf5ef2aSThomas Huth                                  void *opaque)
146fcf5ef2aSThomas Huth {
14708267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
14808267487SAaron Lindsay 
14908267487SAaron Lindsay     entry->hook = hook;
15008267487SAaron Lindsay     entry->opaque = opaque;
15108267487SAaron Lindsay 
15208267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
153fcf5ef2aSThomas Huth }
154fcf5ef2aSThomas Huth 
155fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
156fcf5ef2aSThomas Huth {
157fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
158fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
159fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
160fcf5ef2aSThomas Huth 
16187c3f0f2SRichard Henderson     if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS)) {
162fcf5ef2aSThomas Huth         return;
163fcf5ef2aSThomas Huth     }
164fcf5ef2aSThomas Huth 
165fcf5ef2aSThomas Huth     if (ri->resetfn) {
166fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
167fcf5ef2aSThomas Huth         return;
168fcf5ef2aSThomas Huth     }
169fcf5ef2aSThomas Huth 
170fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
171fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
172fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
173fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
174fcf5ef2aSThomas Huth      */
175fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
176fcf5ef2aSThomas Huth         return;
177fcf5ef2aSThomas Huth     }
178fcf5ef2aSThomas Huth 
179fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
180fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
181fcf5ef2aSThomas Huth     } else {
182fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
183fcf5ef2aSThomas Huth     }
184fcf5ef2aSThomas Huth }
185fcf5ef2aSThomas Huth 
186fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
187fcf5ef2aSThomas Huth {
188fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
189fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
190fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
191fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
192fcf5ef2aSThomas Huth      */
193fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
194fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
195fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
196fcf5ef2aSThomas Huth 
19787c3f0f2SRichard Henderson     if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
198fcf5ef2aSThomas Huth         return;
199fcf5ef2aSThomas Huth     }
200fcf5ef2aSThomas Huth 
201fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
202fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
203fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
204fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
205fcf5ef2aSThomas Huth }
206fcf5ef2aSThomas Huth 
2079130cadeSPeter Maydell static void arm_cpu_reset_hold(Object *obj)
208fcf5ef2aSThomas Huth {
2099130cadeSPeter Maydell     CPUState *s = CPU(obj);
210fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
211fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
212fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
213fcf5ef2aSThomas Huth 
2149130cadeSPeter Maydell     if (acc->parent_phases.hold) {
2159130cadeSPeter Maydell         acc->parent_phases.hold(obj);
2169130cadeSPeter Maydell     }
217fcf5ef2aSThomas Huth 
2181f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
2191f5c00cfSAlex Bennée 
220fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
221fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
222fcf5ef2aSThomas Huth 
223fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
22447576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
22547576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
22647576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
227fcf5ef2aSThomas Huth 
228c1b70158SThiago Jung Bauermann     cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON;
229fcf5ef2aSThomas Huth 
230fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
231fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
232fcf5ef2aSThomas Huth     }
233fcf5ef2aSThomas Huth 
234fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
235fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
23653221552SRichard Henderson         env->aarch64 = true;
237fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
238fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
239fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
240fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
241276c6e81SRichard Henderson         /* Enable all PAC keys.  */
242276c6e81SRichard Henderson         env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB |
243276c6e81SRichard Henderson                                   SCTLR_EnDA | SCTLR_EnDB);
244cda86e2bSRichard Henderson         /* Trap on btype=3 for PACIxSP. */
245cda86e2bSRichard Henderson         env->cp15.sctlr_el[1] |= SCTLR_BT0;
246fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
247fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
248fab8ad39SRichard Henderson                                          CPACR_EL1, FPEN, 3);
24946303535SRichard Henderson         /* and to the SVE instructions, with default vector length */
25046303535SRichard Henderson         if (cpu_isar_feature(aa64_sve, cpu)) {
251fab8ad39SRichard Henderson             env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
252fab8ad39SRichard Henderson                                              CPACR_EL1, ZEN, 3);
25387252bdeSRichard Henderson             env->vfp.zcr_el[1] = cpu->sve_default_vq - 1;
2547b6a2198SAlex Bennée         }
25578011586SRichard Henderson         /* and for SME instructions, with default vector length, and TPIDR2 */
25678011586SRichard Henderson         if (cpu_isar_feature(aa64_sme, cpu)) {
25778011586SRichard Henderson             env->cp15.sctlr_el[1] |= SCTLR_EnTP2;
25878011586SRichard Henderson             env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
25978011586SRichard Henderson                                              CPACR_EL1, SMEN, 3);
26078011586SRichard Henderson             env->vfp.smcr_el[1] = cpu->sme_default_vq - 1;
26178011586SRichard Henderson             if (cpu_isar_feature(aa64_sme_fa64, cpu)) {
26278011586SRichard Henderson                 env->vfp.smcr_el[1] = FIELD_DP64(env->vfp.smcr_el[1],
26378011586SRichard Henderson                                                  SMCR, FA64, 1);
26478011586SRichard Henderson             }
26578011586SRichard Henderson         }
266f6a148feSRichard Henderson         /*
267691f1ffdSRichard Henderson          * Enable 48-bit address space (TODO: take reserved_va into account).
26816c84978SRichard Henderson          * Enable TBI0 but not TBI1.
26916c84978SRichard Henderson          * Note that this must match useronly_clean_ptr.
270f6a148feSRichard Henderson          */
271cb4a0a34SPeter Maydell         env->cp15.tcr_el[1] = 5 | (1ULL << 37);
272e3232864SRichard Henderson 
273e3232864SRichard Henderson         /* Enable MTE */
274e3232864SRichard Henderson         if (cpu_isar_feature(aa64_mte, cpu)) {
275e3232864SRichard Henderson             /* Enable tag access, but leave TCF0 as No Effect (0). */
276e3232864SRichard Henderson             env->cp15.sctlr_el[1] |= SCTLR_ATA0;
277e3232864SRichard Henderson             /*
278e3232864SRichard Henderson              * Exclude all tags, so that tag 0 is always used.
279e3232864SRichard Henderson              * This corresponds to Linux current->thread.gcr_incl = 0.
280e3232864SRichard Henderson              *
281e3232864SRichard Henderson              * Set RRND, so that helper_irg() will generate a seed later.
282e3232864SRichard Henderson              * Here in cpu_reset(), the crypto subsystem has not yet been
283e3232864SRichard Henderson              * initialized.
284e3232864SRichard Henderson              */
285e3232864SRichard Henderson             env->cp15.gcr_el1 = 0x1ffff;
286e3232864SRichard Henderson         }
2877cb1e618SRichard Henderson         /*
2887cb1e618SRichard Henderson          * Disable access to SCXTNUM_EL0 from CSV2_1p2.
2897cb1e618SRichard Henderson          * This is not yet exposed from the Linux kernel in any way.
2907cb1e618SRichard Henderson          */
2917cb1e618SRichard Henderson         env->cp15.sctlr_el[1] |= SCTLR_TSCXT;
292fcf5ef2aSThomas Huth #else
293fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
294fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
295fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
296fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
297fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
298fcf5ef2aSThomas Huth         } else {
299fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
300fcf5ef2aSThomas Huth         }
3014a7319b7SEdgar E. Iglesias 
3024a7319b7SEdgar E. Iglesias         /* Sample rvbar at reset.  */
3034a7319b7SEdgar E. Iglesias         env->cp15.rvbar = cpu->rvbar_prop;
3044a7319b7SEdgar E. Iglesias         env->pc = env->cp15.rvbar;
305fcf5ef2aSThomas Huth #endif
306fcf5ef2aSThomas Huth     } else {
307fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
308fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
309fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
310fab8ad39SRichard Henderson                                          CPACR, CP10, 3);
311fab8ad39SRichard Henderson         env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1,
312fab8ad39SRichard Henderson                                          CPACR, CP11, 3);
313fcf5ef2aSThomas Huth #endif
314910e4f24STobias Röhmel         if (arm_feature(env, ARM_FEATURE_V8)) {
315910e4f24STobias Röhmel             env->cp15.rvbar = cpu->rvbar_prop;
316910e4f24STobias Röhmel             env->regs[15] = cpu->rvbar_prop;
317910e4f24STobias Röhmel         }
318fcf5ef2aSThomas Huth     }
319fcf5ef2aSThomas Huth 
320fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
321fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
322fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
323fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
324fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
325fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
326fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
327fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
328fcf5ef2aSThomas Huth     }
329fcf5ef2aSThomas Huth #else
330060a65dfSPeter Maydell 
331060a65dfSPeter Maydell     /*
332060a65dfSPeter Maydell      * If the highest available EL is EL2, AArch32 will start in Hyp
333060a65dfSPeter Maydell      * mode; otherwise it starts in SVC. Note that if we start in
334060a65dfSPeter Maydell      * AArch64 then these values in the uncached_cpsr will be ignored.
335060a65dfSPeter Maydell      */
336060a65dfSPeter Maydell     if (arm_feature(env, ARM_FEATURE_EL2) &&
337060a65dfSPeter Maydell         !arm_feature(env, ARM_FEATURE_EL3)) {
338060a65dfSPeter Maydell         env->uncached_cpsr = ARM_CPU_MODE_HYP;
339060a65dfSPeter Maydell     } else {
340fcf5ef2aSThomas Huth         env->uncached_cpsr = ARM_CPU_MODE_SVC;
341060a65dfSPeter Maydell     }
342fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
3431426f244SPeter Maydell 
3441426f244SPeter Maydell     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
3451426f244SPeter Maydell      * executing as AArch32 then check if highvecs are enabled and
3461426f244SPeter Maydell      * adjust the PC accordingly.
3471426f244SPeter Maydell      */
3481426f244SPeter Maydell     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
3491426f244SPeter Maydell         env->regs[15] = 0xFFFF0000;
3501426f244SPeter Maydell     }
3511426f244SPeter Maydell 
3521426f244SPeter Maydell     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
353b62ceeafSPeter Maydell #endif
354dc7abe4dSMichael Davidsaver 
355531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
356b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY
357fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
358fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
359fcf5ef2aSThomas Huth         uint8_t *rom;
36038e2a77cSPeter Maydell         uint32_t vecbase;
361b62ceeafSPeter Maydell #endif
362fcf5ef2aSThomas Huth 
3638128c8e8SPeter Maydell         if (cpu_isar_feature(aa32_lob, cpu)) {
3648128c8e8SPeter Maydell             /*
3658128c8e8SPeter Maydell              * LTPSIZE is constant 4 if MVE not implemented, and resets
3668128c8e8SPeter Maydell              * to an UNKNOWN value if MVE is implemented. We choose to
3678128c8e8SPeter Maydell              * always reset to 4.
3688128c8e8SPeter Maydell              */
3698128c8e8SPeter Maydell             env->v7m.ltpsize = 4;
37099c7834fSPeter Maydell             /* The LTPSIZE field in FPDSCR is constant and reads as 4. */
37199c7834fSPeter Maydell             env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT;
37299c7834fSPeter Maydell             env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT;
3738128c8e8SPeter Maydell         }
3748128c8e8SPeter Maydell 
3751e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3761e577cc7SPeter Maydell             env->v7m.secure = true;
3773b2e9344SPeter Maydell         } else {
3783b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
3793b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
3803b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
3813b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
3823b2e9344SPeter Maydell              */
3833b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
38402ac2f7fSPeter Maydell             /*
38502ac2f7fSPeter Maydell              * Set NSACR to indicate "NS access permitted to everything";
38602ac2f7fSPeter Maydell              * this avoids having to have all the tests of it being
38702ac2f7fSPeter Maydell              * conditional on ARM_FEATURE_M_SECURITY. Note also that from
38802ac2f7fSPeter Maydell              * v8.1M the guest-visible value of NSACR in a CPU without the
38902ac2f7fSPeter Maydell              * Security Extension is 0xcff.
39002ac2f7fSPeter Maydell              */
39102ac2f7fSPeter Maydell             env->v7m.nsacr = 0xcff;
3921e577cc7SPeter Maydell         }
3931e577cc7SPeter Maydell 
3949d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
3952c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
3969d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
3972c4da50dSPeter Maydell          */
3989d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
3999d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
4009d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
4019d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
4029d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
4039d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
4049d40cd8aSPeter Maydell         }
40522ab3460SJulia Suvorova         if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
40622ab3460SJulia Suvorova             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
40722ab3460SJulia Suvorova             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
40822ab3460SJulia Suvorova         }
4092c4da50dSPeter Maydell 
4107fbc6a40SRichard Henderson         if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
411d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK;
412d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK |
413d33abe82SPeter Maydell                 R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK;
414d33abe82SPeter Maydell         }
415b62ceeafSPeter Maydell 
416b62ceeafSPeter Maydell #ifndef CONFIG_USER_ONLY
417056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
418056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
419056f43dfSPeter Maydell 
42038e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
4217cda2149SPeter Maydell         env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80;
42238e2a77cSPeter Maydell 
42338e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
42438e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
42575ce72b7SPeter Maydell         rom = rom_ptr_for_as(s->as, vecbase, 8);
426fcf5ef2aSThomas Huth         if (rom) {
427fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
428fcf5ef2aSThomas Huth              * copied into physical memory.
429fcf5ef2aSThomas Huth              */
430fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
431fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
432fcf5ef2aSThomas Huth         } else {
433fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
434fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
435fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
436fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
437fcf5ef2aSThomas Huth              */
43838e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
43938e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
440fcf5ef2aSThomas Huth         }
441fcf5ef2aSThomas Huth 
4428cc2246cSPeter Maydell         qemu_log_mask(CPU_LOG_INT,
4438cc2246cSPeter Maydell                       "Loaded reset SP 0x%x PC 0x%x from vector table\n",
4448cc2246cSPeter Maydell                       initial_msp, initial_pc);
4458cc2246cSPeter Maydell 
446fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
447fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
448fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
449b62ceeafSPeter Maydell #else
450b62ceeafSPeter Maydell         /*
451b62ceeafSPeter Maydell          * For user mode we run non-secure and with access to the FPU.
452b62ceeafSPeter Maydell          * The FPU context is active (ie does not need further setup)
453b62ceeafSPeter Maydell          * and is owned by non-secure.
454b62ceeafSPeter Maydell          */
455b62ceeafSPeter Maydell         env->v7m.secure = false;
456b62ceeafSPeter Maydell         env->v7m.nsacr = 0xcff;
457b62ceeafSPeter Maydell         env->v7m.cpacr[M_REG_NS] = 0xf0ffff;
458b62ceeafSPeter Maydell         env->v7m.fpccr[M_REG_S] &=
459b62ceeafSPeter Maydell             ~(R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK);
460b62ceeafSPeter Maydell         env->v7m.control[M_REG_S] |= R_V7M_CONTROL_FPCA_MASK;
461b62ceeafSPeter Maydell #endif
462fcf5ef2aSThomas Huth     }
463fcf5ef2aSThomas Huth 
464dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
465dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
466dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
467dc3c4c14SPeter Maydell      */
468dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
469dc3c4c14SPeter Maydell 
4700e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
47169ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
4720e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
47362c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
47462c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
47562c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
47662c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
47762c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
47862c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
47962c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
48062c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
48162c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
48262c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
48362c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
48462c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
48562c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
48662c58ee0SPeter Maydell                 }
4870e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
48869ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
48969ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
49069ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
49169ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
49269ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
49369ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
49469ceea64SPeter Maydell             }
4950e1a46bbSPeter Maydell         }
496761c4642STobias Röhmel 
497761c4642STobias Röhmel         if (cpu->pmsav8r_hdregion > 0) {
498761c4642STobias Röhmel             memset(env->pmsav8.hprbar, 0,
499761c4642STobias Röhmel                    sizeof(*env->pmsav8.hprbar) * cpu->pmsav8r_hdregion);
500761c4642STobias Röhmel             memset(env->pmsav8.hprlar, 0,
501761c4642STobias Röhmel                    sizeof(*env->pmsav8.hprlar) * cpu->pmsav8r_hdregion);
502761c4642STobias Röhmel         }
503761c4642STobias Röhmel 
5041bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
5051bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
5064125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
5074125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
5084125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
5094125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
51069ceea64SPeter Maydell     }
51169ceea64SPeter Maydell 
5129901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
5139901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
5149901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
5159901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
5169901c576SPeter Maydell         }
5179901c576SPeter Maydell         env->sau.rnr = 0;
5189901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
5199901c576SPeter Maydell          * the Cortex-M33 does.
5209901c576SPeter Maydell          */
5219901c576SPeter Maydell         env->sau.ctrl = 0;
5229901c576SPeter Maydell     }
5239901c576SPeter Maydell 
524fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
525fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
526fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
527aaae563bSPeter Maydell     set_default_nan_mode(1, &env->vfp.standard_fp_status_f16);
528fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
529fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
530fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
531fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
532bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
533bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
534aaae563bSPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
535aaae563bSPeter Maydell                               &env->vfp.standard_fp_status_f16);
536fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
537fcf5ef2aSThomas Huth     if (kvm_enabled()) {
538fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
539fcf5ef2aSThomas Huth     }
540fcf5ef2aSThomas Huth #endif
541fcf5ef2aSThomas Huth 
542fa05d1abSFabiano Rosas     if (tcg_enabled()) {
543fcf5ef2aSThomas Huth         hw_breakpoint_update_all(cpu);
544fcf5ef2aSThomas Huth         hw_watchpoint_update_all(cpu);
545*2b77ad4dSFabiano Rosas 
546a8a79c7aSRichard Henderson         arm_rebuild_hflags(env);
547fcf5ef2aSThomas Huth     }
548*2b77ad4dSFabiano Rosas }
549fcf5ef2aSThomas Huth 
5509e406eeaSPhilippe Mathieu-Daudé #if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY)
551083afd18SPhilippe Mathieu-Daudé 
552310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
553be879556SRichard Henderson                                      unsigned int target_el,
554be879556SRichard Henderson                                      unsigned int cur_el, bool secure,
555be879556SRichard Henderson                                      uint64_t hcr_el2)
556310cedf3SRichard Henderson {
557310cedf3SRichard Henderson     CPUARMState *env = cs->env_ptr;
558310cedf3SRichard Henderson     bool pstate_unmasked;
55916e07f78SRichard Henderson     bool unmasked = false;
560310cedf3SRichard Henderson 
561310cedf3SRichard Henderson     /*
562310cedf3SRichard Henderson      * Don't take exceptions if they target a lower EL.
563310cedf3SRichard Henderson      * This check should catch any exceptions that would not be taken
564310cedf3SRichard Henderson      * but left pending.
565310cedf3SRichard Henderson      */
566310cedf3SRichard Henderson     if (cur_el > target_el) {
567310cedf3SRichard Henderson         return false;
568310cedf3SRichard Henderson     }
569310cedf3SRichard Henderson 
570310cedf3SRichard Henderson     switch (excp_idx) {
571310cedf3SRichard Henderson     case EXCP_FIQ:
572310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_F);
573310cedf3SRichard Henderson         break;
574310cedf3SRichard Henderson 
575310cedf3SRichard Henderson     case EXCP_IRQ:
576310cedf3SRichard Henderson         pstate_unmasked = !(env->daif & PSTATE_I);
577310cedf3SRichard Henderson         break;
578310cedf3SRichard Henderson 
579310cedf3SRichard Henderson     case EXCP_VFIQ:
580cc974d5cSRémi Denis-Courmont         if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) {
581cc974d5cSRémi Denis-Courmont             /* VFIQs are only taken when hypervized.  */
582310cedf3SRichard Henderson             return false;
583310cedf3SRichard Henderson         }
584310cedf3SRichard Henderson         return !(env->daif & PSTATE_F);
585310cedf3SRichard Henderson     case EXCP_VIRQ:
586cc974d5cSRémi Denis-Courmont         if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) {
587cc974d5cSRémi Denis-Courmont             /* VIRQs are only taken when hypervized.  */
588310cedf3SRichard Henderson             return false;
589310cedf3SRichard Henderson         }
590310cedf3SRichard Henderson         return !(env->daif & PSTATE_I);
5913c29632fSRichard Henderson     case EXCP_VSERR:
5923c29632fSRichard Henderson         if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) {
5933c29632fSRichard Henderson             /* VIRQs are only taken when hypervized.  */
5943c29632fSRichard Henderson             return false;
5953c29632fSRichard Henderson         }
5963c29632fSRichard Henderson         return !(env->daif & PSTATE_A);
597310cedf3SRichard Henderson     default:
598310cedf3SRichard Henderson         g_assert_not_reached();
599310cedf3SRichard Henderson     }
600310cedf3SRichard Henderson 
601310cedf3SRichard Henderson     /*
602310cedf3SRichard Henderson      * Use the target EL, current execution state and SCR/HCR settings to
603310cedf3SRichard Henderson      * determine whether the corresponding CPSR bit is used to mask the
604310cedf3SRichard Henderson      * interrupt.
605310cedf3SRichard Henderson      */
606310cedf3SRichard Henderson     if ((target_el > cur_el) && (target_el != 1)) {
607310cedf3SRichard Henderson         /* Exceptions targeting a higher EL may not be maskable */
608310cedf3SRichard Henderson         if (arm_feature(env, ARM_FEATURE_AARCH64)) {
609c939a7c7SAke Koomsin             switch (target_el) {
610c939a7c7SAke Koomsin             case 2:
611310cedf3SRichard Henderson                 /*
612c939a7c7SAke Koomsin                  * According to ARM DDI 0487H.a, an interrupt can be masked
613c939a7c7SAke Koomsin                  * when HCR_E2H and HCR_TGE are both set regardless of the
614c939a7c7SAke Koomsin                  * current Security state. Note that we need to revisit this
615c939a7c7SAke Koomsin                  * part again once we need to support NMI.
616310cedf3SRichard Henderson                  */
617c939a7c7SAke Koomsin                 if ((hcr_el2 & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) {
61816e07f78SRichard Henderson                         unmasked = true;
619310cedf3SRichard Henderson                 }
620c939a7c7SAke Koomsin                 break;
621c939a7c7SAke Koomsin             case 3:
622c939a7c7SAke Koomsin                 /* Interrupt cannot be masked when the target EL is 3 */
623c939a7c7SAke Koomsin                 unmasked = true;
624c939a7c7SAke Koomsin                 break;
625c939a7c7SAke Koomsin             default:
626c939a7c7SAke Koomsin                 g_assert_not_reached();
627c939a7c7SAke Koomsin             }
628310cedf3SRichard Henderson         } else {
629310cedf3SRichard Henderson             /*
630310cedf3SRichard Henderson              * The old 32-bit-only environment has a more complicated
631310cedf3SRichard Henderson              * masking setup. HCR and SCR bits not only affect interrupt
632310cedf3SRichard Henderson              * routing but also change the behaviour of masking.
633310cedf3SRichard Henderson              */
634310cedf3SRichard Henderson             bool hcr, scr;
635310cedf3SRichard Henderson 
636310cedf3SRichard Henderson             switch (excp_idx) {
637310cedf3SRichard Henderson             case EXCP_FIQ:
638310cedf3SRichard Henderson                 /*
639310cedf3SRichard Henderson                  * If FIQs are routed to EL3 or EL2 then there are cases where
640310cedf3SRichard Henderson                  * we override the CPSR.F in determining if the exception is
641310cedf3SRichard Henderson                  * masked or not. If neither of these are set then we fall back
642310cedf3SRichard Henderson                  * to the CPSR.F setting otherwise we further assess the state
643310cedf3SRichard Henderson                  * below.
644310cedf3SRichard Henderson                  */
645310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_FMO;
646310cedf3SRichard Henderson                 scr = (env->cp15.scr_el3 & SCR_FIQ);
647310cedf3SRichard Henderson 
648310cedf3SRichard Henderson                 /*
649310cedf3SRichard Henderson                  * When EL3 is 32-bit, the SCR.FW bit controls whether the
650310cedf3SRichard Henderson                  * CPSR.F bit masks FIQ interrupts when taken in non-secure
651310cedf3SRichard Henderson                  * state. If SCR.FW is set then FIQs can be masked by CPSR.F
652310cedf3SRichard Henderson                  * when non-secure but only when FIQs are only routed to EL3.
653310cedf3SRichard Henderson                  */
654310cedf3SRichard Henderson                 scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr);
655310cedf3SRichard Henderson                 break;
656310cedf3SRichard Henderson             case EXCP_IRQ:
657310cedf3SRichard Henderson                 /*
658310cedf3SRichard Henderson                  * When EL3 execution state is 32-bit, if HCR.IMO is set then
659310cedf3SRichard Henderson                  * we may override the CPSR.I masking when in non-secure state.
660310cedf3SRichard Henderson                  * The SCR.IRQ setting has already been taken into consideration
661310cedf3SRichard Henderson                  * when setting the target EL, so it does not have a further
662310cedf3SRichard Henderson                  * affect here.
663310cedf3SRichard Henderson                  */
664310cedf3SRichard Henderson                 hcr = hcr_el2 & HCR_IMO;
665310cedf3SRichard Henderson                 scr = false;
666310cedf3SRichard Henderson                 break;
667310cedf3SRichard Henderson             default:
668310cedf3SRichard Henderson                 g_assert_not_reached();
669310cedf3SRichard Henderson             }
670310cedf3SRichard Henderson 
671310cedf3SRichard Henderson             if ((scr || hcr) && !secure) {
67216e07f78SRichard Henderson                 unmasked = true;
673310cedf3SRichard Henderson             }
674310cedf3SRichard Henderson         }
675310cedf3SRichard Henderson     }
676310cedf3SRichard Henderson 
677310cedf3SRichard Henderson     /*
678310cedf3SRichard Henderson      * The PSTATE bits only mask the interrupt if we have not overriden the
679310cedf3SRichard Henderson      * ability above.
680310cedf3SRichard Henderson      */
681310cedf3SRichard Henderson     return unmasked || pstate_unmasked;
682310cedf3SRichard Henderson }
683310cedf3SRichard Henderson 
684083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
685fcf5ef2aSThomas Huth {
686fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
687fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
688fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
689fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
690be879556SRichard Henderson     uint64_t hcr_el2 = arm_hcr_el2_eff(env);
691fcf5ef2aSThomas Huth     uint32_t target_el;
692fcf5ef2aSThomas Huth     uint32_t excp_idx;
693d63d0ec5SRichard Henderson 
694d63d0ec5SRichard Henderson     /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */
695fcf5ef2aSThomas Huth 
696fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
697fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
698fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
699be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
700be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
701d63d0ec5SRichard Henderson             goto found;
702fcf5ef2aSThomas Huth         }
703fcf5ef2aSThomas Huth     }
704fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
705fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
706fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
707be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
708be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
709d63d0ec5SRichard Henderson             goto found;
710fcf5ef2aSThomas Huth         }
711fcf5ef2aSThomas Huth     }
712fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
713fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
714fcf5ef2aSThomas Huth         target_el = 1;
715be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
716be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
717d63d0ec5SRichard Henderson             goto found;
718fcf5ef2aSThomas Huth         }
719fcf5ef2aSThomas Huth     }
720fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
721fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
722fcf5ef2aSThomas Huth         target_el = 1;
723be879556SRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
724be879556SRichard Henderson                               cur_el, secure, hcr_el2)) {
725d63d0ec5SRichard Henderson             goto found;
726d63d0ec5SRichard Henderson         }
727d63d0ec5SRichard Henderson     }
7283c29632fSRichard Henderson     if (interrupt_request & CPU_INTERRUPT_VSERR) {
7293c29632fSRichard Henderson         excp_idx = EXCP_VSERR;
7303c29632fSRichard Henderson         target_el = 1;
7313c29632fSRichard Henderson         if (arm_excp_unmasked(cs, excp_idx, target_el,
7323c29632fSRichard Henderson                               cur_el, secure, hcr_el2)) {
7333c29632fSRichard Henderson             /* Taking a virtual abort clears HCR_EL2.VSE */
7343c29632fSRichard Henderson             env->cp15.hcr_el2 &= ~HCR_VSE;
7353c29632fSRichard Henderson             cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR);
7363c29632fSRichard Henderson             goto found;
7373c29632fSRichard Henderson         }
7383c29632fSRichard Henderson     }
739d63d0ec5SRichard Henderson     return false;
740d63d0ec5SRichard Henderson 
741d63d0ec5SRichard Henderson  found:
742fcf5ef2aSThomas Huth     cs->exception_index = excp_idx;
743fcf5ef2aSThomas Huth     env->exception.target_el = target_el;
74478271684SClaudio Fontana     cc->tcg_ops->do_interrupt(cs);
745d63d0ec5SRichard Henderson     return true;
746fcf5ef2aSThomas Huth }
7479e406eeaSPhilippe Mathieu-Daudé 
7489e406eeaSPhilippe Mathieu-Daudé #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */
749fcf5ef2aSThomas Huth 
75089430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu)
75189430fc6SPeter Maydell {
75289430fc6SPeter Maydell     /*
75389430fc6SPeter Maydell      * Update the interrupt level for VIRQ, which is the logical OR of
75489430fc6SPeter Maydell      * the HCR_EL2.VI bit and the input line level from the GIC.
75589430fc6SPeter Maydell      */
75689430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
75789430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
75889430fc6SPeter Maydell 
75989430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VI) ||
76089430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VIRQ);
76189430fc6SPeter Maydell 
76289430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) {
76389430fc6SPeter Maydell         if (new_state) {
76489430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VIRQ);
76589430fc6SPeter Maydell         } else {
76689430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ);
76789430fc6SPeter Maydell         }
76889430fc6SPeter Maydell     }
76989430fc6SPeter Maydell }
77089430fc6SPeter Maydell 
77189430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu)
77289430fc6SPeter Maydell {
77389430fc6SPeter Maydell     /*
77489430fc6SPeter Maydell      * Update the interrupt level for VFIQ, which is the logical OR of
77589430fc6SPeter Maydell      * the HCR_EL2.VF bit and the input line level from the GIC.
77689430fc6SPeter Maydell      */
77789430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
77889430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
77989430fc6SPeter Maydell 
78089430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VF) ||
78189430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VFIQ);
78289430fc6SPeter Maydell 
78389430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) {
78489430fc6SPeter Maydell         if (new_state) {
78589430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VFIQ);
78689430fc6SPeter Maydell         } else {
78789430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ);
78889430fc6SPeter Maydell         }
78989430fc6SPeter Maydell     }
79089430fc6SPeter Maydell }
79189430fc6SPeter Maydell 
7923c29632fSRichard Henderson void arm_cpu_update_vserr(ARMCPU *cpu)
7933c29632fSRichard Henderson {
7943c29632fSRichard Henderson     /*
7953c29632fSRichard Henderson      * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit.
7963c29632fSRichard Henderson      */
7973c29632fSRichard Henderson     CPUARMState *env = &cpu->env;
7983c29632fSRichard Henderson     CPUState *cs = CPU(cpu);
7993c29632fSRichard Henderson 
8003c29632fSRichard Henderson     bool new_state = env->cp15.hcr_el2 & HCR_VSE;
8013c29632fSRichard Henderson 
8023c29632fSRichard Henderson     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) {
8033c29632fSRichard Henderson         if (new_state) {
8043c29632fSRichard Henderson             cpu_interrupt(cs, CPU_INTERRUPT_VSERR);
8053c29632fSRichard Henderson         } else {
8063c29632fSRichard Henderson             cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR);
8073c29632fSRichard Henderson         }
8083c29632fSRichard Henderson     }
8093c29632fSRichard Henderson }
8103c29632fSRichard Henderson 
811fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
812fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
813fcf5ef2aSThomas Huth {
814fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
815fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
816fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
817fcf5ef2aSThomas Huth     static const int mask[] = {
818fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
819fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
820fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
821fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
822fcf5ef2aSThomas Huth     };
823fcf5ef2aSThomas Huth 
8249acd2d33SPeter Maydell     if (!arm_feature(env, ARM_FEATURE_EL2) &&
8259acd2d33SPeter Maydell         (irq == ARM_CPU_VIRQ || irq == ARM_CPU_VFIQ)) {
8269acd2d33SPeter Maydell         /*
8279acd2d33SPeter Maydell          * The GIC might tell us about VIRQ and VFIQ state, but if we don't
8289acd2d33SPeter Maydell          * have EL2 support we don't care. (Unless the guest is doing something
8299acd2d33SPeter Maydell          * silly this will only be calls saying "level is still 0".)
8309acd2d33SPeter Maydell          */
8319acd2d33SPeter Maydell         return;
8329acd2d33SPeter Maydell     }
8339acd2d33SPeter Maydell 
834ed89f078SPeter Maydell     if (level) {
835ed89f078SPeter Maydell         env->irq_line_state |= mask[irq];
836ed89f078SPeter Maydell     } else {
837ed89f078SPeter Maydell         env->irq_line_state &= ~mask[irq];
838ed89f078SPeter Maydell     }
839ed89f078SPeter Maydell 
840fcf5ef2aSThomas Huth     switch (irq) {
841fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
84289430fc6SPeter Maydell         arm_cpu_update_virq(cpu);
84389430fc6SPeter Maydell         break;
844fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
84589430fc6SPeter Maydell         arm_cpu_update_vfiq(cpu);
84689430fc6SPeter Maydell         break;
847fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
848fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
849fcf5ef2aSThomas Huth         if (level) {
850fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
851fcf5ef2aSThomas Huth         } else {
852fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
853fcf5ef2aSThomas Huth         }
854fcf5ef2aSThomas Huth         break;
855fcf5ef2aSThomas Huth     default:
856fcf5ef2aSThomas Huth         g_assert_not_reached();
857fcf5ef2aSThomas Huth     }
858fcf5ef2aSThomas Huth }
859fcf5ef2aSThomas Huth 
860fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
861fcf5ef2aSThomas Huth {
862fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
863fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
864ed89f078SPeter Maydell     CPUARMState *env = &cpu->env;
865fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
866ed89f078SPeter Maydell     uint32_t linestate_bit;
867f6530926SEric Auger     int irq_id;
868fcf5ef2aSThomas Huth 
869fcf5ef2aSThomas Huth     switch (irq) {
870fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
871f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_IRQ;
872ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_HARD;
873fcf5ef2aSThomas Huth         break;
874fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
875f6530926SEric Auger         irq_id = KVM_ARM_IRQ_CPU_FIQ;
876ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_FIQ;
877fcf5ef2aSThomas Huth         break;
878fcf5ef2aSThomas Huth     default:
879fcf5ef2aSThomas Huth         g_assert_not_reached();
880fcf5ef2aSThomas Huth     }
881ed89f078SPeter Maydell 
882ed89f078SPeter Maydell     if (level) {
883ed89f078SPeter Maydell         env->irq_line_state |= linestate_bit;
884ed89f078SPeter Maydell     } else {
885ed89f078SPeter Maydell         env->irq_line_state &= ~linestate_bit;
886ed89f078SPeter Maydell     }
887f6530926SEric Auger     kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level);
888fcf5ef2aSThomas Huth #endif
889fcf5ef2aSThomas Huth }
890fcf5ef2aSThomas Huth 
891fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
892fcf5ef2aSThomas Huth {
893fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
894fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
895fcf5ef2aSThomas Huth 
896fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
897fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
898fcf5ef2aSThomas Huth }
899fcf5ef2aSThomas Huth 
900fcf5ef2aSThomas Huth #endif
901fcf5ef2aSThomas Huth 
902fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
903fcf5ef2aSThomas Huth {
904fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
905fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
9067bcdbf51SRichard Henderson     bool sctlr_b;
907fcf5ef2aSThomas Huth 
908fcf5ef2aSThomas Huth     if (is_a64(env)) {
909110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
91015fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
91115fa1a0aSRichard Henderson         info->cap_insn_split = 4;
912110f6c70SRichard Henderson     } else {
913110f6c70SRichard Henderson         int cap_mode;
914110f6c70SRichard Henderson         if (env->thumb) {
91515fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
91615fa1a0aSRichard Henderson             info->cap_insn_split = 4;
917110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
918fcf5ef2aSThomas Huth         } else {
91915fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
92015fa1a0aSRichard Henderson             info->cap_insn_split = 4;
921110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
922fcf5ef2aSThomas Huth         }
923110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
924110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
925110f6c70SRichard Henderson         }
926110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
927110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
928110f6c70SRichard Henderson         }
929110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
930110f6c70SRichard Henderson         info->cap_mode = cap_mode;
931fcf5ef2aSThomas Huth     }
9327bcdbf51SRichard Henderson 
9337bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
9347bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
935ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
936fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
937fcf5ef2aSThomas Huth #else
938fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
939fcf5ef2aSThomas Huth #endif
940fcf5ef2aSThomas Huth     }
941f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
9427bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
9437bcdbf51SRichard Henderson     if (sctlr_b) {
944f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
945f7478a92SJulian Brown     }
9467bcdbf51SRichard Henderson #endif
947fcf5ef2aSThomas Huth }
948fcf5ef2aSThomas Huth 
94986480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64
95086480615SPhilippe Mathieu-Daudé 
95186480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
95286480615SPhilippe Mathieu-Daudé {
95386480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
95486480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
95586480615SPhilippe Mathieu-Daudé     uint32_t psr = pstate_read(env);
95686480615SPhilippe Mathieu-Daudé     int i;
95786480615SPhilippe Mathieu-Daudé     int el = arm_current_el(env);
95886480615SPhilippe Mathieu-Daudé     const char *ns_status;
9597a867dd5SRichard Henderson     bool sve;
96086480615SPhilippe Mathieu-Daudé 
96186480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc);
96286480615SPhilippe Mathieu-Daudé     for (i = 0; i < 32; i++) {
96386480615SPhilippe Mathieu-Daudé         if (i == 31) {
96486480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]);
96586480615SPhilippe Mathieu-Daudé         } else {
96686480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i],
96786480615SPhilippe Mathieu-Daudé                          (i + 2) % 3 ? " " : "\n");
96886480615SPhilippe Mathieu-Daudé         }
96986480615SPhilippe Mathieu-Daudé     }
97086480615SPhilippe Mathieu-Daudé 
97186480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) {
97286480615SPhilippe Mathieu-Daudé         ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
97386480615SPhilippe Mathieu-Daudé     } else {
97486480615SPhilippe Mathieu-Daudé         ns_status = "";
97586480615SPhilippe Mathieu-Daudé     }
97686480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c",
97786480615SPhilippe Mathieu-Daudé                  psr,
97886480615SPhilippe Mathieu-Daudé                  psr & PSTATE_N ? 'N' : '-',
97986480615SPhilippe Mathieu-Daudé                  psr & PSTATE_Z ? 'Z' : '-',
98086480615SPhilippe Mathieu-Daudé                  psr & PSTATE_C ? 'C' : '-',
98186480615SPhilippe Mathieu-Daudé                  psr & PSTATE_V ? 'V' : '-',
98286480615SPhilippe Mathieu-Daudé                  ns_status,
98386480615SPhilippe Mathieu-Daudé                  el,
98486480615SPhilippe Mathieu-Daudé                  psr & PSTATE_SP ? 'h' : 't');
98586480615SPhilippe Mathieu-Daudé 
9867a867dd5SRichard Henderson     if (cpu_isar_feature(aa64_sme, cpu)) {
9877a867dd5SRichard Henderson         qemu_fprintf(f, "  SVCR=%08" PRIx64 " %c%c",
9887a867dd5SRichard Henderson                      env->svcr,
9897a867dd5SRichard Henderson                      (FIELD_EX64(env->svcr, SVCR, ZA) ? 'Z' : '-'),
9907a867dd5SRichard Henderson                      (FIELD_EX64(env->svcr, SVCR, SM) ? 'S' : '-'));
9917a867dd5SRichard Henderson     }
99286480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_bti, cpu)) {
99386480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "  BTYPE=%d", (psr & PSTATE_BTYPE) >> 10);
99486480615SPhilippe Mathieu-Daudé     }
99586480615SPhilippe Mathieu-Daudé     if (!(flags & CPU_DUMP_FPU)) {
99686480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "\n");
99786480615SPhilippe Mathieu-Daudé         return;
99886480615SPhilippe Mathieu-Daudé     }
99986480615SPhilippe Mathieu-Daudé     if (fp_exception_el(env, el) != 0) {
100086480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "    FPU disabled\n");
100186480615SPhilippe Mathieu-Daudé         return;
100286480615SPhilippe Mathieu-Daudé     }
100386480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "     FPCR=%08x FPSR=%08x\n",
100486480615SPhilippe Mathieu-Daudé                  vfp_get_fpcr(env), vfp_get_fpsr(env));
100586480615SPhilippe Mathieu-Daudé 
10067a867dd5SRichard Henderson     if (cpu_isar_feature(aa64_sme, cpu) && FIELD_EX64(env->svcr, SVCR, SM)) {
10077a867dd5SRichard Henderson         sve = sme_exception_el(env, el) == 0;
10087a867dd5SRichard Henderson     } else if (cpu_isar_feature(aa64_sve, cpu)) {
10097a867dd5SRichard Henderson         sve = sve_exception_el(env, el) == 0;
10107a867dd5SRichard Henderson     } else {
10117a867dd5SRichard Henderson         sve = false;
10127a867dd5SRichard Henderson     }
10137a867dd5SRichard Henderson 
10147a867dd5SRichard Henderson     if (sve) {
10155ef3cc56SRichard Henderson         int j, zcr_len = sve_vqm1_for_el(env, el);
101686480615SPhilippe Mathieu-Daudé 
101786480615SPhilippe Mathieu-Daudé         for (i = 0; i <= FFR_PRED_NUM; i++) {
101886480615SPhilippe Mathieu-Daudé             bool eol;
101986480615SPhilippe Mathieu-Daudé             if (i == FFR_PRED_NUM) {
102086480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "FFR=");
102186480615SPhilippe Mathieu-Daudé                 /* It's last, so end the line.  */
102286480615SPhilippe Mathieu-Daudé                 eol = true;
102386480615SPhilippe Mathieu-Daudé             } else {
102486480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "P%02d=", i);
102586480615SPhilippe Mathieu-Daudé                 switch (zcr_len) {
102686480615SPhilippe Mathieu-Daudé                 case 0:
102786480615SPhilippe Mathieu-Daudé                     eol = i % 8 == 7;
102886480615SPhilippe Mathieu-Daudé                     break;
102986480615SPhilippe Mathieu-Daudé                 case 1:
103086480615SPhilippe Mathieu-Daudé                     eol = i % 6 == 5;
103186480615SPhilippe Mathieu-Daudé                     break;
103286480615SPhilippe Mathieu-Daudé                 case 2:
103386480615SPhilippe Mathieu-Daudé                 case 3:
103486480615SPhilippe Mathieu-Daudé                     eol = i % 3 == 2;
103586480615SPhilippe Mathieu-Daudé                     break;
103686480615SPhilippe Mathieu-Daudé                 default:
103786480615SPhilippe Mathieu-Daudé                     /* More than one quadword per predicate.  */
103886480615SPhilippe Mathieu-Daudé                     eol = true;
103986480615SPhilippe Mathieu-Daudé                     break;
104086480615SPhilippe Mathieu-Daudé                 }
104186480615SPhilippe Mathieu-Daudé             }
104286480615SPhilippe Mathieu-Daudé             for (j = zcr_len / 4; j >= 0; j--) {
104386480615SPhilippe Mathieu-Daudé                 int digits;
104486480615SPhilippe Mathieu-Daudé                 if (j * 4 + 4 <= zcr_len + 1) {
104586480615SPhilippe Mathieu-Daudé                     digits = 16;
104686480615SPhilippe Mathieu-Daudé                 } else {
104786480615SPhilippe Mathieu-Daudé                     digits = (zcr_len % 4 + 1) * 4;
104886480615SPhilippe Mathieu-Daudé                 }
104986480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "%0*" PRIx64 "%s", digits,
105086480615SPhilippe Mathieu-Daudé                              env->vfp.pregs[i].p[j],
105186480615SPhilippe Mathieu-Daudé                              j ? ":" : eol ? "\n" : " ");
105286480615SPhilippe Mathieu-Daudé             }
105386480615SPhilippe Mathieu-Daudé         }
105486480615SPhilippe Mathieu-Daudé 
105586480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
105686480615SPhilippe Mathieu-Daudé             if (zcr_len == 0) {
105786480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s",
105886480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[1],
105986480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[0], i & 1 ? "\n" : " ");
106086480615SPhilippe Mathieu-Daudé             } else if (zcr_len == 1) {
106186480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64
106286480615SPhilippe Mathieu-Daudé                              ":%016" PRIx64 ":%016" PRIx64 "\n",
106386480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2],
106486480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]);
106586480615SPhilippe Mathieu-Daudé             } else {
106686480615SPhilippe Mathieu-Daudé                 for (j = zcr_len; j >= 0; j--) {
106786480615SPhilippe Mathieu-Daudé                     bool odd = (zcr_len - j) % 2 != 0;
106886480615SPhilippe Mathieu-Daudé                     if (j == zcr_len) {
106986480615SPhilippe Mathieu-Daudé                         qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1);
107086480615SPhilippe Mathieu-Daudé                     } else if (!odd) {
107186480615SPhilippe Mathieu-Daudé                         if (j > 0) {
107286480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "   [%x-%x]=", j, j - 1);
107386480615SPhilippe Mathieu-Daudé                         } else {
107486480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "     [%x]=", j);
107586480615SPhilippe Mathieu-Daudé                         }
107686480615SPhilippe Mathieu-Daudé                     }
107786480615SPhilippe Mathieu-Daudé                     qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s",
107886480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2 + 1],
107986480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2],
108086480615SPhilippe Mathieu-Daudé                                  odd || j == 0 ? "\n" : ":");
108186480615SPhilippe Mathieu-Daudé                 }
108286480615SPhilippe Mathieu-Daudé             }
108386480615SPhilippe Mathieu-Daudé         }
108486480615SPhilippe Mathieu-Daudé     } else {
108586480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
108686480615SPhilippe Mathieu-Daudé             uint64_t *q = aa64_vfp_qreg(env, i);
108786480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s",
108886480615SPhilippe Mathieu-Daudé                          i, q[1], q[0], (i & 1 ? "\n" : " "));
108986480615SPhilippe Mathieu-Daudé         }
109086480615SPhilippe Mathieu-Daudé     }
109186480615SPhilippe Mathieu-Daudé }
109286480615SPhilippe Mathieu-Daudé 
109386480615SPhilippe Mathieu-Daudé #else
109486480615SPhilippe Mathieu-Daudé 
109586480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
109686480615SPhilippe Mathieu-Daudé {
109786480615SPhilippe Mathieu-Daudé     g_assert_not_reached();
109886480615SPhilippe Mathieu-Daudé }
109986480615SPhilippe Mathieu-Daudé 
110086480615SPhilippe Mathieu-Daudé #endif
110186480615SPhilippe Mathieu-Daudé 
110286480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags)
110386480615SPhilippe Mathieu-Daudé {
110486480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
110586480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
110686480615SPhilippe Mathieu-Daudé     int i;
110786480615SPhilippe Mathieu-Daudé 
110886480615SPhilippe Mathieu-Daudé     if (is_a64(env)) {
110986480615SPhilippe Mathieu-Daudé         aarch64_cpu_dump_state(cs, f, flags);
111086480615SPhilippe Mathieu-Daudé         return;
111186480615SPhilippe Mathieu-Daudé     }
111286480615SPhilippe Mathieu-Daudé 
111386480615SPhilippe Mathieu-Daudé     for (i = 0; i < 16; i++) {
111486480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]);
111586480615SPhilippe Mathieu-Daudé         if ((i % 4) == 3) {
111686480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "\n");
111786480615SPhilippe Mathieu-Daudé         } else {
111886480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " ");
111986480615SPhilippe Mathieu-Daudé         }
112086480615SPhilippe Mathieu-Daudé     }
112186480615SPhilippe Mathieu-Daudé 
112286480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_M)) {
112386480615SPhilippe Mathieu-Daudé         uint32_t xpsr = xpsr_read(env);
112486480615SPhilippe Mathieu-Daudé         const char *mode;
112586480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
112686480615SPhilippe Mathieu-Daudé 
112786480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
112886480615SPhilippe Mathieu-Daudé             ns_status = env->v7m.secure ? "S " : "NS ";
112986480615SPhilippe Mathieu-Daudé         }
113086480615SPhilippe Mathieu-Daudé 
113186480615SPhilippe Mathieu-Daudé         if (xpsr & XPSR_EXCP) {
113286480615SPhilippe Mathieu-Daudé             mode = "handler";
113386480615SPhilippe Mathieu-Daudé         } else {
113486480615SPhilippe Mathieu-Daudé             if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) {
113586480615SPhilippe Mathieu-Daudé                 mode = "unpriv-thread";
113686480615SPhilippe Mathieu-Daudé             } else {
113786480615SPhilippe Mathieu-Daudé                 mode = "priv-thread";
113886480615SPhilippe Mathieu-Daudé             }
113986480615SPhilippe Mathieu-Daudé         }
114086480615SPhilippe Mathieu-Daudé 
114186480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n",
114286480615SPhilippe Mathieu-Daudé                      xpsr,
114386480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_N ? 'N' : '-',
114486480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_Z ? 'Z' : '-',
114586480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_C ? 'C' : '-',
114686480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_V ? 'V' : '-',
114786480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_T ? 'T' : 'A',
114886480615SPhilippe Mathieu-Daudé                      ns_status,
114986480615SPhilippe Mathieu-Daudé                      mode);
115086480615SPhilippe Mathieu-Daudé     } else {
115186480615SPhilippe Mathieu-Daudé         uint32_t psr = cpsr_read(env);
115286480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
115386480615SPhilippe Mathieu-Daudé 
115486480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_EL3) &&
115586480615SPhilippe Mathieu-Daudé             (psr & CPSR_M) != ARM_CPU_MODE_MON) {
115686480615SPhilippe Mathieu-Daudé             ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
115786480615SPhilippe Mathieu-Daudé         }
115886480615SPhilippe Mathieu-Daudé 
115986480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n",
116086480615SPhilippe Mathieu-Daudé                      psr,
116186480615SPhilippe Mathieu-Daudé                      psr & CPSR_N ? 'N' : '-',
116286480615SPhilippe Mathieu-Daudé                      psr & CPSR_Z ? 'Z' : '-',
116386480615SPhilippe Mathieu-Daudé                      psr & CPSR_C ? 'C' : '-',
116486480615SPhilippe Mathieu-Daudé                      psr & CPSR_V ? 'V' : '-',
116586480615SPhilippe Mathieu-Daudé                      psr & CPSR_T ? 'T' : 'A',
116686480615SPhilippe Mathieu-Daudé                      ns_status,
116786480615SPhilippe Mathieu-Daudé                      aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26);
116886480615SPhilippe Mathieu-Daudé     }
116986480615SPhilippe Mathieu-Daudé 
117086480615SPhilippe Mathieu-Daudé     if (flags & CPU_DUMP_FPU) {
117186480615SPhilippe Mathieu-Daudé         int numvfpregs = 0;
1172a6627f5fSRichard Henderson         if (cpu_isar_feature(aa32_simd_r32, cpu)) {
1173a6627f5fSRichard Henderson             numvfpregs = 32;
11747fbc6a40SRichard Henderson         } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) {
1175a6627f5fSRichard Henderson             numvfpregs = 16;
117686480615SPhilippe Mathieu-Daudé         }
117786480615SPhilippe Mathieu-Daudé         for (i = 0; i < numvfpregs; i++) {
117886480615SPhilippe Mathieu-Daudé             uint64_t v = *aa32_vfp_dreg(env, i);
117986480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n",
118086480615SPhilippe Mathieu-Daudé                          i * 2, (uint32_t)v,
118186480615SPhilippe Mathieu-Daudé                          i * 2 + 1, (uint32_t)(v >> 32),
118286480615SPhilippe Mathieu-Daudé                          i, v);
118386480615SPhilippe Mathieu-Daudé         }
118486480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env));
1185aa291908SPeter Maydell         if (cpu_isar_feature(aa32_mve, cpu)) {
1186aa291908SPeter Maydell             qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr);
1187aa291908SPeter Maydell         }
118886480615SPhilippe Mathieu-Daudé     }
118986480615SPhilippe Mathieu-Daudé }
119086480615SPhilippe Mathieu-Daudé 
119146de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
119246de5913SIgor Mammedov {
119346de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
119446de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
119546de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
119646de5913SIgor Mammedov }
119746de5913SIgor Mammedov 
1198fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
1199fcf5ef2aSThomas Huth {
1200fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1201fcf5ef2aSThomas Huth 
12027506ed90SRichard Henderson     cpu_set_cpustate_pointers(cpu);
12035860362dSRichard Henderson     cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal,
1204c27f5d3aSRichard Henderson                                          NULL, g_free);
1205fcf5ef2aSThomas Huth 
1206b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
120708267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
120808267487SAaron Lindsay 
1209b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY
1210b3d52804SRichard Henderson # ifdef TARGET_AARCH64
1211b3d52804SRichard Henderson     /*
1212e74c0976SRichard Henderson      * The linux kernel defaults to 512-bit for SVE, and 256-bit for SME.
1213e74c0976SRichard Henderson      * These values were chosen to fit within the default signal frame.
1214e74c0976SRichard Henderson      * See documentation for /proc/sys/abi/{sve,sme}_default_vector_length,
1215e74c0976SRichard Henderson      * and our corresponding cpu property.
1216b3d52804SRichard Henderson      */
1217b3d52804SRichard Henderson     cpu->sve_default_vq = 4;
1218e74c0976SRichard Henderson     cpu->sme_default_vq = 2;
1219b3d52804SRichard Henderson # endif
1220b3d52804SRichard Henderson #else
1221fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
1222fcf5ef2aSThomas Huth     if (kvm_enabled()) {
1223fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
1224fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
1225fcf5ef2aSThomas Huth          */
1226fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
1227fcf5ef2aSThomas Huth     } else {
1228fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
1229fcf5ef2aSThomas Huth     }
1230fcf5ef2aSThomas Huth 
1231fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
1232fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
1233aa1b3111SPeter Maydell 
1234aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
1235aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
123607f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
123707f48730SAndrew Jones                              "pmu-interrupt", 1);
1238fcf5ef2aSThomas Huth #endif
1239fcf5ef2aSThomas Huth 
1240fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
1241fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
1242fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
1243fcf5ef2aSThomas Huth      */
1244fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
12450dc71c70SAkihiko Odaki     cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */
1246fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
1247fcf5ef2aSThomas Huth 
12482c9c0bf9SAlexander Graf     if (tcg_enabled() || hvf_enabled()) {
12490dc71c70SAkihiko Odaki         /* TCG and HVF implement PSCI 1.1 */
12500dc71c70SAkihiko Odaki         cpu->psci_version = QEMU_PSCI_VERSION_1_1;
1251fcf5ef2aSThomas Huth     }
1252fcf5ef2aSThomas Huth }
1253fcf5ef2aSThomas Huth 
125496eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property =
125596eec6b2SAndrew Jeffery             DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz,
125696eec6b2SAndrew Jeffery                                NANOSECONDS_PER_SECOND / GTIMER_SCALE);
125796eec6b2SAndrew Jeffery 
1258fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
1259fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
1260fcf5ef2aSThomas Huth 
1261fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
1262fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
1263fcf5ef2aSThomas Huth 
126445ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1265c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
1266c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
1267c25bd18aSPeter Maydell 
1268fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
1269fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
127045ca3a14SRichard Henderson #endif
1271fcf5ef2aSThomas Huth 
12723a062d57SJulian Brown static Property arm_cpu_cfgend_property =
12733a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
12743a062d57SJulian Brown 
127597a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property =
127697a28b0eSPeter Maydell             DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true);
127797a28b0eSPeter Maydell 
127897a28b0eSPeter Maydell static Property arm_cpu_has_neon_property =
127997a28b0eSPeter Maydell             DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true);
128097a28b0eSPeter Maydell 
1281ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property =
1282ea90db0aSPeter Maydell             DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true);
1283ea90db0aSPeter Maydell 
1284fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
1285fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
1286fcf5ef2aSThomas Huth 
12878d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
12888d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
12898d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
12908d92e26bSPeter Maydell  * to override that with an incorrect constant value.
12918d92e26bSPeter Maydell  */
1292fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
12938d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
12948d92e26bSPeter Maydell                                            pmsav7_dregion,
12958d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
1296fcf5ef2aSThomas Huth 
1297ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp)
1298ae502508SAndrew Jones {
1299ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1300ae502508SAndrew Jones 
1301ae502508SAndrew Jones     return cpu->has_pmu;
1302ae502508SAndrew Jones }
1303ae502508SAndrew Jones 
1304ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp)
1305ae502508SAndrew Jones {
1306ae502508SAndrew Jones     ARMCPU *cpu = ARM_CPU(obj);
1307ae502508SAndrew Jones 
1308ae502508SAndrew Jones     if (value) {
13097d20e681SPhilippe Mathieu-Daudé         if (kvm_enabled() && !kvm_arm_pmu_supported()) {
1310ae502508SAndrew Jones             error_setg(errp, "'pmu' feature not supported by KVM on this host");
1311ae502508SAndrew Jones             return;
1312ae502508SAndrew Jones         }
1313ae502508SAndrew Jones         set_feature(&cpu->env, ARM_FEATURE_PMU);
1314ae502508SAndrew Jones     } else {
1315ae502508SAndrew Jones         unset_feature(&cpu->env, ARM_FEATURE_PMU);
1316ae502508SAndrew Jones     }
1317ae502508SAndrew Jones     cpu->has_pmu = value;
1318ae502508SAndrew Jones }
1319ae502508SAndrew Jones 
13207def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu)
13217def8754SAndrew Jeffery {
132296eec6b2SAndrew Jeffery     /*
132396eec6b2SAndrew Jeffery      * The exact approach to calculating guest ticks is:
132496eec6b2SAndrew Jeffery      *
132596eec6b2SAndrew Jeffery      *     muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz,
132696eec6b2SAndrew Jeffery      *              NANOSECONDS_PER_SECOND);
132796eec6b2SAndrew Jeffery      *
132896eec6b2SAndrew Jeffery      * We don't do that. Rather we intentionally use integer division
132996eec6b2SAndrew Jeffery      * truncation below and in the caller for the conversion of host monotonic
133096eec6b2SAndrew Jeffery      * time to guest ticks to provide the exact inverse for the semantics of
133196eec6b2SAndrew Jeffery      * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so
133296eec6b2SAndrew Jeffery      * it loses precision when representing frequencies where
133396eec6b2SAndrew Jeffery      * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to
133496eec6b2SAndrew Jeffery      * provide an exact inverse leads to scheduling timers with negative
133596eec6b2SAndrew Jeffery      * periods, which in turn leads to sticky behaviour in the guest.
133696eec6b2SAndrew Jeffery      *
133796eec6b2SAndrew Jeffery      * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor
133896eec6b2SAndrew Jeffery      * cannot become zero.
133996eec6b2SAndrew Jeffery      */
13407def8754SAndrew Jeffery     return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ?
13417def8754SAndrew Jeffery       NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1;
13427def8754SAndrew Jeffery }
13437def8754SAndrew Jeffery 
134451e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj)
1345fcf5ef2aSThomas Huth {
1346fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1347fcf5ef2aSThomas Huth 
1348790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
1349790a1150SPeter Maydell      * in realize with the other feature-implication checks because
1350790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
1351790a1150SPeter Maydell      */
1352790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
1353790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
1354790a1150SPeter Maydell     }
1355790a1150SPeter Maydell 
1356fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
1357fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
135894d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property);
1359fcf5ef2aSThomas Huth     }
1360fcf5ef2aSThomas Huth 
1361fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
136294d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property);
1363fcf5ef2aSThomas Huth     }
1364fcf5ef2aSThomas Huth 
1365910e4f24STobias Röhmel     if (arm_feature(&cpu->env, ARM_FEATURE_V8)) {
13664a7319b7SEdgar E. Iglesias         object_property_add_uint64_ptr(obj, "rvbar",
13674a7319b7SEdgar E. Iglesias                                        &cpu->rvbar_prop,
13684a7319b7SEdgar E. Iglesias                                        OBJ_PROP_FLAG_READWRITE);
1369fcf5ef2aSThomas Huth     }
1370fcf5ef2aSThomas Huth 
137145ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY
1372fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
1373fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
1374fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
1375fcf5ef2aSThomas Huth          */
137694d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property);
1377fcf5ef2aSThomas Huth 
1378fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
1379fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
1380fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
1381fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
1382d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1383fcf5ef2aSThomas Huth     }
1384fcf5ef2aSThomas Huth 
1385c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
138694d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property);
1387c25bd18aSPeter Maydell     }
138845ca3a14SRichard Henderson #endif
1389c25bd18aSPeter Maydell 
1390fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
1391ae502508SAndrew Jones         cpu->has_pmu = true;
1392d2623129SMarkus Armbruster         object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu);
1393fcf5ef2aSThomas Huth     }
1394fcf5ef2aSThomas Huth 
139597a28b0eSPeter Maydell     /*
139697a28b0eSPeter Maydell      * Allow user to turn off VFP and Neon support, but only for TCG --
139797a28b0eSPeter Maydell      * KVM does not currently allow us to lie to the guest about its
139897a28b0eSPeter Maydell      * ID/feature registers, so the guest always sees what the host has.
139997a28b0eSPeter Maydell      */
14007d63183fSRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)
14017d63183fSRichard Henderson         ? cpu_isar_feature(aa64_fp_simd, cpu)
14027d63183fSRichard Henderson         : cpu_isar_feature(aa32_vfp, cpu)) {
140397a28b0eSPeter Maydell         cpu->has_vfp = true;
140497a28b0eSPeter Maydell         if (!kvm_enabled()) {
140594d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property);
140697a28b0eSPeter Maydell         }
140797a28b0eSPeter Maydell     }
140897a28b0eSPeter Maydell 
140997a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) {
141097a28b0eSPeter Maydell         cpu->has_neon = true;
141197a28b0eSPeter Maydell         if (!kvm_enabled()) {
141294d912d1SMarc-André Lureau             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property);
141397a28b0eSPeter Maydell         }
141497a28b0eSPeter Maydell     }
141597a28b0eSPeter Maydell 
1416ea90db0aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M) &&
1417ea90db0aSPeter Maydell         arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) {
141894d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property);
1419ea90db0aSPeter Maydell     }
1420ea90db0aSPeter Maydell 
1421452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
142294d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property);
1423fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
1424fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
142594d912d1SMarc-André Lureau                                      &arm_cpu_pmsav7_dregion_property);
1426fcf5ef2aSThomas Huth         }
1427fcf5ef2aSThomas Huth     }
1428fcf5ef2aSThomas Huth 
1429181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
1430181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
1431181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
1432d2623129SMarkus Armbruster                                  OBJ_PROP_LINK_STRONG);
1433f9f62e4cSPeter Maydell         /*
1434f9f62e4cSPeter Maydell          * M profile: initial value of the Secure VTOR. We can't just use
1435f9f62e4cSPeter Maydell          * a simple DEFINE_PROP_UINT32 for this because we want to permit
1436f9f62e4cSPeter Maydell          * the property to be set after realize.
1437f9f62e4cSPeter Maydell          */
143864a7b8deSFelipe Franciosi         object_property_add_uint32_ptr(obj, "init-svtor",
143964a7b8deSFelipe Franciosi                                        &cpu->init_svtor,
1440d2623129SMarkus Armbruster                                        OBJ_PROP_FLAG_READWRITE);
1441181962fdSPeter Maydell     }
14427cda2149SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
14437cda2149SPeter Maydell         /*
14447cda2149SPeter Maydell          * Initial value of the NS VTOR (for cores without the Security
14457cda2149SPeter Maydell          * extension, this is the only VTOR)
14467cda2149SPeter Maydell          */
14477cda2149SPeter Maydell         object_property_add_uint32_ptr(obj, "init-nsvtor",
14487cda2149SPeter Maydell                                        &cpu->init_nsvtor,
14497cda2149SPeter Maydell                                        OBJ_PROP_FLAG_READWRITE);
14507cda2149SPeter Maydell     }
1451181962fdSPeter Maydell 
1452bddd892eSPeter Maydell     /* Not DEFINE_PROP_UINT32: we want this to be settable after realize */
1453bddd892eSPeter Maydell     object_property_add_uint32_ptr(obj, "psci-conduit",
1454bddd892eSPeter Maydell                                    &cpu->psci_conduit,
1455bddd892eSPeter Maydell                                    OBJ_PROP_FLAG_READWRITE);
1456bddd892eSPeter Maydell 
145794d912d1SMarc-André Lureau     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property);
145896eec6b2SAndrew Jeffery 
145996eec6b2SAndrew Jeffery     if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) {
146094d912d1SMarc-André Lureau         qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property);
146196eec6b2SAndrew Jeffery     }
14629e6f8d8aSfangying 
14639e6f8d8aSfangying     if (kvm_enabled()) {
14649e6f8d8aSfangying         kvm_arm_add_vcpu_properties(obj);
14659e6f8d8aSfangying     }
14668bce44a2SRichard Henderson 
14678bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY
14688bce44a2SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) &&
14698bce44a2SRichard Henderson         cpu_isar_feature(aa64_mte, cpu)) {
14708bce44a2SRichard Henderson         object_property_add_link(obj, "tag-memory",
14718bce44a2SRichard Henderson                                  TYPE_MEMORY_REGION,
14728bce44a2SRichard Henderson                                  (Object **)&cpu->tag_memory,
14738bce44a2SRichard Henderson                                  qdev_prop_allow_set_link_before_realize,
14748bce44a2SRichard Henderson                                  OBJ_PROP_LINK_STRONG);
14758bce44a2SRichard Henderson 
14768bce44a2SRichard Henderson         if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
14778bce44a2SRichard Henderson             object_property_add_link(obj, "secure-tag-memory",
14788bce44a2SRichard Henderson                                      TYPE_MEMORY_REGION,
14798bce44a2SRichard Henderson                                      (Object **)&cpu->secure_tag_memory,
14808bce44a2SRichard Henderson                                      qdev_prop_allow_set_link_before_realize,
14818bce44a2SRichard Henderson                                      OBJ_PROP_LINK_STRONG);
14828bce44a2SRichard Henderson         }
14838bce44a2SRichard Henderson     }
14848bce44a2SRichard Henderson #endif
1485fcf5ef2aSThomas Huth }
1486fcf5ef2aSThomas Huth 
1487fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
1488fcf5ef2aSThomas Huth {
1489fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
149008267487SAaron Lindsay     ARMELChangeHook *hook, *next;
149108267487SAaron Lindsay 
1492fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
149308267487SAaron Lindsay 
1494b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
1495b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
1496b5c53d1bSAaron Lindsay         g_free(hook);
1497b5c53d1bSAaron Lindsay     }
149808267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
149908267487SAaron Lindsay         QLIST_REMOVE(hook, node);
150008267487SAaron Lindsay         g_free(hook);
150108267487SAaron Lindsay     }
15024e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
15034e7beb0cSAaron Lindsay OS     if (cpu->pmu_timer) {
15044e7beb0cSAaron Lindsay OS         timer_free(cpu->pmu_timer);
15054e7beb0cSAaron Lindsay OS     }
15064e7beb0cSAaron Lindsay OS #endif
1507fcf5ef2aSThomas Huth }
1508fcf5ef2aSThomas Huth 
15090df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp)
15100df9142dSAndrew Jones {
15110df9142dSAndrew Jones     Error *local_err = NULL;
15120df9142dSAndrew Jones 
151307301161SRichard Henderson #ifdef TARGET_AARCH64
15140df9142dSAndrew Jones     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
15150df9142dSAndrew Jones         arm_cpu_sve_finalize(cpu, &local_err);
15160df9142dSAndrew Jones         if (local_err != NULL) {
15170df9142dSAndrew Jones             error_propagate(errp, local_err);
15180df9142dSAndrew Jones             return;
15190df9142dSAndrew Jones         }
1520eb94284dSRichard Henderson 
1521e74c0976SRichard Henderson         arm_cpu_sme_finalize(cpu, &local_err);
1522e74c0976SRichard Henderson         if (local_err != NULL) {
1523e74c0976SRichard Henderson             error_propagate(errp, local_err);
1524e74c0976SRichard Henderson             return;
1525e74c0976SRichard Henderson         }
1526e74c0976SRichard Henderson 
1527eb94284dSRichard Henderson         arm_cpu_pauth_finalize(cpu, &local_err);
1528eb94284dSRichard Henderson         if (local_err != NULL) {
1529eb94284dSRichard Henderson             error_propagate(errp, local_err);
1530eb94284dSRichard Henderson             return;
1531eb94284dSRichard Henderson         }
153269b2265dSRichard Henderson 
153369b2265dSRichard Henderson         arm_cpu_lpa2_finalize(cpu, &local_err);
153469b2265dSRichard Henderson         if (local_err != NULL) {
153569b2265dSRichard Henderson             error_propagate(errp, local_err);
153669b2265dSRichard Henderson             return;
153769b2265dSRichard Henderson         }
1538eb94284dSRichard Henderson     }
153907301161SRichard Henderson #endif
154068970d1eSAndrew Jones 
154168970d1eSAndrew Jones     if (kvm_enabled()) {
154268970d1eSAndrew Jones         kvm_arm_steal_time_finalize(cpu, &local_err);
154368970d1eSAndrew Jones         if (local_err != NULL) {
154468970d1eSAndrew Jones             error_propagate(errp, local_err);
154568970d1eSAndrew Jones             return;
154668970d1eSAndrew Jones         }
154768970d1eSAndrew Jones     }
15480df9142dSAndrew Jones }
15490df9142dSAndrew Jones 
1550fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
1551fcf5ef2aSThomas Huth {
1552fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
1553fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
1554fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
1555fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1556fcf5ef2aSThomas Huth     int pagebits;
1557fcf5ef2aSThomas Huth     Error *local_err = NULL;
15580f8d06f1SRichard Henderson     bool no_aa32 = false;
1559fcf5ef2aSThomas Huth 
1560c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
1561c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
1562c4487d76SPeter Maydell      * this is the first point where we can report it.
1563c4487d76SPeter Maydell      */
1564c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
1565585df85eSPeter Maydell         if (!kvm_enabled() && !hvf_enabled()) {
1566585df85eSPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM or HVF");
1567c4487d76SPeter Maydell         } else {
1568c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
1569c4487d76SPeter Maydell         }
1570c4487d76SPeter Maydell         return;
1571c4487d76SPeter Maydell     }
1572c4487d76SPeter Maydell 
157395f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
157495f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
157595f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
157695f87565SPeter Maydell      * error and will result in segfaults if not caught here.
157795f87565SPeter Maydell      */
157895f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
157995f87565SPeter Maydell         if (!env->nvic) {
158095f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
158195f87565SPeter Maydell             return;
158295f87565SPeter Maydell         }
158395f87565SPeter Maydell     } else {
158495f87565SPeter Maydell         if (env->nvic) {
158595f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
158695f87565SPeter Maydell             return;
158795f87565SPeter Maydell         }
158895f87565SPeter Maydell     }
1589397cd31fSPeter Maydell 
1590045e5064SAlexander Graf     if (!tcg_enabled() && !qtest_enabled()) {
159149e7f191SPeter Maydell         /*
1592045e5064SAlexander Graf          * We assume that no accelerator except TCG (and the "not really an
1593045e5064SAlexander Graf          * accelerator" qtest) can handle these features, because Arm hardware
1594045e5064SAlexander Graf          * virtualization can't virtualize them.
1595045e5064SAlexander Graf          *
159649e7f191SPeter Maydell          * Catch all the cases which might cause us to create more than one
159749e7f191SPeter Maydell          * address space for the CPU (otherwise we will assert() later in
159849e7f191SPeter Maydell          * cpu_address_space_init()).
159949e7f191SPeter Maydell          */
160049e7f191SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M)) {
160149e7f191SPeter Maydell             error_setg(errp,
1602045e5064SAlexander Graf                        "Cannot enable %s when using an M-profile guest CPU",
1603045e5064SAlexander Graf                        current_accel_name());
160449e7f191SPeter Maydell             return;
160549e7f191SPeter Maydell         }
160649e7f191SPeter Maydell         if (cpu->has_el3) {
160749e7f191SPeter Maydell             error_setg(errp,
1608045e5064SAlexander Graf                        "Cannot enable %s when guest CPU has EL3 enabled",
1609045e5064SAlexander Graf                        current_accel_name());
161049e7f191SPeter Maydell             return;
161149e7f191SPeter Maydell         }
161249e7f191SPeter Maydell         if (cpu->tag_memory) {
161349e7f191SPeter Maydell             error_setg(errp,
1614045e5064SAlexander Graf                        "Cannot enable %s when guest CPUs has MTE enabled",
1615045e5064SAlexander Graf                        current_accel_name());
161649e7f191SPeter Maydell             return;
161749e7f191SPeter Maydell         }
161849e7f191SPeter Maydell     }
161949e7f191SPeter Maydell 
162096eec6b2SAndrew Jeffery     {
162196eec6b2SAndrew Jeffery         uint64_t scale;
162296eec6b2SAndrew Jeffery 
162396eec6b2SAndrew Jeffery         if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
162496eec6b2SAndrew Jeffery             if (!cpu->gt_cntfrq_hz) {
162596eec6b2SAndrew Jeffery                 error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz",
162696eec6b2SAndrew Jeffery                            cpu->gt_cntfrq_hz);
162796eec6b2SAndrew Jeffery                 return;
162896eec6b2SAndrew Jeffery             }
162996eec6b2SAndrew Jeffery             scale = gt_cntfrq_period_ns(cpu);
163096eec6b2SAndrew Jeffery         } else {
163196eec6b2SAndrew Jeffery             scale = GTIMER_SCALE;
163296eec6b2SAndrew Jeffery         }
163396eec6b2SAndrew Jeffery 
163496eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1635397cd31fSPeter Maydell                                                arm_gt_ptimer_cb, cpu);
163696eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1637397cd31fSPeter Maydell                                                arm_gt_vtimer_cb, cpu);
163896eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1639397cd31fSPeter Maydell                                               arm_gt_htimer_cb, cpu);
164096eec6b2SAndrew Jeffery         cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
1641397cd31fSPeter Maydell                                               arm_gt_stimer_cb, cpu);
16428c94b071SRichard Henderson         cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale,
16438c94b071SRichard Henderson                                                   arm_gt_hvtimer_cb, cpu);
164496eec6b2SAndrew Jeffery     }
164595f87565SPeter Maydell #endif
164695f87565SPeter Maydell 
1647fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
1648fcf5ef2aSThomas Huth     if (local_err != NULL) {
1649fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
1650fcf5ef2aSThomas Huth         return;
1651fcf5ef2aSThomas Huth     }
1652fcf5ef2aSThomas Huth 
16530df9142dSAndrew Jones     arm_cpu_finalize_features(cpu, &local_err);
16540df9142dSAndrew Jones     if (local_err != NULL) {
16550df9142dSAndrew Jones         error_propagate(errp, local_err);
16560df9142dSAndrew Jones         return;
16570df9142dSAndrew Jones     }
16580df9142dSAndrew Jones 
165997a28b0eSPeter Maydell     if (arm_feature(env, ARM_FEATURE_AARCH64) &&
166097a28b0eSPeter Maydell         cpu->has_vfp != cpu->has_neon) {
166197a28b0eSPeter Maydell         /*
166297a28b0eSPeter Maydell          * This is an architectural requirement for AArch64; AArch32 is
166397a28b0eSPeter Maydell          * more flexible and permits VFP-no-Neon and Neon-no-VFP.
166497a28b0eSPeter Maydell          */
166597a28b0eSPeter Maydell         error_setg(errp,
166697a28b0eSPeter Maydell                    "AArch64 CPUs must have both VFP and Neon or neither");
166797a28b0eSPeter Maydell         return;
166897a28b0eSPeter Maydell     }
166997a28b0eSPeter Maydell 
167097a28b0eSPeter Maydell     if (!cpu->has_vfp) {
167197a28b0eSPeter Maydell         uint64_t t;
167297a28b0eSPeter Maydell         uint32_t u;
167397a28b0eSPeter Maydell 
167497a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
167597a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0);
167697a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
167797a28b0eSPeter Maydell 
167897a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
167997a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf);
168097a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
168197a28b0eSPeter Maydell 
168297a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
168397a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0);
16843c93dfa4SRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, BF16, 0);
168597a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
168697a28b0eSPeter Maydell 
168797a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
168897a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSP, 0);
168997a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDP, 0);
169097a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0);
169197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSQRT, 0);
169297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPROUND, 0);
1693532a3af5SPeter Maydell         if (!arm_feature(env, ARM_FEATURE_M)) {
1694532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR0, FPTRAP, 0);
1695532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR0, FPSHVEC, 0);
1696532a3af5SPeter Maydell         }
169797a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
169897a28b0eSPeter Maydell 
169997a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
170097a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPFTZ, 0);
170197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPDNAN, 0);
170297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPHP, 0);
1703532a3af5SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M)) {
1704532a3af5SPeter Maydell             u = FIELD_DP32(u, MVFR1, FP16, 0);
1705532a3af5SPeter Maydell         }
170697a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
170797a28b0eSPeter Maydell 
170897a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
170997a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, FPMISC, 0);
171097a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
171197a28b0eSPeter Maydell     }
171297a28b0eSPeter Maydell 
171397a28b0eSPeter Maydell     if (!cpu->has_neon) {
171497a28b0eSPeter Maydell         uint64_t t;
171597a28b0eSPeter Maydell         uint32_t u;
171697a28b0eSPeter Maydell 
171797a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_NEON);
171897a28b0eSPeter Maydell 
171997a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
1720eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0);
1721eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0);
1722eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0);
1723eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0);
1724eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0);
1725eb851c11SDamien Hedde         t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0);
172697a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0);
172797a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
172897a28b0eSPeter Maydell 
172997a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
173097a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0);
17313c93dfa4SRichard Henderson         t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0);
1732f8680aaaSRichard Henderson         t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0);
173397a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
173497a28b0eSPeter Maydell 
173597a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
173697a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf);
173797a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
173897a28b0eSPeter Maydell 
173997a28b0eSPeter Maydell         u = cpu->isar.id_isar5;
1740eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, AES, 0);
1741eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, SHA1, 0);
1742eb851c11SDamien Hedde         u = FIELD_DP32(u, ID_ISAR5, SHA2, 0);
174397a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, RDM, 0);
174497a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, VCMA, 0);
174597a28b0eSPeter Maydell         cpu->isar.id_isar5 = u;
174697a28b0eSPeter Maydell 
174797a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
174897a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, DP, 0);
174997a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, FHM, 0);
17503c93dfa4SRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, BF16, 0);
1751f8680aaaSRichard Henderson         u = FIELD_DP32(u, ID_ISAR6, I8MM, 0);
175297a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
175397a28b0eSPeter Maydell 
1754532a3af5SPeter Maydell         if (!arm_feature(env, ARM_FEATURE_M)) {
175597a28b0eSPeter Maydell             u = cpu->isar.mvfr1;
175697a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDLS, 0);
175797a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDINT, 0);
175897a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDSP, 0);
175997a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR1, SIMDHP, 0);
176097a28b0eSPeter Maydell             cpu->isar.mvfr1 = u;
176197a28b0eSPeter Maydell 
176297a28b0eSPeter Maydell             u = cpu->isar.mvfr2;
176397a28b0eSPeter Maydell             u = FIELD_DP32(u, MVFR2, SIMDMISC, 0);
176497a28b0eSPeter Maydell             cpu->isar.mvfr2 = u;
176597a28b0eSPeter Maydell         }
1766532a3af5SPeter Maydell     }
176797a28b0eSPeter Maydell 
176897a28b0eSPeter Maydell     if (!cpu->has_neon && !cpu->has_vfp) {
176997a28b0eSPeter Maydell         uint64_t t;
177097a28b0eSPeter Maydell         uint32_t u;
177197a28b0eSPeter Maydell 
177297a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
177397a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0);
177497a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
177597a28b0eSPeter Maydell 
177697a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
177797a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0);
177897a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
177997a28b0eSPeter Maydell 
178097a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
178197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, SIMDREG, 0);
178297a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
1783c52881bbSRichard Henderson 
1784c52881bbSRichard Henderson         /* Despite the name, this field covers both VFP and Neon */
1785c52881bbSRichard Henderson         u = cpu->isar.mvfr1;
1786c52881bbSRichard Henderson         u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0);
1787c52881bbSRichard Henderson         cpu->isar.mvfr1 = u;
178897a28b0eSPeter Maydell     }
178997a28b0eSPeter Maydell 
1790ea90db0aSPeter Maydell     if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) {
1791ea90db0aSPeter Maydell         uint32_t u;
1792ea90db0aSPeter Maydell 
1793ea90db0aSPeter Maydell         unset_feature(env, ARM_FEATURE_THUMB_DSP);
1794ea90db0aSPeter Maydell 
1795ea90db0aSPeter Maydell         u = cpu->isar.id_isar1;
1796ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1);
1797ea90db0aSPeter Maydell         cpu->isar.id_isar1 = u;
1798ea90db0aSPeter Maydell 
1799ea90db0aSPeter Maydell         u = cpu->isar.id_isar2;
1800ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTU, 1);
1801ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTS, 1);
1802ea90db0aSPeter Maydell         cpu->isar.id_isar2 = u;
1803ea90db0aSPeter Maydell 
1804ea90db0aSPeter Maydell         u = cpu->isar.id_isar3;
1805ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SIMD, 1);
1806ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0);
1807ea90db0aSPeter Maydell         cpu->isar.id_isar3 = u;
1808ea90db0aSPeter Maydell     }
1809ea90db0aSPeter Maydell 
1810fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
1811fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
18125256df88SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
18135256df88SRichard Henderson             set_feature(env, ARM_FEATURE_V7);
18145256df88SRichard Henderson         } else {
18155110e683SAaron Lindsay             set_feature(env, ARM_FEATURE_V7VE);
18165110e683SAaron Lindsay         }
18175256df88SRichard Henderson     }
18180f8d06f1SRichard Henderson 
18190f8d06f1SRichard Henderson     /*
18200f8d06f1SRichard Henderson      * There exist AArch64 cpus without AArch32 support.  When KVM
18210f8d06f1SRichard Henderson      * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
18220f8d06f1SRichard Henderson      * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
18238f4821d7SPeter Maydell      * As a general principle, we also do not make ID register
18248f4821d7SPeter Maydell      * consistency checks anywhere unless using TCG, because only
18258f4821d7SPeter Maydell      * for TCG would a consistency-check failure be a QEMU bug.
18260f8d06f1SRichard Henderson      */
18270f8d06f1SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
18280f8d06f1SRichard Henderson         no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
18290f8d06f1SRichard Henderson     }
18300f8d06f1SRichard Henderson 
18315110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
18325110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
18335110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
18345110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
18355110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
18365110e683SAaron Lindsay          * include the various other features that V7VE implies.
18375110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
18385110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
18395110e683SAaron Lindsay          */
1840873b73c0SPeter Maydell         assert(!tcg_enabled() || no_aa32 ||
1841873b73c0SPeter Maydell                cpu_isar_feature(aa32_arm_div, cpu));
1842fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
18435110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
1844fcf5ef2aSThomas Huth     }
1845fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
1846fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
1847fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
1848fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
1849fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1850fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
1851fcf5ef2aSThomas Huth         } else {
1852fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
1853fcf5ef2aSThomas Huth         }
185491db4642SCédric Le Goater 
185591db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
185691db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
185791db4642SCédric Le Goater          */
185891db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
1859fcf5ef2aSThomas Huth     }
1860fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
1861fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
1862fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
1863fcf5ef2aSThomas Huth     }
1864fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
1865fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
1866fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1867873b73c0SPeter Maydell             assert(!tcg_enabled() || no_aa32 ||
1868873b73c0SPeter Maydell                    cpu_isar_feature(aa32_jazelle, cpu));
1869fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
1870fcf5ef2aSThomas Huth         }
1871fcf5ef2aSThomas Huth     }
1872fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
1873fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
1874fcf5ef2aSThomas Huth     }
1875fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
1876fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
1877fcf5ef2aSThomas Huth     }
1878fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
1879fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
1880fcf5ef2aSThomas Huth     }
1881fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
1882fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
1883fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
1884fcf5ef2aSThomas Huth     }
1885fcf5ef2aSThomas Huth 
1886ea7ac69dSPeter Maydell     /*
1887ea7ac69dSPeter Maydell      * We rely on no XScale CPU having VFP so we can use the same bits in the
1888ea7ac69dSPeter Maydell      * TB flags field for VECSTRIDE and XSCALE_CPAR.
1889ea7ac69dSPeter Maydell      */
18907d63183fSRichard Henderson     assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) ||
18917d63183fSRichard Henderson            !cpu_isar_feature(aa32_vfp_simd, cpu) ||
18927d63183fSRichard Henderson            !arm_feature(env, ARM_FEATURE_XSCALE));
1893ea7ac69dSPeter Maydell 
1894fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
1895fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
1896452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
1897fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
1898fcf5ef2aSThomas Huth          * can use 4K pages.
1899fcf5ef2aSThomas Huth          */
1900fcf5ef2aSThomas Huth         pagebits = 12;
1901fcf5ef2aSThomas Huth     } else {
1902fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
1903fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
1904fcf5ef2aSThomas Huth          */
1905fcf5ef2aSThomas Huth         pagebits = 10;
1906fcf5ef2aSThomas Huth     }
1907fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
1908fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
1909fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
1910fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
1911fcf5ef2aSThomas Huth          */
1912fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
1913fcf5ef2aSThomas Huth                    "system is using");
1914fcf5ef2aSThomas Huth         return;
1915fcf5ef2aSThomas Huth     }
1916fcf5ef2aSThomas Huth 
1917fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
1918fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
1919fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
1920fcf5ef2aSThomas Huth      * so these bits always RAZ.
1921fcf5ef2aSThomas Huth      */
1922fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
192346de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
192446de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
1925fcf5ef2aSThomas Huth     }
1926fcf5ef2aSThomas Huth 
1927fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
1928fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
1929fcf5ef2aSThomas Huth     }
1930fcf5ef2aSThomas Huth 
19313a062d57SJulian Brown     if (cpu->cfgend) {
19323a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
19333a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
19343a062d57SJulian Brown         } else {
19353a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
19363a062d57SJulian Brown         }
19373a062d57SJulian Brown     }
19383a062d57SJulian Brown 
193940188188SPeter Maydell     if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) {
1940fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
1941fcf5ef2aSThomas Huth          * feature.
1942fcf5ef2aSThomas Huth          */
1943fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
1944fcf5ef2aSThomas Huth 
1945b13c91c0SRichard Henderson         /*
1946b13c91c0SRichard Henderson          * Disable the security extension feature bits in the processor
1947b13c91c0SRichard Henderson          * feature registers as well.
1948fcf5ef2aSThomas Huth          */
1949b13c91c0SRichard Henderson         cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0);
1950033a4f15SRichard Henderson         cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0);
1951b13c91c0SRichard Henderson         cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0,
1952b13c91c0SRichard Henderson                                            ID_AA64PFR0, EL3, 0);
1953fcf5ef2aSThomas Huth     }
1954fcf5ef2aSThomas Huth 
1955c25bd18aSPeter Maydell     if (!cpu->has_el2) {
1956c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
1957c25bd18aSPeter Maydell     }
1958c25bd18aSPeter Maydell 
1959d6f02ce3SWei Huang     if (!cpu->has_pmu) {
1960fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
196157a4a11bSAaron Lindsay     }
196257a4a11bSAaron Lindsay     if (arm_feature(env, ARM_FEATURE_PMU)) {
1963bf8d0969SAaron Lindsay OS         pmu_init(cpu);
196457a4a11bSAaron Lindsay 
196557a4a11bSAaron Lindsay         if (!kvm_enabled()) {
1966033614c4SAaron Lindsay             arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0);
1967033614c4SAaron Lindsay             arm_register_el_change_hook(cpu, &pmu_post_el_change, 0);
1968fcf5ef2aSThomas Huth         }
19694e7beb0cSAaron Lindsay OS 
19704e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
19714e7beb0cSAaron Lindsay OS         cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb,
19724e7beb0cSAaron Lindsay OS                 cpu);
19734e7beb0cSAaron Lindsay OS #endif
197457a4a11bSAaron Lindsay     } else {
19752a609df8SPeter Maydell         cpu->isar.id_aa64dfr0 =
19762a609df8SPeter Maydell             FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0);
1977a6179538SPeter Maydell         cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0);
197857a4a11bSAaron Lindsay         cpu->pmceid0 = 0;
197957a4a11bSAaron Lindsay         cpu->pmceid1 = 0;
198057a4a11bSAaron Lindsay     }
1981fcf5ef2aSThomas Huth 
1982fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
1983b13c91c0SRichard Henderson         /*
1984b13c91c0SRichard Henderson          * Disable the hypervisor feature bits in the processor feature
1985b13c91c0SRichard Henderson          * registers if we don't have EL2.
1986fcf5ef2aSThomas Huth          */
1987b13c91c0SRichard Henderson         cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0,
1988b13c91c0SRichard Henderson                                            ID_AA64PFR0, EL2, 0);
1989b13c91c0SRichard Henderson         cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1,
1990b13c91c0SRichard Henderson                                        ID_PFR1, VIRTUALIZATION, 0);
1991fcf5ef2aSThomas Huth     }
1992fcf5ef2aSThomas Huth 
19936f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY
19946f4e1405SRichard Henderson     if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) {
19956f4e1405SRichard Henderson         /*
19966f4e1405SRichard Henderson          * Disable the MTE feature bits if we do not have tag-memory
19976f4e1405SRichard Henderson          * provided by the machine.
19986f4e1405SRichard Henderson          */
19996f4e1405SRichard Henderson         cpu->isar.id_aa64pfr1 =
20006f4e1405SRichard Henderson             FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0);
20016f4e1405SRichard Henderson     }
20026f4e1405SRichard Henderson #endif
20036f4e1405SRichard Henderson 
20042daf518dSPeter Maydell     if (tcg_enabled()) {
20052daf518dSPeter Maydell         /*
20062daf518dSPeter Maydell          * Don't report the Statistical Profiling Extension in the ID
20072daf518dSPeter Maydell          * registers, because TCG doesn't implement it yet (not even a
20082daf518dSPeter Maydell          * minimal stub version) and guests will fall over when they
20092daf518dSPeter Maydell          * try to access the non-existent system registers for it.
20102daf518dSPeter Maydell          */
20112daf518dSPeter Maydell         cpu->isar.id_aa64dfr0 =
20122daf518dSPeter Maydell             FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMSVER, 0);
20132daf518dSPeter Maydell     }
20142daf518dSPeter Maydell 
2015f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
2016f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
2017f50cd314SPeter Maydell      */
2018761c4642STobias Röhmel     if (!cpu->has_mpu || cpu->pmsav7_dregion == 0) {
2019f50cd314SPeter Maydell         cpu->has_mpu = false;
2020761c4642STobias Röhmel         cpu->pmsav7_dregion = 0;
2021761c4642STobias Röhmel         cpu->pmsav8r_hdregion = 0;
2022fcf5ef2aSThomas Huth     }
2023fcf5ef2aSThomas Huth 
2024452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
2025fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
2026fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
2027fcf5ef2aSThomas Huth 
2028fcf5ef2aSThomas Huth         if (nr > 0xff) {
2029fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
2030fcf5ef2aSThomas Huth             return;
2031fcf5ef2aSThomas Huth         }
2032fcf5ef2aSThomas Huth 
2033fcf5ef2aSThomas Huth         if (nr) {
20340e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
20350e1a46bbSPeter Maydell                 /* PMSAv8 */
203662c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
203762c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
203862c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
203962c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
204062c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
204162c58ee0SPeter Maydell                 }
20420e1a46bbSPeter Maydell             } else {
2043fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
2044fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
2045fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
2046fcf5ef2aSThomas Huth             }
2047fcf5ef2aSThomas Huth         }
2048761c4642STobias Röhmel 
2049761c4642STobias Röhmel         if (cpu->pmsav8r_hdregion > 0xff) {
2050761c4642STobias Röhmel             error_setg(errp, "PMSAv8 MPU EL2 #regions invalid %" PRIu32,
2051761c4642STobias Röhmel                               cpu->pmsav8r_hdregion);
2052761c4642STobias Röhmel             return;
2053761c4642STobias Röhmel         }
2054761c4642STobias Röhmel 
2055761c4642STobias Röhmel         if (cpu->pmsav8r_hdregion) {
2056761c4642STobias Röhmel             env->pmsav8.hprbar = g_new0(uint32_t,
2057761c4642STobias Röhmel                                         cpu->pmsav8r_hdregion);
2058761c4642STobias Röhmel             env->pmsav8.hprlar = g_new0(uint32_t,
2059761c4642STobias Röhmel                                         cpu->pmsav8r_hdregion);
2060761c4642STobias Röhmel         }
20610e1a46bbSPeter Maydell     }
2062fcf5ef2aSThomas Huth 
20639901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
20649901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
20659901c576SPeter Maydell 
20669901c576SPeter Maydell         if (nr > 0xff) {
20679901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
20689901c576SPeter Maydell             return;
20699901c576SPeter Maydell         }
20709901c576SPeter Maydell 
20719901c576SPeter Maydell         if (nr) {
20729901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
20739901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
20749901c576SPeter Maydell         }
20759901c576SPeter Maydell     }
20769901c576SPeter Maydell 
207791db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
207891db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
207991db4642SCédric Le Goater     }
208091db4642SCédric Le Goater 
2081fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
2082fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
2083fcf5ef2aSThomas Huth 
2084fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
2085fcf5ef2aSThomas Huth 
2086fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
2087cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
2088cc7d44c2SLike Xu     unsigned int smp_cpus = ms->smp.cpus;
20898bce44a2SRichard Henderson     bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY);
2090cc7d44c2SLike Xu 
20918bce44a2SRichard Henderson     /*
20928bce44a2SRichard Henderson      * We must set cs->num_ases to the final value before
20938bce44a2SRichard Henderson      * the first call to cpu_address_space_init.
20948bce44a2SRichard Henderson      */
20958bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
20968bce44a2SRichard Henderson         cs->num_ases = 3 + has_secure;
20978bce44a2SRichard Henderson     } else {
20988bce44a2SRichard Henderson         cs->num_ases = 1 + has_secure;
20998bce44a2SRichard Henderson     }
21001d2091bcSPeter Maydell 
21018bce44a2SRichard Henderson     if (has_secure) {
2102fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
2103fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
2104fcf5ef2aSThomas Huth         }
210580ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
210680ceb07aSPeter Xu                                cpu->secure_memory);
2107fcf5ef2aSThomas Huth     }
21088bce44a2SRichard Henderson 
21098bce44a2SRichard Henderson     if (cpu->tag_memory != NULL) {
21108bce44a2SRichard Henderson         cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory",
21118bce44a2SRichard Henderson                                cpu->tag_memory);
21128bce44a2SRichard Henderson         if (has_secure) {
21138bce44a2SRichard Henderson             cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory",
21148bce44a2SRichard Henderson                                    cpu->secure_tag_memory);
21158bce44a2SRichard Henderson         }
21168bce44a2SRichard Henderson     }
21178bce44a2SRichard Henderson 
211880ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
2119f9a69711SAlistair Francis 
2120f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
2121f9a69711SAlistair Francis     if (cpu->core_count == -1) {
2122f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
2123f9a69711SAlistair Francis     }
2124fcf5ef2aSThomas Huth #endif
2125fcf5ef2aSThomas Huth 
2126a4157b80SRichard Henderson     if (tcg_enabled()) {
2127a4157b80SRichard Henderson         int dcz_blocklen = 4 << cpu->dcz_blocksize;
2128a4157b80SRichard Henderson 
2129a4157b80SRichard Henderson         /*
2130a4157b80SRichard Henderson          * We only support DCZ blocklen that fits on one page.
2131a4157b80SRichard Henderson          *
2132a4157b80SRichard Henderson          * Architectually this is always true.  However TARGET_PAGE_SIZE
2133a4157b80SRichard Henderson          * is variable and, for compatibility with -machine virt-2.7,
2134a4157b80SRichard Henderson          * is only 1KiB, as an artifact of legacy ARMv5 subpage support.
2135a4157b80SRichard Henderson          * But even then, while the largest architectural DCZ blocklen
2136a4157b80SRichard Henderson          * is 2KiB, no cpu actually uses such a large blocklen.
2137a4157b80SRichard Henderson          */
2138a4157b80SRichard Henderson         assert(dcz_blocklen <= TARGET_PAGE_SIZE);
2139a4157b80SRichard Henderson 
2140a4157b80SRichard Henderson         /*
2141a4157b80SRichard Henderson          * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say
2142a4157b80SRichard Henderson          * both nibbles of each byte storing tag data may be written at once.
2143a4157b80SRichard Henderson          * Since TAG_GRANULE is 16, this means that blocklen must be >= 32.
2144a4157b80SRichard Henderson          */
2145a4157b80SRichard Henderson         if (cpu_isar_feature(aa64_mte, cpu)) {
2146a4157b80SRichard Henderson             assert(dcz_blocklen >= 2 * TAG_GRANULE);
2147a4157b80SRichard Henderson         }
2148a4157b80SRichard Henderson     }
2149a4157b80SRichard Henderson 
2150fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
2151fcf5ef2aSThomas Huth     cpu_reset(cs);
2152fcf5ef2aSThomas Huth 
2153fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
2154fcf5ef2aSThomas Huth }
2155fcf5ef2aSThomas Huth 
2156fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
2157fcf5ef2aSThomas Huth {
2158fcf5ef2aSThomas Huth     ObjectClass *oc;
2159fcf5ef2aSThomas Huth     char *typename;
2160fcf5ef2aSThomas Huth     char **cpuname;
2161a0032cc5SPeter Maydell     const char *cpunamestr;
2162fcf5ef2aSThomas Huth 
2163fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
2164a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
2165a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
2166a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
2167a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
2168a0032cc5SPeter Maydell      */
2169a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
2170a0032cc5SPeter Maydell         cpunamestr = "max";
2171a0032cc5SPeter Maydell     }
2172a0032cc5SPeter Maydell #endif
2173a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
2174fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
2175fcf5ef2aSThomas Huth     g_strfreev(cpuname);
2176fcf5ef2aSThomas Huth     g_free(typename);
2177fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
2178fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
2179fcf5ef2aSThomas Huth         return NULL;
2180fcf5ef2aSThomas Huth     }
2181fcf5ef2aSThomas Huth     return oc;
2182fcf5ef2aSThomas Huth }
2183fcf5ef2aSThomas Huth 
2184fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
2185e544f800SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0),
2186fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
2187fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
218815f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
2189f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
2190fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
2191fcf5ef2aSThomas Huth };
2192fcf5ef2aSThomas Huth 
2193fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
2194fcf5ef2aSThomas Huth {
2195fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
2196fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
2197fcf5ef2aSThomas Huth 
2198fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
2199fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
2200fcf5ef2aSThomas Huth     }
2201fcf5ef2aSThomas Huth     return g_strdup("arm");
2202fcf5ef2aSThomas Huth }
2203fcf5ef2aSThomas Huth 
22048b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
22058b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h"
22068b80bd28SPhilippe Mathieu-Daudé 
22078b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = {
220808928c6dSPhilippe Mathieu-Daudé     .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug,
2209faf39e82SPhilippe Mathieu-Daudé     .asidx_from_attrs = arm_asidx_from_attrs,
2210715e3c1aSPhilippe Mathieu-Daudé     .write_elf32_note = arm_cpu_write_elf32_note,
2211715e3c1aSPhilippe Mathieu-Daudé     .write_elf64_note = arm_cpu_write_elf64_note,
2212da383e02SPhilippe Mathieu-Daudé     .virtio_is_big_endian = arm_cpu_virtio_is_big_endian,
2213feece4d0SPhilippe Mathieu-Daudé     .legacy_vmsd = &vmstate_arm_cpu,
22148b80bd28SPhilippe Mathieu-Daudé };
22158b80bd28SPhilippe Mathieu-Daudé #endif
22168b80bd28SPhilippe Mathieu-Daudé 
221778271684SClaudio Fontana #ifdef CONFIG_TCG
221811906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = {
221978271684SClaudio Fontana     .initialize = arm_translate_init,
222078271684SClaudio Fontana     .synchronize_from_tb = arm_cpu_synchronize_from_tb,
222178271684SClaudio Fontana     .debug_excp_handler = arm_debug_excp_handler,
222256c6c98dSRichard Henderson     .restore_state_to_opc = arm_restore_state_to_opc,
222378271684SClaudio Fontana 
22249b12b6b4SRichard Henderson #ifdef CONFIG_USER_ONLY
22259b12b6b4SRichard Henderson     .record_sigsegv = arm_cpu_record_sigsegv,
222639a099caSRichard Henderson     .record_sigbus = arm_cpu_record_sigbus,
22279b12b6b4SRichard Henderson #else
22289b12b6b4SRichard Henderson     .tlb_fill = arm_cpu_tlb_fill,
2229083afd18SPhilippe Mathieu-Daudé     .cpu_exec_interrupt = arm_cpu_exec_interrupt,
223078271684SClaudio Fontana     .do_interrupt = arm_cpu_do_interrupt,
223178271684SClaudio Fontana     .do_transaction_failed = arm_cpu_do_transaction_failed,
223278271684SClaudio Fontana     .do_unaligned_access = arm_cpu_do_unaligned_access,
223378271684SClaudio Fontana     .adjust_watchpoint_address = arm_adjust_watchpoint_address,
223478271684SClaudio Fontana     .debug_check_watchpoint = arm_debug_check_watchpoint,
2235b00d86bcSRichard Henderson     .debug_check_breakpoint = arm_debug_check_breakpoint,
223678271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */
223778271684SClaudio Fontana };
223878271684SClaudio Fontana #endif /* CONFIG_TCG */
223978271684SClaudio Fontana 
2240fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
2241fcf5ef2aSThomas Huth {
2242fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
2243fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
2244fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
22459130cadeSPeter Maydell     ResettableClass *rc = RESETTABLE_CLASS(oc);
2246fcf5ef2aSThomas Huth 
2247bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
2248bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
2249fcf5ef2aSThomas Huth 
22504f67d30bSMarc-André Lureau     device_class_set_props(dc, arm_cpu_properties);
22519130cadeSPeter Maydell 
22529130cadeSPeter Maydell     resettable_class_set_parent_phases(rc, NULL, arm_cpu_reset_hold, NULL,
22539130cadeSPeter Maydell                                        &acc->parent_phases);
2254fcf5ef2aSThomas Huth 
2255fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
2256fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
2257fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
2258fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
2259e4fdf9dfSRichard Henderson     cc->get_pc = arm_cpu_get_pc;
2260fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
2261fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
22627350d553SRichard Henderson #ifndef CONFIG_USER_ONLY
22638b80bd28SPhilippe Mathieu-Daudé     cc->sysemu_ops = &arm_sysemu_ops;
2264fcf5ef2aSThomas Huth #endif
2265fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
2266fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
2267fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
2268200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2269fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
2270fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
227178271684SClaudio Fontana 
227274d7fc7fSRichard Henderson #ifdef CONFIG_TCG
227378271684SClaudio Fontana     cc->tcg_ops = &arm_tcg_ops;
2274cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */
2275fcf5ef2aSThomas Huth }
2276fcf5ef2aSThomas Huth 
227751e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj)
227851e5ef45SMarc-André Lureau {
227951e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj);
228051e5ef45SMarc-André Lureau 
228151e5ef45SMarc-André Lureau     acc->info->initfn(obj);
228251e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
228351e5ef45SMarc-André Lureau }
228451e5ef45SMarc-André Lureau 
228551e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data)
228651e5ef45SMarc-André Lureau {
228751e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
228851e5ef45SMarc-André Lureau 
228951e5ef45SMarc-André Lureau     acc->info = data;
229051e5ef45SMarc-André Lureau }
229151e5ef45SMarc-André Lureau 
229237bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info)
2293fcf5ef2aSThomas Huth {
2294fcf5ef2aSThomas Huth     TypeInfo type_info = {
2295fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
2296fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
2297d03087bdSRichard Henderson         .instance_align = __alignof__(ARMCPU),
229851e5ef45SMarc-André Lureau         .instance_init = arm_cpu_instance_init,
2299fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
230051e5ef45SMarc-André Lureau         .class_init = info->class_init ?: cpu_register_class_init,
230151e5ef45SMarc-André Lureau         .class_data = (void *)info,
2302fcf5ef2aSThomas Huth     };
2303fcf5ef2aSThomas Huth 
2304fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2305fcf5ef2aSThomas Huth     type_register(&type_info);
2306fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2307fcf5ef2aSThomas Huth }
2308fcf5ef2aSThomas Huth 
2309fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2310fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2311fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2312fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2313d03087bdSRichard Henderson     .instance_align = __alignof__(ARMCPU),
2314fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2315fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2316fcf5ef2aSThomas Huth     .abstract = true,
2317fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2318fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2319fcf5ef2aSThomas Huth };
2320fcf5ef2aSThomas Huth 
2321fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2322fcf5ef2aSThomas Huth {
2323fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2324fcf5ef2aSThomas Huth }
2325fcf5ef2aSThomas Huth 
2326fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2327