1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22181962fdSPeter Maydell #include "target/arm/idau.h" 23fcf5ef2aSThomas Huth #include "qemu/error-report.h" 24fcf5ef2aSThomas Huth #include "qapi/error.h" 25fcf5ef2aSThomas Huth #include "cpu.h" 26fcf5ef2aSThomas Huth #include "internals.h" 27fcf5ef2aSThomas Huth #include "qemu-common.h" 28fcf5ef2aSThomas Huth #include "exec/exec-all.h" 29fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 30fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 31fcf5ef2aSThomas Huth #include "hw/loader.h" 32fcf5ef2aSThomas Huth #endif 33fcf5ef2aSThomas Huth #include "hw/arm/arm.h" 34fcf5ef2aSThomas Huth #include "sysemu/sysemu.h" 35b3946626SVincent Palatin #include "sysemu/hw_accel.h" 36fcf5ef2aSThomas Huth #include "kvm_arm.h" 37110f6c70SRichard Henderson #include "disas/capstone.h" 3824f91e81SAlex Bennée #include "fpu/softfloat.h" 39fcf5ef2aSThomas Huth 40fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 41fcf5ef2aSThomas Huth { 42fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 43fcf5ef2aSThomas Huth 44fcf5ef2aSThomas Huth cpu->env.regs[15] = value; 45fcf5ef2aSThomas Huth } 46fcf5ef2aSThomas Huth 47fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 48fcf5ef2aSThomas Huth { 49fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 50fcf5ef2aSThomas Huth 51062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 52fcf5ef2aSThomas Huth && cs->interrupt_request & 53fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 54fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 55fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 56fcf5ef2aSThomas Huth } 57fcf5ef2aSThomas Huth 58b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 59b5c53d1bSAaron Lindsay void *opaque) 60b5c53d1bSAaron Lindsay { 61b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 62b5c53d1bSAaron Lindsay 63b5c53d1bSAaron Lindsay entry->hook = hook; 64b5c53d1bSAaron Lindsay entry->opaque = opaque; 65b5c53d1bSAaron Lindsay 66b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 67b5c53d1bSAaron Lindsay } 68b5c53d1bSAaron Lindsay 6908267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 70fcf5ef2aSThomas Huth void *opaque) 71fcf5ef2aSThomas Huth { 7208267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 7308267487SAaron Lindsay 7408267487SAaron Lindsay entry->hook = hook; 7508267487SAaron Lindsay entry->opaque = opaque; 7608267487SAaron Lindsay 7708267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 78fcf5ef2aSThomas Huth } 79fcf5ef2aSThomas Huth 80fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 81fcf5ef2aSThomas Huth { 82fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 83fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 84fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 85fcf5ef2aSThomas Huth 86fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 87fcf5ef2aSThomas Huth return; 88fcf5ef2aSThomas Huth } 89fcf5ef2aSThomas Huth 90fcf5ef2aSThomas Huth if (ri->resetfn) { 91fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 92fcf5ef2aSThomas Huth return; 93fcf5ef2aSThomas Huth } 94fcf5ef2aSThomas Huth 95fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 96fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 97fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 98fcf5ef2aSThomas Huth * (like the pxa2xx ones). 99fcf5ef2aSThomas Huth */ 100fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 101fcf5ef2aSThomas Huth return; 102fcf5ef2aSThomas Huth } 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 105fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 106fcf5ef2aSThomas Huth } else { 107fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 108fcf5ef2aSThomas Huth } 109fcf5ef2aSThomas Huth } 110fcf5ef2aSThomas Huth 111fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 112fcf5ef2aSThomas Huth { 113fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 114fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 115fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 116fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 117fcf5ef2aSThomas Huth */ 118fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 119fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 120fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 121fcf5ef2aSThomas Huth 122fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 123fcf5ef2aSThomas Huth return; 124fcf5ef2aSThomas Huth } 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 127fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 128fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 129fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 130fcf5ef2aSThomas Huth } 131fcf5ef2aSThomas Huth 132fcf5ef2aSThomas Huth /* CPUClass::reset() */ 133fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s) 134fcf5ef2aSThomas Huth { 135fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 136fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 137fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 138fcf5ef2aSThomas Huth 139fcf5ef2aSThomas Huth acc->parent_reset(s); 140fcf5ef2aSThomas Huth 1411f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1421f5c00cfSAlex Bennée 143fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 144fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 145fcf5ef2aSThomas Huth 146fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 147fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0; 148fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1; 149fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2; 150fcf5ef2aSThomas Huth 151062ba099SAlex Bennée cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON; 152fcf5ef2aSThomas Huth s->halted = cpu->start_powered_off; 153fcf5ef2aSThomas Huth 154fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 155fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 156fcf5ef2aSThomas Huth } 157fcf5ef2aSThomas Huth 158fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 159fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 160fcf5ef2aSThomas Huth env->aarch64 = 1; 161fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 162fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 163fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 164fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 165fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 166fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 167fcf5ef2aSThomas Huth #else 168fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 169fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 170fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 171fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 172fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 173fcf5ef2aSThomas Huth } else { 174fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 175fcf5ef2aSThomas Huth } 176fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 177fcf5ef2aSThomas Huth #endif 178fcf5ef2aSThomas Huth } else { 179fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 180fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 181fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 182fcf5ef2aSThomas Huth #endif 183fcf5ef2aSThomas Huth } 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 186fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 187fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 188fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 189fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 190fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 191fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 192fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 193fcf5ef2aSThomas Huth } 194fcf5ef2aSThomas Huth #else 195fcf5ef2aSThomas Huth /* SVC mode with interrupts disabled. */ 196fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 197fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 198dc7abe4dSMichael Davidsaver 199531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 200fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 201fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 202fcf5ef2aSThomas Huth uint8_t *rom; 20338e2a77cSPeter Maydell uint32_t vecbase; 204fcf5ef2aSThomas Huth 2051e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 2061e577cc7SPeter Maydell env->v7m.secure = true; 2073b2e9344SPeter Maydell } else { 2083b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 2093b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 2103b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 2113b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 2123b2e9344SPeter Maydell */ 2133b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 2141e577cc7SPeter Maydell } 2151e577cc7SPeter Maydell 2169d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 2172c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 2189d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 2192c4da50dSPeter Maydell */ 2209d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 2219d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 2229d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 2239d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 2249d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2259d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2269d40cd8aSPeter Maydell } 2272c4da50dSPeter Maydell 228056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 229056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 230056f43dfSPeter Maydell 23138e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 23238e2a77cSPeter Maydell 23338e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 23438e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 23538e2a77cSPeter Maydell rom = rom_ptr(vecbase); 236fcf5ef2aSThomas Huth if (rom) { 237fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 238fcf5ef2aSThomas Huth * copied into physical memory. 239fcf5ef2aSThomas Huth */ 240fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 241fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 242fcf5ef2aSThomas Huth } else { 243fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 244fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 245fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 246fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 247fcf5ef2aSThomas Huth */ 24838e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 24938e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 250fcf5ef2aSThomas Huth } 251fcf5ef2aSThomas Huth 252fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 253fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 254fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 255fcf5ef2aSThomas Huth } 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 258fcf5ef2aSThomas Huth * executing as AArch32 then check if highvecs are enabled and 259fcf5ef2aSThomas Huth * adjust the PC accordingly. 260fcf5ef2aSThomas Huth */ 261fcf5ef2aSThomas Huth if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 262fcf5ef2aSThomas Huth env->regs[15] = 0xFFFF0000; 263fcf5ef2aSThomas Huth } 264fcf5ef2aSThomas Huth 265dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 266dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 267dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 268dc3c4c14SPeter Maydell */ 269dc3c4c14SPeter Maydell arm_clear_exclusive(env); 270dc3c4c14SPeter Maydell 271fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 0; 272fcf5ef2aSThomas Huth #endif 27369ceea64SPeter Maydell 2740e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 27569ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 2760e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 27762c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 27862c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 27962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 28062c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 28162c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 28262c58ee0SPeter Maydell * cpu->pmsav7_dregion); 28362c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 28462c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 28562c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 28662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 28762c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 28862c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 28962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 29062c58ee0SPeter Maydell } 2910e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 29269ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 29369ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 29469ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 29569ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 29669ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 29769ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 29869ceea64SPeter Maydell } 2990e1a46bbSPeter Maydell } 3001bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 3011bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 3024125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 3034125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 3044125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 3054125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 30669ceea64SPeter Maydell } 30769ceea64SPeter Maydell 3089901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3099901c576SPeter Maydell if (cpu->sau_sregion > 0) { 3109901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 3119901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 3129901c576SPeter Maydell } 3139901c576SPeter Maydell env->sau.rnr = 0; 3149901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 3159901c576SPeter Maydell * the Cortex-M33 does. 3169901c576SPeter Maydell */ 3179901c576SPeter Maydell env->sau.ctrl = 0; 3189901c576SPeter Maydell } 3199901c576SPeter Maydell 320fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 321fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 322fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 323fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 324fcf5ef2aSThomas Huth &env->vfp.fp_status); 325fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 326fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 327bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 328bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 329fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 330fcf5ef2aSThomas Huth if (kvm_enabled()) { 331fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth #endif 334fcf5ef2aSThomas Huth 335fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 336fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 337fcf5ef2aSThomas Huth } 338fcf5ef2aSThomas Huth 339fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 340fcf5ef2aSThomas Huth { 341fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 342fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 343fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 344fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 345fcf5ef2aSThomas Huth uint32_t target_el; 346fcf5ef2aSThomas Huth uint32_t excp_idx; 347fcf5ef2aSThomas Huth bool ret = false; 348fcf5ef2aSThomas Huth 349fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 350fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 351fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 352fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 353fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 354fcf5ef2aSThomas Huth env->exception.target_el = target_el; 355fcf5ef2aSThomas Huth cc->do_interrupt(cs); 356fcf5ef2aSThomas Huth ret = true; 357fcf5ef2aSThomas Huth } 358fcf5ef2aSThomas Huth } 359fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 360fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 361fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 362fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 363fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 364fcf5ef2aSThomas Huth env->exception.target_el = target_el; 365fcf5ef2aSThomas Huth cc->do_interrupt(cs); 366fcf5ef2aSThomas Huth ret = true; 367fcf5ef2aSThomas Huth } 368fcf5ef2aSThomas Huth } 369fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 370fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 371fcf5ef2aSThomas Huth target_el = 1; 372fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 373fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 374fcf5ef2aSThomas Huth env->exception.target_el = target_el; 375fcf5ef2aSThomas Huth cc->do_interrupt(cs); 376fcf5ef2aSThomas Huth ret = true; 377fcf5ef2aSThomas Huth } 378fcf5ef2aSThomas Huth } 379fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 380fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 381fcf5ef2aSThomas Huth target_el = 1; 382fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 383fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 384fcf5ef2aSThomas Huth env->exception.target_el = target_el; 385fcf5ef2aSThomas Huth cc->do_interrupt(cs); 386fcf5ef2aSThomas Huth ret = true; 387fcf5ef2aSThomas Huth } 388fcf5ef2aSThomas Huth } 389fcf5ef2aSThomas Huth 390fcf5ef2aSThomas Huth return ret; 391fcf5ef2aSThomas Huth } 392fcf5ef2aSThomas Huth 393fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 394fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 395fcf5ef2aSThomas Huth { 396fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 397fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 398fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 399fcf5ef2aSThomas Huth bool ret = false; 400fcf5ef2aSThomas Huth 401f4e8e4edSPeter Maydell /* ARMv7-M interrupt masking works differently than -A or -R. 4027ecdaa4aSPeter Maydell * There is no FIQ/IRQ distinction. Instead of I and F bits 4037ecdaa4aSPeter Maydell * masking FIQ and IRQ interrupts, an exception is taken only 4047ecdaa4aSPeter Maydell * if it is higher priority than the current execution priority 4057ecdaa4aSPeter Maydell * (which depends on state like BASEPRI, FAULTMASK and the 4067ecdaa4aSPeter Maydell * currently active exception). 407fcf5ef2aSThomas Huth */ 408fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD 409f4e8e4edSPeter Maydell && (armv7m_nvic_can_take_pending_exception(env->nvic))) { 410fcf5ef2aSThomas Huth cs->exception_index = EXCP_IRQ; 411fcf5ef2aSThomas Huth cc->do_interrupt(cs); 412fcf5ef2aSThomas Huth ret = true; 413fcf5ef2aSThomas Huth } 414fcf5ef2aSThomas Huth return ret; 415fcf5ef2aSThomas Huth } 416fcf5ef2aSThomas Huth #endif 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 419fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 420fcf5ef2aSThomas Huth { 421fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 422fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 423fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 424fcf5ef2aSThomas Huth static const int mask[] = { 425fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 426fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 427fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 428fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 429fcf5ef2aSThomas Huth }; 430fcf5ef2aSThomas Huth 431fcf5ef2aSThomas Huth switch (irq) { 432fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 433fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 434fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 435fcf5ef2aSThomas Huth /* fall through */ 436fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 437fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 438fcf5ef2aSThomas Huth if (level) { 439fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 440fcf5ef2aSThomas Huth } else { 441fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 442fcf5ef2aSThomas Huth } 443fcf5ef2aSThomas Huth break; 444fcf5ef2aSThomas Huth default: 445fcf5ef2aSThomas Huth g_assert_not_reached(); 446fcf5ef2aSThomas Huth } 447fcf5ef2aSThomas Huth } 448fcf5ef2aSThomas Huth 449fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 450fcf5ef2aSThomas Huth { 451fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 452fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 453fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 454fcf5ef2aSThomas Huth int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT; 455fcf5ef2aSThomas Huth 456fcf5ef2aSThomas Huth switch (irq) { 457fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 458fcf5ef2aSThomas Huth kvm_irq |= KVM_ARM_IRQ_CPU_IRQ; 459fcf5ef2aSThomas Huth break; 460fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 461fcf5ef2aSThomas Huth kvm_irq |= KVM_ARM_IRQ_CPU_FIQ; 462fcf5ef2aSThomas Huth break; 463fcf5ef2aSThomas Huth default: 464fcf5ef2aSThomas Huth g_assert_not_reached(); 465fcf5ef2aSThomas Huth } 466fcf5ef2aSThomas Huth kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT; 467fcf5ef2aSThomas Huth kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0); 468fcf5ef2aSThomas Huth #endif 469fcf5ef2aSThomas Huth } 470fcf5ef2aSThomas Huth 471fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 472fcf5ef2aSThomas Huth { 473fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 474fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 475fcf5ef2aSThomas Huth 476fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 477fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 478fcf5ef2aSThomas Huth } 479fcf5ef2aSThomas Huth 480fcf5ef2aSThomas Huth #endif 481fcf5ef2aSThomas Huth 482fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature) 483fcf5ef2aSThomas Huth { 484fcf5ef2aSThomas Huth env->features |= 1ULL << feature; 485fcf5ef2aSThomas Huth } 486fcf5ef2aSThomas Huth 487fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature) 488fcf5ef2aSThomas Huth { 489fcf5ef2aSThomas Huth env->features &= ~(1ULL << feature); 490fcf5ef2aSThomas Huth } 491fcf5ef2aSThomas Huth 492fcf5ef2aSThomas Huth static int 493fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 494fcf5ef2aSThomas Huth { 495fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 496fcf5ef2aSThomas Huth } 497fcf5ef2aSThomas Huth 498fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 499fcf5ef2aSThomas Huth { 500fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 501fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 5027bcdbf51SRichard Henderson bool sctlr_b; 503fcf5ef2aSThomas Huth 504fcf5ef2aSThomas Huth if (is_a64(env)) { 505fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 506fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 507fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 508fcf5ef2aSThomas Huth */ 509fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 510fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 511fcf5ef2aSThomas Huth #endif 512110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 51315fa1a0aSRichard Henderson info->cap_insn_unit = 4; 51415fa1a0aSRichard Henderson info->cap_insn_split = 4; 515110f6c70SRichard Henderson } else { 516110f6c70SRichard Henderson int cap_mode; 517110f6c70SRichard Henderson if (env->thumb) { 518fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 51915fa1a0aSRichard Henderson info->cap_insn_unit = 2; 52015fa1a0aSRichard Henderson info->cap_insn_split = 4; 521110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 522fcf5ef2aSThomas Huth } else { 523fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 52415fa1a0aSRichard Henderson info->cap_insn_unit = 4; 52515fa1a0aSRichard Henderson info->cap_insn_split = 4; 526110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 527fcf5ef2aSThomas Huth } 528110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 529110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 530110f6c70SRichard Henderson } 531110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 532110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 533110f6c70SRichard Henderson } 534110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 535110f6c70SRichard Henderson info->cap_mode = cap_mode; 536fcf5ef2aSThomas Huth } 5377bcdbf51SRichard Henderson 5387bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 5397bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 540fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 541fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 542fcf5ef2aSThomas Huth #else 543fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 544fcf5ef2aSThomas Huth #endif 545fcf5ef2aSThomas Huth } 546f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 5477bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 5487bcdbf51SRichard Henderson if (sctlr_b) { 549f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 550f7478a92SJulian Brown } 5517bcdbf51SRichard Henderson #endif 552fcf5ef2aSThomas Huth } 553fcf5ef2aSThomas Huth 55446de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 55546de5913SIgor Mammedov { 55646de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 55746de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 55846de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 55946de5913SIgor Mammedov } 56046de5913SIgor Mammedov 561fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 562fcf5ef2aSThomas Huth { 563fcf5ef2aSThomas Huth CPUState *cs = CPU(obj); 564fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 565fcf5ef2aSThomas Huth 566fcf5ef2aSThomas Huth cs->env_ptr = &cpu->env; 567fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 568fcf5ef2aSThomas Huth g_free, g_free); 569fcf5ef2aSThomas Huth 570b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 57108267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 57208267487SAaron Lindsay 573fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 574fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 575fcf5ef2aSThomas Huth if (kvm_enabled()) { 576fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 577fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 578fcf5ef2aSThomas Huth */ 579fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 580fcf5ef2aSThomas Huth } else { 581fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 582fcf5ef2aSThomas Huth } 583fcf5ef2aSThomas Huth 584fcf5ef2aSThomas Huth cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 585fcf5ef2aSThomas Huth arm_gt_ptimer_cb, cpu); 586fcf5ef2aSThomas Huth cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 587fcf5ef2aSThomas Huth arm_gt_vtimer_cb, cpu); 588fcf5ef2aSThomas Huth cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 589fcf5ef2aSThomas Huth arm_gt_htimer_cb, cpu); 590fcf5ef2aSThomas Huth cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 591fcf5ef2aSThomas Huth arm_gt_stimer_cb, cpu); 592fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 593fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 594aa1b3111SPeter Maydell 595aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 596aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 59707f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 59807f48730SAndrew Jones "pmu-interrupt", 1); 599fcf5ef2aSThomas Huth #endif 600fcf5ef2aSThomas Huth 601fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 602fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 603fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 604fcf5ef2aSThomas Huth */ 605fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 606fcf5ef2aSThomas Huth cpu->psci_version = 1; /* By default assume PSCI v0.1 */ 607fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 608fcf5ef2aSThomas Huth 609fcf5ef2aSThomas Huth if (tcg_enabled()) { 610fcf5ef2aSThomas Huth cpu->psci_version = 2; /* TCG implements PSCI 0.2 */ 611fcf5ef2aSThomas Huth } 612fcf5ef2aSThomas Huth } 613fcf5ef2aSThomas Huth 614fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 615fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 616fcf5ef2aSThomas Huth 617fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 618fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 619fcf5ef2aSThomas Huth 620fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 621fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 622fcf5ef2aSThomas Huth 623c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 624c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 625c25bd18aSPeter Maydell 626fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 627fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 628fcf5ef2aSThomas Huth 6293a062d57SJulian Brown static Property arm_cpu_cfgend_property = 6303a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 6313a062d57SJulian Brown 632fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */ 633fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property = 634fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true); 635fcf5ef2aSThomas Huth 636fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 637fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 638fcf5ef2aSThomas Huth 6398d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 6408d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 6418d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 6428d92e26bSPeter Maydell * to override that with an incorrect constant value. 6438d92e26bSPeter Maydell */ 644fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 6458d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 6468d92e26bSPeter Maydell pmsav7_dregion, 6478d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 648fcf5ef2aSThomas Huth 64938e2a77cSPeter Maydell /* M profile: initial value of the Secure VTOR */ 65038e2a77cSPeter Maydell static Property arm_cpu_initsvtor_property = 65138e2a77cSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMCPU, init_svtor, 0); 65238e2a77cSPeter Maydell 653fcf5ef2aSThomas Huth static void arm_cpu_post_init(Object *obj) 654fcf5ef2aSThomas Huth { 655fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 656fcf5ef2aSThomas Huth 657790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 658790a1150SPeter Maydell * in realize with the other feature-implication checks because 659790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 660790a1150SPeter Maydell */ 661790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 662790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 663790a1150SPeter Maydell } 664790a1150SPeter Maydell 665fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 666fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 667fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property, 668fcf5ef2aSThomas Huth &error_abort); 669fcf5ef2aSThomas Huth } 670fcf5ef2aSThomas Huth 671fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 672fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property, 673fcf5ef2aSThomas Huth &error_abort); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth 676fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 677fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property, 678fcf5ef2aSThomas Huth &error_abort); 679fcf5ef2aSThomas Huth } 680fcf5ef2aSThomas Huth 681fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 682fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 683fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 684fcf5ef2aSThomas Huth */ 685fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property, 686fcf5ef2aSThomas Huth &error_abort); 687fcf5ef2aSThomas Huth 688fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 689fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 690fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 691fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 692fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 693fcf5ef2aSThomas Huth OBJ_PROP_LINK_UNREF_ON_RELEASE, 694fcf5ef2aSThomas Huth &error_abort); 695fcf5ef2aSThomas Huth #endif 696fcf5ef2aSThomas Huth } 697fcf5ef2aSThomas Huth 698c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 699c25bd18aSPeter Maydell qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property, 700c25bd18aSPeter Maydell &error_abort); 701c25bd18aSPeter Maydell } 702c25bd18aSPeter Maydell 703fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 704fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property, 705fcf5ef2aSThomas Huth &error_abort); 706fcf5ef2aSThomas Huth } 707fcf5ef2aSThomas Huth 708452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 709fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property, 710fcf5ef2aSThomas Huth &error_abort); 711fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 712fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 713fcf5ef2aSThomas Huth &arm_cpu_pmsav7_dregion_property, 714fcf5ef2aSThomas Huth &error_abort); 715fcf5ef2aSThomas Huth } 716fcf5ef2aSThomas Huth } 717fcf5ef2aSThomas Huth 718181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 719181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 720181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 721181962fdSPeter Maydell OBJ_PROP_LINK_UNREF_ON_RELEASE, 722181962fdSPeter Maydell &error_abort); 72338e2a77cSPeter Maydell qdev_property_add_static(DEVICE(obj), &arm_cpu_initsvtor_property, 72438e2a77cSPeter Maydell &error_abort); 725181962fdSPeter Maydell } 726181962fdSPeter Maydell 7273a062d57SJulian Brown qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, 7283a062d57SJulian Brown &error_abort); 729fcf5ef2aSThomas Huth } 730fcf5ef2aSThomas Huth 731fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 732fcf5ef2aSThomas Huth { 733fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 73408267487SAaron Lindsay ARMELChangeHook *hook, *next; 73508267487SAaron Lindsay 736fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 73708267487SAaron Lindsay 738b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 739b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 740b5c53d1bSAaron Lindsay g_free(hook); 741b5c53d1bSAaron Lindsay } 74208267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 74308267487SAaron Lindsay QLIST_REMOVE(hook, node); 74408267487SAaron Lindsay g_free(hook); 74508267487SAaron Lindsay } 746fcf5ef2aSThomas Huth } 747fcf5ef2aSThomas Huth 748fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 749fcf5ef2aSThomas Huth { 750fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 751fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 752fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 753fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 754fcf5ef2aSThomas Huth int pagebits; 755fcf5ef2aSThomas Huth Error *local_err = NULL; 756fcf5ef2aSThomas Huth 757c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 758c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 759c4487d76SPeter Maydell * this is the first point where we can report it. 760c4487d76SPeter Maydell */ 761c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 762c4487d76SPeter Maydell if (!kvm_enabled()) { 763c4487d76SPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM"); 764c4487d76SPeter Maydell } else { 765c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 766c4487d76SPeter Maydell } 767c4487d76SPeter Maydell return; 768c4487d76SPeter Maydell } 769c4487d76SPeter Maydell 770fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 771fcf5ef2aSThomas Huth if (local_err != NULL) { 772fcf5ef2aSThomas Huth error_propagate(errp, local_err); 773fcf5ef2aSThomas Huth return; 774fcf5ef2aSThomas Huth } 775fcf5ef2aSThomas Huth 776fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 777fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 778fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7); 779fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_ARM_DIV); 780fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 781fcf5ef2aSThomas Huth } 782fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 783fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 784fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 785fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 786fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 787fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 788fcf5ef2aSThomas Huth } else { 789fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 790fcf5ef2aSThomas Huth } 79191db4642SCédric Le Goater 79291db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 79391db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 79491db4642SCédric Le Goater */ 79591db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 796fcf5ef2aSThomas Huth } 797fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 798fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 799fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 802fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 803c99a55d3SPortia Stephens set_feature(env, ARM_FEATURE_JAZELLE); 804fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 805fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth } 808fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 809fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 810fcf5ef2aSThomas Huth } 811fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_M)) { 812fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DIV); 813fcf5ef2aSThomas Huth } 814fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_ARM_DIV)) { 815fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DIV); 816fcf5ef2aSThomas Huth } 817fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_VFP4)) { 818fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VFP3); 819fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VFP_FP16); 820fcf5ef2aSThomas Huth } 821fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_VFP3)) { 822fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VFP); 823fcf5ef2aSThomas Huth } 824fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 825fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 826fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_PXN); 827fcf5ef2aSThomas Huth } 828fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 829fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 830fcf5ef2aSThomas Huth } 831fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 832fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 833fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 834fcf5ef2aSThomas Huth } 835fcf5ef2aSThomas Huth 836fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 837fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 838452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 839fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 840fcf5ef2aSThomas Huth * can use 4K pages. 841fcf5ef2aSThomas Huth */ 842fcf5ef2aSThomas Huth pagebits = 12; 843fcf5ef2aSThomas Huth } else { 844fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 845fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 846fcf5ef2aSThomas Huth */ 847fcf5ef2aSThomas Huth pagebits = 10; 848fcf5ef2aSThomas Huth } 849fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 850fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 851fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 852fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 853fcf5ef2aSThomas Huth */ 854fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 855fcf5ef2aSThomas Huth "system is using"); 856fcf5ef2aSThomas Huth return; 857fcf5ef2aSThomas Huth } 858fcf5ef2aSThomas Huth 859fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 860fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 861fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 862fcf5ef2aSThomas Huth * so these bits always RAZ. 863fcf5ef2aSThomas Huth */ 864fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 86546de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 86646de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 867fcf5ef2aSThomas Huth } 868fcf5ef2aSThomas Huth 869fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 870fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 871fcf5ef2aSThomas Huth } 872fcf5ef2aSThomas Huth 8733a062d57SJulian Brown if (cpu->cfgend) { 8743a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 8753a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 8763a062d57SJulian Brown } else { 8773a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 8783a062d57SJulian Brown } 8793a062d57SJulian Brown } 8803a062d57SJulian Brown 881fcf5ef2aSThomas Huth if (!cpu->has_el3) { 882fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 883fcf5ef2aSThomas Huth * feature. 884fcf5ef2aSThomas Huth */ 885fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 888fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 889fcf5ef2aSThomas Huth */ 890fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf0; 891fcf5ef2aSThomas Huth cpu->id_aa64pfr0 &= ~0xf000; 892fcf5ef2aSThomas Huth } 893fcf5ef2aSThomas Huth 894c25bd18aSPeter Maydell if (!cpu->has_el2) { 895c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 896c25bd18aSPeter Maydell } 897c25bd18aSPeter Maydell 898d6f02ce3SWei Huang if (!cpu->has_pmu) { 899fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 9002b3ffa92SWei Huang cpu->id_aa64dfr0 &= ~0xf00; 901fcf5ef2aSThomas Huth } 902fcf5ef2aSThomas Huth 903fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 904fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 905fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 906fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 907fcf5ef2aSThomas Huth */ 908fcf5ef2aSThomas Huth cpu->id_aa64pfr0 &= ~0xf00; 909fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf000; 910fcf5ef2aSThomas Huth } 911fcf5ef2aSThomas Huth 912f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 913f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 914f50cd314SPeter Maydell */ 915fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 916f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 917f50cd314SPeter Maydell } 918f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 919f50cd314SPeter Maydell cpu->has_mpu = false; 920fcf5ef2aSThomas Huth } 921fcf5ef2aSThomas Huth 922452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 923fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 924fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 925fcf5ef2aSThomas Huth 926fcf5ef2aSThomas Huth if (nr > 0xff) { 927fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 928fcf5ef2aSThomas Huth return; 929fcf5ef2aSThomas Huth } 930fcf5ef2aSThomas Huth 931fcf5ef2aSThomas Huth if (nr) { 9320e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 9330e1a46bbSPeter Maydell /* PMSAv8 */ 93462c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 93562c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 93662c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 93762c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 93862c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 93962c58ee0SPeter Maydell } 9400e1a46bbSPeter Maydell } else { 941fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 942fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 943fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 944fcf5ef2aSThomas Huth } 945fcf5ef2aSThomas Huth } 9460e1a46bbSPeter Maydell } 947fcf5ef2aSThomas Huth 9489901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 9499901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 9509901c576SPeter Maydell 9519901c576SPeter Maydell if (nr > 0xff) { 9529901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 9539901c576SPeter Maydell return; 9549901c576SPeter Maydell } 9559901c576SPeter Maydell 9569901c576SPeter Maydell if (nr) { 9579901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 9589901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 9599901c576SPeter Maydell } 9609901c576SPeter Maydell } 9619901c576SPeter Maydell 96291db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 96391db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 96491db4642SCédric Le Goater } 96591db4642SCédric Le Goater 966fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 967fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 968fcf5ef2aSThomas Huth 969fcf5ef2aSThomas Huth init_cpreg_list(cpu); 970fcf5ef2aSThomas Huth 971fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 9721d2091bcSPeter Maydell if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) { 9731d2091bcSPeter Maydell cs->num_ases = 2; 9741d2091bcSPeter Maydell 975fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 976fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 977fcf5ef2aSThomas Huth } 97880ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 97980ceb07aSPeter Xu cpu->secure_memory); 9801d2091bcSPeter Maydell } else { 9811d2091bcSPeter Maydell cs->num_ases = 1; 982fcf5ef2aSThomas Huth } 98380ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 984f9a69711SAlistair Francis 985f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 986f9a69711SAlistair Francis if (cpu->core_count == -1) { 987f9a69711SAlistair Francis cpu->core_count = smp_cpus; 988f9a69711SAlistair Francis } 989fcf5ef2aSThomas Huth #endif 990fcf5ef2aSThomas Huth 991fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 992fcf5ef2aSThomas Huth cpu_reset(cs); 993fcf5ef2aSThomas Huth 994fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 995fcf5ef2aSThomas Huth } 996fcf5ef2aSThomas Huth 997fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 998fcf5ef2aSThomas Huth { 999fcf5ef2aSThomas Huth ObjectClass *oc; 1000fcf5ef2aSThomas Huth char *typename; 1001fcf5ef2aSThomas Huth char **cpuname; 1002a0032cc5SPeter Maydell const char *cpunamestr; 1003fcf5ef2aSThomas Huth 1004fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1005a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1006a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1007a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1008a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1009a0032cc5SPeter Maydell */ 1010a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1011a0032cc5SPeter Maydell cpunamestr = "max"; 1012a0032cc5SPeter Maydell } 1013a0032cc5SPeter Maydell #endif 1014a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1015fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 1016fcf5ef2aSThomas Huth g_strfreev(cpuname); 1017fcf5ef2aSThomas Huth g_free(typename); 1018fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 1019fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 1020fcf5ef2aSThomas Huth return NULL; 1021fcf5ef2aSThomas Huth } 1022fcf5ef2aSThomas Huth return oc; 1023fcf5ef2aSThomas Huth } 1024fcf5ef2aSThomas Huth 1025fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */ 1026fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 1027fcf5ef2aSThomas Huth 1028fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj) 1029fcf5ef2aSThomas Huth { 1030fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1031fcf5ef2aSThomas Huth 1032fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm926"; 1033fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1034fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1035fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1036fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 1037c99a55d3SPortia Stephens set_feature(&cpu->env, ARM_FEATURE_JAZELLE); 1038fcf5ef2aSThomas Huth cpu->midr = 0x41069265; 1039fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41011090; 1040fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1041fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 1042fcf5ef2aSThomas Huth } 1043fcf5ef2aSThomas Huth 1044fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj) 1045fcf5ef2aSThomas Huth { 1046fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1047fcf5ef2aSThomas Huth 1048fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm946"; 1049fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1050452a0955SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1051fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1052fcf5ef2aSThomas Huth cpu->midr = 0x41059461; 1053fcf5ef2aSThomas Huth cpu->ctr = 0x0f004006; 1054fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1055fcf5ef2aSThomas Huth } 1056fcf5ef2aSThomas Huth 1057fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj) 1058fcf5ef2aSThomas Huth { 1059fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1060fcf5ef2aSThomas Huth 1061fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1026"; 1062fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1063fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1064fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_AUXCR); 1065fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1066fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 1067c99a55d3SPortia Stephens set_feature(&cpu->env, ARM_FEATURE_JAZELLE); 1068fcf5ef2aSThomas Huth cpu->midr = 0x4106a262; 1069fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410110a0; 1070fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1071fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 1072fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 1073fcf5ef2aSThomas Huth { 1074fcf5ef2aSThomas Huth /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ 1075fcf5ef2aSThomas Huth ARMCPRegInfo ifar = { 1076fcf5ef2aSThomas Huth .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, 1077fcf5ef2aSThomas Huth .access = PL1_RW, 1078fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns), 1079fcf5ef2aSThomas Huth .resetvalue = 0 1080fcf5ef2aSThomas Huth }; 1081fcf5ef2aSThomas Huth define_one_arm_cp_reg(cpu, &ifar); 1082fcf5ef2aSThomas Huth } 1083fcf5ef2aSThomas Huth } 1084fcf5ef2aSThomas Huth 1085fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj) 1086fcf5ef2aSThomas Huth { 1087fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1088fcf5ef2aSThomas Huth /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an 1089fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 1090fcf5ef2aSThomas Huth * have the v6K features. 1091fcf5ef2aSThomas Huth * These ID register values are correct for 1136 but may be wrong 1092fcf5ef2aSThomas Huth * for 1136_r2 (in particular r0p2 does not actually implement most 1093fcf5ef2aSThomas Huth * of the ID registers). 1094fcf5ef2aSThomas Huth */ 1095fcf5ef2aSThomas Huth 1096fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 1097fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 1098fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1099fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1100fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1101fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1102fcf5ef2aSThomas Huth cpu->midr = 0x4107b362; 1103fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 1104fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11111111; 1105fcf5ef2aSThomas Huth cpu->mvfr1 = 0x00000000; 1106fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1107fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1108fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1109fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1110fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x2; 1111fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 1112fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1113fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1114fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222110; 1115fcf5ef2aSThomas Huth cpu->id_isar0 = 0x00140011; 1116fcf5ef2aSThomas Huth cpu->id_isar1 = 0x12002111; 1117fcf5ef2aSThomas Huth cpu->id_isar2 = 0x11231111; 1118fcf5ef2aSThomas Huth cpu->id_isar3 = 0x01102131; 1119fcf5ef2aSThomas Huth cpu->id_isar4 = 0x141; 1120fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1121fcf5ef2aSThomas Huth } 1122fcf5ef2aSThomas Huth 1123fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj) 1124fcf5ef2aSThomas Huth { 1125fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1126fcf5ef2aSThomas Huth 1127fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 1128fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1129fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 1130fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1131fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1132fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1133fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1134fcf5ef2aSThomas Huth cpu->midr = 0x4117b363; 1135fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 1136fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11111111; 1137fcf5ef2aSThomas Huth cpu->mvfr1 = 0x00000000; 1138fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1139fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1140fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1141fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1142fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x2; 1143fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 1144fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1145fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1146fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222110; 1147fcf5ef2aSThomas Huth cpu->id_isar0 = 0x00140011; 1148fcf5ef2aSThomas Huth cpu->id_isar1 = 0x12002111; 1149fcf5ef2aSThomas Huth cpu->id_isar2 = 0x11231111; 1150fcf5ef2aSThomas Huth cpu->id_isar3 = 0x01102131; 1151fcf5ef2aSThomas Huth cpu->id_isar4 = 0x141; 1152fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1153fcf5ef2aSThomas Huth } 1154fcf5ef2aSThomas Huth 1155fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj) 1156fcf5ef2aSThomas Huth { 1157fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1158fcf5ef2aSThomas Huth 1159fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1176"; 1160fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1161fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1162fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 1163fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1164fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1165fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1166fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1167fcf5ef2aSThomas Huth cpu->midr = 0x410fb767; 1168fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b5; 1169fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11111111; 1170fcf5ef2aSThomas Huth cpu->mvfr1 = 0x00000000; 1171fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1172fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1173fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1174fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1175fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x33; 1176fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1177fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1178fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1179fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222100; 1180fcf5ef2aSThomas Huth cpu->id_isar0 = 0x0140011; 1181fcf5ef2aSThomas Huth cpu->id_isar1 = 0x12002111; 1182fcf5ef2aSThomas Huth cpu->id_isar2 = 0x11231121; 1183fcf5ef2aSThomas Huth cpu->id_isar3 = 0x01102131; 1184fcf5ef2aSThomas Huth cpu->id_isar4 = 0x01141; 1185fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1186fcf5ef2aSThomas Huth } 1187fcf5ef2aSThomas Huth 1188fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj) 1189fcf5ef2aSThomas Huth { 1190fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1191fcf5ef2aSThomas Huth 1192fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm11mpcore"; 1193fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1194fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1195fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 1196fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_MPIDR); 1197fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1198fcf5ef2aSThomas Huth cpu->midr = 0x410fb022; 1199fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 1200fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11111111; 1201fcf5ef2aSThomas Huth cpu->mvfr1 = 0x00000000; 1202fcf5ef2aSThomas Huth cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */ 1203fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1204fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1205fcf5ef2aSThomas Huth cpu->id_dfr0 = 0; 1206fcf5ef2aSThomas Huth cpu->id_afr0 = 0x2; 1207fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01100103; 1208fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10020302; 1209fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222000; 1210fcf5ef2aSThomas Huth cpu->id_isar0 = 0x00100011; 1211fcf5ef2aSThomas Huth cpu->id_isar1 = 0x12002111; 1212fcf5ef2aSThomas Huth cpu->id_isar2 = 0x11221011; 1213fcf5ef2aSThomas Huth cpu->id_isar3 = 0x01102131; 1214fcf5ef2aSThomas Huth cpu->id_isar4 = 0x141; 1215fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 1216fcf5ef2aSThomas Huth } 1217fcf5ef2aSThomas Huth 1218fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj) 1219fcf5ef2aSThomas Huth { 1220fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1221fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1222fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 1223fcf5ef2aSThomas Huth cpu->midr = 0x410fc231; 12248d92e26bSPeter Maydell cpu->pmsav7_dregion = 8; 12255a53e2c1SPeter Maydell cpu->id_pfr0 = 0x00000030; 12265a53e2c1SPeter Maydell cpu->id_pfr1 = 0x00000200; 12275a53e2c1SPeter Maydell cpu->id_dfr0 = 0x00100000; 12285a53e2c1SPeter Maydell cpu->id_afr0 = 0x00000000; 12295a53e2c1SPeter Maydell cpu->id_mmfr0 = 0x00000030; 12305a53e2c1SPeter Maydell cpu->id_mmfr1 = 0x00000000; 12315a53e2c1SPeter Maydell cpu->id_mmfr2 = 0x00000000; 12325a53e2c1SPeter Maydell cpu->id_mmfr3 = 0x00000000; 12335a53e2c1SPeter Maydell cpu->id_isar0 = 0x01141110; 12345a53e2c1SPeter Maydell cpu->id_isar1 = 0x02111000; 12355a53e2c1SPeter Maydell cpu->id_isar2 = 0x21112231; 12365a53e2c1SPeter Maydell cpu->id_isar3 = 0x01111110; 12375a53e2c1SPeter Maydell cpu->id_isar4 = 0x01310102; 12385a53e2c1SPeter Maydell cpu->id_isar5 = 0x00000000; 1239fcf5ef2aSThomas Huth } 1240fcf5ef2aSThomas Huth 1241fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj) 1242fcf5ef2aSThomas Huth { 1243fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1244fcf5ef2aSThomas Huth 1245fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1246fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 1247fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 1248fcf5ef2aSThomas Huth cpu->midr = 0x410fc240; /* r0p0 */ 12498d92e26bSPeter Maydell cpu->pmsav7_dregion = 8; 12505a53e2c1SPeter Maydell cpu->id_pfr0 = 0x00000030; 12515a53e2c1SPeter Maydell cpu->id_pfr1 = 0x00000200; 12525a53e2c1SPeter Maydell cpu->id_dfr0 = 0x00100000; 12535a53e2c1SPeter Maydell cpu->id_afr0 = 0x00000000; 12545a53e2c1SPeter Maydell cpu->id_mmfr0 = 0x00000030; 12555a53e2c1SPeter Maydell cpu->id_mmfr1 = 0x00000000; 12565a53e2c1SPeter Maydell cpu->id_mmfr2 = 0x00000000; 12575a53e2c1SPeter Maydell cpu->id_mmfr3 = 0x00000000; 12585a53e2c1SPeter Maydell cpu->id_isar0 = 0x01141110; 12595a53e2c1SPeter Maydell cpu->id_isar1 = 0x02111000; 12605a53e2c1SPeter Maydell cpu->id_isar2 = 0x21112231; 12615a53e2c1SPeter Maydell cpu->id_isar3 = 0x01111110; 12625a53e2c1SPeter Maydell cpu->id_isar4 = 0x01310102; 12635a53e2c1SPeter Maydell cpu->id_isar5 = 0x00000000; 1264fcf5ef2aSThomas Huth } 12659901c576SPeter Maydell 1266c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj) 1267c7b26382SPeter Maydell { 1268c7b26382SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 1269c7b26382SPeter Maydell 1270c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_V8); 1271c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_M); 1272c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); 1273c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 1274c7b26382SPeter Maydell cpu->midr = 0x410fd213; /* r0p3 */ 1275c7b26382SPeter Maydell cpu->pmsav7_dregion = 16; 1276c7b26382SPeter Maydell cpu->sau_sregion = 8; 1277c7b26382SPeter Maydell cpu->id_pfr0 = 0x00000030; 1278c7b26382SPeter Maydell cpu->id_pfr1 = 0x00000210; 1279c7b26382SPeter Maydell cpu->id_dfr0 = 0x00200000; 1280c7b26382SPeter Maydell cpu->id_afr0 = 0x00000000; 1281c7b26382SPeter Maydell cpu->id_mmfr0 = 0x00101F40; 1282c7b26382SPeter Maydell cpu->id_mmfr1 = 0x00000000; 1283c7b26382SPeter Maydell cpu->id_mmfr2 = 0x01000000; 1284c7b26382SPeter Maydell cpu->id_mmfr3 = 0x00000000; 1285c7b26382SPeter Maydell cpu->id_isar0 = 0x01101110; 1286c7b26382SPeter Maydell cpu->id_isar1 = 0x02212000; 1287c7b26382SPeter Maydell cpu->id_isar2 = 0x20232232; 1288c7b26382SPeter Maydell cpu->id_isar3 = 0x01111131; 1289c7b26382SPeter Maydell cpu->id_isar4 = 0x01310132; 1290c7b26382SPeter Maydell cpu->id_isar5 = 0x00000000; 1291c7b26382SPeter Maydell cpu->clidr = 0x00000000; 1292c7b26382SPeter Maydell cpu->ctr = 0x8000c000; 1293c7b26382SPeter Maydell } 1294c7b26382SPeter Maydell 1295fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data) 1296fcf5ef2aSThomas Huth { 1297fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(oc); 1298fcf5ef2aSThomas Huth 1299fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1300fcf5ef2aSThomas Huth cc->do_interrupt = arm_v7m_cpu_do_interrupt; 1301fcf5ef2aSThomas Huth #endif 1302fcf5ef2aSThomas Huth 1303fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt; 1304fcf5ef2aSThomas Huth } 1305fcf5ef2aSThomas Huth 1306fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = { 1307fcf5ef2aSThomas Huth /* Dummy the TCM region regs for the moment */ 1308fcf5ef2aSThomas Huth { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, 1309fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 1310fcf5ef2aSThomas Huth { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1, 1311fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 131295e9a242SLuc MICHEL { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5, 131395e9a242SLuc MICHEL .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP }, 1314fcf5ef2aSThomas Huth REGINFO_SENTINEL 1315fcf5ef2aSThomas Huth }; 1316fcf5ef2aSThomas Huth 1317fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj) 1318fcf5ef2aSThomas Huth { 1319fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1320fcf5ef2aSThomas Huth 1321fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1322fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV); 1323fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); 1324fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 1325452a0955SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1326fcf5ef2aSThomas Huth cpu->midr = 0x411fc153; /* r1p3 */ 1327fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x0131; 1328fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x001; 1329fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x010400; 1330fcf5ef2aSThomas Huth cpu->id_afr0 = 0x0; 1331fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x0210030; 1332fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x00000000; 1333fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01200000; 1334fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x0211; 1335fcf5ef2aSThomas Huth cpu->id_isar0 = 0x2101111; 1336fcf5ef2aSThomas Huth cpu->id_isar1 = 0x13112111; 1337fcf5ef2aSThomas Huth cpu->id_isar2 = 0x21232141; 1338fcf5ef2aSThomas Huth cpu->id_isar3 = 0x01112131; 1339fcf5ef2aSThomas Huth cpu->id_isar4 = 0x0010142; 1340fcf5ef2aSThomas Huth cpu->id_isar5 = 0x0; 1341fcf5ef2aSThomas Huth cpu->mp_is_up = true; 13428d92e26bSPeter Maydell cpu->pmsav7_dregion = 16; 1343fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexr5_cp_reginfo); 1344fcf5ef2aSThomas Huth } 1345fcf5ef2aSThomas Huth 1346fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = { 1347fcf5ef2aSThomas Huth { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0, 1348fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1349fcf5ef2aSThomas Huth { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1350fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1351fcf5ef2aSThomas Huth REGINFO_SENTINEL 1352fcf5ef2aSThomas Huth }; 1353fcf5ef2aSThomas Huth 1354fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj) 1355fcf5ef2aSThomas Huth { 1356fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1357fcf5ef2aSThomas Huth 1358fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a8"; 1359fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1360fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP3); 1361fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1362fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1363fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1364fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1365fcf5ef2aSThomas Huth cpu->midr = 0x410fc080; 1366fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410330c0; 1367fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11110222; 13680f194473SJulian Brown cpu->mvfr1 = 0x00011111; 1369fcf5ef2aSThomas Huth cpu->ctr = 0x82048004; 1370fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1371fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1372fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1373fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x400; 1374fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1375fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x31100003; 1376fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1377fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01202000; 1378fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x11; 1379fcf5ef2aSThomas Huth cpu->id_isar0 = 0x00101111; 1380fcf5ef2aSThomas Huth cpu->id_isar1 = 0x12112111; 1381fcf5ef2aSThomas Huth cpu->id_isar2 = 0x21232031; 1382fcf5ef2aSThomas Huth cpu->id_isar3 = 0x11112131; 1383fcf5ef2aSThomas Huth cpu->id_isar4 = 0x00111142; 1384fcf5ef2aSThomas Huth cpu->dbgdidr = 0x15141000; 1385fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (2 << 24) | 3; 1386fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */ 1387fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */ 1388fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */ 1389fcf5ef2aSThomas Huth cpu->reset_auxcr = 2; 1390fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa8_cp_reginfo); 1391fcf5ef2aSThomas Huth } 1392fcf5ef2aSThomas Huth 1393fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = { 1394fcf5ef2aSThomas Huth /* power_control should be set to maximum latency. Again, 1395fcf5ef2aSThomas Huth * default to 0 and set by private hook 1396fcf5ef2aSThomas Huth */ 1397fcf5ef2aSThomas Huth { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, 1398fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1399fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) }, 1400fcf5ef2aSThomas Huth { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1, 1401fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1402fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) }, 1403fcf5ef2aSThomas Huth { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2, 1404fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1405fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) }, 1406fcf5ef2aSThomas Huth { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, 1407fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1408fcf5ef2aSThomas Huth /* TLB lockdown control */ 1409fcf5ef2aSThomas Huth { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2, 1410fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1411fcf5ef2aSThomas Huth { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4, 1412fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1413fcf5ef2aSThomas Huth { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2, 1414fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1415fcf5ef2aSThomas Huth { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2, 1416fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1417fcf5ef2aSThomas Huth { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, 1418fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1419fcf5ef2aSThomas Huth REGINFO_SENTINEL 1420fcf5ef2aSThomas Huth }; 1421fcf5ef2aSThomas Huth 1422fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj) 1423fcf5ef2aSThomas Huth { 1424fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1425fcf5ef2aSThomas Huth 1426fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a9"; 1427fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1428fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP3); 1429fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP_FP16); 1430fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1431fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1432fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1433fcf5ef2aSThomas Huth /* Note that A9 supports the MP extensions even for 1434fcf5ef2aSThomas Huth * A9UP and single-core A9MP (which are both different 1435fcf5ef2aSThomas Huth * and valid configurations; we don't model A9UP). 1436fcf5ef2aSThomas Huth */ 1437fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 1438fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR); 1439fcf5ef2aSThomas Huth cpu->midr = 0x410fc090; 1440fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41033090; 1441fcf5ef2aSThomas Huth cpu->mvfr0 = 0x11110222; 1442fcf5ef2aSThomas Huth cpu->mvfr1 = 0x01111111; 1443fcf5ef2aSThomas Huth cpu->ctr = 0x80038003; 1444fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1445fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1446fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1447fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x000; 1448fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1449fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x00100103; 1450fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1451fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01230000; 1452fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x00002111; 1453fcf5ef2aSThomas Huth cpu->id_isar0 = 0x00101111; 1454fcf5ef2aSThomas Huth cpu->id_isar1 = 0x13112111; 1455fcf5ef2aSThomas Huth cpu->id_isar2 = 0x21232041; 1456fcf5ef2aSThomas Huth cpu->id_isar3 = 0x11112131; 1457fcf5ef2aSThomas Huth cpu->id_isar4 = 0x00111142; 1458fcf5ef2aSThomas Huth cpu->dbgdidr = 0x35141000; 1459fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (1 << 24) | 3; 1460fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ 1461fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */ 1462fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa9_cp_reginfo); 1463fcf5ef2aSThomas Huth } 1464fcf5ef2aSThomas Huth 1465fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1466fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) 1467fcf5ef2aSThomas Huth { 1468fcf5ef2aSThomas Huth /* Linux wants the number of processors from here. 1469fcf5ef2aSThomas Huth * Might as well set the interrupt-controller bit too. 1470fcf5ef2aSThomas Huth */ 1471fcf5ef2aSThomas Huth return ((smp_cpus - 1) << 24) | (1 << 23); 1472fcf5ef2aSThomas Huth } 1473fcf5ef2aSThomas Huth #endif 1474fcf5ef2aSThomas Huth 1475fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = { 1476fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1477fcf5ef2aSThomas Huth { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1478fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read, 1479fcf5ef2aSThomas Huth .writefn = arm_cp_write_ignore, }, 1480fcf5ef2aSThomas Huth #endif 1481fcf5ef2aSThomas Huth { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, 1482fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1483fcf5ef2aSThomas Huth REGINFO_SENTINEL 1484fcf5ef2aSThomas Huth }; 1485fcf5ef2aSThomas Huth 1486fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj) 1487fcf5ef2aSThomas Huth { 1488fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1489fcf5ef2aSThomas Huth 1490fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a7"; 1491fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1492fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 1493fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1494fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1495fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); 1496fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 1497fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1498fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 1499fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_LPAE); 1500fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1501fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7; 1502fcf5ef2aSThomas Huth cpu->midr = 0x410fc075; 1503fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41023075; 1504fcf5ef2aSThomas Huth cpu->mvfr0 = 0x10110222; 1505fcf5ef2aSThomas Huth cpu->mvfr1 = 0x11111111; 1506fcf5ef2aSThomas Huth cpu->ctr = 0x84448003; 1507fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1508fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 1509fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 1510fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x02010555; 1511fcf5ef2aSThomas Huth cpu->pmceid0 = 0x00000000; 1512fcf5ef2aSThomas Huth cpu->pmceid1 = 0x00000000; 1513fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 1514fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x10101105; 1515fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x40000000; 1516fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01240000; 1517fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x02102211; 1518fcf5ef2aSThomas Huth cpu->id_isar0 = 0x01101110; 1519fcf5ef2aSThomas Huth cpu->id_isar1 = 0x13112111; 1520fcf5ef2aSThomas Huth cpu->id_isar2 = 0x21232041; 1521fcf5ef2aSThomas Huth cpu->id_isar3 = 0x11112131; 1522fcf5ef2aSThomas Huth cpu->id_isar4 = 0x10011142; 1523fcf5ef2aSThomas Huth cpu->dbgdidr = 0x3515f005; 1524fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 1525fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 1526fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 1527fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 1528fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */ 1529fcf5ef2aSThomas Huth } 1530fcf5ef2aSThomas Huth 1531fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj) 1532fcf5ef2aSThomas Huth { 1533fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1534fcf5ef2aSThomas Huth 1535fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a15"; 1536fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1537fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 1538fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1539fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1540fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); 1541fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 1542fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1543fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 1544fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_LPAE); 1545fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1546fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; 1547fcf5ef2aSThomas Huth cpu->midr = 0x412fc0f1; 1548fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410430f0; 1549fcf5ef2aSThomas Huth cpu->mvfr0 = 0x10110222; 1550fcf5ef2aSThomas Huth cpu->mvfr1 = 0x11111111; 1551fcf5ef2aSThomas Huth cpu->ctr = 0x8444c004; 1552fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1553fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 1554fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 1555fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x02010555; 1556fcf5ef2aSThomas Huth cpu->pmceid0 = 0x0000000; 1557fcf5ef2aSThomas Huth cpu->pmceid1 = 0x00000000; 1558fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 1559fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x10201105; 1560fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1561fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01240000; 1562fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x02102211; 1563fcf5ef2aSThomas Huth cpu->id_isar0 = 0x02101110; 1564fcf5ef2aSThomas Huth cpu->id_isar1 = 0x13112111; 1565fcf5ef2aSThomas Huth cpu->id_isar2 = 0x21232041; 1566fcf5ef2aSThomas Huth cpu->id_isar3 = 0x11112131; 1567fcf5ef2aSThomas Huth cpu->id_isar4 = 0x10011142; 1568fcf5ef2aSThomas Huth cpu->dbgdidr = 0x3515f021; 1569fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 1570fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 1571fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 1572fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 1573fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); 1574fcf5ef2aSThomas Huth } 1575fcf5ef2aSThomas Huth 1576fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj) 1577fcf5ef2aSThomas Huth { 1578fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1579fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V4T); 1580fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_OMAPCP); 1581fcf5ef2aSThomas Huth cpu->midr = ARM_CPUID_TI925T; 1582fcf5ef2aSThomas Huth cpu->ctr = 0x5109149; 1583fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1584fcf5ef2aSThomas Huth } 1585fcf5ef2aSThomas Huth 1586fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj) 1587fcf5ef2aSThomas Huth { 1588fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1589fcf5ef2aSThomas Huth 1590fcf5ef2aSThomas Huth cpu->dtb_compatible = "intel,sa1100"; 1591fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 1592fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1593fcf5ef2aSThomas Huth cpu->midr = 0x4401A11B; 1594fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1595fcf5ef2aSThomas Huth } 1596fcf5ef2aSThomas Huth 1597fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj) 1598fcf5ef2aSThomas Huth { 1599fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1600fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 1601fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1602fcf5ef2aSThomas Huth cpu->midr = 0x6901B119; 1603fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1604fcf5ef2aSThomas Huth } 1605fcf5ef2aSThomas Huth 1606fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj) 1607fcf5ef2aSThomas Huth { 1608fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1609fcf5ef2aSThomas Huth 1610fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1611fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1612fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1613fcf5ef2aSThomas Huth cpu->midr = 0x69052100; 1614fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1615fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1616fcf5ef2aSThomas Huth } 1617fcf5ef2aSThomas Huth 1618fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj) 1619fcf5ef2aSThomas Huth { 1620fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1623fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1624fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1625fcf5ef2aSThomas Huth cpu->midr = 0x69052d00; 1626fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1627fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1628fcf5ef2aSThomas Huth } 1629fcf5ef2aSThomas Huth 1630fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj) 1631fcf5ef2aSThomas Huth { 1632fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1633fcf5ef2aSThomas Huth 1634fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1635fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1636fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1637fcf5ef2aSThomas Huth cpu->midr = 0x69052903; 1638fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1639fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1640fcf5ef2aSThomas Huth } 1641fcf5ef2aSThomas Huth 1642fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj) 1643fcf5ef2aSThomas Huth { 1644fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1645fcf5ef2aSThomas Huth 1646fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1647fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1648fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1649fcf5ef2aSThomas Huth cpu->midr = 0x69052d05; 1650fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1651fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1652fcf5ef2aSThomas Huth } 1653fcf5ef2aSThomas Huth 1654fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj) 1655fcf5ef2aSThomas Huth { 1656fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1657fcf5ef2aSThomas Huth 1658fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1659fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1660fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1661fcf5ef2aSThomas Huth cpu->midr = 0x69052d06; 1662fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1663fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1664fcf5ef2aSThomas Huth } 1665fcf5ef2aSThomas Huth 1666fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj) 1667fcf5ef2aSThomas Huth { 1668fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1671fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1672fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1673fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1674fcf5ef2aSThomas Huth cpu->midr = 0x69054110; 1675fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1676fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1677fcf5ef2aSThomas Huth } 1678fcf5ef2aSThomas Huth 1679fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj) 1680fcf5ef2aSThomas Huth { 1681fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1682fcf5ef2aSThomas Huth 1683fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1684fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1685fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1686fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1687fcf5ef2aSThomas Huth cpu->midr = 0x69054111; 1688fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1689fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1690fcf5ef2aSThomas Huth } 1691fcf5ef2aSThomas Huth 1692fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj) 1693fcf5ef2aSThomas Huth { 1694fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1695fcf5ef2aSThomas Huth 1696fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1697fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1698fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1699fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1700fcf5ef2aSThomas Huth cpu->midr = 0x69054112; 1701fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1702fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1703fcf5ef2aSThomas Huth } 1704fcf5ef2aSThomas Huth 1705fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj) 1706fcf5ef2aSThomas Huth { 1707fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1710fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1711fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1712fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1713fcf5ef2aSThomas Huth cpu->midr = 0x69054113; 1714fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1715fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1716fcf5ef2aSThomas Huth } 1717fcf5ef2aSThomas Huth 1718fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj) 1719fcf5ef2aSThomas Huth { 1720fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1721fcf5ef2aSThomas Huth 1722fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1723fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1724fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1725fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1726fcf5ef2aSThomas Huth cpu->midr = 0x69054114; 1727fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1728fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1729fcf5ef2aSThomas Huth } 1730fcf5ef2aSThomas Huth 1731fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj) 1732fcf5ef2aSThomas Huth { 1733fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1734fcf5ef2aSThomas Huth 1735fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1736fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1737fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1738fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1739fcf5ef2aSThomas Huth cpu->midr = 0x69054117; 1740fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1741fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1742fcf5ef2aSThomas Huth } 1743fcf5ef2aSThomas Huth 1744bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 1745bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host); 1746bab52d4bSPeter Maydell * otherwise, a CPU with as many features enabled as our emulation supports. 1747bab52d4bSPeter Maydell * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c; 1748bab52d4bSPeter Maydell * this only needs to handle 32 bits. 1749bab52d4bSPeter Maydell */ 1750bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj) 1751bab52d4bSPeter Maydell { 1752bab52d4bSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 1753bab52d4bSPeter Maydell 1754bab52d4bSPeter Maydell if (kvm_enabled()) { 1755bab52d4bSPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 1756bab52d4bSPeter Maydell } else { 1757bab52d4bSPeter Maydell cortex_a15_initfn(obj); 1758fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 1759a0032cc5SPeter Maydell /* We don't set these in system emulation mode for the moment, 1760a0032cc5SPeter Maydell * since we don't correctly set the ID registers to advertise them, 1761a0032cc5SPeter Maydell */ 1762fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8); 1763fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 1764fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1765fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1766fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8_AES); 1767fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); 1768fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); 1769fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); 1770fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CRC); 1771f5dfc2ecSRichard Henderson set_feature(&cpu->env, ARM_FEATURE_V8_RDM); 1772e66a67bfSRichard Henderson set_feature(&cpu->env, ARM_FEATURE_V8_FCMA); 1773a0032cc5SPeter Maydell #endif 1774a0032cc5SPeter Maydell } 1775fcf5ef2aSThomas Huth } 1776fcf5ef2aSThomas Huth #endif 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */ 1779fcf5ef2aSThomas Huth 1780fcf5ef2aSThomas Huth typedef struct ARMCPUInfo { 1781fcf5ef2aSThomas Huth const char *name; 1782fcf5ef2aSThomas Huth void (*initfn)(Object *obj); 1783fcf5ef2aSThomas Huth void (*class_init)(ObjectClass *oc, void *data); 1784fcf5ef2aSThomas Huth } ARMCPUInfo; 1785fcf5ef2aSThomas Huth 1786fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = { 1787fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 1788fcf5ef2aSThomas Huth { .name = "arm926", .initfn = arm926_initfn }, 1789fcf5ef2aSThomas Huth { .name = "arm946", .initfn = arm946_initfn }, 1790fcf5ef2aSThomas Huth { .name = "arm1026", .initfn = arm1026_initfn }, 1791fcf5ef2aSThomas Huth /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an 1792fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 1793fcf5ef2aSThomas Huth * have the v6K features. 1794fcf5ef2aSThomas Huth */ 1795fcf5ef2aSThomas Huth { .name = "arm1136-r2", .initfn = arm1136_r2_initfn }, 1796fcf5ef2aSThomas Huth { .name = "arm1136", .initfn = arm1136_initfn }, 1797fcf5ef2aSThomas Huth { .name = "arm1176", .initfn = arm1176_initfn }, 1798fcf5ef2aSThomas Huth { .name = "arm11mpcore", .initfn = arm11mpcore_initfn }, 1799fcf5ef2aSThomas Huth { .name = "cortex-m3", .initfn = cortex_m3_initfn, 1800fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 1801fcf5ef2aSThomas Huth { .name = "cortex-m4", .initfn = cortex_m4_initfn, 1802fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 1803c7b26382SPeter Maydell { .name = "cortex-m33", .initfn = cortex_m33_initfn, 1804c7b26382SPeter Maydell .class_init = arm_v7m_class_init }, 1805fcf5ef2aSThomas Huth { .name = "cortex-r5", .initfn = cortex_r5_initfn }, 1806fcf5ef2aSThomas Huth { .name = "cortex-a7", .initfn = cortex_a7_initfn }, 1807fcf5ef2aSThomas Huth { .name = "cortex-a8", .initfn = cortex_a8_initfn }, 1808fcf5ef2aSThomas Huth { .name = "cortex-a9", .initfn = cortex_a9_initfn }, 1809fcf5ef2aSThomas Huth { .name = "cortex-a15", .initfn = cortex_a15_initfn }, 1810fcf5ef2aSThomas Huth { .name = "ti925t", .initfn = ti925t_initfn }, 1811fcf5ef2aSThomas Huth { .name = "sa1100", .initfn = sa1100_initfn }, 1812fcf5ef2aSThomas Huth { .name = "sa1110", .initfn = sa1110_initfn }, 1813fcf5ef2aSThomas Huth { .name = "pxa250", .initfn = pxa250_initfn }, 1814fcf5ef2aSThomas Huth { .name = "pxa255", .initfn = pxa255_initfn }, 1815fcf5ef2aSThomas Huth { .name = "pxa260", .initfn = pxa260_initfn }, 1816fcf5ef2aSThomas Huth { .name = "pxa261", .initfn = pxa261_initfn }, 1817fcf5ef2aSThomas Huth { .name = "pxa262", .initfn = pxa262_initfn }, 1818fcf5ef2aSThomas Huth /* "pxa270" is an alias for "pxa270-a0" */ 1819fcf5ef2aSThomas Huth { .name = "pxa270", .initfn = pxa270a0_initfn }, 1820fcf5ef2aSThomas Huth { .name = "pxa270-a0", .initfn = pxa270a0_initfn }, 1821fcf5ef2aSThomas Huth { .name = "pxa270-a1", .initfn = pxa270a1_initfn }, 1822fcf5ef2aSThomas Huth { .name = "pxa270-b0", .initfn = pxa270b0_initfn }, 1823fcf5ef2aSThomas Huth { .name = "pxa270-b1", .initfn = pxa270b1_initfn }, 1824fcf5ef2aSThomas Huth { .name = "pxa270-c0", .initfn = pxa270c0_initfn }, 1825fcf5ef2aSThomas Huth { .name = "pxa270-c5", .initfn = pxa270c5_initfn }, 1826bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 1827bab52d4bSPeter Maydell { .name = "max", .initfn = arm_max_initfn }, 1828bab52d4bSPeter Maydell #endif 1829fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 1830a0032cc5SPeter Maydell { .name = "any", .initfn = arm_max_initfn }, 1831fcf5ef2aSThomas Huth #endif 1832fcf5ef2aSThomas Huth #endif 1833fcf5ef2aSThomas Huth { .name = NULL } 1834fcf5ef2aSThomas Huth }; 1835fcf5ef2aSThomas Huth 1836fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 1837fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), 1838fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), 1839fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), 1840fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 1841fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 184215f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 1843f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 1844fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 1845fcf5ef2aSThomas Huth }; 1846fcf5ef2aSThomas Huth 1847fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 184898670d47SLaurent Vivier static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int size, 184998670d47SLaurent Vivier int rw, int mmu_idx) 1850fcf5ef2aSThomas Huth { 1851fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 1852fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth env->exception.vaddress = address; 1855fcf5ef2aSThomas Huth if (rw == 2) { 1856fcf5ef2aSThomas Huth cs->exception_index = EXCP_PREFETCH_ABORT; 1857fcf5ef2aSThomas Huth } else { 1858fcf5ef2aSThomas Huth cs->exception_index = EXCP_DATA_ABORT; 1859fcf5ef2aSThomas Huth } 1860fcf5ef2aSThomas Huth return 1; 1861fcf5ef2aSThomas Huth } 1862fcf5ef2aSThomas Huth #endif 1863fcf5ef2aSThomas Huth 1864fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 1865fcf5ef2aSThomas Huth { 1866fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 1867fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1868fcf5ef2aSThomas Huth 1869fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 1870fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 1871fcf5ef2aSThomas Huth } 1872fcf5ef2aSThomas Huth return g_strdup("arm"); 1873fcf5ef2aSThomas Huth } 1874fcf5ef2aSThomas Huth 1875fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 1876fcf5ef2aSThomas Huth { 1877fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 1878fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 1879fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 1880fcf5ef2aSThomas Huth 1881bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 1882bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 1883fcf5ef2aSThomas Huth dc->props = arm_cpu_properties; 1884fcf5ef2aSThomas Huth 1885fcf5ef2aSThomas Huth acc->parent_reset = cc->reset; 1886fcf5ef2aSThomas Huth cc->reset = arm_cpu_reset; 1887fcf5ef2aSThomas Huth 1888fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 1889fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 1890fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_cpu_exec_interrupt; 1891fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 1892fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 1893fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 1894fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 1895fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 1896fcf5ef2aSThomas Huth cc->handle_mmu_fault = arm_cpu_handle_mmu_fault; 1897fcf5ef2aSThomas Huth #else 1898fcf5ef2aSThomas Huth cc->do_interrupt = arm_cpu_do_interrupt; 1899fcf5ef2aSThomas Huth cc->do_unaligned_access = arm_cpu_do_unaligned_access; 1900c79c0a31SPeter Maydell cc->do_transaction_failed = arm_cpu_do_transaction_failed; 1901fcf5ef2aSThomas Huth cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug; 1902fcf5ef2aSThomas Huth cc->asidx_from_attrs = arm_asidx_from_attrs; 1903fcf5ef2aSThomas Huth cc->vmsd = &vmstate_arm_cpu; 1904fcf5ef2aSThomas Huth cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian; 1905fcf5ef2aSThomas Huth cc->write_elf64_note = arm_cpu_write_elf64_note; 1906fcf5ef2aSThomas Huth cc->write_elf32_note = arm_cpu_write_elf32_note; 1907fcf5ef2aSThomas Huth #endif 1908fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 1909fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 1910fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 1911*200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 1912fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 1913fcf5ef2aSThomas Huth cc->debug_excp_handler = arm_debug_excp_handler; 1914fcf5ef2aSThomas Huth cc->debug_check_watchpoint = arm_debug_check_watchpoint; 191540612000SJulian Brown #if !defined(CONFIG_USER_ONLY) 191640612000SJulian Brown cc->adjust_watchpoint_address = arm_adjust_watchpoint_address; 191740612000SJulian Brown #endif 1918fcf5ef2aSThomas Huth 1919fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 192074d7fc7fSRichard Henderson #ifdef CONFIG_TCG 192155c3ceefSRichard Henderson cc->tcg_initialize = arm_translate_init; 192274d7fc7fSRichard Henderson #endif 1923fcf5ef2aSThomas Huth } 1924fcf5ef2aSThomas Huth 192586f0a186SPeter Maydell #ifdef CONFIG_KVM 192686f0a186SPeter Maydell static void arm_host_initfn(Object *obj) 192786f0a186SPeter Maydell { 192886f0a186SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 192986f0a186SPeter Maydell 193086f0a186SPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 193186f0a186SPeter Maydell } 193286f0a186SPeter Maydell 193386f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = { 193486f0a186SPeter Maydell .name = TYPE_ARM_HOST_CPU, 193586f0a186SPeter Maydell #ifdef TARGET_AARCH64 193686f0a186SPeter Maydell .parent = TYPE_AARCH64_CPU, 193786f0a186SPeter Maydell #else 193886f0a186SPeter Maydell .parent = TYPE_ARM_CPU, 193986f0a186SPeter Maydell #endif 194086f0a186SPeter Maydell .instance_init = arm_host_initfn, 194186f0a186SPeter Maydell }; 194286f0a186SPeter Maydell 194386f0a186SPeter Maydell #endif 194486f0a186SPeter Maydell 1945fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info) 1946fcf5ef2aSThomas Huth { 1947fcf5ef2aSThomas Huth TypeInfo type_info = { 1948fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 1949fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 1950fcf5ef2aSThomas Huth .instance_init = info->initfn, 1951fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 1952fcf5ef2aSThomas Huth .class_init = info->class_init, 1953fcf5ef2aSThomas Huth }; 1954fcf5ef2aSThomas Huth 1955fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 1956fcf5ef2aSThomas Huth type_register(&type_info); 1957fcf5ef2aSThomas Huth g_free((void *)type_info.name); 1958fcf5ef2aSThomas Huth } 1959fcf5ef2aSThomas Huth 1960fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 1961fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 1962fcf5ef2aSThomas Huth .parent = TYPE_CPU, 1963fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 1964fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 1965fcf5ef2aSThomas Huth .instance_post_init = arm_cpu_post_init, 1966fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 1967fcf5ef2aSThomas Huth .abstract = true, 1968fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 1969fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 1970fcf5ef2aSThomas Huth }; 1971fcf5ef2aSThomas Huth 1972181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = { 1973181962fdSPeter Maydell .name = TYPE_IDAU_INTERFACE, 1974181962fdSPeter Maydell .parent = TYPE_INTERFACE, 1975181962fdSPeter Maydell .class_size = sizeof(IDAUInterfaceClass), 1976181962fdSPeter Maydell }; 1977181962fdSPeter Maydell 1978fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 1979fcf5ef2aSThomas Huth { 1980fcf5ef2aSThomas Huth const ARMCPUInfo *info = arm_cpus; 1981fcf5ef2aSThomas Huth 1982fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 1983181962fdSPeter Maydell type_register_static(&idau_interface_type_info); 1984fcf5ef2aSThomas Huth 1985fcf5ef2aSThomas Huth while (info->name) { 1986fcf5ef2aSThomas Huth cpu_register(info); 1987fcf5ef2aSThomas Huth info++; 1988fcf5ef2aSThomas Huth } 198986f0a186SPeter Maydell 199086f0a186SPeter Maydell #ifdef CONFIG_KVM 199186f0a186SPeter Maydell type_register_static(&host_arm_cpu_type_info); 199286f0a186SPeter Maydell #endif 1993fcf5ef2aSThomas Huth } 1994fcf5ef2aSThomas Huth 1995fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 1996