xref: /openbmc/qemu/target/arm/cpu.c (revision 1f5c00cfdb8114c1e3a13426588ceb64f82c9ddb)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth #include "qemu/error-report.h"
23fcf5ef2aSThomas Huth #include "qapi/error.h"
24fcf5ef2aSThomas Huth #include "cpu.h"
25fcf5ef2aSThomas Huth #include "internals.h"
26fcf5ef2aSThomas Huth #include "qemu-common.h"
27fcf5ef2aSThomas Huth #include "exec/exec-all.h"
28fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
29fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
30fcf5ef2aSThomas Huth #include "hw/loader.h"
31fcf5ef2aSThomas Huth #endif
32fcf5ef2aSThomas Huth #include "hw/arm/arm.h"
33fcf5ef2aSThomas Huth #include "sysemu/sysemu.h"
34fcf5ef2aSThomas Huth #include "sysemu/kvm.h"
35fcf5ef2aSThomas Huth #include "kvm_arm.h"
36fcf5ef2aSThomas Huth 
37fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
38fcf5ef2aSThomas Huth {
39fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
40fcf5ef2aSThomas Huth 
41fcf5ef2aSThomas Huth     cpu->env.regs[15] = value;
42fcf5ef2aSThomas Huth }
43fcf5ef2aSThomas Huth 
44fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
45fcf5ef2aSThomas Huth {
46fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
47fcf5ef2aSThomas Huth 
48fcf5ef2aSThomas Huth     return !cpu->powered_off
49fcf5ef2aSThomas Huth         && cs->interrupt_request &
50fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
51fcf5ef2aSThomas Huth          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
52fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
53fcf5ef2aSThomas Huth }
54fcf5ef2aSThomas Huth 
55fcf5ef2aSThomas Huth void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHook *hook,
56fcf5ef2aSThomas Huth                                  void *opaque)
57fcf5ef2aSThomas Huth {
58fcf5ef2aSThomas Huth     /* We currently only support registering a single hook function */
59fcf5ef2aSThomas Huth     assert(!cpu->el_change_hook);
60fcf5ef2aSThomas Huth     cpu->el_change_hook = hook;
61fcf5ef2aSThomas Huth     cpu->el_change_hook_opaque = opaque;
62fcf5ef2aSThomas Huth }
63fcf5ef2aSThomas Huth 
64fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
65fcf5ef2aSThomas Huth {
66fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
67fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
68fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
69fcf5ef2aSThomas Huth 
70fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
71fcf5ef2aSThomas Huth         return;
72fcf5ef2aSThomas Huth     }
73fcf5ef2aSThomas Huth 
74fcf5ef2aSThomas Huth     if (ri->resetfn) {
75fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
76fcf5ef2aSThomas Huth         return;
77fcf5ef2aSThomas Huth     }
78fcf5ef2aSThomas Huth 
79fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
80fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
81fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
82fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
83fcf5ef2aSThomas Huth      */
84fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
85fcf5ef2aSThomas Huth         return;
86fcf5ef2aSThomas Huth     }
87fcf5ef2aSThomas Huth 
88fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
89fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
90fcf5ef2aSThomas Huth     } else {
91fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
92fcf5ef2aSThomas Huth     }
93fcf5ef2aSThomas Huth }
94fcf5ef2aSThomas Huth 
95fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
96fcf5ef2aSThomas Huth {
97fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
98fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
99fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
100fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
101fcf5ef2aSThomas Huth      */
102fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
103fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
104fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
105fcf5ef2aSThomas Huth 
106fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
107fcf5ef2aSThomas Huth         return;
108fcf5ef2aSThomas Huth     }
109fcf5ef2aSThomas Huth 
110fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
111fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
112fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
113fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
114fcf5ef2aSThomas Huth }
115fcf5ef2aSThomas Huth 
116fcf5ef2aSThomas Huth /* CPUClass::reset() */
117fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s)
118fcf5ef2aSThomas Huth {
119fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
120fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
121fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
122fcf5ef2aSThomas Huth 
123fcf5ef2aSThomas Huth     acc->parent_reset(s);
124fcf5ef2aSThomas Huth 
125*1f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
126*1f5c00cfSAlex Bennée 
127fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
128fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
129fcf5ef2aSThomas Huth 
130fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
131fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
132fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
133fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2;
134fcf5ef2aSThomas Huth 
135fcf5ef2aSThomas Huth     cpu->powered_off = cpu->start_powered_off;
136fcf5ef2aSThomas Huth     s->halted = cpu->start_powered_off;
137fcf5ef2aSThomas Huth 
138fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
139fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
140fcf5ef2aSThomas Huth     }
141fcf5ef2aSThomas Huth 
142fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
143fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
144fcf5ef2aSThomas Huth         env->aarch64 = 1;
145fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
146fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
147fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
148fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
149fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
150fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
151fcf5ef2aSThomas Huth #else
152fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
153fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
154fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
155fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
156fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
157fcf5ef2aSThomas Huth         } else {
158fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
159fcf5ef2aSThomas Huth         }
160fcf5ef2aSThomas Huth         env->pc = cpu->rvbar;
161fcf5ef2aSThomas Huth #endif
162fcf5ef2aSThomas Huth     } else {
163fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
164fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
165fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
166fcf5ef2aSThomas Huth #endif
167fcf5ef2aSThomas Huth     }
168fcf5ef2aSThomas Huth 
169fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
170fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
171fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
172fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
173fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
174fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
175fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
176fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
177fcf5ef2aSThomas Huth     }
178fcf5ef2aSThomas Huth #else
179fcf5ef2aSThomas Huth     /* SVC mode with interrupts disabled.  */
180fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_SVC;
181fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
182fcf5ef2aSThomas Huth     /* On ARMv7-M the CPSR_I is the value of the PRIMASK register, and is
183fcf5ef2aSThomas Huth      * clear at reset. Initial SP and PC are loaded from ROM.
184fcf5ef2aSThomas Huth      */
185fcf5ef2aSThomas Huth     if (IS_M(env)) {
186fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
187fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
188fcf5ef2aSThomas Huth         uint8_t *rom;
189fcf5ef2aSThomas Huth 
190fcf5ef2aSThomas Huth         env->daif &= ~PSTATE_I;
191fcf5ef2aSThomas Huth         rom = rom_ptr(0);
192fcf5ef2aSThomas Huth         if (rom) {
193fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
194fcf5ef2aSThomas Huth              * copied into physical memory.
195fcf5ef2aSThomas Huth              */
196fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
197fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
198fcf5ef2aSThomas Huth         } else {
199fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
200fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
201fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
202fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
203fcf5ef2aSThomas Huth              */
204fcf5ef2aSThomas Huth             initial_msp = ldl_phys(s->as, 0);
205fcf5ef2aSThomas Huth             initial_pc = ldl_phys(s->as, 4);
206fcf5ef2aSThomas Huth         }
207fcf5ef2aSThomas Huth 
208fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
209fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
210fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
211fcf5ef2aSThomas Huth     }
212fcf5ef2aSThomas Huth 
213fcf5ef2aSThomas Huth     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
214fcf5ef2aSThomas Huth      * executing as AArch32 then check if highvecs are enabled and
215fcf5ef2aSThomas Huth      * adjust the PC accordingly.
216fcf5ef2aSThomas Huth      */
217fcf5ef2aSThomas Huth     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
218fcf5ef2aSThomas Huth         env->regs[15] = 0xFFFF0000;
219fcf5ef2aSThomas Huth     }
220fcf5ef2aSThomas Huth 
221fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
222fcf5ef2aSThomas Huth #endif
223fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
224fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
225fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
226fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
227fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
228fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
229fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
230fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
231fcf5ef2aSThomas Huth     if (kvm_enabled()) {
232fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
233fcf5ef2aSThomas Huth     }
234fcf5ef2aSThomas Huth #endif
235fcf5ef2aSThomas Huth 
236fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
237fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
238fcf5ef2aSThomas Huth }
239fcf5ef2aSThomas Huth 
240fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
241fcf5ef2aSThomas Huth {
242fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
243fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
244fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
245fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
246fcf5ef2aSThomas Huth     uint32_t target_el;
247fcf5ef2aSThomas Huth     uint32_t excp_idx;
248fcf5ef2aSThomas Huth     bool ret = false;
249fcf5ef2aSThomas Huth 
250fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
251fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
252fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
253fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
254fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
255fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
256fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
257fcf5ef2aSThomas Huth             ret = true;
258fcf5ef2aSThomas Huth         }
259fcf5ef2aSThomas Huth     }
260fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
261fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
262fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
263fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
264fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
265fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
266fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
267fcf5ef2aSThomas Huth             ret = true;
268fcf5ef2aSThomas Huth         }
269fcf5ef2aSThomas Huth     }
270fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
271fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
272fcf5ef2aSThomas Huth         target_el = 1;
273fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
274fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
275fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
276fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
277fcf5ef2aSThomas Huth             ret = true;
278fcf5ef2aSThomas Huth         }
279fcf5ef2aSThomas Huth     }
280fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
281fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
282fcf5ef2aSThomas Huth         target_el = 1;
283fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
284fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
285fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
286fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
287fcf5ef2aSThomas Huth             ret = true;
288fcf5ef2aSThomas Huth         }
289fcf5ef2aSThomas Huth     }
290fcf5ef2aSThomas Huth 
291fcf5ef2aSThomas Huth     return ret;
292fcf5ef2aSThomas Huth }
293fcf5ef2aSThomas Huth 
294fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
295fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
296fcf5ef2aSThomas Huth {
297fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
298fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
299fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
300fcf5ef2aSThomas Huth     bool ret = false;
301fcf5ef2aSThomas Huth 
302fcf5ef2aSThomas Huth 
303fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ
304fcf5ef2aSThomas Huth         && !(env->daif & PSTATE_F)) {
305fcf5ef2aSThomas Huth         cs->exception_index = EXCP_FIQ;
306fcf5ef2aSThomas Huth         cc->do_interrupt(cs);
307fcf5ef2aSThomas Huth         ret = true;
308fcf5ef2aSThomas Huth     }
309fcf5ef2aSThomas Huth     /* ARMv7-M interrupt return works by loading a magic value
310fcf5ef2aSThomas Huth      * into the PC.  On real hardware the load causes the
311fcf5ef2aSThomas Huth      * return to occur.  The qemu implementation performs the
312fcf5ef2aSThomas Huth      * jump normally, then does the exception return when the
313fcf5ef2aSThomas Huth      * CPU tries to execute code at the magic address.
314fcf5ef2aSThomas Huth      * This will cause the magic PC value to be pushed to
315fcf5ef2aSThomas Huth      * the stack if an interrupt occurred at the wrong time.
316fcf5ef2aSThomas Huth      * We avoid this by disabling interrupts when
317fcf5ef2aSThomas Huth      * pc contains a magic address.
318fcf5ef2aSThomas Huth      */
319fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD
320fcf5ef2aSThomas Huth         && !(env->daif & PSTATE_I)
321fcf5ef2aSThomas Huth         && (env->regs[15] < 0xfffffff0)) {
322fcf5ef2aSThomas Huth         cs->exception_index = EXCP_IRQ;
323fcf5ef2aSThomas Huth         cc->do_interrupt(cs);
324fcf5ef2aSThomas Huth         ret = true;
325fcf5ef2aSThomas Huth     }
326fcf5ef2aSThomas Huth     return ret;
327fcf5ef2aSThomas Huth }
328fcf5ef2aSThomas Huth #endif
329fcf5ef2aSThomas Huth 
330fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
331fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
332fcf5ef2aSThomas Huth {
333fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
334fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
335fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
336fcf5ef2aSThomas Huth     static const int mask[] = {
337fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
338fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
339fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
340fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
341fcf5ef2aSThomas Huth     };
342fcf5ef2aSThomas Huth 
343fcf5ef2aSThomas Huth     switch (irq) {
344fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
345fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
346fcf5ef2aSThomas Huth         assert(arm_feature(env, ARM_FEATURE_EL2));
347fcf5ef2aSThomas Huth         /* fall through */
348fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
349fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
350fcf5ef2aSThomas Huth         if (level) {
351fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
352fcf5ef2aSThomas Huth         } else {
353fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
354fcf5ef2aSThomas Huth         }
355fcf5ef2aSThomas Huth         break;
356fcf5ef2aSThomas Huth     default:
357fcf5ef2aSThomas Huth         g_assert_not_reached();
358fcf5ef2aSThomas Huth     }
359fcf5ef2aSThomas Huth }
360fcf5ef2aSThomas Huth 
361fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
362fcf5ef2aSThomas Huth {
363fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
364fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
365fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
366fcf5ef2aSThomas Huth     int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;
367fcf5ef2aSThomas Huth 
368fcf5ef2aSThomas Huth     switch (irq) {
369fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
370fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
371fcf5ef2aSThomas Huth         break;
372fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
373fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
374fcf5ef2aSThomas Huth         break;
375fcf5ef2aSThomas Huth     default:
376fcf5ef2aSThomas Huth         g_assert_not_reached();
377fcf5ef2aSThomas Huth     }
378fcf5ef2aSThomas Huth     kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
379fcf5ef2aSThomas Huth     kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
380fcf5ef2aSThomas Huth #endif
381fcf5ef2aSThomas Huth }
382fcf5ef2aSThomas Huth 
383fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
384fcf5ef2aSThomas Huth {
385fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
386fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
387fcf5ef2aSThomas Huth 
388fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
389fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
390fcf5ef2aSThomas Huth }
391fcf5ef2aSThomas Huth 
392fcf5ef2aSThomas Huth #endif
393fcf5ef2aSThomas Huth 
394fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature)
395fcf5ef2aSThomas Huth {
396fcf5ef2aSThomas Huth     env->features |= 1ULL << feature;
397fcf5ef2aSThomas Huth }
398fcf5ef2aSThomas Huth 
399fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature)
400fcf5ef2aSThomas Huth {
401fcf5ef2aSThomas Huth     env->features &= ~(1ULL << feature);
402fcf5ef2aSThomas Huth }
403fcf5ef2aSThomas Huth 
404fcf5ef2aSThomas Huth static int
405fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info)
406fcf5ef2aSThomas Huth {
407fcf5ef2aSThomas Huth   return print_insn_arm(pc | 1, info);
408fcf5ef2aSThomas Huth }
409fcf5ef2aSThomas Huth 
410fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
411fcf5ef2aSThomas Huth {
412fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
413fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
414fcf5ef2aSThomas Huth 
415fcf5ef2aSThomas Huth     if (is_a64(env)) {
416fcf5ef2aSThomas Huth         /* We might not be compiled with the A64 disassembler
417fcf5ef2aSThomas Huth          * because it needs a C++ compiler. Leave print_insn
418fcf5ef2aSThomas Huth          * unset in this case to use the caller default behaviour.
419fcf5ef2aSThomas Huth          */
420fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS)
421fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm_a64;
422fcf5ef2aSThomas Huth #endif
423fcf5ef2aSThomas Huth     } else if (env->thumb) {
424fcf5ef2aSThomas Huth         info->print_insn = print_insn_thumb1;
425fcf5ef2aSThomas Huth     } else {
426fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm;
427fcf5ef2aSThomas Huth     }
428fcf5ef2aSThomas Huth     if (bswap_code(arm_sctlr_b(env))) {
429fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN
430fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
431fcf5ef2aSThomas Huth #else
432fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
433fcf5ef2aSThomas Huth #endif
434fcf5ef2aSThomas Huth     }
435fcf5ef2aSThomas Huth }
436fcf5ef2aSThomas Huth 
437fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
438fcf5ef2aSThomas Huth {
439fcf5ef2aSThomas Huth     CPUState *cs = CPU(obj);
440fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
441fcf5ef2aSThomas Huth     static bool inited;
442fcf5ef2aSThomas Huth 
443fcf5ef2aSThomas Huth     cs->env_ptr = &cpu->env;
444fcf5ef2aSThomas Huth     cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
445fcf5ef2aSThomas Huth                                          g_free, g_free);
446fcf5ef2aSThomas Huth 
447fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
448fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
449fcf5ef2aSThomas Huth     if (kvm_enabled()) {
450fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
451fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
452fcf5ef2aSThomas Huth          */
453fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
454fcf5ef2aSThomas Huth     } else {
455fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
456fcf5ef2aSThomas Huth     }
457fcf5ef2aSThomas Huth 
458fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
459fcf5ef2aSThomas Huth                                                 arm_gt_ptimer_cb, cpu);
460fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
461fcf5ef2aSThomas Huth                                                 arm_gt_vtimer_cb, cpu);
462fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
463fcf5ef2aSThomas Huth                                                 arm_gt_htimer_cb, cpu);
464fcf5ef2aSThomas Huth     cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
465fcf5ef2aSThomas Huth                                                 arm_gt_stimer_cb, cpu);
466fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
467fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
468fcf5ef2aSThomas Huth #endif
469fcf5ef2aSThomas Huth 
470fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
471fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
472fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
473fcf5ef2aSThomas Huth      */
474fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
475fcf5ef2aSThomas Huth     cpu->psci_version = 1; /* By default assume PSCI v0.1 */
476fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
477fcf5ef2aSThomas Huth 
478fcf5ef2aSThomas Huth     if (tcg_enabled()) {
479fcf5ef2aSThomas Huth         cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
480fcf5ef2aSThomas Huth         if (!inited) {
481fcf5ef2aSThomas Huth             inited = true;
482fcf5ef2aSThomas Huth             arm_translate_init();
483fcf5ef2aSThomas Huth         }
484fcf5ef2aSThomas Huth     }
485fcf5ef2aSThomas Huth }
486fcf5ef2aSThomas Huth 
487fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
488fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
489fcf5ef2aSThomas Huth 
490fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
491fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
492fcf5ef2aSThomas Huth 
493fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property =
494fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);
495fcf5ef2aSThomas Huth 
496fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
497fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
498fcf5ef2aSThomas Huth 
499fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */
500fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property =
501fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);
502fcf5ef2aSThomas Huth 
503fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
504fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
505fcf5ef2aSThomas Huth 
506fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
507fcf5ef2aSThomas Huth             DEFINE_PROP_UINT32("pmsav7-dregion", ARMCPU, pmsav7_dregion, 16);
508fcf5ef2aSThomas Huth 
509fcf5ef2aSThomas Huth static void arm_cpu_post_init(Object *obj)
510fcf5ef2aSThomas Huth {
511fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
512fcf5ef2aSThomas Huth 
513fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
514fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
515fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
516fcf5ef2aSThomas Huth                                  &error_abort);
517fcf5ef2aSThomas Huth     }
518fcf5ef2aSThomas Huth 
519fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
520fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
521fcf5ef2aSThomas Huth                                  &error_abort);
522fcf5ef2aSThomas Huth     }
523fcf5ef2aSThomas Huth 
524fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
525fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
526fcf5ef2aSThomas Huth                                  &error_abort);
527fcf5ef2aSThomas Huth     }
528fcf5ef2aSThomas Huth 
529fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
530fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
531fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
532fcf5ef2aSThomas Huth          */
533fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
534fcf5ef2aSThomas Huth                                  &error_abort);
535fcf5ef2aSThomas Huth 
536fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
537fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
538fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
539fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
540fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
541fcf5ef2aSThomas Huth                                  OBJ_PROP_LINK_UNREF_ON_RELEASE,
542fcf5ef2aSThomas Huth                                  &error_abort);
543fcf5ef2aSThomas Huth #endif
544fcf5ef2aSThomas Huth     }
545fcf5ef2aSThomas Huth 
546fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
547fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
548fcf5ef2aSThomas Huth                                  &error_abort);
549fcf5ef2aSThomas Huth     }
550fcf5ef2aSThomas Huth 
551fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_MPU)) {
552fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
553fcf5ef2aSThomas Huth                                  &error_abort);
554fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
555fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
556fcf5ef2aSThomas Huth                                      &arm_cpu_pmsav7_dregion_property,
557fcf5ef2aSThomas Huth                                      &error_abort);
558fcf5ef2aSThomas Huth         }
559fcf5ef2aSThomas Huth     }
560fcf5ef2aSThomas Huth 
561fcf5ef2aSThomas Huth }
562fcf5ef2aSThomas Huth 
563fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
564fcf5ef2aSThomas Huth {
565fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
566fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
567fcf5ef2aSThomas Huth }
568fcf5ef2aSThomas Huth 
569fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
570fcf5ef2aSThomas Huth {
571fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
572fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
573fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
574fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
575fcf5ef2aSThomas Huth     int pagebits;
576fcf5ef2aSThomas Huth     Error *local_err = NULL;
577fcf5ef2aSThomas Huth 
578fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
579fcf5ef2aSThomas Huth     if (local_err != NULL) {
580fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
581fcf5ef2aSThomas Huth         return;
582fcf5ef2aSThomas Huth     }
583fcf5ef2aSThomas Huth 
584fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
585fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
586fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7);
587fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_ARM_DIV);
588fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
589fcf5ef2aSThomas Huth     }
590fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
591fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
592fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
593fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
594fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
595fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
596fcf5ef2aSThomas Huth         } else {
597fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
598fcf5ef2aSThomas Huth         }
59991db4642SCédric Le Goater 
60091db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
60191db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
60291db4642SCédric Le Goater          */
60391db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
604fcf5ef2aSThomas Huth     }
605fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
606fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
607fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
608fcf5ef2aSThomas Huth     }
609fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
610fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
611fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
612fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
613fcf5ef2aSThomas Huth         }
614fcf5ef2aSThomas Huth     }
615fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
616fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
617fcf5ef2aSThomas Huth     }
618fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_M)) {
619fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DIV);
620fcf5ef2aSThomas Huth     }
621fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
622fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DIV);
623fcf5ef2aSThomas Huth     }
624fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP4)) {
625fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP3);
626fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP_FP16);
627fcf5ef2aSThomas Huth     }
628fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_VFP3)) {
629fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VFP);
630fcf5ef2aSThomas Huth     }
631fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
632fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
633fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_PXN);
634fcf5ef2aSThomas Huth     }
635fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
636fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
637fcf5ef2aSThomas Huth     }
638fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
639fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
640fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
641fcf5ef2aSThomas Huth     }
642fcf5ef2aSThomas Huth 
643fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
644fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
645fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_MPU)) {
646fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
647fcf5ef2aSThomas Huth          * can use 4K pages.
648fcf5ef2aSThomas Huth          */
649fcf5ef2aSThomas Huth         pagebits = 12;
650fcf5ef2aSThomas Huth     } else {
651fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
652fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
653fcf5ef2aSThomas Huth          */
654fcf5ef2aSThomas Huth         pagebits = 10;
655fcf5ef2aSThomas Huth     }
656fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
657fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
658fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
659fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
660fcf5ef2aSThomas Huth          */
661fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
662fcf5ef2aSThomas Huth                    "system is using");
663fcf5ef2aSThomas Huth         return;
664fcf5ef2aSThomas Huth     }
665fcf5ef2aSThomas Huth 
666fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
667fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
668fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
669fcf5ef2aSThomas Huth      * so these bits always RAZ.
670fcf5ef2aSThomas Huth      */
671fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
672fcf5ef2aSThomas Huth         uint32_t Aff1 = cs->cpu_index / ARM_DEFAULT_CPUS_PER_CLUSTER;
673fcf5ef2aSThomas Huth         uint32_t Aff0 = cs->cpu_index % ARM_DEFAULT_CPUS_PER_CLUSTER;
674fcf5ef2aSThomas Huth         cpu->mp_affinity = (Aff1 << ARM_AFF1_SHIFT) | Aff0;
675fcf5ef2aSThomas Huth     }
676fcf5ef2aSThomas Huth 
677fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
678fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
679fcf5ef2aSThomas Huth     }
680fcf5ef2aSThomas Huth 
681fcf5ef2aSThomas Huth     if (!cpu->has_el3) {
682fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
683fcf5ef2aSThomas Huth          * feature.
684fcf5ef2aSThomas Huth          */
685fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
686fcf5ef2aSThomas Huth 
687fcf5ef2aSThomas Huth         /* Disable the security extension feature bits in the processor feature
688fcf5ef2aSThomas Huth          * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
689fcf5ef2aSThomas Huth          */
690fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf0;
691fcf5ef2aSThomas Huth         cpu->id_aa64pfr0 &= ~0xf000;
692fcf5ef2aSThomas Huth     }
693fcf5ef2aSThomas Huth 
694fcf5ef2aSThomas Huth     if (!cpu->has_pmu || !kvm_enabled()) {
695fcf5ef2aSThomas Huth         cpu->has_pmu = false;
696fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
697fcf5ef2aSThomas Huth     }
698fcf5ef2aSThomas Huth 
699fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
700fcf5ef2aSThomas Huth         /* Disable the hypervisor feature bits in the processor feature
701fcf5ef2aSThomas Huth          * registers if we don't have EL2. These are id_pfr1[15:12] and
702fcf5ef2aSThomas Huth          * id_aa64pfr0_el1[11:8].
703fcf5ef2aSThomas Huth          */
704fcf5ef2aSThomas Huth         cpu->id_aa64pfr0 &= ~0xf00;
705fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf000;
706fcf5ef2aSThomas Huth     }
707fcf5ef2aSThomas Huth 
708fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
709fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_MPU);
710fcf5ef2aSThomas Huth     }
711fcf5ef2aSThomas Huth 
712fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_MPU) &&
713fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
714fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
715fcf5ef2aSThomas Huth 
716fcf5ef2aSThomas Huth         if (nr > 0xff) {
717fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
718fcf5ef2aSThomas Huth             return;
719fcf5ef2aSThomas Huth         }
720fcf5ef2aSThomas Huth 
721fcf5ef2aSThomas Huth         if (nr) {
722fcf5ef2aSThomas Huth             env->pmsav7.drbar = g_new0(uint32_t, nr);
723fcf5ef2aSThomas Huth             env->pmsav7.drsr = g_new0(uint32_t, nr);
724fcf5ef2aSThomas Huth             env->pmsav7.dracr = g_new0(uint32_t, nr);
725fcf5ef2aSThomas Huth         }
726fcf5ef2aSThomas Huth     }
727fcf5ef2aSThomas Huth 
72891db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
72991db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
73091db4642SCédric Le Goater     }
73191db4642SCédric Le Goater 
732fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
733fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
734fcf5ef2aSThomas Huth 
735fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
736fcf5ef2aSThomas Huth 
737fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
738fcf5ef2aSThomas Huth     if (cpu->has_el3) {
739fcf5ef2aSThomas Huth         cs->num_ases = 2;
740fcf5ef2aSThomas Huth     } else {
741fcf5ef2aSThomas Huth         cs->num_ases = 1;
742fcf5ef2aSThomas Huth     }
743fcf5ef2aSThomas Huth 
744fcf5ef2aSThomas Huth     if (cpu->has_el3) {
745fcf5ef2aSThomas Huth         AddressSpace *as;
746fcf5ef2aSThomas Huth 
747fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
748fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
749fcf5ef2aSThomas Huth         }
750fcf5ef2aSThomas Huth         as = address_space_init_shareable(cpu->secure_memory,
751fcf5ef2aSThomas Huth                                           "cpu-secure-memory");
752fcf5ef2aSThomas Huth         cpu_address_space_init(cs, as, ARMASIdx_S);
753fcf5ef2aSThomas Huth     }
754fcf5ef2aSThomas Huth     cpu_address_space_init(cs,
755fcf5ef2aSThomas Huth                            address_space_init_shareable(cs->memory,
756fcf5ef2aSThomas Huth                                                         "cpu-memory"),
757fcf5ef2aSThomas Huth                            ARMASIdx_NS);
758fcf5ef2aSThomas Huth #endif
759fcf5ef2aSThomas Huth 
760fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
761fcf5ef2aSThomas Huth     cpu_reset(cs);
762fcf5ef2aSThomas Huth 
763fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
764fcf5ef2aSThomas Huth }
765fcf5ef2aSThomas Huth 
766fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
767fcf5ef2aSThomas Huth {
768fcf5ef2aSThomas Huth     ObjectClass *oc;
769fcf5ef2aSThomas Huth     char *typename;
770fcf5ef2aSThomas Huth     char **cpuname;
771fcf5ef2aSThomas Huth 
772fcf5ef2aSThomas Huth     if (!cpu_model) {
773fcf5ef2aSThomas Huth         return NULL;
774fcf5ef2aSThomas Huth     }
775fcf5ef2aSThomas Huth 
776fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
777fcf5ef2aSThomas Huth     typename = g_strdup_printf("%s-" TYPE_ARM_CPU, cpuname[0]);
778fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
779fcf5ef2aSThomas Huth     g_strfreev(cpuname);
780fcf5ef2aSThomas Huth     g_free(typename);
781fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
782fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
783fcf5ef2aSThomas Huth         return NULL;
784fcf5ef2aSThomas Huth     }
785fcf5ef2aSThomas Huth     return oc;
786fcf5ef2aSThomas Huth }
787fcf5ef2aSThomas Huth 
788fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */
789fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
790fcf5ef2aSThomas Huth 
791fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj)
792fcf5ef2aSThomas Huth {
793fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
794fcf5ef2aSThomas Huth 
795fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm926";
796fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
797fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
798fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
799fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
800fcf5ef2aSThomas Huth     cpu->midr = 0x41069265;
801fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41011090;
802fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
803fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
804fcf5ef2aSThomas Huth }
805fcf5ef2aSThomas Huth 
806fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj)
807fcf5ef2aSThomas Huth {
808fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
809fcf5ef2aSThomas Huth 
810fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm946";
811fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
812fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_MPU);
813fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
814fcf5ef2aSThomas Huth     cpu->midr = 0x41059461;
815fcf5ef2aSThomas Huth     cpu->ctr = 0x0f004006;
816fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
817fcf5ef2aSThomas Huth }
818fcf5ef2aSThomas Huth 
819fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj)
820fcf5ef2aSThomas Huth {
821fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
822fcf5ef2aSThomas Huth 
823fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1026";
824fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
825fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
826fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_AUXCR);
827fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
828fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
829fcf5ef2aSThomas Huth     cpu->midr = 0x4106a262;
830fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410110a0;
831fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
832fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
833fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
834fcf5ef2aSThomas Huth     {
835fcf5ef2aSThomas Huth         /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
836fcf5ef2aSThomas Huth         ARMCPRegInfo ifar = {
837fcf5ef2aSThomas Huth             .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
838fcf5ef2aSThomas Huth             .access = PL1_RW,
839fcf5ef2aSThomas Huth             .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
840fcf5ef2aSThomas Huth             .resetvalue = 0
841fcf5ef2aSThomas Huth         };
842fcf5ef2aSThomas Huth         define_one_arm_cp_reg(cpu, &ifar);
843fcf5ef2aSThomas Huth     }
844fcf5ef2aSThomas Huth }
845fcf5ef2aSThomas Huth 
846fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj)
847fcf5ef2aSThomas Huth {
848fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
849fcf5ef2aSThomas Huth     /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
850fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
851fcf5ef2aSThomas Huth      * have the v6K features.
852fcf5ef2aSThomas Huth      * These ID register values are correct for 1136 but may be wrong
853fcf5ef2aSThomas Huth      * for 1136_r2 (in particular r0p2 does not actually implement most
854fcf5ef2aSThomas Huth      * of the ID registers).
855fcf5ef2aSThomas Huth      */
856fcf5ef2aSThomas Huth 
857fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
858fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
859fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
860fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
861fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
862fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
863fcf5ef2aSThomas Huth     cpu->midr = 0x4107b362;
864fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
865fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
866fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
867fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
868fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
869fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
870fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
871fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
872fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
873fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
874fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
875fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
876fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00140011;
877fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
878fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231111;
879fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
880fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
881fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
882fcf5ef2aSThomas Huth }
883fcf5ef2aSThomas Huth 
884fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj)
885fcf5ef2aSThomas Huth {
886fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
887fcf5ef2aSThomas Huth 
888fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
889fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
890fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
891fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
892fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
893fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
894fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
895fcf5ef2aSThomas Huth     cpu->midr = 0x4117b363;
896fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
897fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
898fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
899fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
900fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
901fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
902fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
903fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
904fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
905fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
906fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
907fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
908fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00140011;
909fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
910fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231111;
911fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
912fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
913fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
914fcf5ef2aSThomas Huth }
915fcf5ef2aSThomas Huth 
916fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj)
917fcf5ef2aSThomas Huth {
918fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
919fcf5ef2aSThomas Huth 
920fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1176";
921fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
922fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
923fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
924fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
925fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
926fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
927fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
928fcf5ef2aSThomas Huth     cpu->midr = 0x410fb767;
929fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b5;
930fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
931fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
932fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
933fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
934fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
935fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
936fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x33;
937fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
938fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
939fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
940fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222100;
941fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x0140011;
942fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
943fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11231121;
944fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
945fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x01141;
946fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
947fcf5ef2aSThomas Huth }
948fcf5ef2aSThomas Huth 
949fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj)
950fcf5ef2aSThomas Huth {
951fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
952fcf5ef2aSThomas Huth 
953fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm11mpcore";
954fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
955fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
956fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
957fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_MPIDR);
958fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
959fcf5ef2aSThomas Huth     cpu->midr = 0x410fb022;
960fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
961fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11111111;
962fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x00000000;
963fcf5ef2aSThomas Huth     cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
964fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
965fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
966fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0;
967fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x2;
968fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01100103;
969fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10020302;
970fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222000;
971fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00100011;
972fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12002111;
973fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x11221011;
974fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01102131;
975fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x141;
976fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
977fcf5ef2aSThomas Huth }
978fcf5ef2aSThomas Huth 
979fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj)
980fcf5ef2aSThomas Huth {
981fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
982fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
983fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
984fcf5ef2aSThomas Huth     cpu->midr = 0x410fc231;
985fcf5ef2aSThomas Huth }
986fcf5ef2aSThomas Huth 
987fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj)
988fcf5ef2aSThomas Huth {
989fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
990fcf5ef2aSThomas Huth 
991fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
992fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
993fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
994fcf5ef2aSThomas Huth     cpu->midr = 0x410fc240; /* r0p0 */
995fcf5ef2aSThomas Huth }
996fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data)
997fcf5ef2aSThomas Huth {
998fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
999fcf5ef2aSThomas Huth 
1000fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1001fcf5ef2aSThomas Huth     cc->do_interrupt = arm_v7m_cpu_do_interrupt;
1002fcf5ef2aSThomas Huth #endif
1003fcf5ef2aSThomas Huth 
1004fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1005fcf5ef2aSThomas Huth }
1006fcf5ef2aSThomas Huth 
1007fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
1008fcf5ef2aSThomas Huth     /* Dummy the TCM region regs for the moment */
1009fcf5ef2aSThomas Huth     { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
1010fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
1011fcf5ef2aSThomas Huth     { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
1012fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
1013fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1014fcf5ef2aSThomas Huth };
1015fcf5ef2aSThomas Huth 
1016fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj)
1017fcf5ef2aSThomas Huth {
1018fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1019fcf5ef2aSThomas Huth 
1020fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1021fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV);
1022fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
1023fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1024fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_MPU);
1025fcf5ef2aSThomas Huth     cpu->midr = 0x411fc153; /* r1p3 */
1026fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x0131;
1027fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x001;
1028fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x010400;
1029fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x0;
1030fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x0210030;
1031fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x00000000;
1032fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01200000;
1033fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x0211;
1034fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x2101111;
1035fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1036fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232141;
1037fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x01112131;
1038fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x0010142;
1039fcf5ef2aSThomas Huth     cpu->id_isar5 = 0x0;
1040fcf5ef2aSThomas Huth     cpu->mp_is_up = true;
1041fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
1042fcf5ef2aSThomas Huth }
1043fcf5ef2aSThomas Huth 
1044fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
1045fcf5ef2aSThomas Huth     { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
1046fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1047fcf5ef2aSThomas Huth     { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1048fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1049fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1050fcf5ef2aSThomas Huth };
1051fcf5ef2aSThomas Huth 
1052fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj)
1053fcf5ef2aSThomas Huth {
1054fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1055fcf5ef2aSThomas Huth 
1056fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a8";
1057fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1058fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1059fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1060fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1061fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1062fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1063fcf5ef2aSThomas Huth     cpu->midr = 0x410fc080;
1064fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410330c0;
1065fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11110222;
10660f194473SJulian Brown     cpu->mvfr1 = 0x00011111;
1067fcf5ef2aSThomas Huth     cpu->ctr = 0x82048004;
1068fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1069fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1070fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1071fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x400;
1072fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1073fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x31100003;
1074fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1075fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01202000;
1076fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x11;
1077fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00101111;
1078fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x12112111;
1079fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232031;
1080fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1081fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x00111142;
1082fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x15141000;
1083fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (2 << 24) | 3;
1084fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
1085fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
1086fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1087fcf5ef2aSThomas Huth     cpu->reset_auxcr = 2;
1088fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1089fcf5ef2aSThomas Huth }
1090fcf5ef2aSThomas Huth 
1091fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
1092fcf5ef2aSThomas Huth     /* power_control should be set to maximum latency. Again,
1093fcf5ef2aSThomas Huth      * default to 0 and set by private hook
1094fcf5ef2aSThomas Huth      */
1095fcf5ef2aSThomas Huth     { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
1096fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1097fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
1098fcf5ef2aSThomas Huth     { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
1099fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1100fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
1101fcf5ef2aSThomas Huth     { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
1102fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
1103fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
1104fcf5ef2aSThomas Huth     { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
1105fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1106fcf5ef2aSThomas Huth     /* TLB lockdown control */
1107fcf5ef2aSThomas Huth     { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
1108fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1109fcf5ef2aSThomas Huth     { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
1110fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
1111fcf5ef2aSThomas Huth     { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
1112fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1113fcf5ef2aSThomas Huth     { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
1114fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1115fcf5ef2aSThomas Huth     { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
1116fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
1117fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1118fcf5ef2aSThomas Huth };
1119fcf5ef2aSThomas Huth 
1120fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj)
1121fcf5ef2aSThomas Huth {
1122fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1123fcf5ef2aSThomas Huth 
1124fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a9";
1125fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1126fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
1127fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
1128fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1129fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1130fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1131fcf5ef2aSThomas Huth     /* Note that A9 supports the MP extensions even for
1132fcf5ef2aSThomas Huth      * A9UP and single-core A9MP (which are both different
1133fcf5ef2aSThomas Huth      * and valid configurations; we don't model A9UP).
1134fcf5ef2aSThomas Huth      */
1135fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
1136fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR);
1137fcf5ef2aSThomas Huth     cpu->midr = 0x410fc090;
1138fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41033090;
1139fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x11110222;
1140fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x01111111;
1141fcf5ef2aSThomas Huth     cpu->ctr = 0x80038003;
1142fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1143fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
1144fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1145fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x000;
1146fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1147fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x00100103;
1148fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1149fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01230000;
1150fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x00002111;
1151fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x00101111;
1152fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1153fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1154fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1155fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x00111142;
1156fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x35141000;
1157fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (1 << 24) | 3;
1158fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
1159fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1160fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1161fcf5ef2aSThomas Huth }
1162fcf5ef2aSThomas Huth 
1163fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1164fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1165fcf5ef2aSThomas Huth {
1166fcf5ef2aSThomas Huth     /* Linux wants the number of processors from here.
1167fcf5ef2aSThomas Huth      * Might as well set the interrupt-controller bit too.
1168fcf5ef2aSThomas Huth      */
1169fcf5ef2aSThomas Huth     return ((smp_cpus - 1) << 24) | (1 << 23);
1170fcf5ef2aSThomas Huth }
1171fcf5ef2aSThomas Huth #endif
1172fcf5ef2aSThomas Huth 
1173fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
1174fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1175fcf5ef2aSThomas Huth     { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
1176fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
1177fcf5ef2aSThomas Huth       .writefn = arm_cp_write_ignore, },
1178fcf5ef2aSThomas Huth #endif
1179fcf5ef2aSThomas Huth     { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
1180fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1181fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1182fcf5ef2aSThomas Huth };
1183fcf5ef2aSThomas Huth 
1184fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj)
1185fcf5ef2aSThomas Huth {
1186fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1187fcf5ef2aSThomas Huth 
1188fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a7";
1189fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1190fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1191fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1192fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1193fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
1194fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1195fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1196fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1197fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_LPAE);
1198fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1199fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
1200fcf5ef2aSThomas Huth     cpu->midr = 0x410fc075;
1201fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41023075;
1202fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x10110222;
1203fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x11111111;
1204fcf5ef2aSThomas Huth     cpu->ctr = 0x84448003;
1205fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1206fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1207fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1208fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1209fcf5ef2aSThomas Huth     cpu->pmceid0 = 0x00000000;
1210fcf5ef2aSThomas Huth     cpu->pmceid1 = 0x00000000;
1211fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1212fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10101105;
1213fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x40000000;
1214fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1215fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
1216fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x01101110;
1217fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1218fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1219fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1220fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x10011142;
1221fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f005;
1222fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1223fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1224fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1225fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1226fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
1227fcf5ef2aSThomas Huth }
1228fcf5ef2aSThomas Huth 
1229fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj)
1230fcf5ef2aSThomas Huth {
1231fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1232fcf5ef2aSThomas Huth 
1233fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a15";
1234fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1235fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1236fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1237fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1238fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
1239fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1240fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1241fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1242fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_LPAE);
1243fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1244fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1245fcf5ef2aSThomas Huth     cpu->midr = 0x412fc0f1;
1246fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410430f0;
1247fcf5ef2aSThomas Huth     cpu->mvfr0 = 0x10110222;
1248fcf5ef2aSThomas Huth     cpu->mvfr1 = 0x11111111;
1249fcf5ef2aSThomas Huth     cpu->ctr = 0x8444c004;
1250fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
1251fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
1252fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
1253fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
1254fcf5ef2aSThomas Huth     cpu->pmceid0 = 0x0000000;
1255fcf5ef2aSThomas Huth     cpu->pmceid1 = 0x00000000;
1256fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
1257fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10201105;
1258fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
1259fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
1260fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
1261fcf5ef2aSThomas Huth     cpu->id_isar0 = 0x02101110;
1262fcf5ef2aSThomas Huth     cpu->id_isar1 = 0x13112111;
1263fcf5ef2aSThomas Huth     cpu->id_isar2 = 0x21232041;
1264fcf5ef2aSThomas Huth     cpu->id_isar3 = 0x11112131;
1265fcf5ef2aSThomas Huth     cpu->id_isar4 = 0x10011142;
1266fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f021;
1267fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
1268fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
1269fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
1270fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1271fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1272fcf5ef2aSThomas Huth }
1273fcf5ef2aSThomas Huth 
1274fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj)
1275fcf5ef2aSThomas Huth {
1276fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1277fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V4T);
1278fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1279fcf5ef2aSThomas Huth     cpu->midr = ARM_CPUID_TI925T;
1280fcf5ef2aSThomas Huth     cpu->ctr = 0x5109149;
1281fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1282fcf5ef2aSThomas Huth }
1283fcf5ef2aSThomas Huth 
1284fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj)
1285fcf5ef2aSThomas Huth {
1286fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1287fcf5ef2aSThomas Huth 
1288fcf5ef2aSThomas Huth     cpu->dtb_compatible = "intel,sa1100";
1289fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1290fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1291fcf5ef2aSThomas Huth     cpu->midr = 0x4401A11B;
1292fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1293fcf5ef2aSThomas Huth }
1294fcf5ef2aSThomas Huth 
1295fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj)
1296fcf5ef2aSThomas Huth {
1297fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1298fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1299fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1300fcf5ef2aSThomas Huth     cpu->midr = 0x6901B119;
1301fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
1302fcf5ef2aSThomas Huth }
1303fcf5ef2aSThomas Huth 
1304fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj)
1305fcf5ef2aSThomas Huth {
1306fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1307fcf5ef2aSThomas Huth 
1308fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1309fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1310fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1311fcf5ef2aSThomas Huth     cpu->midr = 0x69052100;
1312fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1313fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1314fcf5ef2aSThomas Huth }
1315fcf5ef2aSThomas Huth 
1316fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj)
1317fcf5ef2aSThomas Huth {
1318fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1319fcf5ef2aSThomas Huth 
1320fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1321fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1322fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1323fcf5ef2aSThomas Huth     cpu->midr = 0x69052d00;
1324fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1325fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1326fcf5ef2aSThomas Huth }
1327fcf5ef2aSThomas Huth 
1328fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj)
1329fcf5ef2aSThomas Huth {
1330fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1331fcf5ef2aSThomas Huth 
1332fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1333fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1334fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1335fcf5ef2aSThomas Huth     cpu->midr = 0x69052903;
1336fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1337fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1338fcf5ef2aSThomas Huth }
1339fcf5ef2aSThomas Huth 
1340fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj)
1341fcf5ef2aSThomas Huth {
1342fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1343fcf5ef2aSThomas Huth 
1344fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1345fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1346fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1347fcf5ef2aSThomas Huth     cpu->midr = 0x69052d05;
1348fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1349fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1350fcf5ef2aSThomas Huth }
1351fcf5ef2aSThomas Huth 
1352fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj)
1353fcf5ef2aSThomas Huth {
1354fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1355fcf5ef2aSThomas Huth 
1356fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1357fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1358fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1359fcf5ef2aSThomas Huth     cpu->midr = 0x69052d06;
1360fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1361fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1362fcf5ef2aSThomas Huth }
1363fcf5ef2aSThomas Huth 
1364fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj)
1365fcf5ef2aSThomas Huth {
1366fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1367fcf5ef2aSThomas Huth 
1368fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1369fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1370fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1371fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1372fcf5ef2aSThomas Huth     cpu->midr = 0x69054110;
1373fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1374fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1375fcf5ef2aSThomas Huth }
1376fcf5ef2aSThomas Huth 
1377fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj)
1378fcf5ef2aSThomas Huth {
1379fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1380fcf5ef2aSThomas Huth 
1381fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1382fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1383fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1384fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1385fcf5ef2aSThomas Huth     cpu->midr = 0x69054111;
1386fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1387fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1388fcf5ef2aSThomas Huth }
1389fcf5ef2aSThomas Huth 
1390fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj)
1391fcf5ef2aSThomas Huth {
1392fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1393fcf5ef2aSThomas Huth 
1394fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1395fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1396fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1397fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1398fcf5ef2aSThomas Huth     cpu->midr = 0x69054112;
1399fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1400fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1401fcf5ef2aSThomas Huth }
1402fcf5ef2aSThomas Huth 
1403fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj)
1404fcf5ef2aSThomas Huth {
1405fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1406fcf5ef2aSThomas Huth 
1407fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1408fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1409fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1410fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1411fcf5ef2aSThomas Huth     cpu->midr = 0x69054113;
1412fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1413fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1414fcf5ef2aSThomas Huth }
1415fcf5ef2aSThomas Huth 
1416fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj)
1417fcf5ef2aSThomas Huth {
1418fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1419fcf5ef2aSThomas Huth 
1420fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1421fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1422fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1423fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1424fcf5ef2aSThomas Huth     cpu->midr = 0x69054114;
1425fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1426fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1427fcf5ef2aSThomas Huth }
1428fcf5ef2aSThomas Huth 
1429fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj)
1430fcf5ef2aSThomas Huth {
1431fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1432fcf5ef2aSThomas Huth 
1433fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
1434fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1435fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1436fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1437fcf5ef2aSThomas Huth     cpu->midr = 0x69054117;
1438fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
1439fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1440fcf5ef2aSThomas Huth }
1441fcf5ef2aSThomas Huth 
1442fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1443fcf5ef2aSThomas Huth static void arm_any_initfn(Object *obj)
1444fcf5ef2aSThomas Huth {
1445fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1446fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8);
1447fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1448fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
1449fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1450fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_AES);
1451fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
1452fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
1453fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
1454fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CRC);
1455fcf5ef2aSThomas Huth     cpu->midr = 0xffffffff;
1456fcf5ef2aSThomas Huth }
1457fcf5ef2aSThomas Huth #endif
1458fcf5ef2aSThomas Huth 
1459fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
1460fcf5ef2aSThomas Huth 
1461fcf5ef2aSThomas Huth typedef struct ARMCPUInfo {
1462fcf5ef2aSThomas Huth     const char *name;
1463fcf5ef2aSThomas Huth     void (*initfn)(Object *obj);
1464fcf5ef2aSThomas Huth     void (*class_init)(ObjectClass *oc, void *data);
1465fcf5ef2aSThomas Huth } ARMCPUInfo;
1466fcf5ef2aSThomas Huth 
1467fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = {
1468fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1469fcf5ef2aSThomas Huth     { .name = "arm926",      .initfn = arm926_initfn },
1470fcf5ef2aSThomas Huth     { .name = "arm946",      .initfn = arm946_initfn },
1471fcf5ef2aSThomas Huth     { .name = "arm1026",     .initfn = arm1026_initfn },
1472fcf5ef2aSThomas Huth     /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
1473fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1474fcf5ef2aSThomas Huth      * have the v6K features.
1475fcf5ef2aSThomas Huth      */
1476fcf5ef2aSThomas Huth     { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
1477fcf5ef2aSThomas Huth     { .name = "arm1136",     .initfn = arm1136_initfn },
1478fcf5ef2aSThomas Huth     { .name = "arm1176",     .initfn = arm1176_initfn },
1479fcf5ef2aSThomas Huth     { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1480fcf5ef2aSThomas Huth     { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
1481fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
1482fcf5ef2aSThomas Huth     { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
1483fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
1484fcf5ef2aSThomas Huth     { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1485fcf5ef2aSThomas Huth     { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
1486fcf5ef2aSThomas Huth     { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
1487fcf5ef2aSThomas Huth     { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
1488fcf5ef2aSThomas Huth     { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
1489fcf5ef2aSThomas Huth     { .name = "ti925t",      .initfn = ti925t_initfn },
1490fcf5ef2aSThomas Huth     { .name = "sa1100",      .initfn = sa1100_initfn },
1491fcf5ef2aSThomas Huth     { .name = "sa1110",      .initfn = sa1110_initfn },
1492fcf5ef2aSThomas Huth     { .name = "pxa250",      .initfn = pxa250_initfn },
1493fcf5ef2aSThomas Huth     { .name = "pxa255",      .initfn = pxa255_initfn },
1494fcf5ef2aSThomas Huth     { .name = "pxa260",      .initfn = pxa260_initfn },
1495fcf5ef2aSThomas Huth     { .name = "pxa261",      .initfn = pxa261_initfn },
1496fcf5ef2aSThomas Huth     { .name = "pxa262",      .initfn = pxa262_initfn },
1497fcf5ef2aSThomas Huth     /* "pxa270" is an alias for "pxa270-a0" */
1498fcf5ef2aSThomas Huth     { .name = "pxa270",      .initfn = pxa270a0_initfn },
1499fcf5ef2aSThomas Huth     { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
1500fcf5ef2aSThomas Huth     { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
1501fcf5ef2aSThomas Huth     { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
1502fcf5ef2aSThomas Huth     { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
1503fcf5ef2aSThomas Huth     { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
1504fcf5ef2aSThomas Huth     { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1505fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1506fcf5ef2aSThomas Huth     { .name = "any",         .initfn = arm_any_initfn },
1507fcf5ef2aSThomas Huth #endif
1508fcf5ef2aSThomas Huth #endif
1509fcf5ef2aSThomas Huth     { .name = NULL }
1510fcf5ef2aSThomas Huth };
1511fcf5ef2aSThomas Huth 
1512fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
1513fcf5ef2aSThomas Huth     DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1514fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1515fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1516fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
1517fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
1518fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
1519fcf5ef2aSThomas Huth };
1520fcf5ef2aSThomas Huth 
1521fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1522fcf5ef2aSThomas Huth static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
1523fcf5ef2aSThomas Huth                                     int mmu_idx)
1524fcf5ef2aSThomas Huth {
1525fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
1526fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1527fcf5ef2aSThomas Huth 
1528fcf5ef2aSThomas Huth     env->exception.vaddress = address;
1529fcf5ef2aSThomas Huth     if (rw == 2) {
1530fcf5ef2aSThomas Huth         cs->exception_index = EXCP_PREFETCH_ABORT;
1531fcf5ef2aSThomas Huth     } else {
1532fcf5ef2aSThomas Huth         cs->exception_index = EXCP_DATA_ABORT;
1533fcf5ef2aSThomas Huth     }
1534fcf5ef2aSThomas Huth     return 1;
1535fcf5ef2aSThomas Huth }
1536fcf5ef2aSThomas Huth #endif
1537fcf5ef2aSThomas Huth 
1538fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
1539fcf5ef2aSThomas Huth {
1540fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
1541fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1542fcf5ef2aSThomas Huth 
1543fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
1544fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
1545fcf5ef2aSThomas Huth     }
1546fcf5ef2aSThomas Huth     return g_strdup("arm");
1547fcf5ef2aSThomas Huth }
1548fcf5ef2aSThomas Huth 
1549fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
1550fcf5ef2aSThomas Huth {
1551fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
1552fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
1553fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
1554fcf5ef2aSThomas Huth 
1555fcf5ef2aSThomas Huth     acc->parent_realize = dc->realize;
1556fcf5ef2aSThomas Huth     dc->realize = arm_cpu_realizefn;
1557fcf5ef2aSThomas Huth     dc->props = arm_cpu_properties;
1558fcf5ef2aSThomas Huth 
1559fcf5ef2aSThomas Huth     acc->parent_reset = cc->reset;
1560fcf5ef2aSThomas Huth     cc->reset = arm_cpu_reset;
1561fcf5ef2aSThomas Huth 
1562fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
1563fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
1564fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1565fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
1566fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
1567fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
1568fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
1569fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
1570fcf5ef2aSThomas Huth     cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
1571fcf5ef2aSThomas Huth #else
1572fcf5ef2aSThomas Huth     cc->do_interrupt = arm_cpu_do_interrupt;
1573fcf5ef2aSThomas Huth     cc->do_unaligned_access = arm_cpu_do_unaligned_access;
1574fcf5ef2aSThomas Huth     cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
1575fcf5ef2aSThomas Huth     cc->asidx_from_attrs = arm_asidx_from_attrs;
1576fcf5ef2aSThomas Huth     cc->vmsd = &vmstate_arm_cpu;
1577fcf5ef2aSThomas Huth     cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
1578fcf5ef2aSThomas Huth     cc->write_elf64_note = arm_cpu_write_elf64_note;
1579fcf5ef2aSThomas Huth     cc->write_elf32_note = arm_cpu_write_elf32_note;
1580fcf5ef2aSThomas Huth #endif
1581fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
1582fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
1583fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
1584fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
1585fcf5ef2aSThomas Huth     cc->debug_excp_handler = arm_debug_excp_handler;
1586fcf5ef2aSThomas Huth     cc->debug_check_watchpoint = arm_debug_check_watchpoint;
1587fcf5ef2aSThomas Huth 
1588fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
1589fcf5ef2aSThomas Huth }
1590fcf5ef2aSThomas Huth 
1591fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info)
1592fcf5ef2aSThomas Huth {
1593fcf5ef2aSThomas Huth     TypeInfo type_info = {
1594fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
1595fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
1596fcf5ef2aSThomas Huth         .instance_init = info->initfn,
1597fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
1598fcf5ef2aSThomas Huth         .class_init = info->class_init,
1599fcf5ef2aSThomas Huth     };
1600fcf5ef2aSThomas Huth 
1601fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
1602fcf5ef2aSThomas Huth     type_register(&type_info);
1603fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
1604fcf5ef2aSThomas Huth }
1605fcf5ef2aSThomas Huth 
1606fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
1607fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
1608fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
1609fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
1610fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
1611fcf5ef2aSThomas Huth     .instance_post_init = arm_cpu_post_init,
1612fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
1613fcf5ef2aSThomas Huth     .abstract = true,
1614fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
1615fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
1616fcf5ef2aSThomas Huth };
1617fcf5ef2aSThomas Huth 
1618fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
1619fcf5ef2aSThomas Huth {
1620fcf5ef2aSThomas Huth     const ARMCPUInfo *info = arm_cpus;
1621fcf5ef2aSThomas Huth 
1622fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
1623fcf5ef2aSThomas Huth 
1624fcf5ef2aSThomas Huth     while (info->name) {
1625fcf5ef2aSThomas Huth         cpu_register(info);
1626fcf5ef2aSThomas Huth         info++;
1627fcf5ef2aSThomas Huth     }
1628fcf5ef2aSThomas Huth }
1629fcf5ef2aSThomas Huth 
1630fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
1631