1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23a8d25326SMarkus Armbruster #include "qemu-common.h" 24181962fdSPeter Maydell #include "target/arm/idau.h" 250b8fa32fSMarkus Armbruster #include "qemu/module.h" 26fcf5ef2aSThomas Huth #include "qapi/error.h" 27f9f62e4cSPeter Maydell #include "qapi/visitor.h" 28fcf5ef2aSThomas Huth #include "cpu.h" 2978271684SClaudio Fontana #ifdef CONFIG_TCG 3078271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 3178271684SClaudio Fontana #endif /* CONFIG_TCG */ 32fcf5ef2aSThomas Huth #include "internals.h" 33fcf5ef2aSThomas Huth #include "exec/exec-all.h" 34fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 35fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 36fcf5ef2aSThomas Huth #include "hw/loader.h" 37cc7d44c2SLike Xu #include "hw/boards.h" 38fcf5ef2aSThomas Huth #endif 39fcf5ef2aSThomas Huth #include "sysemu/sysemu.h" 4014a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 41b3946626SVincent Palatin #include "sysemu/hw_accel.h" 42fcf5ef2aSThomas Huth #include "kvm_arm.h" 43110f6c70SRichard Henderson #include "disas/capstone.h" 4424f91e81SAlex Bennée #include "fpu/softfloat.h" 45fcf5ef2aSThomas Huth 46fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 47fcf5ef2aSThomas Huth { 48fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 4942f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 50fcf5ef2aSThomas Huth 5142f6ed91SJulia Suvorova if (is_a64(env)) { 5242f6ed91SJulia Suvorova env->pc = value; 5342f6ed91SJulia Suvorova env->thumb = 0; 5442f6ed91SJulia Suvorova } else { 5542f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5642f6ed91SJulia Suvorova env->thumb = value & 1; 5742f6ed91SJulia Suvorova } 5842f6ed91SJulia Suvorova } 5942f6ed91SJulia Suvorova 60ec62595bSEduardo Habkost #ifdef CONFIG_TCG 6178271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs, 6204a37d4cSRichard Henderson const TranslationBlock *tb) 6342f6ed91SJulia Suvorova { 6442f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6542f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6642f6ed91SJulia Suvorova 6742f6ed91SJulia Suvorova /* 6842f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 6942f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 7042f6ed91SJulia Suvorova */ 7142f6ed91SJulia Suvorova if (is_a64(env)) { 7242f6ed91SJulia Suvorova env->pc = tb->pc; 7342f6ed91SJulia Suvorova } else { 7442f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7542f6ed91SJulia Suvorova } 76fcf5ef2aSThomas Huth } 77ec62595bSEduardo Habkost #endif /* CONFIG_TCG */ 78fcf5ef2aSThomas Huth 79fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 80fcf5ef2aSThomas Huth { 81fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 82fcf5ef2aSThomas Huth 83062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 84fcf5ef2aSThomas Huth && cs->interrupt_request & 85fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 86fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 87fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 88fcf5ef2aSThomas Huth } 89fcf5ef2aSThomas Huth 90b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 91b5c53d1bSAaron Lindsay void *opaque) 92b5c53d1bSAaron Lindsay { 93b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 94b5c53d1bSAaron Lindsay 95b5c53d1bSAaron Lindsay entry->hook = hook; 96b5c53d1bSAaron Lindsay entry->opaque = opaque; 97b5c53d1bSAaron Lindsay 98b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 99b5c53d1bSAaron Lindsay } 100b5c53d1bSAaron Lindsay 10108267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 102fcf5ef2aSThomas Huth void *opaque) 103fcf5ef2aSThomas Huth { 10408267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 10508267487SAaron Lindsay 10608267487SAaron Lindsay entry->hook = hook; 10708267487SAaron Lindsay entry->opaque = opaque; 10808267487SAaron Lindsay 10908267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 110fcf5ef2aSThomas Huth } 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 113fcf5ef2aSThomas Huth { 114fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 115fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 116fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 117fcf5ef2aSThomas Huth 118fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 119fcf5ef2aSThomas Huth return; 120fcf5ef2aSThomas Huth } 121fcf5ef2aSThomas Huth 122fcf5ef2aSThomas Huth if (ri->resetfn) { 123fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 124fcf5ef2aSThomas Huth return; 125fcf5ef2aSThomas Huth } 126fcf5ef2aSThomas Huth 127fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 128fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 129fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 130fcf5ef2aSThomas Huth * (like the pxa2xx ones). 131fcf5ef2aSThomas Huth */ 132fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 133fcf5ef2aSThomas Huth return; 134fcf5ef2aSThomas Huth } 135fcf5ef2aSThomas Huth 136fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 137fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 138fcf5ef2aSThomas Huth } else { 139fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 140fcf5ef2aSThomas Huth } 141fcf5ef2aSThomas Huth } 142fcf5ef2aSThomas Huth 143fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 144fcf5ef2aSThomas Huth { 145fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 146fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 147fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 148fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 149fcf5ef2aSThomas Huth */ 150fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 151fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 152fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 153fcf5ef2aSThomas Huth 154fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 155fcf5ef2aSThomas Huth return; 156fcf5ef2aSThomas Huth } 157fcf5ef2aSThomas Huth 158fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 159fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 160fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 161fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 162fcf5ef2aSThomas Huth } 163fcf5ef2aSThomas Huth 164781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 165fcf5ef2aSThomas Huth { 166781c67caSPeter Maydell CPUState *s = CPU(dev); 167fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 168fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 169fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 170fcf5ef2aSThomas Huth 171781c67caSPeter Maydell acc->parent_reset(dev); 172fcf5ef2aSThomas Huth 1731f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1741f5c00cfSAlex Bennée 175fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 176fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 177fcf5ef2aSThomas Huth 178fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 17947576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 18047576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 18147576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 182fcf5ef2aSThomas Huth 183c1b70158SThiago Jung Bauermann cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON; 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 186fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 187fcf5ef2aSThomas Huth } 188fcf5ef2aSThomas Huth 189fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 190fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 191fcf5ef2aSThomas Huth env->aarch64 = 1; 192fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 193fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 194fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 195fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 196276c6e81SRichard Henderson /* Enable all PAC keys. */ 197276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 198276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 199fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 200fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 201802ac0e1SRichard Henderson /* and to the SVE instructions */ 202802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 2037b6a2198SAlex Bennée /* with reasonable vector length */ 2047b6a2198SAlex Bennée if (cpu_isar_feature(aa64_sve, cpu)) { 2057b6a2198SAlex Bennée env->vfp.zcr_el[1] = MIN(cpu->sve_max_vq - 1, 3); 2067b6a2198SAlex Bennée } 207f6a148feSRichard Henderson /* 208*16c84978SRichard Henderson * Enable TBI0 but not TBI1. 209*16c84978SRichard Henderson * Note that this must match useronly_clean_ptr. 210f6a148feSRichard Henderson */ 211*16c84978SRichard Henderson env->cp15.tcr_el[1].raw_tcr = (1ULL << 37); 212fcf5ef2aSThomas Huth #else 213fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 214fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 215fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 216fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 217fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 218fcf5ef2aSThomas Huth } else { 219fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 220fcf5ef2aSThomas Huth } 221fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 222fcf5ef2aSThomas Huth #endif 223fcf5ef2aSThomas Huth } else { 224fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 225fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 226fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 227fcf5ef2aSThomas Huth #endif 228fcf5ef2aSThomas Huth } 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 231fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 232fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 233fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 234fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 235fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 236fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 237fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 238fcf5ef2aSThomas Huth } 239fcf5ef2aSThomas Huth #else 240060a65dfSPeter Maydell 241060a65dfSPeter Maydell /* 242060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 243060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 244060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 245060a65dfSPeter Maydell */ 246060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 247060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 248060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 249060a65dfSPeter Maydell } else { 250fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 251060a65dfSPeter Maydell } 252fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 253dc7abe4dSMichael Davidsaver 254531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 255fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 256fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 257fcf5ef2aSThomas Huth uint8_t *rom; 25838e2a77cSPeter Maydell uint32_t vecbase; 259fcf5ef2aSThomas Huth 2608128c8e8SPeter Maydell if (cpu_isar_feature(aa32_lob, cpu)) { 2618128c8e8SPeter Maydell /* 2628128c8e8SPeter Maydell * LTPSIZE is constant 4 if MVE not implemented, and resets 2638128c8e8SPeter Maydell * to an UNKNOWN value if MVE is implemented. We choose to 2648128c8e8SPeter Maydell * always reset to 4. 2658128c8e8SPeter Maydell */ 2668128c8e8SPeter Maydell env->v7m.ltpsize = 4; 26799c7834fSPeter Maydell /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ 26899c7834fSPeter Maydell env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; 26999c7834fSPeter Maydell env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; 2708128c8e8SPeter Maydell } 2718128c8e8SPeter Maydell 2721e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 2731e577cc7SPeter Maydell env->v7m.secure = true; 2743b2e9344SPeter Maydell } else { 2753b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 2763b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 2773b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 2783b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 2793b2e9344SPeter Maydell */ 2803b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 28102ac2f7fSPeter Maydell /* 28202ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 28302ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 28402ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 28502ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 28602ac2f7fSPeter Maydell * Security Extension is 0xcff. 28702ac2f7fSPeter Maydell */ 28802ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 2891e577cc7SPeter Maydell } 2901e577cc7SPeter Maydell 2919d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 2922c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 2939d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 2942c4da50dSPeter Maydell */ 2959d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 2969d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 2979d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 2989d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 2999d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3009d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3019d40cd8aSPeter Maydell } 30222ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 30322ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 30422ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 30522ab3460SJulia Suvorova } 3062c4da50dSPeter Maydell 3077fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 308d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 309d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 310d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 311d33abe82SPeter Maydell } 312056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 313056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 314056f43dfSPeter Maydell 31538e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 31638e2a77cSPeter Maydell 31738e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 31838e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 3190f0f8b61SThomas Huth rom = rom_ptr(vecbase, 8); 320fcf5ef2aSThomas Huth if (rom) { 321fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 322fcf5ef2aSThomas Huth * copied into physical memory. 323fcf5ef2aSThomas Huth */ 324fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 325fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 326fcf5ef2aSThomas Huth } else { 327fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 328fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 329fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 330fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 331fcf5ef2aSThomas Huth */ 33238e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 33338e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth 336fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 337fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 338fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth 341fcf5ef2aSThomas Huth /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 342fcf5ef2aSThomas Huth * executing as AArch32 then check if highvecs are enabled and 343fcf5ef2aSThomas Huth * adjust the PC accordingly. 344fcf5ef2aSThomas Huth */ 345fcf5ef2aSThomas Huth if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 346fcf5ef2aSThomas Huth env->regs[15] = 0xFFFF0000; 347fcf5ef2aSThomas Huth } 348fcf5ef2aSThomas Huth 349dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 350dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 351dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 352dc3c4c14SPeter Maydell */ 353dc3c4c14SPeter Maydell arm_clear_exclusive(env); 354dc3c4c14SPeter Maydell 355fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 0; 356fcf5ef2aSThomas Huth #endif 35769ceea64SPeter Maydell 3580e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 35969ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 3600e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 36162c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 36262c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 36362c58ee0SPeter Maydell * cpu->pmsav7_dregion); 36462c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 36562c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 36662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 36762c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 36862c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 36962c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 37062c58ee0SPeter Maydell * cpu->pmsav7_dregion); 37162c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 37262c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 37362c58ee0SPeter Maydell * cpu->pmsav7_dregion); 37462c58ee0SPeter Maydell } 3750e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 37669ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 37769ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 37869ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 37969ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 38069ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 38169ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 38269ceea64SPeter Maydell } 3830e1a46bbSPeter Maydell } 3841bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 3851bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 3864125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 3874125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 3884125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 3894125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 39069ceea64SPeter Maydell } 39169ceea64SPeter Maydell 3929901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3939901c576SPeter Maydell if (cpu->sau_sregion > 0) { 3949901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 3959901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 3969901c576SPeter Maydell } 3979901c576SPeter Maydell env->sau.rnr = 0; 3989901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 3999901c576SPeter Maydell * the Cortex-M33 does. 4009901c576SPeter Maydell */ 4019901c576SPeter Maydell env->sau.ctrl = 0; 4029901c576SPeter Maydell } 4039901c576SPeter Maydell 404fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 405fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 406fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 407aaae563bSPeter Maydell set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); 408fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 409fcf5ef2aSThomas Huth &env->vfp.fp_status); 410fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 411fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 412bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 413bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 414aaae563bSPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 415aaae563bSPeter Maydell &env->vfp.standard_fp_status_f16); 416fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 417fcf5ef2aSThomas Huth if (kvm_enabled()) { 418fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 419fcf5ef2aSThomas Huth } 420fcf5ef2aSThomas Huth #endif 421fcf5ef2aSThomas Huth 422fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 423fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 424a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 425fcf5ef2aSThomas Huth } 426fcf5ef2aSThomas Huth 427310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 428be879556SRichard Henderson unsigned int target_el, 429be879556SRichard Henderson unsigned int cur_el, bool secure, 430be879556SRichard Henderson uint64_t hcr_el2) 431310cedf3SRichard Henderson { 432310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 433310cedf3SRichard Henderson bool pstate_unmasked; 43416e07f78SRichard Henderson bool unmasked = false; 435310cedf3SRichard Henderson 436310cedf3SRichard Henderson /* 437310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 438310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 439310cedf3SRichard Henderson * but left pending. 440310cedf3SRichard Henderson */ 441310cedf3SRichard Henderson if (cur_el > target_el) { 442310cedf3SRichard Henderson return false; 443310cedf3SRichard Henderson } 444310cedf3SRichard Henderson 445310cedf3SRichard Henderson switch (excp_idx) { 446310cedf3SRichard Henderson case EXCP_FIQ: 447310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 448310cedf3SRichard Henderson break; 449310cedf3SRichard Henderson 450310cedf3SRichard Henderson case EXCP_IRQ: 451310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 452310cedf3SRichard Henderson break; 453310cedf3SRichard Henderson 454310cedf3SRichard Henderson case EXCP_VFIQ: 455cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 456cc974d5cSRémi Denis-Courmont /* VFIQs are only taken when hypervized. */ 457310cedf3SRichard Henderson return false; 458310cedf3SRichard Henderson } 459310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 460310cedf3SRichard Henderson case EXCP_VIRQ: 461cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 462cc974d5cSRémi Denis-Courmont /* VIRQs are only taken when hypervized. */ 463310cedf3SRichard Henderson return false; 464310cedf3SRichard Henderson } 465310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 466310cedf3SRichard Henderson default: 467310cedf3SRichard Henderson g_assert_not_reached(); 468310cedf3SRichard Henderson } 469310cedf3SRichard Henderson 470310cedf3SRichard Henderson /* 471310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 472310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 473310cedf3SRichard Henderson * interrupt. 474310cedf3SRichard Henderson */ 475310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 476310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 477310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 478310cedf3SRichard Henderson /* 479310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 480310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 481310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 482310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 483310cedf3SRichard Henderson */ 484926c1b97SRémi Denis-Courmont if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) { 48516e07f78SRichard Henderson unmasked = true; 486310cedf3SRichard Henderson } 487310cedf3SRichard Henderson } else { 488310cedf3SRichard Henderson /* 489310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 490310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 491310cedf3SRichard Henderson * routing but also change the behaviour of masking. 492310cedf3SRichard Henderson */ 493310cedf3SRichard Henderson bool hcr, scr; 494310cedf3SRichard Henderson 495310cedf3SRichard Henderson switch (excp_idx) { 496310cedf3SRichard Henderson case EXCP_FIQ: 497310cedf3SRichard Henderson /* 498310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 499310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 500310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 501310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 502310cedf3SRichard Henderson * below. 503310cedf3SRichard Henderson */ 504310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 505310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 506310cedf3SRichard Henderson 507310cedf3SRichard Henderson /* 508310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 509310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 510310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 511310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 512310cedf3SRichard Henderson */ 513310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 514310cedf3SRichard Henderson break; 515310cedf3SRichard Henderson case EXCP_IRQ: 516310cedf3SRichard Henderson /* 517310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 518310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 519310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 520310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 521310cedf3SRichard Henderson * affect here. 522310cedf3SRichard Henderson */ 523310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 524310cedf3SRichard Henderson scr = false; 525310cedf3SRichard Henderson break; 526310cedf3SRichard Henderson default: 527310cedf3SRichard Henderson g_assert_not_reached(); 528310cedf3SRichard Henderson } 529310cedf3SRichard Henderson 530310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 53116e07f78SRichard Henderson unmasked = true; 532310cedf3SRichard Henderson } 533310cedf3SRichard Henderson } 534310cedf3SRichard Henderson } 535310cedf3SRichard Henderson 536310cedf3SRichard Henderson /* 537310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 538310cedf3SRichard Henderson * ability above. 539310cedf3SRichard Henderson */ 540310cedf3SRichard Henderson return unmasked || pstate_unmasked; 541310cedf3SRichard Henderson } 542310cedf3SRichard Henderson 543fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 544fcf5ef2aSThomas Huth { 545fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 546fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 547fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 548fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 549be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 550fcf5ef2aSThomas Huth uint32_t target_el; 551fcf5ef2aSThomas Huth uint32_t excp_idx; 552d63d0ec5SRichard Henderson 553d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 554fcf5ef2aSThomas Huth 555fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 556fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 557fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 558be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 559be879556SRichard Henderson cur_el, secure, hcr_el2)) { 560d63d0ec5SRichard Henderson goto found; 561fcf5ef2aSThomas Huth } 562fcf5ef2aSThomas Huth } 563fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 564fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 565fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 566be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 567be879556SRichard Henderson cur_el, secure, hcr_el2)) { 568d63d0ec5SRichard Henderson goto found; 569fcf5ef2aSThomas Huth } 570fcf5ef2aSThomas Huth } 571fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 572fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 573fcf5ef2aSThomas Huth target_el = 1; 574be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 575be879556SRichard Henderson cur_el, secure, hcr_el2)) { 576d63d0ec5SRichard Henderson goto found; 577fcf5ef2aSThomas Huth } 578fcf5ef2aSThomas Huth } 579fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 580fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 581fcf5ef2aSThomas Huth target_el = 1; 582be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 583be879556SRichard Henderson cur_el, secure, hcr_el2)) { 584d63d0ec5SRichard Henderson goto found; 585d63d0ec5SRichard Henderson } 586d63d0ec5SRichard Henderson } 587d63d0ec5SRichard Henderson return false; 588d63d0ec5SRichard Henderson 589d63d0ec5SRichard Henderson found: 590fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 591fcf5ef2aSThomas Huth env->exception.target_el = target_el; 59278271684SClaudio Fontana cc->tcg_ops->do_interrupt(cs); 593d63d0ec5SRichard Henderson return true; 594fcf5ef2aSThomas Huth } 595fcf5ef2aSThomas Huth 59689430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 59789430fc6SPeter Maydell { 59889430fc6SPeter Maydell /* 59989430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 60089430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 60189430fc6SPeter Maydell */ 60289430fc6SPeter Maydell CPUARMState *env = &cpu->env; 60389430fc6SPeter Maydell CPUState *cs = CPU(cpu); 60489430fc6SPeter Maydell 60589430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 60689430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 60789430fc6SPeter Maydell 60889430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 60989430fc6SPeter Maydell if (new_state) { 61089430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 61189430fc6SPeter Maydell } else { 61289430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 61389430fc6SPeter Maydell } 61489430fc6SPeter Maydell } 61589430fc6SPeter Maydell } 61689430fc6SPeter Maydell 61789430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 61889430fc6SPeter Maydell { 61989430fc6SPeter Maydell /* 62089430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 62189430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 62289430fc6SPeter Maydell */ 62389430fc6SPeter Maydell CPUARMState *env = &cpu->env; 62489430fc6SPeter Maydell CPUState *cs = CPU(cpu); 62589430fc6SPeter Maydell 62689430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 62789430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 62889430fc6SPeter Maydell 62989430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 63089430fc6SPeter Maydell if (new_state) { 63189430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 63289430fc6SPeter Maydell } else { 63389430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 63489430fc6SPeter Maydell } 63589430fc6SPeter Maydell } 63689430fc6SPeter Maydell } 63789430fc6SPeter Maydell 638fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 639fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 640fcf5ef2aSThomas Huth { 641fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 642fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 643fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 644fcf5ef2aSThomas Huth static const int mask[] = { 645fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 646fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 647fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 648fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 649fcf5ef2aSThomas Huth }; 650fcf5ef2aSThomas Huth 651ed89f078SPeter Maydell if (level) { 652ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 653ed89f078SPeter Maydell } else { 654ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 655ed89f078SPeter Maydell } 656ed89f078SPeter Maydell 657fcf5ef2aSThomas Huth switch (irq) { 658fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 65989430fc6SPeter Maydell assert(arm_feature(env, ARM_FEATURE_EL2)); 66089430fc6SPeter Maydell arm_cpu_update_virq(cpu); 66189430fc6SPeter Maydell break; 662fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 663fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 66489430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 66589430fc6SPeter Maydell break; 666fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 667fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 668fcf5ef2aSThomas Huth if (level) { 669fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 670fcf5ef2aSThomas Huth } else { 671fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 672fcf5ef2aSThomas Huth } 673fcf5ef2aSThomas Huth break; 674fcf5ef2aSThomas Huth default: 675fcf5ef2aSThomas Huth g_assert_not_reached(); 676fcf5ef2aSThomas Huth } 677fcf5ef2aSThomas Huth } 678fcf5ef2aSThomas Huth 679fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 680fcf5ef2aSThomas Huth { 681fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 682fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 683ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 684fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 685ed89f078SPeter Maydell uint32_t linestate_bit; 686f6530926SEric Auger int irq_id; 687fcf5ef2aSThomas Huth 688fcf5ef2aSThomas Huth switch (irq) { 689fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 690f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 691ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 692fcf5ef2aSThomas Huth break; 693fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 694f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 695ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 696fcf5ef2aSThomas Huth break; 697fcf5ef2aSThomas Huth default: 698fcf5ef2aSThomas Huth g_assert_not_reached(); 699fcf5ef2aSThomas Huth } 700ed89f078SPeter Maydell 701ed89f078SPeter Maydell if (level) { 702ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 703ed89f078SPeter Maydell } else { 704ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 705ed89f078SPeter Maydell } 706f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 707fcf5ef2aSThomas Huth #endif 708fcf5ef2aSThomas Huth } 709fcf5ef2aSThomas Huth 710fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 711fcf5ef2aSThomas Huth { 712fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 713fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 714fcf5ef2aSThomas Huth 715fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 716fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 717fcf5ef2aSThomas Huth } 718fcf5ef2aSThomas Huth 719fcf5ef2aSThomas Huth #endif 720fcf5ef2aSThomas Huth 721fcf5ef2aSThomas Huth static int 722fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 723fcf5ef2aSThomas Huth { 724fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 725fcf5ef2aSThomas Huth } 726fcf5ef2aSThomas Huth 727fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 728fcf5ef2aSThomas Huth { 729fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 730fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 7317bcdbf51SRichard Henderson bool sctlr_b; 732fcf5ef2aSThomas Huth 733fcf5ef2aSThomas Huth if (is_a64(env)) { 734fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 735fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 736fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 737fcf5ef2aSThomas Huth */ 738fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 739fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 740fcf5ef2aSThomas Huth #endif 741110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 74215fa1a0aSRichard Henderson info->cap_insn_unit = 4; 74315fa1a0aSRichard Henderson info->cap_insn_split = 4; 744110f6c70SRichard Henderson } else { 745110f6c70SRichard Henderson int cap_mode; 746110f6c70SRichard Henderson if (env->thumb) { 747fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 74815fa1a0aSRichard Henderson info->cap_insn_unit = 2; 74915fa1a0aSRichard Henderson info->cap_insn_split = 4; 750110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 751fcf5ef2aSThomas Huth } else { 752fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 75315fa1a0aSRichard Henderson info->cap_insn_unit = 4; 75415fa1a0aSRichard Henderson info->cap_insn_split = 4; 755110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 756fcf5ef2aSThomas Huth } 757110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 758110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 759110f6c70SRichard Henderson } 760110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 761110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 762110f6c70SRichard Henderson } 763110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 764110f6c70SRichard Henderson info->cap_mode = cap_mode; 765fcf5ef2aSThomas Huth } 7667bcdbf51SRichard Henderson 7677bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 7687bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 769fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 770fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 771fcf5ef2aSThomas Huth #else 772fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 773fcf5ef2aSThomas Huth #endif 774fcf5ef2aSThomas Huth } 775f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 7767bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 7777bcdbf51SRichard Henderson if (sctlr_b) { 778f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 779f7478a92SJulian Brown } 7807bcdbf51SRichard Henderson #endif 781fcf5ef2aSThomas Huth } 782fcf5ef2aSThomas Huth 78386480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 78486480615SPhilippe Mathieu-Daudé 78586480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 78686480615SPhilippe Mathieu-Daudé { 78786480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 78886480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 78986480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 79086480615SPhilippe Mathieu-Daudé int i; 79186480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 79286480615SPhilippe Mathieu-Daudé const char *ns_status; 79386480615SPhilippe Mathieu-Daudé 79486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 79586480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 79686480615SPhilippe Mathieu-Daudé if (i == 31) { 79786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 79886480615SPhilippe Mathieu-Daudé } else { 79986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 80086480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 80186480615SPhilippe Mathieu-Daudé } 80286480615SPhilippe Mathieu-Daudé } 80386480615SPhilippe Mathieu-Daudé 80486480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 80586480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 80686480615SPhilippe Mathieu-Daudé } else { 80786480615SPhilippe Mathieu-Daudé ns_status = ""; 80886480615SPhilippe Mathieu-Daudé } 80986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 81086480615SPhilippe Mathieu-Daudé psr, 81186480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 81286480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 81386480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 81486480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 81586480615SPhilippe Mathieu-Daudé ns_status, 81686480615SPhilippe Mathieu-Daudé el, 81786480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 81886480615SPhilippe Mathieu-Daudé 81986480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 82086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 82186480615SPhilippe Mathieu-Daudé } 82286480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 82386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 82486480615SPhilippe Mathieu-Daudé return; 82586480615SPhilippe Mathieu-Daudé } 82686480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 82786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 82886480615SPhilippe Mathieu-Daudé return; 82986480615SPhilippe Mathieu-Daudé } 83086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 83186480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 83286480615SPhilippe Mathieu-Daudé 83386480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 83486480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 83586480615SPhilippe Mathieu-Daudé 83686480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 83786480615SPhilippe Mathieu-Daudé bool eol; 83886480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 83986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 84086480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 84186480615SPhilippe Mathieu-Daudé eol = true; 84286480615SPhilippe Mathieu-Daudé } else { 84386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 84486480615SPhilippe Mathieu-Daudé switch (zcr_len) { 84586480615SPhilippe Mathieu-Daudé case 0: 84686480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 84786480615SPhilippe Mathieu-Daudé break; 84886480615SPhilippe Mathieu-Daudé case 1: 84986480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 85086480615SPhilippe Mathieu-Daudé break; 85186480615SPhilippe Mathieu-Daudé case 2: 85286480615SPhilippe Mathieu-Daudé case 3: 85386480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 85486480615SPhilippe Mathieu-Daudé break; 85586480615SPhilippe Mathieu-Daudé default: 85686480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 85786480615SPhilippe Mathieu-Daudé eol = true; 85886480615SPhilippe Mathieu-Daudé break; 85986480615SPhilippe Mathieu-Daudé } 86086480615SPhilippe Mathieu-Daudé } 86186480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 86286480615SPhilippe Mathieu-Daudé int digits; 86386480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 86486480615SPhilippe Mathieu-Daudé digits = 16; 86586480615SPhilippe Mathieu-Daudé } else { 86686480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 86786480615SPhilippe Mathieu-Daudé } 86886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 86986480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 87086480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 87186480615SPhilippe Mathieu-Daudé } 87286480615SPhilippe Mathieu-Daudé } 87386480615SPhilippe Mathieu-Daudé 87486480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 87586480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 87686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 87786480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 87886480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 87986480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 88086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 88186480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 88286480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 88386480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 88486480615SPhilippe Mathieu-Daudé } else { 88586480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 88686480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 88786480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 88886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 88986480615SPhilippe Mathieu-Daudé } else if (!odd) { 89086480615SPhilippe Mathieu-Daudé if (j > 0) { 89186480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 89286480615SPhilippe Mathieu-Daudé } else { 89386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 89486480615SPhilippe Mathieu-Daudé } 89586480615SPhilippe Mathieu-Daudé } 89686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 89786480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 89886480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 89986480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 90086480615SPhilippe Mathieu-Daudé } 90186480615SPhilippe Mathieu-Daudé } 90286480615SPhilippe Mathieu-Daudé } 90386480615SPhilippe Mathieu-Daudé } else { 90486480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 90586480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 90686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 90786480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 90886480615SPhilippe Mathieu-Daudé } 90986480615SPhilippe Mathieu-Daudé } 91086480615SPhilippe Mathieu-Daudé } 91186480615SPhilippe Mathieu-Daudé 91286480615SPhilippe Mathieu-Daudé #else 91386480615SPhilippe Mathieu-Daudé 91486480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 91586480615SPhilippe Mathieu-Daudé { 91686480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 91786480615SPhilippe Mathieu-Daudé } 91886480615SPhilippe Mathieu-Daudé 91986480615SPhilippe Mathieu-Daudé #endif 92086480615SPhilippe Mathieu-Daudé 92186480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 92286480615SPhilippe Mathieu-Daudé { 92386480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 92486480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 92586480615SPhilippe Mathieu-Daudé int i; 92686480615SPhilippe Mathieu-Daudé 92786480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 92886480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 92986480615SPhilippe Mathieu-Daudé return; 93086480615SPhilippe Mathieu-Daudé } 93186480615SPhilippe Mathieu-Daudé 93286480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 93386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 93486480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 93586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 93686480615SPhilippe Mathieu-Daudé } else { 93786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 93886480615SPhilippe Mathieu-Daudé } 93986480615SPhilippe Mathieu-Daudé } 94086480615SPhilippe Mathieu-Daudé 94186480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 94286480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 94386480615SPhilippe Mathieu-Daudé const char *mode; 94486480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 94586480615SPhilippe Mathieu-Daudé 94686480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 94786480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 94886480615SPhilippe Mathieu-Daudé } 94986480615SPhilippe Mathieu-Daudé 95086480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 95186480615SPhilippe Mathieu-Daudé mode = "handler"; 95286480615SPhilippe Mathieu-Daudé } else { 95386480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 95486480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 95586480615SPhilippe Mathieu-Daudé } else { 95686480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 95786480615SPhilippe Mathieu-Daudé } 95886480615SPhilippe Mathieu-Daudé } 95986480615SPhilippe Mathieu-Daudé 96086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 96186480615SPhilippe Mathieu-Daudé xpsr, 96286480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 96386480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 96486480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 96586480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 96686480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 96786480615SPhilippe Mathieu-Daudé ns_status, 96886480615SPhilippe Mathieu-Daudé mode); 96986480615SPhilippe Mathieu-Daudé } else { 97086480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 97186480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 97286480615SPhilippe Mathieu-Daudé 97386480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 97486480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 97586480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 97686480615SPhilippe Mathieu-Daudé } 97786480615SPhilippe Mathieu-Daudé 97886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 97986480615SPhilippe Mathieu-Daudé psr, 98086480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 98186480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 98286480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 98386480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 98486480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 98586480615SPhilippe Mathieu-Daudé ns_status, 98686480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 98786480615SPhilippe Mathieu-Daudé } 98886480615SPhilippe Mathieu-Daudé 98986480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 99086480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 991a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 992a6627f5fSRichard Henderson numvfpregs = 32; 9937fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 994a6627f5fSRichard Henderson numvfpregs = 16; 99586480615SPhilippe Mathieu-Daudé } 99686480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 99786480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 99886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 99986480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 100086480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 100186480615SPhilippe Mathieu-Daudé i, v); 100286480615SPhilippe Mathieu-Daudé } 100386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 100486480615SPhilippe Mathieu-Daudé } 100586480615SPhilippe Mathieu-Daudé } 100686480615SPhilippe Mathieu-Daudé 100746de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 100846de5913SIgor Mammedov { 100946de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 101046de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 101146de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 101246de5913SIgor Mammedov } 101346de5913SIgor Mammedov 1014ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 1015ac87e507SPeter Maydell { 1016ac87e507SPeter Maydell /* 1017ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 1018ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 1019ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 1020ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 1021ac87e507SPeter Maydell */ 1022ac87e507SPeter Maydell ARMCPRegInfo *r = data; 1023ac87e507SPeter Maydell 1024ac87e507SPeter Maydell g_free((void *)r->name); 1025ac87e507SPeter Maydell g_free(r); 1026ac87e507SPeter Maydell } 1027ac87e507SPeter Maydell 1028fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1029fcf5ef2aSThomas Huth { 1030fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1031fcf5ef2aSThomas Huth 10327506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 1033fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 1034ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 1035fcf5ef2aSThomas Huth 1036b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 103708267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 103808267487SAaron Lindsay 1039fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1040fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1041fcf5ef2aSThomas Huth if (kvm_enabled()) { 1042fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1043fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1044fcf5ef2aSThomas Huth */ 1045fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1046fcf5ef2aSThomas Huth } else { 1047fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1048fcf5ef2aSThomas Huth } 1049fcf5ef2aSThomas Huth 1050fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1051fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1052aa1b3111SPeter Maydell 1053aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1054aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 105507f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 105607f48730SAndrew Jones "pmu-interrupt", 1); 1057fcf5ef2aSThomas Huth #endif 1058fcf5ef2aSThomas Huth 1059fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1060fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1061fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1062fcf5ef2aSThomas Huth */ 1063fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 1064fcf5ef2aSThomas Huth cpu->psci_version = 1; /* By default assume PSCI v0.1 */ 1065fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1066fcf5ef2aSThomas Huth 1067fcf5ef2aSThomas Huth if (tcg_enabled()) { 1068fcf5ef2aSThomas Huth cpu->psci_version = 2; /* TCG implements PSCI 0.2 */ 1069fcf5ef2aSThomas Huth } 1070fcf5ef2aSThomas Huth } 1071fcf5ef2aSThomas Huth 107296eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 107396eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 107496eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 107596eec6b2SAndrew Jeffery 1076fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1077fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1078fcf5ef2aSThomas Huth 1079fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1080fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1081fcf5ef2aSThomas Huth 1082fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 1083fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 1084fcf5ef2aSThomas Huth 108545ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1086c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1087c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1088c25bd18aSPeter Maydell 1089fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1090fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 109145ca3a14SRichard Henderson #endif 1092fcf5ef2aSThomas Huth 10933a062d57SJulian Brown static Property arm_cpu_cfgend_property = 10943a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 10953a062d57SJulian Brown 109697a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 109797a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 109897a28b0eSPeter Maydell 109997a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 110097a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 110197a28b0eSPeter Maydell 1102ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1103ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1104ea90db0aSPeter Maydell 1105fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1106fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1107fcf5ef2aSThomas Huth 11088d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 11098d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 11108d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 11118d92e26bSPeter Maydell * to override that with an incorrect constant value. 11128d92e26bSPeter Maydell */ 1113fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 11148d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 11158d92e26bSPeter Maydell pmsav7_dregion, 11168d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1117fcf5ef2aSThomas Huth 1118ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1119ae502508SAndrew Jones { 1120ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1121ae502508SAndrew Jones 1122ae502508SAndrew Jones return cpu->has_pmu; 1123ae502508SAndrew Jones } 1124ae502508SAndrew Jones 1125ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1126ae502508SAndrew Jones { 1127ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1128ae502508SAndrew Jones 1129ae502508SAndrew Jones if (value) { 11307d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1131ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1132ae502508SAndrew Jones return; 1133ae502508SAndrew Jones } 1134ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1135ae502508SAndrew Jones } else { 1136ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1137ae502508SAndrew Jones } 1138ae502508SAndrew Jones cpu->has_pmu = value; 1139ae502508SAndrew Jones } 1140ae502508SAndrew Jones 11417def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 11427def8754SAndrew Jeffery { 114396eec6b2SAndrew Jeffery /* 114496eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 114596eec6b2SAndrew Jeffery * 114696eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 114796eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 114896eec6b2SAndrew Jeffery * 114996eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 115096eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 115196eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 115296eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 115396eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 115496eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 115596eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 115696eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 115796eec6b2SAndrew Jeffery * 115896eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 115996eec6b2SAndrew Jeffery * cannot become zero. 116096eec6b2SAndrew Jeffery */ 11617def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 11627def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 11637def8754SAndrew Jeffery } 11647def8754SAndrew Jeffery 116551e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1166fcf5ef2aSThomas Huth { 1167fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1168fcf5ef2aSThomas Huth 1169790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1170790a1150SPeter Maydell * in realize with the other feature-implication checks because 1171790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1172790a1150SPeter Maydell */ 1173790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1174790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1175790a1150SPeter Maydell } 1176790a1150SPeter Maydell 1177fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1178fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 117994d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1180fcf5ef2aSThomas Huth } 1181fcf5ef2aSThomas Huth 1182fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 118394d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1184fcf5ef2aSThomas Huth } 1185fcf5ef2aSThomas Huth 1186fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 118794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property); 1188fcf5ef2aSThomas Huth } 1189fcf5ef2aSThomas Huth 119045ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1191fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1192fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1193fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1194fcf5ef2aSThomas Huth */ 119594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1196fcf5ef2aSThomas Huth 1197fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1198fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1199fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1200fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1201d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1202fcf5ef2aSThomas Huth } 1203fcf5ef2aSThomas Huth 1204c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 120594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1206c25bd18aSPeter Maydell } 120745ca3a14SRichard Henderson #endif 1208c25bd18aSPeter Maydell 1209fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1210ae502508SAndrew Jones cpu->has_pmu = true; 1211d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1212fcf5ef2aSThomas Huth } 1213fcf5ef2aSThomas Huth 121497a28b0eSPeter Maydell /* 121597a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 121697a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 121797a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 121897a28b0eSPeter Maydell */ 12197d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 12207d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 12217d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 122297a28b0eSPeter Maydell cpu->has_vfp = true; 122397a28b0eSPeter Maydell if (!kvm_enabled()) { 122494d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 122597a28b0eSPeter Maydell } 122697a28b0eSPeter Maydell } 122797a28b0eSPeter Maydell 122897a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 122997a28b0eSPeter Maydell cpu->has_neon = true; 123097a28b0eSPeter Maydell if (!kvm_enabled()) { 123194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 123297a28b0eSPeter Maydell } 123397a28b0eSPeter Maydell } 123497a28b0eSPeter Maydell 1235ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1236ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 123794d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1238ea90db0aSPeter Maydell } 1239ea90db0aSPeter Maydell 1240452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 124194d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1242fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1243fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 124494d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1245fcf5ef2aSThomas Huth } 1246fcf5ef2aSThomas Huth } 1247fcf5ef2aSThomas Huth 1248181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1249181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1250181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1251d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1252f9f62e4cSPeter Maydell /* 1253f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1254f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1255f9f62e4cSPeter Maydell * the property to be set after realize. 1256f9f62e4cSPeter Maydell */ 125764a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 125864a7b8deSFelipe Franciosi &cpu->init_svtor, 1259d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1260181962fdSPeter Maydell } 1261181962fdSPeter Maydell 126294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 126396eec6b2SAndrew Jeffery 126496eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 126594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 126696eec6b2SAndrew Jeffery } 12679e6f8d8aSfangying 12689e6f8d8aSfangying if (kvm_enabled()) { 12699e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 12709e6f8d8aSfangying } 12718bce44a2SRichard Henderson 12728bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 12738bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 12748bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 12758bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 12768bce44a2SRichard Henderson TYPE_MEMORY_REGION, 12778bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 12788bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 12798bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 12808bce44a2SRichard Henderson 12818bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 12828bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 12838bce44a2SRichard Henderson TYPE_MEMORY_REGION, 12848bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 12858bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 12868bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 12878bce44a2SRichard Henderson } 12888bce44a2SRichard Henderson } 12898bce44a2SRichard Henderson #endif 1290fcf5ef2aSThomas Huth } 1291fcf5ef2aSThomas Huth 1292fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1293fcf5ef2aSThomas Huth { 1294fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 129508267487SAaron Lindsay ARMELChangeHook *hook, *next; 129608267487SAaron Lindsay 1297fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 129808267487SAaron Lindsay 1299b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1300b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1301b5c53d1bSAaron Lindsay g_free(hook); 1302b5c53d1bSAaron Lindsay } 130308267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 130408267487SAaron Lindsay QLIST_REMOVE(hook, node); 130508267487SAaron Lindsay g_free(hook); 130608267487SAaron Lindsay } 13074e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 13084e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 13094e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 13104e7beb0cSAaron Lindsay OS } 13114e7beb0cSAaron Lindsay OS #endif 1312fcf5ef2aSThomas Huth } 1313fcf5ef2aSThomas Huth 13140df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 13150df9142dSAndrew Jones { 13160df9142dSAndrew Jones Error *local_err = NULL; 13170df9142dSAndrew Jones 13180df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 13190df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 13200df9142dSAndrew Jones if (local_err != NULL) { 13210df9142dSAndrew Jones error_propagate(errp, local_err); 13220df9142dSAndrew Jones return; 13230df9142dSAndrew Jones } 1324eb94284dSRichard Henderson 1325eb94284dSRichard Henderson /* 1326eb94284dSRichard Henderson * KVM does not support modifications to this feature. 1327eb94284dSRichard Henderson * We have not registered the cpu properties when KVM 1328eb94284dSRichard Henderson * is in use, so the user will not be able to set them. 1329eb94284dSRichard Henderson */ 1330eb94284dSRichard Henderson if (!kvm_enabled()) { 1331eb94284dSRichard Henderson arm_cpu_pauth_finalize(cpu, &local_err); 1332eb94284dSRichard Henderson if (local_err != NULL) { 1333eb94284dSRichard Henderson error_propagate(errp, local_err); 1334eb94284dSRichard Henderson return; 1335eb94284dSRichard Henderson } 1336eb94284dSRichard Henderson } 13370df9142dSAndrew Jones } 133868970d1eSAndrew Jones 133968970d1eSAndrew Jones if (kvm_enabled()) { 134068970d1eSAndrew Jones kvm_arm_steal_time_finalize(cpu, &local_err); 134168970d1eSAndrew Jones if (local_err != NULL) { 134268970d1eSAndrew Jones error_propagate(errp, local_err); 134368970d1eSAndrew Jones return; 134468970d1eSAndrew Jones } 134568970d1eSAndrew Jones } 13460df9142dSAndrew Jones } 13470df9142dSAndrew Jones 1348fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1349fcf5ef2aSThomas Huth { 1350fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1351fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1352fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1353fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1354fcf5ef2aSThomas Huth int pagebits; 1355fcf5ef2aSThomas Huth Error *local_err = NULL; 13560f8d06f1SRichard Henderson bool no_aa32 = false; 1357fcf5ef2aSThomas Huth 1358c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1359c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1360c4487d76SPeter Maydell * this is the first point where we can report it. 1361c4487d76SPeter Maydell */ 1362c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1363c4487d76SPeter Maydell if (!kvm_enabled()) { 1364c4487d76SPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM"); 1365c4487d76SPeter Maydell } else { 1366c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1367c4487d76SPeter Maydell } 1368c4487d76SPeter Maydell return; 1369c4487d76SPeter Maydell } 1370c4487d76SPeter Maydell 137195f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 137295f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 137395f87565SPeter Maydell * hardware; trying to use one without the other is a command line 137495f87565SPeter Maydell * error and will result in segfaults if not caught here. 137595f87565SPeter Maydell */ 137695f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 137795f87565SPeter Maydell if (!env->nvic) { 137895f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 137995f87565SPeter Maydell return; 138095f87565SPeter Maydell } 138195f87565SPeter Maydell } else { 138295f87565SPeter Maydell if (env->nvic) { 138395f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 138495f87565SPeter Maydell return; 138595f87565SPeter Maydell } 138695f87565SPeter Maydell } 1387397cd31fSPeter Maydell 138896eec6b2SAndrew Jeffery { 138996eec6b2SAndrew Jeffery uint64_t scale; 139096eec6b2SAndrew Jeffery 139196eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 139296eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 139396eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 139496eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 139596eec6b2SAndrew Jeffery return; 139696eec6b2SAndrew Jeffery } 139796eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 139896eec6b2SAndrew Jeffery } else { 139996eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 140096eec6b2SAndrew Jeffery } 140196eec6b2SAndrew Jeffery 140296eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1403397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 140496eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1405397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 140696eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1407397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 140896eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1409397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 14108c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 14118c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 141296eec6b2SAndrew Jeffery } 141395f87565SPeter Maydell #endif 141495f87565SPeter Maydell 1415fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1416fcf5ef2aSThomas Huth if (local_err != NULL) { 1417fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1418fcf5ef2aSThomas Huth return; 1419fcf5ef2aSThomas Huth } 1420fcf5ef2aSThomas Huth 14210df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 14220df9142dSAndrew Jones if (local_err != NULL) { 14230df9142dSAndrew Jones error_propagate(errp, local_err); 14240df9142dSAndrew Jones return; 14250df9142dSAndrew Jones } 14260df9142dSAndrew Jones 142797a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 142897a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 142997a28b0eSPeter Maydell /* 143097a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 143197a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 143297a28b0eSPeter Maydell */ 143397a28b0eSPeter Maydell error_setg(errp, 143497a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 143597a28b0eSPeter Maydell return; 143697a28b0eSPeter Maydell } 143797a28b0eSPeter Maydell 143897a28b0eSPeter Maydell if (!cpu->has_vfp) { 143997a28b0eSPeter Maydell uint64_t t; 144097a28b0eSPeter Maydell uint32_t u; 144197a28b0eSPeter Maydell 144297a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 144397a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 144497a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 144597a28b0eSPeter Maydell 144697a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 144797a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 144897a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 144997a28b0eSPeter Maydell 145097a28b0eSPeter Maydell u = cpu->isar.id_isar6; 145197a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 145297a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 145397a28b0eSPeter Maydell 145497a28b0eSPeter Maydell u = cpu->isar.mvfr0; 145597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 145697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 145797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 145897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 145997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 1460532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1461532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 1462532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 1463532a3af5SPeter Maydell } 146497a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 146597a28b0eSPeter Maydell 146697a28b0eSPeter Maydell u = cpu->isar.mvfr1; 146797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 146897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 146997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 1470532a3af5SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1471532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR1, FP16, 0); 1472532a3af5SPeter Maydell } 147397a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 147497a28b0eSPeter Maydell 147597a28b0eSPeter Maydell u = cpu->isar.mvfr2; 147697a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 147797a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 147897a28b0eSPeter Maydell } 147997a28b0eSPeter Maydell 148097a28b0eSPeter Maydell if (!cpu->has_neon) { 148197a28b0eSPeter Maydell uint64_t t; 148297a28b0eSPeter Maydell uint32_t u; 148397a28b0eSPeter Maydell 148497a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 148597a28b0eSPeter Maydell 148697a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 148797a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 148897a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 148997a28b0eSPeter Maydell 149097a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 149197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 149297a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 149397a28b0eSPeter Maydell 149497a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 149597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 149697a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 149797a28b0eSPeter Maydell 149897a28b0eSPeter Maydell u = cpu->isar.id_isar5; 149997a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 150097a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 150197a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 150297a28b0eSPeter Maydell 150397a28b0eSPeter Maydell u = cpu->isar.id_isar6; 150497a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 150597a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 150697a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 150797a28b0eSPeter Maydell 1508532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 150997a28b0eSPeter Maydell u = cpu->isar.mvfr1; 151097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 151197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 151297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 151397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 151497a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 151597a28b0eSPeter Maydell 151697a28b0eSPeter Maydell u = cpu->isar.mvfr2; 151797a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 151897a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 151997a28b0eSPeter Maydell } 1520532a3af5SPeter Maydell } 152197a28b0eSPeter Maydell 152297a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 152397a28b0eSPeter Maydell uint64_t t; 152497a28b0eSPeter Maydell uint32_t u; 152597a28b0eSPeter Maydell 152697a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 152797a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 152897a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 152997a28b0eSPeter Maydell 153097a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 153197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 153297a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 153397a28b0eSPeter Maydell 153497a28b0eSPeter Maydell u = cpu->isar.mvfr0; 153597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 153697a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1537c52881bbSRichard Henderson 1538c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1539c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1540c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1541c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 154297a28b0eSPeter Maydell } 154397a28b0eSPeter Maydell 1544ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1545ea90db0aSPeter Maydell uint32_t u; 1546ea90db0aSPeter Maydell 1547ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1548ea90db0aSPeter Maydell 1549ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1550ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1551ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1552ea90db0aSPeter Maydell 1553ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1554ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1555ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1556ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1557ea90db0aSPeter Maydell 1558ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1559ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1560ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1561ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1562ea90db0aSPeter Maydell } 1563ea90db0aSPeter Maydell 1564fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1565fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 15665256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 15675256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 15685256df88SRichard Henderson } else { 15695110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 15705110e683SAaron Lindsay } 15715256df88SRichard Henderson } 15720f8d06f1SRichard Henderson 15730f8d06f1SRichard Henderson /* 15740f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 15750f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 15760f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 15778f4821d7SPeter Maydell * As a general principle, we also do not make ID register 15788f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 15798f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 15800f8d06f1SRichard Henderson */ 15810f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 15820f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 15830f8d06f1SRichard Henderson } 15840f8d06f1SRichard Henderson 15855110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 15865110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 15875110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 15885110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 15895110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 15905110e683SAaron Lindsay * include the various other features that V7VE implies. 15915110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 15925110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 15935110e683SAaron Lindsay */ 1594873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1595873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1596fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 15975110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1598fcf5ef2aSThomas Huth } 1599fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1600fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1601fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1602fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1603fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1604fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1605fcf5ef2aSThomas Huth } else { 1606fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1607fcf5ef2aSThomas Huth } 160891db4642SCédric Le Goater 160991db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 161091db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 161191db4642SCédric Le Goater */ 161291db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1613fcf5ef2aSThomas Huth } 1614fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1615fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1616fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1617fcf5ef2aSThomas Huth } 1618fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1619fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1620fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1621873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1622873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1623fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1624fcf5ef2aSThomas Huth } 1625fcf5ef2aSThomas Huth } 1626fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1627fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1628fcf5ef2aSThomas Huth } 1629fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1630fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1631fcf5ef2aSThomas Huth } 1632fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1633fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1634fcf5ef2aSThomas Huth } 1635fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1636fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1637fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1638fcf5ef2aSThomas Huth } 1639fcf5ef2aSThomas Huth 1640ea7ac69dSPeter Maydell /* 1641ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1642ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1643ea7ac69dSPeter Maydell */ 16447d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 16457d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 16467d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1647ea7ac69dSPeter Maydell 1648fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1649fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1650452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1651fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1652fcf5ef2aSThomas Huth * can use 4K pages. 1653fcf5ef2aSThomas Huth */ 1654fcf5ef2aSThomas Huth pagebits = 12; 1655fcf5ef2aSThomas Huth } else { 1656fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1657fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1658fcf5ef2aSThomas Huth */ 1659fcf5ef2aSThomas Huth pagebits = 10; 1660fcf5ef2aSThomas Huth } 1661fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1662fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1663fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1664fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1665fcf5ef2aSThomas Huth */ 1666fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1667fcf5ef2aSThomas Huth "system is using"); 1668fcf5ef2aSThomas Huth return; 1669fcf5ef2aSThomas Huth } 1670fcf5ef2aSThomas Huth 1671fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1672fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1673fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1674fcf5ef2aSThomas Huth * so these bits always RAZ. 1675fcf5ef2aSThomas Huth */ 1676fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 167746de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 167846de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1679fcf5ef2aSThomas Huth } 1680fcf5ef2aSThomas Huth 1681fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1682fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1683fcf5ef2aSThomas Huth } 1684fcf5ef2aSThomas Huth 16853a062d57SJulian Brown if (cpu->cfgend) { 16863a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 16873a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 16883a062d57SJulian Brown } else { 16893a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 16903a062d57SJulian Brown } 16913a062d57SJulian Brown } 16923a062d57SJulian Brown 169340188188SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { 1694fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1695fcf5ef2aSThomas Huth * feature. 1696fcf5ef2aSThomas Huth */ 1697fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1698fcf5ef2aSThomas Huth 1699fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1700fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1701fcf5ef2aSThomas Huth */ 17028a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf0; 170347576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1704fcf5ef2aSThomas Huth } 1705fcf5ef2aSThomas Huth 1706c25bd18aSPeter Maydell if (!cpu->has_el2) { 1707c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1708c25bd18aSPeter Maydell } 1709c25bd18aSPeter Maydell 1710d6f02ce3SWei Huang if (!cpu->has_pmu) { 1711fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 171257a4a11bSAaron Lindsay } 171357a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1714bf8d0969SAaron Lindsay OS pmu_init(cpu); 171557a4a11bSAaron Lindsay 171657a4a11bSAaron Lindsay if (!kvm_enabled()) { 1717033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1718033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1719fcf5ef2aSThomas Huth } 17204e7beb0cSAaron Lindsay OS 17214e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 17224e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 17234e7beb0cSAaron Lindsay OS cpu); 17244e7beb0cSAaron Lindsay OS #endif 172557a4a11bSAaron Lindsay } else { 17262a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 17272a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1728a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 172957a4a11bSAaron Lindsay cpu->pmceid0 = 0; 173057a4a11bSAaron Lindsay cpu->pmceid1 = 0; 173157a4a11bSAaron Lindsay } 1732fcf5ef2aSThomas Huth 1733fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1734fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1735fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1736fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1737fcf5ef2aSThomas Huth */ 173847576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 17398a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf000; 1740fcf5ef2aSThomas Huth } 1741fcf5ef2aSThomas Huth 17426f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 17436f4e1405SRichard Henderson if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { 17446f4e1405SRichard Henderson /* 17456f4e1405SRichard Henderson * Disable the MTE feature bits if we do not have tag-memory 17466f4e1405SRichard Henderson * provided by the machine. 17476f4e1405SRichard Henderson */ 17486f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 17496f4e1405SRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); 17506f4e1405SRichard Henderson } 17516f4e1405SRichard Henderson #endif 17526f4e1405SRichard Henderson 1753f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1754f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1755f50cd314SPeter Maydell */ 1756fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1757f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1758f50cd314SPeter Maydell } 1759f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1760f50cd314SPeter Maydell cpu->has_mpu = false; 1761fcf5ef2aSThomas Huth } 1762fcf5ef2aSThomas Huth 1763452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1764fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1765fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1766fcf5ef2aSThomas Huth 1767fcf5ef2aSThomas Huth if (nr > 0xff) { 1768fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1769fcf5ef2aSThomas Huth return; 1770fcf5ef2aSThomas Huth } 1771fcf5ef2aSThomas Huth 1772fcf5ef2aSThomas Huth if (nr) { 17730e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 17740e1a46bbSPeter Maydell /* PMSAv8 */ 177562c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 177662c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 177762c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 177862c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 177962c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 178062c58ee0SPeter Maydell } 17810e1a46bbSPeter Maydell } else { 1782fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1783fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1784fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1785fcf5ef2aSThomas Huth } 1786fcf5ef2aSThomas Huth } 17870e1a46bbSPeter Maydell } 1788fcf5ef2aSThomas Huth 17899901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 17909901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 17919901c576SPeter Maydell 17929901c576SPeter Maydell if (nr > 0xff) { 17939901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 17949901c576SPeter Maydell return; 17959901c576SPeter Maydell } 17969901c576SPeter Maydell 17979901c576SPeter Maydell if (nr) { 17989901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 17999901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 18009901c576SPeter Maydell } 18019901c576SPeter Maydell } 18029901c576SPeter Maydell 180391db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 180491db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 180591db4642SCédric Le Goater } 180691db4642SCédric Le Goater 1807fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1808fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1809fcf5ef2aSThomas Huth 1810fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1811fcf5ef2aSThomas Huth 1812fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1813cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1814cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 18158bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 1816cc7d44c2SLike Xu 18178bce44a2SRichard Henderson /* 18188bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 18198bce44a2SRichard Henderson * the first call to cpu_address_space_init. 18208bce44a2SRichard Henderson */ 18218bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 18228bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 18238bce44a2SRichard Henderson } else { 18248bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 18258bce44a2SRichard Henderson } 18261d2091bcSPeter Maydell 18278bce44a2SRichard Henderson if (has_secure) { 1828fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1829fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1830fcf5ef2aSThomas Huth } 183180ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 183280ceb07aSPeter Xu cpu->secure_memory); 1833fcf5ef2aSThomas Huth } 18348bce44a2SRichard Henderson 18358bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 18368bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 18378bce44a2SRichard Henderson cpu->tag_memory); 18388bce44a2SRichard Henderson if (has_secure) { 18398bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 18408bce44a2SRichard Henderson cpu->secure_tag_memory); 18418bce44a2SRichard Henderson } 18428bce44a2SRichard Henderson } 18438bce44a2SRichard Henderson 184480ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1845f9a69711SAlistair Francis 1846f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1847f9a69711SAlistair Francis if (cpu->core_count == -1) { 1848f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1849f9a69711SAlistair Francis } 1850fcf5ef2aSThomas Huth #endif 1851fcf5ef2aSThomas Huth 1852a4157b80SRichard Henderson if (tcg_enabled()) { 1853a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 1854a4157b80SRichard Henderson 1855a4157b80SRichard Henderson /* 1856a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 1857a4157b80SRichard Henderson * 1858a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 1859a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 1860a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 1861a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 1862a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 1863a4157b80SRichard Henderson */ 1864a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 1865a4157b80SRichard Henderson 1866a4157b80SRichard Henderson /* 1867a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 1868a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 1869a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 1870a4157b80SRichard Henderson */ 1871a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 1872a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 1873a4157b80SRichard Henderson } 1874a4157b80SRichard Henderson } 1875a4157b80SRichard Henderson 1876fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1877fcf5ef2aSThomas Huth cpu_reset(cs); 1878fcf5ef2aSThomas Huth 1879fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1880fcf5ef2aSThomas Huth } 1881fcf5ef2aSThomas Huth 1882fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1883fcf5ef2aSThomas Huth { 1884fcf5ef2aSThomas Huth ObjectClass *oc; 1885fcf5ef2aSThomas Huth char *typename; 1886fcf5ef2aSThomas Huth char **cpuname; 1887a0032cc5SPeter Maydell const char *cpunamestr; 1888fcf5ef2aSThomas Huth 1889fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1890a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1891a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1892a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1893a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1894a0032cc5SPeter Maydell */ 1895a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1896a0032cc5SPeter Maydell cpunamestr = "max"; 1897a0032cc5SPeter Maydell } 1898a0032cc5SPeter Maydell #endif 1899a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1900fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 1901fcf5ef2aSThomas Huth g_strfreev(cpuname); 1902fcf5ef2aSThomas Huth g_free(typename); 1903fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 1904fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 1905fcf5ef2aSThomas Huth return NULL; 1906fcf5ef2aSThomas Huth } 1907fcf5ef2aSThomas Huth return oc; 1908fcf5ef2aSThomas Huth } 1909fcf5ef2aSThomas Huth 1910fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */ 1911fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 1912fcf5ef2aSThomas Huth 1913fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = { 1914fcf5ef2aSThomas Huth { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0, 1915fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1916fcf5ef2aSThomas Huth { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1917fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1918fcf5ef2aSThomas Huth REGINFO_SENTINEL 1919fcf5ef2aSThomas Huth }; 1920fcf5ef2aSThomas Huth 1921fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj) 1922fcf5ef2aSThomas Huth { 1923fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1924fcf5ef2aSThomas Huth 1925fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a8"; 1926fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1927fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1928fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1929fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1930fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1931fcf5ef2aSThomas Huth cpu->midr = 0x410fc080; 1932fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410330c0; 193347576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 193447576b94SRichard Henderson cpu->isar.mvfr1 = 0x00011111; 1935fcf5ef2aSThomas Huth cpu->ctr = 0x82048004; 1936fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 19378a130a7bSPeter Maydell cpu->isar.id_pfr0 = 0x1031; 19388a130a7bSPeter Maydell cpu->isar.id_pfr1 = 0x11; 1939a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x400; 1940fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 194110054016SPeter Maydell cpu->isar.id_mmfr0 = 0x31100003; 194210054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 194310054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01202000; 194410054016SPeter Maydell cpu->isar.id_mmfr3 = 0x11; 194547576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 194647576b94SRichard Henderson cpu->isar.id_isar1 = 0x12112111; 194747576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232031; 194847576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 194947576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 19504426d361SPeter Maydell cpu->isar.dbgdidr = 0x15141000; 1951fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (2 << 24) | 3; 1952fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */ 1953fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */ 1954fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */ 1955fcf5ef2aSThomas Huth cpu->reset_auxcr = 2; 1956fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa8_cp_reginfo); 1957fcf5ef2aSThomas Huth } 1958fcf5ef2aSThomas Huth 1959fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = { 1960fcf5ef2aSThomas Huth /* power_control should be set to maximum latency. Again, 1961fcf5ef2aSThomas Huth * default to 0 and set by private hook 1962fcf5ef2aSThomas Huth */ 1963fcf5ef2aSThomas Huth { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, 1964fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1965fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) }, 1966fcf5ef2aSThomas Huth { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1, 1967fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1968fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) }, 1969fcf5ef2aSThomas Huth { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2, 1970fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1971fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) }, 1972fcf5ef2aSThomas Huth { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, 1973fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1974fcf5ef2aSThomas Huth /* TLB lockdown control */ 1975fcf5ef2aSThomas Huth { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2, 1976fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1977fcf5ef2aSThomas Huth { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4, 1978fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1979fcf5ef2aSThomas Huth { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2, 1980fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1981fcf5ef2aSThomas Huth { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2, 1982fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1983fcf5ef2aSThomas Huth { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, 1984fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1985fcf5ef2aSThomas Huth REGINFO_SENTINEL 1986fcf5ef2aSThomas Huth }; 1987fcf5ef2aSThomas Huth 1988fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj) 1989fcf5ef2aSThomas Huth { 1990fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1991fcf5ef2aSThomas Huth 1992fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a9"; 1993fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1994fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1995fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1996fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1997fcf5ef2aSThomas Huth /* Note that A9 supports the MP extensions even for 1998fcf5ef2aSThomas Huth * A9UP and single-core A9MP (which are both different 1999fcf5ef2aSThomas Huth * and valid configurations; we don't model A9UP). 2000fcf5ef2aSThomas Huth */ 2001fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 2002fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR); 2003fcf5ef2aSThomas Huth cpu->midr = 0x410fc090; 2004fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41033090; 200547576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 200647576b94SRichard Henderson cpu->isar.mvfr1 = 0x01111111; 2007fcf5ef2aSThomas Huth cpu->ctr = 0x80038003; 2008fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 20098a130a7bSPeter Maydell cpu->isar.id_pfr0 = 0x1031; 20108a130a7bSPeter Maydell cpu->isar.id_pfr1 = 0x11; 2011a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x000; 2012fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 201310054016SPeter Maydell cpu->isar.id_mmfr0 = 0x00100103; 201410054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 201510054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01230000; 201610054016SPeter Maydell cpu->isar.id_mmfr3 = 0x00002111; 201747576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 201847576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 201947576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 202047576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 202147576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 20224426d361SPeter Maydell cpu->isar.dbgdidr = 0x35141000; 2023fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (1 << 24) | 3; 2024fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ 2025fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */ 2026fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa9_cp_reginfo); 2027fcf5ef2aSThomas Huth } 2028fcf5ef2aSThomas Huth 2029fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2030fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) 2031fcf5ef2aSThomas Huth { 2032cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 2033cc7d44c2SLike Xu 2034fcf5ef2aSThomas Huth /* Linux wants the number of processors from here. 2035fcf5ef2aSThomas Huth * Might as well set the interrupt-controller bit too. 2036fcf5ef2aSThomas Huth */ 2037cc7d44c2SLike Xu return ((ms->smp.cpus - 1) << 24) | (1 << 23); 2038fcf5ef2aSThomas Huth } 2039fcf5ef2aSThomas Huth #endif 2040fcf5ef2aSThomas Huth 2041fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = { 2042fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2043fcf5ef2aSThomas Huth { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 2044fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read, 2045fcf5ef2aSThomas Huth .writefn = arm_cp_write_ignore, }, 2046fcf5ef2aSThomas Huth #endif 2047fcf5ef2aSThomas Huth { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, 2048fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 2049fcf5ef2aSThomas Huth REGINFO_SENTINEL 2050fcf5ef2aSThomas Huth }; 2051fcf5ef2aSThomas Huth 2052fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj) 2053fcf5ef2aSThomas Huth { 2054fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2055fcf5ef2aSThomas Huth 2056fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a7"; 20575110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 2058fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2059fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2060fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 2061fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2062fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 2063436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 2064fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2065a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 2066fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7; 2067fcf5ef2aSThomas Huth cpu->midr = 0x410fc075; 2068fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41023075; 206947576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 207047576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 2071fcf5ef2aSThomas Huth cpu->ctr = 0x84448003; 2072fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 20738a130a7bSPeter Maydell cpu->isar.id_pfr0 = 0x00001131; 20748a130a7bSPeter Maydell cpu->isar.id_pfr1 = 0x00011011; 2075a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x02010555; 2076fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 207710054016SPeter Maydell cpu->isar.id_mmfr0 = 0x10101105; 207810054016SPeter Maydell cpu->isar.id_mmfr1 = 0x40000000; 207910054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01240000; 208010054016SPeter Maydell cpu->isar.id_mmfr3 = 0x02102211; 208137bdda89SRichard Henderson /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but 208237bdda89SRichard Henderson * table 4-41 gives 0x02101110, which includes the arm div insns. 208337bdda89SRichard Henderson */ 208447576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 208547576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 208647576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 208747576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 208847576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 20894426d361SPeter Maydell cpu->isar.dbgdidr = 0x3515f005; 2090fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 2091fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 2092fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 2093fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 2094fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */ 2095fcf5ef2aSThomas Huth } 2096fcf5ef2aSThomas Huth 2097fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj) 2098fcf5ef2aSThomas Huth { 2099fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 2100fcf5ef2aSThomas Huth 2101fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a15"; 21025110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 2103fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 2104fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 2105fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 2106fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 2107fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 2108436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 2109fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 2110a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 2111fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; 2112fcf5ef2aSThomas Huth cpu->midr = 0x412fc0f1; 2113fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410430f0; 211447576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 211547576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 2116fcf5ef2aSThomas Huth cpu->ctr = 0x8444c004; 2117fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 21188a130a7bSPeter Maydell cpu->isar.id_pfr0 = 0x00001131; 21198a130a7bSPeter Maydell cpu->isar.id_pfr1 = 0x00011011; 2120a6179538SPeter Maydell cpu->isar.id_dfr0 = 0x02010555; 2121fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 212210054016SPeter Maydell cpu->isar.id_mmfr0 = 0x10201105; 212310054016SPeter Maydell cpu->isar.id_mmfr1 = 0x20000000; 212410054016SPeter Maydell cpu->isar.id_mmfr2 = 0x01240000; 212510054016SPeter Maydell cpu->isar.id_mmfr3 = 0x02102211; 212647576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 212747576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 212847576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 212947576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 213047576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 21314426d361SPeter Maydell cpu->isar.dbgdidr = 0x3515f021; 2132fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 2133fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 2134fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 2135fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 2136fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); 2137fcf5ef2aSThomas Huth } 2138fcf5ef2aSThomas Huth 2139bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2140e9b2bfaaSPeter Maydell /* 2141e9b2bfaaSPeter Maydell * -cpu max: a CPU with as many features enabled as our emulation supports. 2142bab52d4bSPeter Maydell * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c; 2143e9b2bfaaSPeter Maydell * this only needs to handle 32 bits, and need not care about KVM. 2144bab52d4bSPeter Maydell */ 2145bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj) 2146bab52d4bSPeter Maydell { 2147bab52d4bSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 2148bab52d4bSPeter Maydell 2149bab52d4bSPeter Maydell cortex_a15_initfn(obj); 2150973751fdSPeter Maydell 2151973751fdSPeter Maydell /* old-style VFP short-vector support */ 2152973751fdSPeter Maydell cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); 2153973751fdSPeter Maydell 2154fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2155e9b2bfaaSPeter Maydell /* 2156e9b2bfaaSPeter Maydell * We don't set these in system emulation mode for the moment, 2157962fcbf2SRichard Henderson * since we don't correctly set (all of) the ID registers to 2158962fcbf2SRichard Henderson * advertise them. 2159a0032cc5SPeter Maydell */ 2160fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8); 2161962fcbf2SRichard Henderson { 2162962fcbf2SRichard Henderson uint32_t t; 2163962fcbf2SRichard Henderson 2164962fcbf2SRichard Henderson t = cpu->isar.id_isar5; 2165962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, AES, 2); 2166962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); 2167962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); 2168962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); 2169962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, RDM, 1); 2170962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); 2171962fcbf2SRichard Henderson cpu->isar.id_isar5 = t; 2172962fcbf2SRichard Henderson 2173962fcbf2SRichard Henderson t = cpu->isar.id_isar6; 21746c1f6f27SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); 2175962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, DP, 1); 2176991c0599SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, FHM, 1); 21779888bd1eSRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SB, 1); 2178cb570bd3SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); 2179962fcbf2SRichard Henderson cpu->isar.id_isar6 = t; 2180ab638a32SRichard Henderson 218145b1a243SAlex Bennée t = cpu->isar.mvfr1; 21825f07817eSPeter Maydell t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ 21835f07817eSPeter Maydell t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ 218445b1a243SAlex Bennée cpu->isar.mvfr1 = t; 218545b1a243SAlex Bennée 2186c8877d0fSRichard Henderson t = cpu->isar.mvfr2; 2187c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ 2188c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ 2189c8877d0fSRichard Henderson cpu->isar.mvfr2 = t; 2190c8877d0fSRichard Henderson 219110054016SPeter Maydell t = cpu->isar.id_mmfr3; 2192e0fe7309SRichard Henderson t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ 219310054016SPeter Maydell cpu->isar.id_mmfr3 = t; 2194e0fe7309SRichard Henderson 219510054016SPeter Maydell t = cpu->isar.id_mmfr4; 2196ab638a32SRichard Henderson t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ 2197f6287c24SPeter Maydell t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ 219841a4bf1fSPeter Maydell t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ 2199ce3125beSPeter Maydell t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ 220010054016SPeter Maydell cpu->isar.id_mmfr4 = t; 22015385320cSRebecca Cran 22025385320cSRebecca Cran t = cpu->isar.id_pfr0; 22035385320cSRebecca Cran t = FIELD_DP32(t, ID_PFR0, DIT, 1); 22045385320cSRebecca Cran cpu->isar.id_pfr0 = t; 2205962fcbf2SRichard Henderson } 2206a0032cc5SPeter Maydell #endif 2207a0032cc5SPeter Maydell } 2208fcf5ef2aSThomas Huth #endif 2209fcf5ef2aSThomas Huth 2210fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */ 2211fcf5ef2aSThomas Huth 2212fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = { 2213fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 2214fcf5ef2aSThomas Huth { .name = "cortex-a7", .initfn = cortex_a7_initfn }, 2215fcf5ef2aSThomas Huth { .name = "cortex-a8", .initfn = cortex_a8_initfn }, 2216fcf5ef2aSThomas Huth { .name = "cortex-a9", .initfn = cortex_a9_initfn }, 2217fcf5ef2aSThomas Huth { .name = "cortex-a15", .initfn = cortex_a15_initfn }, 2218bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2219bab52d4bSPeter Maydell { .name = "max", .initfn = arm_max_initfn }, 2220bab52d4bSPeter Maydell #endif 2221fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2222a0032cc5SPeter Maydell { .name = "any", .initfn = arm_max_initfn }, 2223fcf5ef2aSThomas Huth #endif 2224fcf5ef2aSThomas Huth #endif 2225fcf5ef2aSThomas Huth }; 2226fcf5ef2aSThomas Huth 2227fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2228fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), 2229e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 2230fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2231fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 223215f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2233f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2234fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2235fcf5ef2aSThomas Huth }; 2236fcf5ef2aSThomas Huth 2237fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2238fcf5ef2aSThomas Huth { 2239fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2240fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2241fcf5ef2aSThomas Huth 2242fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2243fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2244fcf5ef2aSThomas Huth } 2245fcf5ef2aSThomas Huth return g_strdup("arm"); 2246fcf5ef2aSThomas Huth } 2247fcf5ef2aSThomas Huth 224878271684SClaudio Fontana #ifdef CONFIG_TCG 224978271684SClaudio Fontana static struct TCGCPUOps arm_tcg_ops = { 225078271684SClaudio Fontana .initialize = arm_translate_init, 225178271684SClaudio Fontana .synchronize_from_tb = arm_cpu_synchronize_from_tb, 225278271684SClaudio Fontana .cpu_exec_interrupt = arm_cpu_exec_interrupt, 225378271684SClaudio Fontana .tlb_fill = arm_cpu_tlb_fill, 225478271684SClaudio Fontana .debug_excp_handler = arm_debug_excp_handler, 225578271684SClaudio Fontana 225678271684SClaudio Fontana #if !defined(CONFIG_USER_ONLY) 225778271684SClaudio Fontana .do_interrupt = arm_cpu_do_interrupt, 225878271684SClaudio Fontana .do_transaction_failed = arm_cpu_do_transaction_failed, 225978271684SClaudio Fontana .do_unaligned_access = arm_cpu_do_unaligned_access, 226078271684SClaudio Fontana .adjust_watchpoint_address = arm_adjust_watchpoint_address, 226178271684SClaudio Fontana .debug_check_watchpoint = arm_debug_check_watchpoint, 226278271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 226378271684SClaudio Fontana }; 226478271684SClaudio Fontana #endif /* CONFIG_TCG */ 226578271684SClaudio Fontana 2266fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2267fcf5ef2aSThomas Huth { 2268fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2269fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2270fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2271fcf5ef2aSThomas Huth 2272bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2273bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2274fcf5ef2aSThomas Huth 22754f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2276781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2277fcf5ef2aSThomas Huth 2278fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2279fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2280fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2281fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 2282fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2283fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 22847350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 2285fcf5ef2aSThomas Huth cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug; 2286fcf5ef2aSThomas Huth cc->asidx_from_attrs = arm_asidx_from_attrs; 2287fcf5ef2aSThomas Huth cc->vmsd = &vmstate_arm_cpu; 2288fcf5ef2aSThomas Huth cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian; 2289fcf5ef2aSThomas Huth cc->write_elf64_note = arm_cpu_write_elf64_note; 2290fcf5ef2aSThomas Huth cc->write_elf32_note = arm_cpu_write_elf32_note; 2291fcf5ef2aSThomas Huth #endif 2292fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2293fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2294fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2295200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2296fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2297fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 229878271684SClaudio Fontana 229974d7fc7fSRichard Henderson #ifdef CONFIG_TCG 230078271684SClaudio Fontana cc->tcg_ops = &arm_tcg_ops; 2301cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */ 2302fcf5ef2aSThomas Huth } 2303fcf5ef2aSThomas Huth 230486f0a186SPeter Maydell #ifdef CONFIG_KVM 230586f0a186SPeter Maydell static void arm_host_initfn(Object *obj) 230686f0a186SPeter Maydell { 230786f0a186SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 230886f0a186SPeter Maydell 230986f0a186SPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 231087014c6bSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 231187014c6bSAndrew Jones aarch64_add_sve_properties(obj); 231287014c6bSAndrew Jones } 231351e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 231486f0a186SPeter Maydell } 231586f0a186SPeter Maydell 231686f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = { 231786f0a186SPeter Maydell .name = TYPE_ARM_HOST_CPU, 231886f0a186SPeter Maydell .parent = TYPE_AARCH64_CPU, 231986f0a186SPeter Maydell .instance_init = arm_host_initfn, 232086f0a186SPeter Maydell }; 232186f0a186SPeter Maydell 232286f0a186SPeter Maydell #endif 232386f0a186SPeter Maydell 232451e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 232551e5ef45SMarc-André Lureau { 232651e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 232751e5ef45SMarc-André Lureau 232851e5ef45SMarc-André Lureau acc->info->initfn(obj); 232951e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 233051e5ef45SMarc-André Lureau } 233151e5ef45SMarc-André Lureau 233251e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 233351e5ef45SMarc-André Lureau { 233451e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 233551e5ef45SMarc-André Lureau 233651e5ef45SMarc-André Lureau acc->info = data; 233751e5ef45SMarc-André Lureau } 233851e5ef45SMarc-André Lureau 233937bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2340fcf5ef2aSThomas Huth { 2341fcf5ef2aSThomas Huth TypeInfo type_info = { 2342fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2343fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2344d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 234551e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2346fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 234751e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 234851e5ef45SMarc-André Lureau .class_data = (void *)info, 2349fcf5ef2aSThomas Huth }; 2350fcf5ef2aSThomas Huth 2351fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2352fcf5ef2aSThomas Huth type_register(&type_info); 2353fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2354fcf5ef2aSThomas Huth } 2355fcf5ef2aSThomas Huth 2356fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2357fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2358fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2359fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2360d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 2361fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2362fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2363fcf5ef2aSThomas Huth .abstract = true, 2364fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2365fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2366fcf5ef2aSThomas Huth }; 2367fcf5ef2aSThomas Huth 2368181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = { 2369181962fdSPeter Maydell .name = TYPE_IDAU_INTERFACE, 2370181962fdSPeter Maydell .parent = TYPE_INTERFACE, 2371181962fdSPeter Maydell .class_size = sizeof(IDAUInterfaceClass), 2372181962fdSPeter Maydell }; 2373181962fdSPeter Maydell 2374fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2375fcf5ef2aSThomas Huth { 237692b6a659SPhilippe Mathieu-Daudé const size_t cpu_count = ARRAY_SIZE(arm_cpus); 2377fcf5ef2aSThomas Huth 2378fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2379fcf5ef2aSThomas Huth 238086f0a186SPeter Maydell #ifdef CONFIG_KVM 238186f0a186SPeter Maydell type_register_static(&host_arm_cpu_type_info); 238286f0a186SPeter Maydell #endif 238392b6a659SPhilippe Mathieu-Daudé 238492b6a659SPhilippe Mathieu-Daudé if (cpu_count) { 238592b6a659SPhilippe Mathieu-Daudé size_t i; 238692b6a659SPhilippe Mathieu-Daudé 2387fcdf0a90SPhilippe Mathieu-Daudé type_register_static(&idau_interface_type_info); 238892b6a659SPhilippe Mathieu-Daudé for (i = 0; i < cpu_count; ++i) { 238992b6a659SPhilippe Mathieu-Daudé arm_cpu_register(&arm_cpus[i]); 239092b6a659SPhilippe Mathieu-Daudé } 239192b6a659SPhilippe Mathieu-Daudé } 2392fcf5ef2aSThomas Huth } 2393fcf5ef2aSThomas Huth 2394fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2395