1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22181962fdSPeter Maydell #include "target/arm/idau.h" 23fcf5ef2aSThomas Huth #include "qapi/error.h" 24f9f62e4cSPeter Maydell #include "qapi/visitor.h" 25fcf5ef2aSThomas Huth #include "cpu.h" 26fcf5ef2aSThomas Huth #include "internals.h" 27fcf5ef2aSThomas Huth #include "exec/exec-all.h" 28fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 29fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 30fcf5ef2aSThomas Huth #include "hw/loader.h" 31fcf5ef2aSThomas Huth #endif 32fcf5ef2aSThomas Huth #include "sysemu/sysemu.h" 33*14a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 34b3946626SVincent Palatin #include "sysemu/hw_accel.h" 35fcf5ef2aSThomas Huth #include "kvm_arm.h" 36110f6c70SRichard Henderson #include "disas/capstone.h" 3724f91e81SAlex Bennée #include "fpu/softfloat.h" 38fcf5ef2aSThomas Huth 39fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 40fcf5ef2aSThomas Huth { 41fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 4242f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 43fcf5ef2aSThomas Huth 4442f6ed91SJulia Suvorova if (is_a64(env)) { 4542f6ed91SJulia Suvorova env->pc = value; 4642f6ed91SJulia Suvorova env->thumb = 0; 4742f6ed91SJulia Suvorova } else { 4842f6ed91SJulia Suvorova env->regs[15] = value & ~1; 4942f6ed91SJulia Suvorova env->thumb = value & 1; 5042f6ed91SJulia Suvorova } 5142f6ed91SJulia Suvorova } 5242f6ed91SJulia Suvorova 5342f6ed91SJulia Suvorova static void arm_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb) 5442f6ed91SJulia Suvorova { 5542f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 5642f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 5742f6ed91SJulia Suvorova 5842f6ed91SJulia Suvorova /* 5942f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 6042f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 6142f6ed91SJulia Suvorova */ 6242f6ed91SJulia Suvorova if (is_a64(env)) { 6342f6ed91SJulia Suvorova env->pc = tb->pc; 6442f6ed91SJulia Suvorova } else { 6542f6ed91SJulia Suvorova env->regs[15] = tb->pc; 6642f6ed91SJulia Suvorova } 67fcf5ef2aSThomas Huth } 68fcf5ef2aSThomas Huth 69fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 70fcf5ef2aSThomas Huth { 71fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 72fcf5ef2aSThomas Huth 73062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 74fcf5ef2aSThomas Huth && cs->interrupt_request & 75fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 76fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 77fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 78fcf5ef2aSThomas Huth } 79fcf5ef2aSThomas Huth 80b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 81b5c53d1bSAaron Lindsay void *opaque) 82b5c53d1bSAaron Lindsay { 83b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 84b5c53d1bSAaron Lindsay 85b5c53d1bSAaron Lindsay entry->hook = hook; 86b5c53d1bSAaron Lindsay entry->opaque = opaque; 87b5c53d1bSAaron Lindsay 88b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 89b5c53d1bSAaron Lindsay } 90b5c53d1bSAaron Lindsay 9108267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 92fcf5ef2aSThomas Huth void *opaque) 93fcf5ef2aSThomas Huth { 9408267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 9508267487SAaron Lindsay 9608267487SAaron Lindsay entry->hook = hook; 9708267487SAaron Lindsay entry->opaque = opaque; 9808267487SAaron Lindsay 9908267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 100fcf5ef2aSThomas Huth } 101fcf5ef2aSThomas Huth 102fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 103fcf5ef2aSThomas Huth { 104fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 105fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 106fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 107fcf5ef2aSThomas Huth 108fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 109fcf5ef2aSThomas Huth return; 110fcf5ef2aSThomas Huth } 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth if (ri->resetfn) { 113fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 114fcf5ef2aSThomas Huth return; 115fcf5ef2aSThomas Huth } 116fcf5ef2aSThomas Huth 117fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 118fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 119fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 120fcf5ef2aSThomas Huth * (like the pxa2xx ones). 121fcf5ef2aSThomas Huth */ 122fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 123fcf5ef2aSThomas Huth return; 124fcf5ef2aSThomas Huth } 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 127fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 128fcf5ef2aSThomas Huth } else { 129fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 130fcf5ef2aSThomas Huth } 131fcf5ef2aSThomas Huth } 132fcf5ef2aSThomas Huth 133fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 134fcf5ef2aSThomas Huth { 135fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 136fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 137fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 138fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 139fcf5ef2aSThomas Huth */ 140fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 141fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 142fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 143fcf5ef2aSThomas Huth 144fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 145fcf5ef2aSThomas Huth return; 146fcf5ef2aSThomas Huth } 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 149fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 150fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 151fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 152fcf5ef2aSThomas Huth } 153fcf5ef2aSThomas Huth 154fcf5ef2aSThomas Huth /* CPUClass::reset() */ 155fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s) 156fcf5ef2aSThomas Huth { 157fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 158fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 159fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 160fcf5ef2aSThomas Huth 161fcf5ef2aSThomas Huth acc->parent_reset(s); 162fcf5ef2aSThomas Huth 1631f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1641f5c00cfSAlex Bennée 165fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 166fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 16947576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 17047576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 17147576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 172fcf5ef2aSThomas Huth 173062ba099SAlex Bennée cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON; 174fcf5ef2aSThomas Huth s->halted = cpu->start_powered_off; 175fcf5ef2aSThomas Huth 176fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 177fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 178fcf5ef2aSThomas Huth } 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 181fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 182fcf5ef2aSThomas Huth env->aarch64 = 1; 183fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 184fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 185fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 186fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 187276c6e81SRichard Henderson /* Enable all PAC keys. */ 188276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 189276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 1901ae9cfbdSRichard Henderson /* Enable all PAC instructions */ 1911ae9cfbdSRichard Henderson env->cp15.hcr_el2 |= HCR_API; 1921ae9cfbdSRichard Henderson env->cp15.scr_el3 |= SCR_API; 193fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 194fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 195802ac0e1SRichard Henderson /* and to the SVE instructions */ 196802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 197802ac0e1SRichard Henderson env->cp15.cptr_el[3] |= CPTR_EZ; 198802ac0e1SRichard Henderson /* with maximum vector length */ 199adf92eabSRichard Henderson env->vfp.zcr_el[1] = cpu->sve_max_vq - 1; 200adf92eabSRichard Henderson env->vfp.zcr_el[2] = env->vfp.zcr_el[1]; 201adf92eabSRichard Henderson env->vfp.zcr_el[3] = env->vfp.zcr_el[1]; 202f6a148feSRichard Henderson /* 203f6a148feSRichard Henderson * Enable TBI0 and TBI1. While the real kernel only enables TBI0, 204f6a148feSRichard Henderson * turning on both here will produce smaller code and otherwise 205f6a148feSRichard Henderson * make no difference to the user-level emulation. 206f6a148feSRichard Henderson */ 207f6a148feSRichard Henderson env->cp15.tcr_el[1].raw_tcr = (3ULL << 37); 208fcf5ef2aSThomas Huth #else 209fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 210fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 211fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 212fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 213fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 214fcf5ef2aSThomas Huth } else { 215fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 218fcf5ef2aSThomas Huth #endif 219fcf5ef2aSThomas Huth } else { 220fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 221fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 222fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 223fcf5ef2aSThomas Huth #endif 224fcf5ef2aSThomas Huth } 225fcf5ef2aSThomas Huth 226fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 227fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 228fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 229fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 230fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 231fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 232fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 233fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 234fcf5ef2aSThomas Huth } 235fcf5ef2aSThomas Huth #else 236060a65dfSPeter Maydell 237060a65dfSPeter Maydell /* 238060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 239060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 240060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 241060a65dfSPeter Maydell */ 242060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 243060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 244060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 245060a65dfSPeter Maydell } else { 246fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 247060a65dfSPeter Maydell } 248fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 249dc7abe4dSMichael Davidsaver 250531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 251fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 252fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 253fcf5ef2aSThomas Huth uint8_t *rom; 25438e2a77cSPeter Maydell uint32_t vecbase; 255fcf5ef2aSThomas Huth 2561e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 2571e577cc7SPeter Maydell env->v7m.secure = true; 2583b2e9344SPeter Maydell } else { 2593b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 2603b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 2613b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 2623b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 2633b2e9344SPeter Maydell */ 2643b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 2651e577cc7SPeter Maydell } 2661e577cc7SPeter Maydell 2679d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 2682c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 2699d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 2702c4da50dSPeter Maydell */ 2719d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 2729d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 2739d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 2749d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 2759d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2769d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 2779d40cd8aSPeter Maydell } 27822ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 27922ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 28022ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 28122ab3460SJulia Suvorova } 2822c4da50dSPeter Maydell 283d33abe82SPeter Maydell if (arm_feature(env, ARM_FEATURE_VFP)) { 284d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 285d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 286d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 287d33abe82SPeter Maydell } 288056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 289056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 290056f43dfSPeter Maydell 29138e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 29238e2a77cSPeter Maydell 29338e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 29438e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 2950f0f8b61SThomas Huth rom = rom_ptr(vecbase, 8); 296fcf5ef2aSThomas Huth if (rom) { 297fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 298fcf5ef2aSThomas Huth * copied into physical memory. 299fcf5ef2aSThomas Huth */ 300fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 301fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 302fcf5ef2aSThomas Huth } else { 303fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 304fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 305fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 306fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 307fcf5ef2aSThomas Huth */ 30838e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 30938e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 310fcf5ef2aSThomas Huth } 311fcf5ef2aSThomas Huth 312fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 313fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 314fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 315fcf5ef2aSThomas Huth } 316fcf5ef2aSThomas Huth 317fcf5ef2aSThomas Huth /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 318fcf5ef2aSThomas Huth * executing as AArch32 then check if highvecs are enabled and 319fcf5ef2aSThomas Huth * adjust the PC accordingly. 320fcf5ef2aSThomas Huth */ 321fcf5ef2aSThomas Huth if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 322fcf5ef2aSThomas Huth env->regs[15] = 0xFFFF0000; 323fcf5ef2aSThomas Huth } 324fcf5ef2aSThomas Huth 325dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 326dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 327dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 328dc3c4c14SPeter Maydell */ 329dc3c4c14SPeter Maydell arm_clear_exclusive(env); 330dc3c4c14SPeter Maydell 331fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 0; 332fcf5ef2aSThomas Huth #endif 33369ceea64SPeter Maydell 3340e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 33569ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 3360e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 33762c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 33862c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 33962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 34062c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 34162c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 34262c58ee0SPeter Maydell * cpu->pmsav7_dregion); 34362c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 34462c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 34562c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 34662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 34762c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 34862c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 34962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 35062c58ee0SPeter Maydell } 3510e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 35269ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 35369ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 35469ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 35569ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 35669ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 35769ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 35869ceea64SPeter Maydell } 3590e1a46bbSPeter Maydell } 3601bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 3611bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 3624125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 3634125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 3644125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 3654125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 36669ceea64SPeter Maydell } 36769ceea64SPeter Maydell 3689901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 3699901c576SPeter Maydell if (cpu->sau_sregion > 0) { 3709901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 3719901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 3729901c576SPeter Maydell } 3739901c576SPeter Maydell env->sau.rnr = 0; 3749901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 3759901c576SPeter Maydell * the Cortex-M33 does. 3769901c576SPeter Maydell */ 3779901c576SPeter Maydell env->sau.ctrl = 0; 3789901c576SPeter Maydell } 3799901c576SPeter Maydell 380fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 381fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 382fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 383fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 384fcf5ef2aSThomas Huth &env->vfp.fp_status); 385fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 386fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 387bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 388bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 389fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 390fcf5ef2aSThomas Huth if (kvm_enabled()) { 391fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 392fcf5ef2aSThomas Huth } 393fcf5ef2aSThomas Huth #endif 394fcf5ef2aSThomas Huth 395fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 396fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 397fcf5ef2aSThomas Huth } 398fcf5ef2aSThomas Huth 399fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 400fcf5ef2aSThomas Huth { 401fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 402fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 403fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 404fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 405fcf5ef2aSThomas Huth uint32_t target_el; 406fcf5ef2aSThomas Huth uint32_t excp_idx; 407fcf5ef2aSThomas Huth bool ret = false; 408fcf5ef2aSThomas Huth 409fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 410fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 411fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 412fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 413fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 414fcf5ef2aSThomas Huth env->exception.target_el = target_el; 415fcf5ef2aSThomas Huth cc->do_interrupt(cs); 416fcf5ef2aSThomas Huth ret = true; 417fcf5ef2aSThomas Huth } 418fcf5ef2aSThomas Huth } 419fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 420fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 421fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 422fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 423fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 424fcf5ef2aSThomas Huth env->exception.target_el = target_el; 425fcf5ef2aSThomas Huth cc->do_interrupt(cs); 426fcf5ef2aSThomas Huth ret = true; 427fcf5ef2aSThomas Huth } 428fcf5ef2aSThomas Huth } 429fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 430fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 431fcf5ef2aSThomas Huth target_el = 1; 432fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 433fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 434fcf5ef2aSThomas Huth env->exception.target_el = target_el; 435fcf5ef2aSThomas Huth cc->do_interrupt(cs); 436fcf5ef2aSThomas Huth ret = true; 437fcf5ef2aSThomas Huth } 438fcf5ef2aSThomas Huth } 439fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 440fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 441fcf5ef2aSThomas Huth target_el = 1; 442fcf5ef2aSThomas Huth if (arm_excp_unmasked(cs, excp_idx, target_el)) { 443fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 444fcf5ef2aSThomas Huth env->exception.target_el = target_el; 445fcf5ef2aSThomas Huth cc->do_interrupt(cs); 446fcf5ef2aSThomas Huth ret = true; 447fcf5ef2aSThomas Huth } 448fcf5ef2aSThomas Huth } 449fcf5ef2aSThomas Huth 450fcf5ef2aSThomas Huth return ret; 451fcf5ef2aSThomas Huth } 452fcf5ef2aSThomas Huth 453fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 454fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 455fcf5ef2aSThomas Huth { 456fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 457fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 458fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 459fcf5ef2aSThomas Huth bool ret = false; 460fcf5ef2aSThomas Huth 461f4e8e4edSPeter Maydell /* ARMv7-M interrupt masking works differently than -A or -R. 4627ecdaa4aSPeter Maydell * There is no FIQ/IRQ distinction. Instead of I and F bits 4637ecdaa4aSPeter Maydell * masking FIQ and IRQ interrupts, an exception is taken only 4647ecdaa4aSPeter Maydell * if it is higher priority than the current execution priority 4657ecdaa4aSPeter Maydell * (which depends on state like BASEPRI, FAULTMASK and the 4667ecdaa4aSPeter Maydell * currently active exception). 467fcf5ef2aSThomas Huth */ 468fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD 469f4e8e4edSPeter Maydell && (armv7m_nvic_can_take_pending_exception(env->nvic))) { 470fcf5ef2aSThomas Huth cs->exception_index = EXCP_IRQ; 471fcf5ef2aSThomas Huth cc->do_interrupt(cs); 472fcf5ef2aSThomas Huth ret = true; 473fcf5ef2aSThomas Huth } 474fcf5ef2aSThomas Huth return ret; 475fcf5ef2aSThomas Huth } 476fcf5ef2aSThomas Huth #endif 477fcf5ef2aSThomas Huth 47889430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 47989430fc6SPeter Maydell { 48089430fc6SPeter Maydell /* 48189430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 48289430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 48389430fc6SPeter Maydell */ 48489430fc6SPeter Maydell CPUARMState *env = &cpu->env; 48589430fc6SPeter Maydell CPUState *cs = CPU(cpu); 48689430fc6SPeter Maydell 48789430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 48889430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 48989430fc6SPeter Maydell 49089430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 49189430fc6SPeter Maydell if (new_state) { 49289430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 49389430fc6SPeter Maydell } else { 49489430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 49589430fc6SPeter Maydell } 49689430fc6SPeter Maydell } 49789430fc6SPeter Maydell } 49889430fc6SPeter Maydell 49989430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 50089430fc6SPeter Maydell { 50189430fc6SPeter Maydell /* 50289430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 50389430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 50489430fc6SPeter Maydell */ 50589430fc6SPeter Maydell CPUARMState *env = &cpu->env; 50689430fc6SPeter Maydell CPUState *cs = CPU(cpu); 50789430fc6SPeter Maydell 50889430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 50989430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 51089430fc6SPeter Maydell 51189430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 51289430fc6SPeter Maydell if (new_state) { 51389430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 51489430fc6SPeter Maydell } else { 51589430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 51689430fc6SPeter Maydell } 51789430fc6SPeter Maydell } 51889430fc6SPeter Maydell } 51989430fc6SPeter Maydell 520fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 521fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 522fcf5ef2aSThomas Huth { 523fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 524fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 525fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 526fcf5ef2aSThomas Huth static const int mask[] = { 527fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 528fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 529fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 530fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 531fcf5ef2aSThomas Huth }; 532fcf5ef2aSThomas Huth 533ed89f078SPeter Maydell if (level) { 534ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 535ed89f078SPeter Maydell } else { 536ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 537ed89f078SPeter Maydell } 538ed89f078SPeter Maydell 539fcf5ef2aSThomas Huth switch (irq) { 540fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 54189430fc6SPeter Maydell assert(arm_feature(env, ARM_FEATURE_EL2)); 54289430fc6SPeter Maydell arm_cpu_update_virq(cpu); 54389430fc6SPeter Maydell break; 544fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 545fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 54689430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 54789430fc6SPeter Maydell break; 548fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 549fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 550fcf5ef2aSThomas Huth if (level) { 551fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 552fcf5ef2aSThomas Huth } else { 553fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 554fcf5ef2aSThomas Huth } 555fcf5ef2aSThomas Huth break; 556fcf5ef2aSThomas Huth default: 557fcf5ef2aSThomas Huth g_assert_not_reached(); 558fcf5ef2aSThomas Huth } 559fcf5ef2aSThomas Huth } 560fcf5ef2aSThomas Huth 561fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 562fcf5ef2aSThomas Huth { 563fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 564fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 565ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 566fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 567fcf5ef2aSThomas Huth int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT; 568ed89f078SPeter Maydell uint32_t linestate_bit; 569fcf5ef2aSThomas Huth 570fcf5ef2aSThomas Huth switch (irq) { 571fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 572fcf5ef2aSThomas Huth kvm_irq |= KVM_ARM_IRQ_CPU_IRQ; 573ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 574fcf5ef2aSThomas Huth break; 575fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 576fcf5ef2aSThomas Huth kvm_irq |= KVM_ARM_IRQ_CPU_FIQ; 577ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 578fcf5ef2aSThomas Huth break; 579fcf5ef2aSThomas Huth default: 580fcf5ef2aSThomas Huth g_assert_not_reached(); 581fcf5ef2aSThomas Huth } 582ed89f078SPeter Maydell 583ed89f078SPeter Maydell if (level) { 584ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 585ed89f078SPeter Maydell } else { 586ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 587ed89f078SPeter Maydell } 588ed89f078SPeter Maydell 589fcf5ef2aSThomas Huth kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT; 590fcf5ef2aSThomas Huth kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0); 591fcf5ef2aSThomas Huth #endif 592fcf5ef2aSThomas Huth } 593fcf5ef2aSThomas Huth 594fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 595fcf5ef2aSThomas Huth { 596fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 597fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 598fcf5ef2aSThomas Huth 599fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 600fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 601fcf5ef2aSThomas Huth } 602fcf5ef2aSThomas Huth 603fcf5ef2aSThomas Huth #endif 604fcf5ef2aSThomas Huth 605fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature) 606fcf5ef2aSThomas Huth { 607fcf5ef2aSThomas Huth env->features |= 1ULL << feature; 608fcf5ef2aSThomas Huth } 609fcf5ef2aSThomas Huth 610fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature) 611fcf5ef2aSThomas Huth { 612fcf5ef2aSThomas Huth env->features &= ~(1ULL << feature); 613fcf5ef2aSThomas Huth } 614fcf5ef2aSThomas Huth 615fcf5ef2aSThomas Huth static int 616fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 617fcf5ef2aSThomas Huth { 618fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 619fcf5ef2aSThomas Huth } 620fcf5ef2aSThomas Huth 621fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 622fcf5ef2aSThomas Huth { 623fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 624fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 6257bcdbf51SRichard Henderson bool sctlr_b; 626fcf5ef2aSThomas Huth 627fcf5ef2aSThomas Huth if (is_a64(env)) { 628fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 629fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 630fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 631fcf5ef2aSThomas Huth */ 632fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 633fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 634fcf5ef2aSThomas Huth #endif 635110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 63615fa1a0aSRichard Henderson info->cap_insn_unit = 4; 63715fa1a0aSRichard Henderson info->cap_insn_split = 4; 638110f6c70SRichard Henderson } else { 639110f6c70SRichard Henderson int cap_mode; 640110f6c70SRichard Henderson if (env->thumb) { 641fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 64215fa1a0aSRichard Henderson info->cap_insn_unit = 2; 64315fa1a0aSRichard Henderson info->cap_insn_split = 4; 644110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 645fcf5ef2aSThomas Huth } else { 646fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 64715fa1a0aSRichard Henderson info->cap_insn_unit = 4; 64815fa1a0aSRichard Henderson info->cap_insn_split = 4; 649110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 650fcf5ef2aSThomas Huth } 651110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 652110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 653110f6c70SRichard Henderson } 654110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 655110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 656110f6c70SRichard Henderson } 657110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 658110f6c70SRichard Henderson info->cap_mode = cap_mode; 659fcf5ef2aSThomas Huth } 6607bcdbf51SRichard Henderson 6617bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 6627bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 663fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 664fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 665fcf5ef2aSThomas Huth #else 666fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 667fcf5ef2aSThomas Huth #endif 668fcf5ef2aSThomas Huth } 669f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 6707bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 6717bcdbf51SRichard Henderson if (sctlr_b) { 672f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 673f7478a92SJulian Brown } 6747bcdbf51SRichard Henderson #endif 675fcf5ef2aSThomas Huth } 676fcf5ef2aSThomas Huth 67746de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 67846de5913SIgor Mammedov { 67946de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 68046de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 68146de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 68246de5913SIgor Mammedov } 68346de5913SIgor Mammedov 684ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 685ac87e507SPeter Maydell { 686ac87e507SPeter Maydell /* 687ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 688ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 689ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 690ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 691ac87e507SPeter Maydell */ 692ac87e507SPeter Maydell ARMCPRegInfo *r = data; 693ac87e507SPeter Maydell 694ac87e507SPeter Maydell g_free((void *)r->name); 695ac87e507SPeter Maydell g_free(r); 696ac87e507SPeter Maydell } 697ac87e507SPeter Maydell 698fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 699fcf5ef2aSThomas Huth { 700fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 701fcf5ef2aSThomas Huth 7027506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 703fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 704ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 705fcf5ef2aSThomas Huth 706b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 70708267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 70808267487SAaron Lindsay 709fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 710fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 711fcf5ef2aSThomas Huth if (kvm_enabled()) { 712fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 713fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 714fcf5ef2aSThomas Huth */ 715fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 716fcf5ef2aSThomas Huth } else { 717fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 718fcf5ef2aSThomas Huth } 719fcf5ef2aSThomas Huth 720fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 721fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 722aa1b3111SPeter Maydell 723aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 724aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 72507f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 72607f48730SAndrew Jones "pmu-interrupt", 1); 727fcf5ef2aSThomas Huth #endif 728fcf5ef2aSThomas Huth 729fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 730fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 731fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 732fcf5ef2aSThomas Huth */ 733fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 734fcf5ef2aSThomas Huth cpu->psci_version = 1; /* By default assume PSCI v0.1 */ 735fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 736fcf5ef2aSThomas Huth 737fcf5ef2aSThomas Huth if (tcg_enabled()) { 738fcf5ef2aSThomas Huth cpu->psci_version = 2; /* TCG implements PSCI 0.2 */ 739fcf5ef2aSThomas Huth } 740fcf5ef2aSThomas Huth } 741fcf5ef2aSThomas Huth 742fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 743fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 744fcf5ef2aSThomas Huth 745fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 746fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 747fcf5ef2aSThomas Huth 748fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 749fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 750fcf5ef2aSThomas Huth 751c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 752c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 753c25bd18aSPeter Maydell 754fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 755fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 756fcf5ef2aSThomas Huth 7573a062d57SJulian Brown static Property arm_cpu_cfgend_property = 7583a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 7593a062d57SJulian Brown 760fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */ 761fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property = 762fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true); 763fcf5ef2aSThomas Huth 764fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 765fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 766fcf5ef2aSThomas Huth 7678d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 7688d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 7698d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 7708d92e26bSPeter Maydell * to override that with an incorrect constant value. 7718d92e26bSPeter Maydell */ 772fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 7738d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 7748d92e26bSPeter Maydell pmsav7_dregion, 7758d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 776fcf5ef2aSThomas Huth 777f9f62e4cSPeter Maydell static void arm_get_init_svtor(Object *obj, Visitor *v, const char *name, 778f9f62e4cSPeter Maydell void *opaque, Error **errp) 779f9f62e4cSPeter Maydell { 780f9f62e4cSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 781f9f62e4cSPeter Maydell 782f9f62e4cSPeter Maydell visit_type_uint32(v, name, &cpu->init_svtor, errp); 783f9f62e4cSPeter Maydell } 784f9f62e4cSPeter Maydell 785f9f62e4cSPeter Maydell static void arm_set_init_svtor(Object *obj, Visitor *v, const char *name, 786f9f62e4cSPeter Maydell void *opaque, Error **errp) 787f9f62e4cSPeter Maydell { 788f9f62e4cSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 789f9f62e4cSPeter Maydell 790f9f62e4cSPeter Maydell visit_type_uint32(v, name, &cpu->init_svtor, errp); 791f9f62e4cSPeter Maydell } 79238e2a77cSPeter Maydell 79351e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 794fcf5ef2aSThomas Huth { 795fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 796fcf5ef2aSThomas Huth 797790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 798790a1150SPeter Maydell * in realize with the other feature-implication checks because 799790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 800790a1150SPeter Maydell */ 801790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 802790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 803790a1150SPeter Maydell } 804790a1150SPeter Maydell 805fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 806fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 807fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property, 808fcf5ef2aSThomas Huth &error_abort); 809fcf5ef2aSThomas Huth } 810fcf5ef2aSThomas Huth 811fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 812fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property, 813fcf5ef2aSThomas Huth &error_abort); 814fcf5ef2aSThomas Huth } 815fcf5ef2aSThomas Huth 816fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 817fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property, 818fcf5ef2aSThomas Huth &error_abort); 819fcf5ef2aSThomas Huth } 820fcf5ef2aSThomas Huth 821fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 822fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 823fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 824fcf5ef2aSThomas Huth */ 825fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property, 826fcf5ef2aSThomas Huth &error_abort); 827fcf5ef2aSThomas Huth 828fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 829fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 830fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 831fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 832fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 833265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 834fcf5ef2aSThomas Huth &error_abort); 835fcf5ef2aSThomas Huth #endif 836fcf5ef2aSThomas Huth } 837fcf5ef2aSThomas Huth 838c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 839c25bd18aSPeter Maydell qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property, 840c25bd18aSPeter Maydell &error_abort); 841c25bd18aSPeter Maydell } 842c25bd18aSPeter Maydell 843fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 844fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property, 845fcf5ef2aSThomas Huth &error_abort); 846fcf5ef2aSThomas Huth } 847fcf5ef2aSThomas Huth 848452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 849fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property, 850fcf5ef2aSThomas Huth &error_abort); 851fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 852fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 853fcf5ef2aSThomas Huth &arm_cpu_pmsav7_dregion_property, 854fcf5ef2aSThomas Huth &error_abort); 855fcf5ef2aSThomas Huth } 856fcf5ef2aSThomas Huth } 857fcf5ef2aSThomas Huth 858181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 859181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 860181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 861265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 862181962fdSPeter Maydell &error_abort); 863f9f62e4cSPeter Maydell /* 864f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 865f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 866f9f62e4cSPeter Maydell * the property to be set after realize. 867f9f62e4cSPeter Maydell */ 868f9f62e4cSPeter Maydell object_property_add(obj, "init-svtor", "uint32", 869f9f62e4cSPeter Maydell arm_get_init_svtor, arm_set_init_svtor, 870f9f62e4cSPeter Maydell NULL, NULL, &error_abort); 871181962fdSPeter Maydell } 872181962fdSPeter Maydell 8733a062d57SJulian Brown qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property, 8743a062d57SJulian Brown &error_abort); 875fcf5ef2aSThomas Huth } 876fcf5ef2aSThomas Huth 877fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 878fcf5ef2aSThomas Huth { 879fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 88008267487SAaron Lindsay ARMELChangeHook *hook, *next; 88108267487SAaron Lindsay 882fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 88308267487SAaron Lindsay 884b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 885b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 886b5c53d1bSAaron Lindsay g_free(hook); 887b5c53d1bSAaron Lindsay } 88808267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 88908267487SAaron Lindsay QLIST_REMOVE(hook, node); 89008267487SAaron Lindsay g_free(hook); 89108267487SAaron Lindsay } 8924e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 8934e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 8944e7beb0cSAaron Lindsay OS timer_del(cpu->pmu_timer); 8954e7beb0cSAaron Lindsay OS timer_deinit(cpu->pmu_timer); 8964e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 8974e7beb0cSAaron Lindsay OS } 8984e7beb0cSAaron Lindsay OS #endif 899fcf5ef2aSThomas Huth } 900fcf5ef2aSThomas Huth 901fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 902fcf5ef2aSThomas Huth { 903fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 904fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 905fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 906fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 907fcf5ef2aSThomas Huth int pagebits; 908fcf5ef2aSThomas Huth Error *local_err = NULL; 9090f8d06f1SRichard Henderson bool no_aa32 = false; 910fcf5ef2aSThomas Huth 911c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 912c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 913c4487d76SPeter Maydell * this is the first point where we can report it. 914c4487d76SPeter Maydell */ 915c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 916c4487d76SPeter Maydell if (!kvm_enabled()) { 917c4487d76SPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM"); 918c4487d76SPeter Maydell } else { 919c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 920c4487d76SPeter Maydell } 921c4487d76SPeter Maydell return; 922c4487d76SPeter Maydell } 923c4487d76SPeter Maydell 92495f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 92595f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 92695f87565SPeter Maydell * hardware; trying to use one without the other is a command line 92795f87565SPeter Maydell * error and will result in segfaults if not caught here. 92895f87565SPeter Maydell */ 92995f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 93095f87565SPeter Maydell if (!env->nvic) { 93195f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 93295f87565SPeter Maydell return; 93395f87565SPeter Maydell } 93495f87565SPeter Maydell } else { 93595f87565SPeter Maydell if (env->nvic) { 93695f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 93795f87565SPeter Maydell return; 93895f87565SPeter Maydell } 93995f87565SPeter Maydell } 940397cd31fSPeter Maydell 941397cd31fSPeter Maydell cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 942397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 943397cd31fSPeter Maydell cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 944397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 945397cd31fSPeter Maydell cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 946397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 947397cd31fSPeter Maydell cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, 948397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 94995f87565SPeter Maydell #endif 95095f87565SPeter Maydell 951fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 952fcf5ef2aSThomas Huth if (local_err != NULL) { 953fcf5ef2aSThomas Huth error_propagate(errp, local_err); 954fcf5ef2aSThomas Huth return; 955fcf5ef2aSThomas Huth } 956fcf5ef2aSThomas Huth 957fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 958fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 9595256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 9605256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 9615256df88SRichard Henderson } else { 9625110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 9635110e683SAaron Lindsay } 9645256df88SRichard Henderson } 9650f8d06f1SRichard Henderson 9660f8d06f1SRichard Henderson /* 9670f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 9680f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 9690f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 9700f8d06f1SRichard Henderson */ 9710f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 9720f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 9730f8d06f1SRichard Henderson } 9740f8d06f1SRichard Henderson 9755110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 9765110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 9775110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 9785110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 9795110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 9805110e683SAaron Lindsay * include the various other features that V7VE implies. 9815110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 9825110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 9835110e683SAaron Lindsay */ 9840f8d06f1SRichard Henderson assert(no_aa32 || cpu_isar_feature(arm_div, cpu)); 985fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 9865110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 987fcf5ef2aSThomas Huth } 988fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 989fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 990fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 991fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 992fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 993fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 994fcf5ef2aSThomas Huth } else { 995fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 996fcf5ef2aSThomas Huth } 99791db4642SCédric Le Goater 99891db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 99991db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 100091db4642SCédric Le Goater */ 100191db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1002fcf5ef2aSThomas Huth } 1003fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1004fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1005fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1006fcf5ef2aSThomas Huth } 1007fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1008fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1009fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 10100f8d06f1SRichard Henderson assert(no_aa32 || cpu_isar_feature(jazelle, cpu)); 1011fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1012fcf5ef2aSThomas Huth } 1013fcf5ef2aSThomas Huth } 1014fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1015fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1016fcf5ef2aSThomas Huth } 1017fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_VFP4)) { 1018fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VFP3); 1019fcf5ef2aSThomas Huth } 1020fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_VFP3)) { 1021fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VFP); 1022fcf5ef2aSThomas Huth } 1023fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1024fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1025fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_PXN); 1026fcf5ef2aSThomas Huth } 1027fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1028fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1029fcf5ef2aSThomas Huth } 1030fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1031fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1032fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1033fcf5ef2aSThomas Huth } 1034fcf5ef2aSThomas Huth 1035ea7ac69dSPeter Maydell /* 1036ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1037ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1038ea7ac69dSPeter Maydell */ 1039ea7ac69dSPeter Maydell assert(!(arm_feature(env, ARM_FEATURE_VFP) && 1040ea7ac69dSPeter Maydell arm_feature(env, ARM_FEATURE_XSCALE))); 1041ea7ac69dSPeter Maydell 1042fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1043fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1044452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1045fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1046fcf5ef2aSThomas Huth * can use 4K pages. 1047fcf5ef2aSThomas Huth */ 1048fcf5ef2aSThomas Huth pagebits = 12; 1049fcf5ef2aSThomas Huth } else { 1050fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1051fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1052fcf5ef2aSThomas Huth */ 1053fcf5ef2aSThomas Huth pagebits = 10; 1054fcf5ef2aSThomas Huth } 1055fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1056fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1057fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1058fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1059fcf5ef2aSThomas Huth */ 1060fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1061fcf5ef2aSThomas Huth "system is using"); 1062fcf5ef2aSThomas Huth return; 1063fcf5ef2aSThomas Huth } 1064fcf5ef2aSThomas Huth 1065fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1066fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1067fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1068fcf5ef2aSThomas Huth * so these bits always RAZ. 1069fcf5ef2aSThomas Huth */ 1070fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 107146de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 107246de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1073fcf5ef2aSThomas Huth } 1074fcf5ef2aSThomas Huth 1075fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1076fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1077fcf5ef2aSThomas Huth } 1078fcf5ef2aSThomas Huth 10793a062d57SJulian Brown if (cpu->cfgend) { 10803a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 10813a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 10823a062d57SJulian Brown } else { 10833a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 10843a062d57SJulian Brown } 10853a062d57SJulian Brown } 10863a062d57SJulian Brown 1087fcf5ef2aSThomas Huth if (!cpu->has_el3) { 1088fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1089fcf5ef2aSThomas Huth * feature. 1090fcf5ef2aSThomas Huth */ 1091fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1092fcf5ef2aSThomas Huth 1093fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1094fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1095fcf5ef2aSThomas Huth */ 1096fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf0; 109747576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1098fcf5ef2aSThomas Huth } 1099fcf5ef2aSThomas Huth 1100c25bd18aSPeter Maydell if (!cpu->has_el2) { 1101c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1102c25bd18aSPeter Maydell } 1103c25bd18aSPeter Maydell 1104d6f02ce3SWei Huang if (!cpu->has_pmu) { 1105fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 110657a4a11bSAaron Lindsay } 110757a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1108bf8d0969SAaron Lindsay OS pmu_init(cpu); 110957a4a11bSAaron Lindsay 111057a4a11bSAaron Lindsay if (!kvm_enabled()) { 1111033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1112033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1113fcf5ef2aSThomas Huth } 11144e7beb0cSAaron Lindsay OS 11154e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 11164e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 11174e7beb0cSAaron Lindsay OS cpu); 11184e7beb0cSAaron Lindsay OS #endif 111957a4a11bSAaron Lindsay } else { 112057a4a11bSAaron Lindsay cpu->id_aa64dfr0 &= ~0xf00; 1121a46118fcSAndrew Jones cpu->id_dfr0 &= ~(0xf << 24); 112257a4a11bSAaron Lindsay cpu->pmceid0 = 0; 112357a4a11bSAaron Lindsay cpu->pmceid1 = 0; 112457a4a11bSAaron Lindsay } 1125fcf5ef2aSThomas Huth 1126fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1127fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1128fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1129fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1130fcf5ef2aSThomas Huth */ 113147576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 1132fcf5ef2aSThomas Huth cpu->id_pfr1 &= ~0xf000; 1133fcf5ef2aSThomas Huth } 1134fcf5ef2aSThomas Huth 1135f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1136f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1137f50cd314SPeter Maydell */ 1138fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1139f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1140f50cd314SPeter Maydell } 1141f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1142f50cd314SPeter Maydell cpu->has_mpu = false; 1143fcf5ef2aSThomas Huth } 1144fcf5ef2aSThomas Huth 1145452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1146fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1147fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1148fcf5ef2aSThomas Huth 1149fcf5ef2aSThomas Huth if (nr > 0xff) { 1150fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1151fcf5ef2aSThomas Huth return; 1152fcf5ef2aSThomas Huth } 1153fcf5ef2aSThomas Huth 1154fcf5ef2aSThomas Huth if (nr) { 11550e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 11560e1a46bbSPeter Maydell /* PMSAv8 */ 115762c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 115862c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 115962c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 116062c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 116162c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 116262c58ee0SPeter Maydell } 11630e1a46bbSPeter Maydell } else { 1164fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1165fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1166fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1167fcf5ef2aSThomas Huth } 1168fcf5ef2aSThomas Huth } 11690e1a46bbSPeter Maydell } 1170fcf5ef2aSThomas Huth 11719901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 11729901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 11739901c576SPeter Maydell 11749901c576SPeter Maydell if (nr > 0xff) { 11759901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 11769901c576SPeter Maydell return; 11779901c576SPeter Maydell } 11789901c576SPeter Maydell 11799901c576SPeter Maydell if (nr) { 11809901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 11819901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 11829901c576SPeter Maydell } 11839901c576SPeter Maydell } 11849901c576SPeter Maydell 118591db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 118691db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 118791db4642SCédric Le Goater } 118891db4642SCédric Le Goater 1189fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1190fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1191fcf5ef2aSThomas Huth 1192fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1193fcf5ef2aSThomas Huth 1194fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 11951d2091bcSPeter Maydell if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) { 11961d2091bcSPeter Maydell cs->num_ases = 2; 11971d2091bcSPeter Maydell 1198fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1199fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1200fcf5ef2aSThomas Huth } 120180ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 120280ceb07aSPeter Xu cpu->secure_memory); 12031d2091bcSPeter Maydell } else { 12041d2091bcSPeter Maydell cs->num_ases = 1; 1205fcf5ef2aSThomas Huth } 120680ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1207f9a69711SAlistair Francis 1208f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1209f9a69711SAlistair Francis if (cpu->core_count == -1) { 1210f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1211f9a69711SAlistair Francis } 1212fcf5ef2aSThomas Huth #endif 1213fcf5ef2aSThomas Huth 1214fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1215fcf5ef2aSThomas Huth cpu_reset(cs); 1216fcf5ef2aSThomas Huth 1217fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1218fcf5ef2aSThomas Huth } 1219fcf5ef2aSThomas Huth 1220fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1221fcf5ef2aSThomas Huth { 1222fcf5ef2aSThomas Huth ObjectClass *oc; 1223fcf5ef2aSThomas Huth char *typename; 1224fcf5ef2aSThomas Huth char **cpuname; 1225a0032cc5SPeter Maydell const char *cpunamestr; 1226fcf5ef2aSThomas Huth 1227fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1228a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1229a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1230a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1231a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1232a0032cc5SPeter Maydell */ 1233a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1234a0032cc5SPeter Maydell cpunamestr = "max"; 1235a0032cc5SPeter Maydell } 1236a0032cc5SPeter Maydell #endif 1237a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1238fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 1239fcf5ef2aSThomas Huth g_strfreev(cpuname); 1240fcf5ef2aSThomas Huth g_free(typename); 1241fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 1242fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 1243fcf5ef2aSThomas Huth return NULL; 1244fcf5ef2aSThomas Huth } 1245fcf5ef2aSThomas Huth return oc; 1246fcf5ef2aSThomas Huth } 1247fcf5ef2aSThomas Huth 1248fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */ 1249fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 1250fcf5ef2aSThomas Huth 1251fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj) 1252fcf5ef2aSThomas Huth { 1253fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1254fcf5ef2aSThomas Huth 1255fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm926"; 1256fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1257fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1258fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1259fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 1260fcf5ef2aSThomas Huth cpu->midr = 0x41069265; 1261fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41011090; 1262fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1263fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 126409cbd501SRichard Henderson 126509cbd501SRichard Henderson /* 126609cbd501SRichard Henderson * ARMv5 does not have the ID_ISAR registers, but we can still 126709cbd501SRichard Henderson * set the field to indicate Jazelle support within QEMU. 126809cbd501SRichard Henderson */ 126909cbd501SRichard Henderson cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); 1270fcf5ef2aSThomas Huth } 1271fcf5ef2aSThomas Huth 1272fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj) 1273fcf5ef2aSThomas Huth { 1274fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1275fcf5ef2aSThomas Huth 1276fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm946"; 1277fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1278452a0955SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1279fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1280fcf5ef2aSThomas Huth cpu->midr = 0x41059461; 1281fcf5ef2aSThomas Huth cpu->ctr = 0x0f004006; 1282fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1283fcf5ef2aSThomas Huth } 1284fcf5ef2aSThomas Huth 1285fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj) 1286fcf5ef2aSThomas Huth { 1287fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1288fcf5ef2aSThomas Huth 1289fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1026"; 1290fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1291fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1292fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_AUXCR); 1293fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1294fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); 1295fcf5ef2aSThomas Huth cpu->midr = 0x4106a262; 1296fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410110a0; 1297fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1298fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00090078; 1299fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 130009cbd501SRichard Henderson 130109cbd501SRichard Henderson /* 130209cbd501SRichard Henderson * ARMv5 does not have the ID_ISAR registers, but we can still 130309cbd501SRichard Henderson * set the field to indicate Jazelle support within QEMU. 130409cbd501SRichard Henderson */ 130509cbd501SRichard Henderson cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); 130609cbd501SRichard Henderson 1307fcf5ef2aSThomas Huth { 1308fcf5ef2aSThomas Huth /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ 1309fcf5ef2aSThomas Huth ARMCPRegInfo ifar = { 1310fcf5ef2aSThomas Huth .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, 1311fcf5ef2aSThomas Huth .access = PL1_RW, 1312fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns), 1313fcf5ef2aSThomas Huth .resetvalue = 0 1314fcf5ef2aSThomas Huth }; 1315fcf5ef2aSThomas Huth define_one_arm_cp_reg(cpu, &ifar); 1316fcf5ef2aSThomas Huth } 1317fcf5ef2aSThomas Huth } 1318fcf5ef2aSThomas Huth 1319fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj) 1320fcf5ef2aSThomas Huth { 1321fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1322fcf5ef2aSThomas Huth /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an 1323fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 1324fcf5ef2aSThomas Huth * have the v6K features. 1325fcf5ef2aSThomas Huth * These ID register values are correct for 1136 but may be wrong 1326fcf5ef2aSThomas Huth * for 1136_r2 (in particular r0p2 does not actually implement most 1327fcf5ef2aSThomas Huth * of the ID registers). 1328fcf5ef2aSThomas Huth */ 1329fcf5ef2aSThomas Huth 1330fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 1331fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 1332fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1333fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1334fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1335fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1336fcf5ef2aSThomas Huth cpu->midr = 0x4107b362; 1337fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 133847576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 133947576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1340fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1341fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1342fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1343fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1344fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x2; 1345fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 1346fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1347fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1348fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222110; 134947576b94SRichard Henderson cpu->isar.id_isar0 = 0x00140011; 135047576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 135147576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231111; 135247576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 135347576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 1354fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1355fcf5ef2aSThomas Huth } 1356fcf5ef2aSThomas Huth 1357fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj) 1358fcf5ef2aSThomas Huth { 1359fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1360fcf5ef2aSThomas Huth 1361fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1136"; 1362fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1363fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6); 1364fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1365fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1366fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1367fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1368fcf5ef2aSThomas Huth cpu->midr = 0x4117b363; 1369fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 137047576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 137147576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1372fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1373fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1374fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1375fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1376fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x2; 1377fcf5ef2aSThomas Huth cpu->id_afr0 = 0x3; 1378fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1379fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1380fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222110; 138147576b94SRichard Henderson cpu->isar.id_isar0 = 0x00140011; 138247576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 138347576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231111; 138447576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 138547576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 1386fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1387fcf5ef2aSThomas Huth } 1388fcf5ef2aSThomas Huth 1389fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj) 1390fcf5ef2aSThomas Huth { 1391fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1392fcf5ef2aSThomas Huth 1393fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm1176"; 1394fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1395fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1396fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 1397fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1398fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); 1399fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); 1400fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1401fcf5ef2aSThomas Huth cpu->midr = 0x410fb767; 1402fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b5; 140347576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 140447576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1405fcf5ef2aSThomas Huth cpu->ctr = 0x1dd20d2; 1406fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00050078; 1407fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1408fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1409fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x33; 1410fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1411fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01130003; 1412fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10030302; 1413fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222100; 141447576b94SRichard Henderson cpu->isar.id_isar0 = 0x0140011; 141547576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 141647576b94SRichard Henderson cpu->isar.id_isar2 = 0x11231121; 141747576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 141847576b94SRichard Henderson cpu->isar.id_isar4 = 0x01141; 1419fcf5ef2aSThomas Huth cpu->reset_auxcr = 7; 1420fcf5ef2aSThomas Huth } 1421fcf5ef2aSThomas Huth 1422fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj) 1423fcf5ef2aSThomas Huth { 1424fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1425fcf5ef2aSThomas Huth 1426fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,arm11mpcore"; 1427fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V6K); 1428fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP); 1429fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VAPA); 1430fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_MPIDR); 1431fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1432fcf5ef2aSThomas Huth cpu->midr = 0x410fb022; 1433fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410120b4; 143447576b94SRichard Henderson cpu->isar.mvfr0 = 0x11111111; 143547576b94SRichard Henderson cpu->isar.mvfr1 = 0x00000000; 1436fcf5ef2aSThomas Huth cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */ 1437fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x111; 1438fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x1; 1439fcf5ef2aSThomas Huth cpu->id_dfr0 = 0; 1440fcf5ef2aSThomas Huth cpu->id_afr0 = 0x2; 1441fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x01100103; 1442fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x10020302; 1443fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01222000; 144447576b94SRichard Henderson cpu->isar.id_isar0 = 0x00100011; 144547576b94SRichard Henderson cpu->isar.id_isar1 = 0x12002111; 144647576b94SRichard Henderson cpu->isar.id_isar2 = 0x11221011; 144747576b94SRichard Henderson cpu->isar.id_isar3 = 0x01102131; 144847576b94SRichard Henderson cpu->isar.id_isar4 = 0x141; 1449fcf5ef2aSThomas Huth cpu->reset_auxcr = 1; 1450fcf5ef2aSThomas Huth } 1451fcf5ef2aSThomas Huth 1452191776b9SStefan Hajnoczi static void cortex_m0_initfn(Object *obj) 1453191776b9SStefan Hajnoczi { 1454191776b9SStefan Hajnoczi ARMCPU *cpu = ARM_CPU(obj); 1455191776b9SStefan Hajnoczi set_feature(&cpu->env, ARM_FEATURE_V6); 1456191776b9SStefan Hajnoczi set_feature(&cpu->env, ARM_FEATURE_M); 1457191776b9SStefan Hajnoczi 1458191776b9SStefan Hajnoczi cpu->midr = 0x410cc200; 1459191776b9SStefan Hajnoczi } 1460191776b9SStefan Hajnoczi 1461fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj) 1462fcf5ef2aSThomas Huth { 1463fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1464fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1465fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 1466cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 1467fcf5ef2aSThomas Huth cpu->midr = 0x410fc231; 14688d92e26bSPeter Maydell cpu->pmsav7_dregion = 8; 14695a53e2c1SPeter Maydell cpu->id_pfr0 = 0x00000030; 14705a53e2c1SPeter Maydell cpu->id_pfr1 = 0x00000200; 14715a53e2c1SPeter Maydell cpu->id_dfr0 = 0x00100000; 14725a53e2c1SPeter Maydell cpu->id_afr0 = 0x00000000; 14735a53e2c1SPeter Maydell cpu->id_mmfr0 = 0x00000030; 14745a53e2c1SPeter Maydell cpu->id_mmfr1 = 0x00000000; 14755a53e2c1SPeter Maydell cpu->id_mmfr2 = 0x00000000; 14765a53e2c1SPeter Maydell cpu->id_mmfr3 = 0x00000000; 147747576b94SRichard Henderson cpu->isar.id_isar0 = 0x01141110; 147847576b94SRichard Henderson cpu->isar.id_isar1 = 0x02111000; 147947576b94SRichard Henderson cpu->isar.id_isar2 = 0x21112231; 148047576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111110; 148147576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310102; 148247576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 148347576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 1484fcf5ef2aSThomas Huth } 1485fcf5ef2aSThomas Huth 1486fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj) 1487fcf5ef2aSThomas Huth { 1488fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1489fcf5ef2aSThomas Huth 1490fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1491fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_M); 1492cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 1493fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 149414fd0c31SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_VFP4); 1495fcf5ef2aSThomas Huth cpu->midr = 0x410fc240; /* r0p0 */ 14968d92e26bSPeter Maydell cpu->pmsav7_dregion = 8; 149714fd0c31SPeter Maydell cpu->isar.mvfr0 = 0x10110021; 149814fd0c31SPeter Maydell cpu->isar.mvfr1 = 0x11000011; 149914fd0c31SPeter Maydell cpu->isar.mvfr2 = 0x00000000; 15005a53e2c1SPeter Maydell cpu->id_pfr0 = 0x00000030; 15015a53e2c1SPeter Maydell cpu->id_pfr1 = 0x00000200; 15025a53e2c1SPeter Maydell cpu->id_dfr0 = 0x00100000; 15035a53e2c1SPeter Maydell cpu->id_afr0 = 0x00000000; 15045a53e2c1SPeter Maydell cpu->id_mmfr0 = 0x00000030; 15055a53e2c1SPeter Maydell cpu->id_mmfr1 = 0x00000000; 15065a53e2c1SPeter Maydell cpu->id_mmfr2 = 0x00000000; 15075a53e2c1SPeter Maydell cpu->id_mmfr3 = 0x00000000; 150847576b94SRichard Henderson cpu->isar.id_isar0 = 0x01141110; 150947576b94SRichard Henderson cpu->isar.id_isar1 = 0x02111000; 151047576b94SRichard Henderson cpu->isar.id_isar2 = 0x21112231; 151147576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111110; 151247576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310102; 151347576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 151447576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 1515fcf5ef2aSThomas Huth } 15169901c576SPeter Maydell 1517c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj) 1518c7b26382SPeter Maydell { 1519c7b26382SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 1520c7b26382SPeter Maydell 1521c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_V8); 1522c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_M); 1523cc2ae7c9SJulia Suvorova set_feature(&cpu->env, ARM_FEATURE_M_MAIN); 1524c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); 1525c7b26382SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); 152614fd0c31SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_VFP4); 1527c7b26382SPeter Maydell cpu->midr = 0x410fd213; /* r0p3 */ 1528c7b26382SPeter Maydell cpu->pmsav7_dregion = 16; 1529c7b26382SPeter Maydell cpu->sau_sregion = 8; 153014fd0c31SPeter Maydell cpu->isar.mvfr0 = 0x10110021; 153114fd0c31SPeter Maydell cpu->isar.mvfr1 = 0x11000011; 153214fd0c31SPeter Maydell cpu->isar.mvfr2 = 0x00000040; 1533c7b26382SPeter Maydell cpu->id_pfr0 = 0x00000030; 1534c7b26382SPeter Maydell cpu->id_pfr1 = 0x00000210; 1535c7b26382SPeter Maydell cpu->id_dfr0 = 0x00200000; 1536c7b26382SPeter Maydell cpu->id_afr0 = 0x00000000; 1537c7b26382SPeter Maydell cpu->id_mmfr0 = 0x00101F40; 1538c7b26382SPeter Maydell cpu->id_mmfr1 = 0x00000000; 1539c7b26382SPeter Maydell cpu->id_mmfr2 = 0x01000000; 1540c7b26382SPeter Maydell cpu->id_mmfr3 = 0x00000000; 154147576b94SRichard Henderson cpu->isar.id_isar0 = 0x01101110; 154247576b94SRichard Henderson cpu->isar.id_isar1 = 0x02212000; 154347576b94SRichard Henderson cpu->isar.id_isar2 = 0x20232232; 154447576b94SRichard Henderson cpu->isar.id_isar3 = 0x01111131; 154547576b94SRichard Henderson cpu->isar.id_isar4 = 0x01310132; 154647576b94SRichard Henderson cpu->isar.id_isar5 = 0x00000000; 154747576b94SRichard Henderson cpu->isar.id_isar6 = 0x00000000; 1548c7b26382SPeter Maydell cpu->clidr = 0x00000000; 1549c7b26382SPeter Maydell cpu->ctr = 0x8000c000; 1550c7b26382SPeter Maydell } 1551c7b26382SPeter Maydell 1552fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data) 1553fcf5ef2aSThomas Huth { 155451e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 1555fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(oc); 1556fcf5ef2aSThomas Huth 155751e5ef45SMarc-André Lureau acc->info = data; 1558fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1559fcf5ef2aSThomas Huth cc->do_interrupt = arm_v7m_cpu_do_interrupt; 1560fcf5ef2aSThomas Huth #endif 1561fcf5ef2aSThomas Huth 1562fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt; 1563fcf5ef2aSThomas Huth } 1564fcf5ef2aSThomas Huth 1565fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = { 1566fcf5ef2aSThomas Huth /* Dummy the TCM region regs for the moment */ 1567fcf5ef2aSThomas Huth { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, 1568fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 1569fcf5ef2aSThomas Huth { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1, 1570fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST }, 157195e9a242SLuc MICHEL { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5, 157295e9a242SLuc MICHEL .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP }, 1573fcf5ef2aSThomas Huth REGINFO_SENTINEL 1574fcf5ef2aSThomas Huth }; 1575fcf5ef2aSThomas Huth 1576fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj) 1577fcf5ef2aSThomas Huth { 1578fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1579fcf5ef2aSThomas Huth 1580fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1581fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 1582452a0955SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1583fcf5ef2aSThomas Huth cpu->midr = 0x411fc153; /* r1p3 */ 1584fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x0131; 1585fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x001; 1586fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x010400; 1587fcf5ef2aSThomas Huth cpu->id_afr0 = 0x0; 1588fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x0210030; 1589fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x00000000; 1590fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01200000; 1591fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x0211; 159247576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101111; 159347576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 159447576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232141; 159547576b94SRichard Henderson cpu->isar.id_isar3 = 0x01112131; 159647576b94SRichard Henderson cpu->isar.id_isar4 = 0x0010142; 159747576b94SRichard Henderson cpu->isar.id_isar5 = 0x0; 159847576b94SRichard Henderson cpu->isar.id_isar6 = 0x0; 1599fcf5ef2aSThomas Huth cpu->mp_is_up = true; 16008d92e26bSPeter Maydell cpu->pmsav7_dregion = 16; 1601fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexr5_cp_reginfo); 1602fcf5ef2aSThomas Huth } 1603fcf5ef2aSThomas Huth 1604ebac5458SEdgar E. Iglesias static void cortex_r5f_initfn(Object *obj) 1605ebac5458SEdgar E. Iglesias { 1606ebac5458SEdgar E. Iglesias ARMCPU *cpu = ARM_CPU(obj); 1607ebac5458SEdgar E. Iglesias 1608ebac5458SEdgar E. Iglesias cortex_r5_initfn(obj); 1609ebac5458SEdgar E. Iglesias set_feature(&cpu->env, ARM_FEATURE_VFP3); 1610ebac5458SEdgar E. Iglesias } 1611ebac5458SEdgar E. Iglesias 1612fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = { 1613fcf5ef2aSThomas Huth { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0, 1614fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1615fcf5ef2aSThomas Huth { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1616fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1617fcf5ef2aSThomas Huth REGINFO_SENTINEL 1618fcf5ef2aSThomas Huth }; 1619fcf5ef2aSThomas Huth 1620fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj) 1621fcf5ef2aSThomas Huth { 1622fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1623fcf5ef2aSThomas Huth 1624fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a8"; 1625fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1626fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP3); 1627fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1628fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1629fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1630fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1631fcf5ef2aSThomas Huth cpu->midr = 0x410fc080; 1632fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410330c0; 163347576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 163447576b94SRichard Henderson cpu->isar.mvfr1 = 0x00011111; 1635fcf5ef2aSThomas Huth cpu->ctr = 0x82048004; 1636fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1637fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1638fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1639fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x400; 1640fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1641fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x31100003; 1642fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1643fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01202000; 1644fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x11; 164547576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 164647576b94SRichard Henderson cpu->isar.id_isar1 = 0x12112111; 164747576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232031; 164847576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 164947576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 1650fcf5ef2aSThomas Huth cpu->dbgdidr = 0x15141000; 1651fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (2 << 24) | 3; 1652fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */ 1653fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */ 1654fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */ 1655fcf5ef2aSThomas Huth cpu->reset_auxcr = 2; 1656fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa8_cp_reginfo); 1657fcf5ef2aSThomas Huth } 1658fcf5ef2aSThomas Huth 1659fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = { 1660fcf5ef2aSThomas Huth /* power_control should be set to maximum latency. Again, 1661fcf5ef2aSThomas Huth * default to 0 and set by private hook 1662fcf5ef2aSThomas Huth */ 1663fcf5ef2aSThomas Huth { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, 1664fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1665fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) }, 1666fcf5ef2aSThomas Huth { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1, 1667fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1668fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) }, 1669fcf5ef2aSThomas Huth { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2, 1670fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, 1671fcf5ef2aSThomas Huth .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) }, 1672fcf5ef2aSThomas Huth { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, 1673fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1674fcf5ef2aSThomas Huth /* TLB lockdown control */ 1675fcf5ef2aSThomas Huth { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2, 1676fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1677fcf5ef2aSThomas Huth { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4, 1678fcf5ef2aSThomas Huth .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, 1679fcf5ef2aSThomas Huth { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2, 1680fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1681fcf5ef2aSThomas Huth { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2, 1682fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1683fcf5ef2aSThomas Huth { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, 1684fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, 1685fcf5ef2aSThomas Huth REGINFO_SENTINEL 1686fcf5ef2aSThomas Huth }; 1687fcf5ef2aSThomas Huth 1688fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj) 1689fcf5ef2aSThomas Huth { 1690fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1691fcf5ef2aSThomas Huth 1692fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a9"; 1693fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7); 1694fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP3); 1695fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1696fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1697fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1698fcf5ef2aSThomas Huth /* Note that A9 supports the MP extensions even for 1699fcf5ef2aSThomas Huth * A9UP and single-core A9MP (which are both different 1700fcf5ef2aSThomas Huth * and valid configurations; we don't model A9UP). 1701fcf5ef2aSThomas Huth */ 1702fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V7MP); 1703fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR); 1704fcf5ef2aSThomas Huth cpu->midr = 0x410fc090; 1705fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41033090; 170647576b94SRichard Henderson cpu->isar.mvfr0 = 0x11110222; 170747576b94SRichard Henderson cpu->isar.mvfr1 = 0x01111111; 1708fcf5ef2aSThomas Huth cpu->ctr = 0x80038003; 1709fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1710fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x1031; 1711fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x11; 1712fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x000; 1713fcf5ef2aSThomas Huth cpu->id_afr0 = 0; 1714fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x00100103; 1715fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1716fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01230000; 1717fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x00002111; 171847576b94SRichard Henderson cpu->isar.id_isar0 = 0x00101111; 171947576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 172047576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 172147576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 172247576b94SRichard Henderson cpu->isar.id_isar4 = 0x00111142; 1723fcf5ef2aSThomas Huth cpu->dbgdidr = 0x35141000; 1724fcf5ef2aSThomas Huth cpu->clidr = (1 << 27) | (1 << 24) | 3; 1725fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ 1726fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */ 1727fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa9_cp_reginfo); 1728fcf5ef2aSThomas Huth } 1729fcf5ef2aSThomas Huth 1730fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1731fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) 1732fcf5ef2aSThomas Huth { 1733fcf5ef2aSThomas Huth /* Linux wants the number of processors from here. 1734fcf5ef2aSThomas Huth * Might as well set the interrupt-controller bit too. 1735fcf5ef2aSThomas Huth */ 1736fcf5ef2aSThomas Huth return ((smp_cpus - 1) << 24) | (1 << 23); 1737fcf5ef2aSThomas Huth } 1738fcf5ef2aSThomas Huth #endif 1739fcf5ef2aSThomas Huth 1740fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = { 1741fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1742fcf5ef2aSThomas Huth { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, 1743fcf5ef2aSThomas Huth .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read, 1744fcf5ef2aSThomas Huth .writefn = arm_cp_write_ignore, }, 1745fcf5ef2aSThomas Huth #endif 1746fcf5ef2aSThomas Huth { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, 1747fcf5ef2aSThomas Huth .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, 1748fcf5ef2aSThomas Huth REGINFO_SENTINEL 1749fcf5ef2aSThomas Huth }; 1750fcf5ef2aSThomas Huth 1751fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj) 1752fcf5ef2aSThomas Huth { 1753fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1754fcf5ef2aSThomas Huth 1755fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a7"; 17565110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 1757fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 1758fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1759fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1760fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 1761fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1762fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 1763436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 1764fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1765a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1766fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7; 1767fcf5ef2aSThomas Huth cpu->midr = 0x410fc075; 1768fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x41023075; 176947576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 177047576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 1771fcf5ef2aSThomas Huth cpu->ctr = 0x84448003; 1772fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1773fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 1774fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 1775fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x02010555; 1776fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 1777fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x10101105; 1778fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x40000000; 1779fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01240000; 1780fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x02102211; 178137bdda89SRichard Henderson /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but 178237bdda89SRichard Henderson * table 4-41 gives 0x02101110, which includes the arm div insns. 178337bdda89SRichard Henderson */ 178447576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 178547576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 178647576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 178747576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 178847576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 1789fcf5ef2aSThomas Huth cpu->dbgdidr = 0x3515f005; 1790fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 1791fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 1792fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 1793fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 1794fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */ 1795fcf5ef2aSThomas Huth } 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj) 1798fcf5ef2aSThomas Huth { 1799fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1800fcf5ef2aSThomas Huth 1801fcf5ef2aSThomas Huth cpu->dtb_compatible = "arm,cortex-a15"; 18025110e683SAaron Lindsay set_feature(&cpu->env, ARM_FEATURE_V7VE); 1803fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_VFP4); 1804fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_NEON); 1805fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); 1806fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); 1807fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1808fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); 1809436c0cbbSPeter Maydell set_feature(&cpu->env, ARM_FEATURE_EL2); 1810fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_EL3); 1811a46118fcSAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1812fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; 1813fcf5ef2aSThomas Huth cpu->midr = 0x412fc0f1; 1814fcf5ef2aSThomas Huth cpu->reset_fpsid = 0x410430f0; 181547576b94SRichard Henderson cpu->isar.mvfr0 = 0x10110222; 181647576b94SRichard Henderson cpu->isar.mvfr1 = 0x11111111; 1817fcf5ef2aSThomas Huth cpu->ctr = 0x8444c004; 1818fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00c50078; 1819fcf5ef2aSThomas Huth cpu->id_pfr0 = 0x00001131; 1820fcf5ef2aSThomas Huth cpu->id_pfr1 = 0x00011011; 1821fcf5ef2aSThomas Huth cpu->id_dfr0 = 0x02010555; 1822fcf5ef2aSThomas Huth cpu->id_afr0 = 0x00000000; 1823fcf5ef2aSThomas Huth cpu->id_mmfr0 = 0x10201105; 1824fcf5ef2aSThomas Huth cpu->id_mmfr1 = 0x20000000; 1825fcf5ef2aSThomas Huth cpu->id_mmfr2 = 0x01240000; 1826fcf5ef2aSThomas Huth cpu->id_mmfr3 = 0x02102211; 182747576b94SRichard Henderson cpu->isar.id_isar0 = 0x02101110; 182847576b94SRichard Henderson cpu->isar.id_isar1 = 0x13112111; 182947576b94SRichard Henderson cpu->isar.id_isar2 = 0x21232041; 183047576b94SRichard Henderson cpu->isar.id_isar3 = 0x11112131; 183147576b94SRichard Henderson cpu->isar.id_isar4 = 0x10011142; 1832fcf5ef2aSThomas Huth cpu->dbgdidr = 0x3515f021; 1833fcf5ef2aSThomas Huth cpu->clidr = 0x0a200023; 1834fcf5ef2aSThomas Huth cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ 1835fcf5ef2aSThomas Huth cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ 1836fcf5ef2aSThomas Huth cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ 1837fcf5ef2aSThomas Huth define_arm_cp_regs(cpu, cortexa15_cp_reginfo); 1838fcf5ef2aSThomas Huth } 1839fcf5ef2aSThomas Huth 1840fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj) 1841fcf5ef2aSThomas Huth { 1842fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1843fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V4T); 1844fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_OMAPCP); 1845fcf5ef2aSThomas Huth cpu->midr = ARM_CPUID_TI925T; 1846fcf5ef2aSThomas Huth cpu->ctr = 0x5109149; 1847fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1848fcf5ef2aSThomas Huth } 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj) 1851fcf5ef2aSThomas Huth { 1852fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth cpu->dtb_compatible = "intel,sa1100"; 1855fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 1856fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1857fcf5ef2aSThomas Huth cpu->midr = 0x4401A11B; 1858fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1859fcf5ef2aSThomas Huth } 1860fcf5ef2aSThomas Huth 1861fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj) 1862fcf5ef2aSThomas Huth { 1863fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1864fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_STRONGARM); 1865fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); 1866fcf5ef2aSThomas Huth cpu->midr = 0x6901B119; 1867fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000070; 1868fcf5ef2aSThomas Huth } 1869fcf5ef2aSThomas Huth 1870fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj) 1871fcf5ef2aSThomas Huth { 1872fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1873fcf5ef2aSThomas Huth 1874fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1875fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1876fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1877fcf5ef2aSThomas Huth cpu->midr = 0x69052100; 1878fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1879fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1880fcf5ef2aSThomas Huth } 1881fcf5ef2aSThomas Huth 1882fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj) 1883fcf5ef2aSThomas Huth { 1884fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1887fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1888fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1889fcf5ef2aSThomas Huth cpu->midr = 0x69052d00; 1890fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1891fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1892fcf5ef2aSThomas Huth } 1893fcf5ef2aSThomas Huth 1894fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj) 1895fcf5ef2aSThomas Huth { 1896fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1897fcf5ef2aSThomas Huth 1898fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1899fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1900fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1901fcf5ef2aSThomas Huth cpu->midr = 0x69052903; 1902fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1903fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1904fcf5ef2aSThomas Huth } 1905fcf5ef2aSThomas Huth 1906fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj) 1907fcf5ef2aSThomas Huth { 1908fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1909fcf5ef2aSThomas Huth 1910fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1911fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1912fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1913fcf5ef2aSThomas Huth cpu->midr = 0x69052d05; 1914fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1915fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1916fcf5ef2aSThomas Huth } 1917fcf5ef2aSThomas Huth 1918fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj) 1919fcf5ef2aSThomas Huth { 1920fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1921fcf5ef2aSThomas Huth 1922fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1923fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1924fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1925fcf5ef2aSThomas Huth cpu->midr = 0x69052d06; 1926fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1927fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1928fcf5ef2aSThomas Huth } 1929fcf5ef2aSThomas Huth 1930fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj) 1931fcf5ef2aSThomas Huth { 1932fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1933fcf5ef2aSThomas Huth 1934fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1935fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1936fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1937fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1938fcf5ef2aSThomas Huth cpu->midr = 0x69054110; 1939fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1940fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1941fcf5ef2aSThomas Huth } 1942fcf5ef2aSThomas Huth 1943fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj) 1944fcf5ef2aSThomas Huth { 1945fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1946fcf5ef2aSThomas Huth 1947fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1948fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1949fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1950fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1951fcf5ef2aSThomas Huth cpu->midr = 0x69054111; 1952fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1953fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1954fcf5ef2aSThomas Huth } 1955fcf5ef2aSThomas Huth 1956fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj) 1957fcf5ef2aSThomas Huth { 1958fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1959fcf5ef2aSThomas Huth 1960fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1961fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1962fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1963fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1964fcf5ef2aSThomas Huth cpu->midr = 0x69054112; 1965fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1966fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1967fcf5ef2aSThomas Huth } 1968fcf5ef2aSThomas Huth 1969fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj) 1970fcf5ef2aSThomas Huth { 1971fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1972fcf5ef2aSThomas Huth 1973fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1974fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1975fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1976fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1977fcf5ef2aSThomas Huth cpu->midr = 0x69054113; 1978fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1979fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1980fcf5ef2aSThomas Huth } 1981fcf5ef2aSThomas Huth 1982fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj) 1983fcf5ef2aSThomas Huth { 1984fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1985fcf5ef2aSThomas Huth 1986fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 1987fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 1988fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 1989fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 1990fcf5ef2aSThomas Huth cpu->midr = 0x69054114; 1991fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 1992fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 1993fcf5ef2aSThomas Huth } 1994fcf5ef2aSThomas Huth 1995fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj) 1996fcf5ef2aSThomas Huth { 1997fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1998fcf5ef2aSThomas Huth 1999fcf5ef2aSThomas Huth cpu->dtb_compatible = "marvell,xscale"; 2000fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V5); 2001fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_XSCALE); 2002fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_IWMMXT); 2003fcf5ef2aSThomas Huth cpu->midr = 0x69054117; 2004fcf5ef2aSThomas Huth cpu->ctr = 0xd172172; 2005fcf5ef2aSThomas Huth cpu->reset_sctlr = 0x00000078; 2006fcf5ef2aSThomas Huth } 2007fcf5ef2aSThomas Huth 2008bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2009bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host); 2010bab52d4bSPeter Maydell * otherwise, a CPU with as many features enabled as our emulation supports. 2011bab52d4bSPeter Maydell * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c; 2012bab52d4bSPeter Maydell * this only needs to handle 32 bits. 2013bab52d4bSPeter Maydell */ 2014bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj) 2015bab52d4bSPeter Maydell { 2016bab52d4bSPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 2017bab52d4bSPeter Maydell 2018bab52d4bSPeter Maydell if (kvm_enabled()) { 2019bab52d4bSPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 2020bab52d4bSPeter Maydell } else { 2021bab52d4bSPeter Maydell cortex_a15_initfn(obj); 2022fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2023a0032cc5SPeter Maydell /* We don't set these in system emulation mode for the moment, 2024962fcbf2SRichard Henderson * since we don't correctly set (all of) the ID registers to 2025962fcbf2SRichard Henderson * advertise them. 2026a0032cc5SPeter Maydell */ 2027fcf5ef2aSThomas Huth set_feature(&cpu->env, ARM_FEATURE_V8); 2028962fcbf2SRichard Henderson { 2029962fcbf2SRichard Henderson uint32_t t; 2030962fcbf2SRichard Henderson 2031962fcbf2SRichard Henderson t = cpu->isar.id_isar5; 2032962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, AES, 2); 2033962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); 2034962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); 2035962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); 2036962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, RDM, 1); 2037962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); 2038962fcbf2SRichard Henderson cpu->isar.id_isar5 = t; 2039962fcbf2SRichard Henderson 2040962fcbf2SRichard Henderson t = cpu->isar.id_isar6; 20416c1f6f27SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); 2042962fcbf2SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, DP, 1); 2043991c0599SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, FHM, 1); 20449888bd1eSRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SB, 1); 2045cb570bd3SRichard Henderson t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); 2046962fcbf2SRichard Henderson cpu->isar.id_isar6 = t; 2047ab638a32SRichard Henderson 2048c8877d0fSRichard Henderson t = cpu->isar.mvfr2; 2049c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ 2050c8877d0fSRichard Henderson t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ 2051c8877d0fSRichard Henderson cpu->isar.mvfr2 = t; 2052c8877d0fSRichard Henderson 2053ab638a32SRichard Henderson t = cpu->id_mmfr4; 2054ab638a32SRichard Henderson t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ 2055ab638a32SRichard Henderson cpu->id_mmfr4 = t; 2056962fcbf2SRichard Henderson } 2057a0032cc5SPeter Maydell #endif 2058a0032cc5SPeter Maydell } 2059fcf5ef2aSThomas Huth } 2060fcf5ef2aSThomas Huth #endif 2061fcf5ef2aSThomas Huth 2062fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */ 2063fcf5ef2aSThomas Huth 206451e5ef45SMarc-André Lureau struct ARMCPUInfo { 2065fcf5ef2aSThomas Huth const char *name; 2066fcf5ef2aSThomas Huth void (*initfn)(Object *obj); 2067fcf5ef2aSThomas Huth void (*class_init)(ObjectClass *oc, void *data); 206851e5ef45SMarc-André Lureau }; 2069fcf5ef2aSThomas Huth 2070fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = { 2071fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) 2072fcf5ef2aSThomas Huth { .name = "arm926", .initfn = arm926_initfn }, 2073fcf5ef2aSThomas Huth { .name = "arm946", .initfn = arm946_initfn }, 2074fcf5ef2aSThomas Huth { .name = "arm1026", .initfn = arm1026_initfn }, 2075fcf5ef2aSThomas Huth /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an 2076fcf5ef2aSThomas Huth * older core than plain "arm1136". In particular this does not 2077fcf5ef2aSThomas Huth * have the v6K features. 2078fcf5ef2aSThomas Huth */ 2079fcf5ef2aSThomas Huth { .name = "arm1136-r2", .initfn = arm1136_r2_initfn }, 2080fcf5ef2aSThomas Huth { .name = "arm1136", .initfn = arm1136_initfn }, 2081fcf5ef2aSThomas Huth { .name = "arm1176", .initfn = arm1176_initfn }, 2082fcf5ef2aSThomas Huth { .name = "arm11mpcore", .initfn = arm11mpcore_initfn }, 2083191776b9SStefan Hajnoczi { .name = "cortex-m0", .initfn = cortex_m0_initfn, 2084191776b9SStefan Hajnoczi .class_init = arm_v7m_class_init }, 2085fcf5ef2aSThomas Huth { .name = "cortex-m3", .initfn = cortex_m3_initfn, 2086fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 2087fcf5ef2aSThomas Huth { .name = "cortex-m4", .initfn = cortex_m4_initfn, 2088fcf5ef2aSThomas Huth .class_init = arm_v7m_class_init }, 2089c7b26382SPeter Maydell { .name = "cortex-m33", .initfn = cortex_m33_initfn, 2090c7b26382SPeter Maydell .class_init = arm_v7m_class_init }, 2091fcf5ef2aSThomas Huth { .name = "cortex-r5", .initfn = cortex_r5_initfn }, 2092ebac5458SEdgar E. Iglesias { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, 2093fcf5ef2aSThomas Huth { .name = "cortex-a7", .initfn = cortex_a7_initfn }, 2094fcf5ef2aSThomas Huth { .name = "cortex-a8", .initfn = cortex_a8_initfn }, 2095fcf5ef2aSThomas Huth { .name = "cortex-a9", .initfn = cortex_a9_initfn }, 2096fcf5ef2aSThomas Huth { .name = "cortex-a15", .initfn = cortex_a15_initfn }, 2097fcf5ef2aSThomas Huth { .name = "ti925t", .initfn = ti925t_initfn }, 2098fcf5ef2aSThomas Huth { .name = "sa1100", .initfn = sa1100_initfn }, 2099fcf5ef2aSThomas Huth { .name = "sa1110", .initfn = sa1110_initfn }, 2100fcf5ef2aSThomas Huth { .name = "pxa250", .initfn = pxa250_initfn }, 2101fcf5ef2aSThomas Huth { .name = "pxa255", .initfn = pxa255_initfn }, 2102fcf5ef2aSThomas Huth { .name = "pxa260", .initfn = pxa260_initfn }, 2103fcf5ef2aSThomas Huth { .name = "pxa261", .initfn = pxa261_initfn }, 2104fcf5ef2aSThomas Huth { .name = "pxa262", .initfn = pxa262_initfn }, 2105fcf5ef2aSThomas Huth /* "pxa270" is an alias for "pxa270-a0" */ 2106fcf5ef2aSThomas Huth { .name = "pxa270", .initfn = pxa270a0_initfn }, 2107fcf5ef2aSThomas Huth { .name = "pxa270-a0", .initfn = pxa270a0_initfn }, 2108fcf5ef2aSThomas Huth { .name = "pxa270-a1", .initfn = pxa270a1_initfn }, 2109fcf5ef2aSThomas Huth { .name = "pxa270-b0", .initfn = pxa270b0_initfn }, 2110fcf5ef2aSThomas Huth { .name = "pxa270-b1", .initfn = pxa270b1_initfn }, 2111fcf5ef2aSThomas Huth { .name = "pxa270-c0", .initfn = pxa270c0_initfn }, 2112fcf5ef2aSThomas Huth { .name = "pxa270-c5", .initfn = pxa270c5_initfn }, 2113bab52d4bSPeter Maydell #ifndef TARGET_AARCH64 2114bab52d4bSPeter Maydell { .name = "max", .initfn = arm_max_initfn }, 2115bab52d4bSPeter Maydell #endif 2116fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 2117a0032cc5SPeter Maydell { .name = "any", .initfn = arm_max_initfn }, 2118fcf5ef2aSThomas Huth #endif 2119fcf5ef2aSThomas Huth #endif 2120fcf5ef2aSThomas Huth { .name = NULL } 2121fcf5ef2aSThomas Huth }; 2122fcf5ef2aSThomas Huth 2123fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 2124fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), 2125fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), 2126fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), 2127fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 2128fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 212915f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 2130f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 2131fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 2132fcf5ef2aSThomas Huth }; 2133fcf5ef2aSThomas Huth 2134fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 2135fcf5ef2aSThomas Huth { 2136fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 2137fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 2138fcf5ef2aSThomas Huth 2139fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 2140fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 2141fcf5ef2aSThomas Huth } 2142fcf5ef2aSThomas Huth return g_strdup("arm"); 2143fcf5ef2aSThomas Huth } 2144fcf5ef2aSThomas Huth 2145fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2146fcf5ef2aSThomas Huth { 2147fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2148fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2149fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2150fcf5ef2aSThomas Huth 2151bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2152bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2153fcf5ef2aSThomas Huth dc->props = arm_cpu_properties; 2154fcf5ef2aSThomas Huth 2155fcf5ef2aSThomas Huth acc->parent_reset = cc->reset; 2156fcf5ef2aSThomas Huth cc->reset = arm_cpu_reset; 2157fcf5ef2aSThomas Huth 2158fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2159fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2160fcf5ef2aSThomas Huth cc->cpu_exec_interrupt = arm_cpu_exec_interrupt; 2161fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2162fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 216342f6ed91SJulia Suvorova cc->synchronize_from_tb = arm_cpu_synchronize_from_tb; 2164fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2165fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 21667350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 2167fcf5ef2aSThomas Huth cc->do_interrupt = arm_cpu_do_interrupt; 2168fcf5ef2aSThomas Huth cc->do_unaligned_access = arm_cpu_do_unaligned_access; 2169c79c0a31SPeter Maydell cc->do_transaction_failed = arm_cpu_do_transaction_failed; 2170fcf5ef2aSThomas Huth cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug; 2171fcf5ef2aSThomas Huth cc->asidx_from_attrs = arm_asidx_from_attrs; 2172fcf5ef2aSThomas Huth cc->vmsd = &vmstate_arm_cpu; 2173fcf5ef2aSThomas Huth cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian; 2174fcf5ef2aSThomas Huth cc->write_elf64_note = arm_cpu_write_elf64_note; 2175fcf5ef2aSThomas Huth cc->write_elf32_note = arm_cpu_write_elf32_note; 2176fcf5ef2aSThomas Huth #endif 2177fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2178fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2179fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2180200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2181fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2182fcf5ef2aSThomas Huth cc->debug_excp_handler = arm_debug_excp_handler; 2183fcf5ef2aSThomas Huth cc->debug_check_watchpoint = arm_debug_check_watchpoint; 218440612000SJulian Brown #if !defined(CONFIG_USER_ONLY) 218540612000SJulian Brown cc->adjust_watchpoint_address = arm_adjust_watchpoint_address; 218640612000SJulian Brown #endif 2187fcf5ef2aSThomas Huth 2188fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 218974d7fc7fSRichard Henderson #ifdef CONFIG_TCG 219055c3ceefSRichard Henderson cc->tcg_initialize = arm_translate_init; 21917350d553SRichard Henderson cc->tlb_fill = arm_cpu_tlb_fill; 219274d7fc7fSRichard Henderson #endif 2193fcf5ef2aSThomas Huth } 2194fcf5ef2aSThomas Huth 219586f0a186SPeter Maydell #ifdef CONFIG_KVM 219686f0a186SPeter Maydell static void arm_host_initfn(Object *obj) 219786f0a186SPeter Maydell { 219886f0a186SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 219986f0a186SPeter Maydell 220086f0a186SPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 220151e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 220286f0a186SPeter Maydell } 220386f0a186SPeter Maydell 220486f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = { 220586f0a186SPeter Maydell .name = TYPE_ARM_HOST_CPU, 220686f0a186SPeter Maydell #ifdef TARGET_AARCH64 220786f0a186SPeter Maydell .parent = TYPE_AARCH64_CPU, 220886f0a186SPeter Maydell #else 220986f0a186SPeter Maydell .parent = TYPE_ARM_CPU, 221086f0a186SPeter Maydell #endif 221186f0a186SPeter Maydell .instance_init = arm_host_initfn, 221286f0a186SPeter Maydell }; 221386f0a186SPeter Maydell 221486f0a186SPeter Maydell #endif 221586f0a186SPeter Maydell 221651e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 221751e5ef45SMarc-André Lureau { 221851e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 221951e5ef45SMarc-André Lureau 222051e5ef45SMarc-André Lureau acc->info->initfn(obj); 222151e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 222251e5ef45SMarc-André Lureau } 222351e5ef45SMarc-André Lureau 222451e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 222551e5ef45SMarc-André Lureau { 222651e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 222751e5ef45SMarc-André Lureau 222851e5ef45SMarc-André Lureau acc->info = data; 222951e5ef45SMarc-André Lureau } 223051e5ef45SMarc-André Lureau 2231fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info) 2232fcf5ef2aSThomas Huth { 2233fcf5ef2aSThomas Huth TypeInfo type_info = { 2234fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2235fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 223651e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2237fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 223851e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 223951e5ef45SMarc-André Lureau .class_data = (void *)info, 2240fcf5ef2aSThomas Huth }; 2241fcf5ef2aSThomas Huth 2242fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2243fcf5ef2aSThomas Huth type_register(&type_info); 2244fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2245fcf5ef2aSThomas Huth } 2246fcf5ef2aSThomas Huth 2247fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2248fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2249fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2250fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2251fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2252fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2253fcf5ef2aSThomas Huth .abstract = true, 2254fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2255fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2256fcf5ef2aSThomas Huth }; 2257fcf5ef2aSThomas Huth 2258181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = { 2259181962fdSPeter Maydell .name = TYPE_IDAU_INTERFACE, 2260181962fdSPeter Maydell .parent = TYPE_INTERFACE, 2261181962fdSPeter Maydell .class_size = sizeof(IDAUInterfaceClass), 2262181962fdSPeter Maydell }; 2263181962fdSPeter Maydell 2264fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2265fcf5ef2aSThomas Huth { 2266fcf5ef2aSThomas Huth const ARMCPUInfo *info = arm_cpus; 2267fcf5ef2aSThomas Huth 2268fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2269181962fdSPeter Maydell type_register_static(&idau_interface_type_info); 2270fcf5ef2aSThomas Huth 2271fcf5ef2aSThomas Huth while (info->name) { 2272fcf5ef2aSThomas Huth cpu_register(info); 2273fcf5ef2aSThomas Huth info++; 2274fcf5ef2aSThomas Huth } 227586f0a186SPeter Maydell 227686f0a186SPeter Maydell #ifdef CONFIG_KVM 227786f0a186SPeter Maydell type_register_static(&host_arm_cpu_type_info); 227886f0a186SPeter Maydell #endif 2279fcf5ef2aSThomas Huth } 2280fcf5ef2aSThomas Huth 2281fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2282