1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU ARM CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This program is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU General Public License 8fcf5ef2aSThomas Huth * as published by the Free Software Foundation; either version 2 9fcf5ef2aSThomas Huth * of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This program is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14fcf5ef2aSThomas Huth * GNU General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU General Public License 17fcf5ef2aSThomas Huth * along with this program; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/gpl-2.0.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h" 23a8d25326SMarkus Armbruster #include "qemu-common.h" 24181962fdSPeter Maydell #include "target/arm/idau.h" 250b8fa32fSMarkus Armbruster #include "qemu/module.h" 26fcf5ef2aSThomas Huth #include "qapi/error.h" 27f9f62e4cSPeter Maydell #include "qapi/visitor.h" 28fcf5ef2aSThomas Huth #include "cpu.h" 2978271684SClaudio Fontana #ifdef CONFIG_TCG 3078271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 3178271684SClaudio Fontana #endif /* CONFIG_TCG */ 32fcf5ef2aSThomas Huth #include "internals.h" 33fcf5ef2aSThomas Huth #include "exec/exec-all.h" 34fcf5ef2aSThomas Huth #include "hw/qdev-properties.h" 35fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 36fcf5ef2aSThomas Huth #include "hw/loader.h" 37cc7d44c2SLike Xu #include "hw/boards.h" 38fcf5ef2aSThomas Huth #endif 3914a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 40b3946626SVincent Palatin #include "sysemu/hw_accel.h" 41fcf5ef2aSThomas Huth #include "kvm_arm.h" 42110f6c70SRichard Henderson #include "disas/capstone.h" 4324f91e81SAlex Bennée #include "fpu/softfloat.h" 44fcf5ef2aSThomas Huth 45fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value) 46fcf5ef2aSThomas Huth { 47fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 4842f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 49fcf5ef2aSThomas Huth 5042f6ed91SJulia Suvorova if (is_a64(env)) { 5142f6ed91SJulia Suvorova env->pc = value; 5242f6ed91SJulia Suvorova env->thumb = 0; 5342f6ed91SJulia Suvorova } else { 5442f6ed91SJulia Suvorova env->regs[15] = value & ~1; 5542f6ed91SJulia Suvorova env->thumb = value & 1; 5642f6ed91SJulia Suvorova } 5742f6ed91SJulia Suvorova } 5842f6ed91SJulia Suvorova 59ec62595bSEduardo Habkost #ifdef CONFIG_TCG 6078271684SClaudio Fontana void arm_cpu_synchronize_from_tb(CPUState *cs, 6104a37d4cSRichard Henderson const TranslationBlock *tb) 6242f6ed91SJulia Suvorova { 6342f6ed91SJulia Suvorova ARMCPU *cpu = ARM_CPU(cs); 6442f6ed91SJulia Suvorova CPUARMState *env = &cpu->env; 6542f6ed91SJulia Suvorova 6642f6ed91SJulia Suvorova /* 6742f6ed91SJulia Suvorova * It's OK to look at env for the current mode here, because it's 6842f6ed91SJulia Suvorova * never possible for an AArch64 TB to chain to an AArch32 TB. 6942f6ed91SJulia Suvorova */ 7042f6ed91SJulia Suvorova if (is_a64(env)) { 7142f6ed91SJulia Suvorova env->pc = tb->pc; 7242f6ed91SJulia Suvorova } else { 7342f6ed91SJulia Suvorova env->regs[15] = tb->pc; 7442f6ed91SJulia Suvorova } 75fcf5ef2aSThomas Huth } 76ec62595bSEduardo Habkost #endif /* CONFIG_TCG */ 77fcf5ef2aSThomas Huth 78fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs) 79fcf5ef2aSThomas Huth { 80fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 81fcf5ef2aSThomas Huth 82062ba099SAlex Bennée return (cpu->power_state != PSCI_OFF) 83fcf5ef2aSThomas Huth && cs->interrupt_request & 84fcf5ef2aSThomas Huth (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD 85fcf5ef2aSThomas Huth | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ 86fcf5ef2aSThomas Huth | CPU_INTERRUPT_EXITTB); 87fcf5ef2aSThomas Huth } 88fcf5ef2aSThomas Huth 89b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 90b5c53d1bSAaron Lindsay void *opaque) 91b5c53d1bSAaron Lindsay { 92b5c53d1bSAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 93b5c53d1bSAaron Lindsay 94b5c53d1bSAaron Lindsay entry->hook = hook; 95b5c53d1bSAaron Lindsay entry->opaque = opaque; 96b5c53d1bSAaron Lindsay 97b5c53d1bSAaron Lindsay QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node); 98b5c53d1bSAaron Lindsay } 99b5c53d1bSAaron Lindsay 10008267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook, 101fcf5ef2aSThomas Huth void *opaque) 102fcf5ef2aSThomas Huth { 10308267487SAaron Lindsay ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1); 10408267487SAaron Lindsay 10508267487SAaron Lindsay entry->hook = hook; 10608267487SAaron Lindsay entry->opaque = opaque; 10708267487SAaron Lindsay 10808267487SAaron Lindsay QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node); 109fcf5ef2aSThomas Huth } 110fcf5ef2aSThomas Huth 111fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) 112fcf5ef2aSThomas Huth { 113fcf5ef2aSThomas Huth /* Reset a single ARMCPRegInfo register */ 114fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 115fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 116fcf5ef2aSThomas Huth 117fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { 118fcf5ef2aSThomas Huth return; 119fcf5ef2aSThomas Huth } 120fcf5ef2aSThomas Huth 121fcf5ef2aSThomas Huth if (ri->resetfn) { 122fcf5ef2aSThomas Huth ri->resetfn(&cpu->env, ri); 123fcf5ef2aSThomas Huth return; 124fcf5ef2aSThomas Huth } 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth /* A zero offset is never possible as it would be regs[0] 127fcf5ef2aSThomas Huth * so we use it to indicate that reset is being handled elsewhere. 128fcf5ef2aSThomas Huth * This is basically only used for fields in non-core coprocessors 129fcf5ef2aSThomas Huth * (like the pxa2xx ones). 130fcf5ef2aSThomas Huth */ 131fcf5ef2aSThomas Huth if (!ri->fieldoffset) { 132fcf5ef2aSThomas Huth return; 133fcf5ef2aSThomas Huth } 134fcf5ef2aSThomas Huth 135fcf5ef2aSThomas Huth if (cpreg_field_is_64bit(ri)) { 136fcf5ef2aSThomas Huth CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; 137fcf5ef2aSThomas Huth } else { 138fcf5ef2aSThomas Huth CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; 139fcf5ef2aSThomas Huth } 140fcf5ef2aSThomas Huth } 141fcf5ef2aSThomas Huth 142fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) 143fcf5ef2aSThomas Huth { 144fcf5ef2aSThomas Huth /* Purely an assertion check: we've already done reset once, 145fcf5ef2aSThomas Huth * so now check that running the reset for the cpreg doesn't 146fcf5ef2aSThomas Huth * change its value. This traps bugs where two different cpregs 147fcf5ef2aSThomas Huth * both try to reset the same state field but to different values. 148fcf5ef2aSThomas Huth */ 149fcf5ef2aSThomas Huth ARMCPRegInfo *ri = value; 150fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 151fcf5ef2aSThomas Huth uint64_t oldvalue, newvalue; 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { 154fcf5ef2aSThomas Huth return; 155fcf5ef2aSThomas Huth } 156fcf5ef2aSThomas Huth 157fcf5ef2aSThomas Huth oldvalue = read_raw_cp_reg(&cpu->env, ri); 158fcf5ef2aSThomas Huth cp_reg_reset(key, value, opaque); 159fcf5ef2aSThomas Huth newvalue = read_raw_cp_reg(&cpu->env, ri); 160fcf5ef2aSThomas Huth assert(oldvalue == newvalue); 161fcf5ef2aSThomas Huth } 162fcf5ef2aSThomas Huth 163781c67caSPeter Maydell static void arm_cpu_reset(DeviceState *dev) 164fcf5ef2aSThomas Huth { 165781c67caSPeter Maydell CPUState *s = CPU(dev); 166fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(s); 167fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); 168fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 169fcf5ef2aSThomas Huth 170781c67caSPeter Maydell acc->parent_reset(dev); 171fcf5ef2aSThomas Huth 1721f5c00cfSAlex Bennée memset(env, 0, offsetof(CPUARMState, end_reset_fields)); 1731f5c00cfSAlex Bennée 174fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); 175fcf5ef2aSThomas Huth g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu); 176fcf5ef2aSThomas Huth 177fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; 17847576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0; 17947576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1; 18047576b94SRichard Henderson env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2; 181fcf5ef2aSThomas Huth 182c1b70158SThiago Jung Bauermann cpu->power_state = s->start_powered_off ? PSCI_OFF : PSCI_ON; 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 185fcf5ef2aSThomas Huth env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; 186fcf5ef2aSThomas Huth } 187fcf5ef2aSThomas Huth 188fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_AARCH64)) { 189fcf5ef2aSThomas Huth /* 64 bit CPUs always start in 64 bit mode */ 190fcf5ef2aSThomas Huth env->aarch64 = 1; 191fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 192fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL0t; 193fcf5ef2aSThomas Huth /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ 194fcf5ef2aSThomas Huth env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; 195276c6e81SRichard Henderson /* Enable all PAC keys. */ 196276c6e81SRichard Henderson env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | 197276c6e81SRichard Henderson SCTLR_EnDA | SCTLR_EnDB); 198fcf5ef2aSThomas Huth /* and to the FP/Neon instructions */ 199fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); 200802ac0e1SRichard Henderson /* and to the SVE instructions */ 201802ac0e1SRichard Henderson env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); 2027b6a2198SAlex Bennée /* with reasonable vector length */ 2037b6a2198SAlex Bennée if (cpu_isar_feature(aa64_sve, cpu)) { 204b3d52804SRichard Henderson env->vfp.zcr_el[1] = 205b3d52804SRichard Henderson aarch64_sve_zcr_get_valid_len(cpu, cpu->sve_default_vq - 1); 2067b6a2198SAlex Bennée } 207f6a148feSRichard Henderson /* 20816c84978SRichard Henderson * Enable TBI0 but not TBI1. 20916c84978SRichard Henderson * Note that this must match useronly_clean_ptr. 210f6a148feSRichard Henderson */ 21116c84978SRichard Henderson env->cp15.tcr_el[1].raw_tcr = (1ULL << 37); 212e3232864SRichard Henderson 213e3232864SRichard Henderson /* Enable MTE */ 214e3232864SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 215e3232864SRichard Henderson /* Enable tag access, but leave TCF0 as No Effect (0). */ 216e3232864SRichard Henderson env->cp15.sctlr_el[1] |= SCTLR_ATA0; 217e3232864SRichard Henderson /* 218e3232864SRichard Henderson * Exclude all tags, so that tag 0 is always used. 219e3232864SRichard Henderson * This corresponds to Linux current->thread.gcr_incl = 0. 220e3232864SRichard Henderson * 221e3232864SRichard Henderson * Set RRND, so that helper_irg() will generate a seed later. 222e3232864SRichard Henderson * Here in cpu_reset(), the crypto subsystem has not yet been 223e3232864SRichard Henderson * initialized. 224e3232864SRichard Henderson */ 225e3232864SRichard Henderson env->cp15.gcr_el1 = 0x1ffff; 226e3232864SRichard Henderson } 227fcf5ef2aSThomas Huth #else 228fcf5ef2aSThomas Huth /* Reset into the highest available EL */ 229fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_EL3)) { 230fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL3h; 231fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_EL2)) { 232fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL2h; 233fcf5ef2aSThomas Huth } else { 234fcf5ef2aSThomas Huth env->pstate = PSTATE_MODE_EL1h; 235fcf5ef2aSThomas Huth } 236fcf5ef2aSThomas Huth env->pc = cpu->rvbar; 237fcf5ef2aSThomas Huth #endif 238fcf5ef2aSThomas Huth } else { 239fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 240fcf5ef2aSThomas Huth /* Userspace expects access to cp10 and cp11 for FP/Neon */ 241fcf5ef2aSThomas Huth env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf); 242fcf5ef2aSThomas Huth #endif 243fcf5ef2aSThomas Huth } 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 246fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_USR; 247fcf5ef2aSThomas Huth /* For user mode we must enable access to coprocessors */ 248fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; 249fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 250fcf5ef2aSThomas Huth env->cp15.c15_cpar = 3; 251fcf5ef2aSThomas Huth } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { 252fcf5ef2aSThomas Huth env->cp15.c15_cpar = 1; 253fcf5ef2aSThomas Huth } 254fcf5ef2aSThomas Huth #else 255060a65dfSPeter Maydell 256060a65dfSPeter Maydell /* 257060a65dfSPeter Maydell * If the highest available EL is EL2, AArch32 will start in Hyp 258060a65dfSPeter Maydell * mode; otherwise it starts in SVC. Note that if we start in 259060a65dfSPeter Maydell * AArch64 then these values in the uncached_cpsr will be ignored. 260060a65dfSPeter Maydell */ 261060a65dfSPeter Maydell if (arm_feature(env, ARM_FEATURE_EL2) && 262060a65dfSPeter Maydell !arm_feature(env, ARM_FEATURE_EL3)) { 263060a65dfSPeter Maydell env->uncached_cpsr = ARM_CPU_MODE_HYP; 264060a65dfSPeter Maydell } else { 265fcf5ef2aSThomas Huth env->uncached_cpsr = ARM_CPU_MODE_SVC; 266060a65dfSPeter Maydell } 267fcf5ef2aSThomas Huth env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; 268dc7abe4dSMichael Davidsaver 269531c60a9SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 270fcf5ef2aSThomas Huth uint32_t initial_msp; /* Loaded from 0x0 */ 271fcf5ef2aSThomas Huth uint32_t initial_pc; /* Loaded from 0x4 */ 272fcf5ef2aSThomas Huth uint8_t *rom; 27338e2a77cSPeter Maydell uint32_t vecbase; 274fcf5ef2aSThomas Huth 2758128c8e8SPeter Maydell if (cpu_isar_feature(aa32_lob, cpu)) { 2768128c8e8SPeter Maydell /* 2778128c8e8SPeter Maydell * LTPSIZE is constant 4 if MVE not implemented, and resets 2788128c8e8SPeter Maydell * to an UNKNOWN value if MVE is implemented. We choose to 2798128c8e8SPeter Maydell * always reset to 4. 2808128c8e8SPeter Maydell */ 2818128c8e8SPeter Maydell env->v7m.ltpsize = 4; 28299c7834fSPeter Maydell /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ 28399c7834fSPeter Maydell env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; 28499c7834fSPeter Maydell env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; 2858128c8e8SPeter Maydell } 2868128c8e8SPeter Maydell 2871e577cc7SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 2881e577cc7SPeter Maydell env->v7m.secure = true; 2893b2e9344SPeter Maydell } else { 2903b2e9344SPeter Maydell /* This bit resets to 0 if security is supported, but 1 if 2913b2e9344SPeter Maydell * it is not. The bit is not present in v7M, but we set it 2923b2e9344SPeter Maydell * here so we can avoid having to make checks on it conditional 2933b2e9344SPeter Maydell * on ARM_FEATURE_V8 (we don't let the guest see the bit). 2943b2e9344SPeter Maydell */ 2953b2e9344SPeter Maydell env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; 29602ac2f7fSPeter Maydell /* 29702ac2f7fSPeter Maydell * Set NSACR to indicate "NS access permitted to everything"; 29802ac2f7fSPeter Maydell * this avoids having to have all the tests of it being 29902ac2f7fSPeter Maydell * conditional on ARM_FEATURE_M_SECURITY. Note also that from 30002ac2f7fSPeter Maydell * v8.1M the guest-visible value of NSACR in a CPU without the 30102ac2f7fSPeter Maydell * Security Extension is 0xcff. 30202ac2f7fSPeter Maydell */ 30302ac2f7fSPeter Maydell env->v7m.nsacr = 0xcff; 3041e577cc7SPeter Maydell } 3051e577cc7SPeter Maydell 3069d40cd8aSPeter Maydell /* In v7M the reset value of this bit is IMPDEF, but ARM recommends 3072c4da50dSPeter Maydell * that it resets to 1, so QEMU always does that rather than making 3089d40cd8aSPeter Maydell * it dependent on CPU model. In v8M it is RES1. 3092c4da50dSPeter Maydell */ 3109d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK; 3119d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK; 3129d40cd8aSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 3139d40cd8aSPeter Maydell /* in v8M the NONBASETHRDENA bit [0] is RES1 */ 3149d40cd8aSPeter Maydell env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3159d40cd8aSPeter Maydell env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK; 3169d40cd8aSPeter Maydell } 31722ab3460SJulia Suvorova if (!arm_feature(env, ARM_FEATURE_M_MAIN)) { 31822ab3460SJulia Suvorova env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK; 31922ab3460SJulia Suvorova env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK; 32022ab3460SJulia Suvorova } 3212c4da50dSPeter Maydell 3227fbc6a40SRichard Henderson if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 323d33abe82SPeter Maydell env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK; 324d33abe82SPeter Maydell env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK | 325d33abe82SPeter Maydell R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK; 326d33abe82SPeter Maydell } 327056f43dfSPeter Maydell /* Unlike A/R profile, M profile defines the reset LR value */ 328056f43dfSPeter Maydell env->regs[14] = 0xffffffff; 329056f43dfSPeter Maydell 33038e2a77cSPeter Maydell env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; 3317cda2149SPeter Maydell env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; 33238e2a77cSPeter Maydell 33338e2a77cSPeter Maydell /* Load the initial SP and PC from offset 0 and 4 in the vector table */ 33438e2a77cSPeter Maydell vecbase = env->v7m.vecbase[env->v7m.secure]; 33575ce72b7SPeter Maydell rom = rom_ptr_for_as(s->as, vecbase, 8); 336fcf5ef2aSThomas Huth if (rom) { 337fcf5ef2aSThomas Huth /* Address zero is covered by ROM which hasn't yet been 338fcf5ef2aSThomas Huth * copied into physical memory. 339fcf5ef2aSThomas Huth */ 340fcf5ef2aSThomas Huth initial_msp = ldl_p(rom); 341fcf5ef2aSThomas Huth initial_pc = ldl_p(rom + 4); 342fcf5ef2aSThomas Huth } else { 343fcf5ef2aSThomas Huth /* Address zero not covered by a ROM blob, or the ROM blob 344fcf5ef2aSThomas Huth * is in non-modifiable memory and this is a second reset after 345fcf5ef2aSThomas Huth * it got copied into memory. In the latter case, rom_ptr 346fcf5ef2aSThomas Huth * will return a NULL pointer and we should use ldl_phys instead. 347fcf5ef2aSThomas Huth */ 34838e2a77cSPeter Maydell initial_msp = ldl_phys(s->as, vecbase); 34938e2a77cSPeter Maydell initial_pc = ldl_phys(s->as, vecbase + 4); 350fcf5ef2aSThomas Huth } 351fcf5ef2aSThomas Huth 352fcf5ef2aSThomas Huth env->regs[13] = initial_msp & 0xFFFFFFFC; 353fcf5ef2aSThomas Huth env->regs[15] = initial_pc & ~1; 354fcf5ef2aSThomas Huth env->thumb = initial_pc & 1; 355fcf5ef2aSThomas Huth } 356fcf5ef2aSThomas Huth 357fcf5ef2aSThomas Huth /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently 358fcf5ef2aSThomas Huth * executing as AArch32 then check if highvecs are enabled and 359fcf5ef2aSThomas Huth * adjust the PC accordingly. 360fcf5ef2aSThomas Huth */ 361fcf5ef2aSThomas Huth if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { 362fcf5ef2aSThomas Huth env->regs[15] = 0xFFFF0000; 363fcf5ef2aSThomas Huth } 364fcf5ef2aSThomas Huth 365dc3c4c14SPeter Maydell /* M profile requires that reset clears the exclusive monitor; 366dc3c4c14SPeter Maydell * A profile does not, but clearing it makes more sense than having it 367dc3c4c14SPeter Maydell * set with an exclusive access on address zero. 368dc3c4c14SPeter Maydell */ 369dc3c4c14SPeter Maydell arm_clear_exclusive(env); 370dc3c4c14SPeter Maydell 371fcf5ef2aSThomas Huth env->vfp.xregs[ARM_VFP_FPEXC] = 0; 372fcf5ef2aSThomas Huth #endif 37369ceea64SPeter Maydell 3740e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA)) { 37569ceea64SPeter Maydell if (cpu->pmsav7_dregion > 0) { 3760e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 37762c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_NS], 0, 37862c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_NS]) 37962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 38062c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_NS], 0, 38162c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_NS]) 38262c58ee0SPeter Maydell * cpu->pmsav7_dregion); 38362c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 38462c58ee0SPeter Maydell memset(env->pmsav8.rbar[M_REG_S], 0, 38562c58ee0SPeter Maydell sizeof(*env->pmsav8.rbar[M_REG_S]) 38662c58ee0SPeter Maydell * cpu->pmsav7_dregion); 38762c58ee0SPeter Maydell memset(env->pmsav8.rlar[M_REG_S], 0, 38862c58ee0SPeter Maydell sizeof(*env->pmsav8.rlar[M_REG_S]) 38962c58ee0SPeter Maydell * cpu->pmsav7_dregion); 39062c58ee0SPeter Maydell } 3910e1a46bbSPeter Maydell } else if (arm_feature(env, ARM_FEATURE_V7)) { 39269ceea64SPeter Maydell memset(env->pmsav7.drbar, 0, 39369ceea64SPeter Maydell sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion); 39469ceea64SPeter Maydell memset(env->pmsav7.drsr, 0, 39569ceea64SPeter Maydell sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion); 39669ceea64SPeter Maydell memset(env->pmsav7.dracr, 0, 39769ceea64SPeter Maydell sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); 39869ceea64SPeter Maydell } 3990e1a46bbSPeter Maydell } 4001bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_NS] = 0; 4011bc04a88SPeter Maydell env->pmsav7.rnr[M_REG_S] = 0; 4024125e6feSPeter Maydell env->pmsav8.mair0[M_REG_NS] = 0; 4034125e6feSPeter Maydell env->pmsav8.mair0[M_REG_S] = 0; 4044125e6feSPeter Maydell env->pmsav8.mair1[M_REG_NS] = 0; 4054125e6feSPeter Maydell env->pmsav8.mair1[M_REG_S] = 0; 40669ceea64SPeter Maydell } 40769ceea64SPeter Maydell 4089901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 4099901c576SPeter Maydell if (cpu->sau_sregion > 0) { 4109901c576SPeter Maydell memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion); 4119901c576SPeter Maydell memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion); 4129901c576SPeter Maydell } 4139901c576SPeter Maydell env->sau.rnr = 0; 4149901c576SPeter Maydell /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what 4159901c576SPeter Maydell * the Cortex-M33 does. 4169901c576SPeter Maydell */ 4179901c576SPeter Maydell env->sau.ctrl = 0; 4189901c576SPeter Maydell } 4199901c576SPeter Maydell 420fcf5ef2aSThomas Huth set_flush_to_zero(1, &env->vfp.standard_fp_status); 421fcf5ef2aSThomas Huth set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); 422fcf5ef2aSThomas Huth set_default_nan_mode(1, &env->vfp.standard_fp_status); 423aaae563bSPeter Maydell set_default_nan_mode(1, &env->vfp.standard_fp_status_f16); 424fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 425fcf5ef2aSThomas Huth &env->vfp.fp_status); 426fcf5ef2aSThomas Huth set_float_detect_tininess(float_tininess_before_rounding, 427fcf5ef2aSThomas Huth &env->vfp.standard_fp_status); 428bcc531f0SPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 429bcc531f0SPeter Maydell &env->vfp.fp_status_f16); 430aaae563bSPeter Maydell set_float_detect_tininess(float_tininess_before_rounding, 431aaae563bSPeter Maydell &env->vfp.standard_fp_status_f16); 432fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 433fcf5ef2aSThomas Huth if (kvm_enabled()) { 434fcf5ef2aSThomas Huth kvm_arm_reset_vcpu(cpu); 435fcf5ef2aSThomas Huth } 436fcf5ef2aSThomas Huth #endif 437fcf5ef2aSThomas Huth 438fcf5ef2aSThomas Huth hw_breakpoint_update_all(cpu); 439fcf5ef2aSThomas Huth hw_watchpoint_update_all(cpu); 440a8a79c7aSRichard Henderson arm_rebuild_hflags(env); 441fcf5ef2aSThomas Huth } 442fcf5ef2aSThomas Huth 443*083afd18SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 444*083afd18SPhilippe Mathieu-Daudé 445310cedf3SRichard Henderson static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, 446be879556SRichard Henderson unsigned int target_el, 447be879556SRichard Henderson unsigned int cur_el, bool secure, 448be879556SRichard Henderson uint64_t hcr_el2) 449310cedf3SRichard Henderson { 450310cedf3SRichard Henderson CPUARMState *env = cs->env_ptr; 451310cedf3SRichard Henderson bool pstate_unmasked; 45216e07f78SRichard Henderson bool unmasked = false; 453310cedf3SRichard Henderson 454310cedf3SRichard Henderson /* 455310cedf3SRichard Henderson * Don't take exceptions if they target a lower EL. 456310cedf3SRichard Henderson * This check should catch any exceptions that would not be taken 457310cedf3SRichard Henderson * but left pending. 458310cedf3SRichard Henderson */ 459310cedf3SRichard Henderson if (cur_el > target_el) { 460310cedf3SRichard Henderson return false; 461310cedf3SRichard Henderson } 462310cedf3SRichard Henderson 463310cedf3SRichard Henderson switch (excp_idx) { 464310cedf3SRichard Henderson case EXCP_FIQ: 465310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_F); 466310cedf3SRichard Henderson break; 467310cedf3SRichard Henderson 468310cedf3SRichard Henderson case EXCP_IRQ: 469310cedf3SRichard Henderson pstate_unmasked = !(env->daif & PSTATE_I); 470310cedf3SRichard Henderson break; 471310cedf3SRichard Henderson 472310cedf3SRichard Henderson case EXCP_VFIQ: 473cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_FMO) || (hcr_el2 & HCR_TGE)) { 474cc974d5cSRémi Denis-Courmont /* VFIQs are only taken when hypervized. */ 475310cedf3SRichard Henderson return false; 476310cedf3SRichard Henderson } 477310cedf3SRichard Henderson return !(env->daif & PSTATE_F); 478310cedf3SRichard Henderson case EXCP_VIRQ: 479cc974d5cSRémi Denis-Courmont if (!(hcr_el2 & HCR_IMO) || (hcr_el2 & HCR_TGE)) { 480cc974d5cSRémi Denis-Courmont /* VIRQs are only taken when hypervized. */ 481310cedf3SRichard Henderson return false; 482310cedf3SRichard Henderson } 483310cedf3SRichard Henderson return !(env->daif & PSTATE_I); 484310cedf3SRichard Henderson default: 485310cedf3SRichard Henderson g_assert_not_reached(); 486310cedf3SRichard Henderson } 487310cedf3SRichard Henderson 488310cedf3SRichard Henderson /* 489310cedf3SRichard Henderson * Use the target EL, current execution state and SCR/HCR settings to 490310cedf3SRichard Henderson * determine whether the corresponding CPSR bit is used to mask the 491310cedf3SRichard Henderson * interrupt. 492310cedf3SRichard Henderson */ 493310cedf3SRichard Henderson if ((target_el > cur_el) && (target_el != 1)) { 494310cedf3SRichard Henderson /* Exceptions targeting a higher EL may not be maskable */ 495310cedf3SRichard Henderson if (arm_feature(env, ARM_FEATURE_AARCH64)) { 496310cedf3SRichard Henderson /* 497310cedf3SRichard Henderson * 64-bit masking rules are simple: exceptions to EL3 498310cedf3SRichard Henderson * can't be masked, and exceptions to EL2 can only be 499310cedf3SRichard Henderson * masked from Secure state. The HCR and SCR settings 500310cedf3SRichard Henderson * don't affect the masking logic, only the interrupt routing. 501310cedf3SRichard Henderson */ 502926c1b97SRémi Denis-Courmont if (target_el == 3 || !secure || (env->cp15.scr_el3 & SCR_EEL2)) { 50316e07f78SRichard Henderson unmasked = true; 504310cedf3SRichard Henderson } 505310cedf3SRichard Henderson } else { 506310cedf3SRichard Henderson /* 507310cedf3SRichard Henderson * The old 32-bit-only environment has a more complicated 508310cedf3SRichard Henderson * masking setup. HCR and SCR bits not only affect interrupt 509310cedf3SRichard Henderson * routing but also change the behaviour of masking. 510310cedf3SRichard Henderson */ 511310cedf3SRichard Henderson bool hcr, scr; 512310cedf3SRichard Henderson 513310cedf3SRichard Henderson switch (excp_idx) { 514310cedf3SRichard Henderson case EXCP_FIQ: 515310cedf3SRichard Henderson /* 516310cedf3SRichard Henderson * If FIQs are routed to EL3 or EL2 then there are cases where 517310cedf3SRichard Henderson * we override the CPSR.F in determining if the exception is 518310cedf3SRichard Henderson * masked or not. If neither of these are set then we fall back 519310cedf3SRichard Henderson * to the CPSR.F setting otherwise we further assess the state 520310cedf3SRichard Henderson * below. 521310cedf3SRichard Henderson */ 522310cedf3SRichard Henderson hcr = hcr_el2 & HCR_FMO; 523310cedf3SRichard Henderson scr = (env->cp15.scr_el3 & SCR_FIQ); 524310cedf3SRichard Henderson 525310cedf3SRichard Henderson /* 526310cedf3SRichard Henderson * When EL3 is 32-bit, the SCR.FW bit controls whether the 527310cedf3SRichard Henderson * CPSR.F bit masks FIQ interrupts when taken in non-secure 528310cedf3SRichard Henderson * state. If SCR.FW is set then FIQs can be masked by CPSR.F 529310cedf3SRichard Henderson * when non-secure but only when FIQs are only routed to EL3. 530310cedf3SRichard Henderson */ 531310cedf3SRichard Henderson scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr); 532310cedf3SRichard Henderson break; 533310cedf3SRichard Henderson case EXCP_IRQ: 534310cedf3SRichard Henderson /* 535310cedf3SRichard Henderson * When EL3 execution state is 32-bit, if HCR.IMO is set then 536310cedf3SRichard Henderson * we may override the CPSR.I masking when in non-secure state. 537310cedf3SRichard Henderson * The SCR.IRQ setting has already been taken into consideration 538310cedf3SRichard Henderson * when setting the target EL, so it does not have a further 539310cedf3SRichard Henderson * affect here. 540310cedf3SRichard Henderson */ 541310cedf3SRichard Henderson hcr = hcr_el2 & HCR_IMO; 542310cedf3SRichard Henderson scr = false; 543310cedf3SRichard Henderson break; 544310cedf3SRichard Henderson default: 545310cedf3SRichard Henderson g_assert_not_reached(); 546310cedf3SRichard Henderson } 547310cedf3SRichard Henderson 548310cedf3SRichard Henderson if ((scr || hcr) && !secure) { 54916e07f78SRichard Henderson unmasked = true; 550310cedf3SRichard Henderson } 551310cedf3SRichard Henderson } 552310cedf3SRichard Henderson } 553310cedf3SRichard Henderson 554310cedf3SRichard Henderson /* 555310cedf3SRichard Henderson * The PSTATE bits only mask the interrupt if we have not overriden the 556310cedf3SRichard Henderson * ability above. 557310cedf3SRichard Henderson */ 558310cedf3SRichard Henderson return unmasked || pstate_unmasked; 559310cedf3SRichard Henderson } 560310cedf3SRichard Henderson 561*083afd18SPhilippe Mathieu-Daudé static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 562fcf5ef2aSThomas Huth { 563fcf5ef2aSThomas Huth CPUClass *cc = CPU_GET_CLASS(cs); 564fcf5ef2aSThomas Huth CPUARMState *env = cs->env_ptr; 565fcf5ef2aSThomas Huth uint32_t cur_el = arm_current_el(env); 566fcf5ef2aSThomas Huth bool secure = arm_is_secure(env); 567be879556SRichard Henderson uint64_t hcr_el2 = arm_hcr_el2_eff(env); 568fcf5ef2aSThomas Huth uint32_t target_el; 569fcf5ef2aSThomas Huth uint32_t excp_idx; 570d63d0ec5SRichard Henderson 571d63d0ec5SRichard Henderson /* The prioritization of interrupts is IMPLEMENTATION DEFINED. */ 572fcf5ef2aSThomas Huth 573fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_FIQ) { 574fcf5ef2aSThomas Huth excp_idx = EXCP_FIQ; 575fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 576be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 577be879556SRichard Henderson cur_el, secure, hcr_el2)) { 578d63d0ec5SRichard Henderson goto found; 579fcf5ef2aSThomas Huth } 580fcf5ef2aSThomas Huth } 581fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_HARD) { 582fcf5ef2aSThomas Huth excp_idx = EXCP_IRQ; 583fcf5ef2aSThomas Huth target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure); 584be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 585be879556SRichard Henderson cur_el, secure, hcr_el2)) { 586d63d0ec5SRichard Henderson goto found; 587fcf5ef2aSThomas Huth } 588fcf5ef2aSThomas Huth } 589fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VIRQ) { 590fcf5ef2aSThomas Huth excp_idx = EXCP_VIRQ; 591fcf5ef2aSThomas Huth target_el = 1; 592be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 593be879556SRichard Henderson cur_el, secure, hcr_el2)) { 594d63d0ec5SRichard Henderson goto found; 595fcf5ef2aSThomas Huth } 596fcf5ef2aSThomas Huth } 597fcf5ef2aSThomas Huth if (interrupt_request & CPU_INTERRUPT_VFIQ) { 598fcf5ef2aSThomas Huth excp_idx = EXCP_VFIQ; 599fcf5ef2aSThomas Huth target_el = 1; 600be879556SRichard Henderson if (arm_excp_unmasked(cs, excp_idx, target_el, 601be879556SRichard Henderson cur_el, secure, hcr_el2)) { 602d63d0ec5SRichard Henderson goto found; 603d63d0ec5SRichard Henderson } 604d63d0ec5SRichard Henderson } 605d63d0ec5SRichard Henderson return false; 606d63d0ec5SRichard Henderson 607d63d0ec5SRichard Henderson found: 608fcf5ef2aSThomas Huth cs->exception_index = excp_idx; 609fcf5ef2aSThomas Huth env->exception.target_el = target_el; 61078271684SClaudio Fontana cc->tcg_ops->do_interrupt(cs); 611d63d0ec5SRichard Henderson return true; 612fcf5ef2aSThomas Huth } 613*083afd18SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 614fcf5ef2aSThomas Huth 61589430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu) 61689430fc6SPeter Maydell { 61789430fc6SPeter Maydell /* 61889430fc6SPeter Maydell * Update the interrupt level for VIRQ, which is the logical OR of 61989430fc6SPeter Maydell * the HCR_EL2.VI bit and the input line level from the GIC. 62089430fc6SPeter Maydell */ 62189430fc6SPeter Maydell CPUARMState *env = &cpu->env; 62289430fc6SPeter Maydell CPUState *cs = CPU(cpu); 62389430fc6SPeter Maydell 62489430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VI) || 62589430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VIRQ); 62689430fc6SPeter Maydell 62789430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) { 62889430fc6SPeter Maydell if (new_state) { 62989430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VIRQ); 63089430fc6SPeter Maydell } else { 63189430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ); 63289430fc6SPeter Maydell } 63389430fc6SPeter Maydell } 63489430fc6SPeter Maydell } 63589430fc6SPeter Maydell 63689430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu) 63789430fc6SPeter Maydell { 63889430fc6SPeter Maydell /* 63989430fc6SPeter Maydell * Update the interrupt level for VFIQ, which is the logical OR of 64089430fc6SPeter Maydell * the HCR_EL2.VF bit and the input line level from the GIC. 64189430fc6SPeter Maydell */ 64289430fc6SPeter Maydell CPUARMState *env = &cpu->env; 64389430fc6SPeter Maydell CPUState *cs = CPU(cpu); 64489430fc6SPeter Maydell 64589430fc6SPeter Maydell bool new_state = (env->cp15.hcr_el2 & HCR_VF) || 64689430fc6SPeter Maydell (env->irq_line_state & CPU_INTERRUPT_VFIQ); 64789430fc6SPeter Maydell 64889430fc6SPeter Maydell if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) { 64989430fc6SPeter Maydell if (new_state) { 65089430fc6SPeter Maydell cpu_interrupt(cs, CPU_INTERRUPT_VFIQ); 65189430fc6SPeter Maydell } else { 65289430fc6SPeter Maydell cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ); 65389430fc6SPeter Maydell } 65489430fc6SPeter Maydell } 65589430fc6SPeter Maydell } 65689430fc6SPeter Maydell 657fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 658fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level) 659fcf5ef2aSThomas Huth { 660fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 661fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 662fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 663fcf5ef2aSThomas Huth static const int mask[] = { 664fcf5ef2aSThomas Huth [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, 665fcf5ef2aSThomas Huth [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, 666fcf5ef2aSThomas Huth [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, 667fcf5ef2aSThomas Huth [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ 668fcf5ef2aSThomas Huth }; 669fcf5ef2aSThomas Huth 670ed89f078SPeter Maydell if (level) { 671ed89f078SPeter Maydell env->irq_line_state |= mask[irq]; 672ed89f078SPeter Maydell } else { 673ed89f078SPeter Maydell env->irq_line_state &= ~mask[irq]; 674ed89f078SPeter Maydell } 675ed89f078SPeter Maydell 676fcf5ef2aSThomas Huth switch (irq) { 677fcf5ef2aSThomas Huth case ARM_CPU_VIRQ: 67889430fc6SPeter Maydell assert(arm_feature(env, ARM_FEATURE_EL2)); 67989430fc6SPeter Maydell arm_cpu_update_virq(cpu); 68089430fc6SPeter Maydell break; 681fcf5ef2aSThomas Huth case ARM_CPU_VFIQ: 682fcf5ef2aSThomas Huth assert(arm_feature(env, ARM_FEATURE_EL2)); 68389430fc6SPeter Maydell arm_cpu_update_vfiq(cpu); 68489430fc6SPeter Maydell break; 685fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 686fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 687fcf5ef2aSThomas Huth if (level) { 688fcf5ef2aSThomas Huth cpu_interrupt(cs, mask[irq]); 689fcf5ef2aSThomas Huth } else { 690fcf5ef2aSThomas Huth cpu_reset_interrupt(cs, mask[irq]); 691fcf5ef2aSThomas Huth } 692fcf5ef2aSThomas Huth break; 693fcf5ef2aSThomas Huth default: 694fcf5ef2aSThomas Huth g_assert_not_reached(); 695fcf5ef2aSThomas Huth } 696fcf5ef2aSThomas Huth } 697fcf5ef2aSThomas Huth 698fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) 699fcf5ef2aSThomas Huth { 700fcf5ef2aSThomas Huth #ifdef CONFIG_KVM 701fcf5ef2aSThomas Huth ARMCPU *cpu = opaque; 702ed89f078SPeter Maydell CPUARMState *env = &cpu->env; 703fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 704ed89f078SPeter Maydell uint32_t linestate_bit; 705f6530926SEric Auger int irq_id; 706fcf5ef2aSThomas Huth 707fcf5ef2aSThomas Huth switch (irq) { 708fcf5ef2aSThomas Huth case ARM_CPU_IRQ: 709f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_IRQ; 710ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_HARD; 711fcf5ef2aSThomas Huth break; 712fcf5ef2aSThomas Huth case ARM_CPU_FIQ: 713f6530926SEric Auger irq_id = KVM_ARM_IRQ_CPU_FIQ; 714ed89f078SPeter Maydell linestate_bit = CPU_INTERRUPT_FIQ; 715fcf5ef2aSThomas Huth break; 716fcf5ef2aSThomas Huth default: 717fcf5ef2aSThomas Huth g_assert_not_reached(); 718fcf5ef2aSThomas Huth } 719ed89f078SPeter Maydell 720ed89f078SPeter Maydell if (level) { 721ed89f078SPeter Maydell env->irq_line_state |= linestate_bit; 722ed89f078SPeter Maydell } else { 723ed89f078SPeter Maydell env->irq_line_state &= ~linestate_bit; 724ed89f078SPeter Maydell } 725f6530926SEric Auger kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level); 726fcf5ef2aSThomas Huth #endif 727fcf5ef2aSThomas Huth } 728fcf5ef2aSThomas Huth 729fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs) 730fcf5ef2aSThomas Huth { 731fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 732fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 733fcf5ef2aSThomas Huth 734fcf5ef2aSThomas Huth cpu_synchronize_state(cs); 735fcf5ef2aSThomas Huth return arm_cpu_data_is_big_endian(env); 736fcf5ef2aSThomas Huth } 737fcf5ef2aSThomas Huth 738fcf5ef2aSThomas Huth #endif 739fcf5ef2aSThomas Huth 740fcf5ef2aSThomas Huth static int 741fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info) 742fcf5ef2aSThomas Huth { 743fcf5ef2aSThomas Huth return print_insn_arm(pc | 1, info); 744fcf5ef2aSThomas Huth } 745fcf5ef2aSThomas Huth 746fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) 747fcf5ef2aSThomas Huth { 748fcf5ef2aSThomas Huth ARMCPU *ac = ARM_CPU(cpu); 749fcf5ef2aSThomas Huth CPUARMState *env = &ac->env; 7507bcdbf51SRichard Henderson bool sctlr_b; 751fcf5ef2aSThomas Huth 752fcf5ef2aSThomas Huth if (is_a64(env)) { 753fcf5ef2aSThomas Huth /* We might not be compiled with the A64 disassembler 754fcf5ef2aSThomas Huth * because it needs a C++ compiler. Leave print_insn 755fcf5ef2aSThomas Huth * unset in this case to use the caller default behaviour. 756fcf5ef2aSThomas Huth */ 757fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS) 758fcf5ef2aSThomas Huth info->print_insn = print_insn_arm_a64; 759fcf5ef2aSThomas Huth #endif 760110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM64; 76115fa1a0aSRichard Henderson info->cap_insn_unit = 4; 76215fa1a0aSRichard Henderson info->cap_insn_split = 4; 763110f6c70SRichard Henderson } else { 764110f6c70SRichard Henderson int cap_mode; 765110f6c70SRichard Henderson if (env->thumb) { 766fcf5ef2aSThomas Huth info->print_insn = print_insn_thumb1; 76715fa1a0aSRichard Henderson info->cap_insn_unit = 2; 76815fa1a0aSRichard Henderson info->cap_insn_split = 4; 769110f6c70SRichard Henderson cap_mode = CS_MODE_THUMB; 770fcf5ef2aSThomas Huth } else { 771fcf5ef2aSThomas Huth info->print_insn = print_insn_arm; 77215fa1a0aSRichard Henderson info->cap_insn_unit = 4; 77315fa1a0aSRichard Henderson info->cap_insn_split = 4; 774110f6c70SRichard Henderson cap_mode = CS_MODE_ARM; 775fcf5ef2aSThomas Huth } 776110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_V8)) { 777110f6c70SRichard Henderson cap_mode |= CS_MODE_V8; 778110f6c70SRichard Henderson } 779110f6c70SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 780110f6c70SRichard Henderson cap_mode |= CS_MODE_MCLASS; 781110f6c70SRichard Henderson } 782110f6c70SRichard Henderson info->cap_arch = CS_ARCH_ARM; 783110f6c70SRichard Henderson info->cap_mode = cap_mode; 784fcf5ef2aSThomas Huth } 7857bcdbf51SRichard Henderson 7867bcdbf51SRichard Henderson sctlr_b = arm_sctlr_b(env); 7877bcdbf51SRichard Henderson if (bswap_code(sctlr_b)) { 788fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN 789fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_LITTLE; 790fcf5ef2aSThomas Huth #else 791fcf5ef2aSThomas Huth info->endian = BFD_ENDIAN_BIG; 792fcf5ef2aSThomas Huth #endif 793fcf5ef2aSThomas Huth } 794f7478a92SJulian Brown info->flags &= ~INSN_ARM_BE32; 7957bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY 7967bcdbf51SRichard Henderson if (sctlr_b) { 797f7478a92SJulian Brown info->flags |= INSN_ARM_BE32; 798f7478a92SJulian Brown } 7997bcdbf51SRichard Henderson #endif 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth 80286480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 80386480615SPhilippe Mathieu-Daudé 80486480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 80586480615SPhilippe Mathieu-Daudé { 80686480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 80786480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 80886480615SPhilippe Mathieu-Daudé uint32_t psr = pstate_read(env); 80986480615SPhilippe Mathieu-Daudé int i; 81086480615SPhilippe Mathieu-Daudé int el = arm_current_el(env); 81186480615SPhilippe Mathieu-Daudé const char *ns_status; 81286480615SPhilippe Mathieu-Daudé 81386480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 81486480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 81586480615SPhilippe Mathieu-Daudé if (i == 31) { 81686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); 81786480615SPhilippe Mathieu-Daudé } else { 81886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], 81986480615SPhilippe Mathieu-Daudé (i + 2) % 3 ? " " : "\n"); 82086480615SPhilippe Mathieu-Daudé } 82186480615SPhilippe Mathieu-Daudé } 82286480615SPhilippe Mathieu-Daudé 82386480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { 82486480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 82586480615SPhilippe Mathieu-Daudé } else { 82686480615SPhilippe Mathieu-Daudé ns_status = ""; 82786480615SPhilippe Mathieu-Daudé } 82886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", 82986480615SPhilippe Mathieu-Daudé psr, 83086480615SPhilippe Mathieu-Daudé psr & PSTATE_N ? 'N' : '-', 83186480615SPhilippe Mathieu-Daudé psr & PSTATE_Z ? 'Z' : '-', 83286480615SPhilippe Mathieu-Daudé psr & PSTATE_C ? 'C' : '-', 83386480615SPhilippe Mathieu-Daudé psr & PSTATE_V ? 'V' : '-', 83486480615SPhilippe Mathieu-Daudé ns_status, 83586480615SPhilippe Mathieu-Daudé el, 83686480615SPhilippe Mathieu-Daudé psr & PSTATE_SP ? 'h' : 't'); 83786480615SPhilippe Mathieu-Daudé 83886480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_bti, cpu)) { 83986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); 84086480615SPhilippe Mathieu-Daudé } 84186480615SPhilippe Mathieu-Daudé if (!(flags & CPU_DUMP_FPU)) { 84286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 84386480615SPhilippe Mathieu-Daudé return; 84486480615SPhilippe Mathieu-Daudé } 84586480615SPhilippe Mathieu-Daudé if (fp_exception_el(env, el) != 0) { 84686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPU disabled\n"); 84786480615SPhilippe Mathieu-Daudé return; 84886480615SPhilippe Mathieu-Daudé } 84986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", 85086480615SPhilippe Mathieu-Daudé vfp_get_fpcr(env), vfp_get_fpsr(env)); 85186480615SPhilippe Mathieu-Daudé 85286480615SPhilippe Mathieu-Daudé if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { 85386480615SPhilippe Mathieu-Daudé int j, zcr_len = sve_zcr_len_for_el(env, el); 85486480615SPhilippe Mathieu-Daudé 85586480615SPhilippe Mathieu-Daudé for (i = 0; i <= FFR_PRED_NUM; i++) { 85686480615SPhilippe Mathieu-Daudé bool eol; 85786480615SPhilippe Mathieu-Daudé if (i == FFR_PRED_NUM) { 85886480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FFR="); 85986480615SPhilippe Mathieu-Daudé /* It's last, so end the line. */ 86086480615SPhilippe Mathieu-Daudé eol = true; 86186480615SPhilippe Mathieu-Daudé } else { 86286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "P%02d=", i); 86386480615SPhilippe Mathieu-Daudé switch (zcr_len) { 86486480615SPhilippe Mathieu-Daudé case 0: 86586480615SPhilippe Mathieu-Daudé eol = i % 8 == 7; 86686480615SPhilippe Mathieu-Daudé break; 86786480615SPhilippe Mathieu-Daudé case 1: 86886480615SPhilippe Mathieu-Daudé eol = i % 6 == 5; 86986480615SPhilippe Mathieu-Daudé break; 87086480615SPhilippe Mathieu-Daudé case 2: 87186480615SPhilippe Mathieu-Daudé case 3: 87286480615SPhilippe Mathieu-Daudé eol = i % 3 == 2; 87386480615SPhilippe Mathieu-Daudé break; 87486480615SPhilippe Mathieu-Daudé default: 87586480615SPhilippe Mathieu-Daudé /* More than one quadword per predicate. */ 87686480615SPhilippe Mathieu-Daudé eol = true; 87786480615SPhilippe Mathieu-Daudé break; 87886480615SPhilippe Mathieu-Daudé } 87986480615SPhilippe Mathieu-Daudé } 88086480615SPhilippe Mathieu-Daudé for (j = zcr_len / 4; j >= 0; j--) { 88186480615SPhilippe Mathieu-Daudé int digits; 88286480615SPhilippe Mathieu-Daudé if (j * 4 + 4 <= zcr_len + 1) { 88386480615SPhilippe Mathieu-Daudé digits = 16; 88486480615SPhilippe Mathieu-Daudé } else { 88586480615SPhilippe Mathieu-Daudé digits = (zcr_len % 4 + 1) * 4; 88686480615SPhilippe Mathieu-Daudé } 88786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%0*" PRIx64 "%s", digits, 88886480615SPhilippe Mathieu-Daudé env->vfp.pregs[i].p[j], 88986480615SPhilippe Mathieu-Daudé j ? ":" : eol ? "\n" : " "); 89086480615SPhilippe Mathieu-Daudé } 89186480615SPhilippe Mathieu-Daudé } 89286480615SPhilippe Mathieu-Daudé 89386480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 89486480615SPhilippe Mathieu-Daudé if (zcr_len == 0) { 89586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", 89686480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[1], 89786480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); 89886480615SPhilippe Mathieu-Daudé } else if (zcr_len == 1) { 89986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 90086480615SPhilippe Mathieu-Daudé ":%016" PRIx64 ":%016" PRIx64 "\n", 90186480615SPhilippe Mathieu-Daudé i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], 90286480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); 90386480615SPhilippe Mathieu-Daudé } else { 90486480615SPhilippe Mathieu-Daudé for (j = zcr_len; j >= 0; j--) { 90586480615SPhilippe Mathieu-Daudé bool odd = (zcr_len - j) % 2 != 0; 90686480615SPhilippe Mathieu-Daudé if (j == zcr_len) { 90786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); 90886480615SPhilippe Mathieu-Daudé } else if (!odd) { 90986480615SPhilippe Mathieu-Daudé if (j > 0) { 91086480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x-%x]=", j, j - 1); 91186480615SPhilippe Mathieu-Daudé } else { 91286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " [%x]=", j); 91386480615SPhilippe Mathieu-Daudé } 91486480615SPhilippe Mathieu-Daudé } 91586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", 91686480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2 + 1], 91786480615SPhilippe Mathieu-Daudé env->vfp.zregs[i].d[j * 2], 91886480615SPhilippe Mathieu-Daudé odd || j == 0 ? "\n" : ":"); 91986480615SPhilippe Mathieu-Daudé } 92086480615SPhilippe Mathieu-Daudé } 92186480615SPhilippe Mathieu-Daudé } 92286480615SPhilippe Mathieu-Daudé } else { 92386480615SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 92486480615SPhilippe Mathieu-Daudé uint64_t *q = aa64_vfp_qreg(env, i); 92586480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", 92686480615SPhilippe Mathieu-Daudé i, q[1], q[0], (i & 1 ? "\n" : " ")); 92786480615SPhilippe Mathieu-Daudé } 92886480615SPhilippe Mathieu-Daudé } 92986480615SPhilippe Mathieu-Daudé } 93086480615SPhilippe Mathieu-Daudé 93186480615SPhilippe Mathieu-Daudé #else 93286480615SPhilippe Mathieu-Daudé 93386480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) 93486480615SPhilippe Mathieu-Daudé { 93586480615SPhilippe Mathieu-Daudé g_assert_not_reached(); 93686480615SPhilippe Mathieu-Daudé } 93786480615SPhilippe Mathieu-Daudé 93886480615SPhilippe Mathieu-Daudé #endif 93986480615SPhilippe Mathieu-Daudé 94086480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) 94186480615SPhilippe Mathieu-Daudé { 94286480615SPhilippe Mathieu-Daudé ARMCPU *cpu = ARM_CPU(cs); 94386480615SPhilippe Mathieu-Daudé CPUARMState *env = &cpu->env; 94486480615SPhilippe Mathieu-Daudé int i; 94586480615SPhilippe Mathieu-Daudé 94686480615SPhilippe Mathieu-Daudé if (is_a64(env)) { 94786480615SPhilippe Mathieu-Daudé aarch64_cpu_dump_state(cs, f, flags); 94886480615SPhilippe Mathieu-Daudé return; 94986480615SPhilippe Mathieu-Daudé } 95086480615SPhilippe Mathieu-Daudé 95186480615SPhilippe Mathieu-Daudé for (i = 0; i < 16; i++) { 95286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); 95386480615SPhilippe Mathieu-Daudé if ((i % 4) == 3) { 95486480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "\n"); 95586480615SPhilippe Mathieu-Daudé } else { 95686480615SPhilippe Mathieu-Daudé qemu_fprintf(f, " "); 95786480615SPhilippe Mathieu-Daudé } 95886480615SPhilippe Mathieu-Daudé } 95986480615SPhilippe Mathieu-Daudé 96086480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M)) { 96186480615SPhilippe Mathieu-Daudé uint32_t xpsr = xpsr_read(env); 96286480615SPhilippe Mathieu-Daudé const char *mode; 96386480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 96486480615SPhilippe Mathieu-Daudé 96586480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 96686480615SPhilippe Mathieu-Daudé ns_status = env->v7m.secure ? "S " : "NS "; 96786480615SPhilippe Mathieu-Daudé } 96886480615SPhilippe Mathieu-Daudé 96986480615SPhilippe Mathieu-Daudé if (xpsr & XPSR_EXCP) { 97086480615SPhilippe Mathieu-Daudé mode = "handler"; 97186480615SPhilippe Mathieu-Daudé } else { 97286480615SPhilippe Mathieu-Daudé if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { 97386480615SPhilippe Mathieu-Daudé mode = "unpriv-thread"; 97486480615SPhilippe Mathieu-Daudé } else { 97586480615SPhilippe Mathieu-Daudé mode = "priv-thread"; 97686480615SPhilippe Mathieu-Daudé } 97786480615SPhilippe Mathieu-Daudé } 97886480615SPhilippe Mathieu-Daudé 97986480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", 98086480615SPhilippe Mathieu-Daudé xpsr, 98186480615SPhilippe Mathieu-Daudé xpsr & XPSR_N ? 'N' : '-', 98286480615SPhilippe Mathieu-Daudé xpsr & XPSR_Z ? 'Z' : '-', 98386480615SPhilippe Mathieu-Daudé xpsr & XPSR_C ? 'C' : '-', 98486480615SPhilippe Mathieu-Daudé xpsr & XPSR_V ? 'V' : '-', 98586480615SPhilippe Mathieu-Daudé xpsr & XPSR_T ? 'T' : 'A', 98686480615SPhilippe Mathieu-Daudé ns_status, 98786480615SPhilippe Mathieu-Daudé mode); 98886480615SPhilippe Mathieu-Daudé } else { 98986480615SPhilippe Mathieu-Daudé uint32_t psr = cpsr_read(env); 99086480615SPhilippe Mathieu-Daudé const char *ns_status = ""; 99186480615SPhilippe Mathieu-Daudé 99286480615SPhilippe Mathieu-Daudé if (arm_feature(env, ARM_FEATURE_EL3) && 99386480615SPhilippe Mathieu-Daudé (psr & CPSR_M) != ARM_CPU_MODE_MON) { 99486480615SPhilippe Mathieu-Daudé ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; 99586480615SPhilippe Mathieu-Daudé } 99686480615SPhilippe Mathieu-Daudé 99786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", 99886480615SPhilippe Mathieu-Daudé psr, 99986480615SPhilippe Mathieu-Daudé psr & CPSR_N ? 'N' : '-', 100086480615SPhilippe Mathieu-Daudé psr & CPSR_Z ? 'Z' : '-', 100186480615SPhilippe Mathieu-Daudé psr & CPSR_C ? 'C' : '-', 100286480615SPhilippe Mathieu-Daudé psr & CPSR_V ? 'V' : '-', 100386480615SPhilippe Mathieu-Daudé psr & CPSR_T ? 'T' : 'A', 100486480615SPhilippe Mathieu-Daudé ns_status, 100586480615SPhilippe Mathieu-Daudé aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); 100686480615SPhilippe Mathieu-Daudé } 100786480615SPhilippe Mathieu-Daudé 100886480615SPhilippe Mathieu-Daudé if (flags & CPU_DUMP_FPU) { 100986480615SPhilippe Mathieu-Daudé int numvfpregs = 0; 1010a6627f5fSRichard Henderson if (cpu_isar_feature(aa32_simd_r32, cpu)) { 1011a6627f5fSRichard Henderson numvfpregs = 32; 10127fbc6a40SRichard Henderson } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { 1013a6627f5fSRichard Henderson numvfpregs = 16; 101486480615SPhilippe Mathieu-Daudé } 101586480615SPhilippe Mathieu-Daudé for (i = 0; i < numvfpregs; i++) { 101686480615SPhilippe Mathieu-Daudé uint64_t v = *aa32_vfp_dreg(env, i); 101786480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", 101886480615SPhilippe Mathieu-Daudé i * 2, (uint32_t)v, 101986480615SPhilippe Mathieu-Daudé i * 2 + 1, (uint32_t)(v >> 32), 102086480615SPhilippe Mathieu-Daudé i, v); 102186480615SPhilippe Mathieu-Daudé } 102286480615SPhilippe Mathieu-Daudé qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); 1023aa291908SPeter Maydell if (cpu_isar_feature(aa32_mve, cpu)) { 1024aa291908SPeter Maydell qemu_fprintf(f, "VPR: %08x\n", env->v7m.vpr); 1025aa291908SPeter Maydell } 102686480615SPhilippe Mathieu-Daudé } 102786480615SPhilippe Mathieu-Daudé } 102886480615SPhilippe Mathieu-Daudé 102946de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) 103046de5913SIgor Mammedov { 103146de5913SIgor Mammedov uint32_t Aff1 = idx / clustersz; 103246de5913SIgor Mammedov uint32_t Aff0 = idx % clustersz; 103346de5913SIgor Mammedov return (Aff1 << ARM_AFF1_SHIFT) | Aff0; 103446de5913SIgor Mammedov } 103546de5913SIgor Mammedov 1036ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data) 1037ac87e507SPeter Maydell { 1038ac87e507SPeter Maydell /* 1039ac87e507SPeter Maydell * Destroy function for cpu->cp_regs hashtable data entries. 1040ac87e507SPeter Maydell * We must free the name string because it was g_strdup()ed in 1041ac87e507SPeter Maydell * add_cpreg_to_hashtable(). It's OK to cast away the 'const' 1042ac87e507SPeter Maydell * from r->name because we know we definitely allocated it. 1043ac87e507SPeter Maydell */ 1044ac87e507SPeter Maydell ARMCPRegInfo *r = data; 1045ac87e507SPeter Maydell 1046ac87e507SPeter Maydell g_free((void *)r->name); 1047ac87e507SPeter Maydell g_free(r); 1048ac87e507SPeter Maydell } 1049ac87e507SPeter Maydell 1050fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj) 1051fcf5ef2aSThomas Huth { 1052fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1053fcf5ef2aSThomas Huth 10547506ed90SRichard Henderson cpu_set_cpustate_pointers(cpu); 1055fcf5ef2aSThomas Huth cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, 1056ac87e507SPeter Maydell g_free, cpreg_hashtable_data_destroy); 1057fcf5ef2aSThomas Huth 1058b5c53d1bSAaron Lindsay QLIST_INIT(&cpu->pre_el_change_hooks); 105908267487SAaron Lindsay QLIST_INIT(&cpu->el_change_hooks); 106008267487SAaron Lindsay 1061b3d52804SRichard Henderson #ifdef CONFIG_USER_ONLY 1062b3d52804SRichard Henderson # ifdef TARGET_AARCH64 1063b3d52804SRichard Henderson /* 1064b3d52804SRichard Henderson * The linux kernel defaults to 512-bit vectors, when sve is supported. 1065b3d52804SRichard Henderson * See documentation for /proc/sys/abi/sve_default_vector_length, and 1066b3d52804SRichard Henderson * our corresponding sve-default-vector-length cpu property. 1067b3d52804SRichard Henderson */ 1068b3d52804SRichard Henderson cpu->sve_default_vq = 4; 1069b3d52804SRichard Henderson # endif 1070b3d52804SRichard Henderson #else 1071fcf5ef2aSThomas Huth /* Our inbound IRQ and FIQ lines */ 1072fcf5ef2aSThomas Huth if (kvm_enabled()) { 1073fcf5ef2aSThomas Huth /* VIRQ and VFIQ are unused with KVM but we add them to maintain 1074fcf5ef2aSThomas Huth * the same interface as non-KVM CPUs. 1075fcf5ef2aSThomas Huth */ 1076fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); 1077fcf5ef2aSThomas Huth } else { 1078fcf5ef2aSThomas Huth qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); 1079fcf5ef2aSThomas Huth } 1080fcf5ef2aSThomas Huth 1081fcf5ef2aSThomas Huth qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, 1082fcf5ef2aSThomas Huth ARRAY_SIZE(cpu->gt_timer_outputs)); 1083aa1b3111SPeter Maydell 1084aa1b3111SPeter Maydell qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt, 1085aa1b3111SPeter Maydell "gicv3-maintenance-interrupt", 1); 108607f48730SAndrew Jones qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt, 108707f48730SAndrew Jones "pmu-interrupt", 1); 1088fcf5ef2aSThomas Huth #endif 1089fcf5ef2aSThomas Huth 1090fcf5ef2aSThomas Huth /* DTB consumers generally don't in fact care what the 'compatible' 1091fcf5ef2aSThomas Huth * string is, so always provide some string and trust that a hypothetical 1092fcf5ef2aSThomas Huth * picky DTB consumer will also provide a helpful error message. 1093fcf5ef2aSThomas Huth */ 1094fcf5ef2aSThomas Huth cpu->dtb_compatible = "qemu,unknown"; 1095fcf5ef2aSThomas Huth cpu->psci_version = 1; /* By default assume PSCI v0.1 */ 1096fcf5ef2aSThomas Huth cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; 1097fcf5ef2aSThomas Huth 1098fcf5ef2aSThomas Huth if (tcg_enabled()) { 1099fcf5ef2aSThomas Huth cpu->psci_version = 2; /* TCG implements PSCI 0.2 */ 1100fcf5ef2aSThomas Huth } 1101fcf5ef2aSThomas Huth } 1102fcf5ef2aSThomas Huth 110396eec6b2SAndrew Jeffery static Property arm_cpu_gt_cntfrq_property = 110496eec6b2SAndrew Jeffery DEFINE_PROP_UINT64("cntfrq", ARMCPU, gt_cntfrq_hz, 110596eec6b2SAndrew Jeffery NANOSECONDS_PER_SECOND / GTIMER_SCALE); 110696eec6b2SAndrew Jeffery 1107fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property = 1108fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); 1109fcf5ef2aSThomas Huth 1110fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property = 1111fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); 1112fcf5ef2aSThomas Huth 1113fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property = 1114fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); 1115fcf5ef2aSThomas Huth 111645ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1117c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property = 1118c25bd18aSPeter Maydell DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); 1119c25bd18aSPeter Maydell 1120fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property = 1121fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); 112245ca3a14SRichard Henderson #endif 1123fcf5ef2aSThomas Huth 11243a062d57SJulian Brown static Property arm_cpu_cfgend_property = 11253a062d57SJulian Brown DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false); 11263a062d57SJulian Brown 112797a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property = 112897a28b0eSPeter Maydell DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true); 112997a28b0eSPeter Maydell 113097a28b0eSPeter Maydell static Property arm_cpu_has_neon_property = 113197a28b0eSPeter Maydell DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true); 113297a28b0eSPeter Maydell 1133ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property = 1134ea90db0aSPeter Maydell DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true); 1135ea90db0aSPeter Maydell 1136fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property = 1137fcf5ef2aSThomas Huth DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true); 1138fcf5ef2aSThomas Huth 11398d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value, 11408d92e26bSPeter Maydell * because the CPU initfn will have already set cpu->pmsav7_dregion to 11418d92e26bSPeter Maydell * the right value for that particular CPU type, and we don't want 11428d92e26bSPeter Maydell * to override that with an incorrect constant value. 11438d92e26bSPeter Maydell */ 1144fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property = 11458d92e26bSPeter Maydell DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU, 11468d92e26bSPeter Maydell pmsav7_dregion, 11478d92e26bSPeter Maydell qdev_prop_uint32, uint32_t); 1148fcf5ef2aSThomas Huth 1149ae502508SAndrew Jones static bool arm_get_pmu(Object *obj, Error **errp) 1150ae502508SAndrew Jones { 1151ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1152ae502508SAndrew Jones 1153ae502508SAndrew Jones return cpu->has_pmu; 1154ae502508SAndrew Jones } 1155ae502508SAndrew Jones 1156ae502508SAndrew Jones static void arm_set_pmu(Object *obj, bool value, Error **errp) 1157ae502508SAndrew Jones { 1158ae502508SAndrew Jones ARMCPU *cpu = ARM_CPU(obj); 1159ae502508SAndrew Jones 1160ae502508SAndrew Jones if (value) { 11617d20e681SPhilippe Mathieu-Daudé if (kvm_enabled() && !kvm_arm_pmu_supported()) { 1162ae502508SAndrew Jones error_setg(errp, "'pmu' feature not supported by KVM on this host"); 1163ae502508SAndrew Jones return; 1164ae502508SAndrew Jones } 1165ae502508SAndrew Jones set_feature(&cpu->env, ARM_FEATURE_PMU); 1166ae502508SAndrew Jones } else { 1167ae502508SAndrew Jones unset_feature(&cpu->env, ARM_FEATURE_PMU); 1168ae502508SAndrew Jones } 1169ae502508SAndrew Jones cpu->has_pmu = value; 1170ae502508SAndrew Jones } 1171ae502508SAndrew Jones 11727def8754SAndrew Jeffery unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) 11737def8754SAndrew Jeffery { 117496eec6b2SAndrew Jeffery /* 117596eec6b2SAndrew Jeffery * The exact approach to calculating guest ticks is: 117696eec6b2SAndrew Jeffery * 117796eec6b2SAndrew Jeffery * muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), cpu->gt_cntfrq_hz, 117896eec6b2SAndrew Jeffery * NANOSECONDS_PER_SECOND); 117996eec6b2SAndrew Jeffery * 118096eec6b2SAndrew Jeffery * We don't do that. Rather we intentionally use integer division 118196eec6b2SAndrew Jeffery * truncation below and in the caller for the conversion of host monotonic 118296eec6b2SAndrew Jeffery * time to guest ticks to provide the exact inverse for the semantics of 118396eec6b2SAndrew Jeffery * the QEMUTimer scale factor. QEMUTimer's scale facter is an integer, so 118496eec6b2SAndrew Jeffery * it loses precision when representing frequencies where 118596eec6b2SAndrew Jeffery * `(NANOSECONDS_PER_SECOND % cpu->gt_cntfrq) > 0` holds. Failing to 118696eec6b2SAndrew Jeffery * provide an exact inverse leads to scheduling timers with negative 118796eec6b2SAndrew Jeffery * periods, which in turn leads to sticky behaviour in the guest. 118896eec6b2SAndrew Jeffery * 118996eec6b2SAndrew Jeffery * Finally, CNTFRQ is effectively capped at 1GHz to ensure our scale factor 119096eec6b2SAndrew Jeffery * cannot become zero. 119196eec6b2SAndrew Jeffery */ 11927def8754SAndrew Jeffery return NANOSECONDS_PER_SECOND > cpu->gt_cntfrq_hz ? 11937def8754SAndrew Jeffery NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; 11947def8754SAndrew Jeffery } 11957def8754SAndrew Jeffery 119651e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj) 1197fcf5ef2aSThomas Huth { 1198fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 1199fcf5ef2aSThomas Huth 1200790a1150SPeter Maydell /* M profile implies PMSA. We have to do this here rather than 1201790a1150SPeter Maydell * in realize with the other feature-implication checks because 1202790a1150SPeter Maydell * we look at the PMSA bit to see if we should add some properties. 1203790a1150SPeter Maydell */ 1204790a1150SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 1205790a1150SPeter Maydell set_feature(&cpu->env, ARM_FEATURE_PMSA); 1206790a1150SPeter Maydell } 1207790a1150SPeter Maydell 1208fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || 1209fcf5ef2aSThomas Huth arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { 121094d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property); 1211fcf5ef2aSThomas Huth } 1212fcf5ef2aSThomas Huth 1213fcf5ef2aSThomas Huth if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { 121494d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); 1215fcf5ef2aSThomas Huth } 1216fcf5ef2aSThomas Huth 1217fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 121894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property); 1219fcf5ef2aSThomas Huth } 1220fcf5ef2aSThomas Huth 122145ca3a14SRichard Henderson #ifndef CONFIG_USER_ONLY 1222fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 1223fcf5ef2aSThomas Huth /* Add the has_el3 state CPU property only if EL3 is allowed. This will 1224fcf5ef2aSThomas Huth * prevent "has_el3" from existing on CPUs which cannot support EL3. 1225fcf5ef2aSThomas Huth */ 122694d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property); 1227fcf5ef2aSThomas Huth 1228fcf5ef2aSThomas Huth object_property_add_link(obj, "secure-memory", 1229fcf5ef2aSThomas Huth TYPE_MEMORY_REGION, 1230fcf5ef2aSThomas Huth (Object **)&cpu->secure_memory, 1231fcf5ef2aSThomas Huth qdev_prop_allow_set_link_before_realize, 1232d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1233fcf5ef2aSThomas Huth } 1234fcf5ef2aSThomas Huth 1235c25bd18aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) { 123694d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property); 1237c25bd18aSPeter Maydell } 123845ca3a14SRichard Henderson #endif 1239c25bd18aSPeter Maydell 1240fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) { 1241ae502508SAndrew Jones cpu->has_pmu = true; 1242d2623129SMarkus Armbruster object_property_add_bool(obj, "pmu", arm_get_pmu, arm_set_pmu); 1243fcf5ef2aSThomas Huth } 1244fcf5ef2aSThomas Huth 124597a28b0eSPeter Maydell /* 124697a28b0eSPeter Maydell * Allow user to turn off VFP and Neon support, but only for TCG -- 124797a28b0eSPeter Maydell * KVM does not currently allow us to lie to the guest about its 124897a28b0eSPeter Maydell * ID/feature registers, so the guest always sees what the host has. 124997a28b0eSPeter Maydell */ 12507d63183fSRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) 12517d63183fSRichard Henderson ? cpu_isar_feature(aa64_fp_simd, cpu) 12527d63183fSRichard Henderson : cpu_isar_feature(aa32_vfp, cpu)) { 125397a28b0eSPeter Maydell cpu->has_vfp = true; 125497a28b0eSPeter Maydell if (!kvm_enabled()) { 125594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); 125697a28b0eSPeter Maydell } 125797a28b0eSPeter Maydell } 125897a28b0eSPeter Maydell 125997a28b0eSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) { 126097a28b0eSPeter Maydell cpu->has_neon = true; 126197a28b0eSPeter Maydell if (!kvm_enabled()) { 126294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property); 126397a28b0eSPeter Maydell } 126497a28b0eSPeter Maydell } 126597a28b0eSPeter Maydell 1266ea90db0aSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M) && 1267ea90db0aSPeter Maydell arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) { 126894d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property); 1269ea90db0aSPeter Maydell } 1270ea90db0aSPeter Maydell 1271452a0955SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { 127294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property); 1273fcf5ef2aSThomas Huth if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 1274fcf5ef2aSThomas Huth qdev_property_add_static(DEVICE(obj), 127594d912d1SMarc-André Lureau &arm_cpu_pmsav7_dregion_property); 1276fcf5ef2aSThomas Huth } 1277fcf5ef2aSThomas Huth } 1278fcf5ef2aSThomas Huth 1279181962fdSPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) { 1280181962fdSPeter Maydell object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau, 1281181962fdSPeter Maydell qdev_prop_allow_set_link_before_realize, 1282d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1283f9f62e4cSPeter Maydell /* 1284f9f62e4cSPeter Maydell * M profile: initial value of the Secure VTOR. We can't just use 1285f9f62e4cSPeter Maydell * a simple DEFINE_PROP_UINT32 for this because we want to permit 1286f9f62e4cSPeter Maydell * the property to be set after realize. 1287f9f62e4cSPeter Maydell */ 128864a7b8deSFelipe Franciosi object_property_add_uint32_ptr(obj, "init-svtor", 128964a7b8deSFelipe Franciosi &cpu->init_svtor, 1290d2623129SMarkus Armbruster OBJ_PROP_FLAG_READWRITE); 1291181962fdSPeter Maydell } 12927cda2149SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_M)) { 12937cda2149SPeter Maydell /* 12947cda2149SPeter Maydell * Initial value of the NS VTOR (for cores without the Security 12957cda2149SPeter Maydell * extension, this is the only VTOR) 12967cda2149SPeter Maydell */ 12977cda2149SPeter Maydell object_property_add_uint32_ptr(obj, "init-nsvtor", 12987cda2149SPeter Maydell &cpu->init_nsvtor, 12997cda2149SPeter Maydell OBJ_PROP_FLAG_READWRITE); 13007cda2149SPeter Maydell } 1301181962fdSPeter Maydell 130294d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); 130396eec6b2SAndrew Jeffery 130496eec6b2SAndrew Jeffery if (arm_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER)) { 130594d912d1SMarc-André Lureau qdev_property_add_static(DEVICE(cpu), &arm_cpu_gt_cntfrq_property); 130696eec6b2SAndrew Jeffery } 13079e6f8d8aSfangying 13089e6f8d8aSfangying if (kvm_enabled()) { 13099e6f8d8aSfangying kvm_arm_add_vcpu_properties(obj); 13109e6f8d8aSfangying } 13118bce44a2SRichard Henderson 13128bce44a2SRichard Henderson #ifndef CONFIG_USER_ONLY 13138bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && 13148bce44a2SRichard Henderson cpu_isar_feature(aa64_mte, cpu)) { 13158bce44a2SRichard Henderson object_property_add_link(obj, "tag-memory", 13168bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13178bce44a2SRichard Henderson (Object **)&cpu->tag_memory, 13188bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13198bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13208bce44a2SRichard Henderson 13218bce44a2SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { 13228bce44a2SRichard Henderson object_property_add_link(obj, "secure-tag-memory", 13238bce44a2SRichard Henderson TYPE_MEMORY_REGION, 13248bce44a2SRichard Henderson (Object **)&cpu->secure_tag_memory, 13258bce44a2SRichard Henderson qdev_prop_allow_set_link_before_realize, 13268bce44a2SRichard Henderson OBJ_PROP_LINK_STRONG); 13278bce44a2SRichard Henderson } 13288bce44a2SRichard Henderson } 13298bce44a2SRichard Henderson #endif 1330fcf5ef2aSThomas Huth } 1331fcf5ef2aSThomas Huth 1332fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj) 1333fcf5ef2aSThomas Huth { 1334fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(obj); 133508267487SAaron Lindsay ARMELChangeHook *hook, *next; 133608267487SAaron Lindsay 1337fcf5ef2aSThomas Huth g_hash_table_destroy(cpu->cp_regs); 133808267487SAaron Lindsay 1339b5c53d1bSAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) { 1340b5c53d1bSAaron Lindsay QLIST_REMOVE(hook, node); 1341b5c53d1bSAaron Lindsay g_free(hook); 1342b5c53d1bSAaron Lindsay } 134308267487SAaron Lindsay QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) { 134408267487SAaron Lindsay QLIST_REMOVE(hook, node); 134508267487SAaron Lindsay g_free(hook); 134608267487SAaron Lindsay } 13474e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 13484e7beb0cSAaron Lindsay OS if (cpu->pmu_timer) { 13494e7beb0cSAaron Lindsay OS timer_free(cpu->pmu_timer); 13504e7beb0cSAaron Lindsay OS } 13514e7beb0cSAaron Lindsay OS #endif 1352fcf5ef2aSThomas Huth } 1353fcf5ef2aSThomas Huth 13540df9142dSAndrew Jones void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp) 13550df9142dSAndrew Jones { 13560df9142dSAndrew Jones Error *local_err = NULL; 13570df9142dSAndrew Jones 13580df9142dSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 13590df9142dSAndrew Jones arm_cpu_sve_finalize(cpu, &local_err); 13600df9142dSAndrew Jones if (local_err != NULL) { 13610df9142dSAndrew Jones error_propagate(errp, local_err); 13620df9142dSAndrew Jones return; 13630df9142dSAndrew Jones } 1364eb94284dSRichard Henderson 1365eb94284dSRichard Henderson /* 1366eb94284dSRichard Henderson * KVM does not support modifications to this feature. 1367eb94284dSRichard Henderson * We have not registered the cpu properties when KVM 1368eb94284dSRichard Henderson * is in use, so the user will not be able to set them. 1369eb94284dSRichard Henderson */ 1370eb94284dSRichard Henderson if (!kvm_enabled()) { 1371eb94284dSRichard Henderson arm_cpu_pauth_finalize(cpu, &local_err); 1372eb94284dSRichard Henderson if (local_err != NULL) { 1373eb94284dSRichard Henderson error_propagate(errp, local_err); 1374eb94284dSRichard Henderson return; 1375eb94284dSRichard Henderson } 1376eb94284dSRichard Henderson } 13770df9142dSAndrew Jones } 137868970d1eSAndrew Jones 137968970d1eSAndrew Jones if (kvm_enabled()) { 138068970d1eSAndrew Jones kvm_arm_steal_time_finalize(cpu, &local_err); 138168970d1eSAndrew Jones if (local_err != NULL) { 138268970d1eSAndrew Jones error_propagate(errp, local_err); 138368970d1eSAndrew Jones return; 138468970d1eSAndrew Jones } 138568970d1eSAndrew Jones } 13860df9142dSAndrew Jones } 13870df9142dSAndrew Jones 1388fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp) 1389fcf5ef2aSThomas Huth { 1390fcf5ef2aSThomas Huth CPUState *cs = CPU(dev); 1391fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(dev); 1392fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); 1393fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1394fcf5ef2aSThomas Huth int pagebits; 1395fcf5ef2aSThomas Huth Error *local_err = NULL; 13960f8d06f1SRichard Henderson bool no_aa32 = false; 1397fcf5ef2aSThomas Huth 1398c4487d76SPeter Maydell /* If we needed to query the host kernel for the CPU features 1399c4487d76SPeter Maydell * then it's possible that might have failed in the initfn, but 1400c4487d76SPeter Maydell * this is the first point where we can report it. 1401c4487d76SPeter Maydell */ 1402c4487d76SPeter Maydell if (cpu->host_cpu_probe_failed) { 1403c4487d76SPeter Maydell if (!kvm_enabled()) { 1404c4487d76SPeter Maydell error_setg(errp, "The 'host' CPU type can only be used with KVM"); 1405c4487d76SPeter Maydell } else { 1406c4487d76SPeter Maydell error_setg(errp, "Failed to retrieve host CPU features"); 1407c4487d76SPeter Maydell } 1408c4487d76SPeter Maydell return; 1409c4487d76SPeter Maydell } 1410c4487d76SPeter Maydell 141195f87565SPeter Maydell #ifndef CONFIG_USER_ONLY 141295f87565SPeter Maydell /* The NVIC and M-profile CPU are two halves of a single piece of 141395f87565SPeter Maydell * hardware; trying to use one without the other is a command line 141495f87565SPeter Maydell * error and will result in segfaults if not caught here. 141595f87565SPeter Maydell */ 141695f87565SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 141795f87565SPeter Maydell if (!env->nvic) { 141895f87565SPeter Maydell error_setg(errp, "This board cannot be used with Cortex-M CPUs"); 141995f87565SPeter Maydell return; 142095f87565SPeter Maydell } 142195f87565SPeter Maydell } else { 142295f87565SPeter Maydell if (env->nvic) { 142395f87565SPeter Maydell error_setg(errp, "This board can only be used with Cortex-M CPUs"); 142495f87565SPeter Maydell return; 142595f87565SPeter Maydell } 142695f87565SPeter Maydell } 1427397cd31fSPeter Maydell 142849e7f191SPeter Maydell if (kvm_enabled()) { 142949e7f191SPeter Maydell /* 143049e7f191SPeter Maydell * Catch all the cases which might cause us to create more than one 143149e7f191SPeter Maydell * address space for the CPU (otherwise we will assert() later in 143249e7f191SPeter Maydell * cpu_address_space_init()). 143349e7f191SPeter Maydell */ 143449e7f191SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 143549e7f191SPeter Maydell error_setg(errp, 143649e7f191SPeter Maydell "Cannot enable KVM when using an M-profile guest CPU"); 143749e7f191SPeter Maydell return; 143849e7f191SPeter Maydell } 143949e7f191SPeter Maydell if (cpu->has_el3) { 144049e7f191SPeter Maydell error_setg(errp, 144149e7f191SPeter Maydell "Cannot enable KVM when guest CPU has EL3 enabled"); 144249e7f191SPeter Maydell return; 144349e7f191SPeter Maydell } 144449e7f191SPeter Maydell if (cpu->tag_memory) { 144549e7f191SPeter Maydell error_setg(errp, 144649e7f191SPeter Maydell "Cannot enable KVM when guest CPUs has MTE enabled"); 144749e7f191SPeter Maydell return; 144849e7f191SPeter Maydell } 144949e7f191SPeter Maydell } 145049e7f191SPeter Maydell 145196eec6b2SAndrew Jeffery { 145296eec6b2SAndrew Jeffery uint64_t scale; 145396eec6b2SAndrew Jeffery 145496eec6b2SAndrew Jeffery if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) { 145596eec6b2SAndrew Jeffery if (!cpu->gt_cntfrq_hz) { 145696eec6b2SAndrew Jeffery error_setg(errp, "Invalid CNTFRQ: %"PRId64"Hz", 145796eec6b2SAndrew Jeffery cpu->gt_cntfrq_hz); 145896eec6b2SAndrew Jeffery return; 145996eec6b2SAndrew Jeffery } 146096eec6b2SAndrew Jeffery scale = gt_cntfrq_period_ns(cpu); 146196eec6b2SAndrew Jeffery } else { 146296eec6b2SAndrew Jeffery scale = GTIMER_SCALE; 146396eec6b2SAndrew Jeffery } 146496eec6b2SAndrew Jeffery 146596eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1466397cd31fSPeter Maydell arm_gt_ptimer_cb, cpu); 146796eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1468397cd31fSPeter Maydell arm_gt_vtimer_cb, cpu); 146996eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1470397cd31fSPeter Maydell arm_gt_htimer_cb, cpu); 147196eec6b2SAndrew Jeffery cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 1472397cd31fSPeter Maydell arm_gt_stimer_cb, cpu); 14738c94b071SRichard Henderson cpu->gt_timer[GTIMER_HYPVIRT] = timer_new(QEMU_CLOCK_VIRTUAL, scale, 14748c94b071SRichard Henderson arm_gt_hvtimer_cb, cpu); 147596eec6b2SAndrew Jeffery } 147695f87565SPeter Maydell #endif 147795f87565SPeter Maydell 1478fcf5ef2aSThomas Huth cpu_exec_realizefn(cs, &local_err); 1479fcf5ef2aSThomas Huth if (local_err != NULL) { 1480fcf5ef2aSThomas Huth error_propagate(errp, local_err); 1481fcf5ef2aSThomas Huth return; 1482fcf5ef2aSThomas Huth } 1483fcf5ef2aSThomas Huth 14840df9142dSAndrew Jones arm_cpu_finalize_features(cpu, &local_err); 14850df9142dSAndrew Jones if (local_err != NULL) { 14860df9142dSAndrew Jones error_propagate(errp, local_err); 14870df9142dSAndrew Jones return; 14880df9142dSAndrew Jones } 14890df9142dSAndrew Jones 149097a28b0eSPeter Maydell if (arm_feature(env, ARM_FEATURE_AARCH64) && 149197a28b0eSPeter Maydell cpu->has_vfp != cpu->has_neon) { 149297a28b0eSPeter Maydell /* 149397a28b0eSPeter Maydell * This is an architectural requirement for AArch64; AArch32 is 149497a28b0eSPeter Maydell * more flexible and permits VFP-no-Neon and Neon-no-VFP. 149597a28b0eSPeter Maydell */ 149697a28b0eSPeter Maydell error_setg(errp, 149797a28b0eSPeter Maydell "AArch64 CPUs must have both VFP and Neon or neither"); 149897a28b0eSPeter Maydell return; 149997a28b0eSPeter Maydell } 150097a28b0eSPeter Maydell 150197a28b0eSPeter Maydell if (!cpu->has_vfp) { 150297a28b0eSPeter Maydell uint64_t t; 150397a28b0eSPeter Maydell uint32_t u; 150497a28b0eSPeter Maydell 150597a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 150697a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0); 150797a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 150897a28b0eSPeter Maydell 150997a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 151097a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf); 151197a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 151297a28b0eSPeter Maydell 151397a28b0eSPeter Maydell u = cpu->isar.id_isar6; 151497a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); 15153c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 151697a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 151797a28b0eSPeter Maydell 151897a28b0eSPeter Maydell u = cpu->isar.mvfr0; 151997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSP, 0); 152097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDP, 0); 152197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0); 152297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPSQRT, 0); 152397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, FPROUND, 0); 1524532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 1525532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPTRAP, 0); 1526532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR0, FPSHVEC, 0); 1527532a3af5SPeter Maydell } 152897a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 152997a28b0eSPeter Maydell 153097a28b0eSPeter Maydell u = cpu->isar.mvfr1; 153197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPFTZ, 0); 153297a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPDNAN, 0); 153397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, FPHP, 0); 1534532a3af5SPeter Maydell if (arm_feature(env, ARM_FEATURE_M)) { 1535532a3af5SPeter Maydell u = FIELD_DP32(u, MVFR1, FP16, 0); 1536532a3af5SPeter Maydell } 153797a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 153897a28b0eSPeter Maydell 153997a28b0eSPeter Maydell u = cpu->isar.mvfr2; 154097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, FPMISC, 0); 154197a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 154297a28b0eSPeter Maydell } 154397a28b0eSPeter Maydell 154497a28b0eSPeter Maydell if (!cpu->has_neon) { 154597a28b0eSPeter Maydell uint64_t t; 154697a28b0eSPeter Maydell uint32_t u; 154797a28b0eSPeter Maydell 154897a28b0eSPeter Maydell unset_feature(env, ARM_FEATURE_NEON); 154997a28b0eSPeter Maydell 155097a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 155197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); 155297a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 155397a28b0eSPeter Maydell 155497a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 155597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); 15563c93dfa4SRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); 1557f8680aaaSRichard Henderson t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); 155897a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 155997a28b0eSPeter Maydell 156097a28b0eSPeter Maydell t = cpu->isar.id_aa64pfr0; 156197a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf); 156297a28b0eSPeter Maydell cpu->isar.id_aa64pfr0 = t; 156397a28b0eSPeter Maydell 156497a28b0eSPeter Maydell u = cpu->isar.id_isar5; 156597a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, RDM, 0); 156697a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); 156797a28b0eSPeter Maydell cpu->isar.id_isar5 = u; 156897a28b0eSPeter Maydell 156997a28b0eSPeter Maydell u = cpu->isar.id_isar6; 157097a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, DP, 0); 157197a28b0eSPeter Maydell u = FIELD_DP32(u, ID_ISAR6, FHM, 0); 15723c93dfa4SRichard Henderson u = FIELD_DP32(u, ID_ISAR6, BF16, 0); 1573f8680aaaSRichard Henderson u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); 157497a28b0eSPeter Maydell cpu->isar.id_isar6 = u; 157597a28b0eSPeter Maydell 1576532a3af5SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M)) { 157797a28b0eSPeter Maydell u = cpu->isar.mvfr1; 157897a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDLS, 0); 157997a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDINT, 0); 158097a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDSP, 0); 158197a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR1, SIMDHP, 0); 158297a28b0eSPeter Maydell cpu->isar.mvfr1 = u; 158397a28b0eSPeter Maydell 158497a28b0eSPeter Maydell u = cpu->isar.mvfr2; 158597a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR2, SIMDMISC, 0); 158697a28b0eSPeter Maydell cpu->isar.mvfr2 = u; 158797a28b0eSPeter Maydell } 1588532a3af5SPeter Maydell } 158997a28b0eSPeter Maydell 159097a28b0eSPeter Maydell if (!cpu->has_neon && !cpu->has_vfp) { 159197a28b0eSPeter Maydell uint64_t t; 159297a28b0eSPeter Maydell uint32_t u; 159397a28b0eSPeter Maydell 159497a28b0eSPeter Maydell t = cpu->isar.id_aa64isar0; 159597a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0); 159697a28b0eSPeter Maydell cpu->isar.id_aa64isar0 = t; 159797a28b0eSPeter Maydell 159897a28b0eSPeter Maydell t = cpu->isar.id_aa64isar1; 159997a28b0eSPeter Maydell t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0); 160097a28b0eSPeter Maydell cpu->isar.id_aa64isar1 = t; 160197a28b0eSPeter Maydell 160297a28b0eSPeter Maydell u = cpu->isar.mvfr0; 160397a28b0eSPeter Maydell u = FIELD_DP32(u, MVFR0, SIMDREG, 0); 160497a28b0eSPeter Maydell cpu->isar.mvfr0 = u; 1605c52881bbSRichard Henderson 1606c52881bbSRichard Henderson /* Despite the name, this field covers both VFP and Neon */ 1607c52881bbSRichard Henderson u = cpu->isar.mvfr1; 1608c52881bbSRichard Henderson u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0); 1609c52881bbSRichard Henderson cpu->isar.mvfr1 = u; 161097a28b0eSPeter Maydell } 161197a28b0eSPeter Maydell 1612ea90db0aSPeter Maydell if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) { 1613ea90db0aSPeter Maydell uint32_t u; 1614ea90db0aSPeter Maydell 1615ea90db0aSPeter Maydell unset_feature(env, ARM_FEATURE_THUMB_DSP); 1616ea90db0aSPeter Maydell 1617ea90db0aSPeter Maydell u = cpu->isar.id_isar1; 1618ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1); 1619ea90db0aSPeter Maydell cpu->isar.id_isar1 = u; 1620ea90db0aSPeter Maydell 1621ea90db0aSPeter Maydell u = cpu->isar.id_isar2; 1622ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTU, 1); 1623ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR2, MULTS, 1); 1624ea90db0aSPeter Maydell cpu->isar.id_isar2 = u; 1625ea90db0aSPeter Maydell 1626ea90db0aSPeter Maydell u = cpu->isar.id_isar3; 1627ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SIMD, 1); 1628ea90db0aSPeter Maydell u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0); 1629ea90db0aSPeter Maydell cpu->isar.id_isar3 = u; 1630ea90db0aSPeter Maydell } 1631ea90db0aSPeter Maydell 1632fcf5ef2aSThomas Huth /* Some features automatically imply others: */ 1633fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V8)) { 16345256df88SRichard Henderson if (arm_feature(env, ARM_FEATURE_M)) { 16355256df88SRichard Henderson set_feature(env, ARM_FEATURE_V7); 16365256df88SRichard Henderson } else { 16375110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7VE); 16385110e683SAaron Lindsay } 16395256df88SRichard Henderson } 16400f8d06f1SRichard Henderson 16410f8d06f1SRichard Henderson /* 16420f8d06f1SRichard Henderson * There exist AArch64 cpus without AArch32 support. When KVM 16430f8d06f1SRichard Henderson * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. 16440f8d06f1SRichard Henderson * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. 16458f4821d7SPeter Maydell * As a general principle, we also do not make ID register 16468f4821d7SPeter Maydell * consistency checks anywhere unless using TCG, because only 16478f4821d7SPeter Maydell * for TCG would a consistency-check failure be a QEMU bug. 16480f8d06f1SRichard Henderson */ 16490f8d06f1SRichard Henderson if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 16500f8d06f1SRichard Henderson no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); 16510f8d06f1SRichard Henderson } 16520f8d06f1SRichard Henderson 16535110e683SAaron Lindsay if (arm_feature(env, ARM_FEATURE_V7VE)) { 16545110e683SAaron Lindsay /* v7 Virtualization Extensions. In real hardware this implies 16555110e683SAaron Lindsay * EL2 and also the presence of the Security Extensions. 16565110e683SAaron Lindsay * For QEMU, for backwards-compatibility we implement some 16575110e683SAaron Lindsay * CPUs or CPU configs which have no actual EL2 or EL3 but do 16585110e683SAaron Lindsay * include the various other features that V7VE implies. 16595110e683SAaron Lindsay * Presence of EL2 itself is ARM_FEATURE_EL2, and of the 16605110e683SAaron Lindsay * Security Extensions is ARM_FEATURE_EL3. 16615110e683SAaron Lindsay */ 1662873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1663873b73c0SPeter Maydell cpu_isar_feature(aa32_arm_div, cpu)); 1664fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_LPAE); 16655110e683SAaron Lindsay set_feature(env, ARM_FEATURE_V7); 1666fcf5ef2aSThomas Huth } 1667fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7)) { 1668fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_VAPA); 1669fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB2); 1670fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MPIDR); 1671fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1672fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6K); 1673fcf5ef2aSThomas Huth } else { 1674fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1675fcf5ef2aSThomas Huth } 167691db4642SCédric Le Goater 167791db4642SCédric Le Goater /* Always define VBAR for V7 CPUs even if it doesn't exist in 167891db4642SCédric Le Goater * non-EL3 configs. This is needed by some legacy boards. 167991db4642SCédric Le Goater */ 168091db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 1681fcf5ef2aSThomas Huth } 1682fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6K)) { 1683fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V6); 1684fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_MVFR); 1685fcf5ef2aSThomas Huth } 1686fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V6)) { 1687fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V5); 1688fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_M)) { 1689873b73c0SPeter Maydell assert(!tcg_enabled() || no_aa32 || 1690873b73c0SPeter Maydell cpu_isar_feature(aa32_jazelle, cpu)); 1691fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_AUXCR); 1692fcf5ef2aSThomas Huth } 1693fcf5ef2aSThomas Huth } 1694fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V5)) { 1695fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V4T); 1696fcf5ef2aSThomas Huth } 1697fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_LPAE)) { 1698fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_V7MP); 1699fcf5ef2aSThomas Huth } 1700fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { 1701fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_CBAR); 1702fcf5ef2aSThomas Huth } 1703fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_THUMB2) && 1704fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M)) { 1705fcf5ef2aSThomas Huth set_feature(env, ARM_FEATURE_THUMB_DSP); 1706fcf5ef2aSThomas Huth } 1707fcf5ef2aSThomas Huth 1708ea7ac69dSPeter Maydell /* 1709ea7ac69dSPeter Maydell * We rely on no XScale CPU having VFP so we can use the same bits in the 1710ea7ac69dSPeter Maydell * TB flags field for VECSTRIDE and XSCALE_CPAR. 1711ea7ac69dSPeter Maydell */ 17127d63183fSRichard Henderson assert(arm_feature(&cpu->env, ARM_FEATURE_AARCH64) || 17137d63183fSRichard Henderson !cpu_isar_feature(aa32_vfp_simd, cpu) || 17147d63183fSRichard Henderson !arm_feature(env, ARM_FEATURE_XSCALE)); 1715ea7ac69dSPeter Maydell 1716fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_V7) && 1717fcf5ef2aSThomas Huth !arm_feature(env, ARM_FEATURE_M) && 1718452a0955SPeter Maydell !arm_feature(env, ARM_FEATURE_PMSA)) { 1719fcf5ef2aSThomas Huth /* v7VMSA drops support for the old ARMv5 tiny pages, so we 1720fcf5ef2aSThomas Huth * can use 4K pages. 1721fcf5ef2aSThomas Huth */ 1722fcf5ef2aSThomas Huth pagebits = 12; 1723fcf5ef2aSThomas Huth } else { 1724fcf5ef2aSThomas Huth /* For CPUs which might have tiny 1K pages, or which have an 1725fcf5ef2aSThomas Huth * MPU and might have small region sizes, stick with 1K pages. 1726fcf5ef2aSThomas Huth */ 1727fcf5ef2aSThomas Huth pagebits = 10; 1728fcf5ef2aSThomas Huth } 1729fcf5ef2aSThomas Huth if (!set_preferred_target_page_bits(pagebits)) { 1730fcf5ef2aSThomas Huth /* This can only ever happen for hotplugging a CPU, or if 1731fcf5ef2aSThomas Huth * the board code incorrectly creates a CPU which it has 1732fcf5ef2aSThomas Huth * promised via minimum_page_size that it will not. 1733fcf5ef2aSThomas Huth */ 1734fcf5ef2aSThomas Huth error_setg(errp, "This CPU requires a smaller page size than the " 1735fcf5ef2aSThomas Huth "system is using"); 1736fcf5ef2aSThomas Huth return; 1737fcf5ef2aSThomas Huth } 1738fcf5ef2aSThomas Huth 1739fcf5ef2aSThomas Huth /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it. 1740fcf5ef2aSThomas Huth * We don't support setting cluster ID ([16..23]) (known as Aff2 1741fcf5ef2aSThomas Huth * in later ARM ARM versions), or any of the higher affinity level fields, 1742fcf5ef2aSThomas Huth * so these bits always RAZ. 1743fcf5ef2aSThomas Huth */ 1744fcf5ef2aSThomas Huth if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) { 174546de5913SIgor Mammedov cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index, 174646de5913SIgor Mammedov ARM_DEFAULT_CPUS_PER_CLUSTER); 1747fcf5ef2aSThomas Huth } 1748fcf5ef2aSThomas Huth 1749fcf5ef2aSThomas Huth if (cpu->reset_hivecs) { 1750fcf5ef2aSThomas Huth cpu->reset_sctlr |= (1 << 13); 1751fcf5ef2aSThomas Huth } 1752fcf5ef2aSThomas Huth 17533a062d57SJulian Brown if (cpu->cfgend) { 17543a062d57SJulian Brown if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 17553a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_EE; 17563a062d57SJulian Brown } else { 17573a062d57SJulian Brown cpu->reset_sctlr |= SCTLR_B; 17583a062d57SJulian Brown } 17593a062d57SJulian Brown } 17603a062d57SJulian Brown 176140188188SPeter Maydell if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { 1762fcf5ef2aSThomas Huth /* If the has_el3 CPU property is disabled then we need to disable the 1763fcf5ef2aSThomas Huth * feature. 1764fcf5ef2aSThomas Huth */ 1765fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_EL3); 1766fcf5ef2aSThomas Huth 1767fcf5ef2aSThomas Huth /* Disable the security extension feature bits in the processor feature 1768fcf5ef2aSThomas Huth * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. 1769fcf5ef2aSThomas Huth */ 17708a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf0; 177147576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf000; 1772fcf5ef2aSThomas Huth } 1773fcf5ef2aSThomas Huth 1774c25bd18aSPeter Maydell if (!cpu->has_el2) { 1775c25bd18aSPeter Maydell unset_feature(env, ARM_FEATURE_EL2); 1776c25bd18aSPeter Maydell } 1777c25bd18aSPeter Maydell 1778d6f02ce3SWei Huang if (!cpu->has_pmu) { 1779fcf5ef2aSThomas Huth unset_feature(env, ARM_FEATURE_PMU); 178057a4a11bSAaron Lindsay } 178157a4a11bSAaron Lindsay if (arm_feature(env, ARM_FEATURE_PMU)) { 1782bf8d0969SAaron Lindsay OS pmu_init(cpu); 178357a4a11bSAaron Lindsay 178457a4a11bSAaron Lindsay if (!kvm_enabled()) { 1785033614c4SAaron Lindsay arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0); 1786033614c4SAaron Lindsay arm_register_el_change_hook(cpu, &pmu_post_el_change, 0); 1787fcf5ef2aSThomas Huth } 17884e7beb0cSAaron Lindsay OS 17894e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY 17904e7beb0cSAaron Lindsay OS cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb, 17914e7beb0cSAaron Lindsay OS cpu); 17924e7beb0cSAaron Lindsay OS #endif 179357a4a11bSAaron Lindsay } else { 17942a609df8SPeter Maydell cpu->isar.id_aa64dfr0 = 17952a609df8SPeter Maydell FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMUVER, 0); 1796a6179538SPeter Maydell cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, PERFMON, 0); 179757a4a11bSAaron Lindsay cpu->pmceid0 = 0; 179857a4a11bSAaron Lindsay cpu->pmceid1 = 0; 179957a4a11bSAaron Lindsay } 1800fcf5ef2aSThomas Huth 1801fcf5ef2aSThomas Huth if (!arm_feature(env, ARM_FEATURE_EL2)) { 1802fcf5ef2aSThomas Huth /* Disable the hypervisor feature bits in the processor feature 1803fcf5ef2aSThomas Huth * registers if we don't have EL2. These are id_pfr1[15:12] and 1804fcf5ef2aSThomas Huth * id_aa64pfr0_el1[11:8]. 1805fcf5ef2aSThomas Huth */ 180647576b94SRichard Henderson cpu->isar.id_aa64pfr0 &= ~0xf00; 18078a130a7bSPeter Maydell cpu->isar.id_pfr1 &= ~0xf000; 1808fcf5ef2aSThomas Huth } 1809fcf5ef2aSThomas Huth 18106f4e1405SRichard Henderson #ifndef CONFIG_USER_ONLY 18116f4e1405SRichard Henderson if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { 18126f4e1405SRichard Henderson /* 18136f4e1405SRichard Henderson * Disable the MTE feature bits if we do not have tag-memory 18146f4e1405SRichard Henderson * provided by the machine. 18156f4e1405SRichard Henderson */ 18166f4e1405SRichard Henderson cpu->isar.id_aa64pfr1 = 18176f4e1405SRichard Henderson FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); 18186f4e1405SRichard Henderson } 18196f4e1405SRichard Henderson #endif 18206f4e1405SRichard Henderson 1821f50cd314SPeter Maydell /* MPU can be configured out of a PMSA CPU either by setting has-mpu 1822f50cd314SPeter Maydell * to false or by setting pmsav7-dregion to 0. 1823f50cd314SPeter Maydell */ 1824fcf5ef2aSThomas Huth if (!cpu->has_mpu) { 1825f50cd314SPeter Maydell cpu->pmsav7_dregion = 0; 1826f50cd314SPeter Maydell } 1827f50cd314SPeter Maydell if (cpu->pmsav7_dregion == 0) { 1828f50cd314SPeter Maydell cpu->has_mpu = false; 1829fcf5ef2aSThomas Huth } 1830fcf5ef2aSThomas Huth 1831452a0955SPeter Maydell if (arm_feature(env, ARM_FEATURE_PMSA) && 1832fcf5ef2aSThomas Huth arm_feature(env, ARM_FEATURE_V7)) { 1833fcf5ef2aSThomas Huth uint32_t nr = cpu->pmsav7_dregion; 1834fcf5ef2aSThomas Huth 1835fcf5ef2aSThomas Huth if (nr > 0xff) { 1836fcf5ef2aSThomas Huth error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr); 1837fcf5ef2aSThomas Huth return; 1838fcf5ef2aSThomas Huth } 1839fcf5ef2aSThomas Huth 1840fcf5ef2aSThomas Huth if (nr) { 18410e1a46bbSPeter Maydell if (arm_feature(env, ARM_FEATURE_V8)) { 18420e1a46bbSPeter Maydell /* PMSAv8 */ 184362c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr); 184462c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr); 184562c58ee0SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 184662c58ee0SPeter Maydell env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr); 184762c58ee0SPeter Maydell env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr); 184862c58ee0SPeter Maydell } 18490e1a46bbSPeter Maydell } else { 1850fcf5ef2aSThomas Huth env->pmsav7.drbar = g_new0(uint32_t, nr); 1851fcf5ef2aSThomas Huth env->pmsav7.drsr = g_new0(uint32_t, nr); 1852fcf5ef2aSThomas Huth env->pmsav7.dracr = g_new0(uint32_t, nr); 1853fcf5ef2aSThomas Huth } 1854fcf5ef2aSThomas Huth } 18550e1a46bbSPeter Maydell } 1856fcf5ef2aSThomas Huth 18579901c576SPeter Maydell if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { 18589901c576SPeter Maydell uint32_t nr = cpu->sau_sregion; 18599901c576SPeter Maydell 18609901c576SPeter Maydell if (nr > 0xff) { 18619901c576SPeter Maydell error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr); 18629901c576SPeter Maydell return; 18639901c576SPeter Maydell } 18649901c576SPeter Maydell 18659901c576SPeter Maydell if (nr) { 18669901c576SPeter Maydell env->sau.rbar = g_new0(uint32_t, nr); 18679901c576SPeter Maydell env->sau.rlar = g_new0(uint32_t, nr); 18689901c576SPeter Maydell } 18699901c576SPeter Maydell } 18709901c576SPeter Maydell 187191db4642SCédric Le Goater if (arm_feature(env, ARM_FEATURE_EL3)) { 187291db4642SCédric Le Goater set_feature(env, ARM_FEATURE_VBAR); 187391db4642SCédric Le Goater } 187491db4642SCédric Le Goater 1875fcf5ef2aSThomas Huth register_cp_regs_for_features(cpu); 1876fcf5ef2aSThomas Huth arm_cpu_register_gdb_regs_for_features(cpu); 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth init_cpreg_list(cpu); 1879fcf5ef2aSThomas Huth 1880fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 1881cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 1882cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 18838bce44a2SRichard Henderson bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); 1884cc7d44c2SLike Xu 18858bce44a2SRichard Henderson /* 18868bce44a2SRichard Henderson * We must set cs->num_ases to the final value before 18878bce44a2SRichard Henderson * the first call to cpu_address_space_init. 18888bce44a2SRichard Henderson */ 18898bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 18908bce44a2SRichard Henderson cs->num_ases = 3 + has_secure; 18918bce44a2SRichard Henderson } else { 18928bce44a2SRichard Henderson cs->num_ases = 1 + has_secure; 18938bce44a2SRichard Henderson } 18941d2091bcSPeter Maydell 18958bce44a2SRichard Henderson if (has_secure) { 1896fcf5ef2aSThomas Huth if (!cpu->secure_memory) { 1897fcf5ef2aSThomas Huth cpu->secure_memory = cs->memory; 1898fcf5ef2aSThomas Huth } 189980ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", 190080ceb07aSPeter Xu cpu->secure_memory); 1901fcf5ef2aSThomas Huth } 19028bce44a2SRichard Henderson 19038bce44a2SRichard Henderson if (cpu->tag_memory != NULL) { 19048bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", 19058bce44a2SRichard Henderson cpu->tag_memory); 19068bce44a2SRichard Henderson if (has_secure) { 19078bce44a2SRichard Henderson cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", 19088bce44a2SRichard Henderson cpu->secure_tag_memory); 19098bce44a2SRichard Henderson } 19108bce44a2SRichard Henderson } 19118bce44a2SRichard Henderson 191280ceb07aSPeter Xu cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); 1913f9a69711SAlistair Francis 1914f9a69711SAlistair Francis /* No core_count specified, default to smp_cpus. */ 1915f9a69711SAlistair Francis if (cpu->core_count == -1) { 1916f9a69711SAlistair Francis cpu->core_count = smp_cpus; 1917f9a69711SAlistair Francis } 1918fcf5ef2aSThomas Huth #endif 1919fcf5ef2aSThomas Huth 1920a4157b80SRichard Henderson if (tcg_enabled()) { 1921a4157b80SRichard Henderson int dcz_blocklen = 4 << cpu->dcz_blocksize; 1922a4157b80SRichard Henderson 1923a4157b80SRichard Henderson /* 1924a4157b80SRichard Henderson * We only support DCZ blocklen that fits on one page. 1925a4157b80SRichard Henderson * 1926a4157b80SRichard Henderson * Architectually this is always true. However TARGET_PAGE_SIZE 1927a4157b80SRichard Henderson * is variable and, for compatibility with -machine virt-2.7, 1928a4157b80SRichard Henderson * is only 1KiB, as an artifact of legacy ARMv5 subpage support. 1929a4157b80SRichard Henderson * But even then, while the largest architectural DCZ blocklen 1930a4157b80SRichard Henderson * is 2KiB, no cpu actually uses such a large blocklen. 1931a4157b80SRichard Henderson */ 1932a4157b80SRichard Henderson assert(dcz_blocklen <= TARGET_PAGE_SIZE); 1933a4157b80SRichard Henderson 1934a4157b80SRichard Henderson /* 1935a4157b80SRichard Henderson * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say 1936a4157b80SRichard Henderson * both nibbles of each byte storing tag data may be written at once. 1937a4157b80SRichard Henderson * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. 1938a4157b80SRichard Henderson */ 1939a4157b80SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 1940a4157b80SRichard Henderson assert(dcz_blocklen >= 2 * TAG_GRANULE); 1941a4157b80SRichard Henderson } 1942a4157b80SRichard Henderson } 1943a4157b80SRichard Henderson 1944fcf5ef2aSThomas Huth qemu_init_vcpu(cs); 1945fcf5ef2aSThomas Huth cpu_reset(cs); 1946fcf5ef2aSThomas Huth 1947fcf5ef2aSThomas Huth acc->parent_realize(dev, errp); 1948fcf5ef2aSThomas Huth } 1949fcf5ef2aSThomas Huth 1950fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) 1951fcf5ef2aSThomas Huth { 1952fcf5ef2aSThomas Huth ObjectClass *oc; 1953fcf5ef2aSThomas Huth char *typename; 1954fcf5ef2aSThomas Huth char **cpuname; 1955a0032cc5SPeter Maydell const char *cpunamestr; 1956fcf5ef2aSThomas Huth 1957fcf5ef2aSThomas Huth cpuname = g_strsplit(cpu_model, ",", 1); 1958a0032cc5SPeter Maydell cpunamestr = cpuname[0]; 1959a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY 1960a0032cc5SPeter Maydell /* For backwards compatibility usermode emulation allows "-cpu any", 1961a0032cc5SPeter Maydell * which has the same semantics as "-cpu max". 1962a0032cc5SPeter Maydell */ 1963a0032cc5SPeter Maydell if (!strcmp(cpunamestr, "any")) { 1964a0032cc5SPeter Maydell cpunamestr = "max"; 1965a0032cc5SPeter Maydell } 1966a0032cc5SPeter Maydell #endif 1967a0032cc5SPeter Maydell typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr); 1968fcf5ef2aSThomas Huth oc = object_class_by_name(typename); 1969fcf5ef2aSThomas Huth g_strfreev(cpuname); 1970fcf5ef2aSThomas Huth g_free(typename); 1971fcf5ef2aSThomas Huth if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || 1972fcf5ef2aSThomas Huth object_class_is_abstract(oc)) { 1973fcf5ef2aSThomas Huth return NULL; 1974fcf5ef2aSThomas Huth } 1975fcf5ef2aSThomas Huth return oc; 1976fcf5ef2aSThomas Huth } 1977fcf5ef2aSThomas Huth 1978fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = { 1979fcf5ef2aSThomas Huth DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), 1980e544f800SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), 1981fcf5ef2aSThomas Huth DEFINE_PROP_UINT64("mp-affinity", ARMCPU, 1982fcf5ef2aSThomas Huth mp_affinity, ARM64_AFFINITY_INVALID), 198315f8b142SIgor Mammedov DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), 1984f9a69711SAlistair Francis DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1), 1985fcf5ef2aSThomas Huth DEFINE_PROP_END_OF_LIST() 1986fcf5ef2aSThomas Huth }; 1987fcf5ef2aSThomas Huth 1988fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs) 1989fcf5ef2aSThomas Huth { 1990fcf5ef2aSThomas Huth ARMCPU *cpu = ARM_CPU(cs); 1991fcf5ef2aSThomas Huth CPUARMState *env = &cpu->env; 1992fcf5ef2aSThomas Huth 1993fcf5ef2aSThomas Huth if (arm_feature(env, ARM_FEATURE_IWMMXT)) { 1994fcf5ef2aSThomas Huth return g_strdup("iwmmxt"); 1995fcf5ef2aSThomas Huth } 1996fcf5ef2aSThomas Huth return g_strdup("arm"); 1997fcf5ef2aSThomas Huth } 1998fcf5ef2aSThomas Huth 19998b80bd28SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 20008b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h" 20018b80bd28SPhilippe Mathieu-Daudé 20028b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps arm_sysemu_ops = { 200308928c6dSPhilippe Mathieu-Daudé .get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug, 2004faf39e82SPhilippe Mathieu-Daudé .asidx_from_attrs = arm_asidx_from_attrs, 2005715e3c1aSPhilippe Mathieu-Daudé .write_elf32_note = arm_cpu_write_elf32_note, 2006715e3c1aSPhilippe Mathieu-Daudé .write_elf64_note = arm_cpu_write_elf64_note, 2007da383e02SPhilippe Mathieu-Daudé .virtio_is_big_endian = arm_cpu_virtio_is_big_endian, 2008feece4d0SPhilippe Mathieu-Daudé .legacy_vmsd = &vmstate_arm_cpu, 20098b80bd28SPhilippe Mathieu-Daudé }; 20108b80bd28SPhilippe Mathieu-Daudé #endif 20118b80bd28SPhilippe Mathieu-Daudé 201278271684SClaudio Fontana #ifdef CONFIG_TCG 201311906557SRichard Henderson static const struct TCGCPUOps arm_tcg_ops = { 201478271684SClaudio Fontana .initialize = arm_translate_init, 201578271684SClaudio Fontana .synchronize_from_tb = arm_cpu_synchronize_from_tb, 201678271684SClaudio Fontana .tlb_fill = arm_cpu_tlb_fill, 201778271684SClaudio Fontana .debug_excp_handler = arm_debug_excp_handler, 201878271684SClaudio Fontana 201978271684SClaudio Fontana #if !defined(CONFIG_USER_ONLY) 2020*083afd18SPhilippe Mathieu-Daudé .cpu_exec_interrupt = arm_cpu_exec_interrupt, 202178271684SClaudio Fontana .do_interrupt = arm_cpu_do_interrupt, 202278271684SClaudio Fontana .do_transaction_failed = arm_cpu_do_transaction_failed, 202378271684SClaudio Fontana .do_unaligned_access = arm_cpu_do_unaligned_access, 202478271684SClaudio Fontana .adjust_watchpoint_address = arm_adjust_watchpoint_address, 202578271684SClaudio Fontana .debug_check_watchpoint = arm_debug_check_watchpoint, 2026b00d86bcSRichard Henderson .debug_check_breakpoint = arm_debug_check_breakpoint, 202778271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */ 202878271684SClaudio Fontana }; 202978271684SClaudio Fontana #endif /* CONFIG_TCG */ 203078271684SClaudio Fontana 2031fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data) 2032fcf5ef2aSThomas Huth { 2033fcf5ef2aSThomas Huth ARMCPUClass *acc = ARM_CPU_CLASS(oc); 2034fcf5ef2aSThomas Huth CPUClass *cc = CPU_CLASS(acc); 2035fcf5ef2aSThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 2036fcf5ef2aSThomas Huth 2037bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, arm_cpu_realizefn, 2038bf853881SPhilippe Mathieu-Daudé &acc->parent_realize); 2039fcf5ef2aSThomas Huth 20404f67d30bSMarc-André Lureau device_class_set_props(dc, arm_cpu_properties); 2041781c67caSPeter Maydell device_class_set_parent_reset(dc, arm_cpu_reset, &acc->parent_reset); 2042fcf5ef2aSThomas Huth 2043fcf5ef2aSThomas Huth cc->class_by_name = arm_cpu_class_by_name; 2044fcf5ef2aSThomas Huth cc->has_work = arm_cpu_has_work; 2045fcf5ef2aSThomas Huth cc->dump_state = arm_cpu_dump_state; 2046fcf5ef2aSThomas Huth cc->set_pc = arm_cpu_set_pc; 2047fcf5ef2aSThomas Huth cc->gdb_read_register = arm_cpu_gdb_read_register; 2048fcf5ef2aSThomas Huth cc->gdb_write_register = arm_cpu_gdb_write_register; 20497350d553SRichard Henderson #ifndef CONFIG_USER_ONLY 20508b80bd28SPhilippe Mathieu-Daudé cc->sysemu_ops = &arm_sysemu_ops; 2051fcf5ef2aSThomas Huth #endif 2052fcf5ef2aSThomas Huth cc->gdb_num_core_regs = 26; 2053fcf5ef2aSThomas Huth cc->gdb_core_xml_file = "arm-core.xml"; 2054fcf5ef2aSThomas Huth cc->gdb_arch_name = arm_gdb_arch_name; 2055200bf5b7SAbdallah Bouassida cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml; 2056fcf5ef2aSThomas Huth cc->gdb_stop_before_watchpoint = true; 2057fcf5ef2aSThomas Huth cc->disas_set_info = arm_disas_set_info; 205878271684SClaudio Fontana 205974d7fc7fSRichard Henderson #ifdef CONFIG_TCG 206078271684SClaudio Fontana cc->tcg_ops = &arm_tcg_ops; 2061cbc183d2SClaudio Fontana #endif /* CONFIG_TCG */ 2062fcf5ef2aSThomas Huth } 2063fcf5ef2aSThomas Huth 206486f0a186SPeter Maydell #ifdef CONFIG_KVM 206586f0a186SPeter Maydell static void arm_host_initfn(Object *obj) 206686f0a186SPeter Maydell { 206786f0a186SPeter Maydell ARMCPU *cpu = ARM_CPU(obj); 206886f0a186SPeter Maydell 206986f0a186SPeter Maydell kvm_arm_set_cpu_features_from_host(cpu); 207087014c6bSAndrew Jones if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 207187014c6bSAndrew Jones aarch64_add_sve_properties(obj); 207287014c6bSAndrew Jones } 207351e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 207486f0a186SPeter Maydell } 207586f0a186SPeter Maydell 207686f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = { 207786f0a186SPeter Maydell .name = TYPE_ARM_HOST_CPU, 207886f0a186SPeter Maydell .parent = TYPE_AARCH64_CPU, 207986f0a186SPeter Maydell .instance_init = arm_host_initfn, 208086f0a186SPeter Maydell }; 208186f0a186SPeter Maydell 208286f0a186SPeter Maydell #endif 208386f0a186SPeter Maydell 208451e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj) 208551e5ef45SMarc-André Lureau { 208651e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj); 208751e5ef45SMarc-André Lureau 208851e5ef45SMarc-André Lureau acc->info->initfn(obj); 208951e5ef45SMarc-André Lureau arm_cpu_post_init(obj); 209051e5ef45SMarc-André Lureau } 209151e5ef45SMarc-André Lureau 209251e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data) 209351e5ef45SMarc-André Lureau { 209451e5ef45SMarc-André Lureau ARMCPUClass *acc = ARM_CPU_CLASS(oc); 209551e5ef45SMarc-André Lureau 209651e5ef45SMarc-André Lureau acc->info = data; 209751e5ef45SMarc-André Lureau } 209851e5ef45SMarc-André Lureau 209937bcf244SThomas Huth void arm_cpu_register(const ARMCPUInfo *info) 2100fcf5ef2aSThomas Huth { 2101fcf5ef2aSThomas Huth TypeInfo type_info = { 2102fcf5ef2aSThomas Huth .parent = TYPE_ARM_CPU, 2103fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2104d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 210551e5ef45SMarc-André Lureau .instance_init = arm_cpu_instance_init, 2106fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 210751e5ef45SMarc-André Lureau .class_init = info->class_init ?: cpu_register_class_init, 210851e5ef45SMarc-André Lureau .class_data = (void *)info, 2109fcf5ef2aSThomas Huth }; 2110fcf5ef2aSThomas Huth 2111fcf5ef2aSThomas Huth type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); 2112fcf5ef2aSThomas Huth type_register(&type_info); 2113fcf5ef2aSThomas Huth g_free((void *)type_info.name); 2114fcf5ef2aSThomas Huth } 2115fcf5ef2aSThomas Huth 2116fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = { 2117fcf5ef2aSThomas Huth .name = TYPE_ARM_CPU, 2118fcf5ef2aSThomas Huth .parent = TYPE_CPU, 2119fcf5ef2aSThomas Huth .instance_size = sizeof(ARMCPU), 2120d03087bdSRichard Henderson .instance_align = __alignof__(ARMCPU), 2121fcf5ef2aSThomas Huth .instance_init = arm_cpu_initfn, 2122fcf5ef2aSThomas Huth .instance_finalize = arm_cpu_finalizefn, 2123fcf5ef2aSThomas Huth .abstract = true, 2124fcf5ef2aSThomas Huth .class_size = sizeof(ARMCPUClass), 2125fcf5ef2aSThomas Huth .class_init = arm_cpu_class_init, 2126fcf5ef2aSThomas Huth }; 2127fcf5ef2aSThomas Huth 2128fcf5ef2aSThomas Huth static void arm_cpu_register_types(void) 2129fcf5ef2aSThomas Huth { 2130fcf5ef2aSThomas Huth type_register_static(&arm_cpu_type_info); 2131fcf5ef2aSThomas Huth 213286f0a186SPeter Maydell #ifdef CONFIG_KVM 213386f0a186SPeter Maydell type_register_static(&host_arm_cpu_type_info); 213486f0a186SPeter Maydell #endif 2135fcf5ef2aSThomas Huth } 2136fcf5ef2aSThomas Huth 2137fcf5ef2aSThomas Huth type_init(arm_cpu_register_types) 2138