xref: /openbmc/qemu/target/arm/cpu.c (revision 02ac2f7f613b47f6a5b397b20ab0e6b2e7fb89fa)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU ARM CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This program is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU General Public License
8fcf5ef2aSThomas Huth  * as published by the Free Software Foundation; either version 2
9fcf5ef2aSThomas Huth  * of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This program is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14fcf5ef2aSThomas Huth  * GNU General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU General Public License
17fcf5ef2aSThomas Huth  * along with this program; if not, see
18fcf5ef2aSThomas Huth  * <http://www.gnu.org/licenses/gpl-2.0.html>
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
2286480615SPhilippe Mathieu-Daudé #include "qemu/qemu-print.h"
23a8d25326SMarkus Armbruster #include "qemu-common.h"
24181962fdSPeter Maydell #include "target/arm/idau.h"
250b8fa32fSMarkus Armbruster #include "qemu/module.h"
26fcf5ef2aSThomas Huth #include "qapi/error.h"
27f9f62e4cSPeter Maydell #include "qapi/visitor.h"
28fcf5ef2aSThomas Huth #include "cpu.h"
29fcf5ef2aSThomas Huth #include "internals.h"
30fcf5ef2aSThomas Huth #include "exec/exec-all.h"
31fcf5ef2aSThomas Huth #include "hw/qdev-properties.h"
32fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
33fcf5ef2aSThomas Huth #include "hw/loader.h"
34cc7d44c2SLike Xu #include "hw/boards.h"
35fcf5ef2aSThomas Huth #endif
36fcf5ef2aSThomas Huth #include "sysemu/sysemu.h"
3714a48c1dSMarkus Armbruster #include "sysemu/tcg.h"
38b3946626SVincent Palatin #include "sysemu/hw_accel.h"
39fcf5ef2aSThomas Huth #include "kvm_arm.h"
40110f6c70SRichard Henderson #include "disas/capstone.h"
4124f91e81SAlex Bennée #include "fpu/softfloat.h"
42fcf5ef2aSThomas Huth 
43fcf5ef2aSThomas Huth static void arm_cpu_set_pc(CPUState *cs, vaddr value)
44fcf5ef2aSThomas Huth {
45fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
4642f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
47fcf5ef2aSThomas Huth 
4842f6ed91SJulia Suvorova     if (is_a64(env)) {
4942f6ed91SJulia Suvorova         env->pc = value;
5042f6ed91SJulia Suvorova         env->thumb = 0;
5142f6ed91SJulia Suvorova     } else {
5242f6ed91SJulia Suvorova         env->regs[15] = value & ~1;
5342f6ed91SJulia Suvorova         env->thumb = value & 1;
5442f6ed91SJulia Suvorova     }
5542f6ed91SJulia Suvorova }
5642f6ed91SJulia Suvorova 
5742f6ed91SJulia Suvorova static void arm_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
5842f6ed91SJulia Suvorova {
5942f6ed91SJulia Suvorova     ARMCPU *cpu = ARM_CPU(cs);
6042f6ed91SJulia Suvorova     CPUARMState *env = &cpu->env;
6142f6ed91SJulia Suvorova 
6242f6ed91SJulia Suvorova     /*
6342f6ed91SJulia Suvorova      * It's OK to look at env for the current mode here, because it's
6442f6ed91SJulia Suvorova      * never possible for an AArch64 TB to chain to an AArch32 TB.
6542f6ed91SJulia Suvorova      */
6642f6ed91SJulia Suvorova     if (is_a64(env)) {
6742f6ed91SJulia Suvorova         env->pc = tb->pc;
6842f6ed91SJulia Suvorova     } else {
6942f6ed91SJulia Suvorova         env->regs[15] = tb->pc;
7042f6ed91SJulia Suvorova     }
71fcf5ef2aSThomas Huth }
72fcf5ef2aSThomas Huth 
73fcf5ef2aSThomas Huth static bool arm_cpu_has_work(CPUState *cs)
74fcf5ef2aSThomas Huth {
75fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
76fcf5ef2aSThomas Huth 
77062ba099SAlex Bennée     return (cpu->power_state != PSCI_OFF)
78fcf5ef2aSThomas Huth         && cs->interrupt_request &
79fcf5ef2aSThomas Huth         (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
80fcf5ef2aSThomas Huth          | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
81fcf5ef2aSThomas Huth          | CPU_INTERRUPT_EXITTB);
82fcf5ef2aSThomas Huth }
83fcf5ef2aSThomas Huth 
84b5c53d1bSAaron Lindsay void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
85b5c53d1bSAaron Lindsay                                  void *opaque)
86b5c53d1bSAaron Lindsay {
87b5c53d1bSAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
88b5c53d1bSAaron Lindsay 
89b5c53d1bSAaron Lindsay     entry->hook = hook;
90b5c53d1bSAaron Lindsay     entry->opaque = opaque;
91b5c53d1bSAaron Lindsay 
92b5c53d1bSAaron Lindsay     QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
93b5c53d1bSAaron Lindsay }
94b5c53d1bSAaron Lindsay 
9508267487SAaron Lindsay void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
96fcf5ef2aSThomas Huth                                  void *opaque)
97fcf5ef2aSThomas Huth {
9808267487SAaron Lindsay     ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);
9908267487SAaron Lindsay 
10008267487SAaron Lindsay     entry->hook = hook;
10108267487SAaron Lindsay     entry->opaque = opaque;
10208267487SAaron Lindsay 
10308267487SAaron Lindsay     QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
104fcf5ef2aSThomas Huth }
105fcf5ef2aSThomas Huth 
106fcf5ef2aSThomas Huth static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
107fcf5ef2aSThomas Huth {
108fcf5ef2aSThomas Huth     /* Reset a single ARMCPRegInfo register */
109fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
110fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
111fcf5ef2aSThomas Huth 
112fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
113fcf5ef2aSThomas Huth         return;
114fcf5ef2aSThomas Huth     }
115fcf5ef2aSThomas Huth 
116fcf5ef2aSThomas Huth     if (ri->resetfn) {
117fcf5ef2aSThomas Huth         ri->resetfn(&cpu->env, ri);
118fcf5ef2aSThomas Huth         return;
119fcf5ef2aSThomas Huth     }
120fcf5ef2aSThomas Huth 
121fcf5ef2aSThomas Huth     /* A zero offset is never possible as it would be regs[0]
122fcf5ef2aSThomas Huth      * so we use it to indicate that reset is being handled elsewhere.
123fcf5ef2aSThomas Huth      * This is basically only used for fields in non-core coprocessors
124fcf5ef2aSThomas Huth      * (like the pxa2xx ones).
125fcf5ef2aSThomas Huth      */
126fcf5ef2aSThomas Huth     if (!ri->fieldoffset) {
127fcf5ef2aSThomas Huth         return;
128fcf5ef2aSThomas Huth     }
129fcf5ef2aSThomas Huth 
130fcf5ef2aSThomas Huth     if (cpreg_field_is_64bit(ri)) {
131fcf5ef2aSThomas Huth         CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
132fcf5ef2aSThomas Huth     } else {
133fcf5ef2aSThomas Huth         CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
134fcf5ef2aSThomas Huth     }
135fcf5ef2aSThomas Huth }
136fcf5ef2aSThomas Huth 
137fcf5ef2aSThomas Huth static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
138fcf5ef2aSThomas Huth {
139fcf5ef2aSThomas Huth     /* Purely an assertion check: we've already done reset once,
140fcf5ef2aSThomas Huth      * so now check that running the reset for the cpreg doesn't
141fcf5ef2aSThomas Huth      * change its value. This traps bugs where two different cpregs
142fcf5ef2aSThomas Huth      * both try to reset the same state field but to different values.
143fcf5ef2aSThomas Huth      */
144fcf5ef2aSThomas Huth     ARMCPRegInfo *ri = value;
145fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
146fcf5ef2aSThomas Huth     uint64_t oldvalue, newvalue;
147fcf5ef2aSThomas Huth 
148fcf5ef2aSThomas Huth     if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
149fcf5ef2aSThomas Huth         return;
150fcf5ef2aSThomas Huth     }
151fcf5ef2aSThomas Huth 
152fcf5ef2aSThomas Huth     oldvalue = read_raw_cp_reg(&cpu->env, ri);
153fcf5ef2aSThomas Huth     cp_reg_reset(key, value, opaque);
154fcf5ef2aSThomas Huth     newvalue = read_raw_cp_reg(&cpu->env, ri);
155fcf5ef2aSThomas Huth     assert(oldvalue == newvalue);
156fcf5ef2aSThomas Huth }
157fcf5ef2aSThomas Huth 
158fcf5ef2aSThomas Huth /* CPUClass::reset() */
159fcf5ef2aSThomas Huth static void arm_cpu_reset(CPUState *s)
160fcf5ef2aSThomas Huth {
161fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(s);
162fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
163fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
164fcf5ef2aSThomas Huth 
165fcf5ef2aSThomas Huth     acc->parent_reset(s);
166fcf5ef2aSThomas Huth 
1671f5c00cfSAlex Bennée     memset(env, 0, offsetof(CPUARMState, end_reset_fields));
1681f5c00cfSAlex Bennée 
169fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
170fcf5ef2aSThomas Huth     g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);
171fcf5ef2aSThomas Huth 
172fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
17347576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
17447576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
17547576b94SRichard Henderson     env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
176fcf5ef2aSThomas Huth 
177062ba099SAlex Bennée     cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
178fcf5ef2aSThomas Huth     s->halted = cpu->start_powered_off;
179fcf5ef2aSThomas Huth 
180fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
181fcf5ef2aSThomas Huth         env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
182fcf5ef2aSThomas Huth     }
183fcf5ef2aSThomas Huth 
184fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_AARCH64)) {
185fcf5ef2aSThomas Huth         /* 64 bit CPUs always start in 64 bit mode */
186fcf5ef2aSThomas Huth         env->aarch64 = 1;
187fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
188fcf5ef2aSThomas Huth         env->pstate = PSTATE_MODE_EL0t;
189fcf5ef2aSThomas Huth         /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
190fcf5ef2aSThomas Huth         env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
191276c6e81SRichard Henderson         /* Enable all PAC keys.  */
192276c6e81SRichard Henderson         env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB |
193276c6e81SRichard Henderson                                   SCTLR_EnDA | SCTLR_EnDB);
1941ae9cfbdSRichard Henderson         /* Enable all PAC instructions */
1951ae9cfbdSRichard Henderson         env->cp15.hcr_el2 |= HCR_API;
1961ae9cfbdSRichard Henderson         env->cp15.scr_el3 |= SCR_API;
197fcf5ef2aSThomas Huth         /* and to the FP/Neon instructions */
198fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
199802ac0e1SRichard Henderson         /* and to the SVE instructions */
200802ac0e1SRichard Henderson         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3);
201802ac0e1SRichard Henderson         env->cp15.cptr_el[3] |= CPTR_EZ;
202802ac0e1SRichard Henderson         /* with maximum vector length */
203adf92eabSRichard Henderson         env->vfp.zcr_el[1] = cpu->sve_max_vq - 1;
204adf92eabSRichard Henderson         env->vfp.zcr_el[2] = env->vfp.zcr_el[1];
205adf92eabSRichard Henderson         env->vfp.zcr_el[3] = env->vfp.zcr_el[1];
206f6a148feSRichard Henderson         /*
207f6a148feSRichard Henderson          * Enable TBI0 and TBI1.  While the real kernel only enables TBI0,
208f6a148feSRichard Henderson          * turning on both here will produce smaller code and otherwise
209f6a148feSRichard Henderson          * make no difference to the user-level emulation.
210f6a148feSRichard Henderson          */
211f6a148feSRichard Henderson         env->cp15.tcr_el[1].raw_tcr = (3ULL << 37);
212fcf5ef2aSThomas Huth #else
213fcf5ef2aSThomas Huth         /* Reset into the highest available EL */
214fcf5ef2aSThomas Huth         if (arm_feature(env, ARM_FEATURE_EL3)) {
215fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL3h;
216fcf5ef2aSThomas Huth         } else if (arm_feature(env, ARM_FEATURE_EL2)) {
217fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL2h;
218fcf5ef2aSThomas Huth         } else {
219fcf5ef2aSThomas Huth             env->pstate = PSTATE_MODE_EL1h;
220fcf5ef2aSThomas Huth         }
221fcf5ef2aSThomas Huth         env->pc = cpu->rvbar;
222fcf5ef2aSThomas Huth #endif
223fcf5ef2aSThomas Huth     } else {
224fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
225fcf5ef2aSThomas Huth         /* Userspace expects access to cp10 and cp11 for FP/Neon */
226fcf5ef2aSThomas Huth         env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
227fcf5ef2aSThomas Huth #endif
228fcf5ef2aSThomas Huth     }
229fcf5ef2aSThomas Huth 
230fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
231fcf5ef2aSThomas Huth     env->uncached_cpsr = ARM_CPU_MODE_USR;
232fcf5ef2aSThomas Huth     /* For user mode we must enable access to coprocessors */
233fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
234fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
235fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 3;
236fcf5ef2aSThomas Huth     } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
237fcf5ef2aSThomas Huth         env->cp15.c15_cpar = 1;
238fcf5ef2aSThomas Huth     }
239fcf5ef2aSThomas Huth #else
240060a65dfSPeter Maydell 
241060a65dfSPeter Maydell     /*
242060a65dfSPeter Maydell      * If the highest available EL is EL2, AArch32 will start in Hyp
243060a65dfSPeter Maydell      * mode; otherwise it starts in SVC. Note that if we start in
244060a65dfSPeter Maydell      * AArch64 then these values in the uncached_cpsr will be ignored.
245060a65dfSPeter Maydell      */
246060a65dfSPeter Maydell     if (arm_feature(env, ARM_FEATURE_EL2) &&
247060a65dfSPeter Maydell         !arm_feature(env, ARM_FEATURE_EL3)) {
248060a65dfSPeter Maydell         env->uncached_cpsr = ARM_CPU_MODE_HYP;
249060a65dfSPeter Maydell     } else {
250fcf5ef2aSThomas Huth         env->uncached_cpsr = ARM_CPU_MODE_SVC;
251060a65dfSPeter Maydell     }
252fcf5ef2aSThomas Huth     env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
253dc7abe4dSMichael Davidsaver 
254531c60a9SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
255fcf5ef2aSThomas Huth         uint32_t initial_msp; /* Loaded from 0x0 */
256fcf5ef2aSThomas Huth         uint32_t initial_pc; /* Loaded from 0x4 */
257fcf5ef2aSThomas Huth         uint8_t *rom;
25838e2a77cSPeter Maydell         uint32_t vecbase;
259fcf5ef2aSThomas Huth 
2601e577cc7SPeter Maydell         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
2611e577cc7SPeter Maydell             env->v7m.secure = true;
2623b2e9344SPeter Maydell         } else {
2633b2e9344SPeter Maydell             /* This bit resets to 0 if security is supported, but 1 if
2643b2e9344SPeter Maydell              * it is not. The bit is not present in v7M, but we set it
2653b2e9344SPeter Maydell              * here so we can avoid having to make checks on it conditional
2663b2e9344SPeter Maydell              * on ARM_FEATURE_V8 (we don't let the guest see the bit).
2673b2e9344SPeter Maydell              */
2683b2e9344SPeter Maydell             env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
269*02ac2f7fSPeter Maydell             /*
270*02ac2f7fSPeter Maydell              * Set NSACR to indicate "NS access permitted to everything";
271*02ac2f7fSPeter Maydell              * this avoids having to have all the tests of it being
272*02ac2f7fSPeter Maydell              * conditional on ARM_FEATURE_M_SECURITY. Note also that from
273*02ac2f7fSPeter Maydell              * v8.1M the guest-visible value of NSACR in a CPU without the
274*02ac2f7fSPeter Maydell              * Security Extension is 0xcff.
275*02ac2f7fSPeter Maydell              */
276*02ac2f7fSPeter Maydell             env->v7m.nsacr = 0xcff;
2771e577cc7SPeter Maydell         }
2781e577cc7SPeter Maydell 
2799d40cd8aSPeter Maydell         /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
2802c4da50dSPeter Maydell          * that it resets to 1, so QEMU always does that rather than making
2819d40cd8aSPeter Maydell          * it dependent on CPU model. In v8M it is RES1.
2822c4da50dSPeter Maydell          */
2839d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
2849d40cd8aSPeter Maydell         env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
2859d40cd8aSPeter Maydell         if (arm_feature(env, ARM_FEATURE_V8)) {
2869d40cd8aSPeter Maydell             /* in v8M the NONBASETHRDENA bit [0] is RES1 */
2879d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2889d40cd8aSPeter Maydell             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
2899d40cd8aSPeter Maydell         }
29022ab3460SJulia Suvorova         if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
29122ab3460SJulia Suvorova             env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
29222ab3460SJulia Suvorova             env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
29322ab3460SJulia Suvorova         }
2942c4da50dSPeter Maydell 
295d33abe82SPeter Maydell         if (arm_feature(env, ARM_FEATURE_VFP)) {
296d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_NS] = R_V7M_FPCCR_ASPEN_MASK;
297d33abe82SPeter Maydell             env->v7m.fpccr[M_REG_S] = R_V7M_FPCCR_ASPEN_MASK |
298d33abe82SPeter Maydell                 R_V7M_FPCCR_LSPEN_MASK | R_V7M_FPCCR_S_MASK;
299d33abe82SPeter Maydell         }
300056f43dfSPeter Maydell         /* Unlike A/R profile, M profile defines the reset LR value */
301056f43dfSPeter Maydell         env->regs[14] = 0xffffffff;
302056f43dfSPeter Maydell 
30338e2a77cSPeter Maydell         env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;
30438e2a77cSPeter Maydell 
30538e2a77cSPeter Maydell         /* Load the initial SP and PC from offset 0 and 4 in the vector table */
30638e2a77cSPeter Maydell         vecbase = env->v7m.vecbase[env->v7m.secure];
3070f0f8b61SThomas Huth         rom = rom_ptr(vecbase, 8);
308fcf5ef2aSThomas Huth         if (rom) {
309fcf5ef2aSThomas Huth             /* Address zero is covered by ROM which hasn't yet been
310fcf5ef2aSThomas Huth              * copied into physical memory.
311fcf5ef2aSThomas Huth              */
312fcf5ef2aSThomas Huth             initial_msp = ldl_p(rom);
313fcf5ef2aSThomas Huth             initial_pc = ldl_p(rom + 4);
314fcf5ef2aSThomas Huth         } else {
315fcf5ef2aSThomas Huth             /* Address zero not covered by a ROM blob, or the ROM blob
316fcf5ef2aSThomas Huth              * is in non-modifiable memory and this is a second reset after
317fcf5ef2aSThomas Huth              * it got copied into memory. In the latter case, rom_ptr
318fcf5ef2aSThomas Huth              * will return a NULL pointer and we should use ldl_phys instead.
319fcf5ef2aSThomas Huth              */
32038e2a77cSPeter Maydell             initial_msp = ldl_phys(s->as, vecbase);
32138e2a77cSPeter Maydell             initial_pc = ldl_phys(s->as, vecbase + 4);
322fcf5ef2aSThomas Huth         }
323fcf5ef2aSThomas Huth 
324fcf5ef2aSThomas Huth         env->regs[13] = initial_msp & 0xFFFFFFFC;
325fcf5ef2aSThomas Huth         env->regs[15] = initial_pc & ~1;
326fcf5ef2aSThomas Huth         env->thumb = initial_pc & 1;
327fcf5ef2aSThomas Huth     }
328fcf5ef2aSThomas Huth 
329fcf5ef2aSThomas Huth     /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
330fcf5ef2aSThomas Huth      * executing as AArch32 then check if highvecs are enabled and
331fcf5ef2aSThomas Huth      * adjust the PC accordingly.
332fcf5ef2aSThomas Huth      */
333fcf5ef2aSThomas Huth     if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
334fcf5ef2aSThomas Huth         env->regs[15] = 0xFFFF0000;
335fcf5ef2aSThomas Huth     }
336fcf5ef2aSThomas Huth 
337dc3c4c14SPeter Maydell     /* M profile requires that reset clears the exclusive monitor;
338dc3c4c14SPeter Maydell      * A profile does not, but clearing it makes more sense than having it
339dc3c4c14SPeter Maydell      * set with an exclusive access on address zero.
340dc3c4c14SPeter Maydell      */
341dc3c4c14SPeter Maydell     arm_clear_exclusive(env);
342dc3c4c14SPeter Maydell 
343fcf5ef2aSThomas Huth     env->vfp.xregs[ARM_VFP_FPEXC] = 0;
344fcf5ef2aSThomas Huth #endif
34569ceea64SPeter Maydell 
3460e1a46bbSPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA)) {
34769ceea64SPeter Maydell         if (cpu->pmsav7_dregion > 0) {
3480e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
34962c58ee0SPeter Maydell                 memset(env->pmsav8.rbar[M_REG_NS], 0,
35062c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rbar[M_REG_NS])
35162c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
35262c58ee0SPeter Maydell                 memset(env->pmsav8.rlar[M_REG_NS], 0,
35362c58ee0SPeter Maydell                        sizeof(*env->pmsav8.rlar[M_REG_NS])
35462c58ee0SPeter Maydell                        * cpu->pmsav7_dregion);
35562c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
35662c58ee0SPeter Maydell                     memset(env->pmsav8.rbar[M_REG_S], 0,
35762c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rbar[M_REG_S])
35862c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
35962c58ee0SPeter Maydell                     memset(env->pmsav8.rlar[M_REG_S], 0,
36062c58ee0SPeter Maydell                            sizeof(*env->pmsav8.rlar[M_REG_S])
36162c58ee0SPeter Maydell                            * cpu->pmsav7_dregion);
36262c58ee0SPeter Maydell                 }
3630e1a46bbSPeter Maydell             } else if (arm_feature(env, ARM_FEATURE_V7)) {
36469ceea64SPeter Maydell                 memset(env->pmsav7.drbar, 0,
36569ceea64SPeter Maydell                        sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
36669ceea64SPeter Maydell                 memset(env->pmsav7.drsr, 0,
36769ceea64SPeter Maydell                        sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
36869ceea64SPeter Maydell                 memset(env->pmsav7.dracr, 0,
36969ceea64SPeter Maydell                        sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
37069ceea64SPeter Maydell             }
3710e1a46bbSPeter Maydell         }
3721bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_NS] = 0;
3731bc04a88SPeter Maydell         env->pmsav7.rnr[M_REG_S] = 0;
3744125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_NS] = 0;
3754125e6feSPeter Maydell         env->pmsav8.mair0[M_REG_S] = 0;
3764125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_NS] = 0;
3774125e6feSPeter Maydell         env->pmsav8.mair1[M_REG_S] = 0;
37869ceea64SPeter Maydell     }
37969ceea64SPeter Maydell 
3809901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
3819901c576SPeter Maydell         if (cpu->sau_sregion > 0) {
3829901c576SPeter Maydell             memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
3839901c576SPeter Maydell             memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
3849901c576SPeter Maydell         }
3859901c576SPeter Maydell         env->sau.rnr = 0;
3869901c576SPeter Maydell         /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
3879901c576SPeter Maydell          * the Cortex-M33 does.
3889901c576SPeter Maydell          */
3899901c576SPeter Maydell         env->sau.ctrl = 0;
3909901c576SPeter Maydell     }
3919901c576SPeter Maydell 
392fcf5ef2aSThomas Huth     set_flush_to_zero(1, &env->vfp.standard_fp_status);
393fcf5ef2aSThomas Huth     set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
394fcf5ef2aSThomas Huth     set_default_nan_mode(1, &env->vfp.standard_fp_status);
395fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
396fcf5ef2aSThomas Huth                               &env->vfp.fp_status);
397fcf5ef2aSThomas Huth     set_float_detect_tininess(float_tininess_before_rounding,
398fcf5ef2aSThomas Huth                               &env->vfp.standard_fp_status);
399bcc531f0SPeter Maydell     set_float_detect_tininess(float_tininess_before_rounding,
400bcc531f0SPeter Maydell                               &env->vfp.fp_status_f16);
401fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
402fcf5ef2aSThomas Huth     if (kvm_enabled()) {
403fcf5ef2aSThomas Huth         kvm_arm_reset_vcpu(cpu);
404fcf5ef2aSThomas Huth     }
405fcf5ef2aSThomas Huth #endif
406fcf5ef2aSThomas Huth 
407fcf5ef2aSThomas Huth     hw_breakpoint_update_all(cpu);
408fcf5ef2aSThomas Huth     hw_watchpoint_update_all(cpu);
409fcf5ef2aSThomas Huth }
410fcf5ef2aSThomas Huth 
411fcf5ef2aSThomas Huth bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
412fcf5ef2aSThomas Huth {
413fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
414fcf5ef2aSThomas Huth     CPUARMState *env = cs->env_ptr;
415fcf5ef2aSThomas Huth     uint32_t cur_el = arm_current_el(env);
416fcf5ef2aSThomas Huth     bool secure = arm_is_secure(env);
417fcf5ef2aSThomas Huth     uint32_t target_el;
418fcf5ef2aSThomas Huth     uint32_t excp_idx;
419fcf5ef2aSThomas Huth     bool ret = false;
420fcf5ef2aSThomas Huth 
421fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_FIQ) {
422fcf5ef2aSThomas Huth         excp_idx = EXCP_FIQ;
423fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
424fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
425fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
426fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
427fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
428fcf5ef2aSThomas Huth             ret = true;
429fcf5ef2aSThomas Huth         }
430fcf5ef2aSThomas Huth     }
431fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD) {
432fcf5ef2aSThomas Huth         excp_idx = EXCP_IRQ;
433fcf5ef2aSThomas Huth         target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
434fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
435fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
436fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
437fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
438fcf5ef2aSThomas Huth             ret = true;
439fcf5ef2aSThomas Huth         }
440fcf5ef2aSThomas Huth     }
441fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VIRQ) {
442fcf5ef2aSThomas Huth         excp_idx = EXCP_VIRQ;
443fcf5ef2aSThomas Huth         target_el = 1;
444fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
445fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
446fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
447fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
448fcf5ef2aSThomas Huth             ret = true;
449fcf5ef2aSThomas Huth         }
450fcf5ef2aSThomas Huth     }
451fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_VFIQ) {
452fcf5ef2aSThomas Huth         excp_idx = EXCP_VFIQ;
453fcf5ef2aSThomas Huth         target_el = 1;
454fcf5ef2aSThomas Huth         if (arm_excp_unmasked(cs, excp_idx, target_el)) {
455fcf5ef2aSThomas Huth             cs->exception_index = excp_idx;
456fcf5ef2aSThomas Huth             env->exception.target_el = target_el;
457fcf5ef2aSThomas Huth             cc->do_interrupt(cs);
458fcf5ef2aSThomas Huth             ret = true;
459fcf5ef2aSThomas Huth         }
460fcf5ef2aSThomas Huth     }
461fcf5ef2aSThomas Huth 
462fcf5ef2aSThomas Huth     return ret;
463fcf5ef2aSThomas Huth }
464fcf5ef2aSThomas Huth 
465fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
466fcf5ef2aSThomas Huth static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
467fcf5ef2aSThomas Huth {
468fcf5ef2aSThomas Huth     CPUClass *cc = CPU_GET_CLASS(cs);
469fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
470fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
471fcf5ef2aSThomas Huth     bool ret = false;
472fcf5ef2aSThomas Huth 
473f4e8e4edSPeter Maydell     /* ARMv7-M interrupt masking works differently than -A or -R.
4747ecdaa4aSPeter Maydell      * There is no FIQ/IRQ distinction. Instead of I and F bits
4757ecdaa4aSPeter Maydell      * masking FIQ and IRQ interrupts, an exception is taken only
4767ecdaa4aSPeter Maydell      * if it is higher priority than the current execution priority
4777ecdaa4aSPeter Maydell      * (which depends on state like BASEPRI, FAULTMASK and the
4787ecdaa4aSPeter Maydell      * currently active exception).
479fcf5ef2aSThomas Huth      */
480fcf5ef2aSThomas Huth     if (interrupt_request & CPU_INTERRUPT_HARD
481f4e8e4edSPeter Maydell         && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
482fcf5ef2aSThomas Huth         cs->exception_index = EXCP_IRQ;
483fcf5ef2aSThomas Huth         cc->do_interrupt(cs);
484fcf5ef2aSThomas Huth         ret = true;
485fcf5ef2aSThomas Huth     }
486fcf5ef2aSThomas Huth     return ret;
487fcf5ef2aSThomas Huth }
488fcf5ef2aSThomas Huth #endif
489fcf5ef2aSThomas Huth 
49089430fc6SPeter Maydell void arm_cpu_update_virq(ARMCPU *cpu)
49189430fc6SPeter Maydell {
49289430fc6SPeter Maydell     /*
49389430fc6SPeter Maydell      * Update the interrupt level for VIRQ, which is the logical OR of
49489430fc6SPeter Maydell      * the HCR_EL2.VI bit and the input line level from the GIC.
49589430fc6SPeter Maydell      */
49689430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
49789430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
49889430fc6SPeter Maydell 
49989430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VI) ||
50089430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VIRQ);
50189430fc6SPeter Maydell 
50289430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VIRQ) != 0)) {
50389430fc6SPeter Maydell         if (new_state) {
50489430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VIRQ);
50589430fc6SPeter Maydell         } else {
50689430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VIRQ);
50789430fc6SPeter Maydell         }
50889430fc6SPeter Maydell     }
50989430fc6SPeter Maydell }
51089430fc6SPeter Maydell 
51189430fc6SPeter Maydell void arm_cpu_update_vfiq(ARMCPU *cpu)
51289430fc6SPeter Maydell {
51389430fc6SPeter Maydell     /*
51489430fc6SPeter Maydell      * Update the interrupt level for VFIQ, which is the logical OR of
51589430fc6SPeter Maydell      * the HCR_EL2.VF bit and the input line level from the GIC.
51689430fc6SPeter Maydell      */
51789430fc6SPeter Maydell     CPUARMState *env = &cpu->env;
51889430fc6SPeter Maydell     CPUState *cs = CPU(cpu);
51989430fc6SPeter Maydell 
52089430fc6SPeter Maydell     bool new_state = (env->cp15.hcr_el2 & HCR_VF) ||
52189430fc6SPeter Maydell         (env->irq_line_state & CPU_INTERRUPT_VFIQ);
52289430fc6SPeter Maydell 
52389430fc6SPeter Maydell     if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VFIQ) != 0)) {
52489430fc6SPeter Maydell         if (new_state) {
52589430fc6SPeter Maydell             cpu_interrupt(cs, CPU_INTERRUPT_VFIQ);
52689430fc6SPeter Maydell         } else {
52789430fc6SPeter Maydell             cpu_reset_interrupt(cs, CPU_INTERRUPT_VFIQ);
52889430fc6SPeter Maydell         }
52989430fc6SPeter Maydell     }
53089430fc6SPeter Maydell }
53189430fc6SPeter Maydell 
532fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
533fcf5ef2aSThomas Huth static void arm_cpu_set_irq(void *opaque, int irq, int level)
534fcf5ef2aSThomas Huth {
535fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
536fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
537fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
538fcf5ef2aSThomas Huth     static const int mask[] = {
539fcf5ef2aSThomas Huth         [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
540fcf5ef2aSThomas Huth         [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
541fcf5ef2aSThomas Huth         [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
542fcf5ef2aSThomas Huth         [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
543fcf5ef2aSThomas Huth     };
544fcf5ef2aSThomas Huth 
545ed89f078SPeter Maydell     if (level) {
546ed89f078SPeter Maydell         env->irq_line_state |= mask[irq];
547ed89f078SPeter Maydell     } else {
548ed89f078SPeter Maydell         env->irq_line_state &= ~mask[irq];
549ed89f078SPeter Maydell     }
550ed89f078SPeter Maydell 
551fcf5ef2aSThomas Huth     switch (irq) {
552fcf5ef2aSThomas Huth     case ARM_CPU_VIRQ:
55389430fc6SPeter Maydell         assert(arm_feature(env, ARM_FEATURE_EL2));
55489430fc6SPeter Maydell         arm_cpu_update_virq(cpu);
55589430fc6SPeter Maydell         break;
556fcf5ef2aSThomas Huth     case ARM_CPU_VFIQ:
557fcf5ef2aSThomas Huth         assert(arm_feature(env, ARM_FEATURE_EL2));
55889430fc6SPeter Maydell         arm_cpu_update_vfiq(cpu);
55989430fc6SPeter Maydell         break;
560fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
561fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
562fcf5ef2aSThomas Huth         if (level) {
563fcf5ef2aSThomas Huth             cpu_interrupt(cs, mask[irq]);
564fcf5ef2aSThomas Huth         } else {
565fcf5ef2aSThomas Huth             cpu_reset_interrupt(cs, mask[irq]);
566fcf5ef2aSThomas Huth         }
567fcf5ef2aSThomas Huth         break;
568fcf5ef2aSThomas Huth     default:
569fcf5ef2aSThomas Huth         g_assert_not_reached();
570fcf5ef2aSThomas Huth     }
571fcf5ef2aSThomas Huth }
572fcf5ef2aSThomas Huth 
573fcf5ef2aSThomas Huth static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
574fcf5ef2aSThomas Huth {
575fcf5ef2aSThomas Huth #ifdef CONFIG_KVM
576fcf5ef2aSThomas Huth     ARMCPU *cpu = opaque;
577ed89f078SPeter Maydell     CPUARMState *env = &cpu->env;
578fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
579fcf5ef2aSThomas Huth     int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;
580ed89f078SPeter Maydell     uint32_t linestate_bit;
581fcf5ef2aSThomas Huth 
582fcf5ef2aSThomas Huth     switch (irq) {
583fcf5ef2aSThomas Huth     case ARM_CPU_IRQ:
584fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
585ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_HARD;
586fcf5ef2aSThomas Huth         break;
587fcf5ef2aSThomas Huth     case ARM_CPU_FIQ:
588fcf5ef2aSThomas Huth         kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
589ed89f078SPeter Maydell         linestate_bit = CPU_INTERRUPT_FIQ;
590fcf5ef2aSThomas Huth         break;
591fcf5ef2aSThomas Huth     default:
592fcf5ef2aSThomas Huth         g_assert_not_reached();
593fcf5ef2aSThomas Huth     }
594ed89f078SPeter Maydell 
595ed89f078SPeter Maydell     if (level) {
596ed89f078SPeter Maydell         env->irq_line_state |= linestate_bit;
597ed89f078SPeter Maydell     } else {
598ed89f078SPeter Maydell         env->irq_line_state &= ~linestate_bit;
599ed89f078SPeter Maydell     }
600ed89f078SPeter Maydell 
601fcf5ef2aSThomas Huth     kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
602fcf5ef2aSThomas Huth     kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
603fcf5ef2aSThomas Huth #endif
604fcf5ef2aSThomas Huth }
605fcf5ef2aSThomas Huth 
606fcf5ef2aSThomas Huth static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
607fcf5ef2aSThomas Huth {
608fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
609fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
610fcf5ef2aSThomas Huth 
611fcf5ef2aSThomas Huth     cpu_synchronize_state(cs);
612fcf5ef2aSThomas Huth     return arm_cpu_data_is_big_endian(env);
613fcf5ef2aSThomas Huth }
614fcf5ef2aSThomas Huth 
615fcf5ef2aSThomas Huth #endif
616fcf5ef2aSThomas Huth 
617fcf5ef2aSThomas Huth static inline void set_feature(CPUARMState *env, int feature)
618fcf5ef2aSThomas Huth {
619fcf5ef2aSThomas Huth     env->features |= 1ULL << feature;
620fcf5ef2aSThomas Huth }
621fcf5ef2aSThomas Huth 
622fcf5ef2aSThomas Huth static inline void unset_feature(CPUARMState *env, int feature)
623fcf5ef2aSThomas Huth {
624fcf5ef2aSThomas Huth     env->features &= ~(1ULL << feature);
625fcf5ef2aSThomas Huth }
626fcf5ef2aSThomas Huth 
627fcf5ef2aSThomas Huth static int
628fcf5ef2aSThomas Huth print_insn_thumb1(bfd_vma pc, disassemble_info *info)
629fcf5ef2aSThomas Huth {
630fcf5ef2aSThomas Huth   return print_insn_arm(pc | 1, info);
631fcf5ef2aSThomas Huth }
632fcf5ef2aSThomas Huth 
633fcf5ef2aSThomas Huth static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
634fcf5ef2aSThomas Huth {
635fcf5ef2aSThomas Huth     ARMCPU *ac = ARM_CPU(cpu);
636fcf5ef2aSThomas Huth     CPUARMState *env = &ac->env;
6377bcdbf51SRichard Henderson     bool sctlr_b;
638fcf5ef2aSThomas Huth 
639fcf5ef2aSThomas Huth     if (is_a64(env)) {
640fcf5ef2aSThomas Huth         /* We might not be compiled with the A64 disassembler
641fcf5ef2aSThomas Huth          * because it needs a C++ compiler. Leave print_insn
642fcf5ef2aSThomas Huth          * unset in this case to use the caller default behaviour.
643fcf5ef2aSThomas Huth          */
644fcf5ef2aSThomas Huth #if defined(CONFIG_ARM_A64_DIS)
645fcf5ef2aSThomas Huth         info->print_insn = print_insn_arm_a64;
646fcf5ef2aSThomas Huth #endif
647110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM64;
64815fa1a0aSRichard Henderson         info->cap_insn_unit = 4;
64915fa1a0aSRichard Henderson         info->cap_insn_split = 4;
650110f6c70SRichard Henderson     } else {
651110f6c70SRichard Henderson         int cap_mode;
652110f6c70SRichard Henderson         if (env->thumb) {
653fcf5ef2aSThomas Huth             info->print_insn = print_insn_thumb1;
65415fa1a0aSRichard Henderson             info->cap_insn_unit = 2;
65515fa1a0aSRichard Henderson             info->cap_insn_split = 4;
656110f6c70SRichard Henderson             cap_mode = CS_MODE_THUMB;
657fcf5ef2aSThomas Huth         } else {
658fcf5ef2aSThomas Huth             info->print_insn = print_insn_arm;
65915fa1a0aSRichard Henderson             info->cap_insn_unit = 4;
66015fa1a0aSRichard Henderson             info->cap_insn_split = 4;
661110f6c70SRichard Henderson             cap_mode = CS_MODE_ARM;
662fcf5ef2aSThomas Huth         }
663110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_V8)) {
664110f6c70SRichard Henderson             cap_mode |= CS_MODE_V8;
665110f6c70SRichard Henderson         }
666110f6c70SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
667110f6c70SRichard Henderson             cap_mode |= CS_MODE_MCLASS;
668110f6c70SRichard Henderson         }
669110f6c70SRichard Henderson         info->cap_arch = CS_ARCH_ARM;
670110f6c70SRichard Henderson         info->cap_mode = cap_mode;
671fcf5ef2aSThomas Huth     }
6727bcdbf51SRichard Henderson 
6737bcdbf51SRichard Henderson     sctlr_b = arm_sctlr_b(env);
6747bcdbf51SRichard Henderson     if (bswap_code(sctlr_b)) {
675fcf5ef2aSThomas Huth #ifdef TARGET_WORDS_BIGENDIAN
676fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_LITTLE;
677fcf5ef2aSThomas Huth #else
678fcf5ef2aSThomas Huth         info->endian = BFD_ENDIAN_BIG;
679fcf5ef2aSThomas Huth #endif
680fcf5ef2aSThomas Huth     }
681f7478a92SJulian Brown     info->flags &= ~INSN_ARM_BE32;
6827bcdbf51SRichard Henderson #ifndef CONFIG_USER_ONLY
6837bcdbf51SRichard Henderson     if (sctlr_b) {
684f7478a92SJulian Brown         info->flags |= INSN_ARM_BE32;
685f7478a92SJulian Brown     }
6867bcdbf51SRichard Henderson #endif
687fcf5ef2aSThomas Huth }
688fcf5ef2aSThomas Huth 
68986480615SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64
69086480615SPhilippe Mathieu-Daudé 
69186480615SPhilippe Mathieu-Daudé static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
69286480615SPhilippe Mathieu-Daudé {
69386480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
69486480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
69586480615SPhilippe Mathieu-Daudé     uint32_t psr = pstate_read(env);
69686480615SPhilippe Mathieu-Daudé     int i;
69786480615SPhilippe Mathieu-Daudé     int el = arm_current_el(env);
69886480615SPhilippe Mathieu-Daudé     const char *ns_status;
69986480615SPhilippe Mathieu-Daudé 
70086480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc);
70186480615SPhilippe Mathieu-Daudé     for (i = 0; i < 32; i++) {
70286480615SPhilippe Mathieu-Daudé         if (i == 31) {
70386480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]);
70486480615SPhilippe Mathieu-Daudé         } else {
70586480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i],
70686480615SPhilippe Mathieu-Daudé                          (i + 2) % 3 ? " " : "\n");
70786480615SPhilippe Mathieu-Daudé         }
70886480615SPhilippe Mathieu-Daudé     }
70986480615SPhilippe Mathieu-Daudé 
71086480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) {
71186480615SPhilippe Mathieu-Daudé         ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
71286480615SPhilippe Mathieu-Daudé     } else {
71386480615SPhilippe Mathieu-Daudé         ns_status = "";
71486480615SPhilippe Mathieu-Daudé     }
71586480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c",
71686480615SPhilippe Mathieu-Daudé                  psr,
71786480615SPhilippe Mathieu-Daudé                  psr & PSTATE_N ? 'N' : '-',
71886480615SPhilippe Mathieu-Daudé                  psr & PSTATE_Z ? 'Z' : '-',
71986480615SPhilippe Mathieu-Daudé                  psr & PSTATE_C ? 'C' : '-',
72086480615SPhilippe Mathieu-Daudé                  psr & PSTATE_V ? 'V' : '-',
72186480615SPhilippe Mathieu-Daudé                  ns_status,
72286480615SPhilippe Mathieu-Daudé                  el,
72386480615SPhilippe Mathieu-Daudé                  psr & PSTATE_SP ? 'h' : 't');
72486480615SPhilippe Mathieu-Daudé 
72586480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_bti, cpu)) {
72686480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "  BTYPE=%d", (psr & PSTATE_BTYPE) >> 10);
72786480615SPhilippe Mathieu-Daudé     }
72886480615SPhilippe Mathieu-Daudé     if (!(flags & CPU_DUMP_FPU)) {
72986480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "\n");
73086480615SPhilippe Mathieu-Daudé         return;
73186480615SPhilippe Mathieu-Daudé     }
73286480615SPhilippe Mathieu-Daudé     if (fp_exception_el(env, el) != 0) {
73386480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "    FPU disabled\n");
73486480615SPhilippe Mathieu-Daudé         return;
73586480615SPhilippe Mathieu-Daudé     }
73686480615SPhilippe Mathieu-Daudé     qemu_fprintf(f, "     FPCR=%08x FPSR=%08x\n",
73786480615SPhilippe Mathieu-Daudé                  vfp_get_fpcr(env), vfp_get_fpsr(env));
73886480615SPhilippe Mathieu-Daudé 
73986480615SPhilippe Mathieu-Daudé     if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) {
74086480615SPhilippe Mathieu-Daudé         int j, zcr_len = sve_zcr_len_for_el(env, el);
74186480615SPhilippe Mathieu-Daudé 
74286480615SPhilippe Mathieu-Daudé         for (i = 0; i <= FFR_PRED_NUM; i++) {
74386480615SPhilippe Mathieu-Daudé             bool eol;
74486480615SPhilippe Mathieu-Daudé             if (i == FFR_PRED_NUM) {
74586480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "FFR=");
74686480615SPhilippe Mathieu-Daudé                 /* It's last, so end the line.  */
74786480615SPhilippe Mathieu-Daudé                 eol = true;
74886480615SPhilippe Mathieu-Daudé             } else {
74986480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "P%02d=", i);
75086480615SPhilippe Mathieu-Daudé                 switch (zcr_len) {
75186480615SPhilippe Mathieu-Daudé                 case 0:
75286480615SPhilippe Mathieu-Daudé                     eol = i % 8 == 7;
75386480615SPhilippe Mathieu-Daudé                     break;
75486480615SPhilippe Mathieu-Daudé                 case 1:
75586480615SPhilippe Mathieu-Daudé                     eol = i % 6 == 5;
75686480615SPhilippe Mathieu-Daudé                     break;
75786480615SPhilippe Mathieu-Daudé                 case 2:
75886480615SPhilippe Mathieu-Daudé                 case 3:
75986480615SPhilippe Mathieu-Daudé                     eol = i % 3 == 2;
76086480615SPhilippe Mathieu-Daudé                     break;
76186480615SPhilippe Mathieu-Daudé                 default:
76286480615SPhilippe Mathieu-Daudé                     /* More than one quadword per predicate.  */
76386480615SPhilippe Mathieu-Daudé                     eol = true;
76486480615SPhilippe Mathieu-Daudé                     break;
76586480615SPhilippe Mathieu-Daudé                 }
76686480615SPhilippe Mathieu-Daudé             }
76786480615SPhilippe Mathieu-Daudé             for (j = zcr_len / 4; j >= 0; j--) {
76886480615SPhilippe Mathieu-Daudé                 int digits;
76986480615SPhilippe Mathieu-Daudé                 if (j * 4 + 4 <= zcr_len + 1) {
77086480615SPhilippe Mathieu-Daudé                     digits = 16;
77186480615SPhilippe Mathieu-Daudé                 } else {
77286480615SPhilippe Mathieu-Daudé                     digits = (zcr_len % 4 + 1) * 4;
77386480615SPhilippe Mathieu-Daudé                 }
77486480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "%0*" PRIx64 "%s", digits,
77586480615SPhilippe Mathieu-Daudé                              env->vfp.pregs[i].p[j],
77686480615SPhilippe Mathieu-Daudé                              j ? ":" : eol ? "\n" : " ");
77786480615SPhilippe Mathieu-Daudé             }
77886480615SPhilippe Mathieu-Daudé         }
77986480615SPhilippe Mathieu-Daudé 
78086480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
78186480615SPhilippe Mathieu-Daudé             if (zcr_len == 0) {
78286480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s",
78386480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[1],
78486480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[0], i & 1 ? "\n" : " ");
78586480615SPhilippe Mathieu-Daudé             } else if (zcr_len == 1) {
78686480615SPhilippe Mathieu-Daudé                 qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64
78786480615SPhilippe Mathieu-Daudé                              ":%016" PRIx64 ":%016" PRIx64 "\n",
78886480615SPhilippe Mathieu-Daudé                              i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2],
78986480615SPhilippe Mathieu-Daudé                              env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]);
79086480615SPhilippe Mathieu-Daudé             } else {
79186480615SPhilippe Mathieu-Daudé                 for (j = zcr_len; j >= 0; j--) {
79286480615SPhilippe Mathieu-Daudé                     bool odd = (zcr_len - j) % 2 != 0;
79386480615SPhilippe Mathieu-Daudé                     if (j == zcr_len) {
79486480615SPhilippe Mathieu-Daudé                         qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1);
79586480615SPhilippe Mathieu-Daudé                     } else if (!odd) {
79686480615SPhilippe Mathieu-Daudé                         if (j > 0) {
79786480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "   [%x-%x]=", j, j - 1);
79886480615SPhilippe Mathieu-Daudé                         } else {
79986480615SPhilippe Mathieu-Daudé                             qemu_fprintf(f, "     [%x]=", j);
80086480615SPhilippe Mathieu-Daudé                         }
80186480615SPhilippe Mathieu-Daudé                     }
80286480615SPhilippe Mathieu-Daudé                     qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s",
80386480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2 + 1],
80486480615SPhilippe Mathieu-Daudé                                  env->vfp.zregs[i].d[j * 2],
80586480615SPhilippe Mathieu-Daudé                                  odd || j == 0 ? "\n" : ":");
80686480615SPhilippe Mathieu-Daudé                 }
80786480615SPhilippe Mathieu-Daudé             }
80886480615SPhilippe Mathieu-Daudé         }
80986480615SPhilippe Mathieu-Daudé     } else {
81086480615SPhilippe Mathieu-Daudé         for (i = 0; i < 32; i++) {
81186480615SPhilippe Mathieu-Daudé             uint64_t *q = aa64_vfp_qreg(env, i);
81286480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s",
81386480615SPhilippe Mathieu-Daudé                          i, q[1], q[0], (i & 1 ? "\n" : " "));
81486480615SPhilippe Mathieu-Daudé         }
81586480615SPhilippe Mathieu-Daudé     }
81686480615SPhilippe Mathieu-Daudé }
81786480615SPhilippe Mathieu-Daudé 
81886480615SPhilippe Mathieu-Daudé #else
81986480615SPhilippe Mathieu-Daudé 
82086480615SPhilippe Mathieu-Daudé static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags)
82186480615SPhilippe Mathieu-Daudé {
82286480615SPhilippe Mathieu-Daudé     g_assert_not_reached();
82386480615SPhilippe Mathieu-Daudé }
82486480615SPhilippe Mathieu-Daudé 
82586480615SPhilippe Mathieu-Daudé #endif
82686480615SPhilippe Mathieu-Daudé 
82786480615SPhilippe Mathieu-Daudé static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags)
82886480615SPhilippe Mathieu-Daudé {
82986480615SPhilippe Mathieu-Daudé     ARMCPU *cpu = ARM_CPU(cs);
83086480615SPhilippe Mathieu-Daudé     CPUARMState *env = &cpu->env;
83186480615SPhilippe Mathieu-Daudé     int i;
83286480615SPhilippe Mathieu-Daudé 
83386480615SPhilippe Mathieu-Daudé     if (is_a64(env)) {
83486480615SPhilippe Mathieu-Daudé         aarch64_cpu_dump_state(cs, f, flags);
83586480615SPhilippe Mathieu-Daudé         return;
83686480615SPhilippe Mathieu-Daudé     }
83786480615SPhilippe Mathieu-Daudé 
83886480615SPhilippe Mathieu-Daudé     for (i = 0; i < 16; i++) {
83986480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]);
84086480615SPhilippe Mathieu-Daudé         if ((i % 4) == 3) {
84186480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "\n");
84286480615SPhilippe Mathieu-Daudé         } else {
84386480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, " ");
84486480615SPhilippe Mathieu-Daudé         }
84586480615SPhilippe Mathieu-Daudé     }
84686480615SPhilippe Mathieu-Daudé 
84786480615SPhilippe Mathieu-Daudé     if (arm_feature(env, ARM_FEATURE_M)) {
84886480615SPhilippe Mathieu-Daudé         uint32_t xpsr = xpsr_read(env);
84986480615SPhilippe Mathieu-Daudé         const char *mode;
85086480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
85186480615SPhilippe Mathieu-Daudé 
85286480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
85386480615SPhilippe Mathieu-Daudé             ns_status = env->v7m.secure ? "S " : "NS ";
85486480615SPhilippe Mathieu-Daudé         }
85586480615SPhilippe Mathieu-Daudé 
85686480615SPhilippe Mathieu-Daudé         if (xpsr & XPSR_EXCP) {
85786480615SPhilippe Mathieu-Daudé             mode = "handler";
85886480615SPhilippe Mathieu-Daudé         } else {
85986480615SPhilippe Mathieu-Daudé             if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) {
86086480615SPhilippe Mathieu-Daudé                 mode = "unpriv-thread";
86186480615SPhilippe Mathieu-Daudé             } else {
86286480615SPhilippe Mathieu-Daudé                 mode = "priv-thread";
86386480615SPhilippe Mathieu-Daudé             }
86486480615SPhilippe Mathieu-Daudé         }
86586480615SPhilippe Mathieu-Daudé 
86686480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n",
86786480615SPhilippe Mathieu-Daudé                      xpsr,
86886480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_N ? 'N' : '-',
86986480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_Z ? 'Z' : '-',
87086480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_C ? 'C' : '-',
87186480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_V ? 'V' : '-',
87286480615SPhilippe Mathieu-Daudé                      xpsr & XPSR_T ? 'T' : 'A',
87386480615SPhilippe Mathieu-Daudé                      ns_status,
87486480615SPhilippe Mathieu-Daudé                      mode);
87586480615SPhilippe Mathieu-Daudé     } else {
87686480615SPhilippe Mathieu-Daudé         uint32_t psr = cpsr_read(env);
87786480615SPhilippe Mathieu-Daudé         const char *ns_status = "";
87886480615SPhilippe Mathieu-Daudé 
87986480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_EL3) &&
88086480615SPhilippe Mathieu-Daudé             (psr & CPSR_M) != ARM_CPU_MODE_MON) {
88186480615SPhilippe Mathieu-Daudé             ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S ";
88286480615SPhilippe Mathieu-Daudé         }
88386480615SPhilippe Mathieu-Daudé 
88486480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n",
88586480615SPhilippe Mathieu-Daudé                      psr,
88686480615SPhilippe Mathieu-Daudé                      psr & CPSR_N ? 'N' : '-',
88786480615SPhilippe Mathieu-Daudé                      psr & CPSR_Z ? 'Z' : '-',
88886480615SPhilippe Mathieu-Daudé                      psr & CPSR_C ? 'C' : '-',
88986480615SPhilippe Mathieu-Daudé                      psr & CPSR_V ? 'V' : '-',
89086480615SPhilippe Mathieu-Daudé                      psr & CPSR_T ? 'T' : 'A',
89186480615SPhilippe Mathieu-Daudé                      ns_status,
89286480615SPhilippe Mathieu-Daudé                      aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26);
89386480615SPhilippe Mathieu-Daudé     }
89486480615SPhilippe Mathieu-Daudé 
89586480615SPhilippe Mathieu-Daudé     if (flags & CPU_DUMP_FPU) {
89686480615SPhilippe Mathieu-Daudé         int numvfpregs = 0;
89786480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_VFP)) {
89886480615SPhilippe Mathieu-Daudé             numvfpregs += 16;
89986480615SPhilippe Mathieu-Daudé         }
90086480615SPhilippe Mathieu-Daudé         if (arm_feature(env, ARM_FEATURE_VFP3)) {
90186480615SPhilippe Mathieu-Daudé             numvfpregs += 16;
90286480615SPhilippe Mathieu-Daudé         }
90386480615SPhilippe Mathieu-Daudé         for (i = 0; i < numvfpregs; i++) {
90486480615SPhilippe Mathieu-Daudé             uint64_t v = *aa32_vfp_dreg(env, i);
90586480615SPhilippe Mathieu-Daudé             qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n",
90686480615SPhilippe Mathieu-Daudé                          i * 2, (uint32_t)v,
90786480615SPhilippe Mathieu-Daudé                          i * 2 + 1, (uint32_t)(v >> 32),
90886480615SPhilippe Mathieu-Daudé                          i, v);
90986480615SPhilippe Mathieu-Daudé         }
91086480615SPhilippe Mathieu-Daudé         qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env));
91186480615SPhilippe Mathieu-Daudé     }
91286480615SPhilippe Mathieu-Daudé }
91386480615SPhilippe Mathieu-Daudé 
91446de5913SIgor Mammedov uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
91546de5913SIgor Mammedov {
91646de5913SIgor Mammedov     uint32_t Aff1 = idx / clustersz;
91746de5913SIgor Mammedov     uint32_t Aff0 = idx % clustersz;
91846de5913SIgor Mammedov     return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
91946de5913SIgor Mammedov }
92046de5913SIgor Mammedov 
921ac87e507SPeter Maydell static void cpreg_hashtable_data_destroy(gpointer data)
922ac87e507SPeter Maydell {
923ac87e507SPeter Maydell     /*
924ac87e507SPeter Maydell      * Destroy function for cpu->cp_regs hashtable data entries.
925ac87e507SPeter Maydell      * We must free the name string because it was g_strdup()ed in
926ac87e507SPeter Maydell      * add_cpreg_to_hashtable(). It's OK to cast away the 'const'
927ac87e507SPeter Maydell      * from r->name because we know we definitely allocated it.
928ac87e507SPeter Maydell      */
929ac87e507SPeter Maydell     ARMCPRegInfo *r = data;
930ac87e507SPeter Maydell 
931ac87e507SPeter Maydell     g_free((void *)r->name);
932ac87e507SPeter Maydell     g_free(r);
933ac87e507SPeter Maydell }
934ac87e507SPeter Maydell 
935fcf5ef2aSThomas Huth static void arm_cpu_initfn(Object *obj)
936fcf5ef2aSThomas Huth {
937fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
938fcf5ef2aSThomas Huth 
9397506ed90SRichard Henderson     cpu_set_cpustate_pointers(cpu);
940fcf5ef2aSThomas Huth     cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
941ac87e507SPeter Maydell                                          g_free, cpreg_hashtable_data_destroy);
942fcf5ef2aSThomas Huth 
943b5c53d1bSAaron Lindsay     QLIST_INIT(&cpu->pre_el_change_hooks);
94408267487SAaron Lindsay     QLIST_INIT(&cpu->el_change_hooks);
94508267487SAaron Lindsay 
946fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
947fcf5ef2aSThomas Huth     /* Our inbound IRQ and FIQ lines */
948fcf5ef2aSThomas Huth     if (kvm_enabled()) {
949fcf5ef2aSThomas Huth         /* VIRQ and VFIQ are unused with KVM but we add them to maintain
950fcf5ef2aSThomas Huth          * the same interface as non-KVM CPUs.
951fcf5ef2aSThomas Huth          */
952fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
953fcf5ef2aSThomas Huth     } else {
954fcf5ef2aSThomas Huth         qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
955fcf5ef2aSThomas Huth     }
956fcf5ef2aSThomas Huth 
957fcf5ef2aSThomas Huth     qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
958fcf5ef2aSThomas Huth                        ARRAY_SIZE(cpu->gt_timer_outputs));
959aa1b3111SPeter Maydell 
960aa1b3111SPeter Maydell     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
961aa1b3111SPeter Maydell                              "gicv3-maintenance-interrupt", 1);
96207f48730SAndrew Jones     qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
96307f48730SAndrew Jones                              "pmu-interrupt", 1);
964fcf5ef2aSThomas Huth #endif
965fcf5ef2aSThomas Huth 
966fcf5ef2aSThomas Huth     /* DTB consumers generally don't in fact care what the 'compatible'
967fcf5ef2aSThomas Huth      * string is, so always provide some string and trust that a hypothetical
968fcf5ef2aSThomas Huth      * picky DTB consumer will also provide a helpful error message.
969fcf5ef2aSThomas Huth      */
970fcf5ef2aSThomas Huth     cpu->dtb_compatible = "qemu,unknown";
971fcf5ef2aSThomas Huth     cpu->psci_version = 1; /* By default assume PSCI v0.1 */
972fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
973fcf5ef2aSThomas Huth 
974fcf5ef2aSThomas Huth     if (tcg_enabled()) {
975fcf5ef2aSThomas Huth         cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
976fcf5ef2aSThomas Huth     }
977fcf5ef2aSThomas Huth }
978fcf5ef2aSThomas Huth 
979fcf5ef2aSThomas Huth static Property arm_cpu_reset_cbar_property =
980fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
981fcf5ef2aSThomas Huth 
982fcf5ef2aSThomas Huth static Property arm_cpu_reset_hivecs_property =
983fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);
984fcf5ef2aSThomas Huth 
985fcf5ef2aSThomas Huth static Property arm_cpu_rvbar_property =
986fcf5ef2aSThomas Huth             DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);
987fcf5ef2aSThomas Huth 
988c25bd18aSPeter Maydell static Property arm_cpu_has_el2_property =
989c25bd18aSPeter Maydell             DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);
990c25bd18aSPeter Maydell 
991fcf5ef2aSThomas Huth static Property arm_cpu_has_el3_property =
992fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);
993fcf5ef2aSThomas Huth 
9943a062d57SJulian Brown static Property arm_cpu_cfgend_property =
9953a062d57SJulian Brown             DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);
9963a062d57SJulian Brown 
997fcf5ef2aSThomas Huth /* use property name "pmu" to match other archs and virt tools */
998fcf5ef2aSThomas Huth static Property arm_cpu_has_pmu_property =
999fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);
1000fcf5ef2aSThomas Huth 
100197a28b0eSPeter Maydell static Property arm_cpu_has_vfp_property =
100297a28b0eSPeter Maydell             DEFINE_PROP_BOOL("vfp", ARMCPU, has_vfp, true);
100397a28b0eSPeter Maydell 
100497a28b0eSPeter Maydell static Property arm_cpu_has_neon_property =
100597a28b0eSPeter Maydell             DEFINE_PROP_BOOL("neon", ARMCPU, has_neon, true);
100697a28b0eSPeter Maydell 
1007ea90db0aSPeter Maydell static Property arm_cpu_has_dsp_property =
1008ea90db0aSPeter Maydell             DEFINE_PROP_BOOL("dsp", ARMCPU, has_dsp, true);
1009ea90db0aSPeter Maydell 
1010fcf5ef2aSThomas Huth static Property arm_cpu_has_mpu_property =
1011fcf5ef2aSThomas Huth             DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);
1012fcf5ef2aSThomas Huth 
10138d92e26bSPeter Maydell /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
10148d92e26bSPeter Maydell  * because the CPU initfn will have already set cpu->pmsav7_dregion to
10158d92e26bSPeter Maydell  * the right value for that particular CPU type, and we don't want
10168d92e26bSPeter Maydell  * to override that with an incorrect constant value.
10178d92e26bSPeter Maydell  */
1018fcf5ef2aSThomas Huth static Property arm_cpu_pmsav7_dregion_property =
10198d92e26bSPeter Maydell             DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
10208d92e26bSPeter Maydell                                            pmsav7_dregion,
10218d92e26bSPeter Maydell                                            qdev_prop_uint32, uint32_t);
1022fcf5ef2aSThomas Huth 
1023f9f62e4cSPeter Maydell static void arm_get_init_svtor(Object *obj, Visitor *v, const char *name,
1024f9f62e4cSPeter Maydell                                void *opaque, Error **errp)
1025f9f62e4cSPeter Maydell {
1026f9f62e4cSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1027f9f62e4cSPeter Maydell 
1028f9f62e4cSPeter Maydell     visit_type_uint32(v, name, &cpu->init_svtor, errp);
1029f9f62e4cSPeter Maydell }
1030f9f62e4cSPeter Maydell 
1031f9f62e4cSPeter Maydell static void arm_set_init_svtor(Object *obj, Visitor *v, const char *name,
1032f9f62e4cSPeter Maydell                                void *opaque, Error **errp)
1033f9f62e4cSPeter Maydell {
1034f9f62e4cSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1035f9f62e4cSPeter Maydell 
1036f9f62e4cSPeter Maydell     visit_type_uint32(v, name, &cpu->init_svtor, errp);
1037f9f62e4cSPeter Maydell }
103838e2a77cSPeter Maydell 
103951e5ef45SMarc-André Lureau void arm_cpu_post_init(Object *obj)
1040fcf5ef2aSThomas Huth {
1041fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1042fcf5ef2aSThomas Huth 
1043790a1150SPeter Maydell     /* M profile implies PMSA. We have to do this here rather than
1044790a1150SPeter Maydell      * in realize with the other feature-implication checks because
1045790a1150SPeter Maydell      * we look at the PMSA bit to see if we should add some properties.
1046790a1150SPeter Maydell      */
1047790a1150SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
1048790a1150SPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_PMSA);
1049790a1150SPeter Maydell     }
105097a28b0eSPeter Maydell     /* Similarly for the VFP feature bits */
105197a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_VFP4)) {
105297a28b0eSPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_VFP3);
105397a28b0eSPeter Maydell     }
105497a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_VFP3)) {
105597a28b0eSPeter Maydell         set_feature(&cpu->env, ARM_FEATURE_VFP);
105697a28b0eSPeter Maydell     }
1057790a1150SPeter Maydell 
1058fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
1059fcf5ef2aSThomas Huth         arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
1060fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
1061fcf5ef2aSThomas Huth                                  &error_abort);
1062fcf5ef2aSThomas Huth     }
1063fcf5ef2aSThomas Huth 
1064fcf5ef2aSThomas Huth     if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
1065fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
1066fcf5ef2aSThomas Huth                                  &error_abort);
1067fcf5ef2aSThomas Huth     }
1068fcf5ef2aSThomas Huth 
1069fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
1070fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
1071fcf5ef2aSThomas Huth                                  &error_abort);
1072fcf5ef2aSThomas Huth     }
1073fcf5ef2aSThomas Huth 
1074fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
1075fcf5ef2aSThomas Huth         /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
1076fcf5ef2aSThomas Huth          * prevent "has_el3" from existing on CPUs which cannot support EL3.
1077fcf5ef2aSThomas Huth          */
1078fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
1079fcf5ef2aSThomas Huth                                  &error_abort);
1080fcf5ef2aSThomas Huth 
1081fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1082fcf5ef2aSThomas Huth         object_property_add_link(obj, "secure-memory",
1083fcf5ef2aSThomas Huth                                  TYPE_MEMORY_REGION,
1084fcf5ef2aSThomas Huth                                  (Object **)&cpu->secure_memory,
1085fcf5ef2aSThomas Huth                                  qdev_prop_allow_set_link_before_realize,
1086265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
1087fcf5ef2aSThomas Huth                                  &error_abort);
1088fcf5ef2aSThomas Huth #endif
1089fcf5ef2aSThomas Huth     }
1090fcf5ef2aSThomas Huth 
1091c25bd18aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
1092c25bd18aSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
1093c25bd18aSPeter Maydell                                  &error_abort);
1094c25bd18aSPeter Maydell     }
1095c25bd18aSPeter Maydell 
1096fcf5ef2aSThomas Huth     if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
1097fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
1098fcf5ef2aSThomas Huth                                  &error_abort);
1099fcf5ef2aSThomas Huth     }
1100fcf5ef2aSThomas Huth 
110197a28b0eSPeter Maydell     /*
110297a28b0eSPeter Maydell      * Allow user to turn off VFP and Neon support, but only for TCG --
110397a28b0eSPeter Maydell      * KVM does not currently allow us to lie to the guest about its
110497a28b0eSPeter Maydell      * ID/feature registers, so the guest always sees what the host has.
110597a28b0eSPeter Maydell      */
110697a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_VFP)) {
110797a28b0eSPeter Maydell         cpu->has_vfp = true;
110897a28b0eSPeter Maydell         if (!kvm_enabled()) {
110997a28b0eSPeter Maydell             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property,
111097a28b0eSPeter Maydell                                      &error_abort);
111197a28b0eSPeter Maydell         }
111297a28b0eSPeter Maydell     }
111397a28b0eSPeter Maydell 
111497a28b0eSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_NEON)) {
111597a28b0eSPeter Maydell         cpu->has_neon = true;
111697a28b0eSPeter Maydell         if (!kvm_enabled()) {
111797a28b0eSPeter Maydell             qdev_property_add_static(DEVICE(obj), &arm_cpu_has_neon_property,
111897a28b0eSPeter Maydell                                      &error_abort);
111997a28b0eSPeter Maydell         }
112097a28b0eSPeter Maydell     }
112197a28b0eSPeter Maydell 
1122ea90db0aSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M) &&
1123ea90db0aSPeter Maydell         arm_feature(&cpu->env, ARM_FEATURE_THUMB_DSP)) {
1124ea90db0aSPeter Maydell         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_dsp_property,
1125ea90db0aSPeter Maydell                                  &error_abort);
1126ea90db0aSPeter Maydell     }
1127ea90db0aSPeter Maydell 
1128452a0955SPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
1129fcf5ef2aSThomas Huth         qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
1130fcf5ef2aSThomas Huth                                  &error_abort);
1131fcf5ef2aSThomas Huth         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
1132fcf5ef2aSThomas Huth             qdev_property_add_static(DEVICE(obj),
1133fcf5ef2aSThomas Huth                                      &arm_cpu_pmsav7_dregion_property,
1134fcf5ef2aSThomas Huth                                      &error_abort);
1135fcf5ef2aSThomas Huth         }
1136fcf5ef2aSThomas Huth     }
1137fcf5ef2aSThomas Huth 
1138181962fdSPeter Maydell     if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
1139181962fdSPeter Maydell         object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
1140181962fdSPeter Maydell                                  qdev_prop_allow_set_link_before_realize,
1141265b578cSMarc-André Lureau                                  OBJ_PROP_LINK_STRONG,
1142181962fdSPeter Maydell                                  &error_abort);
1143f9f62e4cSPeter Maydell         /*
1144f9f62e4cSPeter Maydell          * M profile: initial value of the Secure VTOR. We can't just use
1145f9f62e4cSPeter Maydell          * a simple DEFINE_PROP_UINT32 for this because we want to permit
1146f9f62e4cSPeter Maydell          * the property to be set after realize.
1147f9f62e4cSPeter Maydell          */
1148f9f62e4cSPeter Maydell         object_property_add(obj, "init-svtor", "uint32",
1149f9f62e4cSPeter Maydell                             arm_get_init_svtor, arm_set_init_svtor,
1150f9f62e4cSPeter Maydell                             NULL, NULL, &error_abort);
1151181962fdSPeter Maydell     }
1152181962fdSPeter Maydell 
11533a062d57SJulian Brown     qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
11543a062d57SJulian Brown                              &error_abort);
1155fcf5ef2aSThomas Huth }
1156fcf5ef2aSThomas Huth 
1157fcf5ef2aSThomas Huth static void arm_cpu_finalizefn(Object *obj)
1158fcf5ef2aSThomas Huth {
1159fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
116008267487SAaron Lindsay     ARMELChangeHook *hook, *next;
116108267487SAaron Lindsay 
1162fcf5ef2aSThomas Huth     g_hash_table_destroy(cpu->cp_regs);
116308267487SAaron Lindsay 
1164b5c53d1bSAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
1165b5c53d1bSAaron Lindsay         QLIST_REMOVE(hook, node);
1166b5c53d1bSAaron Lindsay         g_free(hook);
1167b5c53d1bSAaron Lindsay     }
116808267487SAaron Lindsay     QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
116908267487SAaron Lindsay         QLIST_REMOVE(hook, node);
117008267487SAaron Lindsay         g_free(hook);
117108267487SAaron Lindsay     }
11724e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
11734e7beb0cSAaron Lindsay OS     if (cpu->pmu_timer) {
11744e7beb0cSAaron Lindsay OS         timer_del(cpu->pmu_timer);
11754e7beb0cSAaron Lindsay OS         timer_deinit(cpu->pmu_timer);
11764e7beb0cSAaron Lindsay OS         timer_free(cpu->pmu_timer);
11774e7beb0cSAaron Lindsay OS     }
11784e7beb0cSAaron Lindsay OS #endif
1179fcf5ef2aSThomas Huth }
1180fcf5ef2aSThomas Huth 
1181fcf5ef2aSThomas Huth static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
1182fcf5ef2aSThomas Huth {
1183fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
1184fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(dev);
1185fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
1186fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
1187fcf5ef2aSThomas Huth     int pagebits;
1188fcf5ef2aSThomas Huth     Error *local_err = NULL;
11890f8d06f1SRichard Henderson     bool no_aa32 = false;
1190fcf5ef2aSThomas Huth 
1191c4487d76SPeter Maydell     /* If we needed to query the host kernel for the CPU features
1192c4487d76SPeter Maydell      * then it's possible that might have failed in the initfn, but
1193c4487d76SPeter Maydell      * this is the first point where we can report it.
1194c4487d76SPeter Maydell      */
1195c4487d76SPeter Maydell     if (cpu->host_cpu_probe_failed) {
1196c4487d76SPeter Maydell         if (!kvm_enabled()) {
1197c4487d76SPeter Maydell             error_setg(errp, "The 'host' CPU type can only be used with KVM");
1198c4487d76SPeter Maydell         } else {
1199c4487d76SPeter Maydell             error_setg(errp, "Failed to retrieve host CPU features");
1200c4487d76SPeter Maydell         }
1201c4487d76SPeter Maydell         return;
1202c4487d76SPeter Maydell     }
1203c4487d76SPeter Maydell 
120495f87565SPeter Maydell #ifndef CONFIG_USER_ONLY
120595f87565SPeter Maydell     /* The NVIC and M-profile CPU are two halves of a single piece of
120695f87565SPeter Maydell      * hardware; trying to use one without the other is a command line
120795f87565SPeter Maydell      * error and will result in segfaults if not caught here.
120895f87565SPeter Maydell      */
120995f87565SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M)) {
121095f87565SPeter Maydell         if (!env->nvic) {
121195f87565SPeter Maydell             error_setg(errp, "This board cannot be used with Cortex-M CPUs");
121295f87565SPeter Maydell             return;
121395f87565SPeter Maydell         }
121495f87565SPeter Maydell     } else {
121595f87565SPeter Maydell         if (env->nvic) {
121695f87565SPeter Maydell             error_setg(errp, "This board can only be used with Cortex-M CPUs");
121795f87565SPeter Maydell             return;
121895f87565SPeter Maydell         }
121995f87565SPeter Maydell     }
1220397cd31fSPeter Maydell 
1221397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
1222397cd31fSPeter Maydell                                            arm_gt_ptimer_cb, cpu);
1223397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
1224397cd31fSPeter Maydell                                            arm_gt_vtimer_cb, cpu);
1225397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
1226397cd31fSPeter Maydell                                           arm_gt_htimer_cb, cpu);
1227397cd31fSPeter Maydell     cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
1228397cd31fSPeter Maydell                                           arm_gt_stimer_cb, cpu);
122995f87565SPeter Maydell #endif
123095f87565SPeter Maydell 
1231fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
1232fcf5ef2aSThomas Huth     if (local_err != NULL) {
1233fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
1234fcf5ef2aSThomas Huth         return;
1235fcf5ef2aSThomas Huth     }
1236fcf5ef2aSThomas Huth 
123797a28b0eSPeter Maydell     if (arm_feature(env, ARM_FEATURE_AARCH64) &&
123897a28b0eSPeter Maydell         cpu->has_vfp != cpu->has_neon) {
123997a28b0eSPeter Maydell         /*
124097a28b0eSPeter Maydell          * This is an architectural requirement for AArch64; AArch32 is
124197a28b0eSPeter Maydell          * more flexible and permits VFP-no-Neon and Neon-no-VFP.
124297a28b0eSPeter Maydell          */
124397a28b0eSPeter Maydell         error_setg(errp,
124497a28b0eSPeter Maydell                    "AArch64 CPUs must have both VFP and Neon or neither");
124597a28b0eSPeter Maydell         return;
124697a28b0eSPeter Maydell     }
124797a28b0eSPeter Maydell 
124897a28b0eSPeter Maydell     if (!cpu->has_vfp) {
124997a28b0eSPeter Maydell         uint64_t t;
125097a28b0eSPeter Maydell         uint32_t u;
125197a28b0eSPeter Maydell 
125297a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_VFP);
125397a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_VFP3);
125497a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_VFP4);
125597a28b0eSPeter Maydell 
125697a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
125797a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 0);
125897a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
125997a28b0eSPeter Maydell 
126097a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
126197a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, FP, 0xf);
126297a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
126397a28b0eSPeter Maydell 
126497a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
126597a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0);
126697a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
126797a28b0eSPeter Maydell 
126897a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
126997a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSP, 0);
127097a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDP, 0);
127197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPTRAP, 0);
127297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPDIVIDE, 0);
127397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSQRT, 0);
127497a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPSHVEC, 0);
127597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, FPROUND, 0);
127697a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
127797a28b0eSPeter Maydell 
127897a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
127997a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPFTZ, 0);
128097a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPDNAN, 0);
128197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, FPHP, 0);
128297a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
128397a28b0eSPeter Maydell 
128497a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
128597a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, FPMISC, 0);
128697a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
128797a28b0eSPeter Maydell     }
128897a28b0eSPeter Maydell 
128997a28b0eSPeter Maydell     if (!cpu->has_neon) {
129097a28b0eSPeter Maydell         uint64_t t;
129197a28b0eSPeter Maydell         uint32_t u;
129297a28b0eSPeter Maydell 
129397a28b0eSPeter Maydell         unset_feature(env, ARM_FEATURE_NEON);
129497a28b0eSPeter Maydell 
129597a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
129697a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0);
129797a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
129897a28b0eSPeter Maydell 
129997a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
130097a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0);
130197a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
130297a28b0eSPeter Maydell 
130397a28b0eSPeter Maydell         t = cpu->isar.id_aa64pfr0;
130497a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 0xf);
130597a28b0eSPeter Maydell         cpu->isar.id_aa64pfr0 = t;
130697a28b0eSPeter Maydell 
130797a28b0eSPeter Maydell         u = cpu->isar.id_isar5;
130897a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, RDM, 0);
130997a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR5, VCMA, 0);
131097a28b0eSPeter Maydell         cpu->isar.id_isar5 = u;
131197a28b0eSPeter Maydell 
131297a28b0eSPeter Maydell         u = cpu->isar.id_isar6;
131397a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, DP, 0);
131497a28b0eSPeter Maydell         u = FIELD_DP32(u, ID_ISAR6, FHM, 0);
131597a28b0eSPeter Maydell         cpu->isar.id_isar6 = u;
131697a28b0eSPeter Maydell 
131797a28b0eSPeter Maydell         u = cpu->isar.mvfr1;
131897a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDLS, 0);
131997a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDINT, 0);
132097a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDSP, 0);
132197a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDHP, 0);
132297a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR1, SIMDFMAC, 0);
132397a28b0eSPeter Maydell         cpu->isar.mvfr1 = u;
132497a28b0eSPeter Maydell 
132597a28b0eSPeter Maydell         u = cpu->isar.mvfr2;
132697a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR2, SIMDMISC, 0);
132797a28b0eSPeter Maydell         cpu->isar.mvfr2 = u;
132897a28b0eSPeter Maydell     }
132997a28b0eSPeter Maydell 
133097a28b0eSPeter Maydell     if (!cpu->has_neon && !cpu->has_vfp) {
133197a28b0eSPeter Maydell         uint64_t t;
133297a28b0eSPeter Maydell         uint32_t u;
133397a28b0eSPeter Maydell 
133497a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar0;
133597a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 0);
133697a28b0eSPeter Maydell         cpu->isar.id_aa64isar0 = t;
133797a28b0eSPeter Maydell 
133897a28b0eSPeter Maydell         t = cpu->isar.id_aa64isar1;
133997a28b0eSPeter Maydell         t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 0);
134097a28b0eSPeter Maydell         cpu->isar.id_aa64isar1 = t;
134197a28b0eSPeter Maydell 
134297a28b0eSPeter Maydell         u = cpu->isar.mvfr0;
134397a28b0eSPeter Maydell         u = FIELD_DP32(u, MVFR0, SIMDREG, 0);
134497a28b0eSPeter Maydell         cpu->isar.mvfr0 = u;
134597a28b0eSPeter Maydell     }
134697a28b0eSPeter Maydell 
1347ea90db0aSPeter Maydell     if (arm_feature(env, ARM_FEATURE_M) && !cpu->has_dsp) {
1348ea90db0aSPeter Maydell         uint32_t u;
1349ea90db0aSPeter Maydell 
1350ea90db0aSPeter Maydell         unset_feature(env, ARM_FEATURE_THUMB_DSP);
1351ea90db0aSPeter Maydell 
1352ea90db0aSPeter Maydell         u = cpu->isar.id_isar1;
1353ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR1, EXTEND, 1);
1354ea90db0aSPeter Maydell         cpu->isar.id_isar1 = u;
1355ea90db0aSPeter Maydell 
1356ea90db0aSPeter Maydell         u = cpu->isar.id_isar2;
1357ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTU, 1);
1358ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR2, MULTS, 1);
1359ea90db0aSPeter Maydell         cpu->isar.id_isar2 = u;
1360ea90db0aSPeter Maydell 
1361ea90db0aSPeter Maydell         u = cpu->isar.id_isar3;
1362ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SIMD, 1);
1363ea90db0aSPeter Maydell         u = FIELD_DP32(u, ID_ISAR3, SATURATE, 0);
1364ea90db0aSPeter Maydell         cpu->isar.id_isar3 = u;
1365ea90db0aSPeter Maydell     }
1366ea90db0aSPeter Maydell 
1367fcf5ef2aSThomas Huth     /* Some features automatically imply others: */
1368fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V8)) {
13695256df88SRichard Henderson         if (arm_feature(env, ARM_FEATURE_M)) {
13705256df88SRichard Henderson             set_feature(env, ARM_FEATURE_V7);
13715256df88SRichard Henderson         } else {
13725110e683SAaron Lindsay             set_feature(env, ARM_FEATURE_V7VE);
13735110e683SAaron Lindsay         }
13745256df88SRichard Henderson     }
13750f8d06f1SRichard Henderson 
13760f8d06f1SRichard Henderson     /*
13770f8d06f1SRichard Henderson      * There exist AArch64 cpus without AArch32 support.  When KVM
13780f8d06f1SRichard Henderson      * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
13790f8d06f1SRichard Henderson      * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
13808f4821d7SPeter Maydell      * As a general principle, we also do not make ID register
13818f4821d7SPeter Maydell      * consistency checks anywhere unless using TCG, because only
13828f4821d7SPeter Maydell      * for TCG would a consistency-check failure be a QEMU bug.
13830f8d06f1SRichard Henderson      */
13840f8d06f1SRichard Henderson     if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
13850f8d06f1SRichard Henderson         no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
13860f8d06f1SRichard Henderson     }
13870f8d06f1SRichard Henderson 
13885110e683SAaron Lindsay     if (arm_feature(env, ARM_FEATURE_V7VE)) {
13895110e683SAaron Lindsay         /* v7 Virtualization Extensions. In real hardware this implies
13905110e683SAaron Lindsay          * EL2 and also the presence of the Security Extensions.
13915110e683SAaron Lindsay          * For QEMU, for backwards-compatibility we implement some
13925110e683SAaron Lindsay          * CPUs or CPU configs which have no actual EL2 or EL3 but do
13935110e683SAaron Lindsay          * include the various other features that V7VE implies.
13945110e683SAaron Lindsay          * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
13955110e683SAaron Lindsay          * Security Extensions is ARM_FEATURE_EL3.
13965110e683SAaron Lindsay          */
13978f4821d7SPeter Maydell         assert(!tcg_enabled() || no_aa32 || cpu_isar_feature(arm_div, cpu));
1398fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_LPAE);
13995110e683SAaron Lindsay         set_feature(env, ARM_FEATURE_V7);
1400fcf5ef2aSThomas Huth     }
1401fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7)) {
1402fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_VAPA);
1403fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB2);
1404fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MPIDR);
1405fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
1406fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6K);
1407fcf5ef2aSThomas Huth         } else {
1408fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_V6);
1409fcf5ef2aSThomas Huth         }
141091db4642SCédric Le Goater 
141191db4642SCédric Le Goater         /* Always define VBAR for V7 CPUs even if it doesn't exist in
141291db4642SCédric Le Goater          * non-EL3 configs. This is needed by some legacy boards.
141391db4642SCédric Le Goater          */
141491db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
1415fcf5ef2aSThomas Huth     }
1416fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6K)) {
1417fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V6);
1418fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_MVFR);
1419fcf5ef2aSThomas Huth     }
1420fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V6)) {
1421fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V5);
1422fcf5ef2aSThomas Huth         if (!arm_feature(env, ARM_FEATURE_M)) {
14238f4821d7SPeter Maydell             assert(!tcg_enabled() || no_aa32 || cpu_isar_feature(jazelle, cpu));
1424fcf5ef2aSThomas Huth             set_feature(env, ARM_FEATURE_AUXCR);
1425fcf5ef2aSThomas Huth         }
1426fcf5ef2aSThomas Huth     }
1427fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V5)) {
1428fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V4T);
1429fcf5ef2aSThomas Huth     }
1430fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_LPAE)) {
1431fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_V7MP);
1432fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_PXN);
1433fcf5ef2aSThomas Huth     }
1434fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
1435fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_CBAR);
1436fcf5ef2aSThomas Huth     }
1437fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_THUMB2) &&
1438fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M)) {
1439fcf5ef2aSThomas Huth         set_feature(env, ARM_FEATURE_THUMB_DSP);
1440fcf5ef2aSThomas Huth     }
1441fcf5ef2aSThomas Huth 
1442ea7ac69dSPeter Maydell     /*
1443ea7ac69dSPeter Maydell      * We rely on no XScale CPU having VFP so we can use the same bits in the
1444ea7ac69dSPeter Maydell      * TB flags field for VECSTRIDE and XSCALE_CPAR.
1445ea7ac69dSPeter Maydell      */
1446ea7ac69dSPeter Maydell     assert(!(arm_feature(env, ARM_FEATURE_VFP) &&
1447ea7ac69dSPeter Maydell              arm_feature(env, ARM_FEATURE_XSCALE)));
1448ea7ac69dSPeter Maydell 
1449fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_V7) &&
1450fcf5ef2aSThomas Huth         !arm_feature(env, ARM_FEATURE_M) &&
1451452a0955SPeter Maydell         !arm_feature(env, ARM_FEATURE_PMSA)) {
1452fcf5ef2aSThomas Huth         /* v7VMSA drops support for the old ARMv5 tiny pages, so we
1453fcf5ef2aSThomas Huth          * can use 4K pages.
1454fcf5ef2aSThomas Huth          */
1455fcf5ef2aSThomas Huth         pagebits = 12;
1456fcf5ef2aSThomas Huth     } else {
1457fcf5ef2aSThomas Huth         /* For CPUs which might have tiny 1K pages, or which have an
1458fcf5ef2aSThomas Huth          * MPU and might have small region sizes, stick with 1K pages.
1459fcf5ef2aSThomas Huth          */
1460fcf5ef2aSThomas Huth         pagebits = 10;
1461fcf5ef2aSThomas Huth     }
1462fcf5ef2aSThomas Huth     if (!set_preferred_target_page_bits(pagebits)) {
1463fcf5ef2aSThomas Huth         /* This can only ever happen for hotplugging a CPU, or if
1464fcf5ef2aSThomas Huth          * the board code incorrectly creates a CPU which it has
1465fcf5ef2aSThomas Huth          * promised via minimum_page_size that it will not.
1466fcf5ef2aSThomas Huth          */
1467fcf5ef2aSThomas Huth         error_setg(errp, "This CPU requires a smaller page size than the "
1468fcf5ef2aSThomas Huth                    "system is using");
1469fcf5ef2aSThomas Huth         return;
1470fcf5ef2aSThomas Huth     }
1471fcf5ef2aSThomas Huth 
1472fcf5ef2aSThomas Huth     /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
1473fcf5ef2aSThomas Huth      * We don't support setting cluster ID ([16..23]) (known as Aff2
1474fcf5ef2aSThomas Huth      * in later ARM ARM versions), or any of the higher affinity level fields,
1475fcf5ef2aSThomas Huth      * so these bits always RAZ.
1476fcf5ef2aSThomas Huth      */
1477fcf5ef2aSThomas Huth     if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
147846de5913SIgor Mammedov         cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
147946de5913SIgor Mammedov                                                ARM_DEFAULT_CPUS_PER_CLUSTER);
1480fcf5ef2aSThomas Huth     }
1481fcf5ef2aSThomas Huth 
1482fcf5ef2aSThomas Huth     if (cpu->reset_hivecs) {
1483fcf5ef2aSThomas Huth             cpu->reset_sctlr |= (1 << 13);
1484fcf5ef2aSThomas Huth     }
1485fcf5ef2aSThomas Huth 
14863a062d57SJulian Brown     if (cpu->cfgend) {
14873a062d57SJulian Brown         if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
14883a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_EE;
14893a062d57SJulian Brown         } else {
14903a062d57SJulian Brown             cpu->reset_sctlr |= SCTLR_B;
14913a062d57SJulian Brown         }
14923a062d57SJulian Brown     }
14933a062d57SJulian Brown 
1494fcf5ef2aSThomas Huth     if (!cpu->has_el3) {
1495fcf5ef2aSThomas Huth         /* If the has_el3 CPU property is disabled then we need to disable the
1496fcf5ef2aSThomas Huth          * feature.
1497fcf5ef2aSThomas Huth          */
1498fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_EL3);
1499fcf5ef2aSThomas Huth 
1500fcf5ef2aSThomas Huth         /* Disable the security extension feature bits in the processor feature
1501fcf5ef2aSThomas Huth          * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
1502fcf5ef2aSThomas Huth          */
1503fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf0;
150447576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf000;
1505fcf5ef2aSThomas Huth     }
1506fcf5ef2aSThomas Huth 
1507c25bd18aSPeter Maydell     if (!cpu->has_el2) {
1508c25bd18aSPeter Maydell         unset_feature(env, ARM_FEATURE_EL2);
1509c25bd18aSPeter Maydell     }
1510c25bd18aSPeter Maydell 
1511d6f02ce3SWei Huang     if (!cpu->has_pmu) {
1512fcf5ef2aSThomas Huth         unset_feature(env, ARM_FEATURE_PMU);
151357a4a11bSAaron Lindsay     }
151457a4a11bSAaron Lindsay     if (arm_feature(env, ARM_FEATURE_PMU)) {
1515bf8d0969SAaron Lindsay OS         pmu_init(cpu);
151657a4a11bSAaron Lindsay 
151757a4a11bSAaron Lindsay         if (!kvm_enabled()) {
1518033614c4SAaron Lindsay             arm_register_pre_el_change_hook(cpu, &pmu_pre_el_change, 0);
1519033614c4SAaron Lindsay             arm_register_el_change_hook(cpu, &pmu_post_el_change, 0);
1520fcf5ef2aSThomas Huth         }
15214e7beb0cSAaron Lindsay OS 
15224e7beb0cSAaron Lindsay OS #ifndef CONFIG_USER_ONLY
15234e7beb0cSAaron Lindsay OS         cpu->pmu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, arm_pmu_timer_cb,
15244e7beb0cSAaron Lindsay OS                 cpu);
15254e7beb0cSAaron Lindsay OS #endif
152657a4a11bSAaron Lindsay     } else {
152757a4a11bSAaron Lindsay         cpu->id_aa64dfr0 &= ~0xf00;
1528a46118fcSAndrew Jones         cpu->id_dfr0 &= ~(0xf << 24);
152957a4a11bSAaron Lindsay         cpu->pmceid0 = 0;
153057a4a11bSAaron Lindsay         cpu->pmceid1 = 0;
153157a4a11bSAaron Lindsay     }
1532fcf5ef2aSThomas Huth 
1533fcf5ef2aSThomas Huth     if (!arm_feature(env, ARM_FEATURE_EL2)) {
1534fcf5ef2aSThomas Huth         /* Disable the hypervisor feature bits in the processor feature
1535fcf5ef2aSThomas Huth          * registers if we don't have EL2. These are id_pfr1[15:12] and
1536fcf5ef2aSThomas Huth          * id_aa64pfr0_el1[11:8].
1537fcf5ef2aSThomas Huth          */
153847576b94SRichard Henderson         cpu->isar.id_aa64pfr0 &= ~0xf00;
1539fcf5ef2aSThomas Huth         cpu->id_pfr1 &= ~0xf000;
1540fcf5ef2aSThomas Huth     }
1541fcf5ef2aSThomas Huth 
1542f50cd314SPeter Maydell     /* MPU can be configured out of a PMSA CPU either by setting has-mpu
1543f50cd314SPeter Maydell      * to false or by setting pmsav7-dregion to 0.
1544f50cd314SPeter Maydell      */
1545fcf5ef2aSThomas Huth     if (!cpu->has_mpu) {
1546f50cd314SPeter Maydell         cpu->pmsav7_dregion = 0;
1547f50cd314SPeter Maydell     }
1548f50cd314SPeter Maydell     if (cpu->pmsav7_dregion == 0) {
1549f50cd314SPeter Maydell         cpu->has_mpu = false;
1550fcf5ef2aSThomas Huth     }
1551fcf5ef2aSThomas Huth 
1552452a0955SPeter Maydell     if (arm_feature(env, ARM_FEATURE_PMSA) &&
1553fcf5ef2aSThomas Huth         arm_feature(env, ARM_FEATURE_V7)) {
1554fcf5ef2aSThomas Huth         uint32_t nr = cpu->pmsav7_dregion;
1555fcf5ef2aSThomas Huth 
1556fcf5ef2aSThomas Huth         if (nr > 0xff) {
1557fcf5ef2aSThomas Huth             error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
1558fcf5ef2aSThomas Huth             return;
1559fcf5ef2aSThomas Huth         }
1560fcf5ef2aSThomas Huth 
1561fcf5ef2aSThomas Huth         if (nr) {
15620e1a46bbSPeter Maydell             if (arm_feature(env, ARM_FEATURE_V8)) {
15630e1a46bbSPeter Maydell                 /* PMSAv8 */
156462c58ee0SPeter Maydell                 env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
156562c58ee0SPeter Maydell                 env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
156662c58ee0SPeter Maydell                 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
156762c58ee0SPeter Maydell                     env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
156862c58ee0SPeter Maydell                     env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
156962c58ee0SPeter Maydell                 }
15700e1a46bbSPeter Maydell             } else {
1571fcf5ef2aSThomas Huth                 env->pmsav7.drbar = g_new0(uint32_t, nr);
1572fcf5ef2aSThomas Huth                 env->pmsav7.drsr = g_new0(uint32_t, nr);
1573fcf5ef2aSThomas Huth                 env->pmsav7.dracr = g_new0(uint32_t, nr);
1574fcf5ef2aSThomas Huth             }
1575fcf5ef2aSThomas Huth         }
15760e1a46bbSPeter Maydell     }
1577fcf5ef2aSThomas Huth 
15789901c576SPeter Maydell     if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
15799901c576SPeter Maydell         uint32_t nr = cpu->sau_sregion;
15809901c576SPeter Maydell 
15819901c576SPeter Maydell         if (nr > 0xff) {
15829901c576SPeter Maydell             error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
15839901c576SPeter Maydell             return;
15849901c576SPeter Maydell         }
15859901c576SPeter Maydell 
15869901c576SPeter Maydell         if (nr) {
15879901c576SPeter Maydell             env->sau.rbar = g_new0(uint32_t, nr);
15889901c576SPeter Maydell             env->sau.rlar = g_new0(uint32_t, nr);
15899901c576SPeter Maydell         }
15909901c576SPeter Maydell     }
15919901c576SPeter Maydell 
159291db4642SCédric Le Goater     if (arm_feature(env, ARM_FEATURE_EL3)) {
159391db4642SCédric Le Goater         set_feature(env, ARM_FEATURE_VBAR);
159491db4642SCédric Le Goater     }
159591db4642SCédric Le Goater 
1596fcf5ef2aSThomas Huth     register_cp_regs_for_features(cpu);
1597fcf5ef2aSThomas Huth     arm_cpu_register_gdb_regs_for_features(cpu);
1598fcf5ef2aSThomas Huth 
1599fcf5ef2aSThomas Huth     init_cpreg_list(cpu);
1600fcf5ef2aSThomas Huth 
1601fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1602cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
1603cc7d44c2SLike Xu     unsigned int smp_cpus = ms->smp.cpus;
1604cc7d44c2SLike Xu 
16051d2091bcSPeter Maydell     if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
16061d2091bcSPeter Maydell         cs->num_ases = 2;
16071d2091bcSPeter Maydell 
1608fcf5ef2aSThomas Huth         if (!cpu->secure_memory) {
1609fcf5ef2aSThomas Huth             cpu->secure_memory = cs->memory;
1610fcf5ef2aSThomas Huth         }
161180ceb07aSPeter Xu         cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
161280ceb07aSPeter Xu                                cpu->secure_memory);
16131d2091bcSPeter Maydell     } else {
16141d2091bcSPeter Maydell         cs->num_ases = 1;
1615fcf5ef2aSThomas Huth     }
161680ceb07aSPeter Xu     cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
1617f9a69711SAlistair Francis 
1618f9a69711SAlistair Francis     /* No core_count specified, default to smp_cpus. */
1619f9a69711SAlistair Francis     if (cpu->core_count == -1) {
1620f9a69711SAlistair Francis         cpu->core_count = smp_cpus;
1621f9a69711SAlistair Francis     }
1622fcf5ef2aSThomas Huth #endif
1623fcf5ef2aSThomas Huth 
1624fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
1625fcf5ef2aSThomas Huth     cpu_reset(cs);
1626fcf5ef2aSThomas Huth 
1627fcf5ef2aSThomas Huth     acc->parent_realize(dev, errp);
1628fcf5ef2aSThomas Huth }
1629fcf5ef2aSThomas Huth 
1630fcf5ef2aSThomas Huth static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
1631fcf5ef2aSThomas Huth {
1632fcf5ef2aSThomas Huth     ObjectClass *oc;
1633fcf5ef2aSThomas Huth     char *typename;
1634fcf5ef2aSThomas Huth     char **cpuname;
1635a0032cc5SPeter Maydell     const char *cpunamestr;
1636fcf5ef2aSThomas Huth 
1637fcf5ef2aSThomas Huth     cpuname = g_strsplit(cpu_model, ",", 1);
1638a0032cc5SPeter Maydell     cpunamestr = cpuname[0];
1639a0032cc5SPeter Maydell #ifdef CONFIG_USER_ONLY
1640a0032cc5SPeter Maydell     /* For backwards compatibility usermode emulation allows "-cpu any",
1641a0032cc5SPeter Maydell      * which has the same semantics as "-cpu max".
1642a0032cc5SPeter Maydell      */
1643a0032cc5SPeter Maydell     if (!strcmp(cpunamestr, "any")) {
1644a0032cc5SPeter Maydell         cpunamestr = "max";
1645a0032cc5SPeter Maydell     }
1646a0032cc5SPeter Maydell #endif
1647a0032cc5SPeter Maydell     typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
1648fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
1649fcf5ef2aSThomas Huth     g_strfreev(cpuname);
1650fcf5ef2aSThomas Huth     g_free(typename);
1651fcf5ef2aSThomas Huth     if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
1652fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
1653fcf5ef2aSThomas Huth         return NULL;
1654fcf5ef2aSThomas Huth     }
1655fcf5ef2aSThomas Huth     return oc;
1656fcf5ef2aSThomas Huth }
1657fcf5ef2aSThomas Huth 
1658fcf5ef2aSThomas Huth /* CPU models. These are not needed for the AArch64 linux-user build. */
1659fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1660fcf5ef2aSThomas Huth 
1661fcf5ef2aSThomas Huth static void arm926_initfn(Object *obj)
1662fcf5ef2aSThomas Huth {
1663fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1664fcf5ef2aSThomas Huth 
1665fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm926";
1666fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1667fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1668fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1669fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1670fcf5ef2aSThomas Huth     cpu->midr = 0x41069265;
1671fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41011090;
1672fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1673fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
167409cbd501SRichard Henderson 
167509cbd501SRichard Henderson     /*
167609cbd501SRichard Henderson      * ARMv5 does not have the ID_ISAR registers, but we can still
167709cbd501SRichard Henderson      * set the field to indicate Jazelle support within QEMU.
167809cbd501SRichard Henderson      */
167909cbd501SRichard Henderson     cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
1680cb7cef8bSPeter Maydell     /*
1681cb7cef8bSPeter Maydell      * Similarly, we need to set MVFR0 fields to enable double precision
1682cb7cef8bSPeter Maydell      * and short vector support even though ARMv5 doesn't have this register.
1683cb7cef8bSPeter Maydell      */
1684cb7cef8bSPeter Maydell     cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
1685cb7cef8bSPeter Maydell     cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1);
1686fcf5ef2aSThomas Huth }
1687fcf5ef2aSThomas Huth 
1688fcf5ef2aSThomas Huth static void arm946_initfn(Object *obj)
1689fcf5ef2aSThomas Huth {
1690fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1691fcf5ef2aSThomas Huth 
1692fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm946";
1693fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1694452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
1695fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1696fcf5ef2aSThomas Huth     cpu->midr = 0x41059461;
1697fcf5ef2aSThomas Huth     cpu->ctr = 0x0f004006;
1698fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
1699fcf5ef2aSThomas Huth }
1700fcf5ef2aSThomas Huth 
1701fcf5ef2aSThomas Huth static void arm1026_initfn(Object *obj)
1702fcf5ef2aSThomas Huth {
1703fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1704fcf5ef2aSThomas Huth 
1705fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1026";
1706fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
1707fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1708fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_AUXCR);
1709fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1710fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1711fcf5ef2aSThomas Huth     cpu->midr = 0x4106a262;
1712fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410110a0;
1713fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1714fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00090078;
1715fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
171609cbd501SRichard Henderson 
171709cbd501SRichard Henderson     /*
171809cbd501SRichard Henderson      * ARMv5 does not have the ID_ISAR registers, but we can still
171909cbd501SRichard Henderson      * set the field to indicate Jazelle support within QEMU.
172009cbd501SRichard Henderson      */
172109cbd501SRichard Henderson     cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
1722cb7cef8bSPeter Maydell     /*
1723cb7cef8bSPeter Maydell      * Similarly, we need to set MVFR0 fields to enable double precision
1724cb7cef8bSPeter Maydell      * and short vector support even though ARMv5 doesn't have this register.
1725cb7cef8bSPeter Maydell      */
1726cb7cef8bSPeter Maydell     cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
1727cb7cef8bSPeter Maydell     cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1);
172809cbd501SRichard Henderson 
1729fcf5ef2aSThomas Huth     {
1730fcf5ef2aSThomas Huth         /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
1731fcf5ef2aSThomas Huth         ARMCPRegInfo ifar = {
1732fcf5ef2aSThomas Huth             .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
1733fcf5ef2aSThomas Huth             .access = PL1_RW,
1734fcf5ef2aSThomas Huth             .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1735fcf5ef2aSThomas Huth             .resetvalue = 0
1736fcf5ef2aSThomas Huth         };
1737fcf5ef2aSThomas Huth         define_one_arm_cp_reg(cpu, &ifar);
1738fcf5ef2aSThomas Huth     }
1739fcf5ef2aSThomas Huth }
1740fcf5ef2aSThomas Huth 
1741fcf5ef2aSThomas Huth static void arm1136_r2_initfn(Object *obj)
1742fcf5ef2aSThomas Huth {
1743fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1744fcf5ef2aSThomas Huth     /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
1745fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
1746fcf5ef2aSThomas Huth      * have the v6K features.
1747fcf5ef2aSThomas Huth      * These ID register values are correct for 1136 but may be wrong
1748fcf5ef2aSThomas Huth      * for 1136_r2 (in particular r0p2 does not actually implement most
1749fcf5ef2aSThomas Huth      * of the ID registers).
1750fcf5ef2aSThomas Huth      */
1751fcf5ef2aSThomas Huth 
1752fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1753fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1754fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1755fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1756fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1757fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1758fcf5ef2aSThomas Huth     cpu->midr = 0x4107b362;
1759fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
176047576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
176147576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1762fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1763fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1764fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1765fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1766fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1767fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1768fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1769fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1770fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
177147576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00140011;
177247576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
177347576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231111;
177447576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
177547576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1776fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1777fcf5ef2aSThomas Huth }
1778fcf5ef2aSThomas Huth 
1779fcf5ef2aSThomas Huth static void arm1136_initfn(Object *obj)
1780fcf5ef2aSThomas Huth {
1781fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1782fcf5ef2aSThomas Huth 
1783fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1136";
1784fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1785fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6);
1786fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1787fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1788fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1789fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1790fcf5ef2aSThomas Huth     cpu->midr = 0x4117b363;
1791fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
179247576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
179347576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1794fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1795fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1796fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1797fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1798fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x2;
1799fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x3;
1800fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1801fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1802fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222110;
180347576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00140011;
180447576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
180547576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231111;
180647576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
180747576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1808fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1809fcf5ef2aSThomas Huth }
1810fcf5ef2aSThomas Huth 
1811fcf5ef2aSThomas Huth static void arm1176_initfn(Object *obj)
1812fcf5ef2aSThomas Huth {
1813fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1814fcf5ef2aSThomas Huth 
1815fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm1176";
1816fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1817fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1818fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1819fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1820fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
1821fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1822fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
1823fcf5ef2aSThomas Huth     cpu->midr = 0x410fb767;
1824fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b5;
182547576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
182647576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1827fcf5ef2aSThomas Huth     cpu->ctr = 0x1dd20d2;
1828fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00050078;
1829fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1830fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
1831fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x33;
1832fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
1833fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01130003;
1834fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10030302;
1835fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222100;
183647576b94SRichard Henderson     cpu->isar.id_isar0 = 0x0140011;
183747576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
183847576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11231121;
183947576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
184047576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01141;
1841fcf5ef2aSThomas Huth     cpu->reset_auxcr = 7;
1842fcf5ef2aSThomas Huth }
1843fcf5ef2aSThomas Huth 
1844fcf5ef2aSThomas Huth static void arm11mpcore_initfn(Object *obj)
1845fcf5ef2aSThomas Huth {
1846fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1847fcf5ef2aSThomas Huth 
1848fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,arm11mpcore";
1849fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V6K);
1850fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP);
1851fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VAPA);
1852fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1853fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1854fcf5ef2aSThomas Huth     cpu->midr = 0x410fb022;
1855fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410120b4;
185647576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11111111;
185747576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00000000;
1858fcf5ef2aSThomas Huth     cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1859fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x111;
1860fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x1;
1861fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0;
1862fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x2;
1863fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x01100103;
1864fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x10020302;
1865fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01222000;
186647576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00100011;
186747576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12002111;
186847576b94SRichard Henderson     cpu->isar.id_isar2 = 0x11221011;
186947576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01102131;
187047576b94SRichard Henderson     cpu->isar.id_isar4 = 0x141;
1871fcf5ef2aSThomas Huth     cpu->reset_auxcr = 1;
1872fcf5ef2aSThomas Huth }
1873fcf5ef2aSThomas Huth 
1874191776b9SStefan Hajnoczi static void cortex_m0_initfn(Object *obj)
1875191776b9SStefan Hajnoczi {
1876191776b9SStefan Hajnoczi     ARMCPU *cpu = ARM_CPU(obj);
1877191776b9SStefan Hajnoczi     set_feature(&cpu->env, ARM_FEATURE_V6);
1878191776b9SStefan Hajnoczi     set_feature(&cpu->env, ARM_FEATURE_M);
1879191776b9SStefan Hajnoczi 
1880191776b9SStefan Hajnoczi     cpu->midr = 0x410cc200;
1881191776b9SStefan Hajnoczi }
1882191776b9SStefan Hajnoczi 
1883fcf5ef2aSThomas Huth static void cortex_m3_initfn(Object *obj)
1884fcf5ef2aSThomas Huth {
1885fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1886fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1887fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1888cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1889fcf5ef2aSThomas Huth     cpu->midr = 0x410fc231;
18908d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
18915a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
18925a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
18935a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
18945a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
18955a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
18965a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
18975a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
18985a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
189947576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01141110;
190047576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02111000;
190147576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21112231;
190247576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111110;
190347576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310102;
190447576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
190547576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1906fcf5ef2aSThomas Huth }
1907fcf5ef2aSThomas Huth 
1908fcf5ef2aSThomas Huth static void cortex_m4_initfn(Object *obj)
1909fcf5ef2aSThomas Huth {
1910fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
1911fcf5ef2aSThomas Huth 
1912fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
1913fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_M);
1914cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1915fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
191614fd0c31SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1917fcf5ef2aSThomas Huth     cpu->midr = 0x410fc240; /* r0p0 */
19188d92e26bSPeter Maydell     cpu->pmsav7_dregion = 8;
191914fd0c31SPeter Maydell     cpu->isar.mvfr0 = 0x10110021;
192014fd0c31SPeter Maydell     cpu->isar.mvfr1 = 0x11000011;
192114fd0c31SPeter Maydell     cpu->isar.mvfr2 = 0x00000000;
19225a53e2c1SPeter Maydell     cpu->id_pfr0 = 0x00000030;
19235a53e2c1SPeter Maydell     cpu->id_pfr1 = 0x00000200;
19245a53e2c1SPeter Maydell     cpu->id_dfr0 = 0x00100000;
19255a53e2c1SPeter Maydell     cpu->id_afr0 = 0x00000000;
19265a53e2c1SPeter Maydell     cpu->id_mmfr0 = 0x00000030;
19275a53e2c1SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
19285a53e2c1SPeter Maydell     cpu->id_mmfr2 = 0x00000000;
19295a53e2c1SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
193047576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01141110;
193147576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02111000;
193247576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21112231;
193347576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111110;
193447576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310102;
193547576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
193647576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1937fcf5ef2aSThomas Huth }
19389901c576SPeter Maydell 
1939c7b26382SPeter Maydell static void cortex_m33_initfn(Object *obj)
1940c7b26382SPeter Maydell {
1941c7b26382SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
1942c7b26382SPeter Maydell 
1943c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_V8);
1944c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M);
1945cc2ae7c9SJulia Suvorova     set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1946c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
1947c7b26382SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
194814fd0c31SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_VFP4);
1949c7b26382SPeter Maydell     cpu->midr = 0x410fd213; /* r0p3 */
1950c7b26382SPeter Maydell     cpu->pmsav7_dregion = 16;
1951c7b26382SPeter Maydell     cpu->sau_sregion = 8;
195214fd0c31SPeter Maydell     cpu->isar.mvfr0 = 0x10110021;
195314fd0c31SPeter Maydell     cpu->isar.mvfr1 = 0x11000011;
195414fd0c31SPeter Maydell     cpu->isar.mvfr2 = 0x00000040;
1955c7b26382SPeter Maydell     cpu->id_pfr0 = 0x00000030;
1956c7b26382SPeter Maydell     cpu->id_pfr1 = 0x00000210;
1957c7b26382SPeter Maydell     cpu->id_dfr0 = 0x00200000;
1958c7b26382SPeter Maydell     cpu->id_afr0 = 0x00000000;
1959c7b26382SPeter Maydell     cpu->id_mmfr0 = 0x00101F40;
1960c7b26382SPeter Maydell     cpu->id_mmfr1 = 0x00000000;
1961c7b26382SPeter Maydell     cpu->id_mmfr2 = 0x01000000;
1962c7b26382SPeter Maydell     cpu->id_mmfr3 = 0x00000000;
196347576b94SRichard Henderson     cpu->isar.id_isar0 = 0x01101110;
196447576b94SRichard Henderson     cpu->isar.id_isar1 = 0x02212000;
196547576b94SRichard Henderson     cpu->isar.id_isar2 = 0x20232232;
196647576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01111131;
196747576b94SRichard Henderson     cpu->isar.id_isar4 = 0x01310132;
196847576b94SRichard Henderson     cpu->isar.id_isar5 = 0x00000000;
196947576b94SRichard Henderson     cpu->isar.id_isar6 = 0x00000000;
1970c7b26382SPeter Maydell     cpu->clidr = 0x00000000;
1971c7b26382SPeter Maydell     cpu->ctr = 0x8000c000;
1972c7b26382SPeter Maydell }
1973c7b26382SPeter Maydell 
1974fcf5ef2aSThomas Huth static void arm_v7m_class_init(ObjectClass *oc, void *data)
1975fcf5ef2aSThomas Huth {
197651e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
1977fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
1978fcf5ef2aSThomas Huth 
197951e5ef45SMarc-André Lureau     acc->info = data;
1980fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
1981fcf5ef2aSThomas Huth     cc->do_interrupt = arm_v7m_cpu_do_interrupt;
1982fcf5ef2aSThomas Huth #endif
1983fcf5ef2aSThomas Huth 
1984fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1985fcf5ef2aSThomas Huth }
1986fcf5ef2aSThomas Huth 
1987fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
1988fcf5ef2aSThomas Huth     /* Dummy the TCM region regs for the moment */
1989fcf5ef2aSThomas Huth     { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
1990fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
1991fcf5ef2aSThomas Huth     { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
1992fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST },
199395e9a242SLuc MICHEL     { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
199495e9a242SLuc MICHEL       .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1995fcf5ef2aSThomas Huth     REGINFO_SENTINEL
1996fcf5ef2aSThomas Huth };
1997fcf5ef2aSThomas Huth 
1998fcf5ef2aSThomas Huth static void cortex_r5_initfn(Object *obj)
1999fcf5ef2aSThomas Huth {
2000fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2001fcf5ef2aSThomas Huth 
2002fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
2003fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
2004452a0955SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMSA);
2005fcf5ef2aSThomas Huth     cpu->midr = 0x411fc153; /* r1p3 */
2006fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x0131;
2007fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x001;
2008fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x010400;
2009fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x0;
2010fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x0210030;
2011fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x00000000;
2012fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01200000;
2013fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x0211;
201447576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101111;
201547576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
201647576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232141;
201747576b94SRichard Henderson     cpu->isar.id_isar3 = 0x01112131;
201847576b94SRichard Henderson     cpu->isar.id_isar4 = 0x0010142;
201947576b94SRichard Henderson     cpu->isar.id_isar5 = 0x0;
202047576b94SRichard Henderson     cpu->isar.id_isar6 = 0x0;
2021fcf5ef2aSThomas Huth     cpu->mp_is_up = true;
20228d92e26bSPeter Maydell     cpu->pmsav7_dregion = 16;
2023fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
2024fcf5ef2aSThomas Huth }
2025fcf5ef2aSThomas Huth 
2026ebac5458SEdgar E. Iglesias static void cortex_r5f_initfn(Object *obj)
2027ebac5458SEdgar E. Iglesias {
2028ebac5458SEdgar E. Iglesias     ARMCPU *cpu = ARM_CPU(obj);
2029ebac5458SEdgar E. Iglesias 
2030ebac5458SEdgar E. Iglesias     cortex_r5_initfn(obj);
2031ebac5458SEdgar E. Iglesias     set_feature(&cpu->env, ARM_FEATURE_VFP3);
20323de79d33SPeter Maydell     cpu->isar.mvfr0 = 0x10110221;
20333de79d33SPeter Maydell     cpu->isar.mvfr1 = 0x00000011;
2034ebac5458SEdgar E. Iglesias }
2035ebac5458SEdgar E. Iglesias 
2036fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
2037fcf5ef2aSThomas Huth     { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
2038fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
2039fcf5ef2aSThomas Huth     { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
2040fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
2041fcf5ef2aSThomas Huth     REGINFO_SENTINEL
2042fcf5ef2aSThomas Huth };
2043fcf5ef2aSThomas Huth 
2044fcf5ef2aSThomas Huth static void cortex_a8_initfn(Object *obj)
2045fcf5ef2aSThomas Huth {
2046fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2047fcf5ef2aSThomas Huth 
2048fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a8";
2049fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
2050fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
2051fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
2052fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
2053fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2054fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
2055fcf5ef2aSThomas Huth     cpu->midr = 0x410fc080;
2056fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410330c0;
205747576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
205847576b94SRichard Henderson     cpu->isar.mvfr1 = 0x00011111;
2059fcf5ef2aSThomas Huth     cpu->ctr = 0x82048004;
2060fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
2061fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
2062fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
2063fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x400;
2064fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
2065fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x31100003;
2066fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
2067fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01202000;
2068fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x11;
206947576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
207047576b94SRichard Henderson     cpu->isar.id_isar1 = 0x12112111;
207147576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232031;
207247576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
207347576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
2074fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x15141000;
2075fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (2 << 24) | 3;
2076fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
2077fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
2078fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
2079fcf5ef2aSThomas Huth     cpu->reset_auxcr = 2;
2080fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
2081fcf5ef2aSThomas Huth }
2082fcf5ef2aSThomas Huth 
2083fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
2084fcf5ef2aSThomas Huth     /* power_control should be set to maximum latency. Again,
2085fcf5ef2aSThomas Huth      * default to 0 and set by private hook
2086fcf5ef2aSThomas Huth      */
2087fcf5ef2aSThomas Huth     { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
2088fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
2089fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
2090fcf5ef2aSThomas Huth     { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
2091fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
2092fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
2093fcf5ef2aSThomas Huth     { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
2094fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0,
2095fcf5ef2aSThomas Huth       .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
2096fcf5ef2aSThomas Huth     { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
2097fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
2098fcf5ef2aSThomas Huth     /* TLB lockdown control */
2099fcf5ef2aSThomas Huth     { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
2100fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
2101fcf5ef2aSThomas Huth     { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
2102fcf5ef2aSThomas Huth       .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
2103fcf5ef2aSThomas Huth     { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
2104fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
2105fcf5ef2aSThomas Huth     { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
2106fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
2107fcf5ef2aSThomas Huth     { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
2108fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
2109fcf5ef2aSThomas Huth     REGINFO_SENTINEL
2110fcf5ef2aSThomas Huth };
2111fcf5ef2aSThomas Huth 
2112fcf5ef2aSThomas Huth static void cortex_a9_initfn(Object *obj)
2113fcf5ef2aSThomas Huth {
2114fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2115fcf5ef2aSThomas Huth 
2116fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a9";
2117fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7);
2118fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP3);
2119fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
2120fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
2121fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
2122fcf5ef2aSThomas Huth     /* Note that A9 supports the MP extensions even for
2123fcf5ef2aSThomas Huth      * A9UP and single-core A9MP (which are both different
2124fcf5ef2aSThomas Huth      * and valid configurations; we don't model A9UP).
2125fcf5ef2aSThomas Huth      */
2126fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V7MP);
2127fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR);
2128fcf5ef2aSThomas Huth     cpu->midr = 0x410fc090;
2129fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41033090;
213047576b94SRichard Henderson     cpu->isar.mvfr0 = 0x11110222;
213147576b94SRichard Henderson     cpu->isar.mvfr1 = 0x01111111;
2132fcf5ef2aSThomas Huth     cpu->ctr = 0x80038003;
2133fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
2134fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x1031;
2135fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x11;
2136fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x000;
2137fcf5ef2aSThomas Huth     cpu->id_afr0 = 0;
2138fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x00100103;
2139fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
2140fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01230000;
2141fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x00002111;
214247576b94SRichard Henderson     cpu->isar.id_isar0 = 0x00101111;
214347576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
214447576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
214547576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
214647576b94SRichard Henderson     cpu->isar.id_isar4 = 0x00111142;
2147fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x35141000;
2148fcf5ef2aSThomas Huth     cpu->clidr = (1 << 27) | (1 << 24) | 3;
2149fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
2150fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
2151fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
2152fcf5ef2aSThomas Huth }
2153fcf5ef2aSThomas Huth 
2154fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
2155fcf5ef2aSThomas Huth static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
2156fcf5ef2aSThomas Huth {
2157cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
2158cc7d44c2SLike Xu 
2159fcf5ef2aSThomas Huth     /* Linux wants the number of processors from here.
2160fcf5ef2aSThomas Huth      * Might as well set the interrupt-controller bit too.
2161fcf5ef2aSThomas Huth      */
2162cc7d44c2SLike Xu     return ((ms->smp.cpus - 1) << 24) | (1 << 23);
2163fcf5ef2aSThomas Huth }
2164fcf5ef2aSThomas Huth #endif
2165fcf5ef2aSThomas Huth 
2166fcf5ef2aSThomas Huth static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
2167fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
2168fcf5ef2aSThomas Huth     { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
2169fcf5ef2aSThomas Huth       .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
2170fcf5ef2aSThomas Huth       .writefn = arm_cp_write_ignore, },
2171fcf5ef2aSThomas Huth #endif
2172fcf5ef2aSThomas Huth     { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
2173fcf5ef2aSThomas Huth       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
2174fcf5ef2aSThomas Huth     REGINFO_SENTINEL
2175fcf5ef2aSThomas Huth };
2176fcf5ef2aSThomas Huth 
2177fcf5ef2aSThomas Huth static void cortex_a7_initfn(Object *obj)
2178fcf5ef2aSThomas Huth {
2179fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2180fcf5ef2aSThomas Huth 
2181fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a7";
21825110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
2183fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
2184fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
2185fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
2186fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
2187fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2188fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
2189436c0cbbSPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL2);
2190fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
2191a46118fcSAndrew Jones     set_feature(&cpu->env, ARM_FEATURE_PMU);
2192fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
2193fcf5ef2aSThomas Huth     cpu->midr = 0x410fc075;
2194fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x41023075;
219547576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
219647576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
2197fcf5ef2aSThomas Huth     cpu->ctr = 0x84448003;
2198fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
2199fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
2200fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
2201fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
2202fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
2203fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10101105;
2204fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x40000000;
2205fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
2206fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
220737bdda89SRichard Henderson     /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but
220837bdda89SRichard Henderson      * table 4-41 gives 0x02101110, which includes the arm div insns.
220937bdda89SRichard Henderson      */
221047576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
221147576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
221247576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
221347576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
221447576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
2215fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f005;
2216fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
2217fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
2218fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
2219fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
2220fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
2221fcf5ef2aSThomas Huth }
2222fcf5ef2aSThomas Huth 
2223fcf5ef2aSThomas Huth static void cortex_a15_initfn(Object *obj)
2224fcf5ef2aSThomas Huth {
2225fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2226fcf5ef2aSThomas Huth 
2227fcf5ef2aSThomas Huth     cpu->dtb_compatible = "arm,cortex-a15";
22285110e683SAaron Lindsay     set_feature(&cpu->env, ARM_FEATURE_V7VE);
2229fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_VFP4);
2230fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_NEON);
2231fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
2232fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
2233fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2234fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
2235436c0cbbSPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL2);
2236fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_EL3);
2237a46118fcSAndrew Jones     set_feature(&cpu->env, ARM_FEATURE_PMU);
2238fcf5ef2aSThomas Huth     cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
2239fcf5ef2aSThomas Huth     cpu->midr = 0x412fc0f1;
2240fcf5ef2aSThomas Huth     cpu->reset_fpsid = 0x410430f0;
224147576b94SRichard Henderson     cpu->isar.mvfr0 = 0x10110222;
224247576b94SRichard Henderson     cpu->isar.mvfr1 = 0x11111111;
2243fcf5ef2aSThomas Huth     cpu->ctr = 0x8444c004;
2244fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00c50078;
2245fcf5ef2aSThomas Huth     cpu->id_pfr0 = 0x00001131;
2246fcf5ef2aSThomas Huth     cpu->id_pfr1 = 0x00011011;
2247fcf5ef2aSThomas Huth     cpu->id_dfr0 = 0x02010555;
2248fcf5ef2aSThomas Huth     cpu->id_afr0 = 0x00000000;
2249fcf5ef2aSThomas Huth     cpu->id_mmfr0 = 0x10201105;
2250fcf5ef2aSThomas Huth     cpu->id_mmfr1 = 0x20000000;
2251fcf5ef2aSThomas Huth     cpu->id_mmfr2 = 0x01240000;
2252fcf5ef2aSThomas Huth     cpu->id_mmfr3 = 0x02102211;
225347576b94SRichard Henderson     cpu->isar.id_isar0 = 0x02101110;
225447576b94SRichard Henderson     cpu->isar.id_isar1 = 0x13112111;
225547576b94SRichard Henderson     cpu->isar.id_isar2 = 0x21232041;
225647576b94SRichard Henderson     cpu->isar.id_isar3 = 0x11112131;
225747576b94SRichard Henderson     cpu->isar.id_isar4 = 0x10011142;
2258fcf5ef2aSThomas Huth     cpu->dbgdidr = 0x3515f021;
2259fcf5ef2aSThomas Huth     cpu->clidr = 0x0a200023;
2260fcf5ef2aSThomas Huth     cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
2261fcf5ef2aSThomas Huth     cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
2262fcf5ef2aSThomas Huth     cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
2263fcf5ef2aSThomas Huth     define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
2264fcf5ef2aSThomas Huth }
2265fcf5ef2aSThomas Huth 
2266fcf5ef2aSThomas Huth static void ti925t_initfn(Object *obj)
2267fcf5ef2aSThomas Huth {
2268fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2269fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V4T);
2270fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
2271fcf5ef2aSThomas Huth     cpu->midr = ARM_CPUID_TI925T;
2272fcf5ef2aSThomas Huth     cpu->ctr = 0x5109149;
2273fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
2274fcf5ef2aSThomas Huth }
2275fcf5ef2aSThomas Huth 
2276fcf5ef2aSThomas Huth static void sa1100_initfn(Object *obj)
2277fcf5ef2aSThomas Huth {
2278fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2279fcf5ef2aSThomas Huth 
2280fcf5ef2aSThomas Huth     cpu->dtb_compatible = "intel,sa1100";
2281fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
2282fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2283fcf5ef2aSThomas Huth     cpu->midr = 0x4401A11B;
2284fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
2285fcf5ef2aSThomas Huth }
2286fcf5ef2aSThomas Huth 
2287fcf5ef2aSThomas Huth static void sa1110_initfn(Object *obj)
2288fcf5ef2aSThomas Huth {
2289fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2290fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
2291fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
2292fcf5ef2aSThomas Huth     cpu->midr = 0x6901B119;
2293fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000070;
2294fcf5ef2aSThomas Huth }
2295fcf5ef2aSThomas Huth 
2296fcf5ef2aSThomas Huth static void pxa250_initfn(Object *obj)
2297fcf5ef2aSThomas Huth {
2298fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2299fcf5ef2aSThomas Huth 
2300fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2301fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2302fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2303fcf5ef2aSThomas Huth     cpu->midr = 0x69052100;
2304fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2305fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2306fcf5ef2aSThomas Huth }
2307fcf5ef2aSThomas Huth 
2308fcf5ef2aSThomas Huth static void pxa255_initfn(Object *obj)
2309fcf5ef2aSThomas Huth {
2310fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2311fcf5ef2aSThomas Huth 
2312fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2313fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2314fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2315fcf5ef2aSThomas Huth     cpu->midr = 0x69052d00;
2316fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2317fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2318fcf5ef2aSThomas Huth }
2319fcf5ef2aSThomas Huth 
2320fcf5ef2aSThomas Huth static void pxa260_initfn(Object *obj)
2321fcf5ef2aSThomas Huth {
2322fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2323fcf5ef2aSThomas Huth 
2324fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2325fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2326fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2327fcf5ef2aSThomas Huth     cpu->midr = 0x69052903;
2328fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2329fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2330fcf5ef2aSThomas Huth }
2331fcf5ef2aSThomas Huth 
2332fcf5ef2aSThomas Huth static void pxa261_initfn(Object *obj)
2333fcf5ef2aSThomas Huth {
2334fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2335fcf5ef2aSThomas Huth 
2336fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2337fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2338fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2339fcf5ef2aSThomas Huth     cpu->midr = 0x69052d05;
2340fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2341fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2342fcf5ef2aSThomas Huth }
2343fcf5ef2aSThomas Huth 
2344fcf5ef2aSThomas Huth static void pxa262_initfn(Object *obj)
2345fcf5ef2aSThomas Huth {
2346fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2347fcf5ef2aSThomas Huth 
2348fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2349fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2350fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2351fcf5ef2aSThomas Huth     cpu->midr = 0x69052d06;
2352fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2353fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2354fcf5ef2aSThomas Huth }
2355fcf5ef2aSThomas Huth 
2356fcf5ef2aSThomas Huth static void pxa270a0_initfn(Object *obj)
2357fcf5ef2aSThomas Huth {
2358fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2359fcf5ef2aSThomas Huth 
2360fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2361fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2362fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2363fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2364fcf5ef2aSThomas Huth     cpu->midr = 0x69054110;
2365fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2366fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2367fcf5ef2aSThomas Huth }
2368fcf5ef2aSThomas Huth 
2369fcf5ef2aSThomas Huth static void pxa270a1_initfn(Object *obj)
2370fcf5ef2aSThomas Huth {
2371fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2372fcf5ef2aSThomas Huth 
2373fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2374fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2375fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2376fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2377fcf5ef2aSThomas Huth     cpu->midr = 0x69054111;
2378fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2379fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2380fcf5ef2aSThomas Huth }
2381fcf5ef2aSThomas Huth 
2382fcf5ef2aSThomas Huth static void pxa270b0_initfn(Object *obj)
2383fcf5ef2aSThomas Huth {
2384fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2385fcf5ef2aSThomas Huth 
2386fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2387fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2388fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2389fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2390fcf5ef2aSThomas Huth     cpu->midr = 0x69054112;
2391fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2392fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2393fcf5ef2aSThomas Huth }
2394fcf5ef2aSThomas Huth 
2395fcf5ef2aSThomas Huth static void pxa270b1_initfn(Object *obj)
2396fcf5ef2aSThomas Huth {
2397fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2398fcf5ef2aSThomas Huth 
2399fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2400fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2401fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2402fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2403fcf5ef2aSThomas Huth     cpu->midr = 0x69054113;
2404fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2405fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2406fcf5ef2aSThomas Huth }
2407fcf5ef2aSThomas Huth 
2408fcf5ef2aSThomas Huth static void pxa270c0_initfn(Object *obj)
2409fcf5ef2aSThomas Huth {
2410fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2411fcf5ef2aSThomas Huth 
2412fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2413fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2414fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2415fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2416fcf5ef2aSThomas Huth     cpu->midr = 0x69054114;
2417fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2418fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2419fcf5ef2aSThomas Huth }
2420fcf5ef2aSThomas Huth 
2421fcf5ef2aSThomas Huth static void pxa270c5_initfn(Object *obj)
2422fcf5ef2aSThomas Huth {
2423fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(obj);
2424fcf5ef2aSThomas Huth 
2425fcf5ef2aSThomas Huth     cpu->dtb_compatible = "marvell,xscale";
2426fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_V5);
2427fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_XSCALE);
2428fcf5ef2aSThomas Huth     set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
2429fcf5ef2aSThomas Huth     cpu->midr = 0x69054117;
2430fcf5ef2aSThomas Huth     cpu->ctr = 0xd172172;
2431fcf5ef2aSThomas Huth     cpu->reset_sctlr = 0x00000078;
2432fcf5ef2aSThomas Huth }
2433fcf5ef2aSThomas Huth 
2434bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
2435bab52d4bSPeter Maydell /* -cpu max: if KVM is enabled, like -cpu host (best possible with this host);
2436bab52d4bSPeter Maydell  * otherwise, a CPU with as many features enabled as our emulation supports.
2437bab52d4bSPeter Maydell  * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c;
2438bab52d4bSPeter Maydell  * this only needs to handle 32 bits.
2439bab52d4bSPeter Maydell  */
2440bab52d4bSPeter Maydell static void arm_max_initfn(Object *obj)
2441bab52d4bSPeter Maydell {
2442bab52d4bSPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
2443bab52d4bSPeter Maydell 
2444bab52d4bSPeter Maydell     if (kvm_enabled()) {
2445bab52d4bSPeter Maydell         kvm_arm_set_cpu_features_from_host(cpu);
2446bab52d4bSPeter Maydell     } else {
2447bab52d4bSPeter Maydell         cortex_a15_initfn(obj);
2448973751fdSPeter Maydell 
2449973751fdSPeter Maydell         /* old-style VFP short-vector support */
2450973751fdSPeter Maydell         cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1);
2451973751fdSPeter Maydell 
2452fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
2453a0032cc5SPeter Maydell         /* We don't set these in system emulation mode for the moment,
2454962fcbf2SRichard Henderson          * since we don't correctly set (all of) the ID registers to
2455962fcbf2SRichard Henderson          * advertise them.
2456a0032cc5SPeter Maydell          */
2457fcf5ef2aSThomas Huth         set_feature(&cpu->env, ARM_FEATURE_V8);
2458962fcbf2SRichard Henderson         {
2459962fcbf2SRichard Henderson             uint32_t t;
2460962fcbf2SRichard Henderson 
2461962fcbf2SRichard Henderson             t = cpu->isar.id_isar5;
2462962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, AES, 2);
2463962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA1, 1);
2464962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, SHA2, 1);
2465962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, CRC32, 1);
2466962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, RDM, 1);
2467962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR5, VCMA, 1);
2468962fcbf2SRichard Henderson             cpu->isar.id_isar5 = t;
2469962fcbf2SRichard Henderson 
2470962fcbf2SRichard Henderson             t = cpu->isar.id_isar6;
24716c1f6f27SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1);
2472962fcbf2SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, DP, 1);
2473991c0599SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, FHM, 1);
24749888bd1eSRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, SB, 1);
2475cb570bd3SRichard Henderson             t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1);
2476962fcbf2SRichard Henderson             cpu->isar.id_isar6 = t;
2477ab638a32SRichard Henderson 
247845b1a243SAlex Bennée             t = cpu->isar.mvfr1;
247945b1a243SAlex Bennée             t = FIELD_DP32(t, MVFR1, FPHP, 2);     /* v8.0 FP support */
248045b1a243SAlex Bennée             cpu->isar.mvfr1 = t;
248145b1a243SAlex Bennée 
2482c8877d0fSRichard Henderson             t = cpu->isar.mvfr2;
2483c8877d0fSRichard Henderson             t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */
2484c8877d0fSRichard Henderson             t = FIELD_DP32(t, MVFR2, FPMISC, 4);   /* FP MaxNum */
2485c8877d0fSRichard Henderson             cpu->isar.mvfr2 = t;
2486c8877d0fSRichard Henderson 
2487ab638a32SRichard Henderson             t = cpu->id_mmfr4;
2488ab638a32SRichard Henderson             t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */
2489ab638a32SRichard Henderson             cpu->id_mmfr4 = t;
2490962fcbf2SRichard Henderson         }
2491a0032cc5SPeter Maydell #endif
2492a0032cc5SPeter Maydell     }
2493fcf5ef2aSThomas Huth }
2494fcf5ef2aSThomas Huth #endif
2495fcf5ef2aSThomas Huth 
2496fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
2497fcf5ef2aSThomas Huth 
249851e5ef45SMarc-André Lureau struct ARMCPUInfo {
2499fcf5ef2aSThomas Huth     const char *name;
2500fcf5ef2aSThomas Huth     void (*initfn)(Object *obj);
2501fcf5ef2aSThomas Huth     void (*class_init)(ObjectClass *oc, void *data);
250251e5ef45SMarc-André Lureau };
2503fcf5ef2aSThomas Huth 
2504fcf5ef2aSThomas Huth static const ARMCPUInfo arm_cpus[] = {
2505fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
2506fcf5ef2aSThomas Huth     { .name = "arm926",      .initfn = arm926_initfn },
2507fcf5ef2aSThomas Huth     { .name = "arm946",      .initfn = arm946_initfn },
2508fcf5ef2aSThomas Huth     { .name = "arm1026",     .initfn = arm1026_initfn },
2509fcf5ef2aSThomas Huth     /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
2510fcf5ef2aSThomas Huth      * older core than plain "arm1136". In particular this does not
2511fcf5ef2aSThomas Huth      * have the v6K features.
2512fcf5ef2aSThomas Huth      */
2513fcf5ef2aSThomas Huth     { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
2514fcf5ef2aSThomas Huth     { .name = "arm1136",     .initfn = arm1136_initfn },
2515fcf5ef2aSThomas Huth     { .name = "arm1176",     .initfn = arm1176_initfn },
2516fcf5ef2aSThomas Huth     { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
2517191776b9SStefan Hajnoczi     { .name = "cortex-m0",   .initfn = cortex_m0_initfn,
2518191776b9SStefan Hajnoczi                              .class_init = arm_v7m_class_init },
2519fcf5ef2aSThomas Huth     { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
2520fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
2521fcf5ef2aSThomas Huth     { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
2522fcf5ef2aSThomas Huth                              .class_init = arm_v7m_class_init },
2523c7b26382SPeter Maydell     { .name = "cortex-m33",  .initfn = cortex_m33_initfn,
2524c7b26382SPeter Maydell                              .class_init = arm_v7m_class_init },
2525fcf5ef2aSThomas Huth     { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
2526ebac5458SEdgar E. Iglesias     { .name = "cortex-r5f",  .initfn = cortex_r5f_initfn },
2527fcf5ef2aSThomas Huth     { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
2528fcf5ef2aSThomas Huth     { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
2529fcf5ef2aSThomas Huth     { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
2530fcf5ef2aSThomas Huth     { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
2531fcf5ef2aSThomas Huth     { .name = "ti925t",      .initfn = ti925t_initfn },
2532fcf5ef2aSThomas Huth     { .name = "sa1100",      .initfn = sa1100_initfn },
2533fcf5ef2aSThomas Huth     { .name = "sa1110",      .initfn = sa1110_initfn },
2534fcf5ef2aSThomas Huth     { .name = "pxa250",      .initfn = pxa250_initfn },
2535fcf5ef2aSThomas Huth     { .name = "pxa255",      .initfn = pxa255_initfn },
2536fcf5ef2aSThomas Huth     { .name = "pxa260",      .initfn = pxa260_initfn },
2537fcf5ef2aSThomas Huth     { .name = "pxa261",      .initfn = pxa261_initfn },
2538fcf5ef2aSThomas Huth     { .name = "pxa262",      .initfn = pxa262_initfn },
2539fcf5ef2aSThomas Huth     /* "pxa270" is an alias for "pxa270-a0" */
2540fcf5ef2aSThomas Huth     { .name = "pxa270",      .initfn = pxa270a0_initfn },
2541fcf5ef2aSThomas Huth     { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
2542fcf5ef2aSThomas Huth     { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
2543fcf5ef2aSThomas Huth     { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
2544fcf5ef2aSThomas Huth     { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
2545fcf5ef2aSThomas Huth     { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
2546fcf5ef2aSThomas Huth     { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
2547bab52d4bSPeter Maydell #ifndef TARGET_AARCH64
2548bab52d4bSPeter Maydell     { .name = "max",         .initfn = arm_max_initfn },
2549bab52d4bSPeter Maydell #endif
2550fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
2551a0032cc5SPeter Maydell     { .name = "any",         .initfn = arm_max_initfn },
2552fcf5ef2aSThomas Huth #endif
2553fcf5ef2aSThomas Huth #endif
2554fcf5ef2aSThomas Huth     { .name = NULL }
2555fcf5ef2aSThomas Huth };
2556fcf5ef2aSThomas Huth 
2557fcf5ef2aSThomas Huth static Property arm_cpu_properties[] = {
2558fcf5ef2aSThomas Huth     DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
2559fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
2560fcf5ef2aSThomas Huth     DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
2561fcf5ef2aSThomas Huth     DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
2562fcf5ef2aSThomas Huth                         mp_affinity, ARM64_AFFINITY_INVALID),
256315f8b142SIgor Mammedov     DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
2564f9a69711SAlistair Francis     DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
2565fcf5ef2aSThomas Huth     DEFINE_PROP_END_OF_LIST()
2566fcf5ef2aSThomas Huth };
2567fcf5ef2aSThomas Huth 
2568fcf5ef2aSThomas Huth static gchar *arm_gdb_arch_name(CPUState *cs)
2569fcf5ef2aSThomas Huth {
2570fcf5ef2aSThomas Huth     ARMCPU *cpu = ARM_CPU(cs);
2571fcf5ef2aSThomas Huth     CPUARMState *env = &cpu->env;
2572fcf5ef2aSThomas Huth 
2573fcf5ef2aSThomas Huth     if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
2574fcf5ef2aSThomas Huth         return g_strdup("iwmmxt");
2575fcf5ef2aSThomas Huth     }
2576fcf5ef2aSThomas Huth     return g_strdup("arm");
2577fcf5ef2aSThomas Huth }
2578fcf5ef2aSThomas Huth 
2579fcf5ef2aSThomas Huth static void arm_cpu_class_init(ObjectClass *oc, void *data)
2580fcf5ef2aSThomas Huth {
2581fcf5ef2aSThomas Huth     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
2582fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(acc);
2583fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
2584fcf5ef2aSThomas Huth 
2585bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, arm_cpu_realizefn,
2586bf853881SPhilippe Mathieu-Daudé                                     &acc->parent_realize);
2587fcf5ef2aSThomas Huth     dc->props = arm_cpu_properties;
2588fcf5ef2aSThomas Huth 
2589fcf5ef2aSThomas Huth     acc->parent_reset = cc->reset;
2590fcf5ef2aSThomas Huth     cc->reset = arm_cpu_reset;
2591fcf5ef2aSThomas Huth 
2592fcf5ef2aSThomas Huth     cc->class_by_name = arm_cpu_class_by_name;
2593fcf5ef2aSThomas Huth     cc->has_work = arm_cpu_has_work;
2594fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
2595fcf5ef2aSThomas Huth     cc->dump_state = arm_cpu_dump_state;
2596fcf5ef2aSThomas Huth     cc->set_pc = arm_cpu_set_pc;
259742f6ed91SJulia Suvorova     cc->synchronize_from_tb = arm_cpu_synchronize_from_tb;
2598fcf5ef2aSThomas Huth     cc->gdb_read_register = arm_cpu_gdb_read_register;
2599fcf5ef2aSThomas Huth     cc->gdb_write_register = arm_cpu_gdb_write_register;
26007350d553SRichard Henderson #ifndef CONFIG_USER_ONLY
2601fcf5ef2aSThomas Huth     cc->do_interrupt = arm_cpu_do_interrupt;
2602fcf5ef2aSThomas Huth     cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
2603fcf5ef2aSThomas Huth     cc->asidx_from_attrs = arm_asidx_from_attrs;
2604fcf5ef2aSThomas Huth     cc->vmsd = &vmstate_arm_cpu;
2605fcf5ef2aSThomas Huth     cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
2606fcf5ef2aSThomas Huth     cc->write_elf64_note = arm_cpu_write_elf64_note;
2607fcf5ef2aSThomas Huth     cc->write_elf32_note = arm_cpu_write_elf32_note;
2608fcf5ef2aSThomas Huth #endif
2609fcf5ef2aSThomas Huth     cc->gdb_num_core_regs = 26;
2610fcf5ef2aSThomas Huth     cc->gdb_core_xml_file = "arm-core.xml";
2611fcf5ef2aSThomas Huth     cc->gdb_arch_name = arm_gdb_arch_name;
2612200bf5b7SAbdallah Bouassida     cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2613fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
2614fcf5ef2aSThomas Huth     cc->disas_set_info = arm_disas_set_info;
261574d7fc7fSRichard Henderson #ifdef CONFIG_TCG
261655c3ceefSRichard Henderson     cc->tcg_initialize = arm_translate_init;
26177350d553SRichard Henderson     cc->tlb_fill = arm_cpu_tlb_fill;
26189dd5cca4SPhilippe Mathieu-Daudé     cc->debug_excp_handler = arm_debug_excp_handler;
26199dd5cca4SPhilippe Mathieu-Daudé     cc->debug_check_watchpoint = arm_debug_check_watchpoint;
2620e21b551cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY)
2621e21b551cSPhilippe Mathieu-Daudé     cc->do_unaligned_access = arm_cpu_do_unaligned_access;
2622e21b551cSPhilippe Mathieu-Daudé     cc->do_transaction_failed = arm_cpu_do_transaction_failed;
26239dd5cca4SPhilippe Mathieu-Daudé     cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
2624e21b551cSPhilippe Mathieu-Daudé #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */
262574d7fc7fSRichard Henderson #endif
2626fcf5ef2aSThomas Huth }
2627fcf5ef2aSThomas Huth 
262886f0a186SPeter Maydell #ifdef CONFIG_KVM
262986f0a186SPeter Maydell static void arm_host_initfn(Object *obj)
263086f0a186SPeter Maydell {
263186f0a186SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
263286f0a186SPeter Maydell 
263386f0a186SPeter Maydell     kvm_arm_set_cpu_features_from_host(cpu);
263451e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
263586f0a186SPeter Maydell }
263686f0a186SPeter Maydell 
263786f0a186SPeter Maydell static const TypeInfo host_arm_cpu_type_info = {
263886f0a186SPeter Maydell     .name = TYPE_ARM_HOST_CPU,
263986f0a186SPeter Maydell #ifdef TARGET_AARCH64
264086f0a186SPeter Maydell     .parent = TYPE_AARCH64_CPU,
264186f0a186SPeter Maydell #else
264286f0a186SPeter Maydell     .parent = TYPE_ARM_CPU,
264386f0a186SPeter Maydell #endif
264486f0a186SPeter Maydell     .instance_init = arm_host_initfn,
264586f0a186SPeter Maydell };
264686f0a186SPeter Maydell 
264786f0a186SPeter Maydell #endif
264886f0a186SPeter Maydell 
264951e5ef45SMarc-André Lureau static void arm_cpu_instance_init(Object *obj)
265051e5ef45SMarc-André Lureau {
265151e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_GET_CLASS(obj);
265251e5ef45SMarc-André Lureau 
265351e5ef45SMarc-André Lureau     acc->info->initfn(obj);
265451e5ef45SMarc-André Lureau     arm_cpu_post_init(obj);
265551e5ef45SMarc-André Lureau }
265651e5ef45SMarc-André Lureau 
265751e5ef45SMarc-André Lureau static void cpu_register_class_init(ObjectClass *oc, void *data)
265851e5ef45SMarc-André Lureau {
265951e5ef45SMarc-André Lureau     ARMCPUClass *acc = ARM_CPU_CLASS(oc);
266051e5ef45SMarc-André Lureau 
266151e5ef45SMarc-André Lureau     acc->info = data;
266251e5ef45SMarc-André Lureau }
266351e5ef45SMarc-André Lureau 
2664fcf5ef2aSThomas Huth static void cpu_register(const ARMCPUInfo *info)
2665fcf5ef2aSThomas Huth {
2666fcf5ef2aSThomas Huth     TypeInfo type_info = {
2667fcf5ef2aSThomas Huth         .parent = TYPE_ARM_CPU,
2668fcf5ef2aSThomas Huth         .instance_size = sizeof(ARMCPU),
266951e5ef45SMarc-André Lureau         .instance_init = arm_cpu_instance_init,
2670fcf5ef2aSThomas Huth         .class_size = sizeof(ARMCPUClass),
267151e5ef45SMarc-André Lureau         .class_init = info->class_init ?: cpu_register_class_init,
267251e5ef45SMarc-André Lureau         .class_data = (void *)info,
2673fcf5ef2aSThomas Huth     };
2674fcf5ef2aSThomas Huth 
2675fcf5ef2aSThomas Huth     type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2676fcf5ef2aSThomas Huth     type_register(&type_info);
2677fcf5ef2aSThomas Huth     g_free((void *)type_info.name);
2678fcf5ef2aSThomas Huth }
2679fcf5ef2aSThomas Huth 
2680fcf5ef2aSThomas Huth static const TypeInfo arm_cpu_type_info = {
2681fcf5ef2aSThomas Huth     .name = TYPE_ARM_CPU,
2682fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
2683fcf5ef2aSThomas Huth     .instance_size = sizeof(ARMCPU),
2684fcf5ef2aSThomas Huth     .instance_init = arm_cpu_initfn,
2685fcf5ef2aSThomas Huth     .instance_finalize = arm_cpu_finalizefn,
2686fcf5ef2aSThomas Huth     .abstract = true,
2687fcf5ef2aSThomas Huth     .class_size = sizeof(ARMCPUClass),
2688fcf5ef2aSThomas Huth     .class_init = arm_cpu_class_init,
2689fcf5ef2aSThomas Huth };
2690fcf5ef2aSThomas Huth 
2691181962fdSPeter Maydell static const TypeInfo idau_interface_type_info = {
2692181962fdSPeter Maydell     .name = TYPE_IDAU_INTERFACE,
2693181962fdSPeter Maydell     .parent = TYPE_INTERFACE,
2694181962fdSPeter Maydell     .class_size = sizeof(IDAUInterfaceClass),
2695181962fdSPeter Maydell };
2696181962fdSPeter Maydell 
2697fcf5ef2aSThomas Huth static void arm_cpu_register_types(void)
2698fcf5ef2aSThomas Huth {
2699fcf5ef2aSThomas Huth     const ARMCPUInfo *info = arm_cpus;
2700fcf5ef2aSThomas Huth 
2701fcf5ef2aSThomas Huth     type_register_static(&arm_cpu_type_info);
2702181962fdSPeter Maydell     type_register_static(&idau_interface_type_info);
2703fcf5ef2aSThomas Huth 
2704fcf5ef2aSThomas Huth     while (info->name) {
2705fcf5ef2aSThomas Huth         cpu_register(info);
2706fcf5ef2aSThomas Huth         info++;
2707fcf5ef2aSThomas Huth     }
270886f0a186SPeter Maydell 
270986f0a186SPeter Maydell #ifdef CONFIG_KVM
271086f0a186SPeter Maydell     type_register_static(&host_arm_cpu_type_info);
271186f0a186SPeter Maydell #endif
2712fcf5ef2aSThomas Huth }
2713fcf5ef2aSThomas Huth 
2714fcf5ef2aSThomas Huth type_init(arm_cpu_register_types)
2715