187e9bf23SRichard Henderson /* 287e9bf23SRichard Henderson * AArch64 specific prctl functions for linux-user 387e9bf23SRichard Henderson * 487e9bf23SRichard Henderson * SPDX-License-Identifier: GPL-2.0-or-later 587e9bf23SRichard Henderson */ 687e9bf23SRichard Henderson #ifndef AARCH64_TARGET_PRCTL_H 787e9bf23SRichard Henderson #define AARCH64_TARGET_PRCTL_H 887e9bf23SRichard Henderson 9*5a534314SPeter Maydell #include "target/arm/cpu-features.h" 10*5a534314SPeter Maydell 11fd72f5d0SRichard Henderson static abi_long do_prctl_sve_get_vl(CPUArchState *env) 1287e9bf23SRichard Henderson { 1387e9bf23SRichard Henderson ARMCPU *cpu = env_archcpu(env); 1487e9bf23SRichard Henderson if (cpu_isar_feature(aa64_sve, cpu)) { 1524d87c18SRichard Henderson /* PSTATE.SM is always unset on syscall entry. */ 168b599e5cSRichard Henderson return sve_vq(env) * 16; 1787e9bf23SRichard Henderson } 1887e9bf23SRichard Henderson return -TARGET_EINVAL; 1987e9bf23SRichard Henderson } 20fd72f5d0SRichard Henderson #define do_prctl_sve_get_vl do_prctl_sve_get_vl 2187e9bf23SRichard Henderson 22fd72f5d0SRichard Henderson static abi_long do_prctl_sve_set_vl(CPUArchState *env, abi_long arg2) 2387e9bf23SRichard Henderson { 2487e9bf23SRichard Henderson /* 2587e9bf23SRichard Henderson * We cannot support either PR_SVE_SET_VL_ONEXEC or PR_SVE_VL_INHERIT. 2687e9bf23SRichard Henderson * Note the kernel definition of sve_vl_valid allows for VQ=512, 2787e9bf23SRichard Henderson * i.e. VL=8192, even though the current architectural maximum is VQ=16. 2887e9bf23SRichard Henderson */ 2987e9bf23SRichard Henderson if (cpu_isar_feature(aa64_sve, env_archcpu(env)) 3087e9bf23SRichard Henderson && arg2 >= 0 && arg2 <= 512 * 16 && !(arg2 & 15)) { 3187e9bf23SRichard Henderson uint32_t vq, old_vq; 3287e9bf23SRichard Henderson 3324d87c18SRichard Henderson /* PSTATE.SM is always unset on syscall entry. */ 348b599e5cSRichard Henderson old_vq = sve_vq(env); 3587e9bf23SRichard Henderson 368b599e5cSRichard Henderson /* 378b599e5cSRichard Henderson * Bound the value of arg2, so that we know that it fits into 388b599e5cSRichard Henderson * the 4-bit field in ZCR_EL1. Rely on the hflags rebuild to 398b599e5cSRichard Henderson * sort out the length supported by the cpu. 408b599e5cSRichard Henderson */ 418b599e5cSRichard Henderson vq = MAX(arg2 / 16, 1); 428b599e5cSRichard Henderson vq = MIN(vq, ARM_MAX_VQ); 438b599e5cSRichard Henderson env->vfp.zcr_el[1] = vq - 1; 448b599e5cSRichard Henderson arm_rebuild_hflags(env); 458b599e5cSRichard Henderson 468b599e5cSRichard Henderson vq = sve_vq(env); 4787e9bf23SRichard Henderson if (vq < old_vq) { 4887e9bf23SRichard Henderson aarch64_sve_narrow_vq(env, vq); 4987e9bf23SRichard Henderson } 5087e9bf23SRichard Henderson return vq * 16; 5187e9bf23SRichard Henderson } 5287e9bf23SRichard Henderson return -TARGET_EINVAL; 5387e9bf23SRichard Henderson } 54fd72f5d0SRichard Henderson #define do_prctl_sve_set_vl do_prctl_sve_set_vl 5587e9bf23SRichard Henderson 5624d87c18SRichard Henderson static abi_long do_prctl_sme_get_vl(CPUArchState *env) 5724d87c18SRichard Henderson { 5824d87c18SRichard Henderson ARMCPU *cpu = env_archcpu(env); 5924d87c18SRichard Henderson if (cpu_isar_feature(aa64_sme, cpu)) { 6024d87c18SRichard Henderson return sme_vq(env) * 16; 6124d87c18SRichard Henderson } 6224d87c18SRichard Henderson return -TARGET_EINVAL; 6324d87c18SRichard Henderson } 6424d87c18SRichard Henderson #define do_prctl_sme_get_vl do_prctl_sme_get_vl 6524d87c18SRichard Henderson 6624d87c18SRichard Henderson static abi_long do_prctl_sme_set_vl(CPUArchState *env, abi_long arg2) 6724d87c18SRichard Henderson { 6824d87c18SRichard Henderson /* 6924d87c18SRichard Henderson * We cannot support either PR_SME_SET_VL_ONEXEC or PR_SME_VL_INHERIT. 7024d87c18SRichard Henderson * Note the kernel definition of sve_vl_valid allows for VQ=512, 7124d87c18SRichard Henderson * i.e. VL=8192, even though the architectural maximum is VQ=16. 7224d87c18SRichard Henderson */ 7324d87c18SRichard Henderson if (cpu_isar_feature(aa64_sme, env_archcpu(env)) 7424d87c18SRichard Henderson && arg2 >= 0 && arg2 <= 512 * 16 && !(arg2 & 15)) { 7524d87c18SRichard Henderson int vq, old_vq; 7624d87c18SRichard Henderson 7724d87c18SRichard Henderson old_vq = sme_vq(env); 7824d87c18SRichard Henderson 7924d87c18SRichard Henderson /* 8024d87c18SRichard Henderson * Bound the value of vq, so that we know that it fits into 8124d87c18SRichard Henderson * the 4-bit field in SMCR_EL1. Because PSTATE.SM is cleared 8224d87c18SRichard Henderson * on syscall entry, we are not modifying the current SVE 8324d87c18SRichard Henderson * vector length. 8424d87c18SRichard Henderson */ 8524d87c18SRichard Henderson vq = MAX(arg2 / 16, 1); 8624d87c18SRichard Henderson vq = MIN(vq, 16); 8724d87c18SRichard Henderson env->vfp.smcr_el[1] = 8824d87c18SRichard Henderson FIELD_DP64(env->vfp.smcr_el[1], SMCR, LEN, vq - 1); 8924d87c18SRichard Henderson 9024d87c18SRichard Henderson /* Delay rebuilding hflags until we know if ZA must change. */ 9124d87c18SRichard Henderson vq = sve_vqm1_for_el_sm(env, 0, true) + 1; 9224d87c18SRichard Henderson 9324d87c18SRichard Henderson if (vq != old_vq) { 9424d87c18SRichard Henderson /* 9524d87c18SRichard Henderson * PSTATE.ZA state is cleared on any change to SVL. 9624d87c18SRichard Henderson * We need not call arm_rebuild_hflags because PSTATE.SM was 9724d87c18SRichard Henderson * cleared on syscall entry, so this hasn't changed VL. 9824d87c18SRichard Henderson */ 9924d87c18SRichard Henderson env->svcr = FIELD_DP64(env->svcr, SVCR, ZA, 0); 10024d87c18SRichard Henderson arm_rebuild_hflags(env); 10124d87c18SRichard Henderson } 10224d87c18SRichard Henderson return vq * 16; 10324d87c18SRichard Henderson } 10424d87c18SRichard Henderson return -TARGET_EINVAL; 10524d87c18SRichard Henderson } 10624d87c18SRichard Henderson #define do_prctl_sme_set_vl do_prctl_sme_set_vl 10724d87c18SRichard Henderson 10887e9bf23SRichard Henderson static abi_long do_prctl_reset_keys(CPUArchState *env, abi_long arg2) 10987e9bf23SRichard Henderson { 11087e9bf23SRichard Henderson ARMCPU *cpu = env_archcpu(env); 11187e9bf23SRichard Henderson 11287e9bf23SRichard Henderson if (cpu_isar_feature(aa64_pauth, cpu)) { 11387e9bf23SRichard Henderson int all = (PR_PAC_APIAKEY | PR_PAC_APIBKEY | 11487e9bf23SRichard Henderson PR_PAC_APDAKEY | PR_PAC_APDBKEY | PR_PAC_APGAKEY); 11587e9bf23SRichard Henderson int ret = 0; 11687e9bf23SRichard Henderson Error *err = NULL; 11787e9bf23SRichard Henderson 11887e9bf23SRichard Henderson if (arg2 == 0) { 11987e9bf23SRichard Henderson arg2 = all; 12087e9bf23SRichard Henderson } else if (arg2 & ~all) { 12187e9bf23SRichard Henderson return -TARGET_EINVAL; 12287e9bf23SRichard Henderson } 12387e9bf23SRichard Henderson if (arg2 & PR_PAC_APIAKEY) { 12487e9bf23SRichard Henderson ret |= qemu_guest_getrandom(&env->keys.apia, 12587e9bf23SRichard Henderson sizeof(ARMPACKey), &err); 12687e9bf23SRichard Henderson } 12787e9bf23SRichard Henderson if (arg2 & PR_PAC_APIBKEY) { 12887e9bf23SRichard Henderson ret |= qemu_guest_getrandom(&env->keys.apib, 12987e9bf23SRichard Henderson sizeof(ARMPACKey), &err); 13087e9bf23SRichard Henderson } 13187e9bf23SRichard Henderson if (arg2 & PR_PAC_APDAKEY) { 13287e9bf23SRichard Henderson ret |= qemu_guest_getrandom(&env->keys.apda, 13387e9bf23SRichard Henderson sizeof(ARMPACKey), &err); 13487e9bf23SRichard Henderson } 13587e9bf23SRichard Henderson if (arg2 & PR_PAC_APDBKEY) { 13687e9bf23SRichard Henderson ret |= qemu_guest_getrandom(&env->keys.apdb, 13787e9bf23SRichard Henderson sizeof(ARMPACKey), &err); 13887e9bf23SRichard Henderson } 13987e9bf23SRichard Henderson if (arg2 & PR_PAC_APGAKEY) { 14087e9bf23SRichard Henderson ret |= qemu_guest_getrandom(&env->keys.apga, 14187e9bf23SRichard Henderson sizeof(ARMPACKey), &err); 14287e9bf23SRichard Henderson } 14387e9bf23SRichard Henderson if (ret != 0) { 14487e9bf23SRichard Henderson /* 14587e9bf23SRichard Henderson * Some unknown failure in the crypto. The best 14687e9bf23SRichard Henderson * we can do is log it and fail the syscall. 14787e9bf23SRichard Henderson * The real syscall cannot fail this way. 14887e9bf23SRichard Henderson */ 14987e9bf23SRichard Henderson qemu_log_mask(LOG_UNIMP, "PR_PAC_RESET_KEYS: Crypto failure: %s", 15087e9bf23SRichard Henderson error_get_pretty(err)); 15187e9bf23SRichard Henderson error_free(err); 15287e9bf23SRichard Henderson return -TARGET_EIO; 15387e9bf23SRichard Henderson } 15487e9bf23SRichard Henderson return 0; 15587e9bf23SRichard Henderson } 15687e9bf23SRichard Henderson return -TARGET_EINVAL; 15787e9bf23SRichard Henderson } 15887e9bf23SRichard Henderson #define do_prctl_reset_keys do_prctl_reset_keys 15987e9bf23SRichard Henderson 16087e9bf23SRichard Henderson static abi_long do_prctl_set_tagged_addr_ctrl(CPUArchState *env, abi_long arg2) 16187e9bf23SRichard Henderson { 16287e9bf23SRichard Henderson abi_ulong valid_mask = PR_TAGGED_ADDR_ENABLE; 16387e9bf23SRichard Henderson ARMCPU *cpu = env_archcpu(env); 16487e9bf23SRichard Henderson 16587e9bf23SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 16687e9bf23SRichard Henderson valid_mask |= PR_MTE_TCF_MASK; 16787e9bf23SRichard Henderson valid_mask |= PR_MTE_TAG_MASK; 16887e9bf23SRichard Henderson } 16987e9bf23SRichard Henderson 17087e9bf23SRichard Henderson if (arg2 & ~valid_mask) { 17187e9bf23SRichard Henderson return -TARGET_EINVAL; 17287e9bf23SRichard Henderson } 17387e9bf23SRichard Henderson env->tagged_addr_enable = arg2 & PR_TAGGED_ADDR_ENABLE; 17487e9bf23SRichard Henderson 17587e9bf23SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 17687e9bf23SRichard Henderson switch (arg2 & PR_MTE_TCF_MASK) { 17787e9bf23SRichard Henderson case PR_MTE_TCF_NONE: 17887e9bf23SRichard Henderson case PR_MTE_TCF_SYNC: 17987e9bf23SRichard Henderson case PR_MTE_TCF_ASYNC: 18087e9bf23SRichard Henderson break; 18187e9bf23SRichard Henderson default: 18287e9bf23SRichard Henderson return -EINVAL; 18387e9bf23SRichard Henderson } 18487e9bf23SRichard Henderson 18587e9bf23SRichard Henderson /* 18687e9bf23SRichard Henderson * Write PR_MTE_TCF to SCTLR_EL1[TCF0]. 18787e9bf23SRichard Henderson * Note that the syscall values are consistent with hw. 18887e9bf23SRichard Henderson */ 18987e9bf23SRichard Henderson env->cp15.sctlr_el[1] = 19087e9bf23SRichard Henderson deposit64(env->cp15.sctlr_el[1], 38, 2, arg2 >> PR_MTE_TCF_SHIFT); 19187e9bf23SRichard Henderson 19287e9bf23SRichard Henderson /* 19387e9bf23SRichard Henderson * Write PR_MTE_TAG to GCR_EL1[Exclude]. 19487e9bf23SRichard Henderson * Note that the syscall uses an include mask, 19587e9bf23SRichard Henderson * and hardware uses an exclude mask -- invert. 19687e9bf23SRichard Henderson */ 19787e9bf23SRichard Henderson env->cp15.gcr_el1 = 19887e9bf23SRichard Henderson deposit64(env->cp15.gcr_el1, 0, 16, ~arg2 >> PR_MTE_TAG_SHIFT); 19987e9bf23SRichard Henderson arm_rebuild_hflags(env); 20087e9bf23SRichard Henderson } 20187e9bf23SRichard Henderson return 0; 20287e9bf23SRichard Henderson } 20387e9bf23SRichard Henderson #define do_prctl_set_tagged_addr_ctrl do_prctl_set_tagged_addr_ctrl 20487e9bf23SRichard Henderson 20587e9bf23SRichard Henderson static abi_long do_prctl_get_tagged_addr_ctrl(CPUArchState *env) 20687e9bf23SRichard Henderson { 20787e9bf23SRichard Henderson ARMCPU *cpu = env_archcpu(env); 20887e9bf23SRichard Henderson abi_long ret = 0; 20987e9bf23SRichard Henderson 21087e9bf23SRichard Henderson if (env->tagged_addr_enable) { 21187e9bf23SRichard Henderson ret |= PR_TAGGED_ADDR_ENABLE; 21287e9bf23SRichard Henderson } 21387e9bf23SRichard Henderson if (cpu_isar_feature(aa64_mte, cpu)) { 21487e9bf23SRichard Henderson /* See do_prctl_set_tagged_addr_ctrl. */ 21587e9bf23SRichard Henderson ret |= extract64(env->cp15.sctlr_el[1], 38, 2) << PR_MTE_TCF_SHIFT; 21687e9bf23SRichard Henderson ret = deposit64(ret, PR_MTE_TAG_SHIFT, 16, ~env->cp15.gcr_el1); 21787e9bf23SRichard Henderson } 21887e9bf23SRichard Henderson return ret; 21987e9bf23SRichard Henderson } 22087e9bf23SRichard Henderson #define do_prctl_get_tagged_addr_ctrl do_prctl_get_tagged_addr_ctrl 22187e9bf23SRichard Henderson 22287e9bf23SRichard Henderson #endif /* AARCH64_TARGET_PRCTL_H */ 223