1b91a0fa7SYifei Jiang /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2b91a0fa7SYifei Jiang /* 3b91a0fa7SYifei Jiang * Copyright (C) 2019 Western Digital Corporation or its affiliates. 4b91a0fa7SYifei Jiang * 5b91a0fa7SYifei Jiang * Authors: 6b91a0fa7SYifei Jiang * Anup Patel <anup.patel@wdc.com> 7b91a0fa7SYifei Jiang */ 8b91a0fa7SYifei Jiang 9b91a0fa7SYifei Jiang #ifndef __LINUX_KVM_RISCV_H 10b91a0fa7SYifei Jiang #define __LINUX_KVM_RISCV_H 11b91a0fa7SYifei Jiang 12b91a0fa7SYifei Jiang #ifndef __ASSEMBLY__ 13b91a0fa7SYifei Jiang 14b91a0fa7SYifei Jiang #include <linux/types.h> 15b91a0fa7SYifei Jiang #include <asm/ptrace.h> 16b91a0fa7SYifei Jiang 17b91a0fa7SYifei Jiang #define __KVM_HAVE_READONLY_MEM 18b91a0fa7SYifei Jiang 19b91a0fa7SYifei Jiang #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 20b91a0fa7SYifei Jiang 21b91a0fa7SYifei Jiang #define KVM_INTERRUPT_SET -1U 22b91a0fa7SYifei Jiang #define KVM_INTERRUPT_UNSET -2U 23b91a0fa7SYifei Jiang 24b91a0fa7SYifei Jiang /* for KVM_GET_REGS and KVM_SET_REGS */ 25b91a0fa7SYifei Jiang struct kvm_regs { 26b91a0fa7SYifei Jiang }; 27b91a0fa7SYifei Jiang 28b91a0fa7SYifei Jiang /* for KVM_GET_FPU and KVM_SET_FPU */ 29b91a0fa7SYifei Jiang struct kvm_fpu { 30b91a0fa7SYifei Jiang }; 31b91a0fa7SYifei Jiang 32b91a0fa7SYifei Jiang /* KVM Debug exit structure */ 33b91a0fa7SYifei Jiang struct kvm_debug_exit_arch { 34b91a0fa7SYifei Jiang }; 35b91a0fa7SYifei Jiang 36b91a0fa7SYifei Jiang /* for KVM_SET_GUEST_DEBUG */ 37b91a0fa7SYifei Jiang struct kvm_guest_debug_arch { 38b91a0fa7SYifei Jiang }; 39b91a0fa7SYifei Jiang 40b91a0fa7SYifei Jiang /* definition of registers in kvm_run */ 41b91a0fa7SYifei Jiang struct kvm_sync_regs { 42b91a0fa7SYifei Jiang }; 43b91a0fa7SYifei Jiang 44b91a0fa7SYifei Jiang /* for KVM_GET_SREGS and KVM_SET_SREGS */ 45b91a0fa7SYifei Jiang struct kvm_sregs { 46b91a0fa7SYifei Jiang }; 47b91a0fa7SYifei Jiang 48b91a0fa7SYifei Jiang /* CONFIG registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 49b91a0fa7SYifei Jiang struct kvm_riscv_config { 50b91a0fa7SYifei Jiang unsigned long isa; 5193e0932bSPeter Xu unsigned long zicbom_block_size; 52*93d7620cSAvihai Horon unsigned long mvendorid; 53*93d7620cSAvihai Horon unsigned long marchid; 54*93d7620cSAvihai Horon unsigned long mimpid; 55b91a0fa7SYifei Jiang }; 56b91a0fa7SYifei Jiang 57b91a0fa7SYifei Jiang /* CORE registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 58b91a0fa7SYifei Jiang struct kvm_riscv_core { 59b91a0fa7SYifei Jiang struct user_regs_struct regs; 60b91a0fa7SYifei Jiang unsigned long mode; 61b91a0fa7SYifei Jiang }; 62b91a0fa7SYifei Jiang 63b91a0fa7SYifei Jiang /* Possible privilege modes for kvm_riscv_core */ 64b91a0fa7SYifei Jiang #define KVM_RISCV_MODE_S 1 65b91a0fa7SYifei Jiang #define KVM_RISCV_MODE_U 0 66b91a0fa7SYifei Jiang 67b91a0fa7SYifei Jiang /* CSR registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 68b91a0fa7SYifei Jiang struct kvm_riscv_csr { 69b91a0fa7SYifei Jiang unsigned long sstatus; 70b91a0fa7SYifei Jiang unsigned long sie; 71b91a0fa7SYifei Jiang unsigned long stvec; 72b91a0fa7SYifei Jiang unsigned long sscratch; 73b91a0fa7SYifei Jiang unsigned long sepc; 74b91a0fa7SYifei Jiang unsigned long scause; 75b91a0fa7SYifei Jiang unsigned long stval; 76b91a0fa7SYifei Jiang unsigned long sip; 77b91a0fa7SYifei Jiang unsigned long satp; 78b91a0fa7SYifei Jiang unsigned long scounteren; 79b91a0fa7SYifei Jiang }; 80b91a0fa7SYifei Jiang 81b91a0fa7SYifei Jiang /* TIMER registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 82b91a0fa7SYifei Jiang struct kvm_riscv_timer { 83b91a0fa7SYifei Jiang __u64 frequency; 84b91a0fa7SYifei Jiang __u64 time; 85b91a0fa7SYifei Jiang __u64 compare; 86b91a0fa7SYifei Jiang __u64 state; 87b91a0fa7SYifei Jiang }; 88b91a0fa7SYifei Jiang 89d525f73fSChenyi Qiang /* 90d525f73fSChenyi Qiang * ISA extension IDs specific to KVM. This is not the same as the host ISA 91d525f73fSChenyi Qiang * extension IDs as that is internal to the host and should not be exposed 92d525f73fSChenyi Qiang * to the guest. This should always be contiguous to keep the mapping simple 93d525f73fSChenyi Qiang * in KVM implementation. 94d525f73fSChenyi Qiang */ 95d525f73fSChenyi Qiang enum KVM_RISCV_ISA_EXT_ID { 96d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_A = 0, 97d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_C, 98d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_D, 99d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_F, 100d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_H, 101d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_I, 102d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_M, 103d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_SVPBMT, 104d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_SSTC, 10593e0932bSPeter Xu KVM_RISCV_ISA_EXT_SVINVAL, 10693e0932bSPeter Xu KVM_RISCV_ISA_EXT_ZIHINTPAUSE, 10793e0932bSPeter Xu KVM_RISCV_ISA_EXT_ZICBOM, 108d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_MAX, 109d525f73fSChenyi Qiang }; 110d525f73fSChenyi Qiang 111b91a0fa7SYifei Jiang /* Possible states for kvm_riscv_timer */ 112b91a0fa7SYifei Jiang #define KVM_RISCV_TIMER_STATE_OFF 0 113b91a0fa7SYifei Jiang #define KVM_RISCV_TIMER_STATE_ON 1 114b91a0fa7SYifei Jiang 115b91a0fa7SYifei Jiang #define KVM_REG_SIZE(id) \ 116b91a0fa7SYifei Jiang (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT)) 117b91a0fa7SYifei Jiang 118b91a0fa7SYifei Jiang /* If you need to interpret the index values, here is the key: */ 119b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TYPE_MASK 0x00000000FF000000 120b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TYPE_SHIFT 24 121b91a0fa7SYifei Jiang 122b91a0fa7SYifei Jiang /* Config registers are mapped as type 1 */ 123b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CONFIG (0x01 << KVM_REG_RISCV_TYPE_SHIFT) 124b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CONFIG_REG(name) \ 125b91a0fa7SYifei Jiang (offsetof(struct kvm_riscv_config, name) / sizeof(unsigned long)) 126b91a0fa7SYifei Jiang 127b91a0fa7SYifei Jiang /* Core registers are mapped as type 2 */ 128b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CORE (0x02 << KVM_REG_RISCV_TYPE_SHIFT) 129b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CORE_REG(name) \ 130b91a0fa7SYifei Jiang (offsetof(struct kvm_riscv_core, name) / sizeof(unsigned long)) 131b91a0fa7SYifei Jiang 132b91a0fa7SYifei Jiang /* Control and status registers are mapped as type 3 */ 133b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CSR (0x03 << KVM_REG_RISCV_TYPE_SHIFT) 134b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CSR_REG(name) \ 135b91a0fa7SYifei Jiang (offsetof(struct kvm_riscv_csr, name) / sizeof(unsigned long)) 136b91a0fa7SYifei Jiang 137b91a0fa7SYifei Jiang /* Timer registers are mapped as type 4 */ 138b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TIMER (0x04 << KVM_REG_RISCV_TYPE_SHIFT) 139b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TIMER_REG(name) \ 140b91a0fa7SYifei Jiang (offsetof(struct kvm_riscv_timer, name) / sizeof(__u64)) 141b91a0fa7SYifei Jiang 142b91a0fa7SYifei Jiang /* F extension registers are mapped as type 5 */ 143b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_F (0x05 << KVM_REG_RISCV_TYPE_SHIFT) 144b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_F_REG(name) \ 145b91a0fa7SYifei Jiang (offsetof(struct __riscv_f_ext_state, name) / sizeof(__u32)) 146b91a0fa7SYifei Jiang 147b91a0fa7SYifei Jiang /* D extension registers are mapped as type 6 */ 148b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_D (0x06 << KVM_REG_RISCV_TYPE_SHIFT) 149b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_D_REG(name) \ 150b91a0fa7SYifei Jiang (offsetof(struct __riscv_d_ext_state, name) / sizeof(__u64)) 151b91a0fa7SYifei Jiang 152d525f73fSChenyi Qiang /* ISA Extension registers are mapped as type 7 */ 153d525f73fSChenyi Qiang #define KVM_REG_RISCV_ISA_EXT (0x07 << KVM_REG_RISCV_TYPE_SHIFT) 154d525f73fSChenyi Qiang 155b91a0fa7SYifei Jiang #endif 156b91a0fa7SYifei Jiang 157b91a0fa7SYifei Jiang #endif /* __LINUX_KVM_RISCV_H */ 158