xref: /openbmc/qemu/linux-headers/asm-arm64/kvm.h (revision ddda37483dd17c9936fdde9ebf8f6ca2692b3842)
1dd873966SEric Auger /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
2c5daeae1SAlexey Kardashevskiy /*
3c5daeae1SAlexey Kardashevskiy  * Copyright (C) 2012,2013 - ARM Ltd
4c5daeae1SAlexey Kardashevskiy  * Author: Marc Zyngier <marc.zyngier@arm.com>
5c5daeae1SAlexey Kardashevskiy  *
6c5daeae1SAlexey Kardashevskiy  * Derived from arch/arm/include/uapi/asm/kvm.h:
7c5daeae1SAlexey Kardashevskiy  * Copyright (C) 2012 - Virtual Open Systems and Columbia University
8c5daeae1SAlexey Kardashevskiy  * Author: Christoffer Dall <c.dall@virtualopensystems.com>
9c5daeae1SAlexey Kardashevskiy  *
10c5daeae1SAlexey Kardashevskiy  * This program is free software; you can redistribute it and/or modify
11c5daeae1SAlexey Kardashevskiy  * it under the terms of the GNU General Public License version 2 as
12c5daeae1SAlexey Kardashevskiy  * published by the Free Software Foundation.
13c5daeae1SAlexey Kardashevskiy  *
14c5daeae1SAlexey Kardashevskiy  * This program is distributed in the hope that it will be useful,
15c5daeae1SAlexey Kardashevskiy  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16c5daeae1SAlexey Kardashevskiy  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17c5daeae1SAlexey Kardashevskiy  * GNU General Public License for more details.
18c5daeae1SAlexey Kardashevskiy  *
19c5daeae1SAlexey Kardashevskiy  * You should have received a copy of the GNU General Public License
20c5daeae1SAlexey Kardashevskiy  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
21c5daeae1SAlexey Kardashevskiy  */
22c5daeae1SAlexey Kardashevskiy 
23c5daeae1SAlexey Kardashevskiy #ifndef __ARM_KVM_H__
24c5daeae1SAlexey Kardashevskiy #define __ARM_KVM_H__
25c5daeae1SAlexey Kardashevskiy 
26c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_EL1	0
27c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_SVC	KVM_SPSR_EL1
28c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_ABT	1
29c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_UND	2
30c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_IRQ	3
31c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_FIQ	4
32c5daeae1SAlexey Kardashevskiy #define KVM_NR_SPSR	5
33c5daeae1SAlexey Kardashevskiy 
34c5daeae1SAlexey Kardashevskiy #ifndef __ASSEMBLY__
35b061808dSAlexander Graf #include <linux/psci.h>
36fff02bc0SPaolo Bonzini #include <linux/types.h>
37c5daeae1SAlexey Kardashevskiy #include <asm/ptrace.h>
38d9cb4336SCornelia Huck #include <asm/sve_context.h>
39c5daeae1SAlexey Kardashevskiy 
40c5daeae1SAlexey Kardashevskiy #define __KVM_HAVE_GUEST_DEBUG
41c5daeae1SAlexey Kardashevskiy #define __KVM_HAVE_IRQ_LINE
42444b1996SArd Biesheuvel #define __KVM_HAVE_READONLY_MEM
438f3cd250SCornelia Huck #define __KVM_HAVE_VCPU_EVENTS
44c5daeae1SAlexey Kardashevskiy 
4574c98e20SCornelia Huck #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
4674c98e20SCornelia Huck 
47c5daeae1SAlexey Kardashevskiy #define KVM_REG_SIZE(id)						\
48c5daeae1SAlexey Kardashevskiy 	(1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
49c5daeae1SAlexey Kardashevskiy 
50c5daeae1SAlexey Kardashevskiy struct kvm_regs {
51c5daeae1SAlexey Kardashevskiy 	struct user_pt_regs regs;	/* sp = sp_el0 */
52c5daeae1SAlexey Kardashevskiy 
53c5daeae1SAlexey Kardashevskiy 	__u64	sp_el1;
54c5daeae1SAlexey Kardashevskiy 	__u64	elr_el1;
55c5daeae1SAlexey Kardashevskiy 
56c5daeae1SAlexey Kardashevskiy 	__u64	spsr[KVM_NR_SPSR];
57c5daeae1SAlexey Kardashevskiy 
58c5daeae1SAlexey Kardashevskiy 	struct user_fpsimd_state fp_regs;
59c5daeae1SAlexey Kardashevskiy };
60c5daeae1SAlexey Kardashevskiy 
613a824b15SPaolo Bonzini /*
623a824b15SPaolo Bonzini  * Supported CPU Targets - Adding a new target type is not recommended,
633a824b15SPaolo Bonzini  * unless there are some special registers not supported by the
643a824b15SPaolo Bonzini  * genericv8 syreg table.
653a824b15SPaolo Bonzini  */
66c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_AEM_V8		0
67c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_FOUNDATION_V8	1
68c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_CORTEX_A57	2
69876074c2SChristoffer Dall #define KVM_ARM_TARGET_XGENE_POTENZA	3
70b061808dSAlexander Graf #define KVM_ARM_TARGET_CORTEX_A53	4
713a824b15SPaolo Bonzini /* Generic ARM v8 target */
723a824b15SPaolo Bonzini #define KVM_ARM_TARGET_GENERIC_V8	5
73c5daeae1SAlexey Kardashevskiy 
743a824b15SPaolo Bonzini #define KVM_ARM_NUM_TARGETS		6
75c5daeae1SAlexey Kardashevskiy 
76c5daeae1SAlexey Kardashevskiy /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
77c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_TYPE_SHIFT	0
78c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_TYPE_MASK	(0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
79c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_ID_SHIFT		16
80c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_ID_MASK		(0xffff << KVM_ARM_DEVICE_ID_SHIFT)
81c5daeae1SAlexey Kardashevskiy 
82c5daeae1SAlexey Kardashevskiy /* Supported device IDs */
83c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_VGIC_V2		0
84c5daeae1SAlexey Kardashevskiy 
85c5daeae1SAlexey Kardashevskiy /* Supported VGIC address types  */
86c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_ADDR_TYPE_DIST	0
87c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_ADDR_TYPE_CPU	1
88c5daeae1SAlexey Kardashevskiy 
89c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_DIST_SIZE		0x1000
90c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_CPU_SIZE		0x2000
91c5daeae1SAlexey Kardashevskiy 
9251628b18SChristian Borntraeger /* Supported VGICv3 address types  */
9351628b18SChristian Borntraeger #define KVM_VGIC_V3_ADDR_TYPE_DIST	2
9451628b18SChristian Borntraeger #define KVM_VGIC_V3_ADDR_TYPE_REDIST	3
95dbdfea92SCornelia Huck #define KVM_VGIC_ITS_ADDR_TYPE		4
9677d361b1SEric Auger #define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION	5
9751628b18SChristian Borntraeger 
9851628b18SChristian Borntraeger #define KVM_VGIC_V3_DIST_SIZE		SZ_64K
9951628b18SChristian Borntraeger #define KVM_VGIC_V3_REDIST_SIZE		(2 * SZ_64K)
100dbdfea92SCornelia Huck #define KVM_VGIC_V3_ITS_SIZE		(2 * SZ_64K)
10151628b18SChristian Borntraeger 
102c5daeae1SAlexey Kardashevskiy #define KVM_ARM_VCPU_POWER_OFF		0 /* CPU is started in OFF state */
103c5daeae1SAlexey Kardashevskiy #define KVM_ARM_VCPU_EL1_32BIT		1 /* CPU running a 32bit VM */
104b061808dSAlexander Graf #define KVM_ARM_VCPU_PSCI_0_2		2 /* CPU uses PSCI v0.2 */
105b89485a5SPaolo Bonzini #define KVM_ARM_VCPU_PMU_V3		3 /* Support guest PMUv3 */
106d9cb4336SCornelia Huck #define KVM_ARM_VCPU_SVE		4 /* enable SVE for this CPU */
107d9cb4336SCornelia Huck #define KVM_ARM_VCPU_PTRAUTH_ADDRESS	5 /* VCPU uses address authentication */
108d9cb4336SCornelia Huck #define KVM_ARM_VCPU_PTRAUTH_GENERIC	6 /* VCPU uses generic authentication */
109c5daeae1SAlexey Kardashevskiy 
110c5daeae1SAlexey Kardashevskiy struct kvm_vcpu_init {
111c5daeae1SAlexey Kardashevskiy 	__u32 target;
112c5daeae1SAlexey Kardashevskiy 	__u32 features[7];
113c5daeae1SAlexey Kardashevskiy };
114c5daeae1SAlexey Kardashevskiy 
115c5daeae1SAlexey Kardashevskiy struct kvm_sregs {
116c5daeae1SAlexey Kardashevskiy };
117c5daeae1SAlexey Kardashevskiy 
118c5daeae1SAlexey Kardashevskiy struct kvm_fpu {
119c5daeae1SAlexey Kardashevskiy };
120c5daeae1SAlexey Kardashevskiy 
1213a824b15SPaolo Bonzini /*
1223a824b15SPaolo Bonzini  * See v8 ARM ARM D7.3: Debug Registers
1233a824b15SPaolo Bonzini  *
1243a824b15SPaolo Bonzini  * The architectural limit is 16 debug registers of each type although
1253a824b15SPaolo Bonzini  * in practice there are usually less (see ID_AA64DFR0_EL1).
1263a824b15SPaolo Bonzini  *
1273a824b15SPaolo Bonzini  * Although the control registers are architecturally defined as 32
1283a824b15SPaolo Bonzini  * bits wide we use a 64 bit structure here to keep parity with
1293a824b15SPaolo Bonzini  * KVM_GET/SET_ONE_REG behaviour which treats all system registers as
1303a824b15SPaolo Bonzini  * 64 bit values. It also allows for the possibility of the
1313a824b15SPaolo Bonzini  * architecture expanding the control registers without having to
1323a824b15SPaolo Bonzini  * change the userspace ABI.
1333a824b15SPaolo Bonzini  */
1343a824b15SPaolo Bonzini #define KVM_ARM_MAX_DBG_REGS 16
135c5daeae1SAlexey Kardashevskiy struct kvm_guest_debug_arch {
1363a824b15SPaolo Bonzini 	__u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS];
1373a824b15SPaolo Bonzini 	__u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS];
1383a824b15SPaolo Bonzini 	__u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS];
1393a824b15SPaolo Bonzini 	__u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS];
140c5daeae1SAlexey Kardashevskiy };
141c5daeae1SAlexey Kardashevskiy 
142c5daeae1SAlexey Kardashevskiy struct kvm_debug_exit_arch {
1433a824b15SPaolo Bonzini 	__u32 hsr;
1443a824b15SPaolo Bonzini 	__u64 far;	/* used for watchpoints */
145c5daeae1SAlexey Kardashevskiy };
146c5daeae1SAlexey Kardashevskiy 
1473a824b15SPaolo Bonzini /*
1483a824b15SPaolo Bonzini  * Architecture specific defines for kvm_guest_debug->control
1493a824b15SPaolo Bonzini  */
1503a824b15SPaolo Bonzini 
1513a824b15SPaolo Bonzini #define KVM_GUESTDBG_USE_SW_BP		(1 << 16)
1523a824b15SPaolo Bonzini #define KVM_GUESTDBG_USE_HW		(1 << 17)
1533a824b15SPaolo Bonzini 
154c5daeae1SAlexey Kardashevskiy struct kvm_sync_regs {
15574c98e20SCornelia Huck 	/* Used with KVM_CAP_ARM_USER_IRQ */
15674c98e20SCornelia Huck 	__u64 device_irq_level;
157c5daeae1SAlexey Kardashevskiy };
158c5daeae1SAlexey Kardashevskiy 
159c5daeae1SAlexey Kardashevskiy struct kvm_arch_memory_slot {
160c5daeae1SAlexey Kardashevskiy };
161c5daeae1SAlexey Kardashevskiy 
1628f3cd250SCornelia Huck /* for KVM_GET/SET_VCPU_EVENTS */
1638f3cd250SCornelia Huck struct kvm_vcpu_events {
1648f3cd250SCornelia Huck 	struct {
1658f3cd250SCornelia Huck 		__u8 serror_pending;
1668f3cd250SCornelia Huck 		__u8 serror_has_esr;
1672a886794SGreg Kurz 		__u8 ext_dabt_pending;
1688f3cd250SCornelia Huck 		/* Align it to 8 bytes */
1692a886794SGreg Kurz 		__u8 pad[5];
1708f3cd250SCornelia Huck 		__u64 serror_esr;
1718f3cd250SCornelia Huck 	} exception;
1728f3cd250SCornelia Huck 	__u32 reserved[12];
1738f3cd250SCornelia Huck };
1748f3cd250SCornelia Huck 
175c5daeae1SAlexey Kardashevskiy /* If you need to interpret the index values, here is the key: */
176c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_COPROC_MASK		0x000000000FFF0000
177c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_COPROC_SHIFT	16
178c5daeae1SAlexey Kardashevskiy 
179c5daeae1SAlexey Kardashevskiy /* Normal registers are mapped as coprocessor 16. */
180c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_CORE		(0x0010 << KVM_REG_ARM_COPROC_SHIFT)
181c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_CORE_REG(name)	(offsetof(struct kvm_regs, name) / sizeof(__u32))
182c5daeae1SAlexey Kardashevskiy 
183c5daeae1SAlexey Kardashevskiy /* Some registers need more space to represent values. */
184c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX		(0x0011 << KVM_REG_ARM_COPROC_SHIFT)
185c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_MASK	0x000000000000FF00
186c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_SHIFT	8
187c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_CCSIDR	(0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
188c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_VAL_MASK	0x00000000000000FF
189c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_VAL_SHIFT	0
190c5daeae1SAlexey Kardashevskiy 
191c5daeae1SAlexey Kardashevskiy /* AArch64 system registers */
192c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG		(0x0013 << KVM_REG_ARM_COPROC_SHIFT)
193c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP0_MASK	0x000000000000c000
194c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP0_SHIFT	14
195c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP1_MASK	0x0000000000003800
196c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP1_SHIFT	11
197c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRN_MASK	0x0000000000000780
198c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRN_SHIFT	7
199c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRM_MASK	0x0000000000000078
200c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRM_SHIFT	3
201c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP2_MASK	0x0000000000000007
202c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP2_SHIFT	0
203c5daeae1SAlexey Kardashevskiy 
204876074c2SChristoffer Dall #define ARM64_SYS_REG_SHIFT_MASK(x,n) \
205876074c2SChristoffer Dall 	(((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \
206876074c2SChristoffer Dall 	KVM_REG_ARM64_SYSREG_ ## n ## _MASK)
207876074c2SChristoffer Dall 
208876074c2SChristoffer Dall #define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \
209876074c2SChristoffer Dall 	(KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \
210876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \
211876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \
212876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \
213876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \
214876074c2SChristoffer Dall 	ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
215876074c2SChristoffer Dall 
216876074c2SChristoffer Dall #define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64)
217876074c2SChristoffer Dall 
218dd873966SEric Auger /* Physical Timer EL0 Registers */
219dd873966SEric Auger #define KVM_REG_ARM_PTIMER_CTL		ARM64_SYS_REG(3, 3, 14, 2, 1)
220dd873966SEric Auger #define KVM_REG_ARM_PTIMER_CVAL		ARM64_SYS_REG(3, 3, 14, 2, 2)
221dd873966SEric Auger #define KVM_REG_ARM_PTIMER_CNT		ARM64_SYS_REG(3, 3, 14, 0, 1)
222dd873966SEric Auger 
223*ddda3748SCornelia Huck /*
224*ddda3748SCornelia Huck  * EL0 Virtual Timer Registers
225*ddda3748SCornelia Huck  *
226*ddda3748SCornelia Huck  * WARNING:
227*ddda3748SCornelia Huck  *      KVM_REG_ARM_TIMER_CVAL and KVM_REG_ARM_TIMER_CNT are not defined
228*ddda3748SCornelia Huck  *      with the appropriate register encodings.  Their values have been
229*ddda3748SCornelia Huck  *      accidentally swapped.  As this is set API, the definitions here
230*ddda3748SCornelia Huck  *      must be used, rather than ones derived from the encodings.
231*ddda3748SCornelia Huck  */
232876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CTL		ARM64_SYS_REG(3, 3, 14, 3, 1)
233876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CVAL		ARM64_SYS_REG(3, 3, 14, 0, 2)
234*ddda3748SCornelia Huck #define KVM_REG_ARM_TIMER_CNT		ARM64_SYS_REG(3, 3, 14, 3, 2)
235876074c2SChristoffer Dall 
23665a6d8ddSPeter Maydell /* KVM-as-firmware specific pseudo-registers */
23765a6d8ddSPeter Maydell #define KVM_REG_ARM_FW			(0x0014 << KVM_REG_ARM_COPROC_SHIFT)
23865a6d8ddSPeter Maydell #define KVM_REG_ARM_FW_REG(r)		(KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \
23965a6d8ddSPeter Maydell 					 KVM_REG_ARM_FW | ((r) & 0xffff))
24065a6d8ddSPeter Maydell #define KVM_REG_ARM_PSCI_VERSION	KVM_REG_ARM_FW_REG(0)
241f363d039SEric Auger #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1	KVM_REG_ARM_FW_REG(1)
242f363d039SEric Auger #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_AVAIL		0
243f363d039SEric Auger #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_AVAIL		1
244f363d039SEric Auger #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_REQUIRED	2
245f363d039SEric Auger #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2	KVM_REG_ARM_FW_REG(2)
246f363d039SEric Auger #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_AVAIL		0
247f363d039SEric Auger #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_UNKNOWN		1
248f363d039SEric Auger #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_AVAIL		2
249f363d039SEric Auger #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_REQUIRED	3
250f363d039SEric Auger #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_ENABLED     	(1U << 4)
25165a6d8ddSPeter Maydell 
252d9cb4336SCornelia Huck /* SVE registers */
253d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE		(0x15 << KVM_REG_ARM_COPROC_SHIFT)
254d9cb4336SCornelia Huck 
255d9cb4336SCornelia Huck /* Z- and P-regs occupy blocks at the following offsets within this range: */
256d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_ZREG_BASE	0
257d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_PREG_BASE	0x400
258d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_FFR_BASE	0x600
259d9cb4336SCornelia Huck 
260d9cb4336SCornelia Huck #define KVM_ARM64_SVE_NUM_ZREGS		__SVE_NUM_ZREGS
261d9cb4336SCornelia Huck #define KVM_ARM64_SVE_NUM_PREGS		__SVE_NUM_PREGS
262d9cb4336SCornelia Huck 
263d9cb4336SCornelia Huck #define KVM_ARM64_SVE_MAX_SLICES	32
264d9cb4336SCornelia Huck 
265d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_ZREG(n, i)					\
266d9cb4336SCornelia Huck 	(KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_ZREG_BASE | \
267d9cb4336SCornelia Huck 	 KVM_REG_SIZE_U2048 |						\
268d9cb4336SCornelia Huck 	 (((n) & (KVM_ARM64_SVE_NUM_ZREGS - 1)) << 5) |			\
269d9cb4336SCornelia Huck 	 ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1)))
270d9cb4336SCornelia Huck 
271d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_PREG(n, i)					\
272d9cb4336SCornelia Huck 	(KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_PREG_BASE | \
273d9cb4336SCornelia Huck 	 KVM_REG_SIZE_U256 |						\
274d9cb4336SCornelia Huck 	 (((n) & (KVM_ARM64_SVE_NUM_PREGS - 1)) << 5) |			\
275d9cb4336SCornelia Huck 	 ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1)))
276d9cb4336SCornelia Huck 
277d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_FFR(i)					\
278d9cb4336SCornelia Huck 	(KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_FFR_BASE | \
279d9cb4336SCornelia Huck 	 KVM_REG_SIZE_U256 |						\
280d9cb4336SCornelia Huck 	 ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1)))
281d9cb4336SCornelia Huck 
282f363d039SEric Auger /*
283f363d039SEric Auger  * Register values for KVM_REG_ARM64_SVE_ZREG(), KVM_REG_ARM64_SVE_PREG() and
284f363d039SEric Auger  * KVM_REG_ARM64_SVE_FFR() are represented in memory in an endianness-
285f363d039SEric Auger  * invariant layout which differs from the layout used for the FPSIMD
286f363d039SEric Auger  * V-registers on big-endian systems: see sigcontext.h for more explanation.
287f363d039SEric Auger  */
288f363d039SEric Auger 
289d9cb4336SCornelia Huck #define KVM_ARM64_SVE_VQ_MIN __SVE_VQ_MIN
290d9cb4336SCornelia Huck #define KVM_ARM64_SVE_VQ_MAX __SVE_VQ_MAX
291d9cb4336SCornelia Huck 
292d9cb4336SCornelia Huck /* Vector lengths pseudo-register: */
293d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_VLS		(KVM_REG_ARM64 | KVM_REG_ARM64_SVE | \
294d9cb4336SCornelia Huck 					 KVM_REG_SIZE_U512 | 0xffff)
295d9cb4336SCornelia Huck #define KVM_ARM64_SVE_VLS_WORDS	\
296d9cb4336SCornelia Huck 	((KVM_ARM64_SVE_VQ_MAX - KVM_ARM64_SVE_VQ_MIN) / 64 + 1)
297d9cb4336SCornelia Huck 
298876074c2SChristoffer Dall /* Device Control API: ARM VGIC */
299876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_ADDR	0
300876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS	1
301876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS	2
302876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_CPUID_SHIFT	32
303876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_CPUID_MASK	(0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
3043a5eb5b4SPaolo Bonzini #define   KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
3053a5eb5b4SPaolo Bonzini #define   KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
3063a5eb5b4SPaolo Bonzini 			(0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
307876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_OFFSET_SHIFT	0
308876074c2SChristoffer Dall #define   KVM_DEV_ARM_VGIC_OFFSET_MASK	(0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
3093a5eb5b4SPaolo Bonzini #define   KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
310444b1996SArd Biesheuvel #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS	3
31151628b18SChristian Borntraeger #define KVM_DEV_ARM_VGIC_GRP_CTRL	4
3123a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
3133a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
3143a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO  7
31574c98e20SCornelia Huck #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
3163a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT	10
3173a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
3183a5eb5b4SPaolo Bonzini 			(0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
3193a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK	0x3ff
3203a5eb5b4SPaolo Bonzini #define VGIC_LEVEL_INFO_LINE_LEVEL	0
3213a5eb5b4SPaolo Bonzini 
32251628b18SChristian Borntraeger #define   KVM_DEV_ARM_VGIC_CTRL_INIT		0
32374c98e20SCornelia Huck #define   KVM_DEV_ARM_ITS_SAVE_TABLES           1
32474c98e20SCornelia Huck #define   KVM_DEV_ARM_ITS_RESTORE_TABLES        2
32574c98e20SCornelia Huck #define   KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES	3
326dd873966SEric Auger #define   KVM_DEV_ARM_ITS_CTRL_RESET		4
327876074c2SChristoffer Dall 
328b89485a5SPaolo Bonzini /* Device Control API on vcpu fd */
329b89485a5SPaolo Bonzini #define KVM_ARM_VCPU_PMU_V3_CTRL	0
330b89485a5SPaolo Bonzini #define   KVM_ARM_VCPU_PMU_V3_IRQ	0
331b89485a5SPaolo Bonzini #define   KVM_ARM_VCPU_PMU_V3_INIT	1
3323272f0e2SChristian Borntraeger #define KVM_ARM_VCPU_TIMER_CTRL		1
3333272f0e2SChristian Borntraeger #define   KVM_ARM_VCPU_TIMER_IRQ_VTIMER		0
3343272f0e2SChristian Borntraeger #define   KVM_ARM_VCPU_TIMER_IRQ_PTIMER		1
3352a886794SGreg Kurz #define KVM_ARM_VCPU_PVTIME_CTRL	2
3362a886794SGreg Kurz #define   KVM_ARM_VCPU_PVTIME_IPA	0
337b89485a5SPaolo Bonzini 
338c5daeae1SAlexey Kardashevskiy /* KVM_IRQ_LINE irq field index values */
339f363d039SEric Auger #define KVM_ARM_IRQ_VCPU2_SHIFT		28
340f363d039SEric Auger #define KVM_ARM_IRQ_VCPU2_MASK		0xf
341c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_SHIFT		24
342f363d039SEric Auger #define KVM_ARM_IRQ_TYPE_MASK		0xf
343c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_VCPU_SHIFT		16
344c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_VCPU_MASK		0xff
345c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_NUM_SHIFT		0
346c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_NUM_MASK		0xffff
347c5daeae1SAlexey Kardashevskiy 
348c5daeae1SAlexey Kardashevskiy /* irq_type field */
349c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_CPU		0
350c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_SPI		1
351c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_PPI		2
352c5daeae1SAlexey Kardashevskiy 
353c5daeae1SAlexey Kardashevskiy /* out-of-kernel GIC cpu interrupt injection irq_number field */
354c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_CPU_IRQ		0
355c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_CPU_FIQ		1
356c5daeae1SAlexey Kardashevskiy 
3577a52ce8aSCornelia Huck /*
3587a52ce8aSCornelia Huck  * This used to hold the highest supported SPI, but it is now obsolete
3597a52ce8aSCornelia Huck  * and only here to provide source code level compatibility with older
3607a52ce8aSCornelia Huck  * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
3617a52ce8aSCornelia Huck  */
362c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_GIC_MAX		127
363c5daeae1SAlexey Kardashevskiy 
3647a52ce8aSCornelia Huck /* One single KVM irqchip, ie. the VGIC */
3657a52ce8aSCornelia Huck #define KVM_NR_IRQCHIPS          1
3667a52ce8aSCornelia Huck 
367c5daeae1SAlexey Kardashevskiy /* PSCI interface */
368c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_BASE		0x95c1ba5e
369c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN(n)			(KVM_PSCI_FN_BASE + (n))
370c5daeae1SAlexey Kardashevskiy 
371c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_SUSPEND		KVM_PSCI_FN(0)
372c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_OFF		KVM_PSCI_FN(1)
373c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_ON		KVM_PSCI_FN(2)
374c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_MIGRATE		KVM_PSCI_FN(3)
375c5daeae1SAlexey Kardashevskiy 
376b061808dSAlexander Graf #define KVM_PSCI_RET_SUCCESS		PSCI_RET_SUCCESS
377b061808dSAlexander Graf #define KVM_PSCI_RET_NI			PSCI_RET_NOT_SUPPORTED
378b061808dSAlexander Graf #define KVM_PSCI_RET_INVAL		PSCI_RET_INVALID_PARAMS
379b061808dSAlexander Graf #define KVM_PSCI_RET_DENIED		PSCI_RET_DENIED
380c5daeae1SAlexey Kardashevskiy 
381c5daeae1SAlexey Kardashevskiy #endif
382c5daeae1SAlexey Kardashevskiy 
383c5daeae1SAlexey Kardashevskiy #endif /* __ARM_KVM_H__ */
384