1dd873966SEric Auger /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2c5daeae1SAlexey Kardashevskiy /* 3c5daeae1SAlexey Kardashevskiy * Copyright (C) 2012,2013 - ARM Ltd 4c5daeae1SAlexey Kardashevskiy * Author: Marc Zyngier <marc.zyngier@arm.com> 5c5daeae1SAlexey Kardashevskiy * 6c5daeae1SAlexey Kardashevskiy * Derived from arch/arm/include/uapi/asm/kvm.h: 7c5daeae1SAlexey Kardashevskiy * Copyright (C) 2012 - Virtual Open Systems and Columbia University 8c5daeae1SAlexey Kardashevskiy * Author: Christoffer Dall <c.dall@virtualopensystems.com> 9c5daeae1SAlexey Kardashevskiy * 10c5daeae1SAlexey Kardashevskiy * This program is free software; you can redistribute it and/or modify 11c5daeae1SAlexey Kardashevskiy * it under the terms of the GNU General Public License version 2 as 12c5daeae1SAlexey Kardashevskiy * published by the Free Software Foundation. 13c5daeae1SAlexey Kardashevskiy * 14c5daeae1SAlexey Kardashevskiy * This program is distributed in the hope that it will be useful, 15c5daeae1SAlexey Kardashevskiy * but WITHOUT ANY WARRANTY; without even the implied warranty of 16c5daeae1SAlexey Kardashevskiy * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17c5daeae1SAlexey Kardashevskiy * GNU General Public License for more details. 18c5daeae1SAlexey Kardashevskiy * 19c5daeae1SAlexey Kardashevskiy * You should have received a copy of the GNU General Public License 20c5daeae1SAlexey Kardashevskiy * along with this program. If not, see <http://www.gnu.org/licenses/>. 21c5daeae1SAlexey Kardashevskiy */ 22c5daeae1SAlexey Kardashevskiy 23c5daeae1SAlexey Kardashevskiy #ifndef __ARM_KVM_H__ 24c5daeae1SAlexey Kardashevskiy #define __ARM_KVM_H__ 25c5daeae1SAlexey Kardashevskiy 26c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_EL1 0 27c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_SVC KVM_SPSR_EL1 28c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_ABT 1 29c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_UND 2 30c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_IRQ 3 31c5daeae1SAlexey Kardashevskiy #define KVM_SPSR_FIQ 4 32c5daeae1SAlexey Kardashevskiy #define KVM_NR_SPSR 5 33c5daeae1SAlexey Kardashevskiy 34c5daeae1SAlexey Kardashevskiy #ifndef __ASSEMBLY__ 35b061808dSAlexander Graf #include <linux/psci.h> 36fff02bc0SPaolo Bonzini #include <linux/types.h> 37c5daeae1SAlexey Kardashevskiy #include <asm/ptrace.h> 38*d9cb4336SCornelia Huck #include <asm/sve_context.h> 39c5daeae1SAlexey Kardashevskiy 40c5daeae1SAlexey Kardashevskiy #define __KVM_HAVE_GUEST_DEBUG 41c5daeae1SAlexey Kardashevskiy #define __KVM_HAVE_IRQ_LINE 42444b1996SArd Biesheuvel #define __KVM_HAVE_READONLY_MEM 438f3cd250SCornelia Huck #define __KVM_HAVE_VCPU_EVENTS 44c5daeae1SAlexey Kardashevskiy 4574c98e20SCornelia Huck #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 4674c98e20SCornelia Huck 47c5daeae1SAlexey Kardashevskiy #define KVM_REG_SIZE(id) \ 48c5daeae1SAlexey Kardashevskiy (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT)) 49c5daeae1SAlexey Kardashevskiy 50c5daeae1SAlexey Kardashevskiy struct kvm_regs { 51c5daeae1SAlexey Kardashevskiy struct user_pt_regs regs; /* sp = sp_el0 */ 52c5daeae1SAlexey Kardashevskiy 53c5daeae1SAlexey Kardashevskiy __u64 sp_el1; 54c5daeae1SAlexey Kardashevskiy __u64 elr_el1; 55c5daeae1SAlexey Kardashevskiy 56c5daeae1SAlexey Kardashevskiy __u64 spsr[KVM_NR_SPSR]; 57c5daeae1SAlexey Kardashevskiy 58c5daeae1SAlexey Kardashevskiy struct user_fpsimd_state fp_regs; 59c5daeae1SAlexey Kardashevskiy }; 60c5daeae1SAlexey Kardashevskiy 613a824b15SPaolo Bonzini /* 623a824b15SPaolo Bonzini * Supported CPU Targets - Adding a new target type is not recommended, 633a824b15SPaolo Bonzini * unless there are some special registers not supported by the 643a824b15SPaolo Bonzini * genericv8 syreg table. 653a824b15SPaolo Bonzini */ 66c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_AEM_V8 0 67c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_FOUNDATION_V8 1 68c5daeae1SAlexey Kardashevskiy #define KVM_ARM_TARGET_CORTEX_A57 2 69876074c2SChristoffer Dall #define KVM_ARM_TARGET_XGENE_POTENZA 3 70b061808dSAlexander Graf #define KVM_ARM_TARGET_CORTEX_A53 4 713a824b15SPaolo Bonzini /* Generic ARM v8 target */ 723a824b15SPaolo Bonzini #define KVM_ARM_TARGET_GENERIC_V8 5 73c5daeae1SAlexey Kardashevskiy 743a824b15SPaolo Bonzini #define KVM_ARM_NUM_TARGETS 6 75c5daeae1SAlexey Kardashevskiy 76c5daeae1SAlexey Kardashevskiy /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */ 77c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_TYPE_SHIFT 0 78c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT) 79c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_ID_SHIFT 16 80c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT) 81c5daeae1SAlexey Kardashevskiy 82c5daeae1SAlexey Kardashevskiy /* Supported device IDs */ 83c5daeae1SAlexey Kardashevskiy #define KVM_ARM_DEVICE_VGIC_V2 0 84c5daeae1SAlexey Kardashevskiy 85c5daeae1SAlexey Kardashevskiy /* Supported VGIC address types */ 86c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_ADDR_TYPE_DIST 0 87c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_ADDR_TYPE_CPU 1 88c5daeae1SAlexey Kardashevskiy 89c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_DIST_SIZE 0x1000 90c5daeae1SAlexey Kardashevskiy #define KVM_VGIC_V2_CPU_SIZE 0x2000 91c5daeae1SAlexey Kardashevskiy 9251628b18SChristian Borntraeger /* Supported VGICv3 address types */ 9351628b18SChristian Borntraeger #define KVM_VGIC_V3_ADDR_TYPE_DIST 2 9451628b18SChristian Borntraeger #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3 95dbdfea92SCornelia Huck #define KVM_VGIC_ITS_ADDR_TYPE 4 9677d361b1SEric Auger #define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION 5 9751628b18SChristian Borntraeger 9851628b18SChristian Borntraeger #define KVM_VGIC_V3_DIST_SIZE SZ_64K 9951628b18SChristian Borntraeger #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K) 100dbdfea92SCornelia Huck #define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K) 10151628b18SChristian Borntraeger 102c5daeae1SAlexey Kardashevskiy #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */ 103c5daeae1SAlexey Kardashevskiy #define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */ 104b061808dSAlexander Graf #define KVM_ARM_VCPU_PSCI_0_2 2 /* CPU uses PSCI v0.2 */ 105b89485a5SPaolo Bonzini #define KVM_ARM_VCPU_PMU_V3 3 /* Support guest PMUv3 */ 106*d9cb4336SCornelia Huck #define KVM_ARM_VCPU_SVE 4 /* enable SVE for this CPU */ 107*d9cb4336SCornelia Huck #define KVM_ARM_VCPU_PTRAUTH_ADDRESS 5 /* VCPU uses address authentication */ 108*d9cb4336SCornelia Huck #define KVM_ARM_VCPU_PTRAUTH_GENERIC 6 /* VCPU uses generic authentication */ 109c5daeae1SAlexey Kardashevskiy 110c5daeae1SAlexey Kardashevskiy struct kvm_vcpu_init { 111c5daeae1SAlexey Kardashevskiy __u32 target; 112c5daeae1SAlexey Kardashevskiy __u32 features[7]; 113c5daeae1SAlexey Kardashevskiy }; 114c5daeae1SAlexey Kardashevskiy 115c5daeae1SAlexey Kardashevskiy struct kvm_sregs { 116c5daeae1SAlexey Kardashevskiy }; 117c5daeae1SAlexey Kardashevskiy 118c5daeae1SAlexey Kardashevskiy struct kvm_fpu { 119c5daeae1SAlexey Kardashevskiy }; 120c5daeae1SAlexey Kardashevskiy 1213a824b15SPaolo Bonzini /* 1223a824b15SPaolo Bonzini * See v8 ARM ARM D7.3: Debug Registers 1233a824b15SPaolo Bonzini * 1243a824b15SPaolo Bonzini * The architectural limit is 16 debug registers of each type although 1253a824b15SPaolo Bonzini * in practice there are usually less (see ID_AA64DFR0_EL1). 1263a824b15SPaolo Bonzini * 1273a824b15SPaolo Bonzini * Although the control registers are architecturally defined as 32 1283a824b15SPaolo Bonzini * bits wide we use a 64 bit structure here to keep parity with 1293a824b15SPaolo Bonzini * KVM_GET/SET_ONE_REG behaviour which treats all system registers as 1303a824b15SPaolo Bonzini * 64 bit values. It also allows for the possibility of the 1313a824b15SPaolo Bonzini * architecture expanding the control registers without having to 1323a824b15SPaolo Bonzini * change the userspace ABI. 1333a824b15SPaolo Bonzini */ 1343a824b15SPaolo Bonzini #define KVM_ARM_MAX_DBG_REGS 16 135c5daeae1SAlexey Kardashevskiy struct kvm_guest_debug_arch { 1363a824b15SPaolo Bonzini __u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS]; 1373a824b15SPaolo Bonzini __u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS]; 1383a824b15SPaolo Bonzini __u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS]; 1393a824b15SPaolo Bonzini __u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS]; 140c5daeae1SAlexey Kardashevskiy }; 141c5daeae1SAlexey Kardashevskiy 142c5daeae1SAlexey Kardashevskiy struct kvm_debug_exit_arch { 1433a824b15SPaolo Bonzini __u32 hsr; 1443a824b15SPaolo Bonzini __u64 far; /* used for watchpoints */ 145c5daeae1SAlexey Kardashevskiy }; 146c5daeae1SAlexey Kardashevskiy 1473a824b15SPaolo Bonzini /* 1483a824b15SPaolo Bonzini * Architecture specific defines for kvm_guest_debug->control 1493a824b15SPaolo Bonzini */ 1503a824b15SPaolo Bonzini 1513a824b15SPaolo Bonzini #define KVM_GUESTDBG_USE_SW_BP (1 << 16) 1523a824b15SPaolo Bonzini #define KVM_GUESTDBG_USE_HW (1 << 17) 1533a824b15SPaolo Bonzini 154c5daeae1SAlexey Kardashevskiy struct kvm_sync_regs { 15574c98e20SCornelia Huck /* Used with KVM_CAP_ARM_USER_IRQ */ 15674c98e20SCornelia Huck __u64 device_irq_level; 157c5daeae1SAlexey Kardashevskiy }; 158c5daeae1SAlexey Kardashevskiy 159c5daeae1SAlexey Kardashevskiy struct kvm_arch_memory_slot { 160c5daeae1SAlexey Kardashevskiy }; 161c5daeae1SAlexey Kardashevskiy 1628f3cd250SCornelia Huck /* for KVM_GET/SET_VCPU_EVENTS */ 1638f3cd250SCornelia Huck struct kvm_vcpu_events { 1648f3cd250SCornelia Huck struct { 1658f3cd250SCornelia Huck __u8 serror_pending; 1668f3cd250SCornelia Huck __u8 serror_has_esr; 1678f3cd250SCornelia Huck /* Align it to 8 bytes */ 1688f3cd250SCornelia Huck __u8 pad[6]; 1698f3cd250SCornelia Huck __u64 serror_esr; 1708f3cd250SCornelia Huck } exception; 1718f3cd250SCornelia Huck __u32 reserved[12]; 1728f3cd250SCornelia Huck }; 1738f3cd250SCornelia Huck 174c5daeae1SAlexey Kardashevskiy /* If you need to interpret the index values, here is the key: */ 175c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000 176c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_COPROC_SHIFT 16 177c5daeae1SAlexey Kardashevskiy 178c5daeae1SAlexey Kardashevskiy /* Normal registers are mapped as coprocessor 16. */ 179c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT) 180c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32)) 181c5daeae1SAlexey Kardashevskiy 182c5daeae1SAlexey Kardashevskiy /* Some registers need more space to represent values. */ 183c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT) 184c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00 185c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_SHIFT 8 186c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT) 187c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF 188c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0 189c5daeae1SAlexey Kardashevskiy 190c5daeae1SAlexey Kardashevskiy /* AArch64 system registers */ 191c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT) 192c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000 193c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14 194c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800 195c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11 196c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780 197c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7 198c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078 199c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3 200c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007 201c5daeae1SAlexey Kardashevskiy #define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0 202c5daeae1SAlexey Kardashevskiy 203876074c2SChristoffer Dall #define ARM64_SYS_REG_SHIFT_MASK(x,n) \ 204876074c2SChristoffer Dall (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \ 205876074c2SChristoffer Dall KVM_REG_ARM64_SYSREG_ ## n ## _MASK) 206876074c2SChristoffer Dall 207876074c2SChristoffer Dall #define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \ 208876074c2SChristoffer Dall (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \ 209876074c2SChristoffer Dall ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \ 210876074c2SChristoffer Dall ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \ 211876074c2SChristoffer Dall ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \ 212876074c2SChristoffer Dall ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \ 213876074c2SChristoffer Dall ARM64_SYS_REG_SHIFT_MASK(op2, OP2)) 214876074c2SChristoffer Dall 215876074c2SChristoffer Dall #define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64) 216876074c2SChristoffer Dall 217dd873966SEric Auger /* Physical Timer EL0 Registers */ 218dd873966SEric Auger #define KVM_REG_ARM_PTIMER_CTL ARM64_SYS_REG(3, 3, 14, 2, 1) 219dd873966SEric Auger #define KVM_REG_ARM_PTIMER_CVAL ARM64_SYS_REG(3, 3, 14, 2, 2) 220dd873966SEric Auger #define KVM_REG_ARM_PTIMER_CNT ARM64_SYS_REG(3, 3, 14, 0, 1) 221dd873966SEric Auger 222dd873966SEric Auger /* EL0 Virtual Timer Registers */ 223876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1) 224876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2) 225876074c2SChristoffer Dall #define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2) 226876074c2SChristoffer Dall 22765a6d8ddSPeter Maydell /* KVM-as-firmware specific pseudo-registers */ 22865a6d8ddSPeter Maydell #define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT) 22965a6d8ddSPeter Maydell #define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \ 23065a6d8ddSPeter Maydell KVM_REG_ARM_FW | ((r) & 0xffff)) 23165a6d8ddSPeter Maydell #define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0) 23265a6d8ddSPeter Maydell 233*d9cb4336SCornelia Huck /* SVE registers */ 234*d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE (0x15 << KVM_REG_ARM_COPROC_SHIFT) 235*d9cb4336SCornelia Huck 236*d9cb4336SCornelia Huck /* Z- and P-regs occupy blocks at the following offsets within this range: */ 237*d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_ZREG_BASE 0 238*d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_PREG_BASE 0x400 239*d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_FFR_BASE 0x600 240*d9cb4336SCornelia Huck 241*d9cb4336SCornelia Huck #define KVM_ARM64_SVE_NUM_ZREGS __SVE_NUM_ZREGS 242*d9cb4336SCornelia Huck #define KVM_ARM64_SVE_NUM_PREGS __SVE_NUM_PREGS 243*d9cb4336SCornelia Huck 244*d9cb4336SCornelia Huck #define KVM_ARM64_SVE_MAX_SLICES 32 245*d9cb4336SCornelia Huck 246*d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_ZREG(n, i) \ 247*d9cb4336SCornelia Huck (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_ZREG_BASE | \ 248*d9cb4336SCornelia Huck KVM_REG_SIZE_U2048 | \ 249*d9cb4336SCornelia Huck (((n) & (KVM_ARM64_SVE_NUM_ZREGS - 1)) << 5) | \ 250*d9cb4336SCornelia Huck ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1))) 251*d9cb4336SCornelia Huck 252*d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_PREG(n, i) \ 253*d9cb4336SCornelia Huck (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_PREG_BASE | \ 254*d9cb4336SCornelia Huck KVM_REG_SIZE_U256 | \ 255*d9cb4336SCornelia Huck (((n) & (KVM_ARM64_SVE_NUM_PREGS - 1)) << 5) | \ 256*d9cb4336SCornelia Huck ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1))) 257*d9cb4336SCornelia Huck 258*d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_FFR(i) \ 259*d9cb4336SCornelia Huck (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_FFR_BASE | \ 260*d9cb4336SCornelia Huck KVM_REG_SIZE_U256 | \ 261*d9cb4336SCornelia Huck ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1))) 262*d9cb4336SCornelia Huck 263*d9cb4336SCornelia Huck #define KVM_ARM64_SVE_VQ_MIN __SVE_VQ_MIN 264*d9cb4336SCornelia Huck #define KVM_ARM64_SVE_VQ_MAX __SVE_VQ_MAX 265*d9cb4336SCornelia Huck 266*d9cb4336SCornelia Huck /* Vector lengths pseudo-register: */ 267*d9cb4336SCornelia Huck #define KVM_REG_ARM64_SVE_VLS (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | \ 268*d9cb4336SCornelia Huck KVM_REG_SIZE_U512 | 0xffff) 269*d9cb4336SCornelia Huck #define KVM_ARM64_SVE_VLS_WORDS \ 270*d9cb4336SCornelia Huck ((KVM_ARM64_SVE_VQ_MAX - KVM_ARM64_SVE_VQ_MIN) / 64 + 1) 271*d9cb4336SCornelia Huck 272876074c2SChristoffer Dall /* Device Control API: ARM VGIC */ 273876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_ADDR 0 274876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1 275876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2 276876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32 277876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT) 2783a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32 2793a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \ 2803a5eb5b4SPaolo Bonzini (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT) 281876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0 282876074c2SChristoffer Dall #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT) 2833a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff) 284444b1996SArd Biesheuvel #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3 28551628b18SChristian Borntraeger #define KVM_DEV_ARM_VGIC_GRP_CTRL 4 2863a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5 2873a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6 2883a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7 28974c98e20SCornelia Huck #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8 2903a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10 2913a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \ 2923a5eb5b4SPaolo Bonzini (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT) 2933a5eb5b4SPaolo Bonzini #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff 2943a5eb5b4SPaolo Bonzini #define VGIC_LEVEL_INFO_LINE_LEVEL 0 2953a5eb5b4SPaolo Bonzini 29651628b18SChristian Borntraeger #define KVM_DEV_ARM_VGIC_CTRL_INIT 0 29774c98e20SCornelia Huck #define KVM_DEV_ARM_ITS_SAVE_TABLES 1 29874c98e20SCornelia Huck #define KVM_DEV_ARM_ITS_RESTORE_TABLES 2 29974c98e20SCornelia Huck #define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3 300dd873966SEric Auger #define KVM_DEV_ARM_ITS_CTRL_RESET 4 301876074c2SChristoffer Dall 302b89485a5SPaolo Bonzini /* Device Control API on vcpu fd */ 303b89485a5SPaolo Bonzini #define KVM_ARM_VCPU_PMU_V3_CTRL 0 304b89485a5SPaolo Bonzini #define KVM_ARM_VCPU_PMU_V3_IRQ 0 305b89485a5SPaolo Bonzini #define KVM_ARM_VCPU_PMU_V3_INIT 1 3063272f0e2SChristian Borntraeger #define KVM_ARM_VCPU_TIMER_CTRL 1 3073272f0e2SChristian Borntraeger #define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0 3083272f0e2SChristian Borntraeger #define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1 309b89485a5SPaolo Bonzini 310c5daeae1SAlexey Kardashevskiy /* KVM_IRQ_LINE irq field index values */ 311c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_SHIFT 24 312c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_MASK 0xff 313c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_VCPU_SHIFT 16 314c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_VCPU_MASK 0xff 315c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_NUM_SHIFT 0 316c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_NUM_MASK 0xffff 317c5daeae1SAlexey Kardashevskiy 318c5daeae1SAlexey Kardashevskiy /* irq_type field */ 319c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_CPU 0 320c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_SPI 1 321c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_TYPE_PPI 2 322c5daeae1SAlexey Kardashevskiy 323c5daeae1SAlexey Kardashevskiy /* out-of-kernel GIC cpu interrupt injection irq_number field */ 324c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_CPU_IRQ 0 325c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_CPU_FIQ 1 326c5daeae1SAlexey Kardashevskiy 3277a52ce8aSCornelia Huck /* 3287a52ce8aSCornelia Huck * This used to hold the highest supported SPI, but it is now obsolete 3297a52ce8aSCornelia Huck * and only here to provide source code level compatibility with older 3307a52ce8aSCornelia Huck * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS. 3317a52ce8aSCornelia Huck */ 332c5daeae1SAlexey Kardashevskiy #define KVM_ARM_IRQ_GIC_MAX 127 333c5daeae1SAlexey Kardashevskiy 3347a52ce8aSCornelia Huck /* One single KVM irqchip, ie. the VGIC */ 3357a52ce8aSCornelia Huck #define KVM_NR_IRQCHIPS 1 3367a52ce8aSCornelia Huck 337c5daeae1SAlexey Kardashevskiy /* PSCI interface */ 338c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_BASE 0x95c1ba5e 339c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n)) 340c5daeae1SAlexey Kardashevskiy 341c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0) 342c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1) 343c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2) 344c5daeae1SAlexey Kardashevskiy #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3) 345c5daeae1SAlexey Kardashevskiy 346b061808dSAlexander Graf #define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS 347b061808dSAlexander Graf #define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED 348b061808dSAlexander Graf #define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS 349b061808dSAlexander Graf #define KVM_PSCI_RET_DENIED PSCI_RET_DENIED 350c5daeae1SAlexey Kardashevskiy 351c5daeae1SAlexey Kardashevskiy #endif 352c5daeae1SAlexey Kardashevskiy 353c5daeae1SAlexey Kardashevskiy #endif /* __ARM_KVM_H__ */ 354